drm/i915: Update cacheline_align() to take a request structure
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
54cf91dc 35
a415d355
CW
36#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
e6a84468 38#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
d23db88c
CW
39#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
41#define BATCH_OFFSET_BIAS (256*1024)
a415d355 42
27173f1f
BW
43struct eb_vmas {
44 struct list_head vmas;
67731b87 45 int and;
eef90ccb 46 union {
27173f1f 47 struct i915_vma *lut[0];
eef90ccb
CW
48 struct hlist_head buckets[0];
49 };
67731b87
CW
50};
51
27173f1f 52static struct eb_vmas *
17601cbc 53eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 54{
27173f1f 55 struct eb_vmas *eb = NULL;
eef90ccb
CW
56
57 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 58 unsigned size = args->buffer_count;
27173f1f
BW
59 size *= sizeof(struct i915_vma *);
60 size += sizeof(struct eb_vmas);
eef90ccb
CW
61 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
62 }
63
64 if (eb == NULL) {
b205ca57
DV
65 unsigned size = args->buffer_count;
66 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 67 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
68 while (count > 2*size)
69 count >>= 1;
70 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 71 sizeof(struct eb_vmas),
eef90ccb
CW
72 GFP_TEMPORARY);
73 if (eb == NULL)
74 return eb;
75
76 eb->and = count - 1;
77 } else
78 eb->and = -args->buffer_count;
79
27173f1f 80 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
81 return eb;
82}
83
84static void
27173f1f 85eb_reset(struct eb_vmas *eb)
67731b87 86{
eef90ccb
CW
87 if (eb->and >= 0)
88 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
89}
90
3b96eff4 91static int
27173f1f
BW
92eb_lookup_vmas(struct eb_vmas *eb,
93 struct drm_i915_gem_exec_object2 *exec,
94 const struct drm_i915_gem_execbuffer2 *args,
95 struct i915_address_space *vm,
96 struct drm_file *file)
3b96eff4 97{
27173f1f
BW
98 struct drm_i915_gem_object *obj;
99 struct list_head objects;
9ae9ab52 100 int i, ret;
3b96eff4 101
27173f1f 102 INIT_LIST_HEAD(&objects);
3b96eff4 103 spin_lock(&file->table_lock);
27173f1f
BW
104 /* Grab a reference to the object and release the lock so we can lookup
105 * or create the VMA without using GFP_ATOMIC */
eef90ccb 106 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
107 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
108 if (obj == NULL) {
109 spin_unlock(&file->table_lock);
110 DRM_DEBUG("Invalid object handle %d at index %d\n",
111 exec[i].handle, i);
27173f1f 112 ret = -ENOENT;
9ae9ab52 113 goto err;
3b96eff4
CW
114 }
115
27173f1f 116 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
117 spin_unlock(&file->table_lock);
118 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
119 obj, exec[i].handle, i);
27173f1f 120 ret = -EINVAL;
9ae9ab52 121 goto err;
3b96eff4
CW
122 }
123
124 drm_gem_object_reference(&obj->base);
27173f1f
BW
125 list_add_tail(&obj->obj_exec_link, &objects);
126 }
127 spin_unlock(&file->table_lock);
3b96eff4 128
27173f1f 129 i = 0;
9ae9ab52 130 while (!list_empty(&objects)) {
27173f1f 131 struct i915_vma *vma;
6f65e29a 132
9ae9ab52
CW
133 obj = list_first_entry(&objects,
134 struct drm_i915_gem_object,
135 obj_exec_link);
136
e656a6cb
DV
137 /*
138 * NOTE: We can leak any vmas created here when something fails
139 * later on. But that's no issue since vma_unbind can deal with
140 * vmas which are not actually bound. And since only
141 * lookup_or_create exists as an interface to get at the vma
142 * from the (obj, vm) we don't run the risk of creating
143 * duplicated vmas for the same vm.
144 */
da51a1e7 145 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
27173f1f 146 if (IS_ERR(vma)) {
27173f1f
BW
147 DRM_DEBUG("Failed to lookup VMA\n");
148 ret = PTR_ERR(vma);
9ae9ab52 149 goto err;
27173f1f
BW
150 }
151
9ae9ab52 152 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 153 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 154 list_del_init(&obj->obj_exec_link);
27173f1f
BW
155
156 vma->exec_entry = &exec[i];
eef90ccb 157 if (eb->and < 0) {
27173f1f 158 eb->lut[i] = vma;
eef90ccb
CW
159 } else {
160 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
161 vma->exec_handle = handle;
162 hlist_add_head(&vma->exec_node,
eef90ccb
CW
163 &eb->buckets[handle & eb->and]);
164 }
27173f1f 165 ++i;
3b96eff4 166 }
3b96eff4 167
9ae9ab52 168 return 0;
27173f1f 169
27173f1f 170
9ae9ab52 171err:
27173f1f
BW
172 while (!list_empty(&objects)) {
173 obj = list_first_entry(&objects,
174 struct drm_i915_gem_object,
175 obj_exec_link);
176 list_del_init(&obj->obj_exec_link);
9ae9ab52 177 drm_gem_object_unreference(&obj->base);
27173f1f 178 }
9ae9ab52
CW
179 /*
180 * Objects already transfered to the vmas list will be unreferenced by
181 * eb_destroy.
182 */
183
27173f1f 184 return ret;
3b96eff4
CW
185}
186
27173f1f 187static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 188{
eef90ccb
CW
189 if (eb->and < 0) {
190 if (handle >= -eb->and)
191 return NULL;
192 return eb->lut[handle];
193 } else {
194 struct hlist_head *head;
195 struct hlist_node *node;
67731b87 196
eef90ccb
CW
197 head = &eb->buckets[handle & eb->and];
198 hlist_for_each(node, head) {
27173f1f 199 struct i915_vma *vma;
67731b87 200
27173f1f
BW
201 vma = hlist_entry(node, struct i915_vma, exec_node);
202 if (vma->exec_handle == handle)
203 return vma;
eef90ccb
CW
204 }
205 return NULL;
206 }
67731b87
CW
207}
208
a415d355
CW
209static void
210i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
211{
212 struct drm_i915_gem_exec_object2 *entry;
213 struct drm_i915_gem_object *obj = vma->obj;
214
215 if (!drm_mm_node_allocated(&vma->node))
216 return;
217
218 entry = vma->exec_entry;
219
220 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
221 i915_gem_object_unpin_fence(obj);
222
223 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
3d7f0f9d 224 vma->pin_count--;
a415d355 225
de4e783a 226 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
227}
228
229static void eb_destroy(struct eb_vmas *eb)
230{
27173f1f
BW
231 while (!list_empty(&eb->vmas)) {
232 struct i915_vma *vma;
bcffc3fa 233
27173f1f
BW
234 vma = list_first_entry(&eb->vmas,
235 struct i915_vma,
bcffc3fa 236 exec_list);
27173f1f 237 list_del_init(&vma->exec_list);
a415d355 238 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 239 drm_gem_object_unreference(&vma->obj->base);
bcffc3fa 240 }
67731b87
CW
241 kfree(eb);
242}
243
dabdfe02
CW
244static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
245{
2cc86b82
CW
246 return (HAS_LLC(obj->base.dev) ||
247 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
248 obj->cache_level != I915_CACHE_NONE);
249}
250
5032d871
RB
251static int
252relocate_entry_cpu(struct drm_i915_gem_object *obj,
d9ceb957
BW
253 struct drm_i915_gem_relocation_entry *reloc,
254 uint64_t target_offset)
5032d871 255{
3c94ceee 256 struct drm_device *dev = obj->base.dev;
5032d871 257 uint32_t page_offset = offset_in_page(reloc->offset);
d9ceb957 258 uint64_t delta = reloc->delta + target_offset;
5032d871 259 char *vaddr;
8b78f0e5 260 int ret;
5032d871 261
2cc86b82 262 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5032d871
RB
263 if (ret)
264 return ret;
265
266 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
267 reloc->offset >> PAGE_SHIFT));
d9ceb957 268 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
3c94ceee
BW
269
270 if (INTEL_INFO(dev)->gen >= 8) {
271 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
272
273 if (page_offset == 0) {
274 kunmap_atomic(vaddr);
275 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
276 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
277 }
278
d9ceb957 279 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
3c94ceee
BW
280 }
281
5032d871
RB
282 kunmap_atomic(vaddr);
283
284 return 0;
285}
286
287static int
288relocate_entry_gtt(struct drm_i915_gem_object *obj,
d9ceb957
BW
289 struct drm_i915_gem_relocation_entry *reloc,
290 uint64_t target_offset)
5032d871
RB
291{
292 struct drm_device *dev = obj->base.dev;
293 struct drm_i915_private *dev_priv = dev->dev_private;
d9ceb957 294 uint64_t delta = reloc->delta + target_offset;
906843c3 295 uint64_t offset;
5032d871 296 void __iomem *reloc_page;
8b78f0e5 297 int ret;
5032d871
RB
298
299 ret = i915_gem_object_set_to_gtt_domain(obj, true);
300 if (ret)
301 return ret;
302
303 ret = i915_gem_object_put_fence(obj);
304 if (ret)
305 return ret;
306
307 /* Map the page containing the relocation we're going to perform. */
906843c3
CW
308 offset = i915_gem_obj_ggtt_offset(obj);
309 offset += reloc->offset;
5032d871 310 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
906843c3
CW
311 offset & PAGE_MASK);
312 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
3c94ceee
BW
313
314 if (INTEL_INFO(dev)->gen >= 8) {
906843c3 315 offset += sizeof(uint32_t);
3c94ceee 316
906843c3 317 if (offset_in_page(offset) == 0) {
3c94ceee 318 io_mapping_unmap_atomic(reloc_page);
906843c3
CW
319 reloc_page =
320 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
321 offset);
3c94ceee
BW
322 }
323
906843c3
CW
324 iowrite32(upper_32_bits(delta),
325 reloc_page + offset_in_page(offset));
3c94ceee
BW
326 }
327
5032d871
RB
328 io_mapping_unmap_atomic(reloc_page);
329
330 return 0;
331}
332
edf4427b
CW
333static void
334clflush_write32(void *addr, uint32_t value)
335{
336 /* This is not a fast path, so KISS. */
337 drm_clflush_virt_range(addr, sizeof(uint32_t));
338 *(uint32_t *)addr = value;
339 drm_clflush_virt_range(addr, sizeof(uint32_t));
340}
341
342static int
343relocate_entry_clflush(struct drm_i915_gem_object *obj,
344 struct drm_i915_gem_relocation_entry *reloc,
345 uint64_t target_offset)
346{
347 struct drm_device *dev = obj->base.dev;
348 uint32_t page_offset = offset_in_page(reloc->offset);
349 uint64_t delta = (int)reloc->delta + target_offset;
350 char *vaddr;
351 int ret;
352
353 ret = i915_gem_object_set_to_gtt_domain(obj, true);
354 if (ret)
355 return ret;
356
357 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
358 reloc->offset >> PAGE_SHIFT));
359 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
360
361 if (INTEL_INFO(dev)->gen >= 8) {
362 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
363
364 if (page_offset == 0) {
365 kunmap_atomic(vaddr);
366 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
367 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
368 }
369
370 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
371 }
372
373 kunmap_atomic(vaddr);
374
375 return 0;
376}
377
54cf91dc
CW
378static int
379i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 380 struct eb_vmas *eb,
3e7a0322 381 struct drm_i915_gem_relocation_entry *reloc)
54cf91dc
CW
382{
383 struct drm_device *dev = obj->base.dev;
384 struct drm_gem_object *target_obj;
149c8407 385 struct drm_i915_gem_object *target_i915_obj;
27173f1f 386 struct i915_vma *target_vma;
d9ceb957 387 uint64_t target_offset;
8b78f0e5 388 int ret;
54cf91dc 389
67731b87 390 /* we've already hold a reference to all valid objects */
27173f1f
BW
391 target_vma = eb_get_vma(eb, reloc->target_handle);
392 if (unlikely(target_vma == NULL))
54cf91dc 393 return -ENOENT;
27173f1f
BW
394 target_i915_obj = target_vma->obj;
395 target_obj = &target_vma->obj->base;
54cf91dc 396
5ce09725 397 target_offset = target_vma->node.start;
54cf91dc 398
e844b990
EA
399 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
400 * pipe_control writes because the gpu doesn't properly redirect them
401 * through the ppgtt for non_secure batchbuffers. */
402 if (unlikely(IS_GEN6(dev) &&
0875546c 403 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 404 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 405 PIN_GLOBAL);
fe14d5f4
TU
406 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
407 return ret;
408 }
e844b990 409
54cf91dc 410 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 411 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 412 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
413 "obj %p target %d offset %d "
414 "read %08x write %08x",
415 obj, reloc->target_handle,
416 (int) reloc->offset,
417 reloc->read_domains,
418 reloc->write_domain);
8b78f0e5 419 return -EINVAL;
54cf91dc 420 }
4ca4a250
DV
421 if (unlikely((reloc->write_domain | reloc->read_domains)
422 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 423 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
424 "obj %p target %d offset %d "
425 "read %08x write %08x",
426 obj, reloc->target_handle,
427 (int) reloc->offset,
428 reloc->read_domains,
429 reloc->write_domain);
8b78f0e5 430 return -EINVAL;
54cf91dc 431 }
54cf91dc
CW
432
433 target_obj->pending_read_domains |= reloc->read_domains;
434 target_obj->pending_write_domain |= reloc->write_domain;
435
436 /* If the relocation already has the right value in it, no
437 * more work needs to be done.
438 */
439 if (target_offset == reloc->presumed_offset)
67731b87 440 return 0;
54cf91dc
CW
441
442 /* Check that the relocation address is valid... */
3c94ceee
BW
443 if (unlikely(reloc->offset >
444 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
ff240199 445 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
446 "obj %p target %d offset %d size %d.\n",
447 obj, reloc->target_handle,
448 (int) reloc->offset,
449 (int) obj->base.size);
8b78f0e5 450 return -EINVAL;
54cf91dc 451 }
b8f7ab17 452 if (unlikely(reloc->offset & 3)) {
ff240199 453 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
454 "obj %p target %d offset %d.\n",
455 obj, reloc->target_handle,
456 (int) reloc->offset);
8b78f0e5 457 return -EINVAL;
54cf91dc
CW
458 }
459
dabdfe02
CW
460 /* We can't wait for rendering with pagefaults disabled */
461 if (obj->active && in_atomic())
462 return -EFAULT;
463
5032d871 464 if (use_cpu_reloc(obj))
d9ceb957 465 ret = relocate_entry_cpu(obj, reloc, target_offset);
edf4427b 466 else if (obj->map_and_fenceable)
d9ceb957 467 ret = relocate_entry_gtt(obj, reloc, target_offset);
edf4427b
CW
468 else if (cpu_has_clflush)
469 ret = relocate_entry_clflush(obj, reloc, target_offset);
470 else {
471 WARN_ONCE(1, "Impossible case in relocation handling\n");
472 ret = -ENODEV;
473 }
54cf91dc 474
d4d36014
DV
475 if (ret)
476 return ret;
477
54cf91dc
CW
478 /* and update the user's relocation entry */
479 reloc->presumed_offset = target_offset;
480
67731b87 481 return 0;
54cf91dc
CW
482}
483
484static int
27173f1f
BW
485i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
486 struct eb_vmas *eb)
54cf91dc 487{
1d83f442
CW
488#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
489 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 490 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 491 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1d83f442 492 int remain, ret;
54cf91dc 493
2bb4629a 494 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 495
1d83f442
CW
496 remain = entry->relocation_count;
497 while (remain) {
498 struct drm_i915_gem_relocation_entry *r = stack_reloc;
499 int count = remain;
500 if (count > ARRAY_SIZE(stack_reloc))
501 count = ARRAY_SIZE(stack_reloc);
502 remain -= count;
503
504 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
505 return -EFAULT;
506
1d83f442
CW
507 do {
508 u64 offset = r->presumed_offset;
54cf91dc 509
3e7a0322 510 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
1d83f442
CW
511 if (ret)
512 return ret;
513
514 if (r->presumed_offset != offset &&
515 __copy_to_user_inatomic(&user_relocs->presumed_offset,
516 &r->presumed_offset,
517 sizeof(r->presumed_offset))) {
518 return -EFAULT;
519 }
520
521 user_relocs++;
522 r++;
523 } while (--count);
54cf91dc
CW
524 }
525
526 return 0;
1d83f442 527#undef N_RELOC
54cf91dc
CW
528}
529
530static int
27173f1f
BW
531i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
532 struct eb_vmas *eb,
533 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 534{
27173f1f 535 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
54cf91dc
CW
536 int i, ret;
537
538 for (i = 0; i < entry->relocation_count; i++) {
3e7a0322 539 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
54cf91dc
CW
540 if (ret)
541 return ret;
542 }
543
544 return 0;
545}
546
547static int
17601cbc 548i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 549{
27173f1f 550 struct i915_vma *vma;
d4aeee77
CW
551 int ret = 0;
552
553 /* This is the fast path and we cannot handle a pagefault whilst
554 * holding the struct mutex lest the user pass in the relocations
555 * contained within a mmaped bo. For in such a case we, the page
556 * fault handler would call i915_gem_fault() and we would try to
557 * acquire the struct mutex again. Obviously this is bad and so
558 * lockdep complains vehemently.
559 */
560 pagefault_disable();
27173f1f
BW
561 list_for_each_entry(vma, &eb->vmas, exec_list) {
562 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 563 if (ret)
d4aeee77 564 break;
54cf91dc 565 }
d4aeee77 566 pagefault_enable();
54cf91dc 567
d4aeee77 568 return ret;
54cf91dc
CW
569}
570
edf4427b
CW
571static bool only_mappable_for_reloc(unsigned int flags)
572{
573 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
574 __EXEC_OBJECT_NEEDS_MAP;
575}
576
1690e1eb 577static int
27173f1f 578i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
a4872ba6 579 struct intel_engine_cs *ring,
27173f1f 580 bool *need_reloc)
1690e1eb 581{
6f65e29a 582 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 583 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 584 uint64_t flags;
1690e1eb
CW
585 int ret;
586
0875546c 587 flags = PIN_USER;
0229da32
DV
588 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
589 flags |= PIN_GLOBAL;
590
edf4427b
CW
591 if (!drm_mm_node_allocated(&vma->node)) {
592 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
593 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
594 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
595 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
596 }
1ec9e26d
DV
597
598 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
edf4427b
CW
599 if ((ret == -ENOSPC || ret == -E2BIG) &&
600 only_mappable_for_reloc(entry->flags))
601 ret = i915_gem_object_pin(obj, vma->vm,
602 entry->alignment,
0229da32 603 flags & ~PIN_MAPPABLE);
1690e1eb
CW
604 if (ret)
605 return ret;
606
7788a765
CW
607 entry->flags |= __EXEC_OBJECT_HAS_PIN;
608
82b6b6d7
CW
609 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
610 ret = i915_gem_object_get_fence(obj);
611 if (ret)
612 return ret;
9a5a53b3 613
82b6b6d7
CW
614 if (i915_gem_object_pin_fence(obj))
615 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
616 }
617
27173f1f
BW
618 if (entry->offset != vma->node.start) {
619 entry->offset = vma->node.start;
ed5982e6
DV
620 *need_reloc = true;
621 }
622
623 if (entry->flags & EXEC_OBJECT_WRITE) {
624 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
625 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
626 }
627
1690e1eb 628 return 0;
7788a765 629}
1690e1eb 630
d23db88c 631static bool
e6a84468 632need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
633{
634 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 635
e6a84468
CW
636 if (entry->relocation_count == 0)
637 return false;
638
639 if (!i915_is_ggtt(vma->vm))
640 return false;
641
642 /* See also use_cpu_reloc() */
643 if (HAS_LLC(vma->obj->base.dev))
644 return false;
645
646 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
647 return false;
648
649 return true;
650}
651
652static bool
653eb_vma_misplaced(struct i915_vma *vma)
654{
655 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
656 struct drm_i915_gem_object *obj = vma->obj;
d23db88c 657
e6a84468 658 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
d23db88c
CW
659 !i915_is_ggtt(vma->vm));
660
661 if (entry->alignment &&
662 vma->node.start & (entry->alignment - 1))
663 return true;
664
d23db88c
CW
665 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
666 vma->node.start < BATCH_OFFSET_BIAS)
667 return true;
668
edf4427b
CW
669 /* avoid costly ping-pong once a batch bo ended up non-mappable */
670 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
671 return !only_mappable_for_reloc(entry->flags);
672
d23db88c
CW
673 return false;
674}
675
54cf91dc 676static int
a4872ba6 677i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
27173f1f 678 struct list_head *vmas,
b1b38278 679 struct intel_context *ctx,
ed5982e6 680 bool *need_relocs)
54cf91dc 681{
432e58ed 682 struct drm_i915_gem_object *obj;
27173f1f 683 struct i915_vma *vma;
68c8c17f 684 struct i915_address_space *vm;
27173f1f 685 struct list_head ordered_vmas;
7788a765
CW
686 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
687 int retry;
6fe4f140 688
227f782e
CW
689 i915_gem_retire_requests_ring(ring);
690
68c8c17f
BW
691 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
692
27173f1f
BW
693 INIT_LIST_HEAD(&ordered_vmas);
694 while (!list_empty(vmas)) {
6fe4f140
CW
695 struct drm_i915_gem_exec_object2 *entry;
696 bool need_fence, need_mappable;
697
27173f1f
BW
698 vma = list_first_entry(vmas, struct i915_vma, exec_list);
699 obj = vma->obj;
700 entry = vma->exec_entry;
6fe4f140 701
b1b38278
DW
702 if (ctx->flags & CONTEXT_NO_ZEROMAP)
703 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
704
82b6b6d7
CW
705 if (!has_fenced_gpu_access)
706 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 707 need_fence =
6fe4f140
CW
708 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
709 obj->tiling_mode != I915_TILING_NONE;
27173f1f 710 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 711
e6a84468
CW
712 if (need_mappable) {
713 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 714 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 715 } else
27173f1f 716 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 717
ed5982e6 718 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 719 obj->base.pending_write_domain = 0;
6fe4f140 720 }
27173f1f 721 list_splice(&ordered_vmas, vmas);
54cf91dc
CW
722
723 /* Attempt to pin all of the buffers into the GTT.
724 * This is done in 3 phases:
725 *
726 * 1a. Unbind all objects that do not match the GTT constraints for
727 * the execbuffer (fenceable, mappable, alignment etc).
728 * 1b. Increment pin count for already bound objects.
729 * 2. Bind new objects.
730 * 3. Decrement pin count.
731 *
7788a765 732 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
733 * room for the earlier objects *unless* we need to defragment.
734 */
735 retry = 0;
736 do {
7788a765 737 int ret = 0;
54cf91dc
CW
738
739 /* Unbind any ill-fitting objects or pin. */
27173f1f 740 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 741 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
742 continue;
743
e6a84468 744 if (eb_vma_misplaced(vma))
27173f1f 745 ret = i915_vma_unbind(vma);
54cf91dc 746 else
27173f1f 747 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
432e58ed 748 if (ret)
54cf91dc 749 goto err;
54cf91dc
CW
750 }
751
752 /* Bind fresh objects */
27173f1f
BW
753 list_for_each_entry(vma, vmas, exec_list) {
754 if (drm_mm_node_allocated(&vma->node))
1690e1eb 755 continue;
54cf91dc 756
27173f1f 757 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
7788a765
CW
758 if (ret)
759 goto err;
54cf91dc
CW
760 }
761
a415d355 762err:
6c085a72 763 if (ret != -ENOSPC || retry++)
54cf91dc
CW
764 return ret;
765
a415d355
CW
766 /* Decrement pin count for bound objects */
767 list_for_each_entry(vma, vmas, exec_list)
768 i915_gem_execbuffer_unreserve_vma(vma);
769
68c8c17f 770 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
771 if (ret)
772 return ret;
54cf91dc
CW
773 } while (1);
774}
775
776static int
777i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 778 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 779 struct drm_file *file,
a4872ba6 780 struct intel_engine_cs *ring,
27173f1f 781 struct eb_vmas *eb,
b1b38278
DW
782 struct drm_i915_gem_exec_object2 *exec,
783 struct intel_context *ctx)
54cf91dc
CW
784{
785 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
786 struct i915_address_space *vm;
787 struct i915_vma *vma;
ed5982e6 788 bool need_relocs;
dd6864a4 789 int *reloc_offset;
54cf91dc 790 int i, total, ret;
b205ca57 791 unsigned count = args->buffer_count;
54cf91dc 792
27173f1f
BW
793 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
794
67731b87 795 /* We may process another execbuffer during the unlock... */
27173f1f
BW
796 while (!list_empty(&eb->vmas)) {
797 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
798 list_del_init(&vma->exec_list);
a415d355 799 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 800 drm_gem_object_unreference(&vma->obj->base);
67731b87
CW
801 }
802
54cf91dc
CW
803 mutex_unlock(&dev->struct_mutex);
804
805 total = 0;
806 for (i = 0; i < count; i++)
432e58ed 807 total += exec[i].relocation_count;
54cf91dc 808
dd6864a4 809 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 810 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
811 if (reloc == NULL || reloc_offset == NULL) {
812 drm_free_large(reloc);
813 drm_free_large(reloc_offset);
54cf91dc
CW
814 mutex_lock(&dev->struct_mutex);
815 return -ENOMEM;
816 }
817
818 total = 0;
819 for (i = 0; i < count; i++) {
820 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
821 u64 invalid_offset = (u64)-1;
822 int j;
54cf91dc 823
2bb4629a 824 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
825
826 if (copy_from_user(reloc+total, user_relocs,
432e58ed 827 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
828 ret = -EFAULT;
829 mutex_lock(&dev->struct_mutex);
830 goto err;
831 }
832
262b6d36
CW
833 /* As we do not update the known relocation offsets after
834 * relocating (due to the complexities in lock handling),
835 * we need to mark them as invalid now so that we force the
836 * relocation processing next time. Just in case the target
837 * object is evicted and then rebound into its old
838 * presumed_offset before the next execbuffer - if that
839 * happened we would make the mistake of assuming that the
840 * relocations were valid.
841 */
842 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
843 if (__copy_to_user(&user_relocs[j].presumed_offset,
844 &invalid_offset,
845 sizeof(invalid_offset))) {
262b6d36
CW
846 ret = -EFAULT;
847 mutex_lock(&dev->struct_mutex);
848 goto err;
849 }
850 }
851
dd6864a4 852 reloc_offset[i] = total;
432e58ed 853 total += exec[i].relocation_count;
54cf91dc
CW
854 }
855
856 ret = i915_mutex_lock_interruptible(dev);
857 if (ret) {
858 mutex_lock(&dev->struct_mutex);
859 goto err;
860 }
861
67731b87 862 /* reacquire the objects */
67731b87 863 eb_reset(eb);
27173f1f 864 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
865 if (ret)
866 goto err;
67731b87 867
ed5982e6 868 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
b1b38278 869 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
54cf91dc
CW
870 if (ret)
871 goto err;
872
27173f1f
BW
873 list_for_each_entry(vma, &eb->vmas, exec_list) {
874 int offset = vma->exec_entry - exec;
875 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
876 reloc + reloc_offset[offset]);
54cf91dc
CW
877 if (ret)
878 goto err;
54cf91dc
CW
879 }
880
881 /* Leave the user relocations as are, this is the painfully slow path,
882 * and we want to avoid the complication of dropping the lock whilst
883 * having buffers reserved in the aperture and so causing spurious
884 * ENOSPC for random operations.
885 */
886
887err:
888 drm_free_large(reloc);
dd6864a4 889 drm_free_large(reloc_offset);
54cf91dc
CW
890 return ret;
891}
892
54cf91dc 893static int
535fbe82 894i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
27173f1f 895 struct list_head *vmas)
54cf91dc 896{
535fbe82 897 const unsigned other_rings = ~intel_ring_flag(req->ring);
27173f1f 898 struct i915_vma *vma;
6ac42f41 899 uint32_t flush_domains = 0;
000433b6 900 bool flush_chipset = false;
432e58ed 901 int ret;
54cf91dc 902
27173f1f
BW
903 list_for_each_entry(vma, vmas, exec_list) {
904 struct drm_i915_gem_object *obj = vma->obj;
03ade511
CW
905
906 if (obj->active & other_rings) {
91af127f 907 ret = i915_gem_object_sync(obj, req->ring, &req);
03ade511
CW
908 if (ret)
909 return ret;
910 }
6ac42f41
DV
911
912 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
000433b6 913 flush_chipset |= i915_gem_clflush_object(obj, false);
6ac42f41 914
6ac42f41 915 flush_domains |= obj->base.write_domain;
c59a333f
CW
916 }
917
000433b6 918 if (flush_chipset)
535fbe82 919 i915_gem_chipset_flush(req->ring->dev);
6ac42f41
DV
920
921 if (flush_domains & I915_GEM_DOMAIN_GTT)
922 wmb();
923
09cf7c9a
CW
924 /* Unconditionally invalidate gpu caches and ensure that we do flush
925 * any residual writes from the previous batch.
926 */
2f20055d 927 return intel_ring_invalidate_all_caches(req);
54cf91dc
CW
928}
929
432e58ed
CW
930static bool
931i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 932{
ed5982e6
DV
933 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
934 return false;
935
432e58ed 936 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
54cf91dc
CW
937}
938
939static int
ad19f10b
CW
940validate_exec_list(struct drm_device *dev,
941 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
942 int count)
943{
b205ca57
DV
944 unsigned relocs_total = 0;
945 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
946 unsigned invalid_flags;
947 int i;
948
949 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
950 if (USES_FULL_PPGTT(dev))
951 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
952
953 for (i = 0; i < count; i++) {
2bb4629a 954 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
955 int length; /* limited by fault_in_pages_readable() */
956
ad19f10b 957 if (exec[i].flags & invalid_flags)
ed5982e6
DV
958 return -EINVAL;
959
55a9785d
CW
960 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
961 return -EINVAL;
962
3118a4f6
KC
963 /* First check for malicious input causing overflow in
964 * the worst case where we need to allocate the entire
965 * relocation tree as a single array.
966 */
967 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 968 return -EINVAL;
3118a4f6 969 relocs_total += exec[i].relocation_count;
54cf91dc
CW
970
971 length = exec[i].relocation_count *
972 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
973 /*
974 * We must check that the entire relocation array is safe
975 * to read, but since we may need to update the presumed
976 * offsets during execution, check for full write access.
977 */
54cf91dc
CW
978 if (!access_ok(VERIFY_WRITE, ptr, length))
979 return -EFAULT;
980
d330a953 981 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
982 if (fault_in_multipages_readable(ptr, length))
983 return -EFAULT;
984 }
54cf91dc
CW
985 }
986
987 return 0;
988}
989
273497e5 990static struct intel_context *
d299cce7 991i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
a4872ba6 992 struct intel_engine_cs *ring, const u32 ctx_id)
d299cce7 993{
273497e5 994 struct intel_context *ctx = NULL;
d299cce7
MK
995 struct i915_ctx_hang_stats *hs;
996
821d66dd 997 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
998 return ERR_PTR(-EINVAL);
999
41bde553 1000 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
72ad5c45 1001 if (IS_ERR(ctx))
41bde553 1002 return ctx;
d299cce7 1003
41bde553 1004 hs = &ctx->hang_stats;
d299cce7
MK
1005 if (hs->banned) {
1006 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1007 return ERR_PTR(-EIO);
d299cce7
MK
1008 }
1009
ec3e9963
OM
1010 if (i915.enable_execlists && !ctx->engine[ring->id].state) {
1011 int ret = intel_lr_context_deferred_create(ctx, ring);
1012 if (ret) {
1013 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1014 return ERR_PTR(ret);
1015 }
1016 }
1017
41bde553 1018 return ctx;
d299cce7
MK
1019}
1020
ba8b7ccb 1021void
27173f1f 1022i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 1023 struct drm_i915_gem_request *req)
432e58ed 1024{
8a8edb59 1025 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
27173f1f 1026 struct i915_vma *vma;
432e58ed 1027
27173f1f 1028 list_for_each_entry(vma, vmas, exec_list) {
82b6b6d7 1029 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
27173f1f 1030 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1031 u32 old_read = obj->base.read_domains;
1032 u32 old_write = obj->base.write_domain;
db53a302 1033
432e58ed 1034 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
1035 if (obj->base.write_domain == 0)
1036 obj->base.pending_read_domains |= obj->base.read_domains;
1037 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1038
b2af0376 1039 i915_vma_move_to_active(vma, req);
432e58ed
CW
1040 if (obj->base.write_domain) {
1041 obj->dirty = 1;
97b2a6a1 1042 i915_gem_request_assign(&obj->last_write_req, req);
f99d7069 1043
77a0d1ca 1044 intel_fb_obj_invalidate(obj, ORIGIN_CS);
c8725f3d
CW
1045
1046 /* update for the implicit flush after a batch */
1047 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
432e58ed 1048 }
82b6b6d7 1049 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
97b2a6a1 1050 i915_gem_request_assign(&obj->last_fenced_req, req);
82b6b6d7
CW
1051 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
1052 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1053 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1054 &dev_priv->mm.fence_list);
1055 }
1056 }
432e58ed 1057
db53a302 1058 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1059 }
1060}
1061
ba8b7ccb 1062void
adeca76d 1063i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
54cf91dc 1064{
cc889e0f 1065 /* Unconditionally force add_request to emit a full flush. */
adeca76d 1066 params->ring->gpu_caches_dirty = true;
54cf91dc 1067
432e58ed 1068 /* Add a breadcrumb for the completion of the batch buffer */
75289874 1069 __i915_add_request(params->request, params->file, params->batch_obj, true);
432e58ed 1070}
54cf91dc 1071
ae662d31
EA
1072static int
1073i915_reset_gen7_sol_offsets(struct drm_device *dev,
2f20055d 1074 struct drm_i915_gem_request *req)
ae662d31 1075{
2f20055d 1076 struct intel_engine_cs *ring = req->ring;
50227e1c 1077 struct drm_i915_private *dev_priv = dev->dev_private;
ae662d31
EA
1078 int ret, i;
1079
9d662da8
DV
1080 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
1081 DRM_DEBUG("sol reset is gen7/rcs only\n");
1082 return -EINVAL;
1083 }
ae662d31
EA
1084
1085 ret = intel_ring_begin(ring, 4 * 3);
1086 if (ret)
1087 return ret;
1088
1089 for (i = 0; i < 4; i++) {
1090 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1091 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
1092 intel_ring_emit(ring, 0);
1093 }
1094
1095 intel_ring_advance(ring);
1096
1097 return 0;
1098}
1099
5c6c6003 1100static int
2f20055d 1101i915_emit_box(struct drm_i915_gem_request *req,
5c6c6003
CW
1102 struct drm_clip_rect *box,
1103 int DR1, int DR4)
1104{
2f20055d 1105 struct intel_engine_cs *ring = req->ring;
5c6c6003
CW
1106 int ret;
1107
1108 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
1109 box->y2 <= 0 || box->x2 <= 0) {
1110 DRM_ERROR("Bad box %d,%d..%d,%d\n",
1111 box->x1, box->y1, box->x2, box->y2);
1112 return -EINVAL;
1113 }
1114
1115 if (INTEL_INFO(ring->dev)->gen >= 4) {
1116 ret = intel_ring_begin(ring, 4);
1117 if (ret)
1118 return ret;
1119
1120 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
1121 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1122 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1123 intel_ring_emit(ring, DR4);
1124 } else {
1125 ret = intel_ring_begin(ring, 6);
1126 if (ret)
1127 return ret;
1128
1129 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
1130 intel_ring_emit(ring, DR1);
1131 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1132 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1133 intel_ring_emit(ring, DR4);
1134 intel_ring_emit(ring, 0);
1135 }
1136 intel_ring_advance(ring);
1137
1138 return 0;
1139}
1140
71745376
BV
1141static struct drm_i915_gem_object*
1142i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
1143 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1144 struct eb_vmas *eb,
1145 struct drm_i915_gem_object *batch_obj,
1146 u32 batch_start_offset,
1147 u32 batch_len,
17cabf57 1148 bool is_master)
71745376 1149{
71745376 1150 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1151 struct i915_vma *vma;
71745376
BV
1152 int ret;
1153
06fbca71 1154 shadow_batch_obj = i915_gem_batch_pool_get(&ring->batch_pool,
17cabf57 1155 PAGE_ALIGN(batch_len));
71745376
BV
1156 if (IS_ERR(shadow_batch_obj))
1157 return shadow_batch_obj;
1158
1159 ret = i915_parse_cmds(ring,
1160 batch_obj,
1161 shadow_batch_obj,
1162 batch_start_offset,
1163 batch_len,
1164 is_master);
17cabf57
CW
1165 if (ret)
1166 goto err;
71745376 1167
17cabf57
CW
1168 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1169 if (ret)
1170 goto err;
71745376 1171
de4e783a
CW
1172 i915_gem_object_unpin_pages(shadow_batch_obj);
1173
17cabf57 1174 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1175
17cabf57
CW
1176 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1177 vma->exec_entry = shadow_exec_entry;
de4e783a 1178 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
17cabf57
CW
1179 drm_gem_object_reference(&shadow_batch_obj->base);
1180 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1181
17cabf57
CW
1182 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
1183
1184 return shadow_batch_obj;
71745376 1185
17cabf57 1186err:
de4e783a 1187 i915_gem_object_unpin_pages(shadow_batch_obj);
17cabf57
CW
1188 if (ret == -EACCES) /* unhandled chained batch */
1189 return batch_obj;
1190 else
1191 return ERR_PTR(ret);
71745376 1192}
5c6c6003 1193
a83014d3 1194int
5f19e2bf 1195i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 1196 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1197 struct list_head *vmas)
78382593
OM
1198{
1199 struct drm_clip_rect *cliprects = NULL;
5f19e2bf
JH
1200 struct drm_device *dev = params->dev;
1201 struct intel_engine_cs *ring = params->ring;
78382593 1202 struct drm_i915_private *dev_priv = dev->dev_private;
5f19e2bf 1203 u64 exec_start, exec_len;
78382593
OM
1204 int instp_mode;
1205 u32 instp_mask;
1206 int i, ret = 0;
1207
1208 if (args->num_cliprects != 0) {
1209 if (ring != &dev_priv->ring[RCS]) {
1210 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1211 return -EINVAL;
1212 }
1213
1214 if (INTEL_INFO(dev)->gen >= 5) {
1215 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1216 return -EINVAL;
1217 }
1218
1219 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1220 DRM_DEBUG("execbuf with %u cliprects\n",
1221 args->num_cliprects);
1222 return -EINVAL;
1223 }
1224
1225 cliprects = kcalloc(args->num_cliprects,
1226 sizeof(*cliprects),
1227 GFP_KERNEL);
1228 if (cliprects == NULL) {
1229 ret = -ENOMEM;
1230 goto error;
1231 }
1232
1233 if (copy_from_user(cliprects,
1234 to_user_ptr(args->cliprects_ptr),
1235 sizeof(*cliprects)*args->num_cliprects)) {
1236 ret = -EFAULT;
1237 goto error;
1238 }
1239 } else {
1240 if (args->DR4 == 0xffffffff) {
1241 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1242 args->DR4 = 0;
1243 }
1244
1245 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1246 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1247 return -EINVAL;
1248 }
1249 }
1250
535fbe82 1251 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
78382593
OM
1252 if (ret)
1253 goto error;
1254
ba01cc93 1255 ret = i915_switch_context(params->request);
78382593
OM
1256 if (ret)
1257 goto error;
1258
5f19e2bf 1259 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
9258811c 1260 "%s didn't clear reload\n", ring->name);
563222a7 1261
78382593
OM
1262 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1263 instp_mask = I915_EXEC_CONSTANTS_MASK;
1264 switch (instp_mode) {
1265 case I915_EXEC_CONSTANTS_REL_GENERAL:
1266 case I915_EXEC_CONSTANTS_ABSOLUTE:
1267 case I915_EXEC_CONSTANTS_REL_SURFACE:
1268 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1269 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1270 ret = -EINVAL;
1271 goto error;
1272 }
1273
1274 if (instp_mode != dev_priv->relative_constants_mode) {
1275 if (INTEL_INFO(dev)->gen < 4) {
1276 DRM_DEBUG("no rel constants on pre-gen4\n");
1277 ret = -EINVAL;
1278 goto error;
1279 }
1280
1281 if (INTEL_INFO(dev)->gen > 5 &&
1282 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1283 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1284 ret = -EINVAL;
1285 goto error;
1286 }
1287
1288 /* The HW changed the meaning on this bit on gen6 */
1289 if (INTEL_INFO(dev)->gen >= 6)
1290 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1291 }
1292 break;
1293 default:
1294 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
1295 ret = -EINVAL;
1296 goto error;
1297 }
1298
1299 if (ring == &dev_priv->ring[RCS] &&
1300 instp_mode != dev_priv->relative_constants_mode) {
1301 ret = intel_ring_begin(ring, 4);
1302 if (ret)
1303 goto error;
1304
1305 intel_ring_emit(ring, MI_NOOP);
1306 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1307 intel_ring_emit(ring, INSTPM);
1308 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1309 intel_ring_advance(ring);
1310
1311 dev_priv->relative_constants_mode = instp_mode;
1312 }
1313
1314 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
2f20055d 1315 ret = i915_reset_gen7_sol_offsets(dev, params->request);
78382593
OM
1316 if (ret)
1317 goto error;
1318 }
1319
5f19e2bf
JH
1320 exec_len = args->batch_len;
1321 exec_start = params->batch_obj_vm_offset +
1322 params->args_batch_start_offset;
1323
78382593
OM
1324 if (cliprects) {
1325 for (i = 0; i < args->num_cliprects; i++) {
2f20055d 1326 ret = i915_emit_box(params->request, &cliprects[i],
78382593
OM
1327 args->DR1, args->DR4);
1328 if (ret)
1329 goto error;
1330
53fddaf7 1331 ret = ring->dispatch_execbuffer(params->request,
78382593 1332 exec_start, exec_len,
5f19e2bf 1333 params->dispatch_flags);
78382593
OM
1334 if (ret)
1335 goto error;
1336 }
1337 } else {
53fddaf7 1338 ret = ring->dispatch_execbuffer(params->request,
78382593 1339 exec_start, exec_len,
5f19e2bf 1340 params->dispatch_flags);
78382593
OM
1341 if (ret)
1342 return ret;
1343 }
1344
95c24161 1345 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
78382593 1346
8a8edb59 1347 i915_gem_execbuffer_move_to_active(vmas, params->request);
adeca76d 1348 i915_gem_execbuffer_retire_commands(params);
78382593
OM
1349
1350error:
1351 kfree(cliprects);
1352 return ret;
1353}
1354
a8ebba75
ZY
1355/**
1356 * Find one BSD ring to dispatch the corresponding BSD command.
1357 * The Ring ID is returned.
1358 */
1359static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1360 struct drm_file *file)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363 struct drm_i915_file_private *file_priv = file->driver_priv;
1364
1365 /* Check whether the file_priv is using one ring */
1366 if (file_priv->bsd_ring)
1367 return file_priv->bsd_ring->id;
1368 else {
1369 /* If no, use the ping-pong mechanism to select one ring */
1370 int ring_id;
1371
1372 mutex_lock(&dev->struct_mutex);
bdf1e7e3 1373 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
a8ebba75 1374 ring_id = VCS;
bdf1e7e3 1375 dev_priv->mm.bsd_ring_dispatch_index = 1;
a8ebba75
ZY
1376 } else {
1377 ring_id = VCS2;
bdf1e7e3 1378 dev_priv->mm.bsd_ring_dispatch_index = 0;
a8ebba75
ZY
1379 }
1380 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1381 mutex_unlock(&dev->struct_mutex);
1382 return ring_id;
1383 }
1384}
1385
d23db88c
CW
1386static struct drm_i915_gem_object *
1387eb_get_batch(struct eb_vmas *eb)
1388{
1389 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1390
1391 /*
1392 * SNA is doing fancy tricks with compressing batch buffers, which leads
1393 * to negative relocation deltas. Usually that works out ok since the
1394 * relocate address is still positive, except when the batch is placed
1395 * very low in the GTT. Ensure this doesn't happen.
1396 *
1397 * Note that actual hangs have only been observed on gen7, but for
1398 * paranoia do it everywhere.
1399 */
1400 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
1401
1402 return vma->obj;
1403}
1404
54cf91dc
CW
1405static int
1406i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1407 struct drm_file *file,
1408 struct drm_i915_gem_execbuffer2 *args,
41bde553 1409 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1410{
50227e1c 1411 struct drm_i915_private *dev_priv = dev->dev_private;
27173f1f 1412 struct eb_vmas *eb;
54cf91dc 1413 struct drm_i915_gem_object *batch_obj;
78a42377 1414 struct drm_i915_gem_exec_object2 shadow_exec_entry;
a4872ba6 1415 struct intel_engine_cs *ring;
273497e5 1416 struct intel_context *ctx;
41bde553 1417 struct i915_address_space *vm;
5f19e2bf
JH
1418 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1419 struct i915_execbuffer_params *params = &params_master;
d299cce7 1420 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1421 u32 dispatch_flags;
78382593 1422 int ret;
ed5982e6 1423 bool need_relocs;
54cf91dc 1424
ed5982e6 1425 if (!i915_gem_check_execbuffer(args))
432e58ed 1426 return -EINVAL;
432e58ed 1427
ad19f10b 1428 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1429 if (ret)
1430 return ret;
1431
8e004efc 1432 dispatch_flags = 0;
d7d4eedd
CW
1433 if (args->flags & I915_EXEC_SECURE) {
1434 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1435 return -EPERM;
1436
8e004efc 1437 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1438 }
b45305fc 1439 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1440 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1441
b1a93306 1442 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
ff240199 1443 DRM_DEBUG("execbuf with unknown ring: %d\n",
54cf91dc
CW
1444 (int)(args->flags & I915_EXEC_RING_MASK));
1445 return -EINVAL;
1446 }
ca01b12b 1447
8d360dff
ZG
1448 if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
1449 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1450 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1451 "bsd dispatch flags: %d\n", (int)(args->flags));
1452 return -EINVAL;
1453 }
1454
ca01b12b
BW
1455 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1456 ring = &dev_priv->ring[RCS];
a8ebba75
ZY
1457 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1458 if (HAS_BSD2(dev)) {
1459 int ring_id;
8d360dff
ZG
1460
1461 switch (args->flags & I915_EXEC_BSD_MASK) {
1462 case I915_EXEC_BSD_DEFAULT:
1463 ring_id = gen8_dispatch_bsd_ring(dev, file);
1464 ring = &dev_priv->ring[ring_id];
1465 break;
1466 case I915_EXEC_BSD_RING1:
1467 ring = &dev_priv->ring[VCS];
1468 break;
1469 case I915_EXEC_BSD_RING2:
1470 ring = &dev_priv->ring[VCS2];
1471 break;
1472 default:
1473 DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
1474 (int)(args->flags & I915_EXEC_BSD_MASK));
1475 return -EINVAL;
1476 }
a8ebba75
ZY
1477 } else
1478 ring = &dev_priv->ring[VCS];
1479 } else
ca01b12b
BW
1480 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1481
a15817cf
CW
1482 if (!intel_ring_initialized(ring)) {
1483 DRM_DEBUG("execbuf with invalid ring: %d\n",
1484 (int)(args->flags & I915_EXEC_RING_MASK));
1485 return -EINVAL;
1486 }
54cf91dc
CW
1487
1488 if (args->buffer_count < 1) {
ff240199 1489 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1490 return -EINVAL;
1491 }
54cf91dc 1492
f65c9168
PZ
1493 intel_runtime_pm_get(dev_priv);
1494
54cf91dc
CW
1495 ret = i915_mutex_lock_interruptible(dev);
1496 if (ret)
1497 goto pre_mutex_err;
1498
7c9c4b8f 1499 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
72ad5c45 1500 if (IS_ERR(ctx)) {
d299cce7 1501 mutex_unlock(&dev->struct_mutex);
41bde553 1502 ret = PTR_ERR(ctx);
d299cce7 1503 goto pre_mutex_err;
935f38d6 1504 }
41bde553
BW
1505
1506 i915_gem_context_reference(ctx);
1507
ae6c4806
DV
1508 if (ctx->ppgtt)
1509 vm = &ctx->ppgtt->base;
1510 else
7e0d96bc 1511 vm = &dev_priv->gtt.base;
d299cce7 1512
5f19e2bf
JH
1513 memset(&params_master, 0x00, sizeof(params_master));
1514
17601cbc 1515 eb = eb_create(args);
67731b87 1516 if (eb == NULL) {
935f38d6 1517 i915_gem_context_unreference(ctx);
67731b87
CW
1518 mutex_unlock(&dev->struct_mutex);
1519 ret = -ENOMEM;
1520 goto pre_mutex_err;
1521 }
1522
54cf91dc 1523 /* Look up object handles */
27173f1f 1524 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1525 if (ret)
1526 goto err;
54cf91dc 1527
6fe4f140 1528 /* take note of the batch buffer before we might reorder the lists */
d23db88c 1529 batch_obj = eb_get_batch(eb);
6fe4f140 1530
54cf91dc 1531 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1532 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
b1b38278 1533 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
54cf91dc
CW
1534 if (ret)
1535 goto err;
1536
1537 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1538 if (need_relocs)
17601cbc 1539 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1540 if (ret) {
1541 if (ret == -EFAULT) {
ed5982e6 1542 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
b1b38278 1543 eb, exec, ctx);
54cf91dc
CW
1544 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1545 }
1546 if (ret)
1547 goto err;
1548 }
1549
1550 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1551 if (batch_obj->base.pending_write_domain) {
ff240199 1552 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1553 ret = -EINVAL;
1554 goto err;
1555 }
54cf91dc 1556
5f19e2bf 1557 params->args_batch_start_offset = args->batch_start_offset;
743e78c1 1558 if (i915_needs_cmd_parser(ring) && args->batch_len) {
c7c7372e
RP
1559 struct drm_i915_gem_object *parsed_batch_obj;
1560
1561 parsed_batch_obj = i915_gem_execbuffer_parse(ring,
71745376
BV
1562 &shadow_exec_entry,
1563 eb,
1564 batch_obj,
1565 args->batch_start_offset,
1566 args->batch_len,
17cabf57 1567 file->is_master);
c7c7372e
RP
1568 if (IS_ERR(parsed_batch_obj)) {
1569 ret = PTR_ERR(parsed_batch_obj);
78a42377
BV
1570 goto err;
1571 }
17cabf57
CW
1572
1573 /*
c7c7372e
RP
1574 * parsed_batch_obj == batch_obj means batch not fully parsed:
1575 * Accept, but don't promote to secure.
17cabf57 1576 */
17cabf57 1577
c7c7372e
RP
1578 if (parsed_batch_obj != batch_obj) {
1579 /*
1580 * Batch parsed and accepted:
1581 *
1582 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1583 * bit from MI_BATCH_BUFFER_START commands issued in
1584 * the dispatch_execbuffer implementations. We
1585 * specifically don't want that set on batches the
1586 * command parser has accepted.
1587 */
1588 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1589 params->args_batch_start_offset = 0;
c7c7372e
RP
1590 batch_obj = parsed_batch_obj;
1591 }
351e3db2
BV
1592 }
1593
78a42377
BV
1594 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1595
d7d4eedd
CW
1596 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1597 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1598 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1599 if (dispatch_flags & I915_DISPATCH_SECURE) {
da51a1e7
DV
1600 /*
1601 * So on first glance it looks freaky that we pin the batch here
1602 * outside of the reservation loop. But:
1603 * - The batch is already pinned into the relevant ppgtt, so we
1604 * already have the backing storage fully allocated.
1605 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1606 * so we don't really have issues with multiple objects not
da51a1e7
DV
1607 * fitting due to fragmentation.
1608 * So this is actually safe.
1609 */
1610 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1611 if (ret)
1612 goto err;
d7d4eedd 1613
5f19e2bf 1614 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
da51a1e7 1615 } else
5f19e2bf 1616 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
d7d4eedd 1617
0c8dac88 1618 /* Allocate a request for this batch buffer nice and early. */
6a6ae79a 1619 ret = i915_gem_request_alloc(ring, ctx, &params->request);
0c8dac88
JH
1620 if (ret)
1621 goto err_batch_unpin;
1622
5f19e2bf
JH
1623 /*
1624 * Save assorted stuff away to pass through to *_submission().
1625 * NB: This data should be 'persistent' and not local as it will
1626 * kept around beyond the duration of the IOCTL once the GPU
1627 * scheduler arrives.
1628 */
1629 params->dev = dev;
1630 params->file = file;
1631 params->ring = ring;
1632 params->dispatch_flags = dispatch_flags;
1633 params->batch_obj = batch_obj;
1634 params->ctx = ctx;
1635
1636 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
54cf91dc 1637
0c8dac88 1638err_batch_unpin:
da51a1e7
DV
1639 /*
1640 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1641 * batch vma for correctness. For less ugly and less fragility this
1642 * needs to be adjusted to also track the ggtt batch vma properly as
1643 * active.
1644 */
8e004efc 1645 if (dispatch_flags & I915_DISPATCH_SECURE)
da51a1e7 1646 i915_gem_object_ggtt_unpin(batch_obj);
0c8dac88 1647
54cf91dc 1648err:
41bde553
BW
1649 /* the request owns the ref now */
1650 i915_gem_context_unreference(ctx);
67731b87 1651 eb_destroy(eb);
54cf91dc 1652
6a6ae79a
JH
1653 /*
1654 * If the request was created but not successfully submitted then it
1655 * must be freed again. If it was submitted then it is being tracked
1656 * on the active request list and no clean up is required here.
1657 */
1658 if (ret && params->request) {
1659 i915_gem_request_cancel(params->request);
1660 ring->outstanding_lazy_request = NULL;
1661 }
1662
54cf91dc
CW
1663 mutex_unlock(&dev->struct_mutex);
1664
1665pre_mutex_err:
f65c9168
PZ
1666 /* intel_gpu_busy should also get a ref, so it will free when the device
1667 * is really idle. */
1668 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1669 return ret;
1670}
1671
1672/*
1673 * Legacy execbuffer just creates an exec2 list from the original exec object
1674 * list array and passes it to the real function.
1675 */
1676int
1677i915_gem_execbuffer(struct drm_device *dev, void *data,
1678 struct drm_file *file)
1679{
1680 struct drm_i915_gem_execbuffer *args = data;
1681 struct drm_i915_gem_execbuffer2 exec2;
1682 struct drm_i915_gem_exec_object *exec_list = NULL;
1683 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1684 int ret, i;
1685
54cf91dc 1686 if (args->buffer_count < 1) {
ff240199 1687 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1688 return -EINVAL;
1689 }
1690
1691 /* Copy in the exec list from userland */
1692 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1693 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1694 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1695 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1696 args->buffer_count);
1697 drm_free_large(exec_list);
1698 drm_free_large(exec2_list);
1699 return -ENOMEM;
1700 }
1701 ret = copy_from_user(exec_list,
2bb4629a 1702 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1703 sizeof(*exec_list) * args->buffer_count);
1704 if (ret != 0) {
ff240199 1705 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1706 args->buffer_count, ret);
1707 drm_free_large(exec_list);
1708 drm_free_large(exec2_list);
1709 return -EFAULT;
1710 }
1711
1712 for (i = 0; i < args->buffer_count; i++) {
1713 exec2_list[i].handle = exec_list[i].handle;
1714 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1715 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1716 exec2_list[i].alignment = exec_list[i].alignment;
1717 exec2_list[i].offset = exec_list[i].offset;
1718 if (INTEL_INFO(dev)->gen < 4)
1719 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1720 else
1721 exec2_list[i].flags = 0;
1722 }
1723
1724 exec2.buffers_ptr = args->buffers_ptr;
1725 exec2.buffer_count = args->buffer_count;
1726 exec2.batch_start_offset = args->batch_start_offset;
1727 exec2.batch_len = args->batch_len;
1728 exec2.DR1 = args->DR1;
1729 exec2.DR4 = args->DR4;
1730 exec2.num_cliprects = args->num_cliprects;
1731 exec2.cliprects_ptr = args->cliprects_ptr;
1732 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1733 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1734
41bde553 1735 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1736 if (!ret) {
9aab8bff
CW
1737 struct drm_i915_gem_exec_object __user *user_exec_list =
1738 to_user_ptr(args->buffers_ptr);
1739
54cf91dc 1740 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff
CW
1741 for (i = 0; i < args->buffer_count; i++) {
1742 ret = __copy_to_user(&user_exec_list[i].offset,
1743 &exec2_list[i].offset,
1744 sizeof(user_exec_list[i].offset));
1745 if (ret) {
1746 ret = -EFAULT;
1747 DRM_DEBUG("failed to copy %d exec entries "
1748 "back to user (%d)\n",
1749 args->buffer_count, ret);
1750 break;
1751 }
54cf91dc
CW
1752 }
1753 }
1754
1755 drm_free_large(exec_list);
1756 drm_free_large(exec2_list);
1757 return ret;
1758}
1759
1760int
1761i915_gem_execbuffer2(struct drm_device *dev, void *data,
1762 struct drm_file *file)
1763{
1764 struct drm_i915_gem_execbuffer2 *args = data;
1765 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1766 int ret;
1767
ed8cd3b2
XW
1768 if (args->buffer_count < 1 ||
1769 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1770 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1771 return -EINVAL;
1772 }
1773
9cb34664
DV
1774 if (args->rsvd2 != 0) {
1775 DRM_DEBUG("dirty rvsd2 field\n");
1776 return -EINVAL;
1777 }
1778
8408c282 1779 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
419fa72a 1780 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
8408c282
CW
1781 if (exec2_list == NULL)
1782 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1783 args->buffer_count);
54cf91dc 1784 if (exec2_list == NULL) {
ff240199 1785 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1786 args->buffer_count);
1787 return -ENOMEM;
1788 }
1789 ret = copy_from_user(exec2_list,
2bb4629a 1790 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1791 sizeof(*exec2_list) * args->buffer_count);
1792 if (ret != 0) {
ff240199 1793 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1794 args->buffer_count, ret);
1795 drm_free_large(exec2_list);
1796 return -EFAULT;
1797 }
1798
41bde553 1799 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1800 if (!ret) {
1801 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1802 struct drm_i915_gem_exec_object2 __user *user_exec_list =
9aab8bff
CW
1803 to_user_ptr(args->buffers_ptr);
1804 int i;
1805
1806 for (i = 0; i < args->buffer_count; i++) {
1807 ret = __copy_to_user(&user_exec_list[i].offset,
1808 &exec2_list[i].offset,
1809 sizeof(user_exec_list[i].offset));
1810 if (ret) {
1811 ret = -EFAULT;
1812 DRM_DEBUG("failed to copy %d exec entries "
1813 "back to user\n",
1814 args->buffer_count);
1815 break;
1816 }
54cf91dc
CW
1817 }
1818 }
1819
1820 drm_free_large(exec2_list);
1821 return ret;
1822}