drm/i915: Merged the many do_execbuf() parameters into a structure
[linux-block.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
54cf91dc 35
a415d355
CW
36#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
e6a84468 38#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
d23db88c
CW
39#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
41#define BATCH_OFFSET_BIAS (256*1024)
a415d355 42
27173f1f
BW
43struct eb_vmas {
44 struct list_head vmas;
67731b87 45 int and;
eef90ccb 46 union {
27173f1f 47 struct i915_vma *lut[0];
eef90ccb
CW
48 struct hlist_head buckets[0];
49 };
67731b87
CW
50};
51
27173f1f 52static struct eb_vmas *
17601cbc 53eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 54{
27173f1f 55 struct eb_vmas *eb = NULL;
eef90ccb
CW
56
57 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 58 unsigned size = args->buffer_count;
27173f1f
BW
59 size *= sizeof(struct i915_vma *);
60 size += sizeof(struct eb_vmas);
eef90ccb
CW
61 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
62 }
63
64 if (eb == NULL) {
b205ca57
DV
65 unsigned size = args->buffer_count;
66 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 67 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
68 while (count > 2*size)
69 count >>= 1;
70 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 71 sizeof(struct eb_vmas),
eef90ccb
CW
72 GFP_TEMPORARY);
73 if (eb == NULL)
74 return eb;
75
76 eb->and = count - 1;
77 } else
78 eb->and = -args->buffer_count;
79
27173f1f 80 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
81 return eb;
82}
83
84static void
27173f1f 85eb_reset(struct eb_vmas *eb)
67731b87 86{
eef90ccb
CW
87 if (eb->and >= 0)
88 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
89}
90
3b96eff4 91static int
27173f1f
BW
92eb_lookup_vmas(struct eb_vmas *eb,
93 struct drm_i915_gem_exec_object2 *exec,
94 const struct drm_i915_gem_execbuffer2 *args,
95 struct i915_address_space *vm,
96 struct drm_file *file)
3b96eff4 97{
27173f1f
BW
98 struct drm_i915_gem_object *obj;
99 struct list_head objects;
9ae9ab52 100 int i, ret;
3b96eff4 101
27173f1f 102 INIT_LIST_HEAD(&objects);
3b96eff4 103 spin_lock(&file->table_lock);
27173f1f
BW
104 /* Grab a reference to the object and release the lock so we can lookup
105 * or create the VMA without using GFP_ATOMIC */
eef90ccb 106 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
107 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
108 if (obj == NULL) {
109 spin_unlock(&file->table_lock);
110 DRM_DEBUG("Invalid object handle %d at index %d\n",
111 exec[i].handle, i);
27173f1f 112 ret = -ENOENT;
9ae9ab52 113 goto err;
3b96eff4
CW
114 }
115
27173f1f 116 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
117 spin_unlock(&file->table_lock);
118 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
119 obj, exec[i].handle, i);
27173f1f 120 ret = -EINVAL;
9ae9ab52 121 goto err;
3b96eff4
CW
122 }
123
124 drm_gem_object_reference(&obj->base);
27173f1f
BW
125 list_add_tail(&obj->obj_exec_link, &objects);
126 }
127 spin_unlock(&file->table_lock);
3b96eff4 128
27173f1f 129 i = 0;
9ae9ab52 130 while (!list_empty(&objects)) {
27173f1f 131 struct i915_vma *vma;
6f65e29a 132
9ae9ab52
CW
133 obj = list_first_entry(&objects,
134 struct drm_i915_gem_object,
135 obj_exec_link);
136
e656a6cb
DV
137 /*
138 * NOTE: We can leak any vmas created here when something fails
139 * later on. But that's no issue since vma_unbind can deal with
140 * vmas which are not actually bound. And since only
141 * lookup_or_create exists as an interface to get at the vma
142 * from the (obj, vm) we don't run the risk of creating
143 * duplicated vmas for the same vm.
144 */
da51a1e7 145 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
27173f1f 146 if (IS_ERR(vma)) {
27173f1f
BW
147 DRM_DEBUG("Failed to lookup VMA\n");
148 ret = PTR_ERR(vma);
9ae9ab52 149 goto err;
27173f1f
BW
150 }
151
9ae9ab52 152 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 153 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 154 list_del_init(&obj->obj_exec_link);
27173f1f
BW
155
156 vma->exec_entry = &exec[i];
eef90ccb 157 if (eb->and < 0) {
27173f1f 158 eb->lut[i] = vma;
eef90ccb
CW
159 } else {
160 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
161 vma->exec_handle = handle;
162 hlist_add_head(&vma->exec_node,
eef90ccb
CW
163 &eb->buckets[handle & eb->and]);
164 }
27173f1f 165 ++i;
3b96eff4 166 }
3b96eff4 167
9ae9ab52 168 return 0;
27173f1f 169
27173f1f 170
9ae9ab52 171err:
27173f1f
BW
172 while (!list_empty(&objects)) {
173 obj = list_first_entry(&objects,
174 struct drm_i915_gem_object,
175 obj_exec_link);
176 list_del_init(&obj->obj_exec_link);
9ae9ab52 177 drm_gem_object_unreference(&obj->base);
27173f1f 178 }
9ae9ab52
CW
179 /*
180 * Objects already transfered to the vmas list will be unreferenced by
181 * eb_destroy.
182 */
183
27173f1f 184 return ret;
3b96eff4
CW
185}
186
27173f1f 187static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 188{
eef90ccb
CW
189 if (eb->and < 0) {
190 if (handle >= -eb->and)
191 return NULL;
192 return eb->lut[handle];
193 } else {
194 struct hlist_head *head;
195 struct hlist_node *node;
67731b87 196
eef90ccb
CW
197 head = &eb->buckets[handle & eb->and];
198 hlist_for_each(node, head) {
27173f1f 199 struct i915_vma *vma;
67731b87 200
27173f1f
BW
201 vma = hlist_entry(node, struct i915_vma, exec_node);
202 if (vma->exec_handle == handle)
203 return vma;
eef90ccb
CW
204 }
205 return NULL;
206 }
67731b87
CW
207}
208
a415d355
CW
209static void
210i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
211{
212 struct drm_i915_gem_exec_object2 *entry;
213 struct drm_i915_gem_object *obj = vma->obj;
214
215 if (!drm_mm_node_allocated(&vma->node))
216 return;
217
218 entry = vma->exec_entry;
219
220 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
221 i915_gem_object_unpin_fence(obj);
222
223 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
3d7f0f9d 224 vma->pin_count--;
a415d355 225
de4e783a 226 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
227}
228
229static void eb_destroy(struct eb_vmas *eb)
230{
27173f1f
BW
231 while (!list_empty(&eb->vmas)) {
232 struct i915_vma *vma;
bcffc3fa 233
27173f1f
BW
234 vma = list_first_entry(&eb->vmas,
235 struct i915_vma,
bcffc3fa 236 exec_list);
27173f1f 237 list_del_init(&vma->exec_list);
a415d355 238 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 239 drm_gem_object_unreference(&vma->obj->base);
bcffc3fa 240 }
67731b87
CW
241 kfree(eb);
242}
243
dabdfe02
CW
244static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
245{
2cc86b82
CW
246 return (HAS_LLC(obj->base.dev) ||
247 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
248 obj->cache_level != I915_CACHE_NONE);
249}
250
5032d871
RB
251static int
252relocate_entry_cpu(struct drm_i915_gem_object *obj,
d9ceb957
BW
253 struct drm_i915_gem_relocation_entry *reloc,
254 uint64_t target_offset)
5032d871 255{
3c94ceee 256 struct drm_device *dev = obj->base.dev;
5032d871 257 uint32_t page_offset = offset_in_page(reloc->offset);
d9ceb957 258 uint64_t delta = reloc->delta + target_offset;
5032d871 259 char *vaddr;
8b78f0e5 260 int ret;
5032d871 261
2cc86b82 262 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5032d871
RB
263 if (ret)
264 return ret;
265
266 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
267 reloc->offset >> PAGE_SHIFT));
d9ceb957 268 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
3c94ceee
BW
269
270 if (INTEL_INFO(dev)->gen >= 8) {
271 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
272
273 if (page_offset == 0) {
274 kunmap_atomic(vaddr);
275 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
276 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
277 }
278
d9ceb957 279 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
3c94ceee
BW
280 }
281
5032d871
RB
282 kunmap_atomic(vaddr);
283
284 return 0;
285}
286
287static int
288relocate_entry_gtt(struct drm_i915_gem_object *obj,
d9ceb957
BW
289 struct drm_i915_gem_relocation_entry *reloc,
290 uint64_t target_offset)
5032d871
RB
291{
292 struct drm_device *dev = obj->base.dev;
293 struct drm_i915_private *dev_priv = dev->dev_private;
d9ceb957 294 uint64_t delta = reloc->delta + target_offset;
906843c3 295 uint64_t offset;
5032d871 296 void __iomem *reloc_page;
8b78f0e5 297 int ret;
5032d871
RB
298
299 ret = i915_gem_object_set_to_gtt_domain(obj, true);
300 if (ret)
301 return ret;
302
303 ret = i915_gem_object_put_fence(obj);
304 if (ret)
305 return ret;
306
307 /* Map the page containing the relocation we're going to perform. */
906843c3
CW
308 offset = i915_gem_obj_ggtt_offset(obj);
309 offset += reloc->offset;
5032d871 310 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
906843c3
CW
311 offset & PAGE_MASK);
312 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
3c94ceee
BW
313
314 if (INTEL_INFO(dev)->gen >= 8) {
906843c3 315 offset += sizeof(uint32_t);
3c94ceee 316
906843c3 317 if (offset_in_page(offset) == 0) {
3c94ceee 318 io_mapping_unmap_atomic(reloc_page);
906843c3
CW
319 reloc_page =
320 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
321 offset);
3c94ceee
BW
322 }
323
906843c3
CW
324 iowrite32(upper_32_bits(delta),
325 reloc_page + offset_in_page(offset));
3c94ceee
BW
326 }
327
5032d871
RB
328 io_mapping_unmap_atomic(reloc_page);
329
330 return 0;
331}
332
edf4427b
CW
333static void
334clflush_write32(void *addr, uint32_t value)
335{
336 /* This is not a fast path, so KISS. */
337 drm_clflush_virt_range(addr, sizeof(uint32_t));
338 *(uint32_t *)addr = value;
339 drm_clflush_virt_range(addr, sizeof(uint32_t));
340}
341
342static int
343relocate_entry_clflush(struct drm_i915_gem_object *obj,
344 struct drm_i915_gem_relocation_entry *reloc,
345 uint64_t target_offset)
346{
347 struct drm_device *dev = obj->base.dev;
348 uint32_t page_offset = offset_in_page(reloc->offset);
349 uint64_t delta = (int)reloc->delta + target_offset;
350 char *vaddr;
351 int ret;
352
353 ret = i915_gem_object_set_to_gtt_domain(obj, true);
354 if (ret)
355 return ret;
356
357 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
358 reloc->offset >> PAGE_SHIFT));
359 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
360
361 if (INTEL_INFO(dev)->gen >= 8) {
362 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
363
364 if (page_offset == 0) {
365 kunmap_atomic(vaddr);
366 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
367 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
368 }
369
370 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
371 }
372
373 kunmap_atomic(vaddr);
374
375 return 0;
376}
377
54cf91dc
CW
378static int
379i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 380 struct eb_vmas *eb,
3e7a0322 381 struct drm_i915_gem_relocation_entry *reloc)
54cf91dc
CW
382{
383 struct drm_device *dev = obj->base.dev;
384 struct drm_gem_object *target_obj;
149c8407 385 struct drm_i915_gem_object *target_i915_obj;
27173f1f 386 struct i915_vma *target_vma;
d9ceb957 387 uint64_t target_offset;
8b78f0e5 388 int ret;
54cf91dc 389
67731b87 390 /* we've already hold a reference to all valid objects */
27173f1f
BW
391 target_vma = eb_get_vma(eb, reloc->target_handle);
392 if (unlikely(target_vma == NULL))
54cf91dc 393 return -ENOENT;
27173f1f
BW
394 target_i915_obj = target_vma->obj;
395 target_obj = &target_vma->obj->base;
54cf91dc 396
5ce09725 397 target_offset = target_vma->node.start;
54cf91dc 398
e844b990
EA
399 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
400 * pipe_control writes because the gpu doesn't properly redirect them
401 * through the ppgtt for non_secure batchbuffers. */
402 if (unlikely(IS_GEN6(dev) &&
0875546c 403 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 404 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 405 PIN_GLOBAL);
fe14d5f4
TU
406 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
407 return ret;
408 }
e844b990 409
54cf91dc 410 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 411 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 412 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
413 "obj %p target %d offset %d "
414 "read %08x write %08x",
415 obj, reloc->target_handle,
416 (int) reloc->offset,
417 reloc->read_domains,
418 reloc->write_domain);
8b78f0e5 419 return -EINVAL;
54cf91dc 420 }
4ca4a250
DV
421 if (unlikely((reloc->write_domain | reloc->read_domains)
422 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 423 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
424 "obj %p target %d offset %d "
425 "read %08x write %08x",
426 obj, reloc->target_handle,
427 (int) reloc->offset,
428 reloc->read_domains,
429 reloc->write_domain);
8b78f0e5 430 return -EINVAL;
54cf91dc 431 }
54cf91dc
CW
432
433 target_obj->pending_read_domains |= reloc->read_domains;
434 target_obj->pending_write_domain |= reloc->write_domain;
435
436 /* If the relocation already has the right value in it, no
437 * more work needs to be done.
438 */
439 if (target_offset == reloc->presumed_offset)
67731b87 440 return 0;
54cf91dc
CW
441
442 /* Check that the relocation address is valid... */
3c94ceee
BW
443 if (unlikely(reloc->offset >
444 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
ff240199 445 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
446 "obj %p target %d offset %d size %d.\n",
447 obj, reloc->target_handle,
448 (int) reloc->offset,
449 (int) obj->base.size);
8b78f0e5 450 return -EINVAL;
54cf91dc 451 }
b8f7ab17 452 if (unlikely(reloc->offset & 3)) {
ff240199 453 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
454 "obj %p target %d offset %d.\n",
455 obj, reloc->target_handle,
456 (int) reloc->offset);
8b78f0e5 457 return -EINVAL;
54cf91dc
CW
458 }
459
dabdfe02
CW
460 /* We can't wait for rendering with pagefaults disabled */
461 if (obj->active && in_atomic())
462 return -EFAULT;
463
5032d871 464 if (use_cpu_reloc(obj))
d9ceb957 465 ret = relocate_entry_cpu(obj, reloc, target_offset);
edf4427b 466 else if (obj->map_and_fenceable)
d9ceb957 467 ret = relocate_entry_gtt(obj, reloc, target_offset);
edf4427b
CW
468 else if (cpu_has_clflush)
469 ret = relocate_entry_clflush(obj, reloc, target_offset);
470 else {
471 WARN_ONCE(1, "Impossible case in relocation handling\n");
472 ret = -ENODEV;
473 }
54cf91dc 474
d4d36014
DV
475 if (ret)
476 return ret;
477
54cf91dc
CW
478 /* and update the user's relocation entry */
479 reloc->presumed_offset = target_offset;
480
67731b87 481 return 0;
54cf91dc
CW
482}
483
484static int
27173f1f
BW
485i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
486 struct eb_vmas *eb)
54cf91dc 487{
1d83f442
CW
488#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
489 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 490 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 491 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1d83f442 492 int remain, ret;
54cf91dc 493
2bb4629a 494 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 495
1d83f442
CW
496 remain = entry->relocation_count;
497 while (remain) {
498 struct drm_i915_gem_relocation_entry *r = stack_reloc;
499 int count = remain;
500 if (count > ARRAY_SIZE(stack_reloc))
501 count = ARRAY_SIZE(stack_reloc);
502 remain -= count;
503
504 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
505 return -EFAULT;
506
1d83f442
CW
507 do {
508 u64 offset = r->presumed_offset;
54cf91dc 509
3e7a0322 510 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
1d83f442
CW
511 if (ret)
512 return ret;
513
514 if (r->presumed_offset != offset &&
515 __copy_to_user_inatomic(&user_relocs->presumed_offset,
516 &r->presumed_offset,
517 sizeof(r->presumed_offset))) {
518 return -EFAULT;
519 }
520
521 user_relocs++;
522 r++;
523 } while (--count);
54cf91dc
CW
524 }
525
526 return 0;
1d83f442 527#undef N_RELOC
54cf91dc
CW
528}
529
530static int
27173f1f
BW
531i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
532 struct eb_vmas *eb,
533 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 534{
27173f1f 535 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
54cf91dc
CW
536 int i, ret;
537
538 for (i = 0; i < entry->relocation_count; i++) {
3e7a0322 539 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
54cf91dc
CW
540 if (ret)
541 return ret;
542 }
543
544 return 0;
545}
546
547static int
17601cbc 548i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 549{
27173f1f 550 struct i915_vma *vma;
d4aeee77
CW
551 int ret = 0;
552
553 /* This is the fast path and we cannot handle a pagefault whilst
554 * holding the struct mutex lest the user pass in the relocations
555 * contained within a mmaped bo. For in such a case we, the page
556 * fault handler would call i915_gem_fault() and we would try to
557 * acquire the struct mutex again. Obviously this is bad and so
558 * lockdep complains vehemently.
559 */
560 pagefault_disable();
27173f1f
BW
561 list_for_each_entry(vma, &eb->vmas, exec_list) {
562 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 563 if (ret)
d4aeee77 564 break;
54cf91dc 565 }
d4aeee77 566 pagefault_enable();
54cf91dc 567
d4aeee77 568 return ret;
54cf91dc
CW
569}
570
edf4427b
CW
571static bool only_mappable_for_reloc(unsigned int flags)
572{
573 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
574 __EXEC_OBJECT_NEEDS_MAP;
575}
576
1690e1eb 577static int
27173f1f 578i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
a4872ba6 579 struct intel_engine_cs *ring,
27173f1f 580 bool *need_reloc)
1690e1eb 581{
6f65e29a 582 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 583 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 584 uint64_t flags;
1690e1eb
CW
585 int ret;
586
0875546c 587 flags = PIN_USER;
0229da32
DV
588 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
589 flags |= PIN_GLOBAL;
590
edf4427b
CW
591 if (!drm_mm_node_allocated(&vma->node)) {
592 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
593 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
594 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
595 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
596 }
1ec9e26d
DV
597
598 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
edf4427b
CW
599 if ((ret == -ENOSPC || ret == -E2BIG) &&
600 only_mappable_for_reloc(entry->flags))
601 ret = i915_gem_object_pin(obj, vma->vm,
602 entry->alignment,
0229da32 603 flags & ~PIN_MAPPABLE);
1690e1eb
CW
604 if (ret)
605 return ret;
606
7788a765
CW
607 entry->flags |= __EXEC_OBJECT_HAS_PIN;
608
82b6b6d7
CW
609 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
610 ret = i915_gem_object_get_fence(obj);
611 if (ret)
612 return ret;
9a5a53b3 613
82b6b6d7
CW
614 if (i915_gem_object_pin_fence(obj))
615 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
616 }
617
27173f1f
BW
618 if (entry->offset != vma->node.start) {
619 entry->offset = vma->node.start;
ed5982e6
DV
620 *need_reloc = true;
621 }
622
623 if (entry->flags & EXEC_OBJECT_WRITE) {
624 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
625 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
626 }
627
1690e1eb 628 return 0;
7788a765 629}
1690e1eb 630
d23db88c 631static bool
e6a84468 632need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
633{
634 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 635
e6a84468
CW
636 if (entry->relocation_count == 0)
637 return false;
638
639 if (!i915_is_ggtt(vma->vm))
640 return false;
641
642 /* See also use_cpu_reloc() */
643 if (HAS_LLC(vma->obj->base.dev))
644 return false;
645
646 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
647 return false;
648
649 return true;
650}
651
652static bool
653eb_vma_misplaced(struct i915_vma *vma)
654{
655 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
656 struct drm_i915_gem_object *obj = vma->obj;
d23db88c 657
e6a84468 658 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
d23db88c
CW
659 !i915_is_ggtt(vma->vm));
660
661 if (entry->alignment &&
662 vma->node.start & (entry->alignment - 1))
663 return true;
664
d23db88c
CW
665 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
666 vma->node.start < BATCH_OFFSET_BIAS)
667 return true;
668
edf4427b
CW
669 /* avoid costly ping-pong once a batch bo ended up non-mappable */
670 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
671 return !only_mappable_for_reloc(entry->flags);
672
d23db88c
CW
673 return false;
674}
675
54cf91dc 676static int
a4872ba6 677i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
27173f1f 678 struct list_head *vmas,
b1b38278 679 struct intel_context *ctx,
ed5982e6 680 bool *need_relocs)
54cf91dc 681{
432e58ed 682 struct drm_i915_gem_object *obj;
27173f1f 683 struct i915_vma *vma;
68c8c17f 684 struct i915_address_space *vm;
27173f1f 685 struct list_head ordered_vmas;
7788a765
CW
686 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
687 int retry;
6fe4f140 688
227f782e
CW
689 i915_gem_retire_requests_ring(ring);
690
68c8c17f
BW
691 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
692
27173f1f
BW
693 INIT_LIST_HEAD(&ordered_vmas);
694 while (!list_empty(vmas)) {
6fe4f140
CW
695 struct drm_i915_gem_exec_object2 *entry;
696 bool need_fence, need_mappable;
697
27173f1f
BW
698 vma = list_first_entry(vmas, struct i915_vma, exec_list);
699 obj = vma->obj;
700 entry = vma->exec_entry;
6fe4f140 701
b1b38278
DW
702 if (ctx->flags & CONTEXT_NO_ZEROMAP)
703 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
704
82b6b6d7
CW
705 if (!has_fenced_gpu_access)
706 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 707 need_fence =
6fe4f140
CW
708 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
709 obj->tiling_mode != I915_TILING_NONE;
27173f1f 710 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 711
e6a84468
CW
712 if (need_mappable) {
713 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 714 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 715 } else
27173f1f 716 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 717
ed5982e6 718 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 719 obj->base.pending_write_domain = 0;
6fe4f140 720 }
27173f1f 721 list_splice(&ordered_vmas, vmas);
54cf91dc
CW
722
723 /* Attempt to pin all of the buffers into the GTT.
724 * This is done in 3 phases:
725 *
726 * 1a. Unbind all objects that do not match the GTT constraints for
727 * the execbuffer (fenceable, mappable, alignment etc).
728 * 1b. Increment pin count for already bound objects.
729 * 2. Bind new objects.
730 * 3. Decrement pin count.
731 *
7788a765 732 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
733 * room for the earlier objects *unless* we need to defragment.
734 */
735 retry = 0;
736 do {
7788a765 737 int ret = 0;
54cf91dc
CW
738
739 /* Unbind any ill-fitting objects or pin. */
27173f1f 740 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 741 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
742 continue;
743
e6a84468 744 if (eb_vma_misplaced(vma))
27173f1f 745 ret = i915_vma_unbind(vma);
54cf91dc 746 else
27173f1f 747 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
432e58ed 748 if (ret)
54cf91dc 749 goto err;
54cf91dc
CW
750 }
751
752 /* Bind fresh objects */
27173f1f
BW
753 list_for_each_entry(vma, vmas, exec_list) {
754 if (drm_mm_node_allocated(&vma->node))
1690e1eb 755 continue;
54cf91dc 756
27173f1f 757 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
7788a765
CW
758 if (ret)
759 goto err;
54cf91dc
CW
760 }
761
a415d355 762err:
6c085a72 763 if (ret != -ENOSPC || retry++)
54cf91dc
CW
764 return ret;
765
a415d355
CW
766 /* Decrement pin count for bound objects */
767 list_for_each_entry(vma, vmas, exec_list)
768 i915_gem_execbuffer_unreserve_vma(vma);
769
68c8c17f 770 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
771 if (ret)
772 return ret;
54cf91dc
CW
773 } while (1);
774}
775
776static int
777i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 778 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 779 struct drm_file *file,
a4872ba6 780 struct intel_engine_cs *ring,
27173f1f 781 struct eb_vmas *eb,
b1b38278
DW
782 struct drm_i915_gem_exec_object2 *exec,
783 struct intel_context *ctx)
54cf91dc
CW
784{
785 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
786 struct i915_address_space *vm;
787 struct i915_vma *vma;
ed5982e6 788 bool need_relocs;
dd6864a4 789 int *reloc_offset;
54cf91dc 790 int i, total, ret;
b205ca57 791 unsigned count = args->buffer_count;
54cf91dc 792
27173f1f
BW
793 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
794
67731b87 795 /* We may process another execbuffer during the unlock... */
27173f1f
BW
796 while (!list_empty(&eb->vmas)) {
797 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
798 list_del_init(&vma->exec_list);
a415d355 799 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 800 drm_gem_object_unreference(&vma->obj->base);
67731b87
CW
801 }
802
54cf91dc
CW
803 mutex_unlock(&dev->struct_mutex);
804
805 total = 0;
806 for (i = 0; i < count; i++)
432e58ed 807 total += exec[i].relocation_count;
54cf91dc 808
dd6864a4 809 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 810 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
811 if (reloc == NULL || reloc_offset == NULL) {
812 drm_free_large(reloc);
813 drm_free_large(reloc_offset);
54cf91dc
CW
814 mutex_lock(&dev->struct_mutex);
815 return -ENOMEM;
816 }
817
818 total = 0;
819 for (i = 0; i < count; i++) {
820 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
821 u64 invalid_offset = (u64)-1;
822 int j;
54cf91dc 823
2bb4629a 824 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
825
826 if (copy_from_user(reloc+total, user_relocs,
432e58ed 827 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
828 ret = -EFAULT;
829 mutex_lock(&dev->struct_mutex);
830 goto err;
831 }
832
262b6d36
CW
833 /* As we do not update the known relocation offsets after
834 * relocating (due to the complexities in lock handling),
835 * we need to mark them as invalid now so that we force the
836 * relocation processing next time. Just in case the target
837 * object is evicted and then rebound into its old
838 * presumed_offset before the next execbuffer - if that
839 * happened we would make the mistake of assuming that the
840 * relocations were valid.
841 */
842 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
843 if (__copy_to_user(&user_relocs[j].presumed_offset,
844 &invalid_offset,
845 sizeof(invalid_offset))) {
262b6d36
CW
846 ret = -EFAULT;
847 mutex_lock(&dev->struct_mutex);
848 goto err;
849 }
850 }
851
dd6864a4 852 reloc_offset[i] = total;
432e58ed 853 total += exec[i].relocation_count;
54cf91dc
CW
854 }
855
856 ret = i915_mutex_lock_interruptible(dev);
857 if (ret) {
858 mutex_lock(&dev->struct_mutex);
859 goto err;
860 }
861
67731b87 862 /* reacquire the objects */
67731b87 863 eb_reset(eb);
27173f1f 864 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
865 if (ret)
866 goto err;
67731b87 867
ed5982e6 868 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
b1b38278 869 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
54cf91dc
CW
870 if (ret)
871 goto err;
872
27173f1f
BW
873 list_for_each_entry(vma, &eb->vmas, exec_list) {
874 int offset = vma->exec_entry - exec;
875 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
876 reloc + reloc_offset[offset]);
54cf91dc
CW
877 if (ret)
878 goto err;
54cf91dc
CW
879 }
880
881 /* Leave the user relocations as are, this is the painfully slow path,
882 * and we want to avoid the complication of dropping the lock whilst
883 * having buffers reserved in the aperture and so causing spurious
884 * ENOSPC for random operations.
885 */
886
887err:
888 drm_free_large(reloc);
dd6864a4 889 drm_free_large(reloc_offset);
54cf91dc
CW
890 return ret;
891}
892
54cf91dc 893static int
a4872ba6 894i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
27173f1f 895 struct list_head *vmas)
54cf91dc 896{
03ade511 897 const unsigned other_rings = ~intel_ring_flag(ring);
27173f1f 898 struct i915_vma *vma;
6ac42f41 899 uint32_t flush_domains = 0;
000433b6 900 bool flush_chipset = false;
432e58ed 901 int ret;
54cf91dc 902
27173f1f
BW
903 list_for_each_entry(vma, vmas, exec_list) {
904 struct drm_i915_gem_object *obj = vma->obj;
03ade511
CW
905
906 if (obj->active & other_rings) {
907 ret = i915_gem_object_sync(obj, ring);
908 if (ret)
909 return ret;
910 }
6ac42f41
DV
911
912 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
000433b6 913 flush_chipset |= i915_gem_clflush_object(obj, false);
6ac42f41 914
6ac42f41 915 flush_domains |= obj->base.write_domain;
c59a333f
CW
916 }
917
000433b6 918 if (flush_chipset)
e76e9aeb 919 i915_gem_chipset_flush(ring->dev);
6ac42f41
DV
920
921 if (flush_domains & I915_GEM_DOMAIN_GTT)
922 wmb();
923
09cf7c9a
CW
924 /* Unconditionally invalidate gpu caches and ensure that we do flush
925 * any residual writes from the previous batch.
926 */
a7b9761d 927 return intel_ring_invalidate_all_caches(ring);
54cf91dc
CW
928}
929
432e58ed
CW
930static bool
931i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 932{
ed5982e6
DV
933 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
934 return false;
935
432e58ed 936 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
54cf91dc
CW
937}
938
939static int
ad19f10b
CW
940validate_exec_list(struct drm_device *dev,
941 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
942 int count)
943{
b205ca57
DV
944 unsigned relocs_total = 0;
945 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
946 unsigned invalid_flags;
947 int i;
948
949 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
950 if (USES_FULL_PPGTT(dev))
951 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
952
953 for (i = 0; i < count; i++) {
2bb4629a 954 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
955 int length; /* limited by fault_in_pages_readable() */
956
ad19f10b 957 if (exec[i].flags & invalid_flags)
ed5982e6
DV
958 return -EINVAL;
959
55a9785d
CW
960 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
961 return -EINVAL;
962
3118a4f6
KC
963 /* First check for malicious input causing overflow in
964 * the worst case where we need to allocate the entire
965 * relocation tree as a single array.
966 */
967 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 968 return -EINVAL;
3118a4f6 969 relocs_total += exec[i].relocation_count;
54cf91dc
CW
970
971 length = exec[i].relocation_count *
972 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
973 /*
974 * We must check that the entire relocation array is safe
975 * to read, but since we may need to update the presumed
976 * offsets during execution, check for full write access.
977 */
54cf91dc
CW
978 if (!access_ok(VERIFY_WRITE, ptr, length))
979 return -EFAULT;
980
d330a953 981 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
982 if (fault_in_multipages_readable(ptr, length))
983 return -EFAULT;
984 }
54cf91dc
CW
985 }
986
987 return 0;
988}
989
273497e5 990static struct intel_context *
d299cce7 991i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
a4872ba6 992 struct intel_engine_cs *ring, const u32 ctx_id)
d299cce7 993{
273497e5 994 struct intel_context *ctx = NULL;
d299cce7
MK
995 struct i915_ctx_hang_stats *hs;
996
821d66dd 997 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
998 return ERR_PTR(-EINVAL);
999
41bde553 1000 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
72ad5c45 1001 if (IS_ERR(ctx))
41bde553 1002 return ctx;
d299cce7 1003
41bde553 1004 hs = &ctx->hang_stats;
d299cce7
MK
1005 if (hs->banned) {
1006 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1007 return ERR_PTR(-EIO);
d299cce7
MK
1008 }
1009
ec3e9963
OM
1010 if (i915.enable_execlists && !ctx->engine[ring->id].state) {
1011 int ret = intel_lr_context_deferred_create(ctx, ring);
1012 if (ret) {
1013 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1014 return ERR_PTR(ret);
1015 }
1016 }
1017
41bde553 1018 return ctx;
d299cce7
MK
1019}
1020
ba8b7ccb 1021void
27173f1f 1022i915_gem_execbuffer_move_to_active(struct list_head *vmas,
a4872ba6 1023 struct intel_engine_cs *ring)
432e58ed 1024{
97b2a6a1 1025 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
27173f1f 1026 struct i915_vma *vma;
432e58ed 1027
27173f1f 1028 list_for_each_entry(vma, vmas, exec_list) {
82b6b6d7 1029 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
27173f1f 1030 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1031 u32 old_read = obj->base.read_domains;
1032 u32 old_write = obj->base.write_domain;
db53a302 1033
432e58ed 1034 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
1035 if (obj->base.write_domain == 0)
1036 obj->base.pending_read_domains |= obj->base.read_domains;
1037 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1038
e2d05a8b 1039 i915_vma_move_to_active(vma, ring);
432e58ed
CW
1040 if (obj->base.write_domain) {
1041 obj->dirty = 1;
97b2a6a1 1042 i915_gem_request_assign(&obj->last_write_req, req);
f99d7069 1043
77a0d1ca 1044 intel_fb_obj_invalidate(obj, ORIGIN_CS);
c8725f3d
CW
1045
1046 /* update for the implicit flush after a batch */
1047 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
432e58ed 1048 }
82b6b6d7 1049 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
97b2a6a1 1050 i915_gem_request_assign(&obj->last_fenced_req, req);
82b6b6d7
CW
1051 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
1052 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1053 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1054 &dev_priv->mm.fence_list);
1055 }
1056 }
432e58ed 1057
db53a302 1058 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1059 }
1060}
1061
ba8b7ccb 1062void
54cf91dc 1063i915_gem_execbuffer_retire_commands(struct drm_device *dev,
432e58ed 1064 struct drm_file *file,
a4872ba6 1065 struct intel_engine_cs *ring,
7d736f4f 1066 struct drm_i915_gem_object *obj)
54cf91dc 1067{
cc889e0f
DV
1068 /* Unconditionally force add_request to emit a full flush. */
1069 ring->gpu_caches_dirty = true;
54cf91dc 1070
432e58ed 1071 /* Add a breadcrumb for the completion of the batch buffer */
bf7dc5b7 1072 __i915_add_request(ring, file, obj);
432e58ed 1073}
54cf91dc 1074
ae662d31
EA
1075static int
1076i915_reset_gen7_sol_offsets(struct drm_device *dev,
a4872ba6 1077 struct intel_engine_cs *ring)
ae662d31 1078{
50227e1c 1079 struct drm_i915_private *dev_priv = dev->dev_private;
ae662d31
EA
1080 int ret, i;
1081
9d662da8
DV
1082 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
1083 DRM_DEBUG("sol reset is gen7/rcs only\n");
1084 return -EINVAL;
1085 }
ae662d31
EA
1086
1087 ret = intel_ring_begin(ring, 4 * 3);
1088 if (ret)
1089 return ret;
1090
1091 for (i = 0; i < 4; i++) {
1092 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1093 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
1094 intel_ring_emit(ring, 0);
1095 }
1096
1097 intel_ring_advance(ring);
1098
1099 return 0;
1100}
1101
5c6c6003
CW
1102static int
1103i915_emit_box(struct intel_engine_cs *ring,
1104 struct drm_clip_rect *box,
1105 int DR1, int DR4)
1106{
1107 int ret;
1108
1109 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
1110 box->y2 <= 0 || box->x2 <= 0) {
1111 DRM_ERROR("Bad box %d,%d..%d,%d\n",
1112 box->x1, box->y1, box->x2, box->y2);
1113 return -EINVAL;
1114 }
1115
1116 if (INTEL_INFO(ring->dev)->gen >= 4) {
1117 ret = intel_ring_begin(ring, 4);
1118 if (ret)
1119 return ret;
1120
1121 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
1122 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1123 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1124 intel_ring_emit(ring, DR4);
1125 } else {
1126 ret = intel_ring_begin(ring, 6);
1127 if (ret)
1128 return ret;
1129
1130 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
1131 intel_ring_emit(ring, DR1);
1132 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1133 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1134 intel_ring_emit(ring, DR4);
1135 intel_ring_emit(ring, 0);
1136 }
1137 intel_ring_advance(ring);
1138
1139 return 0;
1140}
1141
71745376
BV
1142static struct drm_i915_gem_object*
1143i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
1144 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1145 struct eb_vmas *eb,
1146 struct drm_i915_gem_object *batch_obj,
1147 u32 batch_start_offset,
1148 u32 batch_len,
17cabf57 1149 bool is_master)
71745376 1150{
71745376 1151 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1152 struct i915_vma *vma;
71745376
BV
1153 int ret;
1154
06fbca71 1155 shadow_batch_obj = i915_gem_batch_pool_get(&ring->batch_pool,
17cabf57 1156 PAGE_ALIGN(batch_len));
71745376
BV
1157 if (IS_ERR(shadow_batch_obj))
1158 return shadow_batch_obj;
1159
1160 ret = i915_parse_cmds(ring,
1161 batch_obj,
1162 shadow_batch_obj,
1163 batch_start_offset,
1164 batch_len,
1165 is_master);
17cabf57
CW
1166 if (ret)
1167 goto err;
71745376 1168
17cabf57
CW
1169 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1170 if (ret)
1171 goto err;
71745376 1172
de4e783a
CW
1173 i915_gem_object_unpin_pages(shadow_batch_obj);
1174
17cabf57 1175 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1176
17cabf57
CW
1177 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1178 vma->exec_entry = shadow_exec_entry;
de4e783a 1179 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
17cabf57
CW
1180 drm_gem_object_reference(&shadow_batch_obj->base);
1181 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1182
17cabf57
CW
1183 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
1184
1185 return shadow_batch_obj;
71745376 1186
17cabf57 1187err:
de4e783a 1188 i915_gem_object_unpin_pages(shadow_batch_obj);
17cabf57
CW
1189 if (ret == -EACCES) /* unhandled chained batch */
1190 return batch_obj;
1191 else
1192 return ERR_PTR(ret);
71745376 1193}
5c6c6003 1194
a83014d3 1195int
5f19e2bf 1196i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 1197 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1198 struct list_head *vmas)
78382593
OM
1199{
1200 struct drm_clip_rect *cliprects = NULL;
5f19e2bf
JH
1201 struct drm_device *dev = params->dev;
1202 struct intel_engine_cs *ring = params->ring;
78382593 1203 struct drm_i915_private *dev_priv = dev->dev_private;
5f19e2bf 1204 u64 exec_start, exec_len;
78382593
OM
1205 int instp_mode;
1206 u32 instp_mask;
1207 int i, ret = 0;
1208
1209 if (args->num_cliprects != 0) {
1210 if (ring != &dev_priv->ring[RCS]) {
1211 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1212 return -EINVAL;
1213 }
1214
1215 if (INTEL_INFO(dev)->gen >= 5) {
1216 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1217 return -EINVAL;
1218 }
1219
1220 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1221 DRM_DEBUG("execbuf with %u cliprects\n",
1222 args->num_cliprects);
1223 return -EINVAL;
1224 }
1225
1226 cliprects = kcalloc(args->num_cliprects,
1227 sizeof(*cliprects),
1228 GFP_KERNEL);
1229 if (cliprects == NULL) {
1230 ret = -ENOMEM;
1231 goto error;
1232 }
1233
1234 if (copy_from_user(cliprects,
1235 to_user_ptr(args->cliprects_ptr),
1236 sizeof(*cliprects)*args->num_cliprects)) {
1237 ret = -EFAULT;
1238 goto error;
1239 }
1240 } else {
1241 if (args->DR4 == 0xffffffff) {
1242 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1243 args->DR4 = 0;
1244 }
1245
1246 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1247 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1248 return -EINVAL;
1249 }
1250 }
1251
1252 ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
1253 if (ret)
1254 goto error;
1255
5f19e2bf 1256 ret = i915_switch_context(ring, params->ctx);
78382593
OM
1257 if (ret)
1258 goto error;
1259
5f19e2bf 1260 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
9258811c 1261 "%s didn't clear reload\n", ring->name);
563222a7 1262
78382593
OM
1263 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1264 instp_mask = I915_EXEC_CONSTANTS_MASK;
1265 switch (instp_mode) {
1266 case I915_EXEC_CONSTANTS_REL_GENERAL:
1267 case I915_EXEC_CONSTANTS_ABSOLUTE:
1268 case I915_EXEC_CONSTANTS_REL_SURFACE:
1269 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1270 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1271 ret = -EINVAL;
1272 goto error;
1273 }
1274
1275 if (instp_mode != dev_priv->relative_constants_mode) {
1276 if (INTEL_INFO(dev)->gen < 4) {
1277 DRM_DEBUG("no rel constants on pre-gen4\n");
1278 ret = -EINVAL;
1279 goto error;
1280 }
1281
1282 if (INTEL_INFO(dev)->gen > 5 &&
1283 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1284 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1285 ret = -EINVAL;
1286 goto error;
1287 }
1288
1289 /* The HW changed the meaning on this bit on gen6 */
1290 if (INTEL_INFO(dev)->gen >= 6)
1291 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1292 }
1293 break;
1294 default:
1295 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
1296 ret = -EINVAL;
1297 goto error;
1298 }
1299
1300 if (ring == &dev_priv->ring[RCS] &&
1301 instp_mode != dev_priv->relative_constants_mode) {
1302 ret = intel_ring_begin(ring, 4);
1303 if (ret)
1304 goto error;
1305
1306 intel_ring_emit(ring, MI_NOOP);
1307 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1308 intel_ring_emit(ring, INSTPM);
1309 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1310 intel_ring_advance(ring);
1311
1312 dev_priv->relative_constants_mode = instp_mode;
1313 }
1314
1315 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1316 ret = i915_reset_gen7_sol_offsets(dev, ring);
1317 if (ret)
1318 goto error;
1319 }
1320
5f19e2bf
JH
1321 exec_len = args->batch_len;
1322 exec_start = params->batch_obj_vm_offset +
1323 params->args_batch_start_offset;
1324
78382593
OM
1325 if (cliprects) {
1326 for (i = 0; i < args->num_cliprects; i++) {
5c6c6003 1327 ret = i915_emit_box(ring, &cliprects[i],
78382593
OM
1328 args->DR1, args->DR4);
1329 if (ret)
1330 goto error;
1331
1332 ret = ring->dispatch_execbuffer(ring,
1333 exec_start, exec_len,
5f19e2bf 1334 params->dispatch_flags);
78382593
OM
1335 if (ret)
1336 goto error;
1337 }
1338 } else {
1339 ret = ring->dispatch_execbuffer(ring,
1340 exec_start, exec_len,
5f19e2bf 1341 params->dispatch_flags);
78382593
OM
1342 if (ret)
1343 return ret;
1344 }
1345
5f19e2bf 1346 trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), params->dispatch_flags);
78382593
OM
1347
1348 i915_gem_execbuffer_move_to_active(vmas, ring);
5f19e2bf
JH
1349 i915_gem_execbuffer_retire_commands(params->dev, params->file, ring,
1350 params->batch_obj);
78382593
OM
1351
1352error:
1353 kfree(cliprects);
1354 return ret;
1355}
1356
a8ebba75
ZY
1357/**
1358 * Find one BSD ring to dispatch the corresponding BSD command.
1359 * The Ring ID is returned.
1360 */
1361static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1362 struct drm_file *file)
1363{
1364 struct drm_i915_private *dev_priv = dev->dev_private;
1365 struct drm_i915_file_private *file_priv = file->driver_priv;
1366
1367 /* Check whether the file_priv is using one ring */
1368 if (file_priv->bsd_ring)
1369 return file_priv->bsd_ring->id;
1370 else {
1371 /* If no, use the ping-pong mechanism to select one ring */
1372 int ring_id;
1373
1374 mutex_lock(&dev->struct_mutex);
bdf1e7e3 1375 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
a8ebba75 1376 ring_id = VCS;
bdf1e7e3 1377 dev_priv->mm.bsd_ring_dispatch_index = 1;
a8ebba75
ZY
1378 } else {
1379 ring_id = VCS2;
bdf1e7e3 1380 dev_priv->mm.bsd_ring_dispatch_index = 0;
a8ebba75
ZY
1381 }
1382 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1383 mutex_unlock(&dev->struct_mutex);
1384 return ring_id;
1385 }
1386}
1387
d23db88c
CW
1388static struct drm_i915_gem_object *
1389eb_get_batch(struct eb_vmas *eb)
1390{
1391 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1392
1393 /*
1394 * SNA is doing fancy tricks with compressing batch buffers, which leads
1395 * to negative relocation deltas. Usually that works out ok since the
1396 * relocate address is still positive, except when the batch is placed
1397 * very low in the GTT. Ensure this doesn't happen.
1398 *
1399 * Note that actual hangs have only been observed on gen7, but for
1400 * paranoia do it everywhere.
1401 */
1402 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
1403
1404 return vma->obj;
1405}
1406
54cf91dc
CW
1407static int
1408i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1409 struct drm_file *file,
1410 struct drm_i915_gem_execbuffer2 *args,
41bde553 1411 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1412{
50227e1c 1413 struct drm_i915_private *dev_priv = dev->dev_private;
27173f1f 1414 struct eb_vmas *eb;
54cf91dc 1415 struct drm_i915_gem_object *batch_obj;
78a42377 1416 struct drm_i915_gem_exec_object2 shadow_exec_entry;
a4872ba6 1417 struct intel_engine_cs *ring;
273497e5 1418 struct intel_context *ctx;
41bde553 1419 struct i915_address_space *vm;
5f19e2bf
JH
1420 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1421 struct i915_execbuffer_params *params = &params_master;
d299cce7 1422 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1423 u32 dispatch_flags;
78382593 1424 int ret;
ed5982e6 1425 bool need_relocs;
54cf91dc 1426
ed5982e6 1427 if (!i915_gem_check_execbuffer(args))
432e58ed 1428 return -EINVAL;
432e58ed 1429
ad19f10b 1430 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1431 if (ret)
1432 return ret;
1433
8e004efc 1434 dispatch_flags = 0;
d7d4eedd
CW
1435 if (args->flags & I915_EXEC_SECURE) {
1436 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1437 return -EPERM;
1438
8e004efc 1439 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1440 }
b45305fc 1441 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1442 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1443
b1a93306 1444 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
ff240199 1445 DRM_DEBUG("execbuf with unknown ring: %d\n",
54cf91dc
CW
1446 (int)(args->flags & I915_EXEC_RING_MASK));
1447 return -EINVAL;
1448 }
ca01b12b 1449
8d360dff
ZG
1450 if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
1451 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1452 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1453 "bsd dispatch flags: %d\n", (int)(args->flags));
1454 return -EINVAL;
1455 }
1456
ca01b12b
BW
1457 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1458 ring = &dev_priv->ring[RCS];
a8ebba75
ZY
1459 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1460 if (HAS_BSD2(dev)) {
1461 int ring_id;
8d360dff
ZG
1462
1463 switch (args->flags & I915_EXEC_BSD_MASK) {
1464 case I915_EXEC_BSD_DEFAULT:
1465 ring_id = gen8_dispatch_bsd_ring(dev, file);
1466 ring = &dev_priv->ring[ring_id];
1467 break;
1468 case I915_EXEC_BSD_RING1:
1469 ring = &dev_priv->ring[VCS];
1470 break;
1471 case I915_EXEC_BSD_RING2:
1472 ring = &dev_priv->ring[VCS2];
1473 break;
1474 default:
1475 DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
1476 (int)(args->flags & I915_EXEC_BSD_MASK));
1477 return -EINVAL;
1478 }
a8ebba75
ZY
1479 } else
1480 ring = &dev_priv->ring[VCS];
1481 } else
ca01b12b
BW
1482 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1483
a15817cf
CW
1484 if (!intel_ring_initialized(ring)) {
1485 DRM_DEBUG("execbuf with invalid ring: %d\n",
1486 (int)(args->flags & I915_EXEC_RING_MASK));
1487 return -EINVAL;
1488 }
54cf91dc
CW
1489
1490 if (args->buffer_count < 1) {
ff240199 1491 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1492 return -EINVAL;
1493 }
54cf91dc 1494
f65c9168
PZ
1495 intel_runtime_pm_get(dev_priv);
1496
54cf91dc
CW
1497 ret = i915_mutex_lock_interruptible(dev);
1498 if (ret)
1499 goto pre_mutex_err;
1500
7c9c4b8f 1501 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
72ad5c45 1502 if (IS_ERR(ctx)) {
d299cce7 1503 mutex_unlock(&dev->struct_mutex);
41bde553 1504 ret = PTR_ERR(ctx);
d299cce7 1505 goto pre_mutex_err;
935f38d6 1506 }
41bde553
BW
1507
1508 i915_gem_context_reference(ctx);
1509
ae6c4806
DV
1510 if (ctx->ppgtt)
1511 vm = &ctx->ppgtt->base;
1512 else
7e0d96bc 1513 vm = &dev_priv->gtt.base;
d299cce7 1514
5f19e2bf
JH
1515 memset(&params_master, 0x00, sizeof(params_master));
1516
17601cbc 1517 eb = eb_create(args);
67731b87 1518 if (eb == NULL) {
935f38d6 1519 i915_gem_context_unreference(ctx);
67731b87
CW
1520 mutex_unlock(&dev->struct_mutex);
1521 ret = -ENOMEM;
1522 goto pre_mutex_err;
1523 }
1524
54cf91dc 1525 /* Look up object handles */
27173f1f 1526 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1527 if (ret)
1528 goto err;
54cf91dc 1529
6fe4f140 1530 /* take note of the batch buffer before we might reorder the lists */
d23db88c 1531 batch_obj = eb_get_batch(eb);
6fe4f140 1532
54cf91dc 1533 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1534 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
b1b38278 1535 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
54cf91dc
CW
1536 if (ret)
1537 goto err;
1538
1539 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1540 if (need_relocs)
17601cbc 1541 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1542 if (ret) {
1543 if (ret == -EFAULT) {
ed5982e6 1544 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
b1b38278 1545 eb, exec, ctx);
54cf91dc
CW
1546 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1547 }
1548 if (ret)
1549 goto err;
1550 }
1551
1552 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1553 if (batch_obj->base.pending_write_domain) {
ff240199 1554 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1555 ret = -EINVAL;
1556 goto err;
1557 }
54cf91dc 1558
5f19e2bf 1559 params->args_batch_start_offset = args->batch_start_offset;
743e78c1 1560 if (i915_needs_cmd_parser(ring) && args->batch_len) {
c7c7372e
RP
1561 struct drm_i915_gem_object *parsed_batch_obj;
1562
1563 parsed_batch_obj = i915_gem_execbuffer_parse(ring,
71745376
BV
1564 &shadow_exec_entry,
1565 eb,
1566 batch_obj,
1567 args->batch_start_offset,
1568 args->batch_len,
17cabf57 1569 file->is_master);
c7c7372e
RP
1570 if (IS_ERR(parsed_batch_obj)) {
1571 ret = PTR_ERR(parsed_batch_obj);
78a42377
BV
1572 goto err;
1573 }
17cabf57
CW
1574
1575 /*
c7c7372e
RP
1576 * parsed_batch_obj == batch_obj means batch not fully parsed:
1577 * Accept, but don't promote to secure.
17cabf57 1578 */
17cabf57 1579
c7c7372e
RP
1580 if (parsed_batch_obj != batch_obj) {
1581 /*
1582 * Batch parsed and accepted:
1583 *
1584 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1585 * bit from MI_BATCH_BUFFER_START commands issued in
1586 * the dispatch_execbuffer implementations. We
1587 * specifically don't want that set on batches the
1588 * command parser has accepted.
1589 */
1590 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1591 params->args_batch_start_offset = 0;
c7c7372e
RP
1592 batch_obj = parsed_batch_obj;
1593 }
351e3db2
BV
1594 }
1595
78a42377
BV
1596 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1597
d7d4eedd
CW
1598 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1599 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1600 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1601 if (dispatch_flags & I915_DISPATCH_SECURE) {
da51a1e7
DV
1602 /*
1603 * So on first glance it looks freaky that we pin the batch here
1604 * outside of the reservation loop. But:
1605 * - The batch is already pinned into the relevant ppgtt, so we
1606 * already have the backing storage fully allocated.
1607 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1608 * so we don't really have issues with multiple objects not
da51a1e7
DV
1609 * fitting due to fragmentation.
1610 * So this is actually safe.
1611 */
1612 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1613 if (ret)
1614 goto err;
d7d4eedd 1615
5f19e2bf 1616 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
da51a1e7 1617 } else
5f19e2bf 1618 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
d7d4eedd 1619
0c8dac88
JH
1620 /* Allocate a request for this batch buffer nice and early. */
1621 ret = i915_gem_request_alloc(ring, ctx);
1622 if (ret)
1623 goto err_batch_unpin;
1624
5f19e2bf
JH
1625 /*
1626 * Save assorted stuff away to pass through to *_submission().
1627 * NB: This data should be 'persistent' and not local as it will
1628 * kept around beyond the duration of the IOCTL once the GPU
1629 * scheduler arrives.
1630 */
1631 params->dev = dev;
1632 params->file = file;
1633 params->ring = ring;
1634 params->dispatch_flags = dispatch_flags;
1635 params->batch_obj = batch_obj;
1636 params->ctx = ctx;
1637
1638 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
54cf91dc 1639
0c8dac88 1640err_batch_unpin:
da51a1e7
DV
1641 /*
1642 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1643 * batch vma for correctness. For less ugly and less fragility this
1644 * needs to be adjusted to also track the ggtt batch vma properly as
1645 * active.
1646 */
8e004efc 1647 if (dispatch_flags & I915_DISPATCH_SECURE)
da51a1e7 1648 i915_gem_object_ggtt_unpin(batch_obj);
0c8dac88 1649
54cf91dc 1650err:
41bde553
BW
1651 /* the request owns the ref now */
1652 i915_gem_context_unreference(ctx);
67731b87 1653 eb_destroy(eb);
54cf91dc
CW
1654
1655 mutex_unlock(&dev->struct_mutex);
1656
1657pre_mutex_err:
f65c9168
PZ
1658 /* intel_gpu_busy should also get a ref, so it will free when the device
1659 * is really idle. */
1660 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1661 return ret;
1662}
1663
1664/*
1665 * Legacy execbuffer just creates an exec2 list from the original exec object
1666 * list array and passes it to the real function.
1667 */
1668int
1669i915_gem_execbuffer(struct drm_device *dev, void *data,
1670 struct drm_file *file)
1671{
1672 struct drm_i915_gem_execbuffer *args = data;
1673 struct drm_i915_gem_execbuffer2 exec2;
1674 struct drm_i915_gem_exec_object *exec_list = NULL;
1675 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1676 int ret, i;
1677
54cf91dc 1678 if (args->buffer_count < 1) {
ff240199 1679 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1680 return -EINVAL;
1681 }
1682
1683 /* Copy in the exec list from userland */
1684 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1685 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1686 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1687 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1688 args->buffer_count);
1689 drm_free_large(exec_list);
1690 drm_free_large(exec2_list);
1691 return -ENOMEM;
1692 }
1693 ret = copy_from_user(exec_list,
2bb4629a 1694 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1695 sizeof(*exec_list) * args->buffer_count);
1696 if (ret != 0) {
ff240199 1697 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1698 args->buffer_count, ret);
1699 drm_free_large(exec_list);
1700 drm_free_large(exec2_list);
1701 return -EFAULT;
1702 }
1703
1704 for (i = 0; i < args->buffer_count; i++) {
1705 exec2_list[i].handle = exec_list[i].handle;
1706 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1707 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1708 exec2_list[i].alignment = exec_list[i].alignment;
1709 exec2_list[i].offset = exec_list[i].offset;
1710 if (INTEL_INFO(dev)->gen < 4)
1711 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1712 else
1713 exec2_list[i].flags = 0;
1714 }
1715
1716 exec2.buffers_ptr = args->buffers_ptr;
1717 exec2.buffer_count = args->buffer_count;
1718 exec2.batch_start_offset = args->batch_start_offset;
1719 exec2.batch_len = args->batch_len;
1720 exec2.DR1 = args->DR1;
1721 exec2.DR4 = args->DR4;
1722 exec2.num_cliprects = args->num_cliprects;
1723 exec2.cliprects_ptr = args->cliprects_ptr;
1724 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1725 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1726
41bde553 1727 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1728 if (!ret) {
9aab8bff
CW
1729 struct drm_i915_gem_exec_object __user *user_exec_list =
1730 to_user_ptr(args->buffers_ptr);
1731
54cf91dc 1732 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff
CW
1733 for (i = 0; i < args->buffer_count; i++) {
1734 ret = __copy_to_user(&user_exec_list[i].offset,
1735 &exec2_list[i].offset,
1736 sizeof(user_exec_list[i].offset));
1737 if (ret) {
1738 ret = -EFAULT;
1739 DRM_DEBUG("failed to copy %d exec entries "
1740 "back to user (%d)\n",
1741 args->buffer_count, ret);
1742 break;
1743 }
54cf91dc
CW
1744 }
1745 }
1746
1747 drm_free_large(exec_list);
1748 drm_free_large(exec2_list);
1749 return ret;
1750}
1751
1752int
1753i915_gem_execbuffer2(struct drm_device *dev, void *data,
1754 struct drm_file *file)
1755{
1756 struct drm_i915_gem_execbuffer2 *args = data;
1757 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1758 int ret;
1759
ed8cd3b2
XW
1760 if (args->buffer_count < 1 ||
1761 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1762 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1763 return -EINVAL;
1764 }
1765
9cb34664
DV
1766 if (args->rsvd2 != 0) {
1767 DRM_DEBUG("dirty rvsd2 field\n");
1768 return -EINVAL;
1769 }
1770
8408c282 1771 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
419fa72a 1772 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
8408c282
CW
1773 if (exec2_list == NULL)
1774 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1775 args->buffer_count);
54cf91dc 1776 if (exec2_list == NULL) {
ff240199 1777 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1778 args->buffer_count);
1779 return -ENOMEM;
1780 }
1781 ret = copy_from_user(exec2_list,
2bb4629a 1782 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1783 sizeof(*exec2_list) * args->buffer_count);
1784 if (ret != 0) {
ff240199 1785 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1786 args->buffer_count, ret);
1787 drm_free_large(exec2_list);
1788 return -EFAULT;
1789 }
1790
41bde553 1791 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1792 if (!ret) {
1793 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1794 struct drm_i915_gem_exec_object2 __user *user_exec_list =
9aab8bff
CW
1795 to_user_ptr(args->buffers_ptr);
1796 int i;
1797
1798 for (i = 0; i < args->buffer_count; i++) {
1799 ret = __copy_to_user(&user_exec_list[i].offset,
1800 &exec2_list[i].offset,
1801 sizeof(user_exec_list[i].offset));
1802 if (ret) {
1803 ret = -EFAULT;
1804 DRM_DEBUG("failed to copy %d exec entries "
1805 "back to user\n",
1806 args->buffer_count);
1807 break;
1808 }
54cf91dc
CW
1809 }
1810 }
1811
1812 drm_free_large(exec2_list);
1813 return ret;
1814}