drm/i915: Refactor ctg+ trickle feed disable
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
54cf91dc 35
67731b87 36struct eb_objects {
bcffc3fa 37 struct list_head objects;
67731b87 38 int and;
eef90ccb
CW
39 union {
40 struct drm_i915_gem_object *lut[0];
41 struct hlist_head buckets[0];
42 };
67731b87
CW
43};
44
45static struct eb_objects *
eef90ccb 46eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 47{
eef90ccb
CW
48 struct eb_objects *eb = NULL;
49
50 if (args->flags & I915_EXEC_HANDLE_LUT) {
51 int size = args->buffer_count;
52 size *= sizeof(struct drm_i915_gem_object *);
53 size += sizeof(struct eb_objects);
54 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
55 }
56
57 if (eb == NULL) {
58 int size = args->buffer_count;
59 int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 60 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
61 while (count > 2*size)
62 count >>= 1;
63 eb = kzalloc(count*sizeof(struct hlist_head) +
64 sizeof(struct eb_objects),
65 GFP_TEMPORARY);
66 if (eb == NULL)
67 return eb;
68
69 eb->and = count - 1;
70 } else
71 eb->and = -args->buffer_count;
72
bcffc3fa 73 INIT_LIST_HEAD(&eb->objects);
67731b87
CW
74 return eb;
75}
76
77static void
78eb_reset(struct eb_objects *eb)
79{
eef90ccb
CW
80 if (eb->and >= 0)
81 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
82}
83
3b96eff4
CW
84static int
85eb_lookup_objects(struct eb_objects *eb,
86 struct drm_i915_gem_exec_object2 *exec,
eef90ccb 87 const struct drm_i915_gem_execbuffer2 *args,
bcffc3fa 88 struct drm_file *file)
3b96eff4
CW
89{
90 int i;
91
92 spin_lock(&file->table_lock);
eef90ccb 93 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
94 struct drm_i915_gem_object *obj;
95
96 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
97 if (obj == NULL) {
98 spin_unlock(&file->table_lock);
99 DRM_DEBUG("Invalid object handle %d at index %d\n",
100 exec[i].handle, i);
101 return -ENOENT;
102 }
103
104 if (!list_empty(&obj->exec_list)) {
105 spin_unlock(&file->table_lock);
106 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
107 obj, exec[i].handle, i);
108 return -EINVAL;
109 }
110
111 drm_gem_object_reference(&obj->base);
bcffc3fa 112 list_add_tail(&obj->exec_list, &eb->objects);
3b96eff4 113
3b96eff4 114 obj->exec_entry = &exec[i];
eef90ccb
CW
115 if (eb->and < 0) {
116 eb->lut[i] = obj;
117 } else {
118 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
119 obj->exec_handle = handle;
120 hlist_add_head(&obj->exec_node,
121 &eb->buckets[handle & eb->and]);
122 }
3b96eff4
CW
123 }
124 spin_unlock(&file->table_lock);
125
126 return 0;
127}
128
67731b87
CW
129static struct drm_i915_gem_object *
130eb_get_object(struct eb_objects *eb, unsigned long handle)
131{
eef90ccb
CW
132 if (eb->and < 0) {
133 if (handle >= -eb->and)
134 return NULL;
135 return eb->lut[handle];
136 } else {
137 struct hlist_head *head;
138 struct hlist_node *node;
67731b87 139
eef90ccb
CW
140 head = &eb->buckets[handle & eb->and];
141 hlist_for_each(node, head) {
142 struct drm_i915_gem_object *obj;
67731b87 143
eef90ccb
CW
144 obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
145 if (obj->exec_handle == handle)
146 return obj;
147 }
148 return NULL;
149 }
67731b87
CW
150}
151
152static void
153eb_destroy(struct eb_objects *eb)
154{
bcffc3fa
CW
155 while (!list_empty(&eb->objects)) {
156 struct drm_i915_gem_object *obj;
157
158 obj = list_first_entry(&eb->objects,
159 struct drm_i915_gem_object,
160 exec_list);
161 list_del_init(&obj->exec_list);
162 drm_gem_object_unreference(&obj->base);
163 }
67731b87
CW
164 kfree(eb);
165}
166
dabdfe02
CW
167static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
168{
169 return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
504c7267 170 !obj->map_and_fenceable ||
dabdfe02
CW
171 obj->cache_level != I915_CACHE_NONE);
172}
173
54cf91dc
CW
174static int
175i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
67731b87 176 struct eb_objects *eb,
54cf91dc
CW
177 struct drm_i915_gem_relocation_entry *reloc)
178{
179 struct drm_device *dev = obj->base.dev;
180 struct drm_gem_object *target_obj;
149c8407 181 struct drm_i915_gem_object *target_i915_obj;
54cf91dc
CW
182 uint32_t target_offset;
183 int ret = -EINVAL;
184
67731b87
CW
185 /* we've already hold a reference to all valid objects */
186 target_obj = &eb_get_object(eb, reloc->target_handle)->base;
187 if (unlikely(target_obj == NULL))
54cf91dc
CW
188 return -ENOENT;
189
149c8407
DV
190 target_i915_obj = to_intel_bo(target_obj);
191 target_offset = target_i915_obj->gtt_offset;
54cf91dc 192
e844b990
EA
193 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
194 * pipe_control writes because the gpu doesn't properly redirect them
195 * through the ppgtt for non_secure batchbuffers. */
196 if (unlikely(IS_GEN6(dev) &&
197 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
198 !target_i915_obj->has_global_gtt_mapping)) {
199 i915_gem_gtt_bind_object(target_i915_obj,
200 target_i915_obj->cache_level);
201 }
202
54cf91dc 203 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 204 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 205 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
206 "obj %p target %d offset %d "
207 "read %08x write %08x",
208 obj, reloc->target_handle,
209 (int) reloc->offset,
210 reloc->read_domains,
211 reloc->write_domain);
67731b87 212 return ret;
54cf91dc 213 }
4ca4a250
DV
214 if (unlikely((reloc->write_domain | reloc->read_domains)
215 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 216 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
217 "obj %p target %d offset %d "
218 "read %08x write %08x",
219 obj, reloc->target_handle,
220 (int) reloc->offset,
221 reloc->read_domains,
222 reloc->write_domain);
67731b87 223 return ret;
54cf91dc 224 }
54cf91dc
CW
225
226 target_obj->pending_read_domains |= reloc->read_domains;
227 target_obj->pending_write_domain |= reloc->write_domain;
228
229 /* If the relocation already has the right value in it, no
230 * more work needs to be done.
231 */
232 if (target_offset == reloc->presumed_offset)
67731b87 233 return 0;
54cf91dc
CW
234
235 /* Check that the relocation address is valid... */
b8f7ab17 236 if (unlikely(reloc->offset > obj->base.size - 4)) {
ff240199 237 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
238 "obj %p target %d offset %d size %d.\n",
239 obj, reloc->target_handle,
240 (int) reloc->offset,
241 (int) obj->base.size);
67731b87 242 return ret;
54cf91dc 243 }
b8f7ab17 244 if (unlikely(reloc->offset & 3)) {
ff240199 245 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
246 "obj %p target %d offset %d.\n",
247 obj, reloc->target_handle,
248 (int) reloc->offset);
67731b87 249 return ret;
54cf91dc
CW
250 }
251
dabdfe02
CW
252 /* We can't wait for rendering with pagefaults disabled */
253 if (obj->active && in_atomic())
254 return -EFAULT;
255
54cf91dc 256 reloc->delta += target_offset;
dabdfe02 257 if (use_cpu_reloc(obj)) {
54cf91dc
CW
258 uint32_t page_offset = reloc->offset & ~PAGE_MASK;
259 char *vaddr;
260
dabdfe02
CW
261 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
262 if (ret)
263 return ret;
264
9da3da66
CW
265 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
266 reloc->offset >> PAGE_SHIFT));
54cf91dc
CW
267 *(uint32_t *)(vaddr + page_offset) = reloc->delta;
268 kunmap_atomic(vaddr);
269 } else {
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 uint32_t __iomem *reloc_entry;
272 void __iomem *reloc_page;
273
7b09638f
CW
274 ret = i915_gem_object_set_to_gtt_domain(obj, true);
275 if (ret)
276 return ret;
277
278 ret = i915_gem_object_put_fence(obj);
54cf91dc 279 if (ret)
67731b87 280 return ret;
54cf91dc
CW
281
282 /* Map the page containing the relocation we're going to perform. */
283 reloc->offset += obj->gtt_offset;
5d4545ae 284 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
54cf91dc
CW
285 reloc->offset & PAGE_MASK);
286 reloc_entry = (uint32_t __iomem *)
287 (reloc_page + (reloc->offset & ~PAGE_MASK));
288 iowrite32(reloc->delta, reloc_entry);
289 io_mapping_unmap_atomic(reloc_page);
290 }
291
292 /* and update the user's relocation entry */
293 reloc->presumed_offset = target_offset;
294
67731b87 295 return 0;
54cf91dc
CW
296}
297
298static int
299i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
6fe4f140 300 struct eb_objects *eb)
54cf91dc 301{
1d83f442
CW
302#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
303 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 304 struct drm_i915_gem_relocation_entry __user *user_relocs;
6fe4f140 305 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
1d83f442 306 int remain, ret;
54cf91dc 307
2bb4629a 308 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 309
1d83f442
CW
310 remain = entry->relocation_count;
311 while (remain) {
312 struct drm_i915_gem_relocation_entry *r = stack_reloc;
313 int count = remain;
314 if (count > ARRAY_SIZE(stack_reloc))
315 count = ARRAY_SIZE(stack_reloc);
316 remain -= count;
317
318 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
319 return -EFAULT;
320
1d83f442
CW
321 do {
322 u64 offset = r->presumed_offset;
54cf91dc 323
1d83f442
CW
324 ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
325 if (ret)
326 return ret;
327
328 if (r->presumed_offset != offset &&
329 __copy_to_user_inatomic(&user_relocs->presumed_offset,
330 &r->presumed_offset,
331 sizeof(r->presumed_offset))) {
332 return -EFAULT;
333 }
334
335 user_relocs++;
336 r++;
337 } while (--count);
54cf91dc
CW
338 }
339
340 return 0;
1d83f442 341#undef N_RELOC
54cf91dc
CW
342}
343
344static int
345i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
67731b87 346 struct eb_objects *eb,
54cf91dc
CW
347 struct drm_i915_gem_relocation_entry *relocs)
348{
6fe4f140 349 const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
54cf91dc
CW
350 int i, ret;
351
352 for (i = 0; i < entry->relocation_count; i++) {
6fe4f140 353 ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
54cf91dc
CW
354 if (ret)
355 return ret;
356 }
357
358 return 0;
359}
360
361static int
41fda596 362i915_gem_execbuffer_relocate(struct eb_objects *eb)
54cf91dc 363{
432e58ed 364 struct drm_i915_gem_object *obj;
d4aeee77
CW
365 int ret = 0;
366
367 /* This is the fast path and we cannot handle a pagefault whilst
368 * holding the struct mutex lest the user pass in the relocations
369 * contained within a mmaped bo. For in such a case we, the page
370 * fault handler would call i915_gem_fault() and we would try to
371 * acquire the struct mutex again. Obviously this is bad and so
372 * lockdep complains vehemently.
373 */
374 pagefault_disable();
bcffc3fa 375 list_for_each_entry(obj, &eb->objects, exec_list) {
6fe4f140 376 ret = i915_gem_execbuffer_relocate_object(obj, eb);
54cf91dc 377 if (ret)
d4aeee77 378 break;
54cf91dc 379 }
d4aeee77 380 pagefault_enable();
54cf91dc 381
d4aeee77 382 return ret;
54cf91dc
CW
383}
384
7788a765
CW
385#define __EXEC_OBJECT_HAS_PIN (1<<31)
386#define __EXEC_OBJECT_HAS_FENCE (1<<30)
1690e1eb 387
dabdfe02
CW
388static int
389need_reloc_mappable(struct drm_i915_gem_object *obj)
390{
391 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
392 return entry->relocation_count && !use_cpu_reloc(obj);
393}
394
1690e1eb 395static int
7788a765 396i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
ed5982e6
DV
397 struct intel_ring_buffer *ring,
398 bool *need_reloc)
1690e1eb 399{
7788a765 400 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1690e1eb
CW
401 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
402 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
403 bool need_fence, need_mappable;
404 int ret;
405
406 need_fence =
407 has_fenced_gpu_access &&
408 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
409 obj->tiling_mode != I915_TILING_NONE;
dabdfe02 410 need_mappable = need_fence || need_reloc_mappable(obj);
1690e1eb 411
86a1ee26 412 ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
1690e1eb
CW
413 if (ret)
414 return ret;
415
7788a765
CW
416 entry->flags |= __EXEC_OBJECT_HAS_PIN;
417
1690e1eb
CW
418 if (has_fenced_gpu_access) {
419 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
06d98131 420 ret = i915_gem_object_get_fence(obj);
9a5a53b3 421 if (ret)
7788a765 422 return ret;
1690e1eb 423
9a5a53b3 424 if (i915_gem_object_pin_fence(obj))
1690e1eb 425 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
9a5a53b3 426
7dd49065 427 obj->pending_fenced_gpu_access = true;
1690e1eb 428 }
1690e1eb
CW
429 }
430
7788a765
CW
431 /* Ensure ppgtt mapping exists if needed */
432 if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
433 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
434 obj, obj->cache_level);
435
436 obj->has_aliasing_ppgtt_mapping = 1;
437 }
438
ed5982e6
DV
439 if (entry->offset != obj->gtt_offset) {
440 entry->offset = obj->gtt_offset;
441 *need_reloc = true;
442 }
443
444 if (entry->flags & EXEC_OBJECT_WRITE) {
445 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
446 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
447 }
448
449 if (entry->flags & EXEC_OBJECT_NEEDS_GTT &&
450 !obj->has_global_gtt_mapping)
451 i915_gem_gtt_bind_object(obj, obj->cache_level);
452
1690e1eb 453 return 0;
7788a765 454}
1690e1eb 455
7788a765
CW
456static void
457i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
458{
459 struct drm_i915_gem_exec_object2 *entry;
460
461 if (!obj->gtt_space)
462 return;
463
464 entry = obj->exec_entry;
465
466 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
467 i915_gem_object_unpin_fence(obj);
468
469 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
470 i915_gem_object_unpin(obj);
471
472 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
1690e1eb
CW
473}
474
54cf91dc 475static int
d9e86c0e 476i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
ed5982e6
DV
477 struct list_head *objects,
478 bool *need_relocs)
54cf91dc 479{
432e58ed 480 struct drm_i915_gem_object *obj;
6fe4f140 481 struct list_head ordered_objects;
7788a765
CW
482 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
483 int retry;
6fe4f140
CW
484
485 INIT_LIST_HEAD(&ordered_objects);
486 while (!list_empty(objects)) {
487 struct drm_i915_gem_exec_object2 *entry;
488 bool need_fence, need_mappable;
489
490 obj = list_first_entry(objects,
491 struct drm_i915_gem_object,
492 exec_list);
493 entry = obj->exec_entry;
494
495 need_fence =
496 has_fenced_gpu_access &&
497 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
498 obj->tiling_mode != I915_TILING_NONE;
dabdfe02 499 need_mappable = need_fence || need_reloc_mappable(obj);
6fe4f140
CW
500
501 if (need_mappable)
502 list_move(&obj->exec_list, &ordered_objects);
503 else
504 list_move_tail(&obj->exec_list, &ordered_objects);
595dad76 505
ed5982e6 506 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 507 obj->base.pending_write_domain = 0;
016fd0c1 508 obj->pending_fenced_gpu_access = false;
6fe4f140
CW
509 }
510 list_splice(&ordered_objects, objects);
54cf91dc
CW
511
512 /* Attempt to pin all of the buffers into the GTT.
513 * This is done in 3 phases:
514 *
515 * 1a. Unbind all objects that do not match the GTT constraints for
516 * the execbuffer (fenceable, mappable, alignment etc).
517 * 1b. Increment pin count for already bound objects.
518 * 2. Bind new objects.
519 * 3. Decrement pin count.
520 *
7788a765 521 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
522 * room for the earlier objects *unless* we need to defragment.
523 */
524 retry = 0;
525 do {
7788a765 526 int ret = 0;
54cf91dc
CW
527
528 /* Unbind any ill-fitting objects or pin. */
432e58ed 529 list_for_each_entry(obj, objects, exec_list) {
6fe4f140 530 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
54cf91dc 531 bool need_fence, need_mappable;
1690e1eb 532
6fe4f140 533 if (!obj->gtt_space)
54cf91dc
CW
534 continue;
535
536 need_fence =
9b3826bf 537 has_fenced_gpu_access &&
54cf91dc
CW
538 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
539 obj->tiling_mode != I915_TILING_NONE;
dabdfe02 540 need_mappable = need_fence || need_reloc_mappable(obj);
54cf91dc
CW
541
542 if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
543 (need_mappable && !obj->map_and_fenceable))
544 ret = i915_gem_object_unbind(obj);
545 else
ed5982e6 546 ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
432e58ed 547 if (ret)
54cf91dc 548 goto err;
54cf91dc
CW
549 }
550
551 /* Bind fresh objects */
432e58ed 552 list_for_each_entry(obj, objects, exec_list) {
1690e1eb
CW
553 if (obj->gtt_space)
554 continue;
54cf91dc 555
ed5982e6 556 ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
7788a765
CW
557 if (ret)
558 goto err;
54cf91dc
CW
559 }
560
7788a765
CW
561err: /* Decrement pin count for bound objects */
562 list_for_each_entry(obj, objects, exec_list)
563 i915_gem_execbuffer_unreserve_object(obj);
54cf91dc 564
6c085a72 565 if (ret != -ENOSPC || retry++)
54cf91dc
CW
566 return ret;
567
6c085a72 568 ret = i915_gem_evict_everything(ring->dev);
54cf91dc
CW
569 if (ret)
570 return ret;
54cf91dc
CW
571 } while (1);
572}
573
574static int
575i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 576 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 577 struct drm_file *file,
d9e86c0e 578 struct intel_ring_buffer *ring,
67731b87 579 struct eb_objects *eb,
ed5982e6 580 struct drm_i915_gem_exec_object2 *exec)
54cf91dc
CW
581{
582 struct drm_i915_gem_relocation_entry *reloc;
432e58ed 583 struct drm_i915_gem_object *obj;
ed5982e6 584 bool need_relocs;
dd6864a4 585 int *reloc_offset;
54cf91dc 586 int i, total, ret;
ed5982e6 587 int count = args->buffer_count;
54cf91dc 588
67731b87 589 /* We may process another execbuffer during the unlock... */
bcffc3fa
CW
590 while (!list_empty(&eb->objects)) {
591 obj = list_first_entry(&eb->objects,
67731b87
CW
592 struct drm_i915_gem_object,
593 exec_list);
594 list_del_init(&obj->exec_list);
595 drm_gem_object_unreference(&obj->base);
596 }
597
54cf91dc
CW
598 mutex_unlock(&dev->struct_mutex);
599
600 total = 0;
601 for (i = 0; i < count; i++)
432e58ed 602 total += exec[i].relocation_count;
54cf91dc 603
dd6864a4 604 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 605 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
606 if (reloc == NULL || reloc_offset == NULL) {
607 drm_free_large(reloc);
608 drm_free_large(reloc_offset);
54cf91dc
CW
609 mutex_lock(&dev->struct_mutex);
610 return -ENOMEM;
611 }
612
613 total = 0;
614 for (i = 0; i < count; i++) {
615 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
616 u64 invalid_offset = (u64)-1;
617 int j;
54cf91dc 618
2bb4629a 619 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
620
621 if (copy_from_user(reloc+total, user_relocs,
432e58ed 622 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
623 ret = -EFAULT;
624 mutex_lock(&dev->struct_mutex);
625 goto err;
626 }
627
262b6d36
CW
628 /* As we do not update the known relocation offsets after
629 * relocating (due to the complexities in lock handling),
630 * we need to mark them as invalid now so that we force the
631 * relocation processing next time. Just in case the target
632 * object is evicted and then rebound into its old
633 * presumed_offset before the next execbuffer - if that
634 * happened we would make the mistake of assuming that the
635 * relocations were valid.
636 */
637 for (j = 0; j < exec[i].relocation_count; j++) {
638 if (copy_to_user(&user_relocs[j].presumed_offset,
639 &invalid_offset,
640 sizeof(invalid_offset))) {
641 ret = -EFAULT;
642 mutex_lock(&dev->struct_mutex);
643 goto err;
644 }
645 }
646
dd6864a4 647 reloc_offset[i] = total;
432e58ed 648 total += exec[i].relocation_count;
54cf91dc
CW
649 }
650
651 ret = i915_mutex_lock_interruptible(dev);
652 if (ret) {
653 mutex_lock(&dev->struct_mutex);
654 goto err;
655 }
656
67731b87 657 /* reacquire the objects */
67731b87 658 eb_reset(eb);
eef90ccb 659 ret = eb_lookup_objects(eb, exec, args, file);
3b96eff4
CW
660 if (ret)
661 goto err;
67731b87 662
ed5982e6 663 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
cf144969 664 ret = i915_gem_execbuffer_reserve(ring, &eb->objects, &need_relocs);
54cf91dc
CW
665 if (ret)
666 goto err;
667
bcffc3fa 668 list_for_each_entry(obj, &eb->objects, exec_list) {
dd6864a4 669 int offset = obj->exec_entry - exec;
67731b87 670 ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
dd6864a4 671 reloc + reloc_offset[offset]);
54cf91dc
CW
672 if (ret)
673 goto err;
54cf91dc
CW
674 }
675
676 /* Leave the user relocations as are, this is the painfully slow path,
677 * and we want to avoid the complication of dropping the lock whilst
678 * having buffers reserved in the aperture and so causing spurious
679 * ENOSPC for random operations.
680 */
681
682err:
683 drm_free_large(reloc);
dd6864a4 684 drm_free_large(reloc_offset);
54cf91dc
CW
685 return ret;
686}
687
54cf91dc 688static int
432e58ed
CW
689i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
690 struct list_head *objects)
54cf91dc 691{
432e58ed 692 struct drm_i915_gem_object *obj;
6ac42f41 693 uint32_t flush_domains = 0;
432e58ed 694 int ret;
54cf91dc 695
6ac42f41
DV
696 list_for_each_entry(obj, objects, exec_list) {
697 ret = i915_gem_object_sync(obj, ring);
c59a333f
CW
698 if (ret)
699 return ret;
6ac42f41
DV
700
701 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
702 i915_gem_clflush_object(obj);
703
6ac42f41 704 flush_domains |= obj->base.write_domain;
c59a333f
CW
705 }
706
6ac42f41 707 if (flush_domains & I915_GEM_DOMAIN_CPU)
e76e9aeb 708 i915_gem_chipset_flush(ring->dev);
6ac42f41
DV
709
710 if (flush_domains & I915_GEM_DOMAIN_GTT)
711 wmb();
712
09cf7c9a
CW
713 /* Unconditionally invalidate gpu caches and ensure that we do flush
714 * any residual writes from the previous batch.
715 */
a7b9761d 716 return intel_ring_invalidate_all_caches(ring);
54cf91dc
CW
717}
718
432e58ed
CW
719static bool
720i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 721{
ed5982e6
DV
722 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
723 return false;
724
432e58ed 725 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
54cf91dc
CW
726}
727
728static int
729validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
730 int count)
731{
732 int i;
3118a4f6
KC
733 int relocs_total = 0;
734 int relocs_max = INT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
54cf91dc
CW
735
736 for (i = 0; i < count; i++) {
2bb4629a 737 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
738 int length; /* limited by fault_in_pages_readable() */
739
ed5982e6
DV
740 if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
741 return -EINVAL;
742
3118a4f6
KC
743 /* First check for malicious input causing overflow in
744 * the worst case where we need to allocate the entire
745 * relocation tree as a single array.
746 */
747 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 748 return -EINVAL;
3118a4f6 749 relocs_total += exec[i].relocation_count;
54cf91dc
CW
750
751 length = exec[i].relocation_count *
752 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
753 /*
754 * We must check that the entire relocation array is safe
755 * to read, but since we may need to update the presumed
756 * offsets during execution, check for full write access.
757 */
54cf91dc
CW
758 if (!access_ok(VERIFY_WRITE, ptr, length))
759 return -EFAULT;
760
f56f821f 761 if (fault_in_multipages_readable(ptr, length))
54cf91dc
CW
762 return -EFAULT;
763 }
764
765 return 0;
766}
767
432e58ed
CW
768static void
769i915_gem_execbuffer_move_to_active(struct list_head *objects,
9d773091 770 struct intel_ring_buffer *ring)
432e58ed
CW
771{
772 struct drm_i915_gem_object *obj;
773
774 list_for_each_entry(obj, objects, exec_list) {
69c2fc89
CW
775 u32 old_read = obj->base.read_domains;
776 u32 old_write = obj->base.write_domain;
db53a302 777
432e58ed 778 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
779 if (obj->base.write_domain == 0)
780 obj->base.pending_read_domains |= obj->base.read_domains;
781 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed
CW
782 obj->fenced_gpu_access = obj->pending_fenced_gpu_access;
783
9d773091 784 i915_gem_object_move_to_active(obj, ring);
432e58ed
CW
785 if (obj->base.write_domain) {
786 obj->dirty = 1;
9d773091 787 obj->last_write_seqno = intel_ring_get_seqno(ring);
acb87dfb 788 if (obj->pin_count) /* check for potential scanout */
f047e395 789 intel_mark_fb_busy(obj);
432e58ed
CW
790 }
791
db53a302 792 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
793 }
794}
795
54cf91dc
CW
796static void
797i915_gem_execbuffer_retire_commands(struct drm_device *dev,
432e58ed 798 struct drm_file *file,
54cf91dc
CW
799 struct intel_ring_buffer *ring)
800{
cc889e0f
DV
801 /* Unconditionally force add_request to emit a full flush. */
802 ring->gpu_caches_dirty = true;
54cf91dc 803
432e58ed 804 /* Add a breadcrumb for the completion of the batch buffer */
3bb73aba 805 (void)i915_add_request(ring, file, NULL);
432e58ed 806}
54cf91dc 807
ae662d31
EA
808static int
809i915_reset_gen7_sol_offsets(struct drm_device *dev,
810 struct intel_ring_buffer *ring)
811{
812 drm_i915_private_t *dev_priv = dev->dev_private;
813 int ret, i;
814
815 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
816 return 0;
817
818 ret = intel_ring_begin(ring, 4 * 3);
819 if (ret)
820 return ret;
821
822 for (i = 0; i < 4; i++) {
823 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
824 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
825 intel_ring_emit(ring, 0);
826 }
827
828 intel_ring_advance(ring);
829
830 return 0;
831}
832
54cf91dc
CW
833static int
834i915_gem_do_execbuffer(struct drm_device *dev, void *data,
835 struct drm_file *file,
836 struct drm_i915_gem_execbuffer2 *args,
432e58ed 837 struct drm_i915_gem_exec_object2 *exec)
54cf91dc
CW
838{
839 drm_i915_private_t *dev_priv = dev->dev_private;
67731b87 840 struct eb_objects *eb;
54cf91dc
CW
841 struct drm_i915_gem_object *batch_obj;
842 struct drm_clip_rect *cliprects = NULL;
54cf91dc 843 struct intel_ring_buffer *ring;
6e0a69db 844 u32 ctx_id = i915_execbuffer2_get_context_id(*args);
c4e7a414 845 u32 exec_start, exec_len;
ed5982e6 846 u32 mask, flags;
72bfa19c 847 int ret, mode, i;
ed5982e6 848 bool need_relocs;
54cf91dc 849
ed5982e6 850 if (!i915_gem_check_execbuffer(args))
432e58ed 851 return -EINVAL;
432e58ed
CW
852
853 ret = validate_exec_list(exec, args->buffer_count);
54cf91dc
CW
854 if (ret)
855 return ret;
856
d7d4eedd
CW
857 flags = 0;
858 if (args->flags & I915_EXEC_SECURE) {
859 if (!file->is_master || !capable(CAP_SYS_ADMIN))
860 return -EPERM;
861
862 flags |= I915_DISPATCH_SECURE;
863 }
b45305fc
DV
864 if (args->flags & I915_EXEC_IS_PINNED)
865 flags |= I915_DISPATCH_PINNED;
d7d4eedd 866
54cf91dc
CW
867 switch (args->flags & I915_EXEC_RING_MASK) {
868 case I915_EXEC_DEFAULT:
869 case I915_EXEC_RENDER:
1ec14ad3 870 ring = &dev_priv->ring[RCS];
54cf91dc
CW
871 break;
872 case I915_EXEC_BSD:
1ec14ad3 873 ring = &dev_priv->ring[VCS];
6e0a69db
BW
874 if (ctx_id != 0) {
875 DRM_DEBUG("Ring %s doesn't support contexts\n",
876 ring->name);
877 return -EPERM;
878 }
54cf91dc
CW
879 break;
880 case I915_EXEC_BLT:
1ec14ad3 881 ring = &dev_priv->ring[BCS];
6e0a69db
BW
882 if (ctx_id != 0) {
883 DRM_DEBUG("Ring %s doesn't support contexts\n",
884 ring->name);
885 return -EPERM;
886 }
54cf91dc 887 break;
82f91b6e
XH
888 case I915_EXEC_VEBOX:
889 ring = &dev_priv->ring[VECS];
890 if (ctx_id != 0) {
891 DRM_DEBUG("Ring %s doesn't support contexts\n",
892 ring->name);
893 return -EPERM;
894 }
895 break;
896
54cf91dc 897 default:
ff240199 898 DRM_DEBUG("execbuf with unknown ring: %d\n",
54cf91dc
CW
899 (int)(args->flags & I915_EXEC_RING_MASK));
900 return -EINVAL;
901 }
a15817cf
CW
902 if (!intel_ring_initialized(ring)) {
903 DRM_DEBUG("execbuf with invalid ring: %d\n",
904 (int)(args->flags & I915_EXEC_RING_MASK));
905 return -EINVAL;
906 }
54cf91dc 907
72bfa19c 908 mode = args->flags & I915_EXEC_CONSTANTS_MASK;
84f9f938 909 mask = I915_EXEC_CONSTANTS_MASK;
72bfa19c
CW
910 switch (mode) {
911 case I915_EXEC_CONSTANTS_REL_GENERAL:
912 case I915_EXEC_CONSTANTS_ABSOLUTE:
913 case I915_EXEC_CONSTANTS_REL_SURFACE:
914 if (ring == &dev_priv->ring[RCS] &&
915 mode != dev_priv->relative_constants_mode) {
916 if (INTEL_INFO(dev)->gen < 4)
917 return -EINVAL;
918
919 if (INTEL_INFO(dev)->gen > 5 &&
920 mode == I915_EXEC_CONSTANTS_REL_SURFACE)
921 return -EINVAL;
84f9f938
BW
922
923 /* The HW changed the meaning on this bit on gen6 */
924 if (INTEL_INFO(dev)->gen >= 6)
925 mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
72bfa19c
CW
926 }
927 break;
928 default:
ff240199 929 DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
72bfa19c
CW
930 return -EINVAL;
931 }
932
54cf91dc 933 if (args->buffer_count < 1) {
ff240199 934 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
935 return -EINVAL;
936 }
54cf91dc
CW
937
938 if (args->num_cliprects != 0) {
1ec14ad3 939 if (ring != &dev_priv->ring[RCS]) {
ff240199 940 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
c4e7a414
CW
941 return -EINVAL;
942 }
943
6ebebc92
DV
944 if (INTEL_INFO(dev)->gen >= 5) {
945 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
946 return -EINVAL;
947 }
948
44afb3a0
XW
949 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
950 DRM_DEBUG("execbuf with %u cliprects\n",
951 args->num_cliprects);
952 return -EINVAL;
953 }
5e13a0c5 954
432e58ed 955 cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
54cf91dc
CW
956 GFP_KERNEL);
957 if (cliprects == NULL) {
958 ret = -ENOMEM;
959 goto pre_mutex_err;
960 }
961
432e58ed 962 if (copy_from_user(cliprects,
2bb4629a
VS
963 to_user_ptr(args->cliprects_ptr),
964 sizeof(*cliprects)*args->num_cliprects)) {
54cf91dc
CW
965 ret = -EFAULT;
966 goto pre_mutex_err;
967 }
968 }
969
54cf91dc
CW
970 ret = i915_mutex_lock_interruptible(dev);
971 if (ret)
972 goto pre_mutex_err;
973
974 if (dev_priv->mm.suspended) {
975 mutex_unlock(&dev->struct_mutex);
976 ret = -EBUSY;
977 goto pre_mutex_err;
978 }
979
eef90ccb 980 eb = eb_create(args);
67731b87
CW
981 if (eb == NULL) {
982 mutex_unlock(&dev->struct_mutex);
983 ret = -ENOMEM;
984 goto pre_mutex_err;
985 }
986
54cf91dc 987 /* Look up object handles */
eef90ccb 988 ret = eb_lookup_objects(eb, exec, args, file);
3b96eff4
CW
989 if (ret)
990 goto err;
54cf91dc 991
6fe4f140 992 /* take note of the batch buffer before we might reorder the lists */
bcffc3fa 993 batch_obj = list_entry(eb->objects.prev,
6fe4f140
CW
994 struct drm_i915_gem_object,
995 exec_list);
996
54cf91dc 997 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 998 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
cf144969 999 ret = i915_gem_execbuffer_reserve(ring, &eb->objects, &need_relocs);
54cf91dc
CW
1000 if (ret)
1001 goto err;
1002
1003 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1004 if (need_relocs)
41fda596 1005 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1006 if (ret) {
1007 if (ret == -EFAULT) {
ed5982e6
DV
1008 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1009 eb, exec);
54cf91dc
CW
1010 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1011 }
1012 if (ret)
1013 goto err;
1014 }
1015
1016 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1017 if (batch_obj->base.pending_write_domain) {
ff240199 1018 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1019 ret = -EINVAL;
1020 goto err;
1021 }
1022 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1023
d7d4eedd
CW
1024 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1025 * batch" bit. Hence we need to pin secure batches into the global gtt.
1026 * hsw should have this fixed, but let's be paranoid and do it
1027 * unconditionally for now. */
1028 if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
1029 i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);
1030
bcffc3fa 1031 ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->objects);
432e58ed 1032 if (ret)
54cf91dc 1033 goto err;
54cf91dc 1034
0da5cec1
EA
1035 ret = i915_switch_context(ring, file, ctx_id);
1036 if (ret)
1037 goto err;
1038
e2971bda
BW
1039 if (ring == &dev_priv->ring[RCS] &&
1040 mode != dev_priv->relative_constants_mode) {
1041 ret = intel_ring_begin(ring, 4);
1042 if (ret)
1043 goto err;
1044
1045 intel_ring_emit(ring, MI_NOOP);
1046 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1047 intel_ring_emit(ring, INSTPM);
84f9f938 1048 intel_ring_emit(ring, mask << 16 | mode);
e2971bda
BW
1049 intel_ring_advance(ring);
1050
1051 dev_priv->relative_constants_mode = mode;
1052 }
1053
ae662d31
EA
1054 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1055 ret = i915_reset_gen7_sol_offsets(dev, ring);
1056 if (ret)
1057 goto err;
1058 }
1059
c4e7a414
CW
1060 exec_start = batch_obj->gtt_offset + args->batch_start_offset;
1061 exec_len = args->batch_len;
1062 if (cliprects) {
1063 for (i = 0; i < args->num_cliprects; i++) {
1064 ret = i915_emit_box(dev, &cliprects[i],
1065 args->DR1, args->DR4);
1066 if (ret)
1067 goto err;
1068
1069 ret = ring->dispatch_execbuffer(ring,
d7d4eedd
CW
1070 exec_start, exec_len,
1071 flags);
c4e7a414
CW
1072 if (ret)
1073 goto err;
1074 }
1075 } else {
d7d4eedd
CW
1076 ret = ring->dispatch_execbuffer(ring,
1077 exec_start, exec_len,
1078 flags);
c4e7a414
CW
1079 if (ret)
1080 goto err;
1081 }
54cf91dc 1082
9d773091
CW
1083 trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
1084
bcffc3fa 1085 i915_gem_execbuffer_move_to_active(&eb->objects, ring);
432e58ed 1086 i915_gem_execbuffer_retire_commands(dev, file, ring);
54cf91dc
CW
1087
1088err:
67731b87 1089 eb_destroy(eb);
54cf91dc
CW
1090
1091 mutex_unlock(&dev->struct_mutex);
1092
1093pre_mutex_err:
54cf91dc 1094 kfree(cliprects);
54cf91dc
CW
1095 return ret;
1096}
1097
1098/*
1099 * Legacy execbuffer just creates an exec2 list from the original exec object
1100 * list array and passes it to the real function.
1101 */
1102int
1103i915_gem_execbuffer(struct drm_device *dev, void *data,
1104 struct drm_file *file)
1105{
1106 struct drm_i915_gem_execbuffer *args = data;
1107 struct drm_i915_gem_execbuffer2 exec2;
1108 struct drm_i915_gem_exec_object *exec_list = NULL;
1109 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1110 int ret, i;
1111
54cf91dc 1112 if (args->buffer_count < 1) {
ff240199 1113 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1114 return -EINVAL;
1115 }
1116
1117 /* Copy in the exec list from userland */
1118 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1119 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1120 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1121 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1122 args->buffer_count);
1123 drm_free_large(exec_list);
1124 drm_free_large(exec2_list);
1125 return -ENOMEM;
1126 }
1127 ret = copy_from_user(exec_list,
2bb4629a 1128 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1129 sizeof(*exec_list) * args->buffer_count);
1130 if (ret != 0) {
ff240199 1131 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1132 args->buffer_count, ret);
1133 drm_free_large(exec_list);
1134 drm_free_large(exec2_list);
1135 return -EFAULT;
1136 }
1137
1138 for (i = 0; i < args->buffer_count; i++) {
1139 exec2_list[i].handle = exec_list[i].handle;
1140 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1141 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1142 exec2_list[i].alignment = exec_list[i].alignment;
1143 exec2_list[i].offset = exec_list[i].offset;
1144 if (INTEL_INFO(dev)->gen < 4)
1145 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1146 else
1147 exec2_list[i].flags = 0;
1148 }
1149
1150 exec2.buffers_ptr = args->buffers_ptr;
1151 exec2.buffer_count = args->buffer_count;
1152 exec2.batch_start_offset = args->batch_start_offset;
1153 exec2.batch_len = args->batch_len;
1154 exec2.DR1 = args->DR1;
1155 exec2.DR4 = args->DR4;
1156 exec2.num_cliprects = args->num_cliprects;
1157 exec2.cliprects_ptr = args->cliprects_ptr;
1158 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1159 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc
CW
1160
1161 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1162 if (!ret) {
1163 /* Copy the new buffer offsets back to the user's exec list. */
1164 for (i = 0; i < args->buffer_count; i++)
1165 exec_list[i].offset = exec2_list[i].offset;
1166 /* ... and back out to userspace */
2bb4629a 1167 ret = copy_to_user(to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1168 exec_list,
1169 sizeof(*exec_list) * args->buffer_count);
1170 if (ret) {
1171 ret = -EFAULT;
ff240199 1172 DRM_DEBUG("failed to copy %d exec entries "
54cf91dc
CW
1173 "back to user (%d)\n",
1174 args->buffer_count, ret);
1175 }
1176 }
1177
1178 drm_free_large(exec_list);
1179 drm_free_large(exec2_list);
1180 return ret;
1181}
1182
1183int
1184i915_gem_execbuffer2(struct drm_device *dev, void *data,
1185 struct drm_file *file)
1186{
1187 struct drm_i915_gem_execbuffer2 *args = data;
1188 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1189 int ret;
1190
ed8cd3b2
XW
1191 if (args->buffer_count < 1 ||
1192 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1193 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1194 return -EINVAL;
1195 }
1196
8408c282 1197 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
419fa72a 1198 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
8408c282
CW
1199 if (exec2_list == NULL)
1200 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1201 args->buffer_count);
54cf91dc 1202 if (exec2_list == NULL) {
ff240199 1203 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1204 args->buffer_count);
1205 return -ENOMEM;
1206 }
1207 ret = copy_from_user(exec2_list,
2bb4629a 1208 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1209 sizeof(*exec2_list) * args->buffer_count);
1210 if (ret != 0) {
ff240199 1211 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1212 args->buffer_count, ret);
1213 drm_free_large(exec2_list);
1214 return -EFAULT;
1215 }
1216
1217 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1218 if (!ret) {
1219 /* Copy the new buffer offsets back to the user's exec list. */
2bb4629a 1220 ret = copy_to_user(to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1221 exec2_list,
1222 sizeof(*exec2_list) * args->buffer_count);
1223 if (ret) {
1224 ret = -EFAULT;
ff240199 1225 DRM_DEBUG("failed to copy %d exec entries "
54cf91dc
CW
1226 "back to user (%d)\n",
1227 args->buffer_count, ret);
1228 }
1229 }
1230
1231 drm_free_large(exec2_list);
1232 return ret;
1233}