drm/i915/cnl: Fix the CURSOR_COEFF_MASK used in DDI Vswing Programming
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
9ddb8e17
DV
83#define DRIVER_DATE "20170619"
84#define DRIVER_TIMESTAMP 1497857498
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
b95320bd
MK
125static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
135static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
140static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
141{
142 return fp.val >> 16;
143}
144
145static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
154static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
a9d055de
KM
163static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
164 uint_fixed_16_16_t d)
165{
166 return DIV_ROUND_UP(val.val, d.val);
167}
168
169static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
170 uint_fixed_16_16_t mul)
171{
172 uint64_t intermediate_val;
173 uint32_t result;
174
175 intermediate_val = (uint64_t) val * mul.val;
176 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
177 WARN_ON(intermediate_val >> 32);
178 result = clamp_t(uint32_t, intermediate_val, 0, ~0);
179 return result;
180}
181
182static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
183 uint_fixed_16_16_t mul)
184{
185 uint64_t intermediate_val;
186 uint_fixed_16_16_t fp;
187
188 intermediate_val = (uint64_t) val.val * mul.val;
189 intermediate_val = intermediate_val >> 16;
190 WARN_ON(intermediate_val >> 32);
191 fp.val = clamp_t(uint32_t, intermediate_val, 0, ~0);
192 return fp;
193}
194
afbc95cd 195static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
b95320bd
MK
196{
197 uint_fixed_16_16_t fp, res;
198
199 fp = u32_to_fixed_16_16(val);
200 res.val = DIV_ROUND_UP(fp.val, d);
201 return res;
202}
203
afbc95cd 204static inline uint_fixed_16_16_t fixed_16_16_div_u64(uint32_t val, uint32_t d)
b95320bd
MK
205{
206 uint_fixed_16_16_t res;
207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
211 WARN_ON(interm_val >> 32);
212 res.val = (uint32_t) interm_val;
213
214 return res;
215}
216
a9d055de
KM
217static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
218 uint_fixed_16_16_t d)
219{
220 uint64_t interm_val;
221
222 interm_val = (uint64_t)val << 16;
223 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
224 WARN_ON(interm_val >> 32);
225 return clamp_t(uint32_t, interm_val, 0, ~0);
226}
227
b95320bd
MK
228static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
229 uint_fixed_16_16_t mul)
230{
231 uint64_t intermediate_val;
232 uint_fixed_16_16_t fp;
233
234 intermediate_val = (uint64_t) val * mul.val;
235 WARN_ON(intermediate_val >> 32);
236 fp.val = (uint32_t) intermediate_val;
237 return fp;
238}
239
42a8ca4c
JN
240static inline const char *yesno(bool v)
241{
242 return v ? "yes" : "no";
243}
244
87ad3212
JN
245static inline const char *onoff(bool v)
246{
247 return v ? "on" : "off";
248}
249
08c4d7fc
TU
250static inline const char *enableddisabled(bool v)
251{
252 return v ? "enabled" : "disabled";
253}
254
317c35d1 255enum pipe {
752aa88a 256 INVALID_PIPE = -1,
317c35d1
JB
257 PIPE_A = 0,
258 PIPE_B,
9db4a9c7 259 PIPE_C,
a57c774a
AK
260 _PIPE_EDP,
261 I915_MAX_PIPES = _PIPE_EDP
317c35d1 262};
9db4a9c7 263#define pipe_name(p) ((p) + 'A')
317c35d1 264
a5c961d1
PZ
265enum transcoder {
266 TRANSCODER_A = 0,
267 TRANSCODER_B,
268 TRANSCODER_C,
a57c774a 269 TRANSCODER_EDP,
4d1de975
JN
270 TRANSCODER_DSI_A,
271 TRANSCODER_DSI_C,
a57c774a 272 I915_MAX_TRANSCODERS
a5c961d1 273};
da205630
JN
274
275static inline const char *transcoder_name(enum transcoder transcoder)
276{
277 switch (transcoder) {
278 case TRANSCODER_A:
279 return "A";
280 case TRANSCODER_B:
281 return "B";
282 case TRANSCODER_C:
283 return "C";
284 case TRANSCODER_EDP:
285 return "EDP";
4d1de975
JN
286 case TRANSCODER_DSI_A:
287 return "DSI A";
288 case TRANSCODER_DSI_C:
289 return "DSI C";
da205630
JN
290 default:
291 return "<invalid>";
292 }
293}
a5c961d1 294
4d1de975
JN
295static inline bool transcoder_is_dsi(enum transcoder transcoder)
296{
297 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
298}
299
84139d1e 300/*
b14e5848
VS
301 * Global legacy plane identifier. Valid only for primary/sprite
302 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 303 */
80824003 304enum plane {
b14e5848 305 PLANE_A,
80824003 306 PLANE_B,
9db4a9c7 307 PLANE_C,
80824003 308};
9db4a9c7 309#define plane_name(p) ((p) + 'A')
52440211 310
580503c7 311#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 312
b14e5848
VS
313/*
314 * Per-pipe plane identifier.
315 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
316 * number of planes per CRTC. Not all platforms really have this many planes,
317 * which means some arrays of size I915_MAX_PLANES may have unused entries
318 * between the topmost sprite plane and the cursor plane.
319 *
320 * This is expected to be passed to various register macros
321 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
322 */
323enum plane_id {
324 PLANE_PRIMARY,
325 PLANE_SPRITE0,
326 PLANE_SPRITE1,
19c3164d 327 PLANE_SPRITE2,
b14e5848
VS
328 PLANE_CURSOR,
329 I915_MAX_PLANES,
330};
331
d97d7b48
VS
332#define for_each_plane_id_on_crtc(__crtc, __p) \
333 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
334 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
335
2b139522 336enum port {
03cdc1d4 337 PORT_NONE = -1,
2b139522
ED
338 PORT_A = 0,
339 PORT_B,
340 PORT_C,
341 PORT_D,
342 PORT_E,
343 I915_MAX_PORTS
344};
345#define port_name(p) ((p) + 'A')
346
a09caddd 347#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
348
349enum dpio_channel {
350 DPIO_CH0,
351 DPIO_CH1
352};
353
354enum dpio_phy {
355 DPIO_PHY0,
0a116ce8
ACO
356 DPIO_PHY1,
357 DPIO_PHY2,
e4607fcf
CML
358};
359
b97186f0
PZ
360enum intel_display_power_domain {
361 POWER_DOMAIN_PIPE_A,
362 POWER_DOMAIN_PIPE_B,
363 POWER_DOMAIN_PIPE_C,
364 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
365 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
366 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
367 POWER_DOMAIN_TRANSCODER_A,
368 POWER_DOMAIN_TRANSCODER_B,
369 POWER_DOMAIN_TRANSCODER_C,
f52e353e 370 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
371 POWER_DOMAIN_TRANSCODER_DSI_A,
372 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
373 POWER_DOMAIN_PORT_DDI_A_LANES,
374 POWER_DOMAIN_PORT_DDI_B_LANES,
375 POWER_DOMAIN_PORT_DDI_C_LANES,
376 POWER_DOMAIN_PORT_DDI_D_LANES,
377 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
378 POWER_DOMAIN_PORT_DDI_A_IO,
379 POWER_DOMAIN_PORT_DDI_B_IO,
380 POWER_DOMAIN_PORT_DDI_C_IO,
381 POWER_DOMAIN_PORT_DDI_D_IO,
382 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
383 POWER_DOMAIN_PORT_DSI,
384 POWER_DOMAIN_PORT_CRT,
385 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 386 POWER_DOMAIN_VGA,
fbeeaa23 387 POWER_DOMAIN_AUDIO,
bd2bb1b9 388 POWER_DOMAIN_PLLS,
1407121a
S
389 POWER_DOMAIN_AUX_A,
390 POWER_DOMAIN_AUX_B,
391 POWER_DOMAIN_AUX_C,
392 POWER_DOMAIN_AUX_D,
f0ab43e6 393 POWER_DOMAIN_GMBUS,
dfa57627 394 POWER_DOMAIN_MODESET,
baa70707 395 POWER_DOMAIN_INIT,
bddc7645
ID
396
397 POWER_DOMAIN_NUM,
b97186f0
PZ
398};
399
400#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
401#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
402 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
403#define POWER_DOMAIN_TRANSCODER(tran) \
404 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
405 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 406
1d843f9d
EE
407enum hpd_pin {
408 HPD_NONE = 0,
1d843f9d
EE
409 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
410 HPD_CRT,
411 HPD_SDVO_B,
412 HPD_SDVO_C,
cc24fcdc 413 HPD_PORT_A,
1d843f9d
EE
414 HPD_PORT_B,
415 HPD_PORT_C,
416 HPD_PORT_D,
26951caf 417 HPD_PORT_E,
1d843f9d
EE
418 HPD_NUM_PINS
419};
420
c91711f9
JN
421#define for_each_hpd_pin(__pin) \
422 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
423
317eaa95
L
424#define HPD_STORM_DEFAULT_THRESHOLD 5
425
5fcece80
JN
426struct i915_hotplug {
427 struct work_struct hotplug_work;
428
429 struct {
430 unsigned long last_jiffies;
431 int count;
432 enum {
433 HPD_ENABLED = 0,
434 HPD_DISABLED = 1,
435 HPD_MARK_DISABLED = 2
436 } state;
437 } stats[HPD_NUM_PINS];
438 u32 event_bits;
439 struct delayed_work reenable_work;
440
441 struct intel_digital_port *irq_port[I915_MAX_PORTS];
442 u32 long_port_mask;
443 u32 short_port_mask;
444 struct work_struct dig_port_work;
445
19625e85
L
446 struct work_struct poll_init_work;
447 bool poll_enabled;
448
317eaa95
L
449 unsigned int hpd_storm_threshold;
450
5fcece80
JN
451 /*
452 * if we get a HPD irq from DP and a HPD irq from non-DP
453 * the non-DP HPD could block the workqueue on a mode config
454 * mutex getting, that userspace may have taken. However
455 * userspace is waiting on the DP workqueue to run which is
456 * blocked behind the non-DP one.
457 */
458 struct workqueue_struct *dp_wq;
459};
460
2a2d5482
CW
461#define I915_GEM_GPU_DOMAINS \
462 (I915_GEM_DOMAIN_RENDER | \
463 I915_GEM_DOMAIN_SAMPLER | \
464 I915_GEM_DOMAIN_COMMAND | \
465 I915_GEM_DOMAIN_INSTRUCTION | \
466 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 467
055e393f
DL
468#define for_each_pipe(__dev_priv, __p) \
469 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
470#define for_each_pipe_masked(__dev_priv, __p, __mask) \
471 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
472 for_each_if ((__mask) & (1 << (__p)))
8b364b41 473#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
474 for ((__p) = 0; \
475 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
476 (__p)++)
3bdcfc0c
DL
477#define for_each_sprite(__dev_priv, __p, __s) \
478 for ((__s) = 0; \
479 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
480 (__s)++)
9db4a9c7 481
c3aeadc8
JN
482#define for_each_port_masked(__port, __ports_mask) \
483 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
484 for_each_if ((__ports_mask) & (1 << (__port)))
485
d79b814d 486#define for_each_crtc(dev, crtc) \
91c8a326 487 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 488
27321ae8
ML
489#define for_each_intel_plane(dev, intel_plane) \
490 list_for_each_entry(intel_plane, \
91c8a326 491 &(dev)->mode_config.plane_list, \
27321ae8
ML
492 base.head)
493
c107acfe 494#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
495 list_for_each_entry(intel_plane, \
496 &(dev)->mode_config.plane_list, \
c107acfe
MR
497 base.head) \
498 for_each_if ((plane_mask) & \
499 (1 << drm_plane_index(&intel_plane->base)))
500
262cd2e1
VS
501#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
502 list_for_each_entry(intel_plane, \
503 &(dev)->mode_config.plane_list, \
504 base.head) \
95150bdf 505 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 506
91c8a326
CW
507#define for_each_intel_crtc(dev, intel_crtc) \
508 list_for_each_entry(intel_crtc, \
509 &(dev)->mode_config.crtc_list, \
510 base.head)
d063ae48 511
91c8a326
CW
512#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
513 list_for_each_entry(intel_crtc, \
514 &(dev)->mode_config.crtc_list, \
515 base.head) \
98d39494
MR
516 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
517
b2784e15
DL
518#define for_each_intel_encoder(dev, intel_encoder) \
519 list_for_each_entry(intel_encoder, \
520 &(dev)->mode_config.encoder_list, \
521 base.head)
522
3f6a5e1e
DV
523#define for_each_intel_connector_iter(intel_connector, iter) \
524 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
525
6c2b7c12
DV
526#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
527 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 528 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 529
53f5e3ca
JB
530#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
531 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 532 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 533
b04c5bd6
BF
534#define for_each_power_domain(domain, mask) \
535 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 536 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 537
75ccb2ec
ID
538#define for_each_power_well(__dev_priv, __power_well) \
539 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
540 (__power_well) - (__dev_priv)->power_domains.power_wells < \
541 (__dev_priv)->power_domains.power_well_count; \
542 (__power_well)++)
543
544#define for_each_power_well_rev(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
546 (__dev_priv)->power_domains.power_well_count - 1; \
547 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
548 (__power_well)--)
549
550#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
551 for_each_power_well(__dev_priv, __power_well) \
552 for_each_if ((__power_well)->domains & (__domain_mask))
553
554#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
555 for_each_power_well_rev(__dev_priv, __power_well) \
556 for_each_if ((__power_well)->domains & (__domain_mask))
557
ff32c54e
VS
558#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
559 for ((__i) = 0; \
560 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
561 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
562 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
563 (__i)++) \
564 for_each_if (plane_state)
565
e7b903d2 566struct drm_i915_private;
ad46cb53 567struct i915_mm_struct;
5cc9ed4b 568struct i915_mmu_object;
e7b903d2 569
a6f766f3
CW
570struct drm_i915_file_private {
571 struct drm_i915_private *dev_priv;
572 struct drm_file *file;
573
574 struct {
575 spinlock_t lock;
576 struct list_head request_list;
d0bc54f2
CW
577/* 20ms is a fairly arbitrary limit (greater than the average frame time)
578 * chosen to prevent the CPU getting more than a frame ahead of the GPU
579 * (when using lax throttling for the frontbuffer). We also use it to
580 * offer free GPU waitboosts for severely congested workloads.
581 */
582#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
583 } mm;
584 struct idr context_idr;
585
2e1b8730 586 struct intel_rps_client {
7b92c1bd 587 atomic_t boosts;
2e1b8730 588 } rps;
a6f766f3 589
c80ff16e 590 unsigned int bsd_engine;
b083a087
MK
591
592/* Client can have a maximum of 3 contexts banned before
593 * it is denied of creating new contexts. As one context
594 * ban needs 4 consecutive hangs, and more if there is
595 * progress in between, this is a last resort stop gap measure
596 * to limit the badly behaving clients access to gpu.
597 */
598#define I915_MAX_CLIENT_CONTEXT_BANS 3
599 int context_bans;
a6f766f3
CW
600};
601
e69d0bc1
DV
602/* Used by dp and fdi links */
603struct intel_link_m_n {
604 uint32_t tu;
605 uint32_t gmch_m;
606 uint32_t gmch_n;
607 uint32_t link_m;
608 uint32_t link_n;
609};
610
611void intel_link_compute_m_n(int bpp, int nlanes,
612 int pixel_clock, int link_clock,
613 struct intel_link_m_n *m_n);
614
1da177e4
LT
615/* Interface history:
616 *
617 * 1.1: Original.
0d6aa60b
DA
618 * 1.2: Add Power Management
619 * 1.3: Add vblank support
de227f5f 620 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 621 * 1.5: Add vblank pipe configuration
2228ed67
MCA
622 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
623 * - Support vertical blank on secondary display pipe
1da177e4
LT
624 */
625#define DRIVER_MAJOR 1
2228ed67 626#define DRIVER_MINOR 6
1da177e4
LT
627#define DRIVER_PATCHLEVEL 0
628
0a3e67a4
JB
629struct opregion_header;
630struct opregion_acpi;
631struct opregion_swsci;
632struct opregion_asle;
633
8ee1c3db 634struct intel_opregion {
115719fc
WD
635 struct opregion_header *header;
636 struct opregion_acpi *acpi;
637 struct opregion_swsci *swsci;
ebde53c7
JN
638 u32 swsci_gbda_sub_functions;
639 u32 swsci_sbcb_sub_functions;
115719fc 640 struct opregion_asle *asle;
04ebaadb 641 void *rvda;
82730385 642 const void *vbt;
ada8f955 643 u32 vbt_size;
115719fc 644 u32 *lid_state;
91a60f20 645 struct work_struct asle_work;
8ee1c3db 646};
44834a67 647#define OPREGION_SIZE (8*1024)
8ee1c3db 648
6ef3d427
CW
649struct intel_overlay;
650struct intel_overlay_error_state;
651
9b9d172d 652struct sdvo_device_mapping {
e957d772 653 u8 initialized;
9b9d172d 654 u8 dvo_port;
655 u8 slave_addr;
656 u8 dvo_wiring;
e957d772 657 u8 i2c_pin;
b1083333 658 u8 ddc_pin;
9b9d172d 659};
660
7bd688cd 661struct intel_connector;
820d2d77 662struct intel_encoder;
ccf010fb 663struct intel_atomic_state;
5cec258b 664struct intel_crtc_state;
5724dbd1 665struct intel_initial_plane_config;
0e8ffe1b 666struct intel_crtc;
ee9300bb
DV
667struct intel_limit;
668struct dpll;
49cd97a3 669struct intel_cdclk_state;
b8cecdf5 670
e70236a8 671struct drm_i915_display_funcs {
49cd97a3
VS
672 void (*get_cdclk)(struct drm_i915_private *dev_priv,
673 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
674 void (*set_cdclk)(struct drm_i915_private *dev_priv,
675 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 676 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 677 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
678 int (*compute_intermediate_wm)(struct drm_device *dev,
679 struct intel_crtc *intel_crtc,
680 struct intel_crtc_state *newstate);
ccf010fb
ML
681 void (*initial_watermarks)(struct intel_atomic_state *state,
682 struct intel_crtc_state *cstate);
683 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
684 struct intel_crtc_state *cstate);
685 void (*optimize_watermarks)(struct intel_atomic_state *state,
686 struct intel_crtc_state *cstate);
98d39494 687 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 688 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 689 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
690 /* Returns the active state of the crtc, and if the crtc is active,
691 * fills out the pipe-config with the hw state. */
692 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 693 struct intel_crtc_state *);
5724dbd1
DL
694 void (*get_initial_plane_config)(struct intel_crtc *,
695 struct intel_initial_plane_config *);
190f68c5
ACO
696 int (*crtc_compute_clock)(struct intel_crtc *crtc,
697 struct intel_crtc_state *crtc_state);
4a806558
ML
698 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
699 struct drm_atomic_state *old_state);
700 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
701 struct drm_atomic_state *old_state);
896e5bb0
L
702 void (*update_crtcs)(struct drm_atomic_state *state,
703 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
704 void (*audio_codec_enable)(struct drm_connector *connector,
705 struct intel_encoder *encoder,
5e7234c9 706 const struct drm_display_mode *adjusted_mode);
69bfe1a9 707 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
708 void (*fdi_link_train)(struct intel_crtc *crtc,
709 const struct intel_crtc_state *crtc_state);
46f16e63 710 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
711 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
712 struct drm_framebuffer *fb,
713 struct drm_i915_gem_object *obj,
714 struct drm_i915_gem_request *req,
715 uint32_t flags);
91d14251 716 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
717 /* clock updates for mode set */
718 /* cursor updates */
719 /* render clock increase/decrease */
720 /* display clock increase/decrease */
721 /* pll clock increase/decrease */
8563b1e8 722
b95c5321
ML
723 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
724 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
725};
726
b6e7d894
DL
727#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
728#define CSR_VERSION_MAJOR(version) ((version) >> 16)
729#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
730
eb805623 731struct intel_csr {
8144ac59 732 struct work_struct work;
eb805623 733 const char *fw_path;
a7f749f9 734 uint32_t *dmc_payload;
eb805623 735 uint32_t dmc_fw_size;
b6e7d894 736 uint32_t version;
eb805623 737 uint32_t mmio_count;
f0f59a00 738 i915_reg_t mmioaddr[8];
eb805623 739 uint32_t mmiodata[8];
832dba88 740 uint32_t dc_state;
a37baf3b 741 uint32_t allowed_dc_mask;
eb805623
DV
742};
743
604db650
JL
744#define DEV_INFO_FOR_EACH_FLAG(func) \
745 func(is_mobile); \
3e4274f8 746 func(is_lp); \
c007fb4a 747 func(is_alpha_support); \
566c56a4 748 /* Keep has_* in alphabetical order */ \
dfc5148f 749 func(has_64bit_reloc); \
9e1d0e60 750 func(has_aliasing_ppgtt); \
604db650 751 func(has_csr); \
566c56a4 752 func(has_ddi); \
604db650 753 func(has_dp_mst); \
142bc7d9 754 func(has_reset_engine); \
566c56a4
JL
755 func(has_fbc); \
756 func(has_fpga_dbg); \
9e1d0e60
MT
757 func(has_full_ppgtt); \
758 func(has_full_48bit_ppgtt); \
604db650 759 func(has_gmbus_irq); \
604db650
JL
760 func(has_gmch_display); \
761 func(has_guc); \
f8a58d63 762 func(has_guc_ct); \
604db650 763 func(has_hotplug); \
566c56a4 764 func(has_l3_dpf); \
604db650 765 func(has_llc); \
566c56a4
JL
766 func(has_logical_ring_contexts); \
767 func(has_overlay); \
768 func(has_pipe_cxsr); \
769 func(has_pooled_eu); \
770 func(has_psr); \
771 func(has_rc6); \
772 func(has_rc6p); \
773 func(has_resource_streamer); \
774 func(has_runtime_pm); \
604db650 775 func(has_snoop); \
f4ce766f 776 func(unfenced_needs_alignment); \
566c56a4
JL
777 func(cursor_needs_physical); \
778 func(hws_needs_physical); \
779 func(overlay_needs_physical); \
70821af6 780 func(supports_tv);
c96ea64e 781
915490d5 782struct sseu_dev_info {
f08a0c92 783 u8 slice_mask;
57ec171e 784 u8 subslice_mask;
915490d5
ID
785 u8 eu_total;
786 u8 eu_per_subslice;
43b67998
ID
787 u8 min_eu_in_pool;
788 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
789 u8 subslice_7eu[3];
790 u8 has_slice_pg:1;
791 u8 has_subslice_pg:1;
792 u8 has_eu_pg:1;
915490d5
ID
793};
794
57ec171e
ID
795static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
796{
797 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
798}
799
2e0d26f8
JN
800/* Keep in gen based order, and chronological order within a gen */
801enum intel_platform {
802 INTEL_PLATFORM_UNINITIALIZED = 0,
803 INTEL_I830,
804 INTEL_I845G,
805 INTEL_I85X,
806 INTEL_I865G,
807 INTEL_I915G,
808 INTEL_I915GM,
809 INTEL_I945G,
810 INTEL_I945GM,
811 INTEL_G33,
812 INTEL_PINEVIEW,
c0f86832
JN
813 INTEL_I965G,
814 INTEL_I965GM,
f69c11ae
JN
815 INTEL_G45,
816 INTEL_GM45,
2e0d26f8
JN
817 INTEL_IRONLAKE,
818 INTEL_SANDYBRIDGE,
819 INTEL_IVYBRIDGE,
820 INTEL_VALLEYVIEW,
821 INTEL_HASWELL,
822 INTEL_BROADWELL,
823 INTEL_CHERRYVIEW,
824 INTEL_SKYLAKE,
825 INTEL_BROXTON,
826 INTEL_KABYLAKE,
827 INTEL_GEMINILAKE,
71851fa8 828 INTEL_COFFEELAKE,
413f3c19 829 INTEL_CANNONLAKE,
9160095c 830 INTEL_MAX_PLATFORMS
2e0d26f8
JN
831};
832
cfdf1fa2 833struct intel_device_info {
10fce67a 834 u32 display_mmio_offset;
87f1f465 835 u16 device_id;
ac208a8b 836 u8 num_pipes;
d615a166 837 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 838 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 839 u8 gen;
ae5702d2 840 u16 gen_mask;
2e0d26f8 841 enum intel_platform platform;
73ae478c 842 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 843 u8 num_rings;
604db650
JL
844#define DEFINE_FLAG(name) u8 name:1
845 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
846#undef DEFINE_FLAG
6f3fff60 847 u16 ddb_size; /* in blocks */
a57c774a
AK
848 /* Register offsets for the various display pipes and transcoders */
849 int pipe_offsets[I915_MAX_TRANSCODERS];
850 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 851 int palette_offsets[I915_MAX_PIPES];
5efb3e28 852 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
853
854 /* Slice/subslice/EU info */
43b67998 855 struct sseu_dev_info sseu;
82cf435b
LL
856
857 struct color_luts {
858 u16 degamma_lut_size;
859 u16 gamma_lut_size;
860 } color;
cfdf1fa2
KH
861};
862
2bd160a1
CW
863struct intel_display_error_state;
864
5a4c6f1b 865struct i915_gpu_state {
2bd160a1
CW
866 struct kref ref;
867 struct timeval time;
de867c20
CW
868 struct timeval boottime;
869 struct timeval uptime;
2bd160a1 870
9f267eb8
CW
871 struct drm_i915_private *i915;
872
2bd160a1
CW
873 char error_msg[128];
874 bool simulated;
f73b5674 875 bool awake;
e5aac87e
CW
876 bool wakelock;
877 bool suspended;
2bd160a1
CW
878 int iommu;
879 u32 reset_count;
880 u32 suspend_count;
881 struct intel_device_info device_info;
642c8a72 882 struct i915_params params;
2bd160a1
CW
883
884 /* Generic register state */
885 u32 eir;
886 u32 pgtbl_er;
887 u32 ier;
5a4c6f1b 888 u32 gtier[4], ngtier;
2bd160a1
CW
889 u32 ccid;
890 u32 derrmr;
891 u32 forcewake;
892 u32 error; /* gen6+ */
893 u32 err_int; /* gen7 */
894 u32 fault_data0; /* gen8, gen9 */
895 u32 fault_data1; /* gen8, gen9 */
896 u32 done_reg;
897 u32 gac_eco;
898 u32 gam_ecochk;
899 u32 gab_ctl;
900 u32 gfx_mode;
d636951e 901
5a4c6f1b 902 u32 nfence;
2bd160a1
CW
903 u64 fence[I915_MAX_NUM_FENCES];
904 struct intel_overlay_error_state *overlay;
905 struct intel_display_error_state *display;
51d545d0 906 struct drm_i915_error_object *semaphore;
27b85bea 907 struct drm_i915_error_object *guc_log;
2bd160a1
CW
908
909 struct drm_i915_error_engine {
910 int engine_id;
911 /* Software tracked state */
912 bool waiting;
913 int num_waiters;
3fe3b030
MK
914 unsigned long hangcheck_timestamp;
915 bool hangcheck_stalled;
2bd160a1
CW
916 enum intel_engine_hangcheck_action hangcheck_action;
917 struct i915_address_space *vm;
918 int num_requests;
702c8f8e 919 u32 reset_count;
2bd160a1 920
cdb324bd
CW
921 /* position of active request inside the ring */
922 u32 rq_head, rq_post, rq_tail;
923
2bd160a1
CW
924 /* our own tracking of ring head and tail */
925 u32 cpu_ring_head;
926 u32 cpu_ring_tail;
927
928 u32 last_seqno;
2bd160a1
CW
929
930 /* Register state */
931 u32 start;
932 u32 tail;
933 u32 head;
934 u32 ctl;
21a2c58a 935 u32 mode;
2bd160a1
CW
936 u32 hws;
937 u32 ipeir;
938 u32 ipehr;
2bd160a1
CW
939 u32 bbstate;
940 u32 instpm;
941 u32 instps;
942 u32 seqno;
943 u64 bbaddr;
944 u64 acthd;
945 u32 fault_reg;
946 u64 faddr;
947 u32 rc_psmi; /* sleep state */
948 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 949 struct intel_instdone instdone;
2bd160a1 950
4fa6053e
CW
951 struct drm_i915_error_context {
952 char comm[TASK_COMM_LEN];
953 pid_t pid;
954 u32 handle;
955 u32 hw_id;
956 int ban_score;
957 int active;
958 int guilty;
959 } context;
960
2bd160a1 961 struct drm_i915_error_object {
2bd160a1 962 u64 gtt_offset;
03382dfb 963 u64 gtt_size;
0a97015d
CW
964 int page_count;
965 int unused;
2bd160a1
CW
966 u32 *pages[0];
967 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
968
b0fd47ad
CW
969 struct drm_i915_error_object **user_bo;
970 long user_bo_count;
971
2bd160a1
CW
972 struct drm_i915_error_object *wa_ctx;
973
974 struct drm_i915_error_request {
975 long jiffies;
c84455b4 976 pid_t pid;
35ca039e 977 u32 context;
84102171 978 int ban_score;
2bd160a1
CW
979 u32 seqno;
980 u32 head;
981 u32 tail;
35ca039e 982 } *requests, execlist[2];
2bd160a1
CW
983
984 struct drm_i915_error_waiter {
985 char comm[TASK_COMM_LEN];
986 pid_t pid;
987 u32 seqno;
988 } *waiters;
989
990 struct {
991 u32 gfx_mode;
992 union {
993 u64 pdp[4];
994 u32 pp_dir_base;
995 };
996 } vm_info;
2bd160a1
CW
997 } engine[I915_NUM_ENGINES];
998
999 struct drm_i915_error_buffer {
1000 u32 size;
1001 u32 name;
1002 u32 rseqno[I915_NUM_ENGINES], wseqno;
1003 u64 gtt_offset;
1004 u32 read_domains;
1005 u32 write_domain;
1006 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1007 u32 tiling:2;
1008 u32 dirty:1;
1009 u32 purgeable:1;
1010 u32 userptr:1;
1011 s32 engine:4;
1012 u32 cache_level:3;
1013 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1014 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1015 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1016};
1017
7faf1ab2
DV
1018enum i915_cache_level {
1019 I915_CACHE_NONE = 0,
350ec881
CW
1020 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1021 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1022 caches, eg sampler/render caches, and the
1023 large Last-Level-Cache. LLC is coherent with
1024 the CPU, but L3 is only visible to the GPU. */
651d794f 1025 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1026};
1027
85fd4f58
CW
1028#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1029
a4001f1b
PZ
1030enum fb_op_origin {
1031 ORIGIN_GTT,
1032 ORIGIN_CPU,
1033 ORIGIN_CS,
1034 ORIGIN_FLIP,
74b4ea1e 1035 ORIGIN_DIRTYFB,
a4001f1b
PZ
1036};
1037
ab34a7e8 1038struct intel_fbc {
25ad93fd
PZ
1039 /* This is always the inner lock when overlapping with struct_mutex and
1040 * it's the outer lock when overlapping with stolen_lock. */
1041 struct mutex lock;
5e59f717 1042 unsigned threshold;
dbef0f15
PZ
1043 unsigned int possible_framebuffer_bits;
1044 unsigned int busy_bits;
010cf73d 1045 unsigned int visible_pipes_mask;
e35fef21 1046 struct intel_crtc *crtc;
5c3fe8b0 1047
c4213885 1048 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1049 struct drm_mm_node *compressed_llb;
1050
da46f936
RV
1051 bool false_color;
1052
d029bcad 1053 bool enabled;
0e631adc 1054 bool active;
9adccc60 1055
61a585d6
PZ
1056 bool underrun_detected;
1057 struct work_struct underrun_work;
1058
aaf78d27 1059 struct intel_fbc_state_cache {
be1e3415
CW
1060 struct i915_vma *vma;
1061
aaf78d27
PZ
1062 struct {
1063 unsigned int mode_flags;
1064 uint32_t hsw_bdw_pixel_rate;
1065 } crtc;
1066
1067 struct {
1068 unsigned int rotation;
1069 int src_w;
1070 int src_h;
1071 bool visible;
1072 } plane;
1073
1074 struct {
801c8fe8 1075 const struct drm_format_info *format;
aaf78d27 1076 unsigned int stride;
aaf78d27
PZ
1077 } fb;
1078 } state_cache;
1079
b183b3f1 1080 struct intel_fbc_reg_params {
be1e3415
CW
1081 struct i915_vma *vma;
1082
b183b3f1
PZ
1083 struct {
1084 enum pipe pipe;
1085 enum plane plane;
1086 unsigned int fence_y_offset;
1087 } crtc;
1088
1089 struct {
801c8fe8 1090 const struct drm_format_info *format;
b183b3f1 1091 unsigned int stride;
b183b3f1
PZ
1092 } fb;
1093
1094 int cfb_size;
1095 } params;
1096
5c3fe8b0 1097 struct intel_fbc_work {
128d7356 1098 bool scheduled;
ca18d51d 1099 u32 scheduled_vblank;
128d7356 1100 struct work_struct work;
128d7356 1101 } work;
5c3fe8b0 1102
bf6189c6 1103 const char *no_fbc_reason;
b5e50c3f
JB
1104};
1105
fe88d122 1106/*
96178eeb
VK
1107 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1108 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1109 * parsing for same resolution.
1110 */
1111enum drrs_refresh_rate_type {
1112 DRRS_HIGH_RR,
1113 DRRS_LOW_RR,
1114 DRRS_MAX_RR, /* RR count */
1115};
1116
1117enum drrs_support_type {
1118 DRRS_NOT_SUPPORTED = 0,
1119 STATIC_DRRS_SUPPORT = 1,
1120 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1121};
1122
2807cf69 1123struct intel_dp;
96178eeb
VK
1124struct i915_drrs {
1125 struct mutex mutex;
1126 struct delayed_work work;
1127 struct intel_dp *dp;
1128 unsigned busy_frontbuffer_bits;
1129 enum drrs_refresh_rate_type refresh_rate_type;
1130 enum drrs_support_type type;
1131};
1132
a031d709 1133struct i915_psr {
f0355c4a 1134 struct mutex lock;
a031d709
RV
1135 bool sink_support;
1136 bool source_ok;
2807cf69 1137 struct intel_dp *enabled;
7c8f8a70
RV
1138 bool active;
1139 struct delayed_work work;
9ca15301 1140 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1141 bool psr2_support;
1142 bool aux_frame_sync;
60e5ffe3 1143 bool link_standby;
97da2ef4
NV
1144 bool y_cord_support;
1145 bool colorimetry_support;
340c93c0 1146 bool alpm;
3f51e471 1147};
5c3fe8b0 1148
3bad0781 1149enum intel_pch {
f0350830 1150 PCH_NONE = 0, /* No PCH present */
3bad0781 1151 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1152 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1153 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1154 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1155 PCH_KBP, /* Kabypoint PCH */
7b22b8c4 1156 PCH_CNP, /* Cannonpoint PCH */
40c7ead9 1157 PCH_NOP,
3bad0781
ZW
1158};
1159
988d6ee8
PZ
1160enum intel_sbi_destination {
1161 SBI_ICLK,
1162 SBI_MPHY,
1163};
1164
435793df 1165#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1166#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1167#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1168#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1169
8be48d92 1170struct intel_fbdev;
1630fe75 1171struct intel_fbc_work;
38651674 1172
c2b9152f
DV
1173struct intel_gmbus {
1174 struct i2c_adapter adapter;
3e4d44e0 1175#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1176 u32 force_bit;
c2b9152f 1177 u32 reg0;
f0f59a00 1178 i915_reg_t gpio_reg;
c167a6fc 1179 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1180 struct drm_i915_private *dev_priv;
1181};
1182
f4c956ad 1183struct i915_suspend_saved_registers {
e948e994 1184 u32 saveDSPARB;
ba8bbcf6 1185 u32 saveFBC_CONTROL;
1f84e550 1186 u32 saveCACHE_MODE_0;
1f84e550 1187 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1188 u32 saveSWF0[16];
1189 u32 saveSWF1[16];
85fa792b 1190 u32 saveSWF3[3];
4b9de737 1191 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1192 u32 savePCH_PORT_HOTPLUG;
9f49c376 1193 u16 saveGCDGMBUS;
f4c956ad 1194};
c85aa885 1195
ddeea5b0
ID
1196struct vlv_s0ix_state {
1197 /* GAM */
1198 u32 wr_watermark;
1199 u32 gfx_prio_ctrl;
1200 u32 arb_mode;
1201 u32 gfx_pend_tlb0;
1202 u32 gfx_pend_tlb1;
1203 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1204 u32 media_max_req_count;
1205 u32 gfx_max_req_count;
1206 u32 render_hwsp;
1207 u32 ecochk;
1208 u32 bsd_hwsp;
1209 u32 blt_hwsp;
1210 u32 tlb_rd_addr;
1211
1212 /* MBC */
1213 u32 g3dctl;
1214 u32 gsckgctl;
1215 u32 mbctl;
1216
1217 /* GCP */
1218 u32 ucgctl1;
1219 u32 ucgctl3;
1220 u32 rcgctl1;
1221 u32 rcgctl2;
1222 u32 rstctl;
1223 u32 misccpctl;
1224
1225 /* GPM */
1226 u32 gfxpause;
1227 u32 rpdeuhwtc;
1228 u32 rpdeuc;
1229 u32 ecobus;
1230 u32 pwrdwnupctl;
1231 u32 rp_down_timeout;
1232 u32 rp_deucsw;
1233 u32 rcubmabdtmr;
1234 u32 rcedata;
1235 u32 spare2gh;
1236
1237 /* Display 1 CZ domain */
1238 u32 gt_imr;
1239 u32 gt_ier;
1240 u32 pm_imr;
1241 u32 pm_ier;
1242 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1243
1244 /* GT SA CZ domain */
1245 u32 tilectl;
1246 u32 gt_fifoctl;
1247 u32 gtlc_wake_ctrl;
1248 u32 gtlc_survive;
1249 u32 pmwgicz;
1250
1251 /* Display 2 CZ domain */
1252 u32 gu_ctl0;
1253 u32 gu_ctl1;
9c25210f 1254 u32 pcbr;
ddeea5b0
ID
1255 u32 clock_gate_dis2;
1256};
1257
bf225f20 1258struct intel_rps_ei {
679cb6c1 1259 ktime_t ktime;
bf225f20
CW
1260 u32 render_c0;
1261 u32 media_c0;
31685c25
D
1262};
1263
c85aa885 1264struct intel_gen6_power_mgmt {
d4d70aa5
ID
1265 /*
1266 * work, interrupts_enabled and pm_iir are protected by
1267 * dev_priv->irq_lock
1268 */
c85aa885 1269 struct work_struct work;
d4d70aa5 1270 bool interrupts_enabled;
c85aa885 1271 u32 pm_iir;
59cdb63d 1272
b20e3cfe 1273 /* PM interrupt bits that should never be masked */
5dd04556 1274 u32 pm_intrmsk_mbz;
1800ad25 1275
b39fb297
BW
1276 /* Frequencies are stored in potentially platform dependent multiples.
1277 * In other words, *_freq needs to be multiplied by X to be interesting.
1278 * Soft limits are those which are used for the dynamic reclocking done
1279 * by the driver (raise frequencies under heavy loads, and lower for
1280 * lighter loads). Hard limits are those imposed by the hardware.
1281 *
1282 * A distinction is made for overclocking, which is never enabled by
1283 * default, and is considered to be above the hard limit if it's
1284 * possible at all.
1285 */
1286 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1287 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1288 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1289 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1290 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1291 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1292 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1293 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1294 u8 rp1_freq; /* "less than" RP0 power/freqency */
1295 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1296 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1297
8fb55197
CW
1298 u8 up_threshold; /* Current %busy required to uplock */
1299 u8 down_threshold; /* Current %busy required to downclock */
1300
dd75fdc8
CW
1301 int last_adj;
1302 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1303
c0951f0c 1304 bool enabled;
54b4f68f 1305 struct delayed_work autoenable_work;
7b92c1bd
CW
1306 atomic_t num_waiters;
1307 atomic_t boosts;
4fc688ce 1308
bf225f20 1309 /* manual wa residency calculations */
e0e8c7cb 1310 struct intel_rps_ei ei;
bf225f20 1311
4fc688ce
JB
1312 /*
1313 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1314 * Must be taken after struct_mutex if nested. Note that
1315 * this lock may be held for long periods of time when
1316 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1317 */
1318 struct mutex hw_lock;
c85aa885
DV
1319};
1320
1a240d4d
DV
1321/* defined intel_pm.c */
1322extern spinlock_t mchdev_lock;
1323
c85aa885
DV
1324struct intel_ilk_power_mgmt {
1325 u8 cur_delay;
1326 u8 min_delay;
1327 u8 max_delay;
1328 u8 fmax;
1329 u8 fstart;
1330
1331 u64 last_count1;
1332 unsigned long last_time1;
1333 unsigned long chipset_power;
1334 u64 last_count2;
5ed0bdf2 1335 u64 last_time2;
c85aa885
DV
1336 unsigned long gfx_power;
1337 u8 corr;
1338
1339 int c_m;
1340 int r_t;
1341};
1342
c6cb582e
ID
1343struct drm_i915_private;
1344struct i915_power_well;
1345
1346struct i915_power_well_ops {
1347 /*
1348 * Synchronize the well's hw state to match the current sw state, for
1349 * example enable/disable it based on the current refcount. Called
1350 * during driver init and resume time, possibly after first calling
1351 * the enable/disable handlers.
1352 */
1353 void (*sync_hw)(struct drm_i915_private *dev_priv,
1354 struct i915_power_well *power_well);
1355 /*
1356 * Enable the well and resources that depend on it (for example
1357 * interrupts located on the well). Called after the 0->1 refcount
1358 * transition.
1359 */
1360 void (*enable)(struct drm_i915_private *dev_priv,
1361 struct i915_power_well *power_well);
1362 /*
1363 * Disable the well and resources that depend on it. Called after
1364 * the 1->0 refcount transition.
1365 */
1366 void (*disable)(struct drm_i915_private *dev_priv,
1367 struct i915_power_well *power_well);
1368 /* Returns the hw enabled state. */
1369 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1370 struct i915_power_well *power_well);
1371};
1372
a38911a3
WX
1373/* Power well structure for haswell */
1374struct i915_power_well {
c1ca727f 1375 const char *name;
6f3ef5dd 1376 bool always_on;
a38911a3
WX
1377 /* power well enable/disable usage count */
1378 int count;
bfafe93a
ID
1379 /* cached hw enabled state */
1380 bool hw_enabled;
d8fc70b7 1381 u64 domains;
01c3faa7
ACO
1382 /* unique identifier for this power well */
1383 unsigned long id;
362624c9
ACO
1384 /*
1385 * Arbitraty data associated with this power well. Platform and power
1386 * well specific.
1387 */
1388 unsigned long data;
c6cb582e 1389 const struct i915_power_well_ops *ops;
a38911a3
WX
1390};
1391
83c00f55 1392struct i915_power_domains {
baa70707
ID
1393 /*
1394 * Power wells needed for initialization at driver init and suspend
1395 * time are on. They are kept on until after the first modeset.
1396 */
1397 bool init_power_on;
0d116a29 1398 bool initializing;
c1ca727f 1399 int power_well_count;
baa70707 1400
83c00f55 1401 struct mutex lock;
1da51581 1402 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1403 struct i915_power_well *power_wells;
83c00f55
ID
1404};
1405
35a85ac6 1406#define MAX_L3_SLICES 2
a4da4fa4 1407struct intel_l3_parity {
35a85ac6 1408 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1409 struct work_struct error_work;
35a85ac6 1410 int which_slice;
a4da4fa4
DV
1411};
1412
4b5aed62 1413struct i915_gem_mm {
4b5aed62
DV
1414 /** Memory allocator for GTT stolen memory */
1415 struct drm_mm stolen;
92e97d2f
PZ
1416 /** Protects the usage of the GTT stolen memory allocator. This is
1417 * always the inner lock when overlapping with struct_mutex. */
1418 struct mutex stolen_lock;
1419
4b5aed62
DV
1420 /** List of all objects in gtt_space. Used to restore gtt
1421 * mappings on resume */
1422 struct list_head bound_list;
1423 /**
1424 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1425 * are idle and not used by the GPU). These objects may or may
1426 * not actually have any pages attached.
4b5aed62
DV
1427 */
1428 struct list_head unbound_list;
1429
275f039d
CW
1430 /** List of all objects in gtt_space, currently mmaped by userspace.
1431 * All objects within this list must also be on bound_list.
1432 */
1433 struct list_head userfault_list;
1434
fbbd37b3
CW
1435 /**
1436 * List of objects which are pending destruction.
1437 */
1438 struct llist_head free_list;
1439 struct work_struct free_work;
1440
4b5aed62 1441 /** Usable portion of the GTT for GEM */
c8847387 1442 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1443
4b5aed62
DV
1444 /** PPGTT used for aliasing the PPGTT with the GTT */
1445 struct i915_hw_ppgtt *aliasing_ppgtt;
1446
2cfcd32a 1447 struct notifier_block oom_notifier;
e87666b5 1448 struct notifier_block vmap_notifier;
ceabbba5 1449 struct shrinker shrinker;
4b5aed62 1450
4b5aed62
DV
1451 /** LRU list of objects with fence regs on them. */
1452 struct list_head fence_list;
1453
8a2421bd
CW
1454 /**
1455 * Workqueue to fault in userptr pages, flushed by the execbuf
1456 * when required but otherwise left to userspace to try again
1457 * on EAGAIN.
1458 */
1459 struct workqueue_struct *userptr_wq;
1460
94312828
CW
1461 u64 unordered_timeline;
1462
bdf1e7e3 1463 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1464 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1465
4b5aed62
DV
1466 /** Bit 6 swizzling required for X tiling */
1467 uint32_t bit_6_swizzle_x;
1468 /** Bit 6 swizzling required for Y tiling */
1469 uint32_t bit_6_swizzle_y;
1470
4b5aed62 1471 /* accounting, useful for userland debugging */
c20e8355 1472 spinlock_t object_stat_lock;
3ef7f228 1473 u64 object_memory;
4b5aed62
DV
1474 u32 object_count;
1475};
1476
edc3d884 1477struct drm_i915_error_state_buf {
0a4cd7c8 1478 struct drm_i915_private *i915;
edc3d884
MK
1479 unsigned bytes;
1480 unsigned size;
1481 int err;
1482 u8 *buf;
1483 loff_t start;
1484 loff_t pos;
1485};
1486
b52992c0
CW
1487#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1488#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1489
3fe3b030
MK
1490#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1491#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1492
99584db3
DV
1493struct i915_gpu_error {
1494 /* For hangcheck timer */
1495#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1496#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1497
737b1506 1498 struct delayed_work hangcheck_work;
99584db3
DV
1499
1500 /* For reset and error_state handling. */
1501 spinlock_t lock;
1502 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1503 struct i915_gpu_state *first_error;
094f9a54
CW
1504
1505 unsigned long missed_irq_rings;
1506
1f83fee0 1507 /**
2ac0f450 1508 * State variable controlling the reset flow and count
1f83fee0 1509 *
2ac0f450 1510 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1511 *
56306c6e 1512 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1513 * meaning that any waiters holding onto the struct_mutex should
1514 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1515 *
1516 * If reset is not completed succesfully, the I915_WEDGE bit is
1517 * set meaning that hardware is terminally sour and there is no
1518 * recovery. All waiters on the reset_queue will be woken when
1519 * that happens.
1520 *
1521 * This counter is used by the wait_seqno code to notice that reset
1522 * event happened and it needs to restart the entire ioctl (since most
1523 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1524 *
1525 * This is important for lock-free wait paths, where no contended lock
1526 * naturally enforces the correct ordering between the bail-out of the
1527 * waiter and the gpu reset work code.
1f83fee0 1528 */
8af29b0c 1529 unsigned long reset_count;
1f83fee0 1530
8c185eca
CW
1531 /**
1532 * flags: Control various stages of the GPU reset
1533 *
1534 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1535 * other users acquiring the struct_mutex. To do this we set the
1536 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1537 * and then check for that bit before acquiring the struct_mutex (in
1538 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1539 * secondary role in preventing two concurrent global reset attempts.
1540 *
1541 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1542 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1543 * but it may be held by some long running waiter (that we cannot
1544 * interrupt without causing trouble). Once we are ready to do the GPU
1545 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1546 * they already hold the struct_mutex and want to participate they can
1547 * inspect the bit and do the reset directly, otherwise the worker
1548 * waits for the struct_mutex.
1549 *
142bc7d9
MT
1550 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1551 * acquire the struct_mutex to reset an engine, we need an explicit
1552 * flag to prevent two concurrent reset attempts in the same engine.
1553 * As the number of engines continues to grow, allocate the flags from
1554 * the most significant bits.
1555 *
8c185eca
CW
1556 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1557 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1558 * i915_gem_request_alloc(), this bit is checked and the sequence
1559 * aborted (with -EIO reported to userspace) if set.
1560 */
8af29b0c 1561 unsigned long flags;
8c185eca
CW
1562#define I915_RESET_BACKOFF 0
1563#define I915_RESET_HANDOFF 1
8af29b0c 1564#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1565#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1566
702c8f8e
MT
1567 /** Number of times an engine has been reset */
1568 u32 reset_engine_count[I915_NUM_ENGINES];
1569
1f15b76f
CW
1570 /**
1571 * Waitqueue to signal when a hang is detected. Used to for waiters
1572 * to release the struct_mutex for the reset to procede.
1573 */
1574 wait_queue_head_t wait_queue;
1575
1f83fee0
DV
1576 /**
1577 * Waitqueue to signal when the reset has completed. Used by clients
1578 * that wait for dev_priv->mm.wedged to settle.
1579 */
1580 wait_queue_head_t reset_queue;
33196ded 1581
094f9a54 1582 /* For missed irq/seqno simulation. */
688e6c72 1583 unsigned long test_irq_rings;
99584db3
DV
1584};
1585
b8efb17b
ZR
1586enum modeset_restore {
1587 MODESET_ON_LID_OPEN,
1588 MODESET_DONE,
1589 MODESET_SUSPENDED,
1590};
1591
500ea70d
RV
1592#define DP_AUX_A 0x40
1593#define DP_AUX_B 0x10
1594#define DP_AUX_C 0x20
1595#define DP_AUX_D 0x30
1596
11c1b657
XZ
1597#define DDC_PIN_B 0x05
1598#define DDC_PIN_C 0x04
1599#define DDC_PIN_D 0x06
1600
6acab15a 1601struct ddi_vbt_port_info {
ce4dd49e
DL
1602 /*
1603 * This is an index in the HDMI/DVI DDI buffer translation table.
1604 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1605 * populate this field.
1606 */
1607#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1608 uint8_t hdmi_level_shift;
311a2094
PZ
1609
1610 uint8_t supports_dvi:1;
1611 uint8_t supports_hdmi:1;
1612 uint8_t supports_dp:1;
a98d9c1d 1613 uint8_t supports_edp:1;
500ea70d
RV
1614
1615 uint8_t alternate_aux_channel;
11c1b657 1616 uint8_t alternate_ddc_pin;
75067dde
AK
1617
1618 uint8_t dp_boost_level;
1619 uint8_t hdmi_boost_level;
6acab15a
PZ
1620};
1621
bfd7ebda
RV
1622enum psr_lines_to_wait {
1623 PSR_0_LINES_TO_WAIT = 0,
1624 PSR_1_LINE_TO_WAIT,
1625 PSR_4_LINES_TO_WAIT,
1626 PSR_8_LINES_TO_WAIT
83a7280e
PB
1627};
1628
41aa3448
RV
1629struct intel_vbt_data {
1630 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1631 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1632
1633 /* Feature bits */
1634 unsigned int int_tv_support:1;
1635 unsigned int lvds_dither:1;
1636 unsigned int lvds_vbt:1;
1637 unsigned int int_crt_support:1;
1638 unsigned int lvds_use_ssc:1;
1639 unsigned int display_clock_mode:1;
1640 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1641 unsigned int panel_type:4;
41aa3448
RV
1642 int lvds_ssc_freq;
1643 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1644
83a7280e
PB
1645 enum drrs_support_type drrs_type;
1646
6aa23e65
JN
1647 struct {
1648 int rate;
1649 int lanes;
1650 int preemphasis;
1651 int vswing;
06411f08 1652 bool low_vswing;
6aa23e65
JN
1653 bool initialized;
1654 bool support;
1655 int bpp;
1656 struct edp_power_seq pps;
1657 } edp;
41aa3448 1658
bfd7ebda
RV
1659 struct {
1660 bool full_link;
1661 bool require_aux_wakeup;
1662 int idle_frames;
1663 enum psr_lines_to_wait lines_to_wait;
1664 int tp1_wakeup_time;
1665 int tp2_tp3_wakeup_time;
1666 } psr;
1667
f00076d2
JN
1668 struct {
1669 u16 pwm_freq_hz;
39fbc9c8 1670 bool present;
f00076d2 1671 bool active_low_pwm;
1de6068e 1672 u8 min_brightness; /* min_brightness/255 of max */
add03379 1673 u8 controller; /* brightness controller number */
9a41e17d 1674 enum intel_backlight_type type;
f00076d2
JN
1675 } backlight;
1676
d17c5443
SK
1677 /* MIPI DSI */
1678 struct {
1679 u16 panel_id;
d3b542fc
SK
1680 struct mipi_config *config;
1681 struct mipi_pps_data *pps;
1682 u8 seq_version;
1683 u32 size;
1684 u8 *data;
8d3ed2f3 1685 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1686 } dsi;
1687
41aa3448
RV
1688 int crt_ddc_pin;
1689
1690 int child_dev_num;
768f69c9 1691 union child_device_config *child_dev;
6acab15a
PZ
1692
1693 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1694 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1695};
1696
77c122bc
VS
1697enum intel_ddb_partitioning {
1698 INTEL_DDB_PART_1_2,
1699 INTEL_DDB_PART_5_6, /* IVB+ */
1700};
1701
1fd527cc
VS
1702struct intel_wm_level {
1703 bool enable;
1704 uint32_t pri_val;
1705 uint32_t spr_val;
1706 uint32_t cur_val;
1707 uint32_t fbc_val;
1708};
1709
820c1980 1710struct ilk_wm_values {
609cedef
VS
1711 uint32_t wm_pipe[3];
1712 uint32_t wm_lp[3];
1713 uint32_t wm_lp_spr[3];
1714 uint32_t wm_linetime[3];
1715 bool enable_fbc_wm;
1716 enum intel_ddb_partitioning partitioning;
1717};
1718
114d7dc0 1719struct g4x_pipe_wm {
1b31389c 1720 uint16_t plane[I915_MAX_PLANES];
04548cba 1721 uint16_t fbc;
262cd2e1 1722};
ae80152d 1723
114d7dc0 1724struct g4x_sr_wm {
262cd2e1 1725 uint16_t plane;
1b31389c 1726 uint16_t cursor;
04548cba 1727 uint16_t fbc;
1b31389c
VS
1728};
1729
1730struct vlv_wm_ddl_values {
1731 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1732};
ae80152d 1733
262cd2e1 1734struct vlv_wm_values {
114d7dc0
VS
1735 struct g4x_pipe_wm pipe[3];
1736 struct g4x_sr_wm sr;
1b31389c 1737 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1738 uint8_t level;
1739 bool cxsr;
0018fda1
VS
1740};
1741
04548cba
VS
1742struct g4x_wm_values {
1743 struct g4x_pipe_wm pipe[2];
1744 struct g4x_sr_wm sr;
1745 struct g4x_sr_wm hpll;
1746 bool cxsr;
1747 bool hpll_en;
1748 bool fbc_en;
1749};
1750
c193924e 1751struct skl_ddb_entry {
16160e3d 1752 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1753};
1754
1755static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1756{
16160e3d 1757 return entry->end - entry->start;
c193924e
DL
1758}
1759
08db6652
DL
1760static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1761 const struct skl_ddb_entry *e2)
1762{
1763 if (e1->start == e2->start && e1->end == e2->end)
1764 return true;
1765
1766 return false;
1767}
1768
c193924e 1769struct skl_ddb_allocation {
2cd601c6 1770 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1771 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1772};
1773
2ac96d2a 1774struct skl_wm_values {
2b4b9f35 1775 unsigned dirty_pipes;
c193924e 1776 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1777};
1778
1779struct skl_wm_level {
a62163e9
L
1780 bool plane_en;
1781 uint16_t plane_res_b;
1782 uint8_t plane_res_l;
2ac96d2a
PB
1783};
1784
c67a470b 1785/*
765dab67
PZ
1786 * This struct helps tracking the state needed for runtime PM, which puts the
1787 * device in PCI D3 state. Notice that when this happens, nothing on the
1788 * graphics device works, even register access, so we don't get interrupts nor
1789 * anything else.
c67a470b 1790 *
765dab67
PZ
1791 * Every piece of our code that needs to actually touch the hardware needs to
1792 * either call intel_runtime_pm_get or call intel_display_power_get with the
1793 * appropriate power domain.
a8a8bd54 1794 *
765dab67
PZ
1795 * Our driver uses the autosuspend delay feature, which means we'll only really
1796 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1797 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1798 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1799 *
1800 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1801 * goes back to false exactly before we reenable the IRQs. We use this variable
1802 * to check if someone is trying to enable/disable IRQs while they're supposed
1803 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1804 * case it happens.
c67a470b 1805 *
765dab67 1806 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1807 */
5d584b2e 1808struct i915_runtime_pm {
1f814dac 1809 atomic_t wakeref_count;
5d584b2e 1810 bool suspended;
2aeb7d3a 1811 bool irqs_enabled;
c67a470b
PZ
1812};
1813
926321d5
DV
1814enum intel_pipe_crc_source {
1815 INTEL_PIPE_CRC_SOURCE_NONE,
1816 INTEL_PIPE_CRC_SOURCE_PLANE1,
1817 INTEL_PIPE_CRC_SOURCE_PLANE2,
1818 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1819 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1820 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1821 INTEL_PIPE_CRC_SOURCE_TV,
1822 INTEL_PIPE_CRC_SOURCE_DP_B,
1823 INTEL_PIPE_CRC_SOURCE_DP_C,
1824 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1825 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1826 INTEL_PIPE_CRC_SOURCE_MAX,
1827};
1828
8bf1e9f1 1829struct intel_pipe_crc_entry {
ac2300d4 1830 uint32_t frame;
8bf1e9f1
SH
1831 uint32_t crc[5];
1832};
1833
b2c88f5b 1834#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1835struct intel_pipe_crc {
d538bbdf
DL
1836 spinlock_t lock;
1837 bool opened; /* exclusive access to the result file */
e5f75aca 1838 struct intel_pipe_crc_entry *entries;
926321d5 1839 enum intel_pipe_crc_source source;
d538bbdf 1840 int head, tail;
07144428 1841 wait_queue_head_t wq;
8c6b709d 1842 int skipped;
8bf1e9f1
SH
1843};
1844
f99d7069 1845struct i915_frontbuffer_tracking {
b5add959 1846 spinlock_t lock;
f99d7069
DV
1847
1848 /*
1849 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1850 * scheduled flips.
1851 */
1852 unsigned busy_bits;
1853 unsigned flip_bits;
1854};
1855
7225342a 1856struct i915_wa_reg {
f0f59a00 1857 i915_reg_t addr;
7225342a
MK
1858 u32 value;
1859 /* bitmask representing WA bits */
1860 u32 mask;
1861};
1862
33136b06
AS
1863/*
1864 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1865 * allowing it for RCS as we don't foresee any requirement of having
1866 * a whitelist for other engines. When it is really required for
1867 * other engines then the limit need to be increased.
1868 */
1869#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1870
1871struct i915_workarounds {
1872 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1873 u32 count;
666796da 1874 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1875};
1876
cf9d2890
YZ
1877struct i915_virtual_gpu {
1878 bool active;
1879};
1880
aa363136
MR
1881/* used in computing the new watermarks state */
1882struct intel_wm_config {
1883 unsigned int num_pipes_active;
1884 bool sprites_enabled;
1885 bool sprites_scaled;
1886};
1887
d7965152
RB
1888struct i915_oa_format {
1889 u32 format;
1890 int size;
1891};
1892
8a3003dd
RB
1893struct i915_oa_reg {
1894 i915_reg_t addr;
1895 u32 value;
1896};
1897
eec688e1
RB
1898struct i915_perf_stream;
1899
16d98b31
RB
1900/**
1901 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1902 */
eec688e1 1903struct i915_perf_stream_ops {
16d98b31
RB
1904 /**
1905 * @enable: Enables the collection of HW samples, either in response to
1906 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1907 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1908 */
1909 void (*enable)(struct i915_perf_stream *stream);
1910
16d98b31
RB
1911 /**
1912 * @disable: Disables the collection of HW samples, either in response
1913 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1914 * the stream.
eec688e1
RB
1915 */
1916 void (*disable)(struct i915_perf_stream *stream);
1917
16d98b31
RB
1918 /**
1919 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1920 * once there is something ready to read() for the stream
1921 */
1922 void (*poll_wait)(struct i915_perf_stream *stream,
1923 struct file *file,
1924 poll_table *wait);
1925
16d98b31
RB
1926 /**
1927 * @wait_unlocked: For handling a blocking read, wait until there is
1928 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1929 * wait queue that would be passed to poll_wait().
eec688e1
RB
1930 */
1931 int (*wait_unlocked)(struct i915_perf_stream *stream);
1932
16d98b31
RB
1933 /**
1934 * @read: Copy buffered metrics as records to userspace
1935 * **buf**: the userspace, destination buffer
1936 * **count**: the number of bytes to copy, requested by userspace
1937 * **offset**: zero at the start of the read, updated as the read
1938 * proceeds, it represents how many bytes have been copied so far and
1939 * the buffer offset for copying the next record.
eec688e1 1940 *
16d98b31
RB
1941 * Copy as many buffered i915 perf samples and records for this stream
1942 * to userspace as will fit in the given buffer.
eec688e1 1943 *
16d98b31
RB
1944 * Only write complete records; returning -%ENOSPC if there isn't room
1945 * for a complete record.
eec688e1 1946 *
16d98b31
RB
1947 * Return any error condition that results in a short read such as
1948 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1949 * returning to userspace.
eec688e1
RB
1950 */
1951 int (*read)(struct i915_perf_stream *stream,
1952 char __user *buf,
1953 size_t count,
1954 size_t *offset);
1955
16d98b31
RB
1956 /**
1957 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1958 *
1959 * The stream will always be disabled before this is called.
1960 */
1961 void (*destroy)(struct i915_perf_stream *stream);
1962};
1963
16d98b31
RB
1964/**
1965 * struct i915_perf_stream - state for a single open stream FD
1966 */
eec688e1 1967struct i915_perf_stream {
16d98b31
RB
1968 /**
1969 * @dev_priv: i915 drm device
1970 */
eec688e1
RB
1971 struct drm_i915_private *dev_priv;
1972
16d98b31
RB
1973 /**
1974 * @link: Links the stream into ``&drm_i915_private->streams``
1975 */
eec688e1
RB
1976 struct list_head link;
1977
16d98b31
RB
1978 /**
1979 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1980 * properties given when opening a stream, representing the contents
1981 * of a single sample as read() by userspace.
1982 */
eec688e1 1983 u32 sample_flags;
16d98b31
RB
1984
1985 /**
1986 * @sample_size: Considering the configured contents of a sample
1987 * combined with the required header size, this is the total size
1988 * of a single sample record.
1989 */
d7965152 1990 int sample_size;
eec688e1 1991
16d98b31
RB
1992 /**
1993 * @ctx: %NULL if measuring system-wide across all contexts or a
1994 * specific context that is being monitored.
1995 */
eec688e1 1996 struct i915_gem_context *ctx;
16d98b31
RB
1997
1998 /**
1999 * @enabled: Whether the stream is currently enabled, considering
2000 * whether the stream was opened in a disabled state and based
2001 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2002 */
eec688e1
RB
2003 bool enabled;
2004
16d98b31
RB
2005 /**
2006 * @ops: The callbacks providing the implementation of this specific
2007 * type of configured stream.
2008 */
d7965152
RB
2009 const struct i915_perf_stream_ops *ops;
2010};
2011
16d98b31
RB
2012/**
2013 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2014 */
d7965152 2015struct i915_oa_ops {
16d98b31
RB
2016 /**
2017 * @init_oa_buffer: Resets the head and tail pointers of the
2018 * circular buffer for periodic OA reports.
2019 *
2020 * Called when first opening a stream for OA metrics, but also may be
2021 * called in response to an OA buffer overflow or other error
2022 * condition.
2023 *
2024 * Note it may be necessary to clear the full OA buffer here as part of
2025 * maintaining the invariable that new reports must be written to
2026 * zeroed memory for us to be able to reliable detect if an expected
2027 * report has not yet landed in memory. (At least on Haswell the OA
2028 * buffer tail pointer is not synchronized with reports being visible
2029 * to the CPU)
2030 */
d7965152 2031 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2032
2033 /**
19f81df2
RB
2034 * @select_metric_set: The auto generated code that checks whether a
2035 * requested OA config is applicable to the system and if so sets up
2036 * the mux, oa and flex eu register config pointers according to the
2037 * current dev_priv->perf.oa.metrics_set.
2038 */
2039 int (*select_metric_set)(struct drm_i915_private *dev_priv);
2040
2041 /**
2042 * @enable_metric_set: Selects and applies any MUX configuration to set
2043 * up the Boolean and Custom (B/C) counters that are part of the
2044 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2045 * disabling EU clock gating as required.
2046 */
d7965152 2047 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2048
2049 /**
2050 * @disable_metric_set: Remove system constraints associated with using
2051 * the OA unit.
2052 */
d7965152 2053 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2054
2055 /**
2056 * @oa_enable: Enable periodic sampling
2057 */
d7965152 2058 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2059
2060 /**
2061 * @oa_disable: Disable periodic sampling
2062 */
d7965152 2063 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2064
2065 /**
2066 * @read: Copy data from the circular OA buffer into a given userspace
2067 * buffer.
2068 */
d7965152
RB
2069 int (*read)(struct i915_perf_stream *stream,
2070 char __user *buf,
2071 size_t count,
2072 size_t *offset);
16d98b31
RB
2073
2074 /**
19f81df2 2075 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2076 *
19f81df2
RB
2077 * In particular this enables us to share all the fiddly code for
2078 * handling the OA unit tail pointer race that affects multiple
2079 * generations.
16d98b31 2080 */
19f81df2 2081 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2082};
2083
49cd97a3
VS
2084struct intel_cdclk_state {
2085 unsigned int cdclk, vco, ref;
2086};
2087
77fec556 2088struct drm_i915_private {
8f460e2c
CW
2089 struct drm_device drm;
2090
efab6d8d 2091 struct kmem_cache *objects;
e20d2ab7 2092 struct kmem_cache *vmas;
efab6d8d 2093 struct kmem_cache *requests;
52e54209 2094 struct kmem_cache *dependencies;
c5cf9a91 2095 struct kmem_cache *priorities;
f4c956ad 2096
5c969aa7 2097 const struct intel_device_info info;
f4c956ad 2098
f4c956ad
DV
2099 void __iomem *regs;
2100
907b28c5 2101 struct intel_uncore uncore;
f4c956ad 2102
cf9d2890
YZ
2103 struct i915_virtual_gpu vgpu;
2104
feddf6e8 2105 struct intel_gvt *gvt;
0ad35fed 2106
bd132858 2107 struct intel_huc huc;
33a732f4
AD
2108 struct intel_guc guc;
2109
eb805623
DV
2110 struct intel_csr csr;
2111
5ea6e5e3 2112 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2113
f4c956ad
DV
2114 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2115 * controller on different i2c buses. */
2116 struct mutex gmbus_mutex;
2117
2118 /**
2119 * Base address of the gmbus and gpio block.
2120 */
2121 uint32_t gpio_mmio_base;
2122
b6fdd0f2
SS
2123 /* MMIO base address for MIPI regs */
2124 uint32_t mipi_mmio_base;
2125
443a389f
VS
2126 uint32_t psr_mmio_base;
2127
44cb734c
ID
2128 uint32_t pps_mmio_base;
2129
28c70f16
DV
2130 wait_queue_head_t gmbus_wait_queue;
2131
f4c956ad 2132 struct pci_dev *bridge_dev;
0ca5fa3a 2133 struct i915_gem_context *kernel_context;
3b3f1650 2134 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2135 struct i915_vma *semaphore;
f4c956ad 2136
ba8286fa 2137 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2138 struct resource mch_res;
2139
f4c956ad
DV
2140 /* protects the irq masks */
2141 spinlock_t irq_lock;
2142
84c33a64
SG
2143 /* protects the mmio flip data */
2144 spinlock_t mmio_flip_lock;
2145
f8b79e58
ID
2146 bool display_irqs_enabled;
2147
9ee32fea
DV
2148 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2149 struct pm_qos_request pm_qos;
2150
a580516d
VS
2151 /* Sideband mailbox protection */
2152 struct mutex sb_lock;
f4c956ad
DV
2153
2154 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2155 union {
2156 u32 irq_mask;
2157 u32 de_irq_mask[I915_MAX_PIPES];
2158 };
f4c956ad 2159 u32 gt_irq_mask;
f4e9af4f
AG
2160 u32 pm_imr;
2161 u32 pm_ier;
a6706b45 2162 u32 pm_rps_events;
26705e20 2163 u32 pm_guc_events;
91d181dd 2164 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2165
5fcece80 2166 struct i915_hotplug hotplug;
ab34a7e8 2167 struct intel_fbc fbc;
439d7ac0 2168 struct i915_drrs drrs;
f4c956ad 2169 struct intel_opregion opregion;
41aa3448 2170 struct intel_vbt_data vbt;
f4c956ad 2171
d9ceb816
JB
2172 bool preserve_bios_swizzle;
2173
f4c956ad
DV
2174 /* overlay */
2175 struct intel_overlay *overlay;
f4c956ad 2176
58c68779 2177 /* backlight registers and fields in struct intel_panel */
07f11d49 2178 struct mutex backlight_lock;
31ad8ec6 2179
f4c956ad 2180 /* LVDS info */
f4c956ad
DV
2181 bool no_aux_handshake;
2182
e39b999a
VS
2183 /* protects panel power sequencer state */
2184 struct mutex pps_mutex;
2185
f4c956ad 2186 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2187 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2188
2189 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2190 unsigned int skl_preferred_vco_freq;
49cd97a3 2191 unsigned int max_cdclk_freq;
8d96561a 2192
adafdc6f 2193 unsigned int max_dotclk_freq;
e7dc33f3 2194 unsigned int rawclk_freq;
6bcda4f0 2195 unsigned int hpll_freq;
bfa7df01 2196 unsigned int czclk_freq;
f4c956ad 2197
63911d72 2198 struct {
bb0f4aab
VS
2199 /*
2200 * The current logical cdclk state.
2201 * See intel_atomic_state.cdclk.logical
2202 *
2203 * For reading holding any crtc lock is sufficient,
2204 * for writing must hold all of them.
2205 */
2206 struct intel_cdclk_state logical;
2207 /*
2208 * The current actual cdclk state.
2209 * See intel_atomic_state.cdclk.actual
2210 */
2211 struct intel_cdclk_state actual;
2212 /* The current hardware cdclk state */
49cd97a3
VS
2213 struct intel_cdclk_state hw;
2214 } cdclk;
63911d72 2215
645416f5
DV
2216 /**
2217 * wq - Driver workqueue for GEM.
2218 *
2219 * NOTE: Work items scheduled here are not allowed to grab any modeset
2220 * locks, for otherwise the flushing done in the pageflip code will
2221 * result in deadlocks.
2222 */
f4c956ad
DV
2223 struct workqueue_struct *wq;
2224
2225 /* Display functions */
2226 struct drm_i915_display_funcs display;
2227
2228 /* PCH chipset type */
2229 enum intel_pch pch_type;
17a303ec 2230 unsigned short pch_id;
f4c956ad
DV
2231
2232 unsigned long quirks;
2233
b8efb17b
ZR
2234 enum modeset_restore modeset_restore;
2235 struct mutex modeset_restore_lock;
e2c8b870 2236 struct drm_atomic_state *modeset_restore_state;
73974893 2237 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2238
a7bbbd63 2239 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2240 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2241
4b5aed62 2242 struct i915_gem_mm mm;
ad46cb53
CW
2243 DECLARE_HASHTABLE(mm_structs, 7);
2244 struct mutex mm_lock;
8781342d 2245
8781342d
DV
2246 /* Kernel Modesetting */
2247
e2af48c6
VS
2248 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2249 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2250 wait_queue_head_t pending_flip_queue;
2251
c4597872
DV
2252#ifdef CONFIG_DEBUG_FS
2253 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2254#endif
2255
565602d7 2256 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2257 int num_shared_dpll;
2258 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2259 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2260
fbf6d879
ML
2261 /*
2262 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2263 * Must be global rather than per dpll, because on some platforms
2264 * plls share registers.
2265 */
2266 struct mutex dpll_lock;
2267
565602d7
ML
2268 unsigned int active_crtcs;
2269 unsigned int min_pixclk[I915_MAX_PIPES];
2270
e4607fcf 2271 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2272
7225342a 2273 struct i915_workarounds workarounds;
888b5995 2274
f99d7069
DV
2275 struct i915_frontbuffer_tracking fb_tracking;
2276
eb955eee
CW
2277 struct intel_atomic_helper {
2278 struct llist_head free_list;
2279 struct work_struct free_work;
2280 } atomic_helper;
2281
652c393a 2282 u16 orig_clock;
f97108d1 2283
c4804411 2284 bool mchbar_need_disable;
f97108d1 2285
a4da4fa4
DV
2286 struct intel_l3_parity l3_parity;
2287
59124506 2288 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2289 u32 edram_cap;
59124506 2290
c6a828d3 2291 /* gen6+ rps state */
c85aa885 2292 struct intel_gen6_power_mgmt rps;
c6a828d3 2293
20e4d407
DV
2294 /* ilk-only ips/rps state. Everything in here is protected by the global
2295 * mchdev_lock in intel_pm.c */
c85aa885 2296 struct intel_ilk_power_mgmt ips;
b5e50c3f 2297
83c00f55 2298 struct i915_power_domains power_domains;
a38911a3 2299
a031d709 2300 struct i915_psr psr;
3f51e471 2301
99584db3 2302 struct i915_gpu_error gpu_error;
ae681d96 2303
c9cddffc
JB
2304 struct drm_i915_gem_object *vlv_pctx;
2305
0695726e 2306#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2307 /* list of fbdev register on this device */
2308 struct intel_fbdev *fbdev;
82e3b8c1 2309 struct work_struct fbdev_suspend_work;
4520f53a 2310#endif
e953fd7b
CW
2311
2312 struct drm_property *broadcast_rgb_property;
3f43c48d 2313 struct drm_property *force_audio_property;
e3689190 2314
58fddc28 2315 /* hda/i915 audio component */
51e1d83c 2316 struct i915_audio_component *audio_component;
58fddc28 2317 bool audio_component_registered;
4a21ef7d
LY
2318 /**
2319 * av_mutex - mutex for audio/video sync
2320 *
2321 */
2322 struct mutex av_mutex;
58fddc28 2323
829a0af2
CW
2324 struct {
2325 struct list_head list;
5f09a9c8
CW
2326 struct llist_head free_list;
2327 struct work_struct free_work;
829a0af2
CW
2328
2329 /* The hw wants to have a stable context identifier for the
2330 * lifetime of the context (for OA, PASID, faults, etc).
2331 * This is limited in execlists to 21 bits.
2332 */
2333 struct ida hw_ida;
2334#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2335 } contexts;
f4c956ad 2336
3e68320e 2337 u32 fdi_rx_config;
68d18ad7 2338
c231775c 2339 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2340 u32 chv_phy_control;
c231775c
VS
2341 /*
2342 * Shadows for CHV DPLL_MD regs to keep the state
2343 * checker somewhat working in the presence hardware
2344 * crappiness (can't read out DPLL_MD for pipes B & C).
2345 */
2346 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2347 u32 bxt_phy_grc;
70722468 2348
842f1c8b 2349 u32 suspend_count;
bc87229f 2350 bool suspended_to_idle;
f4c956ad 2351 struct i915_suspend_saved_registers regfile;
ddeea5b0 2352 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2353
656d1b89 2354 enum {
16dcdc4e
PZ
2355 I915_SAGV_UNKNOWN = 0,
2356 I915_SAGV_DISABLED,
2357 I915_SAGV_ENABLED,
2358 I915_SAGV_NOT_CONTROLLED
2359 } sagv_status;
656d1b89 2360
53615a5e
VS
2361 struct {
2362 /*
2363 * Raw watermark latency values:
2364 * in 0.1us units for WM0,
2365 * in 0.5us units for WM1+.
2366 */
2367 /* primary */
2368 uint16_t pri_latency[5];
2369 /* sprite */
2370 uint16_t spr_latency[5];
2371 /* cursor */
2372 uint16_t cur_latency[5];
2af30a5c
PB
2373 /*
2374 * Raw watermark memory latency values
2375 * for SKL for all 8 levels
2376 * in 1us units.
2377 */
2378 uint16_t skl_latency[8];
609cedef
VS
2379
2380 /* current hardware state */
2d41c0b5
PB
2381 union {
2382 struct ilk_wm_values hw;
2383 struct skl_wm_values skl_hw;
0018fda1 2384 struct vlv_wm_values vlv;
04548cba 2385 struct g4x_wm_values g4x;
2d41c0b5 2386 };
58590c14
VS
2387
2388 uint8_t max_level;
ed4a6a7c
MR
2389
2390 /*
2391 * Should be held around atomic WM register writing; also
2392 * protects * intel_crtc->wm.active and
2393 * cstate->wm.need_postvbl_update.
2394 */
2395 struct mutex wm_mutex;
279e99d7
MR
2396
2397 /*
2398 * Set during HW readout of watermarks/DDB. Some platforms
2399 * need to know when we're still using BIOS-provided values
2400 * (which we don't fully trust).
2401 */
2402 bool distrust_bios_wm;
53615a5e
VS
2403 } wm;
2404
8a187455
PZ
2405 struct i915_runtime_pm pm;
2406
eec688e1
RB
2407 struct {
2408 bool initialized;
d7965152 2409
442b8c06 2410 struct kobject *metrics_kobj;
ccdf6341 2411 struct ctl_table_header *sysctl_header;
442b8c06 2412
eec688e1
RB
2413 struct mutex lock;
2414 struct list_head streams;
8a3003dd
RB
2415
2416 struct {
d7965152
RB
2417 struct i915_perf_stream *exclusive_stream;
2418
2419 u32 specific_ctx_id;
d7965152
RB
2420
2421 struct hrtimer poll_check_timer;
2422 wait_queue_head_t poll_wq;
2423 bool pollin;
2424
712122ea
RB
2425 /**
2426 * For rate limiting any notifications of spurious
2427 * invalid OA reports
2428 */
2429 struct ratelimit_state spurious_report_rs;
2430
d7965152
RB
2431 bool periodic;
2432 int period_exponent;
155e941f 2433 int timestamp_frequency;
d7965152
RB
2434
2435 int metrics_set;
8a3003dd 2436
fc599211
RB
2437 const struct i915_oa_reg *mux_regs[6];
2438 int mux_regs_lens[6];
3f488d99
LL
2439 int n_mux_configs;
2440
8a3003dd
RB
2441 const struct i915_oa_reg *b_counter_regs;
2442 int b_counter_regs_len;
5182f646
RB
2443 const struct i915_oa_reg *flex_regs;
2444 int flex_regs_len;
d7965152
RB
2445
2446 struct {
2447 struct i915_vma *vma;
2448 u8 *vaddr;
19f81df2 2449 u32 last_ctx_id;
d7965152
RB
2450 int format;
2451 int format_size;
f279020a 2452
0dd860cf
RB
2453 /**
2454 * Locks reads and writes to all head/tail state
2455 *
2456 * Consider: the head and tail pointer state
2457 * needs to be read consistently from a hrtimer
2458 * callback (atomic context) and read() fop
2459 * (user context) with tail pointer updates
2460 * happening in atomic context and head updates
2461 * in user context and the (unlikely)
2462 * possibility of read() errors needing to
2463 * reset all head/tail state.
2464 *
2465 * Note: Contention or performance aren't
2466 * currently a significant concern here
2467 * considering the relatively low frequency of
2468 * hrtimer callbacks (5ms period) and that
2469 * reads typically only happen in response to a
2470 * hrtimer event and likely complete before the
2471 * next callback.
2472 *
2473 * Note: This lock is not held *while* reading
2474 * and copying data to userspace so the value
2475 * of head observed in htrimer callbacks won't
2476 * represent any partial consumption of data.
2477 */
2478 spinlock_t ptr_lock;
2479
2480 /**
2481 * One 'aging' tail pointer and one 'aged'
2482 * tail pointer ready to used for reading.
2483 *
2484 * Initial values of 0xffffffff are invalid
2485 * and imply that an update is required
2486 * (and should be ignored by an attempted
2487 * read)
2488 */
2489 struct {
2490 u32 offset;
2491 } tails[2];
2492
2493 /**
2494 * Index for the aged tail ready to read()
2495 * data up to.
2496 */
2497 unsigned int aged_tail_idx;
2498
2499 /**
2500 * A monotonic timestamp for when the current
2501 * aging tail pointer was read; used to
2502 * determine when it is old enough to trust.
2503 */
2504 u64 aging_timestamp;
2505
f279020a
RB
2506 /**
2507 * Although we can always read back the head
2508 * pointer register, we prefer to avoid
2509 * trusting the HW state, just to avoid any
2510 * risk that some hardware condition could
2511 * somehow bump the head pointer unpredictably
2512 * and cause us to forward the wrong OA buffer
2513 * data to userspace.
2514 */
2515 u32 head;
d7965152
RB
2516 } oa_buffer;
2517
2518 u32 gen7_latched_oastatus1;
19f81df2
RB
2519 u32 ctx_oactxctrl_offset;
2520 u32 ctx_flexeu0_offset;
2521
2522 /**
2523 * The RPT_ID/reason field for Gen8+ includes a bit
2524 * to determine if the CTX ID in the report is valid
2525 * but the specific bit differs between Gen 8 and 9
2526 */
2527 u32 gen8_valid_ctx_bit;
d7965152
RB
2528
2529 struct i915_oa_ops ops;
2530 const struct i915_oa_format *oa_formats;
2531 int n_builtin_sets;
8a3003dd 2532 } oa;
eec688e1
RB
2533 } perf;
2534
a83014d3
OM
2535 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2536 struct {
821ed7df 2537 void (*resume)(struct drm_i915_private *);
117897f4 2538 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2539
73cb9701
CW
2540 struct list_head timelines;
2541 struct i915_gem_timeline global_timeline;
28176ef4 2542 u32 active_requests;
73cb9701 2543
67d97da3
CW
2544 /**
2545 * Is the GPU currently considered idle, or busy executing
2546 * userspace requests? Whilst idle, we allow runtime power
2547 * management to power down the hardware and display clocks.
2548 * In order to reduce the effect on performance, there
2549 * is a slight delay before we do so.
2550 */
67d97da3
CW
2551 bool awake;
2552
2553 /**
2554 * We leave the user IRQ off as much as possible,
2555 * but this means that requests will finish and never
2556 * be retired once the system goes idle. Set a timer to
2557 * fire periodically while the ring is running. When it
2558 * fires, go retire requests.
2559 */
2560 struct delayed_work retire_work;
2561
2562 /**
2563 * When we detect an idle GPU, we want to turn on
2564 * powersaving features. So once we see that there
2565 * are no more requests outstanding and no more
2566 * arrive within a small period of time, we fire
2567 * off the idle_work.
2568 */
2569 struct delayed_work idle_work;
de867c20
CW
2570
2571 ktime_t last_init_time;
a83014d3
OM
2572 } gt;
2573
3be60de9
VS
2574 /* perform PHY state sanity checks? */
2575 bool chv_phy_assert[2];
2576
a3a8986c
MK
2577 bool ipc_enabled;
2578
f9318941
PD
2579 /* Used to save the pipe-to-encoder mapping for audio */
2580 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2581
eef57324
JA
2582 /* necessary resource sharing with HDMI LPE audio driver. */
2583 struct {
2584 struct platform_device *platdev;
2585 int irq;
2586 } lpe_audio;
2587
bdf1e7e3
DV
2588 /*
2589 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2590 * will be rejected. Instead look for a better place.
2591 */
77fec556 2592};
1da177e4 2593
2c1792a1
CW
2594static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2595{
091387c1 2596 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2597}
2598
c49d13ee 2599static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2600{
c49d13ee 2601 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2602}
2603
33a732f4
AD
2604static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2605{
2606 return container_of(guc, struct drm_i915_private, guc);
2607}
2608
50beba55
AH
2609static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2610{
2611 return container_of(huc, struct drm_i915_private, huc);
2612}
2613
b4ac5afc 2614/* Simple iterator over all initialised engines */
3b3f1650
AG
2615#define for_each_engine(engine__, dev_priv__, id__) \
2616 for ((id__) = 0; \
2617 (id__) < I915_NUM_ENGINES; \
2618 (id__)++) \
2619 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2620
2621/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2622#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2623 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2624 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2625
b1d7e4b4
WF
2626enum hdmi_force_audio {
2627 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2628 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2629 HDMI_AUDIO_AUTO, /* trust EDID */
2630 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2631};
2632
190d6cd5 2633#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2634
a071fa00
DV
2635/*
2636 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2637 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2638 * doesn't mean that the hw necessarily already scans it out, but that any
2639 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2640 *
2641 * We have one bit per pipe and per scanout plane type.
2642 */
d1b9d039
SAK
2643#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2644#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2645#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2646 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2647#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2648 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2649#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2650 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2651#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2652 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2653#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2654 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2655
85d1225e
DG
2656/*
2657 * Optimised SGL iterator for GEM objects
2658 */
2659static __always_inline struct sgt_iter {
2660 struct scatterlist *sgp;
2661 union {
2662 unsigned long pfn;
2663 dma_addr_t dma;
2664 };
2665 unsigned int curr;
2666 unsigned int max;
2667} __sgt_iter(struct scatterlist *sgl, bool dma) {
2668 struct sgt_iter s = { .sgp = sgl };
2669
2670 if (s.sgp) {
2671 s.max = s.curr = s.sgp->offset;
2672 s.max += s.sgp->length;
2673 if (dma)
2674 s.dma = sg_dma_address(s.sgp);
2675 else
2676 s.pfn = page_to_pfn(sg_page(s.sgp));
2677 }
2678
2679 return s;
2680}
2681
96d77634
CW
2682static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2683{
2684 ++sg;
2685 if (unlikely(sg_is_chain(sg)))
2686 sg = sg_chain_ptr(sg);
2687 return sg;
2688}
2689
63d15326
DG
2690/**
2691 * __sg_next - return the next scatterlist entry in a list
2692 * @sg: The current sg entry
2693 *
2694 * Description:
2695 * If the entry is the last, return NULL; otherwise, step to the next
2696 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2697 * otherwise just return the pointer to the current element.
2698 **/
2699static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2700{
2701#ifdef CONFIG_DEBUG_SG
2702 BUG_ON(sg->sg_magic != SG_MAGIC);
2703#endif
96d77634 2704 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2705}
2706
85d1225e
DG
2707/**
2708 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2709 * @__dmap: DMA address (output)
2710 * @__iter: 'struct sgt_iter' (iterator state, internal)
2711 * @__sgt: sg_table to iterate over (input)
2712 */
2713#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2714 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2715 ((__dmap) = (__iter).dma + (__iter).curr); \
2716 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2717 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2718
2719/**
2720 * for_each_sgt_page - iterate over the pages of the given sg_table
2721 * @__pp: page pointer (output)
2722 * @__iter: 'struct sgt_iter' (iterator state, internal)
2723 * @__sgt: sg_table to iterate over (input)
2724 */
2725#define for_each_sgt_page(__pp, __iter, __sgt) \
2726 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2727 ((__pp) = (__iter).pfn == 0 ? NULL : \
2728 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2729 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2730 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2731
5ca43ef0
TU
2732static inline const struct intel_device_info *
2733intel_info(const struct drm_i915_private *dev_priv)
2734{
2735 return &dev_priv->info;
2736}
2737
2738#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2739
55b8f2a7 2740#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2741#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2742
e87a005d 2743#define REVID_FOREVER 0xff
4805fe82 2744#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2745
2746#define GEN_FOREVER (0)
2747/*
2748 * Returns true if Gen is in inclusive range [Start, End].
2749 *
2750 * Use GEN_FOREVER for unbound start and or end.
2751 */
c1812bdb 2752#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2753 unsigned int __s = (s), __e = (e); \
2754 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2755 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2756 if ((__s) != GEN_FOREVER) \
2757 __s = (s) - 1; \
2758 if ((__e) == GEN_FOREVER) \
2759 __e = BITS_PER_LONG - 1; \
2760 else \
2761 __e = (e) - 1; \
c1812bdb 2762 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2763})
2764
e87a005d
JN
2765/*
2766 * Return true if revision is in range [since,until] inclusive.
2767 *
2768 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2769 */
2770#define IS_REVID(p, since, until) \
2771 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2772
06bcd848
JN
2773#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2774#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2775#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2776#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2777#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2778#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2779#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2780#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2781#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2782#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2783#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2784#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2785#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2786#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2787#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2788#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2789#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2790#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2791#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2792#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2793 INTEL_DEVID(dev_priv) == 0x0152 || \
2794 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2795#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2796#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2797#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2798#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2799#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2800#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2801#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2802#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
71851fa8 2803#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
413f3c19 2804#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
646d5772 2805#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2806#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2807 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2808#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2809 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2810 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2811 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2812/* ULX machines are also considered ULT. */
50a0bc90
TU
2813#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2814 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2815#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2816 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2817#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2818 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2819#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2820 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2821/* ULX machines are also considered ULT. */
50a0bc90
TU
2822#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2823 INTEL_DEVID(dev_priv) == 0x0A1E)
2824#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2825 INTEL_DEVID(dev_priv) == 0x1913 || \
2826 INTEL_DEVID(dev_priv) == 0x1916 || \
2827 INTEL_DEVID(dev_priv) == 0x1921 || \
2828 INTEL_DEVID(dev_priv) == 0x1926)
2829#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2830 INTEL_DEVID(dev_priv) == 0x1915 || \
2831 INTEL_DEVID(dev_priv) == 0x191E)
2832#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2833 INTEL_DEVID(dev_priv) == 0x5913 || \
2834 INTEL_DEVID(dev_priv) == 0x5916 || \
2835 INTEL_DEVID(dev_priv) == 0x5921 || \
2836 INTEL_DEVID(dev_priv) == 0x5926)
2837#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2838 INTEL_DEVID(dev_priv) == 0x5915 || \
2839 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2
RB
2840#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2841 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
50a0bc90
TU
2842#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2843 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2844#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2845 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
3891589e
LL
2846#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2847 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2848#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2849 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
da411a48
RV
2850#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2851 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
7a58bad0 2852
c007fb4a 2853#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2854
ef712bb4
JN
2855#define SKL_REVID_A0 0x0
2856#define SKL_REVID_B0 0x1
2857#define SKL_REVID_C0 0x2
2858#define SKL_REVID_D0 0x3
2859#define SKL_REVID_E0 0x4
2860#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2861#define SKL_REVID_G0 0x6
2862#define SKL_REVID_H0 0x7
ef712bb4 2863
e87a005d
JN
2864#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2865
ef712bb4 2866#define BXT_REVID_A0 0x0
fffda3f4 2867#define BXT_REVID_A1 0x1
ef712bb4 2868#define BXT_REVID_B0 0x3
a3f79ca6 2869#define BXT_REVID_B_LAST 0x8
ef712bb4 2870#define BXT_REVID_C0 0x9
6c74c87f 2871
e2d214ae
TU
2872#define IS_BXT_REVID(dev_priv, since, until) \
2873 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2874
c033a37c
MK
2875#define KBL_REVID_A0 0x0
2876#define KBL_REVID_B0 0x1
fe905819
MK
2877#define KBL_REVID_C0 0x2
2878#define KBL_REVID_D0 0x3
2879#define KBL_REVID_E0 0x4
c033a37c 2880
0853723b
TU
2881#define IS_KBL_REVID(dev_priv, since, until) \
2882 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2883
f4f4b59b
ACO
2884#define GLK_REVID_A0 0x0
2885#define GLK_REVID_A1 0x1
2886
2887#define IS_GLK_REVID(dev_priv, since, until) \
2888 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2889
3c2e0fd9
PZ
2890#define CNL_REVID_A0 0x0
2891#define CNL_REVID_B0 0x1
2892
2893#define IS_CNL_REVID(p, since, until) \
2894 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2895
85436696
JB
2896/*
2897 * The genX designation typically refers to the render engine, so render
2898 * capability related checks should use IS_GEN, while display and other checks
2899 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2900 * chips, etc.).
2901 */
5db94019
TU
2902#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2903#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2904#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2905#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2906#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2907#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2908#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2909#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 2910#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 2911
8727dc09 2912#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2913#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2914#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2915
a19d6ff2
TU
2916#define ENGINE_MASK(id) BIT(id)
2917#define RENDER_RING ENGINE_MASK(RCS)
2918#define BSD_RING ENGINE_MASK(VCS)
2919#define BLT_RING ENGINE_MASK(BCS)
2920#define VEBOX_RING ENGINE_MASK(VECS)
2921#define BSD2_RING ENGINE_MASK(VCS2)
2922#define ALL_ENGINES (~0)
2923
2924#define HAS_ENGINE(dev_priv, id) \
0031fb96 2925 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2926
2927#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2928#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2929#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2930#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2931
0031fb96
TU
2932#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2933#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2934#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2935#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2936 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2937
0031fb96 2938#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2939
0031fb96
TU
2940#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2941 ((dev_priv)->info.has_logical_ring_contexts)
2942#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2943#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2944#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2945
2946#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2947#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2948 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2949
b45305fc 2950/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2951#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2952
2953/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2954#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2955 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2956
4e6b788c
DV
2957/*
2958 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2959 * even when in MSI mode. This results in spurious interrupt warnings if the
2960 * legacy irq no. is shared with another device. The kernel then disables that
2961 * interrupt source and so prevents the other device from working properly.
2962 */
0031fb96
TU
2963#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2964#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2965
cae5852d
ZN
2966/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2967 * rows, which changed the alignment requirements and fence programming.
2968 */
50a0bc90
TU
2969#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2970 !(IS_I915G(dev_priv) || \
2971 IS_I915GM(dev_priv)))
56b857a5
TU
2972#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2973#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2974
56b857a5
TU
2975#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2976#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2977#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 2978#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 2979
50a0bc90 2980#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2981
56b857a5 2982#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2983
56b857a5
TU
2984#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2985#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2986#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2987#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2988#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2989
56b857a5 2990#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2991
6772ffe0 2992#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2993#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2994
1a3d1898
DG
2995/*
2996 * For now, anything with a GuC requires uCode loading, and then supports
2997 * command submission once loaded. But these are logically independent
2998 * properties, so we have separate macros to test them.
2999 */
4805fe82 3000#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3001#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3002#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3003#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3004#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3005
4805fe82 3006#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3007
4805fe82 3008#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3009
c5e855d0 3010#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3011#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3012#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3013#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3014#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3015#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3016#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3017#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3018#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3019#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3020#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3021#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3022#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3023#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3024#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3025#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3026
6e266956 3027#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3028#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3029#define HAS_PCH_CNP_LP(dev_priv) \
3030 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3031#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3032#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3033#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3034#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3035 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3036 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3037#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3038 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3039 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3040#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3041#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3042#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3043#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3044
49cff963 3045#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3046
ff15947e 3047#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3048
040d2baa 3049/* DPF == dynamic parity feature */
3c9192bc 3050#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3051#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3052 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3053
c8735b0c 3054#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3055#define GEN9_FREQ_SCALER 3
c8735b0c 3056
05394f39
CW
3057#include "i915_trace.h"
3058
80debff8 3059static inline bool intel_vtd_active(void)
48f112fe
CW
3060{
3061#ifdef CONFIG_INTEL_IOMMU
80debff8 3062 if (intel_iommu_gfx_mapped)
48f112fe
CW
3063 return true;
3064#endif
3065 return false;
3066}
3067
80debff8
CW
3068static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3069{
3070 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3071}
3072
0ef34ad6
JB
3073static inline bool
3074intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3075{
80debff8 3076 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3077}
3078
c033666a 3079int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3080 int enable_ppgtt);
0e4ca100 3081
39df9190
CW
3082bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3083
0673ad47 3084/* i915_drv.c */
d15d7538
ID
3085void __printf(3, 4)
3086__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3087 const char *fmt, ...);
3088
3089#define i915_report_error(dev_priv, fmt, ...) \
3090 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3091
c43b5634 3092#ifdef CONFIG_COMPAT
0d6aa60b
DA
3093extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3094 unsigned long arg);
55edf41b
JN
3095#else
3096#define i915_compat_ioctl NULL
c43b5634 3097#endif
efab0698
JN
3098extern const struct dev_pm_ops i915_pm_ops;
3099
3100extern int i915_driver_load(struct pci_dev *pdev,
3101 const struct pci_device_id *ent);
3102extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3103extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3104extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3105extern void i915_reset(struct drm_i915_private *dev_priv);
142bc7d9
MT
3106extern int i915_reset_engine(struct intel_engine_cs *engine);
3107extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3108extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3109extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3110extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3111extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3112extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3113extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3114extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3115int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3116
63ffbcda 3117int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3118int intel_engines_init(struct drm_i915_private *dev_priv);
3119
77913b39 3120/* intel_hotplug.c */
91d14251
TU
3121void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3122 u32 pin_mask, u32 long_mask);
77913b39
JN
3123void intel_hpd_init(struct drm_i915_private *dev_priv);
3124void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3125void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3126bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3127bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3128void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3129
1da177e4 3130/* i915_irq.c */
26a02b8f
CW
3131static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3132{
3133 unsigned long delay;
3134
3135 if (unlikely(!i915.enable_hangcheck))
3136 return;
3137
3138 /* Don't continually defer the hangcheck so that it is always run at
3139 * least once after work has been scheduled on any ring. Otherwise,
3140 * we will ignore a hung ring if a second ring is kept busy.
3141 */
3142
3143 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3144 queue_delayed_work(system_long_wq,
3145 &dev_priv->gpu_error.hangcheck_work, delay);
3146}
3147
58174462 3148__printf(3, 4)
c033666a
CW
3149void i915_handle_error(struct drm_i915_private *dev_priv,
3150 u32 engine_mask,
58174462 3151 const char *fmt, ...);
1da177e4 3152
b963291c 3153extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3154extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3155int intel_irq_install(struct drm_i915_private *dev_priv);
3156void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3157
0ad35fed
ZW
3158static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3159{
feddf6e8 3160 return dev_priv->gvt;
0ad35fed
ZW
3161}
3162
c033666a 3163static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3164{
c033666a 3165 return dev_priv->vgpu.active;
cf9d2890 3166}
b1f14ad0 3167
7c463586 3168void
50227e1c 3169i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3170 u32 status_mask);
7c463586
KP
3171
3172void
50227e1c 3173i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3174 u32 status_mask);
7c463586 3175
f8b79e58
ID
3176void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3177void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3178void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3179 uint32_t mask,
3180 uint32_t bits);
fbdedaea
VS
3181void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3182 uint32_t interrupt_mask,
3183 uint32_t enabled_irq_mask);
3184static inline void
3185ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3186{
3187 ilk_update_display_irq(dev_priv, bits, bits);
3188}
3189static inline void
3190ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3191{
3192 ilk_update_display_irq(dev_priv, bits, 0);
3193}
013d3752
VS
3194void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3195 enum pipe pipe,
3196 uint32_t interrupt_mask,
3197 uint32_t enabled_irq_mask);
3198static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3199 enum pipe pipe, uint32_t bits)
3200{
3201 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3202}
3203static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3204 enum pipe pipe, uint32_t bits)
3205{
3206 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3207}
47339cd9
DV
3208void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3209 uint32_t interrupt_mask,
3210 uint32_t enabled_irq_mask);
14443261
VS
3211static inline void
3212ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3213{
3214 ibx_display_interrupt_update(dev_priv, bits, bits);
3215}
3216static inline void
3217ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3218{
3219 ibx_display_interrupt_update(dev_priv, bits, 0);
3220}
3221
673a394b 3222/* i915_gem.c */
673a394b
EA
3223int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file_priv);
3225int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3226 struct drm_file *file_priv);
3227int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3228 struct drm_file *file_priv);
3229int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file_priv);
de151cf6
JB
3231int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3232 struct drm_file *file_priv);
673a394b
EA
3233int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3234 struct drm_file *file_priv);
3235int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3236 struct drm_file *file_priv);
3237int i915_gem_execbuffer(struct drm_device *dev, void *data,
3238 struct drm_file *file_priv);
76446cac
JB
3239int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3240 struct drm_file *file_priv);
673a394b
EA
3241int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3242 struct drm_file *file_priv);
199adf40
BW
3243int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3244 struct drm_file *file);
3245int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3246 struct drm_file *file);
673a394b
EA
3247int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3248 struct drm_file *file_priv);
3ef94daa
CW
3249int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3250 struct drm_file *file_priv);
111dbcab
CW
3251int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3252 struct drm_file *file_priv);
3253int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3254 struct drm_file *file_priv);
8a2421bd
CW
3255int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3256void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3257int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3258 struct drm_file *file);
5a125c3c
EA
3259int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3260 struct drm_file *file_priv);
23ba4fd0
BW
3261int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3262 struct drm_file *file_priv);
24145517 3263void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3264int i915_gem_load_init(struct drm_i915_private *dev_priv);
3265void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3266void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3267int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3268int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3269
187685cb 3270void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3271void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3272void i915_gem_object_init(struct drm_i915_gem_object *obj,
3273 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3274struct drm_i915_gem_object *
3275i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3276struct drm_i915_gem_object *
3277i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3278 const void *data, size_t size);
b1f788c6 3279void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3280void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3281
bdeb9785
CW
3282static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3283{
3284 /* A single pass should suffice to release all the freed objects (along
3285 * most call paths) , but be a little more paranoid in that freeing
3286 * the objects does take a little amount of time, during which the rcu
3287 * callbacks could have added new objects into the freed list, and
3288 * armed the work again.
3289 */
3290 do {
3291 rcu_barrier();
3292 } while (flush_work(&i915->mm.free_work));
3293}
3294
058d88c4 3295struct i915_vma * __must_check
ec7adb6e
JL
3296i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3297 const struct i915_ggtt_view *view,
91b2db6f 3298 u64 size,
2ffffd0f
CW
3299 u64 alignment,
3300 u64 flags);
fe14d5f4 3301
aa653a68 3302int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3303void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3304
7c108fd8
CW
3305void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3306
a4f5ea64 3307static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3308{
ee286370
CW
3309 return sg->length >> PAGE_SHIFT;
3310}
67d5a50c 3311
96d77634
CW
3312struct scatterlist *
3313i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3314 unsigned int n, unsigned int *offset);
341be1cd 3315
96d77634
CW
3316struct page *
3317i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3318 unsigned int n);
67d5a50c 3319
96d77634
CW
3320struct page *
3321i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3322 unsigned int n);
67d5a50c 3323
96d77634
CW
3324dma_addr_t
3325i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3326 unsigned long n);
ee286370 3327
03ac84f1
CW
3328void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3329 struct sg_table *pages);
a4f5ea64
CW
3330int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3331
3332static inline int __must_check
3333i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3334{
1233e2db 3335 might_lock(&obj->mm.lock);
a4f5ea64 3336
1233e2db 3337 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3338 return 0;
3339
3340 return __i915_gem_object_get_pages(obj);
3341}
3342
3343static inline void
3344__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3345{
a4f5ea64
CW
3346 GEM_BUG_ON(!obj->mm.pages);
3347
1233e2db 3348 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3349}
3350
3351static inline bool
3352i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3353{
1233e2db 3354 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3355}
3356
3357static inline void
3358__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3359{
a4f5ea64
CW
3360 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3361 GEM_BUG_ON(!obj->mm.pages);
3362
1233e2db 3363 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3364}
0a798eb9 3365
1233e2db
CW
3366static inline void
3367i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3368{
a4f5ea64 3369 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3370}
3371
548625ee
CW
3372enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3373 I915_MM_NORMAL = 0,
3374 I915_MM_SHRINKER
3375};
3376
3377void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3378 enum i915_mm_subclass subclass);
03ac84f1 3379void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3380
d31d7cb1
CW
3381enum i915_map_type {
3382 I915_MAP_WB = 0,
3383 I915_MAP_WC,
3384};
3385
0a798eb9
CW
3386/**
3387 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3388 * @obj: the object to map into kernel address space
3389 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3390 *
3391 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3392 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3393 * the kernel address space. Based on the @type of mapping, the PTE will be
3394 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3395 *
1233e2db
CW
3396 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3397 * mapping is no longer required.
0a798eb9 3398 *
8305216f
DG
3399 * Returns the pointer through which to access the mapped object, or an
3400 * ERR_PTR() on error.
0a798eb9 3401 */
d31d7cb1
CW
3402void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3403 enum i915_map_type type);
0a798eb9
CW
3404
3405/**
3406 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3407 * @obj: the object to unmap
0a798eb9
CW
3408 *
3409 * After pinning the object and mapping its pages, once you are finished
3410 * with your access, call i915_gem_object_unpin_map() to release the pin
3411 * upon the mapping. Once the pin count reaches zero, that mapping may be
3412 * removed.
0a798eb9
CW
3413 */
3414static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3415{
0a798eb9
CW
3416 i915_gem_object_unpin_pages(obj);
3417}
3418
43394c7d
CW
3419int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3420 unsigned int *needs_clflush);
3421int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3422 unsigned int *needs_clflush);
7f5f95d8
CW
3423#define CLFLUSH_BEFORE BIT(0)
3424#define CLFLUSH_AFTER BIT(1)
3425#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3426
3427static inline void
3428i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3429{
3430 i915_gem_object_unpin_pages(obj);
3431}
3432
54cf91dc 3433int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3434void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3435 struct drm_i915_gem_request *req,
3436 unsigned int flags);
ff72145b
DA
3437int i915_gem_dumb_create(struct drm_file *file_priv,
3438 struct drm_device *dev,
3439 struct drm_mode_create_dumb *args);
da6b51d0
DA
3440int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3441 uint32_t handle, uint64_t *offset);
4cc69075 3442int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3443
3444void i915_gem_track_fb(struct drm_i915_gem_object *old,
3445 struct drm_i915_gem_object *new,
3446 unsigned frontbuffer_bits);
3447
73cb9701 3448int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3449
8d9fc7fd 3450struct drm_i915_gem_request *
0bc40be8 3451i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3452
67d97da3 3453void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3454
8c185eca
CW
3455static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3456{
3457 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3458}
3459
3460static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3461{
8c185eca 3462 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3463}
3464
8af29b0c 3465static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3466{
8af29b0c 3467 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3468}
3469
8c185eca 3470static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3471{
8c185eca 3472 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3473}
3474
3475static inline u32 i915_reset_count(struct i915_gpu_error *error)
3476{
8af29b0c 3477 return READ_ONCE(error->reset_count);
1f83fee0 3478}
a71d8d94 3479
702c8f8e
MT
3480static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3481 struct intel_engine_cs *engine)
3482{
3483 return READ_ONCE(error->reset_engine_count[engine->id]);
3484}
3485
a1ef70e1
MT
3486struct drm_i915_gem_request *
3487i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3488int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3489void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3490void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3491void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3492void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3493bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3494void i915_gem_reset_engine(struct intel_engine_cs *engine,
3495 struct drm_i915_gem_request *request);
57822dc6 3496
24145517 3497void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3498int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3499int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3500void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3501void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3502int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3503 unsigned int flags);
bf9e8429
TU
3504int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3505void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3506int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3507int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3508 unsigned int flags,
3509 long timeout,
3510 struct intel_rps_client *rps);
6b5e90f5
CW
3511int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3512 unsigned int flags,
3513 int priority);
3514#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3515
2e2f351d 3516int __must_check
e22d8e3c
CW
3517i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3518int __must_check
3519i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3520int __must_check
dabdfe02 3521i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3522struct i915_vma * __must_check
2da3b9b9
CW
3523i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3524 u32 alignment,
e6617330 3525 const struct i915_ggtt_view *view);
058d88c4 3526void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3527int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3528 int align);
829a0af2 3529int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3530void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3531
e4ffd173
CW
3532int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3533 enum i915_cache_level cache_level);
3534
1286ff73
DV
3535struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3536 struct dma_buf *dma_buf);
3537
3538struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3539 struct drm_gem_object *gem_obj, int flags);
3540
841cd773
DV
3541static inline struct i915_hw_ppgtt *
3542i915_vm_to_ppgtt(struct i915_address_space *vm)
3543{
841cd773
DV
3544 return container_of(vm, struct i915_hw_ppgtt, base);
3545}
3546
b42fe9ca 3547/* i915_gem_fence_reg.c */
49ef5294
CW
3548int __must_check i915_vma_get_fence(struct i915_vma *vma);
3549int __must_check i915_vma_put_fence(struct i915_vma *vma);
3550
b1ed35d9 3551void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3552void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3553
4362f4f6 3554void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3555void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3556 struct sg_table *pages);
3557void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3558 struct sg_table *pages);
7f96ecaf 3559
1acfc104
CW
3560static inline struct i915_gem_context *
3561__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3562{
3563 return idr_find(&file_priv->context_idr, id);
3564}
3565
ca585b5d
CW
3566static inline struct i915_gem_context *
3567i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3568{
3569 struct i915_gem_context *ctx;
3570
1acfc104
CW
3571 rcu_read_lock();
3572 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3573 if (ctx && !kref_get_unless_zero(&ctx->ref))
3574 ctx = NULL;
3575 rcu_read_unlock();
ca585b5d
CW
3576
3577 return ctx;
3578}
3579
80b204bc
CW
3580static inline struct intel_timeline *
3581i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3582 struct intel_engine_cs *engine)
3583{
3584 struct i915_address_space *vm;
3585
3586 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3587 return &vm->timeline.engine[engine->id];
3588}
3589
eec688e1
RB
3590int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3591 struct drm_file *file);
19f81df2
RB
3592void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3593 struct i915_gem_context *ctx,
3594 uint32_t *reg_state);
eec688e1 3595
679845ed 3596/* i915_gem_evict.c */
e522ac23 3597int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3598 u64 min_size, u64 alignment,
679845ed 3599 unsigned cache_level,
2ffffd0f 3600 u64 start, u64 end,
1ec9e26d 3601 unsigned flags);
625d988a
CW
3602int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3603 struct drm_mm_node *node,
3604 unsigned int flags);
2889caa9 3605int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3606
0260c420 3607/* belongs in i915_gem_gtt.h */
c033666a 3608static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3609{
600f4368 3610 wmb();
c033666a 3611 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3612 intel_gtt_chipset_flush();
3613}
246cbfb5 3614
9797fbfb 3615/* i915_gem_stolen.c */
d713fd49
PZ
3616int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3617 struct drm_mm_node *node, u64 size,
3618 unsigned alignment);
a9da512b
PZ
3619int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3620 struct drm_mm_node *node, u64 size,
3621 unsigned alignment, u64 start,
3622 u64 end);
d713fd49
PZ
3623void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3624 struct drm_mm_node *node);
7ace3d30 3625int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3626void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3627struct drm_i915_gem_object *
187685cb 3628i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3629struct drm_i915_gem_object *
187685cb 3630i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3631 u32 stolen_offset,
3632 u32 gtt_offset,
3633 u32 size);
9797fbfb 3634
920cf419
CW
3635/* i915_gem_internal.c */
3636struct drm_i915_gem_object *
3637i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3638 phys_addr_t size);
920cf419 3639
be6a0376
DV
3640/* i915_gem_shrinker.c */
3641unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3642 unsigned long target,
be6a0376
DV
3643 unsigned flags);
3644#define I915_SHRINK_PURGEABLE 0x1
3645#define I915_SHRINK_UNBOUND 0x2
3646#define I915_SHRINK_BOUND 0x4
5763ff04 3647#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3648#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3649unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3650void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3651void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3652
3653
673a394b 3654/* i915_gem_tiling.c */
2c1792a1 3655static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3656{
091387c1 3657 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3658
3659 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3660 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3661}
3662
91d4e0aa
CW
3663u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3664 unsigned int tiling, unsigned int stride);
3665u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3666 unsigned int tiling, unsigned int stride);
3667
2017263e 3668/* i915_debugfs.c */
f8c168fa 3669#ifdef CONFIG_DEBUG_FS
1dac891c 3670int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3671int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3672void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3673#else
8d35acba 3674static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3675static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3676{ return 0; }
ce5e2ac1 3677static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3678#endif
84734a04
MK
3679
3680/* i915_gpu_error.c */
98a2f411
CW
3681#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3682
edc3d884
MK
3683__printf(2, 3)
3684void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3685int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3686 const struct i915_gpu_state *gpu);
4dc955f7 3687int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3688 struct drm_i915_private *i915,
4dc955f7
MK
3689 size_t count, loff_t pos);
3690static inline void i915_error_state_buf_release(
3691 struct drm_i915_error_state_buf *eb)
3692{
3693 kfree(eb->buf);
3694}
5a4c6f1b
CW
3695
3696struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3697void i915_capture_error_state(struct drm_i915_private *dev_priv,
3698 u32 engine_mask,
58174462 3699 const char *error_msg);
5a4c6f1b
CW
3700
3701static inline struct i915_gpu_state *
3702i915_gpu_state_get(struct i915_gpu_state *gpu)
3703{
3704 kref_get(&gpu->ref);
3705 return gpu;
3706}
3707
3708void __i915_gpu_state_free(struct kref *kref);
3709static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3710{
3711 if (gpu)
3712 kref_put(&gpu->ref, __i915_gpu_state_free);
3713}
3714
3715struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3716void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3717
98a2f411
CW
3718#else
3719
3720static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3721 u32 engine_mask,
3722 const char *error_msg)
3723{
3724}
3725
5a4c6f1b
CW
3726static inline struct i915_gpu_state *
3727i915_first_error_state(struct drm_i915_private *i915)
3728{
3729 return NULL;
3730}
3731
3732static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3733{
3734}
3735
3736#endif
3737
0a4cd7c8 3738const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3739
351e3db2 3740/* i915_cmd_parser.c */
1ca3712c 3741int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3742void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3743void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3744int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3745 struct drm_i915_gem_object *batch_obj,
3746 struct drm_i915_gem_object *shadow_batch_obj,
3747 u32 batch_start_offset,
3748 u32 batch_len,
3749 bool is_master);
351e3db2 3750
eec688e1
RB
3751/* i915_perf.c */
3752extern void i915_perf_init(struct drm_i915_private *dev_priv);
3753extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3754extern void i915_perf_register(struct drm_i915_private *dev_priv);
3755extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3756
317c35d1 3757/* i915_suspend.c */
af6dc742
TU
3758extern int i915_save_state(struct drm_i915_private *dev_priv);
3759extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3760
0136db58 3761/* i915_sysfs.c */
694c2828
DW
3762void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3763void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3764
eef57324
JA
3765/* intel_lpe_audio.c */
3766int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3767void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3768void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3769void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3770 enum pipe pipe, enum port port,
3771 const void *eld, int ls_clock, bool dp_output);
eef57324 3772
f899fc64 3773/* intel_i2c.c */
40196446
TU
3774extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3775extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3776extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3777 unsigned int pin);
3bd7d909 3778
0184df46
JN
3779extern struct i2c_adapter *
3780intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3781extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3782extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3783static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3784{
3785 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3786}
af6dc742 3787extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3788
8b8e1a89 3789/* intel_bios.c */
66578857 3790void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3791bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3792bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3793bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3794bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3795bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3796bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3797bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3798bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3799 enum port port);
6389dd83
SS
3800bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3801 enum port port);
3802
8b8e1a89 3803
3b617967 3804/* intel_opregion.c */
44834a67 3805#ifdef CONFIG_ACPI
6f9f4b7a 3806extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3807extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3808extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3809extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3810extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3811 bool enable);
6f9f4b7a 3812extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3813 pci_power_t state);
6f9f4b7a 3814extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3815#else
6f9f4b7a 3816static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3817static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3818static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3819static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3820{
3821}
9c4b0a68
JN
3822static inline int
3823intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3824{
3825 return 0;
3826}
ecbc5cf3 3827static inline int
6f9f4b7a 3828intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3829{
3830 return 0;
3831}
6f9f4b7a 3832static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3833{
3834 return -ENODEV;
3835}
65e082c9 3836#endif
8ee1c3db 3837
723bfd70
JB
3838/* intel_acpi.c */
3839#ifdef CONFIG_ACPI
3840extern void intel_register_dsm_handler(void);
3841extern void intel_unregister_dsm_handler(void);
3842#else
3843static inline void intel_register_dsm_handler(void) { return; }
3844static inline void intel_unregister_dsm_handler(void) { return; }
3845#endif /* CONFIG_ACPI */
3846
94b4f3ba
CW
3847/* intel_device_info.c */
3848static inline struct intel_device_info *
3849mkwrite_device_info(struct drm_i915_private *dev_priv)
3850{
3851 return (struct intel_device_info *)&dev_priv->info;
3852}
3853
2e0d26f8 3854const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3855void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3856void intel_device_info_dump(struct drm_i915_private *dev_priv);
3857
79e53945 3858/* modesetting */
f817586c 3859extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3860extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3861extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3862extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3863extern int intel_connector_register(struct drm_connector *);
c191eca1 3864extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3865extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3866 bool state);
043e9bda 3867extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3868extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3869extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3870extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3871extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3872extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3873extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3874 bool enable);
3bad0781 3875
c0c7babc
BW
3876int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3877 struct drm_file *file);
575155a9 3878
6ef3d427 3879/* overlay */
c033666a
CW
3880extern struct intel_overlay_error_state *
3881intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3882extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3883 struct intel_overlay_error_state *error);
c4a1d9e4 3884
c033666a
CW
3885extern struct intel_display_error_state *
3886intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3887extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3888 struct intel_display_error_state *error);
6ef3d427 3889
151a49d0
TR
3890int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3891int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3892int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3893 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3894
3895/* intel_sideband.c */
707b6e3d 3896u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3897int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3898u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3899u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3900void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3901u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3902void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3903u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3904void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3905u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3906void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3907u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3908void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3909u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3910 enum intel_sbi_destination destination);
3911void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3912 enum intel_sbi_destination destination);
e9fe51c6
SK
3913u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3914void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3915
b7fa22d8 3916/* intel_dpio_phy.c */
0a116ce8 3917void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3918 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3919void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3920 enum port port, u32 margin, u32 scale,
3921 u32 enable, u32 deemphasis);
47a6bc61
ACO
3922void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3923void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3924bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3925 enum dpio_phy phy);
3926bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3927 enum dpio_phy phy);
3928uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3929 uint8_t lane_count);
3930void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3931 uint8_t lane_lat_optim_mask);
3932uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3933
b7fa22d8
ACO
3934void chv_set_phy_signal_level(struct intel_encoder *encoder,
3935 u32 deemph_reg_value, u32 margin_reg_value,
3936 bool uniq_trans_scale);
844b2f9a
ACO
3937void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3938 bool reset);
419b1b7a 3939void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3940void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3941void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3942void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3943
53d98725
ACO
3944void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3945 u32 demph_reg_value, u32 preemph_reg_value,
3946 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3947void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3948void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3949void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3950
616bc820
VS
3951int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3952int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
3953u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3954 const i915_reg_t reg);
c8d9a590 3955
0b274481
BW
3956#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3957#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3958
3959#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3960#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3961#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3962#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3963
3964#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3965#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3966#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3967#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3968
698b3135
CW
3969/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3970 * will be implemented using 2 32-bit writes in an arbitrary order with
3971 * an arbitrary delay between them. This can cause the hardware to
3972 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3973 * machine death. For this reason we do not support I915_WRITE64, or
3974 * dev_priv->uncore.funcs.mmio_writeq.
3975 *
3976 * When reading a 64-bit value as two 32-bit values, the delay may cause
3977 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3978 * occasionally a 64-bit register does not actualy support a full readq
3979 * and must be read using two 32-bit reads.
3980 *
3981 * You have been warned.
698b3135 3982 */
0b274481 3983#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3984
50877445 3985#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3986 u32 upper, lower, old_upper, loop = 0; \
3987 upper = I915_READ(upper_reg); \
ee0a227b 3988 do { \
acd29f7b 3989 old_upper = upper; \
ee0a227b 3990 lower = I915_READ(lower_reg); \
acd29f7b
CW
3991 upper = I915_READ(upper_reg); \
3992 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3993 (u64)upper << 32 | lower; })
50877445 3994
cae5852d
ZN
3995#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3996#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3997
75aa3f63 3998#define __raw_read(x, s) \
6e3955a5 3999static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4000 i915_reg_t reg) \
75aa3f63 4001{ \
f0f59a00 4002 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4003}
4004
4005#define __raw_write(x, s) \
6e3955a5 4006static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4007 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4008{ \
f0f59a00 4009 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4010}
4011__raw_read(8, b)
4012__raw_read(16, w)
4013__raw_read(32, l)
4014__raw_read(64, q)
4015
4016__raw_write(8, b)
4017__raw_write(16, w)
4018__raw_write(32, l)
4019__raw_write(64, q)
4020
4021#undef __raw_read
4022#undef __raw_write
4023
a6111f7b 4024/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4025 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4026 * controlled.
aafee2eb 4027 *
a6111f7b 4028 * Think twice, and think again, before using these.
aafee2eb
AH
4029 *
4030 * As an example, these accessors can possibly be used between:
4031 *
4032 * spin_lock_irq(&dev_priv->uncore.lock);
4033 * intel_uncore_forcewake_get__locked();
4034 *
4035 * and
4036 *
4037 * intel_uncore_forcewake_put__locked();
4038 * spin_unlock_irq(&dev_priv->uncore.lock);
4039 *
4040 *
4041 * Note: some registers may not need forcewake held, so
4042 * intel_uncore_forcewake_{get,put} can be omitted, see
4043 * intel_uncore_forcewake_for_reg().
4044 *
4045 * Certain architectures will die if the same cacheline is concurrently accessed
4046 * by different clients (e.g. on Ivybridge). Access to registers should
4047 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4048 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4049 */
75aa3f63
VS
4050#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4051#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4052#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4053#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4054
55bc60db
VS
4055/* "Broadcast RGB" property */
4056#define INTEL_BROADCAST_RGB_AUTO 0
4057#define INTEL_BROADCAST_RGB_FULL 1
4058#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4059
920a14b2 4060static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4061{
920a14b2 4062 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4063 return VLV_VGACNTRL;
920a14b2 4064 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4065 return CPU_VGACNTRL;
766aa1c4
VS
4066 else
4067 return VGACNTRL;
4068}
4069
df97729f
ID
4070static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4071{
4072 unsigned long j = msecs_to_jiffies(m);
4073
4074 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4075}
4076
7bd0e226
DV
4077static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4078{
4079 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4080}
4081
df97729f
ID
4082static inline unsigned long
4083timespec_to_jiffies_timeout(const struct timespec *value)
4084{
4085 unsigned long j = timespec_to_jiffies(value);
4086
4087 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4088}
4089
dce56b3c
PZ
4090/*
4091 * If you need to wait X milliseconds between events A and B, but event B
4092 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4093 * when event A happened, then just before event B you call this function and
4094 * pass the timestamp as the first argument, and X as the second argument.
4095 */
4096static inline void
4097wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4098{
ec5e0cfb 4099 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4100
4101 /*
4102 * Don't re-read the value of "jiffies" every time since it may change
4103 * behind our back and break the math.
4104 */
4105 tmp_jiffies = jiffies;
4106 target_jiffies = timestamp_jiffies +
4107 msecs_to_jiffies_timeout(to_wait_ms);
4108
4109 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4110 remaining_jiffies = target_jiffies - tmp_jiffies;
4111 while (remaining_jiffies)
4112 remaining_jiffies =
4113 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4114 }
4115}
221fe799
CW
4116
4117static inline bool
754c9fd5 4118__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4119{
f69a02c9 4120 struct intel_engine_cs *engine = req->engine;
754c9fd5 4121 u32 seqno;
f69a02c9 4122
309663ab
CW
4123 /* Note that the engine may have wrapped around the seqno, and
4124 * so our request->global_seqno will be ahead of the hardware,
4125 * even though it completed the request before wrapping. We catch
4126 * this by kicking all the waiters before resetting the seqno
4127 * in hardware, and also signal the fence.
4128 */
4129 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4130 return true;
4131
754c9fd5
CW
4132 /* The request was dequeued before we were awoken. We check after
4133 * inspecting the hw to confirm that this was the same request
4134 * that generated the HWS update. The memory barriers within
4135 * the request execution are sufficient to ensure that a check
4136 * after reading the value from hw matches this request.
4137 */
4138 seqno = i915_gem_request_global_seqno(req);
4139 if (!seqno)
4140 return false;
4141
7ec2c73b
CW
4142 /* Before we do the heavier coherent read of the seqno,
4143 * check the value (hopefully) in the CPU cacheline.
4144 */
754c9fd5 4145 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4146 return true;
4147
688e6c72
CW
4148 /* Ensure our read of the seqno is coherent so that we
4149 * do not "miss an interrupt" (i.e. if this is the last
4150 * request and the seqno write from the GPU is not visible
4151 * by the time the interrupt fires, we will see that the
4152 * request is incomplete and go back to sleep awaiting
4153 * another interrupt that will never come.)
4154 *
4155 * Strictly, we only need to do this once after an interrupt,
4156 * but it is easier and safer to do it every time the waiter
4157 * is woken.
4158 */
3d5564e9 4159 if (engine->irq_seqno_barrier &&
538b257d 4160 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4161 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4162
3d5564e9
CW
4163 /* The ordering of irq_posted versus applying the barrier
4164 * is crucial. The clearing of the current irq_posted must
4165 * be visible before we perform the barrier operation,
4166 * such that if a subsequent interrupt arrives, irq_posted
4167 * is reasserted and our task rewoken (which causes us to
4168 * do another __i915_request_irq_complete() immediately
4169 * and reapply the barrier). Conversely, if the clear
4170 * occurs after the barrier, then an interrupt that arrived
4171 * whilst we waited on the barrier would not trigger a
4172 * barrier on the next pass, and the read may not see the
4173 * seqno update.
4174 */
f69a02c9 4175 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4176
4177 /* If we consume the irq, but we are no longer the bottom-half,
4178 * the real bottom-half may not have serialised their own
4179 * seqno check with the irq-barrier (i.e. may have inspected
4180 * the seqno before we believe it coherent since they see
4181 * irq_posted == false but we are still running).
4182 */
2c33b541 4183 spin_lock_irq(&b->irq_lock);
61d3dc70 4184 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4185 /* Note that if the bottom-half is changed as we
4186 * are sending the wake-up, the new bottom-half will
4187 * be woken by whomever made the change. We only have
4188 * to worry about when we steal the irq-posted for
4189 * ourself.
4190 */
61d3dc70 4191 wake_up_process(b->irq_wait->tsk);
2c33b541 4192 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4193
754c9fd5 4194 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4195 return true;
4196 }
688e6c72 4197
688e6c72
CW
4198 return false;
4199}
4200
0b1de5d5
CW
4201void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4202bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4203
c4d3ae68
CW
4204/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4205 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4206 * perform the operation. To check beforehand, pass in the parameters to
4207 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4208 * you only need to pass in the minor offsets, page-aligned pointers are
4209 * always valid.
4210 *
4211 * For just checking for SSE4.1, in the foreknowledge that the future use
4212 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4213 */
4214#define i915_can_memcpy_from_wc(dst, src, len) \
4215 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4216
4217#define i915_has_memcpy_from_wc() \
4218 i915_memcpy_from_wc(NULL, NULL, 0)
4219
c58305af
CW
4220/* i915_mm.c */
4221int remap_io_mapping(struct vm_area_struct *vma,
4222 unsigned long addr, unsigned long pfn, unsigned long size,
4223 struct io_mapping *iomap);
4224
e59dc172
CW
4225static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4226{
4227 return (obj->cache_level != I915_CACHE_NONE ||
4228 HAS_LLC(to_i915(obj->base.dev)));
4229}
4230
1da177e4 4231#endif