drm/i915: Remove i915.enable_execlists module parameter
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20 69#include "i915_gem_gtt.h"
05235c53 70#include "i915_gem_request.h"
73cb9701 71#include "i915_gem_timeline.h"
585fb111 72
b42fe9ca
JL
73#include "i915_vma.h"
74
0ad35fed
ZW
75#include "intel_gvt.h"
76
1da177e4
LT
77/* General customization:
78 */
79
1da177e4
LT
80#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
010d118c
RV
82#define DRIVER_DATE "20171117"
83#define DRIVER_TIMESTAMP 1510958822
1da177e4 84
e2c719b7
RC
85/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
86 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
87 * which may not necessarily be a user visible problem. This will either
88 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
89 * enable distros and users to tailor their preferred amount of i915 abrt
90 * spam.
91 */
92#define I915_STATE_WARN(condition, format...) ({ \
93 int __ret_warn_on = !!(condition); \
32753cb8 94 if (unlikely(__ret_warn_on)) \
4f044a88 95 if (!WARN(i915_modparams.verbose_state_checks, format)) \
e2c719b7 96 DRM_ERROR(format); \
e2c719b7
RC
97 unlikely(__ret_warn_on); \
98})
99
152b2262
JL
100#define I915_STATE_WARN_ON(x) \
101 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 102
4fec15d1
ID
103bool __i915_inject_load_failure(const char *func, int line);
104#define i915_inject_load_failure() \
105 __i915_inject_load_failure(__func__, __LINE__)
106
b95320bd
MK
107typedef struct {
108 uint32_t val;
109} uint_fixed_16_16_t;
110
111#define FP_16_16_MAX ({ \
112 uint_fixed_16_16_t fp; \
113 fp.val = UINT_MAX; \
114 fp; \
115})
116
d555cb58
KM
117static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
118{
119 if (val.val == 0)
120 return true;
121 return false;
122}
123
eac2cb81 124static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
b95320bd
MK
125{
126 uint_fixed_16_16_t fp;
127
0b4d7cbf 128 WARN_ON(val > U16_MAX);
b95320bd
MK
129
130 fp.val = val << 16;
131 return fp;
132}
133
eac2cb81 134static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
b95320bd
MK
135{
136 return DIV_ROUND_UP(fp.val, 1 << 16);
137}
138
eac2cb81 139static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
b95320bd
MK
140{
141 return fp.val >> 16;
142}
143
eac2cb81 144static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
b95320bd
MK
145 uint_fixed_16_16_t min2)
146{
147 uint_fixed_16_16_t min;
148
149 min.val = min(min1.val, min2.val);
150 return min;
151}
152
eac2cb81 153static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
b95320bd
MK
154 uint_fixed_16_16_t max2)
155{
156 uint_fixed_16_16_t max;
157
158 max.val = max(max1.val, max2.val);
159 return max;
160}
161
07ab976d
KM
162static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
163{
164 uint_fixed_16_16_t fp;
0b4d7cbf
KM
165 WARN_ON(val > U32_MAX);
166 fp.val = (uint32_t) val;
07ab976d
KM
167 return fp;
168}
169
a9d055de
KM
170static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
171 uint_fixed_16_16_t d)
172{
173 return DIV_ROUND_UP(val.val, d.val);
174}
175
176static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
177 uint_fixed_16_16_t mul)
178{
179 uint64_t intermediate_val;
a9d055de
KM
180
181 intermediate_val = (uint64_t) val * mul.val;
182 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
0b4d7cbf
KM
183 WARN_ON(intermediate_val > U32_MAX);
184 return (uint32_t) intermediate_val;
a9d055de
KM
185}
186
187static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
188 uint_fixed_16_16_t mul)
189{
190 uint64_t intermediate_val;
a9d055de
KM
191
192 intermediate_val = (uint64_t) val.val * mul.val;
193 intermediate_val = intermediate_val >> 16;
07ab976d 194 return clamp_u64_to_fixed16(intermediate_val);
a9d055de
KM
195}
196
eac2cb81 197static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
b95320bd 198{
b95320bd
MK
199 uint64_t interm_val;
200
201 interm_val = (uint64_t)val << 16;
202 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
07ab976d 203 return clamp_u64_to_fixed16(interm_val);
b95320bd
MK
204}
205
a9d055de
KM
206static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
207 uint_fixed_16_16_t d)
208{
209 uint64_t interm_val;
210
211 interm_val = (uint64_t)val << 16;
212 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
0b4d7cbf
KM
213 WARN_ON(interm_val > U32_MAX);
214 return (uint32_t) interm_val;
a9d055de
KM
215}
216
eac2cb81 217static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
b95320bd
MK
218 uint_fixed_16_16_t mul)
219{
220 uint64_t intermediate_val;
b95320bd
MK
221
222 intermediate_val = (uint64_t) val * mul.val;
07ab976d 223 return clamp_u64_to_fixed16(intermediate_val);
b95320bd
MK
224}
225
6ea593c0
KM
226static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
227 uint_fixed_16_16_t add2)
228{
229 uint64_t interm_sum;
230
231 interm_sum = (uint64_t) add1.val + add2.val;
232 return clamp_u64_to_fixed16(interm_sum);
233}
234
235static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
236 uint32_t add2)
237{
238 uint64_t interm_sum;
239 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
240
241 interm_sum = (uint64_t) add1.val + interm_add2.val;
242 return clamp_u64_to_fixed16(interm_sum);
243}
244
42a8ca4c
JN
245static inline const char *yesno(bool v)
246{
247 return v ? "yes" : "no";
248}
249
87ad3212
JN
250static inline const char *onoff(bool v)
251{
252 return v ? "on" : "off";
253}
254
08c4d7fc
TU
255static inline const char *enableddisabled(bool v)
256{
257 return v ? "enabled" : "disabled";
258}
259
317c35d1 260enum pipe {
752aa88a 261 INVALID_PIPE = -1,
317c35d1
JB
262 PIPE_A = 0,
263 PIPE_B,
9db4a9c7 264 PIPE_C,
a57c774a
AK
265 _PIPE_EDP,
266 I915_MAX_PIPES = _PIPE_EDP
317c35d1 267};
9db4a9c7 268#define pipe_name(p) ((p) + 'A')
317c35d1 269
a5c961d1
PZ
270enum transcoder {
271 TRANSCODER_A = 0,
272 TRANSCODER_B,
273 TRANSCODER_C,
a57c774a 274 TRANSCODER_EDP,
4d1de975
JN
275 TRANSCODER_DSI_A,
276 TRANSCODER_DSI_C,
a57c774a 277 I915_MAX_TRANSCODERS
a5c961d1 278};
da205630
JN
279
280static inline const char *transcoder_name(enum transcoder transcoder)
281{
282 switch (transcoder) {
283 case TRANSCODER_A:
284 return "A";
285 case TRANSCODER_B:
286 return "B";
287 case TRANSCODER_C:
288 return "C";
289 case TRANSCODER_EDP:
290 return "EDP";
4d1de975
JN
291 case TRANSCODER_DSI_A:
292 return "DSI A";
293 case TRANSCODER_DSI_C:
294 return "DSI C";
da205630
JN
295 default:
296 return "<invalid>";
297 }
298}
a5c961d1 299
4d1de975
JN
300static inline bool transcoder_is_dsi(enum transcoder transcoder)
301{
302 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
303}
304
84139d1e 305/*
b14e5848
VS
306 * Global legacy plane identifier. Valid only for primary/sprite
307 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 308 */
80824003 309enum plane {
b14e5848 310 PLANE_A,
80824003 311 PLANE_B,
9db4a9c7 312 PLANE_C,
80824003 313};
9db4a9c7 314#define plane_name(p) ((p) + 'A')
52440211 315
580503c7 316#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 317
b14e5848
VS
318/*
319 * Per-pipe plane identifier.
320 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
321 * number of planes per CRTC. Not all platforms really have this many planes,
322 * which means some arrays of size I915_MAX_PLANES may have unused entries
323 * between the topmost sprite plane and the cursor plane.
324 *
325 * This is expected to be passed to various register macros
326 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
327 */
328enum plane_id {
329 PLANE_PRIMARY,
330 PLANE_SPRITE0,
331 PLANE_SPRITE1,
19c3164d 332 PLANE_SPRITE2,
b14e5848
VS
333 PLANE_CURSOR,
334 I915_MAX_PLANES,
335};
336
d97d7b48
VS
337#define for_each_plane_id_on_crtc(__crtc, __p) \
338 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
339 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
340
2b139522 341enum port {
03cdc1d4 342 PORT_NONE = -1,
2b139522
ED
343 PORT_A = 0,
344 PORT_B,
345 PORT_C,
346 PORT_D,
347 PORT_E,
348 I915_MAX_PORTS
349};
350#define port_name(p) ((p) + 'A')
351
a09caddd 352#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
353
354enum dpio_channel {
355 DPIO_CH0,
356 DPIO_CH1
357};
358
359enum dpio_phy {
360 DPIO_PHY0,
0a116ce8
ACO
361 DPIO_PHY1,
362 DPIO_PHY2,
e4607fcf
CML
363};
364
b97186f0
PZ
365enum intel_display_power_domain {
366 POWER_DOMAIN_PIPE_A,
367 POWER_DOMAIN_PIPE_B,
368 POWER_DOMAIN_PIPE_C,
369 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
370 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
372 POWER_DOMAIN_TRANSCODER_A,
373 POWER_DOMAIN_TRANSCODER_B,
374 POWER_DOMAIN_TRANSCODER_C,
f52e353e 375 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
376 POWER_DOMAIN_TRANSCODER_DSI_A,
377 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
378 POWER_DOMAIN_PORT_DDI_A_LANES,
379 POWER_DOMAIN_PORT_DDI_B_LANES,
380 POWER_DOMAIN_PORT_DDI_C_LANES,
381 POWER_DOMAIN_PORT_DDI_D_LANES,
382 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
383 POWER_DOMAIN_PORT_DDI_A_IO,
384 POWER_DOMAIN_PORT_DDI_B_IO,
385 POWER_DOMAIN_PORT_DDI_C_IO,
386 POWER_DOMAIN_PORT_DDI_D_IO,
387 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
388 POWER_DOMAIN_PORT_DSI,
389 POWER_DOMAIN_PORT_CRT,
390 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 391 POWER_DOMAIN_VGA,
fbeeaa23 392 POWER_DOMAIN_AUDIO,
bd2bb1b9 393 POWER_DOMAIN_PLLS,
1407121a
S
394 POWER_DOMAIN_AUX_A,
395 POWER_DOMAIN_AUX_B,
396 POWER_DOMAIN_AUX_C,
397 POWER_DOMAIN_AUX_D,
f0ab43e6 398 POWER_DOMAIN_GMBUS,
dfa57627 399 POWER_DOMAIN_MODESET,
baa70707 400 POWER_DOMAIN_INIT,
bddc7645
ID
401
402 POWER_DOMAIN_NUM,
b97186f0
PZ
403};
404
405#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
406#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
407 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
408#define POWER_DOMAIN_TRANSCODER(tran) \
409 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
410 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 411
1d843f9d
EE
412enum hpd_pin {
413 HPD_NONE = 0,
1d843f9d
EE
414 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
415 HPD_CRT,
416 HPD_SDVO_B,
417 HPD_SDVO_C,
cc24fcdc 418 HPD_PORT_A,
1d843f9d
EE
419 HPD_PORT_B,
420 HPD_PORT_C,
421 HPD_PORT_D,
26951caf 422 HPD_PORT_E,
1d843f9d
EE
423 HPD_NUM_PINS
424};
425
c91711f9
JN
426#define for_each_hpd_pin(__pin) \
427 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
428
317eaa95
L
429#define HPD_STORM_DEFAULT_THRESHOLD 5
430
5fcece80
JN
431struct i915_hotplug {
432 struct work_struct hotplug_work;
433
434 struct {
435 unsigned long last_jiffies;
436 int count;
437 enum {
438 HPD_ENABLED = 0,
439 HPD_DISABLED = 1,
440 HPD_MARK_DISABLED = 2
441 } state;
442 } stats[HPD_NUM_PINS];
443 u32 event_bits;
444 struct delayed_work reenable_work;
445
446 struct intel_digital_port *irq_port[I915_MAX_PORTS];
447 u32 long_port_mask;
448 u32 short_port_mask;
449 struct work_struct dig_port_work;
450
19625e85
L
451 struct work_struct poll_init_work;
452 bool poll_enabled;
453
317eaa95
L
454 unsigned int hpd_storm_threshold;
455
5fcece80
JN
456 /*
457 * if we get a HPD irq from DP and a HPD irq from non-DP
458 * the non-DP HPD could block the workqueue on a mode config
459 * mutex getting, that userspace may have taken. However
460 * userspace is waiting on the DP workqueue to run which is
461 * blocked behind the non-DP one.
462 */
463 struct workqueue_struct *dp_wq;
464};
465
2a2d5482
CW
466#define I915_GEM_GPU_DOMAINS \
467 (I915_GEM_DOMAIN_RENDER | \
468 I915_GEM_DOMAIN_SAMPLER | \
469 I915_GEM_DOMAIN_COMMAND | \
470 I915_GEM_DOMAIN_INSTRUCTION | \
471 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 472
055e393f
DL
473#define for_each_pipe(__dev_priv, __p) \
474 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
475#define for_each_pipe_masked(__dev_priv, __p, __mask) \
476 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
477 for_each_if ((__mask) & (1 << (__p)))
8b364b41 478#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
479 for ((__p) = 0; \
480 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
481 (__p)++)
3bdcfc0c
DL
482#define for_each_sprite(__dev_priv, __p, __s) \
483 for ((__s) = 0; \
484 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
485 (__s)++)
9db4a9c7 486
c3aeadc8
JN
487#define for_each_port_masked(__port, __ports_mask) \
488 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
489 for_each_if ((__ports_mask) & (1 << (__port)))
490
d79b814d 491#define for_each_crtc(dev, crtc) \
91c8a326 492 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 493
27321ae8
ML
494#define for_each_intel_plane(dev, intel_plane) \
495 list_for_each_entry(intel_plane, \
91c8a326 496 &(dev)->mode_config.plane_list, \
27321ae8
ML
497 base.head)
498
c107acfe 499#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
500 list_for_each_entry(intel_plane, \
501 &(dev)->mode_config.plane_list, \
c107acfe
MR
502 base.head) \
503 for_each_if ((plane_mask) & \
504 (1 << drm_plane_index(&intel_plane->base)))
505
262cd2e1
VS
506#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
507 list_for_each_entry(intel_plane, \
508 &(dev)->mode_config.plane_list, \
509 base.head) \
95150bdf 510 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 511
91c8a326
CW
512#define for_each_intel_crtc(dev, intel_crtc) \
513 list_for_each_entry(intel_crtc, \
514 &(dev)->mode_config.crtc_list, \
515 base.head)
d063ae48 516
91c8a326
CW
517#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
518 list_for_each_entry(intel_crtc, \
519 &(dev)->mode_config.crtc_list, \
520 base.head) \
98d39494
MR
521 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
522
b2784e15
DL
523#define for_each_intel_encoder(dev, intel_encoder) \
524 list_for_each_entry(intel_encoder, \
525 &(dev)->mode_config.encoder_list, \
526 base.head)
527
3f6a5e1e
DV
528#define for_each_intel_connector_iter(intel_connector, iter) \
529 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
530
6c2b7c12
DV
531#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
532 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 533 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 534
53f5e3ca
JB
535#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
536 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 537 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 538
b04c5bd6
BF
539#define for_each_power_domain(domain, mask) \
540 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 541 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 542
75ccb2ec
ID
543#define for_each_power_well(__dev_priv, __power_well) \
544 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
545 (__power_well) - (__dev_priv)->power_domains.power_wells < \
546 (__dev_priv)->power_domains.power_well_count; \
547 (__power_well)++)
548
549#define for_each_power_well_rev(__dev_priv, __power_well) \
550 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
551 (__dev_priv)->power_domains.power_well_count - 1; \
552 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
553 (__power_well)--)
554
555#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
556 for_each_power_well(__dev_priv, __power_well) \
557 for_each_if ((__power_well)->domains & (__domain_mask))
558
559#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
560 for_each_power_well_rev(__dev_priv, __power_well) \
561 for_each_if ((__power_well)->domains & (__domain_mask))
562
ff32c54e
VS
563#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
564 for ((__i) = 0; \
565 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
566 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
567 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
568 (__i)++) \
569 for_each_if (plane_state)
570
d305e061
VS
571#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
572 for ((__i) = 0; \
573 (__i) < (__state)->base.dev->mode_config.num_crtc && \
574 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
575 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
576 (__i)++) \
577 for_each_if (crtc)
578
579
7b510451
VS
580#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
581 for ((__i) = 0; \
582 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
583 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
584 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
585 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
586 (__i)++) \
587 for_each_if (plane)
588
e7b903d2 589struct drm_i915_private;
ad46cb53 590struct i915_mm_struct;
5cc9ed4b 591struct i915_mmu_object;
e7b903d2 592
a6f766f3
CW
593struct drm_i915_file_private {
594 struct drm_i915_private *dev_priv;
595 struct drm_file *file;
596
597 struct {
598 spinlock_t lock;
599 struct list_head request_list;
d0bc54f2
CW
600/* 20ms is a fairly arbitrary limit (greater than the average frame time)
601 * chosen to prevent the CPU getting more than a frame ahead of the GPU
602 * (when using lax throttling for the frontbuffer). We also use it to
603 * offer free GPU waitboosts for severely congested workloads.
604 */
605#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
606 } mm;
607 struct idr context_idr;
608
2e1b8730 609 struct intel_rps_client {
7b92c1bd 610 atomic_t boosts;
562d9bae 611 } rps_client;
a6f766f3 612
c80ff16e 613 unsigned int bsd_engine;
b083a087
MK
614
615/* Client can have a maximum of 3 contexts banned before
616 * it is denied of creating new contexts. As one context
617 * ban needs 4 consecutive hangs, and more if there is
618 * progress in between, this is a last resort stop gap measure
619 * to limit the badly behaving clients access to gpu.
620 */
621#define I915_MAX_CLIENT_CONTEXT_BANS 3
77b25a97 622 atomic_t context_bans;
a6f766f3
CW
623};
624
e69d0bc1
DV
625/* Used by dp and fdi links */
626struct intel_link_m_n {
627 uint32_t tu;
628 uint32_t gmch_m;
629 uint32_t gmch_n;
630 uint32_t link_m;
631 uint32_t link_n;
632};
633
634void intel_link_compute_m_n(int bpp, int nlanes,
635 int pixel_clock, int link_clock,
b31e85ed
JN
636 struct intel_link_m_n *m_n,
637 bool reduce_m_n);
e69d0bc1 638
1da177e4
LT
639/* Interface history:
640 *
641 * 1.1: Original.
0d6aa60b
DA
642 * 1.2: Add Power Management
643 * 1.3: Add vblank support
de227f5f 644 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 645 * 1.5: Add vblank pipe configuration
2228ed67
MCA
646 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
647 * - Support vertical blank on secondary display pipe
1da177e4
LT
648 */
649#define DRIVER_MAJOR 1
2228ed67 650#define DRIVER_MINOR 6
1da177e4
LT
651#define DRIVER_PATCHLEVEL 0
652
0a3e67a4
JB
653struct opregion_header;
654struct opregion_acpi;
655struct opregion_swsci;
656struct opregion_asle;
657
8ee1c3db 658struct intel_opregion {
115719fc
WD
659 struct opregion_header *header;
660 struct opregion_acpi *acpi;
661 struct opregion_swsci *swsci;
ebde53c7
JN
662 u32 swsci_gbda_sub_functions;
663 u32 swsci_sbcb_sub_functions;
115719fc 664 struct opregion_asle *asle;
04ebaadb 665 void *rvda;
ab3595bc 666 void *vbt_firmware;
82730385 667 const void *vbt;
ada8f955 668 u32 vbt_size;
115719fc 669 u32 *lid_state;
91a60f20 670 struct work_struct asle_work;
8ee1c3db 671};
44834a67 672#define OPREGION_SIZE (8*1024)
8ee1c3db 673
6ef3d427
CW
674struct intel_overlay;
675struct intel_overlay_error_state;
676
9b9d172d 677struct sdvo_device_mapping {
e957d772 678 u8 initialized;
9b9d172d 679 u8 dvo_port;
680 u8 slave_addr;
681 u8 dvo_wiring;
e957d772 682 u8 i2c_pin;
b1083333 683 u8 ddc_pin;
9b9d172d 684};
685
7bd688cd 686struct intel_connector;
820d2d77 687struct intel_encoder;
ccf010fb 688struct intel_atomic_state;
5cec258b 689struct intel_crtc_state;
5724dbd1 690struct intel_initial_plane_config;
0e8ffe1b 691struct intel_crtc;
ee9300bb
DV
692struct intel_limit;
693struct dpll;
49cd97a3 694struct intel_cdclk_state;
b8cecdf5 695
e70236a8 696struct drm_i915_display_funcs {
49cd97a3
VS
697 void (*get_cdclk)(struct drm_i915_private *dev_priv,
698 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
699 void (*set_cdclk)(struct drm_i915_private *dev_priv,
700 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 701 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 702 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
703 int (*compute_intermediate_wm)(struct drm_device *dev,
704 struct intel_crtc *intel_crtc,
705 struct intel_crtc_state *newstate);
ccf010fb
ML
706 void (*initial_watermarks)(struct intel_atomic_state *state,
707 struct intel_crtc_state *cstate);
708 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
709 struct intel_crtc_state *cstate);
710 void (*optimize_watermarks)(struct intel_atomic_state *state,
711 struct intel_crtc_state *cstate);
98d39494 712 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 713 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 714 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
715 /* Returns the active state of the crtc, and if the crtc is active,
716 * fills out the pipe-config with the hw state. */
717 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 718 struct intel_crtc_state *);
5724dbd1
DL
719 void (*get_initial_plane_config)(struct intel_crtc *,
720 struct intel_initial_plane_config *);
190f68c5
ACO
721 int (*crtc_compute_clock)(struct intel_crtc *crtc,
722 struct intel_crtc_state *crtc_state);
4a806558
ML
723 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
724 struct drm_atomic_state *old_state);
725 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
726 struct drm_atomic_state *old_state);
b44d5c0c 727 void (*update_crtcs)(struct drm_atomic_state *state);
8ec47de2
VS
728 void (*audio_codec_enable)(struct intel_encoder *encoder,
729 const struct intel_crtc_state *crtc_state,
730 const struct drm_connector_state *conn_state);
731 void (*audio_codec_disable)(struct intel_encoder *encoder,
732 const struct intel_crtc_state *old_crtc_state,
733 const struct drm_connector_state *old_conn_state);
dc4a1094
ACO
734 void (*fdi_link_train)(struct intel_crtc *crtc,
735 const struct intel_crtc_state *crtc_state);
46f16e63 736 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
91d14251 737 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
738 /* clock updates for mode set */
739 /* cursor updates */
740 /* render clock increase/decrease */
741 /* display clock increase/decrease */
742 /* pll clock increase/decrease */
8563b1e8 743
b95c5321
ML
744 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
745 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
746};
747
b6e7d894
DL
748#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
749#define CSR_VERSION_MAJOR(version) ((version) >> 16)
750#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
751
eb805623 752struct intel_csr {
8144ac59 753 struct work_struct work;
eb805623 754 const char *fw_path;
a7f749f9 755 uint32_t *dmc_payload;
eb805623 756 uint32_t dmc_fw_size;
b6e7d894 757 uint32_t version;
eb805623 758 uint32_t mmio_count;
f0f59a00 759 i915_reg_t mmioaddr[8];
eb805623 760 uint32_t mmiodata[8];
832dba88 761 uint32_t dc_state;
a37baf3b 762 uint32_t allowed_dc_mask;
eb805623
DV
763};
764
604db650
JL
765#define DEV_INFO_FOR_EACH_FLAG(func) \
766 func(is_mobile); \
3e4274f8 767 func(is_lp); \
c007fb4a 768 func(is_alpha_support); \
566c56a4 769 /* Keep has_* in alphabetical order */ \
dfc5148f 770 func(has_64bit_reloc); \
9e1d0e60 771 func(has_aliasing_ppgtt); \
604db650 772 func(has_csr); \
566c56a4 773 func(has_ddi); \
604db650 774 func(has_dp_mst); \
142bc7d9 775 func(has_reset_engine); \
566c56a4
JL
776 func(has_fbc); \
777 func(has_fpga_dbg); \
9e1d0e60
MT
778 func(has_full_ppgtt); \
779 func(has_full_48bit_ppgtt); \
604db650
JL
780 func(has_gmch_display); \
781 func(has_guc); \
f8a58d63 782 func(has_guc_ct); \
604db650 783 func(has_hotplug); \
566c56a4 784 func(has_l3_dpf); \
604db650 785 func(has_llc); \
566c56a4 786 func(has_logical_ring_contexts); \
e7af3116 787 func(has_logical_ring_preemption); \
566c56a4 788 func(has_overlay); \
566c56a4
JL
789 func(has_pooled_eu); \
790 func(has_psr); \
791 func(has_rc6); \
792 func(has_rc6p); \
793 func(has_resource_streamer); \
794 func(has_runtime_pm); \
604db650 795 func(has_snoop); \
f4ce766f 796 func(unfenced_needs_alignment); \
566c56a4
JL
797 func(cursor_needs_physical); \
798 func(hws_needs_physical); \
799 func(overlay_needs_physical); \
e57f1c02
MK
800 func(supports_tv); \
801 func(has_ipc);
c96ea64e 802
915490d5 803struct sseu_dev_info {
f08a0c92 804 u8 slice_mask;
57ec171e 805 u8 subslice_mask;
915490d5
ID
806 u8 eu_total;
807 u8 eu_per_subslice;
43b67998
ID
808 u8 min_eu_in_pool;
809 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
810 u8 subslice_7eu[3];
811 u8 has_slice_pg:1;
812 u8 has_subslice_pg:1;
813 u8 has_eu_pg:1;
915490d5
ID
814};
815
57ec171e
ID
816static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
817{
818 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
819}
820
2e0d26f8
JN
821/* Keep in gen based order, and chronological order within a gen */
822enum intel_platform {
823 INTEL_PLATFORM_UNINITIALIZED = 0,
824 INTEL_I830,
825 INTEL_I845G,
826 INTEL_I85X,
827 INTEL_I865G,
828 INTEL_I915G,
829 INTEL_I915GM,
830 INTEL_I945G,
831 INTEL_I945GM,
832 INTEL_G33,
833 INTEL_PINEVIEW,
c0f86832
JN
834 INTEL_I965G,
835 INTEL_I965GM,
f69c11ae
JN
836 INTEL_G45,
837 INTEL_GM45,
2e0d26f8
JN
838 INTEL_IRONLAKE,
839 INTEL_SANDYBRIDGE,
840 INTEL_IVYBRIDGE,
841 INTEL_VALLEYVIEW,
842 INTEL_HASWELL,
843 INTEL_BROADWELL,
844 INTEL_CHERRYVIEW,
845 INTEL_SKYLAKE,
846 INTEL_BROXTON,
847 INTEL_KABYLAKE,
848 INTEL_GEMINILAKE,
71851fa8 849 INTEL_COFFEELAKE,
413f3c19 850 INTEL_CANNONLAKE,
9160095c 851 INTEL_MAX_PLATFORMS
2e0d26f8
JN
852};
853
cfdf1fa2 854struct intel_device_info {
87f1f465 855 u16 device_id;
ae5702d2 856 u16 gen_mask;
4d34b11e
TU
857
858 u8 gen;
0890540e 859 u8 gt; /* GT number, 0 if undefined */
c1bb1145 860 u8 num_rings;
4d34b11e
TU
861 u8 ring_mask; /* Rings supported by the HW */
862
863 enum intel_platform platform;
ae7617f0 864 u32 platform_mask;
4d34b11e
TU
865
866 u32 display_mmio_offset;
867
868 u8 num_pipes;
869 u8 num_sprites[I915_MAX_PIPES];
870 u8 num_scalers[I915_MAX_PIPES];
871
2a9654b2
MA
872 unsigned int page_sizes; /* page sizes supported by the HW */
873
604db650
JL
874#define DEFINE_FLAG(name) u8 name:1
875 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
876#undef DEFINE_FLAG
6f3fff60 877 u16 ddb_size; /* in blocks */
4d34b11e 878
a57c774a
AK
879 /* Register offsets for the various display pipes and transcoders */
880 int pipe_offsets[I915_MAX_TRANSCODERS];
881 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 882 int palette_offsets[I915_MAX_PIPES];
5efb3e28 883 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
884
885 /* Slice/subslice/EU info */
43b67998 886 struct sseu_dev_info sseu;
82cf435b 887
f577a03b 888 u32 cs_timestamp_frequency_khz;
dab91783 889
82cf435b
LL
890 struct color_luts {
891 u16 degamma_lut_size;
892 u16 gamma_lut_size;
893 } color;
cfdf1fa2
KH
894};
895
2bd160a1
CW
896struct intel_display_error_state;
897
5a4c6f1b 898struct i915_gpu_state {
2bd160a1
CW
899 struct kref ref;
900 struct timeval time;
de867c20
CW
901 struct timeval boottime;
902 struct timeval uptime;
2bd160a1 903
9f267eb8
CW
904 struct drm_i915_private *i915;
905
2bd160a1
CW
906 char error_msg[128];
907 bool simulated;
f73b5674 908 bool awake;
e5aac87e
CW
909 bool wakelock;
910 bool suspended;
2bd160a1
CW
911 int iommu;
912 u32 reset_count;
913 u32 suspend_count;
914 struct intel_device_info device_info;
642c8a72 915 struct i915_params params;
2bd160a1 916
7d41ef34
MW
917 struct i915_error_uc {
918 struct intel_uc_fw guc_fw;
919 struct intel_uc_fw huc_fw;
0397ac13 920 struct drm_i915_error_object *guc_log;
7d41ef34
MW
921 } uc;
922
2bd160a1
CW
923 /* Generic register state */
924 u32 eir;
925 u32 pgtbl_er;
926 u32 ier;
5a4c6f1b 927 u32 gtier[4], ngtier;
2bd160a1
CW
928 u32 ccid;
929 u32 derrmr;
930 u32 forcewake;
931 u32 error; /* gen6+ */
932 u32 err_int; /* gen7 */
933 u32 fault_data0; /* gen8, gen9 */
934 u32 fault_data1; /* gen8, gen9 */
935 u32 done_reg;
936 u32 gac_eco;
937 u32 gam_ecochk;
938 u32 gab_ctl;
939 u32 gfx_mode;
d636951e 940
5a4c6f1b 941 u32 nfence;
2bd160a1
CW
942 u64 fence[I915_MAX_NUM_FENCES];
943 struct intel_overlay_error_state *overlay;
944 struct intel_display_error_state *display;
51d545d0 945 struct drm_i915_error_object *semaphore;
2bd160a1
CW
946
947 struct drm_i915_error_engine {
948 int engine_id;
949 /* Software tracked state */
950 bool waiting;
951 int num_waiters;
3fe3b030
MK
952 unsigned long hangcheck_timestamp;
953 bool hangcheck_stalled;
2bd160a1
CW
954 enum intel_engine_hangcheck_action hangcheck_action;
955 struct i915_address_space *vm;
956 int num_requests;
702c8f8e 957 u32 reset_count;
2bd160a1 958
cdb324bd
CW
959 /* position of active request inside the ring */
960 u32 rq_head, rq_post, rq_tail;
961
2bd160a1
CW
962 /* our own tracking of ring head and tail */
963 u32 cpu_ring_head;
964 u32 cpu_ring_tail;
965
966 u32 last_seqno;
2bd160a1
CW
967
968 /* Register state */
969 u32 start;
970 u32 tail;
971 u32 head;
972 u32 ctl;
21a2c58a 973 u32 mode;
2bd160a1
CW
974 u32 hws;
975 u32 ipeir;
976 u32 ipehr;
2bd160a1
CW
977 u32 bbstate;
978 u32 instpm;
979 u32 instps;
980 u32 seqno;
981 u64 bbaddr;
982 u64 acthd;
983 u32 fault_reg;
984 u64 faddr;
985 u32 rc_psmi; /* sleep state */
986 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 987 struct intel_instdone instdone;
2bd160a1 988
4fa6053e
CW
989 struct drm_i915_error_context {
990 char comm[TASK_COMM_LEN];
991 pid_t pid;
992 u32 handle;
993 u32 hw_id;
1f181225 994 int priority;
4fa6053e
CW
995 int ban_score;
996 int active;
997 int guilty;
998 } context;
999
2bd160a1 1000 struct drm_i915_error_object {
2bd160a1 1001 u64 gtt_offset;
03382dfb 1002 u64 gtt_size;
0a97015d
CW
1003 int page_count;
1004 int unused;
2bd160a1
CW
1005 u32 *pages[0];
1006 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1007
b0fd47ad
CW
1008 struct drm_i915_error_object **user_bo;
1009 long user_bo_count;
1010
2bd160a1
CW
1011 struct drm_i915_error_object *wa_ctx;
1012
1013 struct drm_i915_error_request {
1014 long jiffies;
c84455b4 1015 pid_t pid;
35ca039e 1016 u32 context;
1f181225 1017 int priority;
84102171 1018 int ban_score;
2bd160a1
CW
1019 u32 seqno;
1020 u32 head;
1021 u32 tail;
76e70087
MK
1022 } *requests, execlist[EXECLIST_MAX_PORTS];
1023 unsigned int num_ports;
2bd160a1
CW
1024
1025 struct drm_i915_error_waiter {
1026 char comm[TASK_COMM_LEN];
1027 pid_t pid;
1028 u32 seqno;
1029 } *waiters;
1030
1031 struct {
1032 u32 gfx_mode;
1033 union {
1034 u64 pdp[4];
1035 u32 pp_dir_base;
1036 };
1037 } vm_info;
2bd160a1
CW
1038 } engine[I915_NUM_ENGINES];
1039
1040 struct drm_i915_error_buffer {
1041 u32 size;
1042 u32 name;
1043 u32 rseqno[I915_NUM_ENGINES], wseqno;
1044 u64 gtt_offset;
1045 u32 read_domains;
1046 u32 write_domain;
1047 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1048 u32 tiling:2;
1049 u32 dirty:1;
1050 u32 purgeable:1;
1051 u32 userptr:1;
1052 s32 engine:4;
1053 u32 cache_level:3;
1054 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1055 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1056 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1057};
1058
7faf1ab2
DV
1059enum i915_cache_level {
1060 I915_CACHE_NONE = 0,
350ec881
CW
1061 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1062 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1063 caches, eg sampler/render caches, and the
1064 large Last-Level-Cache. LLC is coherent with
1065 the CPU, but L3 is only visible to the GPU. */
651d794f 1066 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1067};
1068
85fd4f58
CW
1069#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1070
a4001f1b
PZ
1071enum fb_op_origin {
1072 ORIGIN_GTT,
1073 ORIGIN_CPU,
1074 ORIGIN_CS,
1075 ORIGIN_FLIP,
74b4ea1e 1076 ORIGIN_DIRTYFB,
a4001f1b
PZ
1077};
1078
ab34a7e8 1079struct intel_fbc {
25ad93fd
PZ
1080 /* This is always the inner lock when overlapping with struct_mutex and
1081 * it's the outer lock when overlapping with stolen_lock. */
1082 struct mutex lock;
5e59f717 1083 unsigned threshold;
dbef0f15
PZ
1084 unsigned int possible_framebuffer_bits;
1085 unsigned int busy_bits;
010cf73d 1086 unsigned int visible_pipes_mask;
e35fef21 1087 struct intel_crtc *crtc;
5c3fe8b0 1088
c4213885 1089 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1090 struct drm_mm_node *compressed_llb;
1091
da46f936
RV
1092 bool false_color;
1093
d029bcad 1094 bool enabled;
0e631adc 1095 bool active;
9adccc60 1096
61a585d6
PZ
1097 bool underrun_detected;
1098 struct work_struct underrun_work;
1099
525a4f93
PZ
1100 /*
1101 * Due to the atomic rules we can't access some structures without the
1102 * appropriate locking, so we cache information here in order to avoid
1103 * these problems.
1104 */
aaf78d27 1105 struct intel_fbc_state_cache {
be1e3415
CW
1106 struct i915_vma *vma;
1107
aaf78d27
PZ
1108 struct {
1109 unsigned int mode_flags;
1110 uint32_t hsw_bdw_pixel_rate;
1111 } crtc;
1112
1113 struct {
1114 unsigned int rotation;
1115 int src_w;
1116 int src_h;
1117 bool visible;
bf0a5d4b
JPH
1118 /*
1119 * Display surface base address adjustement for
1120 * pageflips. Note that on gen4+ this only adjusts up
1121 * to a tile, offsets within a tile are handled in
1122 * the hw itself (with the TILEOFF register).
1123 */
1124 int adjusted_x;
1125 int adjusted_y;
31d1d3c8
JPH
1126
1127 int y;
aaf78d27
PZ
1128 } plane;
1129
1130 struct {
801c8fe8 1131 const struct drm_format_info *format;
aaf78d27 1132 unsigned int stride;
aaf78d27
PZ
1133 } fb;
1134 } state_cache;
1135
525a4f93
PZ
1136 /*
1137 * This structure contains everything that's relevant to program the
1138 * hardware registers. When we want to figure out if we need to disable
1139 * and re-enable FBC for a new configuration we just check if there's
1140 * something different in the struct. The genx_fbc_activate functions
1141 * are supposed to read from it in order to program the registers.
1142 */
b183b3f1 1143 struct intel_fbc_reg_params {
be1e3415
CW
1144 struct i915_vma *vma;
1145
b183b3f1
PZ
1146 struct {
1147 enum pipe pipe;
1148 enum plane plane;
1149 unsigned int fence_y_offset;
1150 } crtc;
1151
1152 struct {
801c8fe8 1153 const struct drm_format_info *format;
b183b3f1 1154 unsigned int stride;
b183b3f1
PZ
1155 } fb;
1156
1157 int cfb_size;
5654a162 1158 unsigned int gen9_wa_cfb_stride;
b183b3f1
PZ
1159 } params;
1160
5c3fe8b0 1161 struct intel_fbc_work {
128d7356 1162 bool scheduled;
ca18d51d 1163 u32 scheduled_vblank;
128d7356 1164 struct work_struct work;
128d7356 1165 } work;
5c3fe8b0 1166
bf6189c6 1167 const char *no_fbc_reason;
b5e50c3f
JB
1168};
1169
fe88d122 1170/*
96178eeb
VK
1171 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1172 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1173 * parsing for same resolution.
1174 */
1175enum drrs_refresh_rate_type {
1176 DRRS_HIGH_RR,
1177 DRRS_LOW_RR,
1178 DRRS_MAX_RR, /* RR count */
1179};
1180
1181enum drrs_support_type {
1182 DRRS_NOT_SUPPORTED = 0,
1183 STATIC_DRRS_SUPPORT = 1,
1184 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1185};
1186
2807cf69 1187struct intel_dp;
96178eeb
VK
1188struct i915_drrs {
1189 struct mutex mutex;
1190 struct delayed_work work;
1191 struct intel_dp *dp;
1192 unsigned busy_frontbuffer_bits;
1193 enum drrs_refresh_rate_type refresh_rate_type;
1194 enum drrs_support_type type;
1195};
1196
a031d709 1197struct i915_psr {
f0355c4a 1198 struct mutex lock;
a031d709
RV
1199 bool sink_support;
1200 bool source_ok;
2807cf69 1201 struct intel_dp *enabled;
7c8f8a70
RV
1202 bool active;
1203 struct delayed_work work;
9ca15301 1204 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1205 bool psr2_support;
1206 bool aux_frame_sync;
60e5ffe3 1207 bool link_standby;
97da2ef4
NV
1208 bool y_cord_support;
1209 bool colorimetry_support;
340c93c0 1210 bool alpm;
424644c2 1211
d0d5e0d7
RV
1212 void (*enable_source)(struct intel_dp *,
1213 const struct intel_crtc_state *);
424644c2
RV
1214 void (*disable_source)(struct intel_dp *,
1215 const struct intel_crtc_state *);
49ad316f 1216 void (*enable_sink)(struct intel_dp *);
e3702ac9 1217 void (*activate)(struct intel_dp *);
2a5db87f 1218 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
3f51e471 1219};
5c3fe8b0 1220
3bad0781 1221enum intel_pch {
f0350830 1222 PCH_NONE = 0, /* No PCH present */
3bad0781 1223 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1224 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1225 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1226 PCH_SPT, /* Sunrisepoint PCH */
23247d71
RV
1227 PCH_KBP, /* Kaby Lake PCH */
1228 PCH_CNP, /* Cannon Lake PCH */
40c7ead9 1229 PCH_NOP,
3bad0781
ZW
1230};
1231
988d6ee8
PZ
1232enum intel_sbi_destination {
1233 SBI_ICLK,
1234 SBI_MPHY,
1235};
1236
435793df 1237#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1238#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1239#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1240#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
c99a259b 1241#define QUIRK_INCREASE_T12_DELAY (1<<6)
b690e96c 1242
8be48d92 1243struct intel_fbdev;
1630fe75 1244struct intel_fbc_work;
38651674 1245
c2b9152f
DV
1246struct intel_gmbus {
1247 struct i2c_adapter adapter;
3e4d44e0 1248#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1249 u32 force_bit;
c2b9152f 1250 u32 reg0;
f0f59a00 1251 i915_reg_t gpio_reg;
c167a6fc 1252 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1253 struct drm_i915_private *dev_priv;
1254};
1255
f4c956ad 1256struct i915_suspend_saved_registers {
e948e994 1257 u32 saveDSPARB;
ba8bbcf6 1258 u32 saveFBC_CONTROL;
1f84e550 1259 u32 saveCACHE_MODE_0;
1f84e550 1260 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1261 u32 saveSWF0[16];
1262 u32 saveSWF1[16];
85fa792b 1263 u32 saveSWF3[3];
4b9de737 1264 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1265 u32 savePCH_PORT_HOTPLUG;
9f49c376 1266 u16 saveGCDGMBUS;
f4c956ad 1267};
c85aa885 1268
ddeea5b0
ID
1269struct vlv_s0ix_state {
1270 /* GAM */
1271 u32 wr_watermark;
1272 u32 gfx_prio_ctrl;
1273 u32 arb_mode;
1274 u32 gfx_pend_tlb0;
1275 u32 gfx_pend_tlb1;
1276 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1277 u32 media_max_req_count;
1278 u32 gfx_max_req_count;
1279 u32 render_hwsp;
1280 u32 ecochk;
1281 u32 bsd_hwsp;
1282 u32 blt_hwsp;
1283 u32 tlb_rd_addr;
1284
1285 /* MBC */
1286 u32 g3dctl;
1287 u32 gsckgctl;
1288 u32 mbctl;
1289
1290 /* GCP */
1291 u32 ucgctl1;
1292 u32 ucgctl3;
1293 u32 rcgctl1;
1294 u32 rcgctl2;
1295 u32 rstctl;
1296 u32 misccpctl;
1297
1298 /* GPM */
1299 u32 gfxpause;
1300 u32 rpdeuhwtc;
1301 u32 rpdeuc;
1302 u32 ecobus;
1303 u32 pwrdwnupctl;
1304 u32 rp_down_timeout;
1305 u32 rp_deucsw;
1306 u32 rcubmabdtmr;
1307 u32 rcedata;
1308 u32 spare2gh;
1309
1310 /* Display 1 CZ domain */
1311 u32 gt_imr;
1312 u32 gt_ier;
1313 u32 pm_imr;
1314 u32 pm_ier;
1315 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1316
1317 /* GT SA CZ domain */
1318 u32 tilectl;
1319 u32 gt_fifoctl;
1320 u32 gtlc_wake_ctrl;
1321 u32 gtlc_survive;
1322 u32 pmwgicz;
1323
1324 /* Display 2 CZ domain */
1325 u32 gu_ctl0;
1326 u32 gu_ctl1;
9c25210f 1327 u32 pcbr;
ddeea5b0
ID
1328 u32 clock_gate_dis2;
1329};
1330
bf225f20 1331struct intel_rps_ei {
679cb6c1 1332 ktime_t ktime;
bf225f20
CW
1333 u32 render_c0;
1334 u32 media_c0;
31685c25
D
1335};
1336
562d9bae 1337struct intel_rps {
d4d70aa5
ID
1338 /*
1339 * work, interrupts_enabled and pm_iir are protected by
1340 * dev_priv->irq_lock
1341 */
c85aa885 1342 struct work_struct work;
d4d70aa5 1343 bool interrupts_enabled;
c85aa885 1344 u32 pm_iir;
59cdb63d 1345
b20e3cfe 1346 /* PM interrupt bits that should never be masked */
5dd04556 1347 u32 pm_intrmsk_mbz;
1800ad25 1348
b39fb297
BW
1349 /* Frequencies are stored in potentially platform dependent multiples.
1350 * In other words, *_freq needs to be multiplied by X to be interesting.
1351 * Soft limits are those which are used for the dynamic reclocking done
1352 * by the driver (raise frequencies under heavy loads, and lower for
1353 * lighter loads). Hard limits are those imposed by the hardware.
1354 *
1355 * A distinction is made for overclocking, which is never enabled by
1356 * default, and is considered to be above the hard limit if it's
1357 * possible at all.
1358 */
1359 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1360 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1361 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1362 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1363 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1364 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1365 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1366 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1367 u8 rp1_freq; /* "less than" RP0 power/freqency */
1368 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1369 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1370
8fb55197
CW
1371 u8 up_threshold; /* Current %busy required to uplock */
1372 u8 down_threshold; /* Current %busy required to downclock */
1373
dd75fdc8
CW
1374 int last_adj;
1375 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1376
c0951f0c 1377 bool enabled;
7b92c1bd
CW
1378 atomic_t num_waiters;
1379 atomic_t boosts;
4fc688ce 1380
bf225f20 1381 /* manual wa residency calculations */
e0e8c7cb 1382 struct intel_rps_ei ei;
c85aa885
DV
1383};
1384
37d933fc
SAK
1385struct intel_rc6 {
1386 bool enabled;
1387};
1388
1389struct intel_llc_pstate {
1390 bool enabled;
1391};
1392
562d9bae
SAK
1393struct intel_gen6_power_mgmt {
1394 struct intel_rps rps;
37d933fc
SAK
1395 struct intel_rc6 rc6;
1396 struct intel_llc_pstate llc_pstate;
562d9bae
SAK
1397};
1398
1a240d4d
DV
1399/* defined intel_pm.c */
1400extern spinlock_t mchdev_lock;
1401
c85aa885
DV
1402struct intel_ilk_power_mgmt {
1403 u8 cur_delay;
1404 u8 min_delay;
1405 u8 max_delay;
1406 u8 fmax;
1407 u8 fstart;
1408
1409 u64 last_count1;
1410 unsigned long last_time1;
1411 unsigned long chipset_power;
1412 u64 last_count2;
5ed0bdf2 1413 u64 last_time2;
c85aa885
DV
1414 unsigned long gfx_power;
1415 u8 corr;
1416
1417 int c_m;
1418 int r_t;
1419};
1420
c6cb582e
ID
1421struct drm_i915_private;
1422struct i915_power_well;
1423
1424struct i915_power_well_ops {
1425 /*
1426 * Synchronize the well's hw state to match the current sw state, for
1427 * example enable/disable it based on the current refcount. Called
1428 * during driver init and resume time, possibly after first calling
1429 * the enable/disable handlers.
1430 */
1431 void (*sync_hw)(struct drm_i915_private *dev_priv,
1432 struct i915_power_well *power_well);
1433 /*
1434 * Enable the well and resources that depend on it (for example
1435 * interrupts located on the well). Called after the 0->1 refcount
1436 * transition.
1437 */
1438 void (*enable)(struct drm_i915_private *dev_priv,
1439 struct i915_power_well *power_well);
1440 /*
1441 * Disable the well and resources that depend on it. Called after
1442 * the 1->0 refcount transition.
1443 */
1444 void (*disable)(struct drm_i915_private *dev_priv,
1445 struct i915_power_well *power_well);
1446 /* Returns the hw enabled state. */
1447 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1448 struct i915_power_well *power_well);
1449};
1450
a38911a3
WX
1451/* Power well structure for haswell */
1452struct i915_power_well {
c1ca727f 1453 const char *name;
6f3ef5dd 1454 bool always_on;
a38911a3
WX
1455 /* power well enable/disable usage count */
1456 int count;
bfafe93a
ID
1457 /* cached hw enabled state */
1458 bool hw_enabled;
d8fc70b7 1459 u64 domains;
01c3faa7 1460 /* unique identifier for this power well */
438b8dc4 1461 enum i915_power_well_id id;
362624c9
ACO
1462 /*
1463 * Arbitraty data associated with this power well. Platform and power
1464 * well specific.
1465 */
b5565a2e
ID
1466 union {
1467 struct {
1468 enum dpio_phy phy;
1469 } bxt;
001bd2cb
ID
1470 struct {
1471 /* Mask of pipes whose IRQ logic is backed by the pw */
1472 u8 irq_pipe_mask;
1473 /* The pw is backing the VGA functionality */
1474 bool has_vga:1;
b2891eb2 1475 bool has_fuses:1;
001bd2cb 1476 } hsw;
b5565a2e 1477 };
c6cb582e 1478 const struct i915_power_well_ops *ops;
a38911a3
WX
1479};
1480
83c00f55 1481struct i915_power_domains {
baa70707
ID
1482 /*
1483 * Power wells needed for initialization at driver init and suspend
1484 * time are on. They are kept on until after the first modeset.
1485 */
1486 bool init_power_on;
0d116a29 1487 bool initializing;
c1ca727f 1488 int power_well_count;
baa70707 1489
83c00f55 1490 struct mutex lock;
1da51581 1491 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1492 struct i915_power_well *power_wells;
83c00f55
ID
1493};
1494
35a85ac6 1495#define MAX_L3_SLICES 2
a4da4fa4 1496struct intel_l3_parity {
35a85ac6 1497 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1498 struct work_struct error_work;
35a85ac6 1499 int which_slice;
a4da4fa4
DV
1500};
1501
4b5aed62 1502struct i915_gem_mm {
4b5aed62
DV
1503 /** Memory allocator for GTT stolen memory */
1504 struct drm_mm stolen;
92e97d2f
PZ
1505 /** Protects the usage of the GTT stolen memory allocator. This is
1506 * always the inner lock when overlapping with struct_mutex. */
1507 struct mutex stolen_lock;
1508
f2123818
CW
1509 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
1510 spinlock_t obj_lock;
1511
4b5aed62
DV
1512 /** List of all objects in gtt_space. Used to restore gtt
1513 * mappings on resume */
1514 struct list_head bound_list;
1515 /**
1516 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1517 * are idle and not used by the GPU). These objects may or may
1518 * not actually have any pages attached.
4b5aed62
DV
1519 */
1520 struct list_head unbound_list;
1521
275f039d
CW
1522 /** List of all objects in gtt_space, currently mmaped by userspace.
1523 * All objects within this list must also be on bound_list.
1524 */
1525 struct list_head userfault_list;
1526
fbbd37b3
CW
1527 /**
1528 * List of objects which are pending destruction.
1529 */
1530 struct llist_head free_list;
1531 struct work_struct free_work;
87701b4b 1532 spinlock_t free_lock;
fbbd37b3 1533
66df1014
CW
1534 /**
1535 * Small stash of WC pages
1536 */
1537 struct pagevec wc_stash;
1538
4b5aed62 1539 /** Usable portion of the GTT for GEM */
c8847387 1540 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1541
465c403c
MA
1542 /**
1543 * tmpfs instance used for shmem backed objects
1544 */
1545 struct vfsmount *gemfs;
1546
4b5aed62
DV
1547 /** PPGTT used for aliasing the PPGTT with the GTT */
1548 struct i915_hw_ppgtt *aliasing_ppgtt;
1549
2cfcd32a 1550 struct notifier_block oom_notifier;
e87666b5 1551 struct notifier_block vmap_notifier;
ceabbba5 1552 struct shrinker shrinker;
4b5aed62 1553
4b5aed62
DV
1554 /** LRU list of objects with fence regs on them. */
1555 struct list_head fence_list;
1556
8a2421bd
CW
1557 /**
1558 * Workqueue to fault in userptr pages, flushed by the execbuf
1559 * when required but otherwise left to userspace to try again
1560 * on EAGAIN.
1561 */
1562 struct workqueue_struct *userptr_wq;
1563
94312828
CW
1564 u64 unordered_timeline;
1565
bdf1e7e3 1566 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1567 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1568
4b5aed62
DV
1569 /** Bit 6 swizzling required for X tiling */
1570 uint32_t bit_6_swizzle_x;
1571 /** Bit 6 swizzling required for Y tiling */
1572 uint32_t bit_6_swizzle_y;
1573
4b5aed62 1574 /* accounting, useful for userland debugging */
c20e8355 1575 spinlock_t object_stat_lock;
3ef7f228 1576 u64 object_memory;
4b5aed62
DV
1577 u32 object_count;
1578};
1579
edc3d884 1580struct drm_i915_error_state_buf {
0a4cd7c8 1581 struct drm_i915_private *i915;
edc3d884
MK
1582 unsigned bytes;
1583 unsigned size;
1584 int err;
1585 u8 *buf;
1586 loff_t start;
1587 loff_t pos;
1588};
1589
b52992c0
CW
1590#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1591#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1592
3fe3b030
MK
1593#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1594#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1595
99584db3
DV
1596struct i915_gpu_error {
1597 /* For hangcheck timer */
1598#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1599#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1600
737b1506 1601 struct delayed_work hangcheck_work;
99584db3
DV
1602
1603 /* For reset and error_state handling. */
1604 spinlock_t lock;
1605 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1606 struct i915_gpu_state *first_error;
094f9a54 1607
9db529aa
DV
1608 atomic_t pending_fb_pin;
1609
094f9a54
CW
1610 unsigned long missed_irq_rings;
1611
1f83fee0 1612 /**
2ac0f450 1613 * State variable controlling the reset flow and count
1f83fee0 1614 *
2ac0f450 1615 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1616 *
56306c6e 1617 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1618 * meaning that any waiters holding onto the struct_mutex should
1619 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1620 *
1621 * If reset is not completed succesfully, the I915_WEDGE bit is
1622 * set meaning that hardware is terminally sour and there is no
1623 * recovery. All waiters on the reset_queue will be woken when
1624 * that happens.
1625 *
1626 * This counter is used by the wait_seqno code to notice that reset
1627 * event happened and it needs to restart the entire ioctl (since most
1628 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1629 *
1630 * This is important for lock-free wait paths, where no contended lock
1631 * naturally enforces the correct ordering between the bail-out of the
1632 * waiter and the gpu reset work code.
1f83fee0 1633 */
8af29b0c 1634 unsigned long reset_count;
1f83fee0 1635
8c185eca
CW
1636 /**
1637 * flags: Control various stages of the GPU reset
1638 *
1639 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1640 * other users acquiring the struct_mutex. To do this we set the
1641 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1642 * and then check for that bit before acquiring the struct_mutex (in
1643 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1644 * secondary role in preventing two concurrent global reset attempts.
1645 *
1646 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1647 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1648 * but it may be held by some long running waiter (that we cannot
1649 * interrupt without causing trouble). Once we are ready to do the GPU
1650 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1651 * they already hold the struct_mutex and want to participate they can
1652 * inspect the bit and do the reset directly, otherwise the worker
1653 * waits for the struct_mutex.
1654 *
142bc7d9
MT
1655 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1656 * acquire the struct_mutex to reset an engine, we need an explicit
1657 * flag to prevent two concurrent reset attempts in the same engine.
1658 * As the number of engines continues to grow, allocate the flags from
1659 * the most significant bits.
1660 *
8c185eca
CW
1661 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1662 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1663 * i915_gem_request_alloc(), this bit is checked and the sequence
1664 * aborted (with -EIO reported to userspace) if set.
1665 */
8af29b0c 1666 unsigned long flags;
8c185eca
CW
1667#define I915_RESET_BACKOFF 0
1668#define I915_RESET_HANDOFF 1
9db529aa 1669#define I915_RESET_MODESET 2
8af29b0c 1670#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1671#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1672
702c8f8e
MT
1673 /** Number of times an engine has been reset */
1674 u32 reset_engine_count[I915_NUM_ENGINES];
1675
1f15b76f
CW
1676 /**
1677 * Waitqueue to signal when a hang is detected. Used to for waiters
1678 * to release the struct_mutex for the reset to procede.
1679 */
1680 wait_queue_head_t wait_queue;
1681
1f83fee0
DV
1682 /**
1683 * Waitqueue to signal when the reset has completed. Used by clients
1684 * that wait for dev_priv->mm.wedged to settle.
1685 */
1686 wait_queue_head_t reset_queue;
33196ded 1687
094f9a54 1688 /* For missed irq/seqno simulation. */
688e6c72 1689 unsigned long test_irq_rings;
99584db3
DV
1690};
1691
b8efb17b
ZR
1692enum modeset_restore {
1693 MODESET_ON_LID_OPEN,
1694 MODESET_DONE,
1695 MODESET_SUSPENDED,
1696};
1697
500ea70d
RV
1698#define DP_AUX_A 0x40
1699#define DP_AUX_B 0x10
1700#define DP_AUX_C 0x20
1701#define DP_AUX_D 0x30
1702
11c1b657
XZ
1703#define DDC_PIN_B 0x05
1704#define DDC_PIN_C 0x04
1705#define DDC_PIN_D 0x06
1706
6acab15a 1707struct ddi_vbt_port_info {
d6038611
VS
1708 int max_tmds_clock;
1709
ce4dd49e
DL
1710 /*
1711 * This is an index in the HDMI/DVI DDI buffer translation table.
1712 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1713 * populate this field.
1714 */
1715#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1716 uint8_t hdmi_level_shift;
311a2094
PZ
1717
1718 uint8_t supports_dvi:1;
1719 uint8_t supports_hdmi:1;
1720 uint8_t supports_dp:1;
a98d9c1d 1721 uint8_t supports_edp:1;
500ea70d
RV
1722
1723 uint8_t alternate_aux_channel;
11c1b657 1724 uint8_t alternate_ddc_pin;
75067dde
AK
1725
1726 uint8_t dp_boost_level;
1727 uint8_t hdmi_boost_level;
6acab15a
PZ
1728};
1729
bfd7ebda
RV
1730enum psr_lines_to_wait {
1731 PSR_0_LINES_TO_WAIT = 0,
1732 PSR_1_LINE_TO_WAIT,
1733 PSR_4_LINES_TO_WAIT,
1734 PSR_8_LINES_TO_WAIT
83a7280e
PB
1735};
1736
41aa3448
RV
1737struct intel_vbt_data {
1738 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1739 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1740
1741 /* Feature bits */
1742 unsigned int int_tv_support:1;
1743 unsigned int lvds_dither:1;
1744 unsigned int lvds_vbt:1;
1745 unsigned int int_crt_support:1;
1746 unsigned int lvds_use_ssc:1;
1747 unsigned int display_clock_mode:1;
1748 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1749 unsigned int panel_type:4;
41aa3448
RV
1750 int lvds_ssc_freq;
1751 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1752
83a7280e
PB
1753 enum drrs_support_type drrs_type;
1754
6aa23e65
JN
1755 struct {
1756 int rate;
1757 int lanes;
1758 int preemphasis;
1759 int vswing;
06411f08 1760 bool low_vswing;
6aa23e65
JN
1761 bool initialized;
1762 bool support;
1763 int bpp;
1764 struct edp_power_seq pps;
1765 } edp;
41aa3448 1766
bfd7ebda
RV
1767 struct {
1768 bool full_link;
1769 bool require_aux_wakeup;
1770 int idle_frames;
1771 enum psr_lines_to_wait lines_to_wait;
1772 int tp1_wakeup_time;
1773 int tp2_tp3_wakeup_time;
1774 } psr;
1775
f00076d2
JN
1776 struct {
1777 u16 pwm_freq_hz;
39fbc9c8 1778 bool present;
f00076d2 1779 bool active_low_pwm;
1de6068e 1780 u8 min_brightness; /* min_brightness/255 of max */
add03379 1781 u8 controller; /* brightness controller number */
9a41e17d 1782 enum intel_backlight_type type;
f00076d2
JN
1783 } backlight;
1784
d17c5443
SK
1785 /* MIPI DSI */
1786 struct {
1787 u16 panel_id;
d3b542fc
SK
1788 struct mipi_config *config;
1789 struct mipi_pps_data *pps;
46e58320
MC
1790 u16 bl_ports;
1791 u16 cabc_ports;
d3b542fc
SK
1792 u8 seq_version;
1793 u32 size;
1794 u8 *data;
8d3ed2f3 1795 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1796 } dsi;
1797
41aa3448
RV
1798 int crt_ddc_pin;
1799
1800 int child_dev_num;
cc998589 1801 struct child_device_config *child_dev;
6acab15a
PZ
1802
1803 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1804 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1805};
1806
77c122bc
VS
1807enum intel_ddb_partitioning {
1808 INTEL_DDB_PART_1_2,
1809 INTEL_DDB_PART_5_6, /* IVB+ */
1810};
1811
1fd527cc
VS
1812struct intel_wm_level {
1813 bool enable;
1814 uint32_t pri_val;
1815 uint32_t spr_val;
1816 uint32_t cur_val;
1817 uint32_t fbc_val;
1818};
1819
820c1980 1820struct ilk_wm_values {
609cedef
VS
1821 uint32_t wm_pipe[3];
1822 uint32_t wm_lp[3];
1823 uint32_t wm_lp_spr[3];
1824 uint32_t wm_linetime[3];
1825 bool enable_fbc_wm;
1826 enum intel_ddb_partitioning partitioning;
1827};
1828
114d7dc0 1829struct g4x_pipe_wm {
1b31389c 1830 uint16_t plane[I915_MAX_PLANES];
04548cba 1831 uint16_t fbc;
262cd2e1 1832};
ae80152d 1833
114d7dc0 1834struct g4x_sr_wm {
262cd2e1 1835 uint16_t plane;
1b31389c 1836 uint16_t cursor;
04548cba 1837 uint16_t fbc;
1b31389c
VS
1838};
1839
1840struct vlv_wm_ddl_values {
1841 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1842};
ae80152d 1843
262cd2e1 1844struct vlv_wm_values {
114d7dc0
VS
1845 struct g4x_pipe_wm pipe[3];
1846 struct g4x_sr_wm sr;
1b31389c 1847 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1848 uint8_t level;
1849 bool cxsr;
0018fda1
VS
1850};
1851
04548cba
VS
1852struct g4x_wm_values {
1853 struct g4x_pipe_wm pipe[2];
1854 struct g4x_sr_wm sr;
1855 struct g4x_sr_wm hpll;
1856 bool cxsr;
1857 bool hpll_en;
1858 bool fbc_en;
1859};
1860
c193924e 1861struct skl_ddb_entry {
16160e3d 1862 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1863};
1864
1865static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1866{
16160e3d 1867 return entry->end - entry->start;
c193924e
DL
1868}
1869
08db6652
DL
1870static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1871 const struct skl_ddb_entry *e2)
1872{
1873 if (e1->start == e2->start && e1->end == e2->end)
1874 return true;
1875
1876 return false;
1877}
1878
c193924e 1879struct skl_ddb_allocation {
2cd601c6 1880 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1881 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1882};
1883
2ac96d2a 1884struct skl_wm_values {
2b4b9f35 1885 unsigned dirty_pipes;
c193924e 1886 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1887};
1888
1889struct skl_wm_level {
a62163e9
L
1890 bool plane_en;
1891 uint16_t plane_res_b;
1892 uint8_t plane_res_l;
2ac96d2a
PB
1893};
1894
7e452fdb
KM
1895/* Stores plane specific WM parameters */
1896struct skl_wm_params {
1897 bool x_tiled, y_tiled;
1898 bool rc_surface;
1899 uint32_t width;
1900 uint8_t cpp;
1901 uint32_t plane_pixel_rate;
1902 uint32_t y_min_scanlines;
1903 uint32_t plane_bytes_per_line;
1904 uint_fixed_16_16_t plane_blocks_per_line;
1905 uint_fixed_16_16_t y_tile_minimum;
1906 uint32_t linetime_us;
1907};
1908
c67a470b 1909/*
765dab67
PZ
1910 * This struct helps tracking the state needed for runtime PM, which puts the
1911 * device in PCI D3 state. Notice that when this happens, nothing on the
1912 * graphics device works, even register access, so we don't get interrupts nor
1913 * anything else.
c67a470b 1914 *
765dab67
PZ
1915 * Every piece of our code that needs to actually touch the hardware needs to
1916 * either call intel_runtime_pm_get or call intel_display_power_get with the
1917 * appropriate power domain.
a8a8bd54 1918 *
765dab67
PZ
1919 * Our driver uses the autosuspend delay feature, which means we'll only really
1920 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1921 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1922 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1923 *
1924 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1925 * goes back to false exactly before we reenable the IRQs. We use this variable
1926 * to check if someone is trying to enable/disable IRQs while they're supposed
1927 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1928 * case it happens.
c67a470b 1929 *
765dab67 1930 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1931 */
5d584b2e 1932struct i915_runtime_pm {
1f814dac 1933 atomic_t wakeref_count;
5d584b2e 1934 bool suspended;
2aeb7d3a 1935 bool irqs_enabled;
c67a470b
PZ
1936};
1937
926321d5
DV
1938enum intel_pipe_crc_source {
1939 INTEL_PIPE_CRC_SOURCE_NONE,
1940 INTEL_PIPE_CRC_SOURCE_PLANE1,
1941 INTEL_PIPE_CRC_SOURCE_PLANE2,
1942 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1943 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1944 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1945 INTEL_PIPE_CRC_SOURCE_TV,
1946 INTEL_PIPE_CRC_SOURCE_DP_B,
1947 INTEL_PIPE_CRC_SOURCE_DP_C,
1948 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1949 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1950 INTEL_PIPE_CRC_SOURCE_MAX,
1951};
1952
8bf1e9f1 1953struct intel_pipe_crc_entry {
ac2300d4 1954 uint32_t frame;
8bf1e9f1
SH
1955 uint32_t crc[5];
1956};
1957
b2c88f5b 1958#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1959struct intel_pipe_crc {
d538bbdf
DL
1960 spinlock_t lock;
1961 bool opened; /* exclusive access to the result file */
e5f75aca 1962 struct intel_pipe_crc_entry *entries;
926321d5 1963 enum intel_pipe_crc_source source;
d538bbdf 1964 int head, tail;
07144428 1965 wait_queue_head_t wq;
8c6b709d 1966 int skipped;
8bf1e9f1
SH
1967};
1968
f99d7069 1969struct i915_frontbuffer_tracking {
b5add959 1970 spinlock_t lock;
f99d7069
DV
1971
1972 /*
1973 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1974 * scheduled flips.
1975 */
1976 unsigned busy_bits;
1977 unsigned flip_bits;
1978};
1979
7225342a 1980struct i915_wa_reg {
f0f59a00 1981 i915_reg_t addr;
7225342a
MK
1982 u32 value;
1983 /* bitmask representing WA bits */
1984 u32 mask;
1985};
1986
d6242aeb 1987#define I915_MAX_WA_REGS 16
7225342a
MK
1988
1989struct i915_workarounds {
1990 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1991 u32 count;
666796da 1992 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1993};
1994
cf9d2890
YZ
1995struct i915_virtual_gpu {
1996 bool active;
8a4ab66f 1997 u32 caps;
cf9d2890
YZ
1998};
1999
aa363136
MR
2000/* used in computing the new watermarks state */
2001struct intel_wm_config {
2002 unsigned int num_pipes_active;
2003 bool sprites_enabled;
2004 bool sprites_scaled;
2005};
2006
d7965152
RB
2007struct i915_oa_format {
2008 u32 format;
2009 int size;
2010};
2011
8a3003dd
RB
2012struct i915_oa_reg {
2013 i915_reg_t addr;
2014 u32 value;
2015};
2016
701f8231
LL
2017struct i915_oa_config {
2018 char uuid[UUID_STRING_LEN + 1];
2019 int id;
2020
2021 const struct i915_oa_reg *mux_regs;
2022 u32 mux_regs_len;
2023 const struct i915_oa_reg *b_counter_regs;
2024 u32 b_counter_regs_len;
2025 const struct i915_oa_reg *flex_regs;
2026 u32 flex_regs_len;
2027
2028 struct attribute_group sysfs_metric;
2029 struct attribute *attrs[2];
2030 struct device_attribute sysfs_metric_id;
f89823c2
LL
2031
2032 atomic_t ref_count;
701f8231
LL
2033};
2034
eec688e1
RB
2035struct i915_perf_stream;
2036
16d98b31
RB
2037/**
2038 * struct i915_perf_stream_ops - the OPs to support a specific stream type
2039 */
eec688e1 2040struct i915_perf_stream_ops {
16d98b31
RB
2041 /**
2042 * @enable: Enables the collection of HW samples, either in response to
2043 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
2044 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
2045 */
2046 void (*enable)(struct i915_perf_stream *stream);
2047
16d98b31
RB
2048 /**
2049 * @disable: Disables the collection of HW samples, either in response
2050 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
2051 * the stream.
eec688e1
RB
2052 */
2053 void (*disable)(struct i915_perf_stream *stream);
2054
16d98b31
RB
2055 /**
2056 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
2057 * once there is something ready to read() for the stream
2058 */
2059 void (*poll_wait)(struct i915_perf_stream *stream,
2060 struct file *file,
2061 poll_table *wait);
2062
16d98b31
RB
2063 /**
2064 * @wait_unlocked: For handling a blocking read, wait until there is
2065 * something to ready to read() for the stream. E.g. wait on the same
d7965152 2066 * wait queue that would be passed to poll_wait().
eec688e1
RB
2067 */
2068 int (*wait_unlocked)(struct i915_perf_stream *stream);
2069
16d98b31
RB
2070 /**
2071 * @read: Copy buffered metrics as records to userspace
2072 * **buf**: the userspace, destination buffer
2073 * **count**: the number of bytes to copy, requested by userspace
2074 * **offset**: zero at the start of the read, updated as the read
2075 * proceeds, it represents how many bytes have been copied so far and
2076 * the buffer offset for copying the next record.
eec688e1 2077 *
16d98b31
RB
2078 * Copy as many buffered i915 perf samples and records for this stream
2079 * to userspace as will fit in the given buffer.
eec688e1 2080 *
16d98b31
RB
2081 * Only write complete records; returning -%ENOSPC if there isn't room
2082 * for a complete record.
eec688e1 2083 *
16d98b31
RB
2084 * Return any error condition that results in a short read such as
2085 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2086 * returning to userspace.
eec688e1
RB
2087 */
2088 int (*read)(struct i915_perf_stream *stream,
2089 char __user *buf,
2090 size_t count,
2091 size_t *offset);
2092
16d98b31
RB
2093 /**
2094 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2095 *
2096 * The stream will always be disabled before this is called.
2097 */
2098 void (*destroy)(struct i915_perf_stream *stream);
2099};
2100
16d98b31
RB
2101/**
2102 * struct i915_perf_stream - state for a single open stream FD
2103 */
eec688e1 2104struct i915_perf_stream {
16d98b31
RB
2105 /**
2106 * @dev_priv: i915 drm device
2107 */
eec688e1
RB
2108 struct drm_i915_private *dev_priv;
2109
16d98b31
RB
2110 /**
2111 * @link: Links the stream into ``&drm_i915_private->streams``
2112 */
eec688e1
RB
2113 struct list_head link;
2114
16d98b31
RB
2115 /**
2116 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2117 * properties given when opening a stream, representing the contents
2118 * of a single sample as read() by userspace.
2119 */
eec688e1 2120 u32 sample_flags;
16d98b31
RB
2121
2122 /**
2123 * @sample_size: Considering the configured contents of a sample
2124 * combined with the required header size, this is the total size
2125 * of a single sample record.
2126 */
d7965152 2127 int sample_size;
eec688e1 2128
16d98b31
RB
2129 /**
2130 * @ctx: %NULL if measuring system-wide across all contexts or a
2131 * specific context that is being monitored.
2132 */
eec688e1 2133 struct i915_gem_context *ctx;
16d98b31
RB
2134
2135 /**
2136 * @enabled: Whether the stream is currently enabled, considering
2137 * whether the stream was opened in a disabled state and based
2138 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2139 */
eec688e1
RB
2140 bool enabled;
2141
16d98b31
RB
2142 /**
2143 * @ops: The callbacks providing the implementation of this specific
2144 * type of configured stream.
2145 */
d7965152 2146 const struct i915_perf_stream_ops *ops;
701f8231
LL
2147
2148 /**
2149 * @oa_config: The OA configuration used by the stream.
2150 */
2151 struct i915_oa_config *oa_config;
d7965152
RB
2152};
2153
16d98b31
RB
2154/**
2155 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2156 */
d7965152 2157struct i915_oa_ops {
f89823c2
LL
2158 /**
2159 * @is_valid_b_counter_reg: Validates register's address for
2160 * programming boolean counters for a particular platform.
2161 */
2162 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2163 u32 addr);
2164
2165 /**
2166 * @is_valid_mux_reg: Validates register's address for programming mux
2167 * for a particular platform.
2168 */
2169 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2170
2171 /**
2172 * @is_valid_flex_reg: Validates register's address for programming
2173 * flex EU filtering for a particular platform.
2174 */
2175 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2176
16d98b31
RB
2177 /**
2178 * @init_oa_buffer: Resets the head and tail pointers of the
2179 * circular buffer for periodic OA reports.
2180 *
2181 * Called when first opening a stream for OA metrics, but also may be
2182 * called in response to an OA buffer overflow or other error
2183 * condition.
2184 *
2185 * Note it may be necessary to clear the full OA buffer here as part of
2186 * maintaining the invariable that new reports must be written to
2187 * zeroed memory for us to be able to reliable detect if an expected
2188 * report has not yet landed in memory. (At least on Haswell the OA
2189 * buffer tail pointer is not synchronized with reports being visible
2190 * to the CPU)
2191 */
d7965152 2192 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31 2193
19f81df2
RB
2194 /**
2195 * @enable_metric_set: Selects and applies any MUX configuration to set
2196 * up the Boolean and Custom (B/C) counters that are part of the
2197 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2198 * disabling EU clock gating as required.
2199 */
701f8231
LL
2200 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2201 const struct i915_oa_config *oa_config);
16d98b31
RB
2202
2203 /**
2204 * @disable_metric_set: Remove system constraints associated with using
2205 * the OA unit.
2206 */
d7965152 2207 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2208
2209 /**
2210 * @oa_enable: Enable periodic sampling
2211 */
d7965152 2212 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2213
2214 /**
2215 * @oa_disable: Disable periodic sampling
2216 */
d7965152 2217 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2218
2219 /**
2220 * @read: Copy data from the circular OA buffer into a given userspace
2221 * buffer.
2222 */
d7965152
RB
2223 int (*read)(struct i915_perf_stream *stream,
2224 char __user *buf,
2225 size_t count,
2226 size_t *offset);
16d98b31
RB
2227
2228 /**
19f81df2 2229 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2230 *
19f81df2
RB
2231 * In particular this enables us to share all the fiddly code for
2232 * handling the OA unit tail pointer race that affects multiple
2233 * generations.
16d98b31 2234 */
19f81df2 2235 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2236};
2237
49cd97a3
VS
2238struct intel_cdclk_state {
2239 unsigned int cdclk, vco, ref;
64600bd5 2240 u8 voltage_level;
49cd97a3
VS
2241};
2242
77fec556 2243struct drm_i915_private {
8f460e2c
CW
2244 struct drm_device drm;
2245
efab6d8d 2246 struct kmem_cache *objects;
e20d2ab7 2247 struct kmem_cache *vmas;
d1b48c1e 2248 struct kmem_cache *luts;
efab6d8d 2249 struct kmem_cache *requests;
52e54209 2250 struct kmem_cache *dependencies;
c5cf9a91 2251 struct kmem_cache *priorities;
f4c956ad 2252
5c969aa7 2253 const struct intel_device_info info;
f4c956ad 2254
f4c956ad
DV
2255 void __iomem *regs;
2256
907b28c5 2257 struct intel_uncore uncore;
f4c956ad 2258
cf9d2890
YZ
2259 struct i915_virtual_gpu vgpu;
2260
feddf6e8 2261 struct intel_gvt *gvt;
0ad35fed 2262
bd132858 2263 struct intel_huc huc;
33a732f4
AD
2264 struct intel_guc guc;
2265
eb805623
DV
2266 struct intel_csr csr;
2267
5ea6e5e3 2268 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2269
f4c956ad
DV
2270 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2271 * controller on different i2c buses. */
2272 struct mutex gmbus_mutex;
2273
2274 /**
2275 * Base address of the gmbus and gpio block.
2276 */
2277 uint32_t gpio_mmio_base;
2278
b6fdd0f2
SS
2279 /* MMIO base address for MIPI regs */
2280 uint32_t mipi_mmio_base;
2281
443a389f
VS
2282 uint32_t psr_mmio_base;
2283
44cb734c
ID
2284 uint32_t pps_mmio_base;
2285
28c70f16
DV
2286 wait_queue_head_t gmbus_wait_queue;
2287
f4c956ad 2288 struct pci_dev *bridge_dev;
3b3f1650 2289 struct intel_engine_cs *engine[I915_NUM_ENGINES];
e7af3116
CW
2290 /* Context used internally to idle the GPU and setup initial state */
2291 struct i915_gem_context *kernel_context;
2292 /* Context only to be used for injecting preemption commands */
2293 struct i915_gem_context *preempt_context;
51d545d0 2294 struct i915_vma *semaphore;
f4c956ad 2295
ba8286fa 2296 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2297 struct resource mch_res;
2298
f4c956ad
DV
2299 /* protects the irq masks */
2300 spinlock_t irq_lock;
2301
f8b79e58
ID
2302 bool display_irqs_enabled;
2303
9ee32fea
DV
2304 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2305 struct pm_qos_request pm_qos;
2306
a580516d
VS
2307 /* Sideband mailbox protection */
2308 struct mutex sb_lock;
f4c956ad
DV
2309
2310 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2311 union {
2312 u32 irq_mask;
2313 u32 de_irq_mask[I915_MAX_PIPES];
2314 };
f4c956ad 2315 u32 gt_irq_mask;
f4e9af4f
AG
2316 u32 pm_imr;
2317 u32 pm_ier;
a6706b45 2318 u32 pm_rps_events;
26705e20 2319 u32 pm_guc_events;
91d181dd 2320 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2321
5fcece80 2322 struct i915_hotplug hotplug;
ab34a7e8 2323 struct intel_fbc fbc;
439d7ac0 2324 struct i915_drrs drrs;
f4c956ad 2325 struct intel_opregion opregion;
41aa3448 2326 struct intel_vbt_data vbt;
f4c956ad 2327
d9ceb816
JB
2328 bool preserve_bios_swizzle;
2329
f4c956ad
DV
2330 /* overlay */
2331 struct intel_overlay *overlay;
f4c956ad 2332
58c68779 2333 /* backlight registers and fields in struct intel_panel */
07f11d49 2334 struct mutex backlight_lock;
31ad8ec6 2335
f4c956ad 2336 /* LVDS info */
f4c956ad
DV
2337 bool no_aux_handshake;
2338
e39b999a
VS
2339 /* protects panel power sequencer state */
2340 struct mutex pps_mutex;
2341
f4c956ad 2342 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2343 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2344
2345 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2346 unsigned int skl_preferred_vco_freq;
49cd97a3 2347 unsigned int max_cdclk_freq;
8d96561a 2348
adafdc6f 2349 unsigned int max_dotclk_freq;
e7dc33f3 2350 unsigned int rawclk_freq;
6bcda4f0 2351 unsigned int hpll_freq;
58ecd9d5 2352 unsigned int fdi_pll_freq;
bfa7df01 2353 unsigned int czclk_freq;
f4c956ad 2354
63911d72 2355 struct {
bb0f4aab
VS
2356 /*
2357 * The current logical cdclk state.
2358 * See intel_atomic_state.cdclk.logical
2359 *
2360 * For reading holding any crtc lock is sufficient,
2361 * for writing must hold all of them.
2362 */
2363 struct intel_cdclk_state logical;
2364 /*
2365 * The current actual cdclk state.
2366 * See intel_atomic_state.cdclk.actual
2367 */
2368 struct intel_cdclk_state actual;
2369 /* The current hardware cdclk state */
49cd97a3
VS
2370 struct intel_cdclk_state hw;
2371 } cdclk;
63911d72 2372
645416f5
DV
2373 /**
2374 * wq - Driver workqueue for GEM.
2375 *
2376 * NOTE: Work items scheduled here are not allowed to grab any modeset
2377 * locks, for otherwise the flushing done in the pageflip code will
2378 * result in deadlocks.
2379 */
f4c956ad
DV
2380 struct workqueue_struct *wq;
2381
2382 /* Display functions */
2383 struct drm_i915_display_funcs display;
2384
2385 /* PCH chipset type */
2386 enum intel_pch pch_type;
17a303ec 2387 unsigned short pch_id;
f4c956ad
DV
2388
2389 unsigned long quirks;
2390
b8efb17b
ZR
2391 enum modeset_restore modeset_restore;
2392 struct mutex modeset_restore_lock;
e2c8b870 2393 struct drm_atomic_state *modeset_restore_state;
73974893 2394 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2395
a7bbbd63 2396 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2397 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2398
4b5aed62 2399 struct i915_gem_mm mm;
ad46cb53
CW
2400 DECLARE_HASHTABLE(mm_structs, 7);
2401 struct mutex mm_lock;
8781342d 2402
4395890a
ZW
2403 struct intel_ppat ppat;
2404
8781342d
DV
2405 /* Kernel Modesetting */
2406
e2af48c6
VS
2407 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2408 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207 2409
c4597872
DV
2410#ifdef CONFIG_DEBUG_FS
2411 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2412#endif
2413
565602d7 2414 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2415 int num_shared_dpll;
2416 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2417 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2418
fbf6d879
ML
2419 /*
2420 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2421 * Must be global rather than per dpll, because on some platforms
2422 * plls share registers.
2423 */
2424 struct mutex dpll_lock;
2425
565602d7 2426 unsigned int active_crtcs;
d305e061
VS
2427 /* minimum acceptable cdclk for each pipe */
2428 int min_cdclk[I915_MAX_PIPES];
53e9bf5e
VS
2429 /* minimum acceptable voltage level for each pipe */
2430 u8 min_voltage_level[I915_MAX_PIPES];
565602d7 2431
e4607fcf 2432 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2433
7225342a 2434 struct i915_workarounds workarounds;
888b5995 2435
f99d7069
DV
2436 struct i915_frontbuffer_tracking fb_tracking;
2437
eb955eee
CW
2438 struct intel_atomic_helper {
2439 struct llist_head free_list;
2440 struct work_struct free_work;
2441 } atomic_helper;
2442
652c393a 2443 u16 orig_clock;
f97108d1 2444
c4804411 2445 bool mchbar_need_disable;
f97108d1 2446
a4da4fa4
DV
2447 struct intel_l3_parity l3_parity;
2448
59124506 2449 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2450 u32 edram_cap;
59124506 2451
9f817501
SAK
2452 /*
2453 * Protects RPS/RC6 register access and PCU communication.
2454 * Must be taken after struct_mutex if nested. Note that
2455 * this lock may be held for long periods of time when
2456 * talking to hw - so only take it when talking to hw!
2457 */
2458 struct mutex pcu_lock;
2459
562d9bae
SAK
2460 /* gen6+ GT PM state */
2461 struct intel_gen6_power_mgmt gt_pm;
c6a828d3 2462
20e4d407
DV
2463 /* ilk-only ips/rps state. Everything in here is protected by the global
2464 * mchdev_lock in intel_pm.c */
c85aa885 2465 struct intel_ilk_power_mgmt ips;
b5e50c3f 2466
83c00f55 2467 struct i915_power_domains power_domains;
a38911a3 2468
a031d709 2469 struct i915_psr psr;
3f51e471 2470
99584db3 2471 struct i915_gpu_error gpu_error;
ae681d96 2472
c9cddffc
JB
2473 struct drm_i915_gem_object *vlv_pctx;
2474
8be48d92
DA
2475 /* list of fbdev register on this device */
2476 struct intel_fbdev *fbdev;
82e3b8c1 2477 struct work_struct fbdev_suspend_work;
e953fd7b
CW
2478
2479 struct drm_property *broadcast_rgb_property;
3f43c48d 2480 struct drm_property *force_audio_property;
e3689190 2481
58fddc28 2482 /* hda/i915 audio component */
51e1d83c 2483 struct i915_audio_component *audio_component;
58fddc28 2484 bool audio_component_registered;
4a21ef7d
LY
2485 /**
2486 * av_mutex - mutex for audio/video sync
2487 *
2488 */
2489 struct mutex av_mutex;
58fddc28 2490
829a0af2
CW
2491 struct {
2492 struct list_head list;
5f09a9c8
CW
2493 struct llist_head free_list;
2494 struct work_struct free_work;
829a0af2
CW
2495
2496 /* The hw wants to have a stable context identifier for the
2497 * lifetime of the context (for OA, PASID, faults, etc).
2498 * This is limited in execlists to 21 bits.
2499 */
2500 struct ida hw_ida;
2501#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2502 } contexts;
f4c956ad 2503
3e68320e 2504 u32 fdi_rx_config;
68d18ad7 2505
c231775c 2506 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2507 u32 chv_phy_control;
c231775c
VS
2508 /*
2509 * Shadows for CHV DPLL_MD regs to keep the state
2510 * checker somewhat working in the presence hardware
2511 * crappiness (can't read out DPLL_MD for pipes B & C).
2512 */
2513 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2514 u32 bxt_phy_grc;
70722468 2515
842f1c8b 2516 u32 suspend_count;
bc87229f 2517 bool suspended_to_idle;
f4c956ad 2518 struct i915_suspend_saved_registers regfile;
ddeea5b0 2519 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2520
656d1b89 2521 enum {
16dcdc4e
PZ
2522 I915_SAGV_UNKNOWN = 0,
2523 I915_SAGV_DISABLED,
2524 I915_SAGV_ENABLED,
2525 I915_SAGV_NOT_CONTROLLED
2526 } sagv_status;
656d1b89 2527
53615a5e
VS
2528 struct {
2529 /*
2530 * Raw watermark latency values:
2531 * in 0.1us units for WM0,
2532 * in 0.5us units for WM1+.
2533 */
2534 /* primary */
2535 uint16_t pri_latency[5];
2536 /* sprite */
2537 uint16_t spr_latency[5];
2538 /* cursor */
2539 uint16_t cur_latency[5];
2af30a5c
PB
2540 /*
2541 * Raw watermark memory latency values
2542 * for SKL for all 8 levels
2543 * in 1us units.
2544 */
2545 uint16_t skl_latency[8];
609cedef
VS
2546
2547 /* current hardware state */
2d41c0b5
PB
2548 union {
2549 struct ilk_wm_values hw;
2550 struct skl_wm_values skl_hw;
0018fda1 2551 struct vlv_wm_values vlv;
04548cba 2552 struct g4x_wm_values g4x;
2d41c0b5 2553 };
58590c14
VS
2554
2555 uint8_t max_level;
ed4a6a7c
MR
2556
2557 /*
2558 * Should be held around atomic WM register writing; also
2559 * protects * intel_crtc->wm.active and
2560 * cstate->wm.need_postvbl_update.
2561 */
2562 struct mutex wm_mutex;
279e99d7
MR
2563
2564 /*
2565 * Set during HW readout of watermarks/DDB. Some platforms
2566 * need to know when we're still using BIOS-provided values
2567 * (which we don't fully trust).
2568 */
2569 bool distrust_bios_wm;
53615a5e
VS
2570 } wm;
2571
ad1443f0 2572 struct i915_runtime_pm runtime_pm;
8a187455 2573
eec688e1
RB
2574 struct {
2575 bool initialized;
d7965152 2576
442b8c06 2577 struct kobject *metrics_kobj;
ccdf6341 2578 struct ctl_table_header *sysctl_header;
442b8c06 2579
f89823c2
LL
2580 /*
2581 * Lock associated with adding/modifying/removing OA configs
2582 * in dev_priv->perf.metrics_idr.
2583 */
2584 struct mutex metrics_lock;
2585
2586 /*
2587 * List of dynamic configurations, you need to hold
2588 * dev_priv->perf.metrics_lock to access it.
2589 */
2590 struct idr metrics_idr;
2591
2592 /*
2593 * Lock associated with anything below within this structure
2594 * except exclusive_stream.
2595 */
eec688e1
RB
2596 struct mutex lock;
2597 struct list_head streams;
8a3003dd
RB
2598
2599 struct {
f89823c2
LL
2600 /*
2601 * The stream currently using the OA unit. If accessed
2602 * outside a syscall associated to its file
2603 * descriptor, you need to hold
2604 * dev_priv->drm.struct_mutex.
2605 */
d7965152
RB
2606 struct i915_perf_stream *exclusive_stream;
2607
2608 u32 specific_ctx_id;
d7965152
RB
2609
2610 struct hrtimer poll_check_timer;
2611 wait_queue_head_t poll_wq;
2612 bool pollin;
2613
712122ea
RB
2614 /**
2615 * For rate limiting any notifications of spurious
2616 * invalid OA reports
2617 */
2618 struct ratelimit_state spurious_report_rs;
2619
d7965152
RB
2620 bool periodic;
2621 int period_exponent;
d7965152 2622
701f8231 2623 struct i915_oa_config test_config;
d7965152
RB
2624
2625 struct {
2626 struct i915_vma *vma;
2627 u8 *vaddr;
19f81df2 2628 u32 last_ctx_id;
d7965152
RB
2629 int format;
2630 int format_size;
f279020a 2631
0dd860cf
RB
2632 /**
2633 * Locks reads and writes to all head/tail state
2634 *
2635 * Consider: the head and tail pointer state
2636 * needs to be read consistently from a hrtimer
2637 * callback (atomic context) and read() fop
2638 * (user context) with tail pointer updates
2639 * happening in atomic context and head updates
2640 * in user context and the (unlikely)
2641 * possibility of read() errors needing to
2642 * reset all head/tail state.
2643 *
2644 * Note: Contention or performance aren't
2645 * currently a significant concern here
2646 * considering the relatively low frequency of
2647 * hrtimer callbacks (5ms period) and that
2648 * reads typically only happen in response to a
2649 * hrtimer event and likely complete before the
2650 * next callback.
2651 *
2652 * Note: This lock is not held *while* reading
2653 * and copying data to userspace so the value
2654 * of head observed in htrimer callbacks won't
2655 * represent any partial consumption of data.
2656 */
2657 spinlock_t ptr_lock;
2658
2659 /**
2660 * One 'aging' tail pointer and one 'aged'
2661 * tail pointer ready to used for reading.
2662 *
2663 * Initial values of 0xffffffff are invalid
2664 * and imply that an update is required
2665 * (and should be ignored by an attempted
2666 * read)
2667 */
2668 struct {
2669 u32 offset;
2670 } tails[2];
2671
2672 /**
2673 * Index for the aged tail ready to read()
2674 * data up to.
2675 */
2676 unsigned int aged_tail_idx;
2677
2678 /**
2679 * A monotonic timestamp for when the current
2680 * aging tail pointer was read; used to
2681 * determine when it is old enough to trust.
2682 */
2683 u64 aging_timestamp;
2684
f279020a
RB
2685 /**
2686 * Although we can always read back the head
2687 * pointer register, we prefer to avoid
2688 * trusting the HW state, just to avoid any
2689 * risk that some hardware condition could
2690 * somehow bump the head pointer unpredictably
2691 * and cause us to forward the wrong OA buffer
2692 * data to userspace.
2693 */
2694 u32 head;
d7965152
RB
2695 } oa_buffer;
2696
2697 u32 gen7_latched_oastatus1;
19f81df2
RB
2698 u32 ctx_oactxctrl_offset;
2699 u32 ctx_flexeu0_offset;
2700
2701 /**
2702 * The RPT_ID/reason field for Gen8+ includes a bit
2703 * to determine if the CTX ID in the report is valid
2704 * but the specific bit differs between Gen 8 and 9
2705 */
2706 u32 gen8_valid_ctx_bit;
d7965152
RB
2707
2708 struct i915_oa_ops ops;
2709 const struct i915_oa_format *oa_formats;
8a3003dd 2710 } oa;
eec688e1
RB
2711 } perf;
2712
a83014d3
OM
2713 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2714 struct {
821ed7df 2715 void (*resume)(struct drm_i915_private *);
117897f4 2716 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2717
73cb9701
CW
2718 struct list_head timelines;
2719 struct i915_gem_timeline global_timeline;
28176ef4 2720 u32 active_requests;
73cb9701 2721
67d97da3
CW
2722 /**
2723 * Is the GPU currently considered idle, or busy executing
2724 * userspace requests? Whilst idle, we allow runtime power
2725 * management to power down the hardware and display clocks.
2726 * In order to reduce the effect on performance, there
2727 * is a slight delay before we do so.
2728 */
67d97da3
CW
2729 bool awake;
2730
2731 /**
2732 * We leave the user IRQ off as much as possible,
2733 * but this means that requests will finish and never
2734 * be retired once the system goes idle. Set a timer to
2735 * fire periodically while the ring is running. When it
2736 * fires, go retire requests.
2737 */
2738 struct delayed_work retire_work;
2739
2740 /**
2741 * When we detect an idle GPU, we want to turn on
2742 * powersaving features. So once we see that there
2743 * are no more requests outstanding and no more
2744 * arrive within a small period of time, we fire
2745 * off the idle_work.
2746 */
2747 struct delayed_work idle_work;
de867c20
CW
2748
2749 ktime_t last_init_time;
a83014d3
OM
2750 } gt;
2751
3be60de9
VS
2752 /* perform PHY state sanity checks? */
2753 bool chv_phy_assert[2];
2754
a3a8986c
MK
2755 bool ipc_enabled;
2756
f9318941
PD
2757 /* Used to save the pipe-to-encoder mapping for audio */
2758 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2759
eef57324
JA
2760 /* necessary resource sharing with HDMI LPE audio driver. */
2761 struct {
2762 struct platform_device *platdev;
2763 int irq;
2764 } lpe_audio;
2765
bdf1e7e3
DV
2766 /*
2767 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2768 * will be rejected. Instead look for a better place.
2769 */
77fec556 2770};
1da177e4 2771
2c1792a1
CW
2772static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2773{
091387c1 2774 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2775}
2776
c49d13ee 2777static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2778{
c49d13ee 2779 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2780}
2781
33a732f4
AD
2782static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2783{
2784 return container_of(guc, struct drm_i915_private, guc);
2785}
2786
50beba55
AH
2787static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2788{
2789 return container_of(huc, struct drm_i915_private, huc);
2790}
2791
b4ac5afc 2792/* Simple iterator over all initialised engines */
3b3f1650
AG
2793#define for_each_engine(engine__, dev_priv__, id__) \
2794 for ((id__) = 0; \
2795 (id__) < I915_NUM_ENGINES; \
2796 (id__)++) \
2797 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2798
2799/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2800#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2801 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2802 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2803
b1d7e4b4
WF
2804enum hdmi_force_audio {
2805 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2806 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2807 HDMI_AUDIO_AUTO, /* trust EDID */
2808 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2809};
2810
190d6cd5 2811#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2812
a071fa00
DV
2813/*
2814 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2815 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2816 * doesn't mean that the hw necessarily already scans it out, but that any
2817 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2818 *
2819 * We have one bit per pipe and per scanout plane type.
2820 */
d1b9d039
SAK
2821#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2822#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2823#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2824 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2825#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2826 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2827#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2828 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2829#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2830 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2831#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2832 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2833
85d1225e
DG
2834/*
2835 * Optimised SGL iterator for GEM objects
2836 */
2837static __always_inline struct sgt_iter {
2838 struct scatterlist *sgp;
2839 union {
2840 unsigned long pfn;
2841 dma_addr_t dma;
2842 };
2843 unsigned int curr;
2844 unsigned int max;
2845} __sgt_iter(struct scatterlist *sgl, bool dma) {
2846 struct sgt_iter s = { .sgp = sgl };
2847
2848 if (s.sgp) {
2849 s.max = s.curr = s.sgp->offset;
2850 s.max += s.sgp->length;
2851 if (dma)
2852 s.dma = sg_dma_address(s.sgp);
2853 else
2854 s.pfn = page_to_pfn(sg_page(s.sgp));
2855 }
2856
2857 return s;
2858}
2859
96d77634
CW
2860static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2861{
2862 ++sg;
2863 if (unlikely(sg_is_chain(sg)))
2864 sg = sg_chain_ptr(sg);
2865 return sg;
2866}
2867
63d15326
DG
2868/**
2869 * __sg_next - return the next scatterlist entry in a list
2870 * @sg: The current sg entry
2871 *
2872 * Description:
2873 * If the entry is the last, return NULL; otherwise, step to the next
2874 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2875 * otherwise just return the pointer to the current element.
2876 **/
2877static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2878{
2879#ifdef CONFIG_DEBUG_SG
2880 BUG_ON(sg->sg_magic != SG_MAGIC);
2881#endif
96d77634 2882 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2883}
2884
85d1225e
DG
2885/**
2886 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2887 * @__dmap: DMA address (output)
2888 * @__iter: 'struct sgt_iter' (iterator state, internal)
2889 * @__sgt: sg_table to iterate over (input)
2890 */
2891#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2892 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2893 ((__dmap) = (__iter).dma + (__iter).curr); \
e60b36f7
CW
2894 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2895 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
85d1225e
DG
2896
2897/**
2898 * for_each_sgt_page - iterate over the pages of the given sg_table
2899 * @__pp: page pointer (output)
2900 * @__iter: 'struct sgt_iter' (iterator state, internal)
2901 * @__sgt: sg_table to iterate over (input)
2902 */
2903#define for_each_sgt_page(__pp, __iter, __sgt) \
2904 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2905 ((__pp) = (__iter).pfn == 0 ? NULL : \
2906 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
e60b36f7
CW
2907 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2908 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
a071fa00 2909
a5c08166
MA
2910static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2911{
2912 unsigned int page_sizes;
2913
2914 page_sizes = 0;
2915 while (sg) {
2916 GEM_BUG_ON(sg->offset);
2917 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2918 page_sizes |= sg->length;
2919 sg = __sg_next(sg);
2920 }
2921
2922 return page_sizes;
2923}
2924
5602452e
TU
2925static inline unsigned int i915_sg_segment_size(void)
2926{
2927 unsigned int size = swiotlb_max_segment();
2928
2929 if (size == 0)
2930 return SCATTERLIST_MAX_SEGMENT;
2931
2932 size = rounddown(size, PAGE_SIZE);
2933 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2934 if (size < PAGE_SIZE)
2935 size = PAGE_SIZE;
2936
2937 return size;
2938}
2939
5ca43ef0
TU
2940static inline const struct intel_device_info *
2941intel_info(const struct drm_i915_private *dev_priv)
2942{
2943 return &dev_priv->info;
2944}
2945
2946#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2947
55b8f2a7 2948#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2949#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2950
e87a005d 2951#define REVID_FOREVER 0xff
4805fe82 2952#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2953
2954#define GEN_FOREVER (0)
fe52e597
JL
2955
2956#define INTEL_GEN_MASK(s, e) ( \
2957 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2958 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2959 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2960 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2961)
2962
ac657f64
TU
2963/*
2964 * Returns true if Gen is in inclusive range [Start, End].
2965 *
2966 * Use GEN_FOREVER for unbound start and or end.
2967 */
fe52e597
JL
2968#define IS_GEN(dev_priv, s, e) \
2969 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
ac657f64 2970
e87a005d
JN
2971/*
2972 * Return true if revision is in range [since,until] inclusive.
2973 *
2974 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2975 */
2976#define IS_REVID(p, since, until) \
2977 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2978
ae7617f0 2979#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
5a127a8c
TU
2980
2981#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2982#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2983#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2984#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2985#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2986#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2987#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2988#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2989#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2990#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2991#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2992#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
f69c11ae 2993#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2994#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2995#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
5a127a8c
TU
2996#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2997#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
50a0bc90 2998#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
5a127a8c 2999#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
18b53818
LL
3000#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
3001 (dev_priv)->info.gt == 1)
5a127a8c
TU
3002#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
3003#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
3004#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
3005#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
3006#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
3007#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
3008#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
3009#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
3010#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
3011#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
646d5772 3012#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
3013#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
3014 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
3015#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
3016 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
3017 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
3018 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 3019/* ULX machines are also considered ULT. */
50a0bc90
TU
3020#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
3021 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
3022#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
18b53818 3023 (dev_priv)->info.gt == 3)
50a0bc90
TU
3024#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
3025 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
3026#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
18b53818 3027 (dev_priv)->info.gt == 3)
9bbfd20a 3028/* ULX machines are also considered ULT. */
50a0bc90
TU
3029#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
3030 INTEL_DEVID(dev_priv) == 0x0A1E)
3031#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
3032 INTEL_DEVID(dev_priv) == 0x1913 || \
3033 INTEL_DEVID(dev_priv) == 0x1916 || \
3034 INTEL_DEVID(dev_priv) == 0x1921 || \
3035 INTEL_DEVID(dev_priv) == 0x1926)
3036#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
3037 INTEL_DEVID(dev_priv) == 0x1915 || \
3038 INTEL_DEVID(dev_priv) == 0x191E)
3039#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
3040 INTEL_DEVID(dev_priv) == 0x5913 || \
3041 INTEL_DEVID(dev_priv) == 0x5916 || \
3042 INTEL_DEVID(dev_priv) == 0x5921 || \
3043 INTEL_DEVID(dev_priv) == 0x5926)
3044#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
3045 INTEL_DEVID(dev_priv) == 0x5915 || \
3046 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2 3047#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3048 (dev_priv)->info.gt == 2)
50a0bc90 3049#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3050 (dev_priv)->info.gt == 3)
50a0bc90 3051#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3052 (dev_priv)->info.gt == 4)
3891589e 3053#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 3054 (dev_priv)->info.gt == 2)
3891589e 3055#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 3056 (dev_priv)->info.gt == 3)
da411a48
RV
3057#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3058 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
22ea4f35
LL
3059#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3060 (dev_priv)->info.gt == 2)
4407eaa9
LL
3061#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3062 (dev_priv)->info.gt == 3)
7a58bad0 3063
c007fb4a 3064#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 3065
ef712bb4
JN
3066#define SKL_REVID_A0 0x0
3067#define SKL_REVID_B0 0x1
3068#define SKL_REVID_C0 0x2
3069#define SKL_REVID_D0 0x3
3070#define SKL_REVID_E0 0x4
3071#define SKL_REVID_F0 0x5
4ba9c1f7
MK
3072#define SKL_REVID_G0 0x6
3073#define SKL_REVID_H0 0x7
ef712bb4 3074
e87a005d
JN
3075#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
3076
ef712bb4 3077#define BXT_REVID_A0 0x0
fffda3f4 3078#define BXT_REVID_A1 0x1
ef712bb4 3079#define BXT_REVID_B0 0x3
a3f79ca6 3080#define BXT_REVID_B_LAST 0x8
ef712bb4 3081#define BXT_REVID_C0 0x9
6c74c87f 3082
e2d214ae
TU
3083#define IS_BXT_REVID(dev_priv, since, until) \
3084 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 3085
c033a37c
MK
3086#define KBL_REVID_A0 0x0
3087#define KBL_REVID_B0 0x1
fe905819
MK
3088#define KBL_REVID_C0 0x2
3089#define KBL_REVID_D0 0x3
3090#define KBL_REVID_E0 0x4
c033a37c 3091
0853723b
TU
3092#define IS_KBL_REVID(dev_priv, since, until) \
3093 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 3094
f4f4b59b
ACO
3095#define GLK_REVID_A0 0x0
3096#define GLK_REVID_A1 0x1
3097
3098#define IS_GLK_REVID(dev_priv, since, until) \
3099 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
3100
3c2e0fd9
PZ
3101#define CNL_REVID_A0 0x0
3102#define CNL_REVID_B0 0x1
e4ffc83d 3103#define CNL_REVID_C0 0x2
3c2e0fd9
PZ
3104
3105#define IS_CNL_REVID(p, since, until) \
3106 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
3107
85436696
JB
3108/*
3109 * The genX designation typically refers to the render engine, so render
3110 * capability related checks should use IS_GEN, while display and other checks
3111 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
3112 * chips, etc.).
3113 */
5db94019
TU
3114#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
3115#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
3116#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
3117#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
3118#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
3119#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
3120#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
3121#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 3122#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 3123
8727dc09 3124#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
3125#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
3126#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 3127
a19d6ff2
TU
3128#define ENGINE_MASK(id) BIT(id)
3129#define RENDER_RING ENGINE_MASK(RCS)
3130#define BSD_RING ENGINE_MASK(VCS)
3131#define BLT_RING ENGINE_MASK(BCS)
3132#define VEBOX_RING ENGINE_MASK(VECS)
3133#define BSD2_RING ENGINE_MASK(VCS2)
3134#define ALL_ENGINES (~0)
3135
3136#define HAS_ENGINE(dev_priv, id) \
0031fb96 3137 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
3138
3139#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3140#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3141#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3142#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3143
0031fb96
TU
3144#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3145#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3146#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
3147#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3148 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 3149
0031fb96 3150#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 3151
0031fb96
TU
3152#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3153 ((dev_priv)->info.has_logical_ring_contexts)
a4598d17
MW
3154#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
3155 ((dev_priv)->info.has_logical_ring_preemption)
fb5c551a
CW
3156
3157#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
3158
4f044a88
MW
3159#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
3160#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
3161#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
a5c08166
MA
3162#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
3163 GEM_BUG_ON((sizes) == 0); \
3164 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
3165})
0031fb96
TU
3166
3167#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3168#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3169 ((dev_priv)->info.overlay_needs_physical)
cae5852d 3170
b45305fc 3171/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 3172#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
3173
3174/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 3175#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 3176 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 3177
4e6b788c
DV
3178/*
3179 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3180 * even when in MSI mode. This results in spurious interrupt warnings if the
3181 * legacy irq no. is shared with another device. The kernel then disables that
3182 * interrupt source and so prevents the other device from working properly.
309bd8ed
VS
3183 *
3184 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
3185 * interrupts.
4e6b788c 3186 */
309bd8ed
VS
3187#define HAS_AUX_IRQ(dev_priv) true
3188#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
b45305fc 3189
cae5852d
ZN
3190/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3191 * rows, which changed the alignment requirements and fence programming.
3192 */
50a0bc90
TU
3193#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3194 !(IS_I915G(dev_priv) || \
3195 IS_I915GM(dev_priv)))
56b857a5
TU
3196#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3197#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 3198
56b857a5 3199#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
56b857a5 3200#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 3201#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 3202
50a0bc90 3203#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 3204
56b857a5 3205#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 3206
56b857a5
TU
3207#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3208#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3209#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3210#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3211#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 3212
56b857a5 3213#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 3214
6772ffe0 3215#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
3216#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3217
e57f1c02
MK
3218#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
3219
1a3d1898
DG
3220/*
3221 * For now, anything with a GuC requires uCode loading, and then supports
3222 * command submission once loaded. But these are logically independent
3223 * properties, so we have separate macros to test them.
3224 */
4805fe82 3225#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3226#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3227#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3228#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3229#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3230
4805fe82 3231#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3232
4805fe82 3233#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3234
c5e855d0 3235#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3236#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3237#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3238#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3239#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3240#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3241#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3242#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3243#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3244#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3245#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3246#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3247#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3248#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3249#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3250#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3251
6e266956 3252#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3253#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3254#define HAS_PCH_CNP_LP(dev_priv) \
3255 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3256#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3257#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3258#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3259#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3260 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3261 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3262#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3263 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3264 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3265#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3266#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3267#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3268#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3269
49cff963 3270#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3271
ff15947e 3272#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3273
040d2baa 3274/* DPF == dynamic parity feature */
3c9192bc 3275#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3276#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3277 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3278
c8735b0c 3279#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3280#define GEN9_FREQ_SCALER 3
c8735b0c 3281
05394f39
CW
3282#include "i915_trace.h"
3283
80debff8 3284static inline bool intel_vtd_active(void)
48f112fe
CW
3285{
3286#ifdef CONFIG_INTEL_IOMMU
80debff8 3287 if (intel_iommu_gfx_mapped)
48f112fe
CW
3288 return true;
3289#endif
3290 return false;
3291}
3292
80debff8
CW
3293static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3294{
3295 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3296}
3297
0ef34ad6
JB
3298static inline bool
3299intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3300{
80debff8 3301 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3302}
3303
c033666a 3304int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3305 int enable_ppgtt);
0e4ca100 3306
39df9190
CW
3307bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3308
0673ad47 3309/* i915_drv.c */
d15d7538
ID
3310void __printf(3, 4)
3311__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3312 const char *fmt, ...);
3313
3314#define i915_report_error(dev_priv, fmt, ...) \
3315 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3316
c43b5634 3317#ifdef CONFIG_COMPAT
0d6aa60b
DA
3318extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3319 unsigned long arg);
55edf41b
JN
3320#else
3321#define i915_compat_ioctl NULL
c43b5634 3322#endif
efab0698
JN
3323extern const struct dev_pm_ops i915_pm_ops;
3324
3325extern int i915_driver_load(struct pci_dev *pdev,
3326 const struct pci_device_id *ent);
3327extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3328extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3329extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
535275d3
CW
3330
3331#define I915_RESET_QUIET BIT(0)
3332extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3333extern int i915_reset_engine(struct intel_engine_cs *engine,
3334 unsigned int flags);
3335
142bc7d9 3336extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
cb20a3c0 3337extern int intel_reset_guc(struct drm_i915_private *dev_priv);
6acbea89
MT
3338extern int intel_guc_reset_engine(struct intel_guc *guc,
3339 struct intel_engine_cs *engine);
fc0768ce 3340extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3341extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3342extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3343extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3344extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3345extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3346int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3347
63ffbcda 3348int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3349int intel_engines_init(struct drm_i915_private *dev_priv);
3350
77913b39 3351/* intel_hotplug.c */
91d14251
TU
3352void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3353 u32 pin_mask, u32 long_mask);
77913b39
JN
3354void intel_hpd_init(struct drm_i915_private *dev_priv);
3355void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3356void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
256cfdde 3357enum port intel_hpd_pin_to_port(enum hpd_pin pin);
f761bef2 3358enum hpd_pin intel_hpd_pin(enum port port);
b236d7c8
L
3359bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3360void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3361
1da177e4 3362/* i915_irq.c */
26a02b8f
CW
3363static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3364{
3365 unsigned long delay;
3366
4f044a88 3367 if (unlikely(!i915_modparams.enable_hangcheck))
26a02b8f
CW
3368 return;
3369
3370 /* Don't continually defer the hangcheck so that it is always run at
3371 * least once after work has been scheduled on any ring. Otherwise,
3372 * we will ignore a hung ring if a second ring is kept busy.
3373 */
3374
3375 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3376 queue_delayed_work(system_long_wq,
3377 &dev_priv->gpu_error.hangcheck_work, delay);
3378}
3379
58174462 3380__printf(3, 4)
c033666a
CW
3381void i915_handle_error(struct drm_i915_private *dev_priv,
3382 u32 engine_mask,
58174462 3383 const char *fmt, ...);
1da177e4 3384
b963291c 3385extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3386extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3387int intel_irq_install(struct drm_i915_private *dev_priv);
3388void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3389
0ad35fed
ZW
3390static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3391{
feddf6e8 3392 return dev_priv->gvt;
0ad35fed
ZW
3393}
3394
c033666a 3395static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3396{
c033666a 3397 return dev_priv->vgpu.active;
cf9d2890 3398}
b1f14ad0 3399
6b12ca56
VS
3400u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
3401 enum pipe pipe);
7c463586 3402void
50227e1c 3403i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3404 u32 status_mask);
7c463586
KP
3405
3406void
50227e1c 3407i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3408 u32 status_mask);
7c463586 3409
f8b79e58
ID
3410void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3411void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3412void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3413 uint32_t mask,
3414 uint32_t bits);
fbdedaea
VS
3415void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3416 uint32_t interrupt_mask,
3417 uint32_t enabled_irq_mask);
3418static inline void
3419ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3420{
3421 ilk_update_display_irq(dev_priv, bits, bits);
3422}
3423static inline void
3424ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3425{
3426 ilk_update_display_irq(dev_priv, bits, 0);
3427}
013d3752
VS
3428void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3429 enum pipe pipe,
3430 uint32_t interrupt_mask,
3431 uint32_t enabled_irq_mask);
3432static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3433 enum pipe pipe, uint32_t bits)
3434{
3435 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3436}
3437static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3438 enum pipe pipe, uint32_t bits)
3439{
3440 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3441}
47339cd9
DV
3442void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3443 uint32_t interrupt_mask,
3444 uint32_t enabled_irq_mask);
14443261
VS
3445static inline void
3446ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3447{
3448 ibx_display_interrupt_update(dev_priv, bits, bits);
3449}
3450static inline void
3451ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3452{
3453 ibx_display_interrupt_update(dev_priv, bits, 0);
3454}
3455
673a394b 3456/* i915_gem.c */
673a394b
EA
3457int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file_priv);
3459int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file_priv);
3461int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3462 struct drm_file *file_priv);
3463int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3464 struct drm_file *file_priv);
de151cf6
JB
3465int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file_priv);
673a394b
EA
3467int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file_priv);
3469int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file_priv);
3471int i915_gem_execbuffer(struct drm_device *dev, void *data,
3472 struct drm_file *file_priv);
76446cac
JB
3473int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3474 struct drm_file *file_priv);
673a394b
EA
3475int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3476 struct drm_file *file_priv);
199adf40
BW
3477int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3478 struct drm_file *file);
3479int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3480 struct drm_file *file);
673a394b
EA
3481int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3482 struct drm_file *file_priv);
3ef94daa
CW
3483int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3484 struct drm_file *file_priv);
111dbcab
CW
3485int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3486 struct drm_file *file_priv);
3487int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3488 struct drm_file *file_priv);
8a2421bd
CW
3489int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3490void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3491int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3492 struct drm_file *file);
5a125c3c
EA
3493int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3494 struct drm_file *file_priv);
23ba4fd0
BW
3495int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3496 struct drm_file *file_priv);
24145517 3497void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3498int i915_gem_load_init(struct drm_i915_private *dev_priv);
3499void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3500void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3501int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3502int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3503
187685cb 3504void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3505void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3506void i915_gem_object_init(struct drm_i915_gem_object *obj,
3507 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3508struct drm_i915_gem_object *
3509i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3510struct drm_i915_gem_object *
3511i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3512 const void *data, size_t size);
b1f788c6 3513void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3514void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3515
bdeb9785
CW
3516static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3517{
3518 /* A single pass should suffice to release all the freed objects (along
3519 * most call paths) , but be a little more paranoid in that freeing
3520 * the objects does take a little amount of time, during which the rcu
3521 * callbacks could have added new objects into the freed list, and
3522 * armed the work again.
3523 */
3524 do {
3525 rcu_barrier();
3526 } while (flush_work(&i915->mm.free_work));
3527}
3528
3b19f16a
CW
3529static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3530{
3531 /*
3532 * Similar to objects above (see i915_gem_drain_freed-objects), in
3533 * general we have workers that are armed by RCU and then rearm
3534 * themselves in their callbacks. To be paranoid, we need to
3535 * drain the workqueue a second time after waiting for the RCU
3536 * grace period so that we catch work queued via RCU from the first
3537 * pass. As neither drain_workqueue() nor flush_workqueue() report
3538 * a result, we make an assumption that we only don't require more
3539 * than 2 passes to catch all recursive RCU delayed work.
3540 *
3541 */
3542 int pass = 2;
3543 do {
3544 rcu_barrier();
3545 drain_workqueue(i915->wq);
3546 } while (--pass);
3547}
3548
058d88c4 3549struct i915_vma * __must_check
ec7adb6e
JL
3550i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3551 const struct i915_ggtt_view *view,
91b2db6f 3552 u64 size,
2ffffd0f
CW
3553 u64 alignment,
3554 u64 flags);
fe14d5f4 3555
aa653a68 3556int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3557void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3558
7c108fd8
CW
3559void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3560
a4f5ea64 3561static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3562{
ee286370
CW
3563 return sg->length >> PAGE_SHIFT;
3564}
67d5a50c 3565
96d77634
CW
3566struct scatterlist *
3567i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3568 unsigned int n, unsigned int *offset);
341be1cd 3569
96d77634
CW
3570struct page *
3571i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3572 unsigned int n);
67d5a50c 3573
96d77634
CW
3574struct page *
3575i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3576 unsigned int n);
67d5a50c 3577
96d77634
CW
3578dma_addr_t
3579i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3580 unsigned long n);
ee286370 3581
03ac84f1 3582void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
a5c08166 3583 struct sg_table *pages,
84e8978e 3584 unsigned int sg_page_sizes);
a4f5ea64
CW
3585int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3586
3587static inline int __must_check
3588i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3589{
1233e2db 3590 might_lock(&obj->mm.lock);
a4f5ea64 3591
1233e2db 3592 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3593 return 0;
3594
3595 return __i915_gem_object_get_pages(obj);
3596}
3597
f1fa4f44
CW
3598static inline bool
3599i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3600{
3601 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3602}
3603
a4f5ea64
CW
3604static inline void
3605__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3606{
f1fa4f44 3607 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
a4f5ea64 3608
1233e2db 3609 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3610}
3611
3612static inline bool
3613i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3614{
1233e2db 3615 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3616}
3617
3618static inline void
3619__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3620{
f1fa4f44 3621 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
a4f5ea64 3622 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
a4f5ea64 3623
1233e2db 3624 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3625}
0a798eb9 3626
1233e2db
CW
3627static inline void
3628i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3629{
a4f5ea64 3630 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3631}
3632
548625ee
CW
3633enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3634 I915_MM_NORMAL = 0,
3635 I915_MM_SHRINKER
3636};
3637
3638void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3639 enum i915_mm_subclass subclass);
03ac84f1 3640void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3641
d31d7cb1
CW
3642enum i915_map_type {
3643 I915_MAP_WB = 0,
3644 I915_MAP_WC,
a575c676
CW
3645#define I915_MAP_OVERRIDE BIT(31)
3646 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3647 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
d31d7cb1
CW
3648};
3649
0a798eb9
CW
3650/**
3651 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3652 * @obj: the object to map into kernel address space
3653 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3654 *
3655 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3656 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3657 * the kernel address space. Based on the @type of mapping, the PTE will be
3658 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3659 *
1233e2db
CW
3660 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3661 * mapping is no longer required.
0a798eb9 3662 *
8305216f
DG
3663 * Returns the pointer through which to access the mapped object, or an
3664 * ERR_PTR() on error.
0a798eb9 3665 */
d31d7cb1
CW
3666void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3667 enum i915_map_type type);
0a798eb9
CW
3668
3669/**
3670 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3671 * @obj: the object to unmap
0a798eb9
CW
3672 *
3673 * After pinning the object and mapping its pages, once you are finished
3674 * with your access, call i915_gem_object_unpin_map() to release the pin
3675 * upon the mapping. Once the pin count reaches zero, that mapping may be
3676 * removed.
0a798eb9
CW
3677 */
3678static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3679{
0a798eb9
CW
3680 i915_gem_object_unpin_pages(obj);
3681}
3682
43394c7d
CW
3683int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3684 unsigned int *needs_clflush);
3685int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3686 unsigned int *needs_clflush);
7f5f95d8
CW
3687#define CLFLUSH_BEFORE BIT(0)
3688#define CLFLUSH_AFTER BIT(1)
3689#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3690
3691static inline void
3692i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3693{
3694 i915_gem_object_unpin_pages(obj);
3695}
3696
54cf91dc 3697int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3698void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3699 struct drm_i915_gem_request *req,
3700 unsigned int flags);
ff72145b
DA
3701int i915_gem_dumb_create(struct drm_file *file_priv,
3702 struct drm_device *dev,
3703 struct drm_mode_create_dumb *args);
da6b51d0
DA
3704int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3705 uint32_t handle, uint64_t *offset);
4cc69075 3706int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3707
3708void i915_gem_track_fb(struct drm_i915_gem_object *old,
3709 struct drm_i915_gem_object *new,
3710 unsigned frontbuffer_bits);
3711
73cb9701 3712int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3713
8d9fc7fd 3714struct drm_i915_gem_request *
0bc40be8 3715i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3716
67d97da3 3717void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3718
8c185eca
CW
3719static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3720{
3721 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3722}
3723
3724static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3725{
8c185eca 3726 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3727}
3728
8af29b0c 3729static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3730{
8af29b0c 3731 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3732}
3733
8c185eca 3734static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3735{
8c185eca 3736 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3737}
3738
3739static inline u32 i915_reset_count(struct i915_gpu_error *error)
3740{
8af29b0c 3741 return READ_ONCE(error->reset_count);
1f83fee0 3742}
a71d8d94 3743
702c8f8e
MT
3744static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3745 struct intel_engine_cs *engine)
3746{
3747 return READ_ONCE(error->reset_engine_count[engine->id]);
3748}
3749
a1ef70e1
MT
3750struct drm_i915_gem_request *
3751i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3752int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3753void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3754void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3755void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3756void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3757bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3758void i915_gem_reset_engine(struct intel_engine_cs *engine,
3759 struct drm_i915_gem_request *request);
57822dc6 3760
24145517 3761void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3762int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3763int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3764void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3765void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3766int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3767 unsigned int flags);
bf9e8429
TU
3768int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3769void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3770int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3771int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3772 unsigned int flags,
3773 long timeout,
3774 struct intel_rps_client *rps);
6b5e90f5
CW
3775int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3776 unsigned int flags,
3777 int priority);
3778#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3779
2e2f351d 3780int __must_check
e22d8e3c
CW
3781i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3782int __must_check
3783i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3784int __must_check
dabdfe02 3785i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3786struct i915_vma * __must_check
2da3b9b9
CW
3787i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3788 u32 alignment,
e6617330 3789 const struct i915_ggtt_view *view);
058d88c4 3790void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3791int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3792 int align);
829a0af2 3793int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3794void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3795
e4ffd173
CW
3796int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3797 enum i915_cache_level cache_level);
3798
1286ff73
DV
3799struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3800 struct dma_buf *dma_buf);
3801
3802struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3803 struct drm_gem_object *gem_obj, int flags);
3804
841cd773
DV
3805static inline struct i915_hw_ppgtt *
3806i915_vm_to_ppgtt(struct i915_address_space *vm)
3807{
841cd773
DV
3808 return container_of(vm, struct i915_hw_ppgtt, base);
3809}
3810
b42fe9ca 3811/* i915_gem_fence_reg.c */
969b0950
CD
3812struct drm_i915_fence_reg *
3813i915_reserve_fence(struct drm_i915_private *dev_priv);
3814void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
49ef5294 3815
b1ed35d9 3816void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3817void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3818
4362f4f6 3819void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3820void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3821 struct sg_table *pages);
3822void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3823 struct sg_table *pages);
7f96ecaf 3824
1acfc104
CW
3825static inline struct i915_gem_context *
3826__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3827{
3828 return idr_find(&file_priv->context_idr, id);
3829}
3830
ca585b5d
CW
3831static inline struct i915_gem_context *
3832i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3833{
3834 struct i915_gem_context *ctx;
3835
1acfc104
CW
3836 rcu_read_lock();
3837 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3838 if (ctx && !kref_get_unless_zero(&ctx->ref))
3839 ctx = NULL;
3840 rcu_read_unlock();
ca585b5d
CW
3841
3842 return ctx;
3843}
3844
80b204bc
CW
3845static inline struct intel_timeline *
3846i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3847 struct intel_engine_cs *engine)
3848{
3849 struct i915_address_space *vm;
3850
3851 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3852 return &vm->timeline.engine[engine->id];
3853}
3854
eec688e1
RB
3855int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3856 struct drm_file *file);
f89823c2
LL
3857int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3858 struct drm_file *file);
3859int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3860 struct drm_file *file);
19f81df2
RB
3861void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3862 struct i915_gem_context *ctx,
3863 uint32_t *reg_state);
eec688e1 3864
679845ed 3865/* i915_gem_evict.c */
e522ac23 3866int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3867 u64 min_size, u64 alignment,
679845ed 3868 unsigned cache_level,
2ffffd0f 3869 u64 start, u64 end,
1ec9e26d 3870 unsigned flags);
625d988a
CW
3871int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3872 struct drm_mm_node *node,
3873 unsigned int flags);
2889caa9 3874int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3875
0260c420 3876/* belongs in i915_gem_gtt.h */
c033666a 3877static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3878{
600f4368 3879 wmb();
c033666a 3880 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3881 intel_gtt_chipset_flush();
3882}
246cbfb5 3883
9797fbfb 3884/* i915_gem_stolen.c */
d713fd49
PZ
3885int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3886 struct drm_mm_node *node, u64 size,
3887 unsigned alignment);
a9da512b
PZ
3888int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3889 struct drm_mm_node *node, u64 size,
3890 unsigned alignment, u64 start,
3891 u64 end);
d713fd49
PZ
3892void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3893 struct drm_mm_node *node);
7ace3d30 3894int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3895void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3896struct drm_i915_gem_object *
187685cb 3897i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3898struct drm_i915_gem_object *
187685cb 3899i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3900 u32 stolen_offset,
3901 u32 gtt_offset,
3902 u32 size);
9797fbfb 3903
920cf419
CW
3904/* i915_gem_internal.c */
3905struct drm_i915_gem_object *
3906i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3907 phys_addr_t size);
920cf419 3908
be6a0376
DV
3909/* i915_gem_shrinker.c */
3910unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3911 unsigned long target,
912d572d 3912 unsigned long *nr_scanned,
be6a0376
DV
3913 unsigned flags);
3914#define I915_SHRINK_PURGEABLE 0x1
3915#define I915_SHRINK_UNBOUND 0x2
3916#define I915_SHRINK_BOUND 0x4
5763ff04 3917#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3918#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3919unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3920void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3921void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3922
3923
673a394b 3924/* i915_gem_tiling.c */
2c1792a1 3925static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3926{
091387c1 3927 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3928
3929 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3930 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3931}
3932
91d4e0aa
CW
3933u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3934 unsigned int tiling, unsigned int stride);
3935u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3936 unsigned int tiling, unsigned int stride);
3937
2017263e 3938/* i915_debugfs.c */
f8c168fa 3939#ifdef CONFIG_DEBUG_FS
1dac891c 3940int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3941int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3942void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3943#else
8d35acba 3944static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3945static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3946{ return 0; }
ce5e2ac1 3947static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3948#endif
84734a04
MK
3949
3950/* i915_gpu_error.c */
98a2f411
CW
3951#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3952
edc3d884
MK
3953__printf(2, 3)
3954void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3955int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3956 const struct i915_gpu_state *gpu);
4dc955f7 3957int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3958 struct drm_i915_private *i915,
4dc955f7
MK
3959 size_t count, loff_t pos);
3960static inline void i915_error_state_buf_release(
3961 struct drm_i915_error_state_buf *eb)
3962{
3963 kfree(eb->buf);
3964}
5a4c6f1b
CW
3965
3966struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3967void i915_capture_error_state(struct drm_i915_private *dev_priv,
3968 u32 engine_mask,
58174462 3969 const char *error_msg);
5a4c6f1b
CW
3970
3971static inline struct i915_gpu_state *
3972i915_gpu_state_get(struct i915_gpu_state *gpu)
3973{
3974 kref_get(&gpu->ref);
3975 return gpu;
3976}
3977
3978void __i915_gpu_state_free(struct kref *kref);
3979static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3980{
3981 if (gpu)
3982 kref_put(&gpu->ref, __i915_gpu_state_free);
3983}
3984
3985struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3986void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3987
98a2f411
CW
3988#else
3989
3990static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3991 u32 engine_mask,
3992 const char *error_msg)
3993{
3994}
3995
5a4c6f1b
CW
3996static inline struct i915_gpu_state *
3997i915_first_error_state(struct drm_i915_private *i915)
3998{
3999 return NULL;
4000}
4001
4002static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
4003{
4004}
4005
4006#endif
4007
0a4cd7c8 4008const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 4009
351e3db2 4010/* i915_cmd_parser.c */
1ca3712c 4011int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 4012void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 4013void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
4014int intel_engine_cmd_parser(struct intel_engine_cs *engine,
4015 struct drm_i915_gem_object *batch_obj,
4016 struct drm_i915_gem_object *shadow_batch_obj,
4017 u32 batch_start_offset,
4018 u32 batch_len,
4019 bool is_master);
351e3db2 4020
eec688e1
RB
4021/* i915_perf.c */
4022extern void i915_perf_init(struct drm_i915_private *dev_priv);
4023extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
4024extern void i915_perf_register(struct drm_i915_private *dev_priv);
4025extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 4026
317c35d1 4027/* i915_suspend.c */
af6dc742
TU
4028extern int i915_save_state(struct drm_i915_private *dev_priv);
4029extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 4030
0136db58 4031/* i915_sysfs.c */
694c2828
DW
4032void i915_setup_sysfs(struct drm_i915_private *dev_priv);
4033void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 4034
eef57324
JA
4035/* intel_lpe_audio.c */
4036int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
4037void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
4038void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 4039void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
4040 enum pipe pipe, enum port port,
4041 const void *eld, int ls_clock, bool dp_output);
eef57324 4042
f899fc64 4043/* intel_i2c.c */
40196446
TU
4044extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
4045extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
4046extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
4047 unsigned int pin);
3bd7d909 4048
0184df46
JN
4049extern struct i2c_adapter *
4050intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
4051extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
4052extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 4053static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
4054{
4055 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
4056}
af6dc742 4057extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 4058
8b8e1a89 4059/* intel_bios.c */
66578857 4060void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 4061bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 4062bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 4063bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 4064bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 4065bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 4066bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 4067bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
4068bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
4069 enum port port);
6389dd83
SS
4070bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
4071 enum port port);
4072
8b8e1a89 4073
3b617967 4074/* intel_opregion.c */
44834a67 4075#ifdef CONFIG_ACPI
6f9f4b7a 4076extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
4077extern void intel_opregion_register(struct drm_i915_private *dev_priv);
4078extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 4079extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
4080extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
4081 bool enable);
6f9f4b7a 4082extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 4083 pci_power_t state);
6f9f4b7a 4084extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 4085#else
6f9f4b7a 4086static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
4087static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
4088static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
4089static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
4090{
4091}
9c4b0a68
JN
4092static inline int
4093intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
4094{
4095 return 0;
4096}
ecbc5cf3 4097static inline int
6f9f4b7a 4098intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
4099{
4100 return 0;
4101}
6f9f4b7a 4102static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
4103{
4104 return -ENODEV;
4105}
65e082c9 4106#endif
8ee1c3db 4107
723bfd70
JB
4108/* intel_acpi.c */
4109#ifdef CONFIG_ACPI
4110extern void intel_register_dsm_handler(void);
4111extern void intel_unregister_dsm_handler(void);
4112#else
4113static inline void intel_register_dsm_handler(void) { return; }
4114static inline void intel_unregister_dsm_handler(void) { return; }
4115#endif /* CONFIG_ACPI */
4116
94b4f3ba
CW
4117/* intel_device_info.c */
4118static inline struct intel_device_info *
4119mkwrite_device_info(struct drm_i915_private *dev_priv)
4120{
4121 return (struct intel_device_info *)&dev_priv->info;
4122}
4123
2e0d26f8 4124const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
4125void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
4126void intel_device_info_dump(struct drm_i915_private *dev_priv);
4127
79e53945 4128/* modesetting */
f817586c 4129extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 4130extern int intel_modeset_init(struct drm_device *dev);
79e53945 4131extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 4132extern int intel_connector_register(struct drm_connector *);
c191eca1 4133extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
4134extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
4135 bool state);
043e9bda 4136extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
4137extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
4138extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 4139extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 4140extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 4141extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 4142extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 4143 bool enable);
3bad0781 4144
c0c7babc
BW
4145int i915_reg_read_ioctl(struct drm_device *dev, void *data,
4146 struct drm_file *file);
575155a9 4147
6ef3d427 4148/* overlay */
c033666a
CW
4149extern struct intel_overlay_error_state *
4150intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
4151extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
4152 struct intel_overlay_error_state *error);
c4a1d9e4 4153
c033666a
CW
4154extern struct intel_display_error_state *
4155intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 4156extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 4157 struct intel_display_error_state *error);
6ef3d427 4158
151a49d0
TR
4159int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
4160int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
4161int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
4162 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
4163
4164/* intel_sideband.c */
707b6e3d 4165u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 4166int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 4167u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
4168u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4169void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
4170u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4171void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4172u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4173void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
4174u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4175void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
4176u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4177void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
4178u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4179 enum intel_sbi_destination destination);
4180void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4181 enum intel_sbi_destination destination);
e9fe51c6
SK
4182u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4183void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 4184
b7fa22d8 4185/* intel_dpio_phy.c */
0a116ce8 4186void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 4187 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
4188void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4189 enum port port, u32 margin, u32 scale,
4190 u32 enable, u32 deemphasis);
47a6bc61
ACO
4191void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4192void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4193bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4194 enum dpio_phy phy);
4195bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4196 enum dpio_phy phy);
5161d058 4197uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
47a6bc61
ACO
4198void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4199 uint8_t lane_lat_optim_mask);
4200uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4201
b7fa22d8
ACO
4202void chv_set_phy_signal_level(struct intel_encoder *encoder,
4203 u32 deemph_reg_value, u32 margin_reg_value,
4204 bool uniq_trans_scale);
844b2f9a 4205void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2e1029c6 4206 const struct intel_crtc_state *crtc_state,
844b2f9a 4207 bool reset);
2e1029c6
VS
4208void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
4209 const struct intel_crtc_state *crtc_state);
4210void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
4211 const struct intel_crtc_state *crtc_state);
e7d2a717 4212void chv_phy_release_cl2_override(struct intel_encoder *encoder);
2e1029c6
VS
4213void chv_phy_post_pll_disable(struct intel_encoder *encoder,
4214 const struct intel_crtc_state *old_crtc_state);
b7fa22d8 4215
53d98725
ACO
4216void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4217 u32 demph_reg_value, u32 preemph_reg_value,
4218 u32 uniqtranscale_reg_value, u32 tx3_demph);
2e1029c6
VS
4219void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
4220 const struct intel_crtc_state *crtc_state);
4221void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
4222 const struct intel_crtc_state *crtc_state);
4223void vlv_phy_reset_lanes(struct intel_encoder *encoder,
4224 const struct intel_crtc_state *old_crtc_state);
53d98725 4225
616bc820
VS
4226int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4227int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
4228u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4229 const i915_reg_t reg);
c8d9a590 4230
0b274481
BW
4231#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4232#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
4233
4234#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4235#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4236#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4237#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
4238
4239#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4240#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4241#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4242#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
4243
698b3135
CW
4244/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4245 * will be implemented using 2 32-bit writes in an arbitrary order with
4246 * an arbitrary delay between them. This can cause the hardware to
4247 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
4248 * machine death. For this reason we do not support I915_WRITE64, or
4249 * dev_priv->uncore.funcs.mmio_writeq.
4250 *
4251 * When reading a 64-bit value as two 32-bit values, the delay may cause
4252 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4253 * occasionally a 64-bit register does not actualy support a full readq
4254 * and must be read using two 32-bit reads.
4255 *
4256 * You have been warned.
698b3135 4257 */
0b274481 4258#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 4259
50877445 4260#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
4261 u32 upper, lower, old_upper, loop = 0; \
4262 upper = I915_READ(upper_reg); \
ee0a227b 4263 do { \
acd29f7b 4264 old_upper = upper; \
ee0a227b 4265 lower = I915_READ(lower_reg); \
acd29f7b
CW
4266 upper = I915_READ(upper_reg); \
4267 } while (upper != old_upper && loop++ < 2); \
ee0a227b 4268 (u64)upper << 32 | lower; })
50877445 4269
cae5852d
ZN
4270#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4271#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4272
75aa3f63 4273#define __raw_read(x, s) \
6e3955a5 4274static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4275 i915_reg_t reg) \
75aa3f63 4276{ \
f0f59a00 4277 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4278}
4279
4280#define __raw_write(x, s) \
6e3955a5 4281static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4282 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4283{ \
f0f59a00 4284 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4285}
4286__raw_read(8, b)
4287__raw_read(16, w)
4288__raw_read(32, l)
4289__raw_read(64, q)
4290
4291__raw_write(8, b)
4292__raw_write(16, w)
4293__raw_write(32, l)
4294__raw_write(64, q)
4295
4296#undef __raw_read
4297#undef __raw_write
4298
a6111f7b 4299/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4300 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4301 * controlled.
aafee2eb 4302 *
a6111f7b 4303 * Think twice, and think again, before using these.
aafee2eb
AH
4304 *
4305 * As an example, these accessors can possibly be used between:
4306 *
4307 * spin_lock_irq(&dev_priv->uncore.lock);
4308 * intel_uncore_forcewake_get__locked();
4309 *
4310 * and
4311 *
4312 * intel_uncore_forcewake_put__locked();
4313 * spin_unlock_irq(&dev_priv->uncore.lock);
4314 *
4315 *
4316 * Note: some registers may not need forcewake held, so
4317 * intel_uncore_forcewake_{get,put} can be omitted, see
4318 * intel_uncore_forcewake_for_reg().
4319 *
4320 * Certain architectures will die if the same cacheline is concurrently accessed
4321 * by different clients (e.g. on Ivybridge). Access to registers should
4322 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4323 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4324 */
75aa3f63
VS
4325#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4326#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4327#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4328#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4329
55bc60db
VS
4330/* "Broadcast RGB" property */
4331#define INTEL_BROADCAST_RGB_AUTO 0
4332#define INTEL_BROADCAST_RGB_FULL 1
4333#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4334
920a14b2 4335static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4336{
920a14b2 4337 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4338 return VLV_VGACNTRL;
920a14b2 4339 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4340 return CPU_VGACNTRL;
766aa1c4
VS
4341 else
4342 return VGACNTRL;
4343}
4344
df97729f
ID
4345static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4346{
4347 unsigned long j = msecs_to_jiffies(m);
4348
4349 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4350}
4351
7bd0e226
DV
4352static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4353{
b8050148
CW
4354 /* nsecs_to_jiffies64() does not guard against overflow */
4355 if (NSEC_PER_SEC % HZ &&
4356 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4357 return MAX_JIFFY_OFFSET;
4358
7bd0e226
DV
4359 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4360}
4361
df97729f
ID
4362static inline unsigned long
4363timespec_to_jiffies_timeout(const struct timespec *value)
4364{
4365 unsigned long j = timespec_to_jiffies(value);
4366
4367 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4368}
4369
dce56b3c
PZ
4370/*
4371 * If you need to wait X milliseconds between events A and B, but event B
4372 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4373 * when event A happened, then just before event B you call this function and
4374 * pass the timestamp as the first argument, and X as the second argument.
4375 */
4376static inline void
4377wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4378{
ec5e0cfb 4379 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4380
4381 /*
4382 * Don't re-read the value of "jiffies" every time since it may change
4383 * behind our back and break the math.
4384 */
4385 tmp_jiffies = jiffies;
4386 target_jiffies = timestamp_jiffies +
4387 msecs_to_jiffies_timeout(to_wait_ms);
4388
4389 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4390 remaining_jiffies = target_jiffies - tmp_jiffies;
4391 while (remaining_jiffies)
4392 remaining_jiffies =
4393 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4394 }
4395}
221fe799
CW
4396
4397static inline bool
754c9fd5 4398__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4399{
f69a02c9 4400 struct intel_engine_cs *engine = req->engine;
754c9fd5 4401 u32 seqno;
f69a02c9 4402
309663ab
CW
4403 /* Note that the engine may have wrapped around the seqno, and
4404 * so our request->global_seqno will be ahead of the hardware,
4405 * even though it completed the request before wrapping. We catch
4406 * this by kicking all the waiters before resetting the seqno
4407 * in hardware, and also signal the fence.
4408 */
4409 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4410 return true;
4411
754c9fd5
CW
4412 /* The request was dequeued before we were awoken. We check after
4413 * inspecting the hw to confirm that this was the same request
4414 * that generated the HWS update. The memory barriers within
4415 * the request execution are sufficient to ensure that a check
4416 * after reading the value from hw matches this request.
4417 */
4418 seqno = i915_gem_request_global_seqno(req);
4419 if (!seqno)
4420 return false;
4421
7ec2c73b
CW
4422 /* Before we do the heavier coherent read of the seqno,
4423 * check the value (hopefully) in the CPU cacheline.
4424 */
754c9fd5 4425 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4426 return true;
4427
688e6c72
CW
4428 /* Ensure our read of the seqno is coherent so that we
4429 * do not "miss an interrupt" (i.e. if this is the last
4430 * request and the seqno write from the GPU is not visible
4431 * by the time the interrupt fires, we will see that the
4432 * request is incomplete and go back to sleep awaiting
4433 * another interrupt that will never come.)
4434 *
4435 * Strictly, we only need to do this once after an interrupt,
4436 * but it is easier and safer to do it every time the waiter
4437 * is woken.
4438 */
3d5564e9 4439 if (engine->irq_seqno_barrier &&
538b257d 4440 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4441 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4442
3d5564e9
CW
4443 /* The ordering of irq_posted versus applying the barrier
4444 * is crucial. The clearing of the current irq_posted must
4445 * be visible before we perform the barrier operation,
4446 * such that if a subsequent interrupt arrives, irq_posted
4447 * is reasserted and our task rewoken (which causes us to
4448 * do another __i915_request_irq_complete() immediately
4449 * and reapply the barrier). Conversely, if the clear
4450 * occurs after the barrier, then an interrupt that arrived
4451 * whilst we waited on the barrier would not trigger a
4452 * barrier on the next pass, and the read may not see the
4453 * seqno update.
4454 */
f69a02c9 4455 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4456
4457 /* If we consume the irq, but we are no longer the bottom-half,
4458 * the real bottom-half may not have serialised their own
4459 * seqno check with the irq-barrier (i.e. may have inspected
4460 * the seqno before we believe it coherent since they see
4461 * irq_posted == false but we are still running).
4462 */
2c33b541 4463 spin_lock_irq(&b->irq_lock);
61d3dc70 4464 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4465 /* Note that if the bottom-half is changed as we
4466 * are sending the wake-up, the new bottom-half will
4467 * be woken by whomever made the change. We only have
4468 * to worry about when we steal the irq-posted for
4469 * ourself.
4470 */
61d3dc70 4471 wake_up_process(b->irq_wait->tsk);
2c33b541 4472 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4473
754c9fd5 4474 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4475 return true;
4476 }
688e6c72 4477
688e6c72
CW
4478 return false;
4479}
4480
0b1de5d5
CW
4481void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4482bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4483
c4d3ae68
CW
4484/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4485 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4486 * perform the operation. To check beforehand, pass in the parameters to
4487 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4488 * you only need to pass in the minor offsets, page-aligned pointers are
4489 * always valid.
4490 *
4491 * For just checking for SSE4.1, in the foreknowledge that the future use
4492 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4493 */
4494#define i915_can_memcpy_from_wc(dst, src, len) \
4495 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4496
4497#define i915_has_memcpy_from_wc() \
4498 i915_memcpy_from_wc(NULL, NULL, 0)
4499
c58305af
CW
4500/* i915_mm.c */
4501int remap_io_mapping(struct vm_area_struct *vma,
4502 unsigned long addr, unsigned long pfn, unsigned long size,
4503 struct io_mapping *iomap);
4504
767a983a
CW
4505static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4506{
4507 if (INTEL_GEN(i915) >= 10)
4508 return CNL_HWS_CSB_WRITE_INDEX;
4509 else
4510 return I915_HWS_CSB_WRITE_INDEX;
4511}
4512
1da177e4 4513#endif