drm/i915: Codify our assumption that the Global GTT is <= 4GiB
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
585fb111 57
1da177e4
LT
58/* General customization:
59 */
60
1da177e4
LT
61#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
359d2243 63#define DRIVER_DATE "20160314"
1da177e4 64
c883ef1b 65#undef WARN_ON
5f77eeb0
DV
66/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
152b2262 74#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
75#endif
76
cd9bfacb 77#undef WARN_ON_ONCE
152b2262 78#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 79
5f77eeb0
DV
80#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
c883ef1b 82
e2c719b7
RC
83/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
32753cb8
JL
92 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 94 DRM_ERROR(format); \
e2c719b7
RC
95 unlikely(__ret_warn_on); \
96})
97
152b2262
JL
98#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 100
4fec15d1
ID
101bool __i915_inject_load_failure(const char *func, int line);
102#define i915_inject_load_failure() \
103 __i915_inject_load_failure(__func__, __LINE__)
104
42a8ca4c
JN
105static inline const char *yesno(bool v)
106{
107 return v ? "yes" : "no";
108}
109
87ad3212
JN
110static inline const char *onoff(bool v)
111{
112 return v ? "on" : "off";
113}
114
317c35d1 115enum pipe {
752aa88a 116 INVALID_PIPE = -1,
317c35d1
JB
117 PIPE_A = 0,
118 PIPE_B,
9db4a9c7 119 PIPE_C,
a57c774a
AK
120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
317c35d1 122};
9db4a9c7 123#define pipe_name(p) ((p) + 'A')
317c35d1 124
a5c961d1
PZ
125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
a57c774a
AK
129 TRANSCODER_EDP,
130 I915_MAX_TRANSCODERS
a5c961d1 131};
da205630
JN
132
133static inline const char *transcoder_name(enum transcoder transcoder)
134{
135 switch (transcoder) {
136 case TRANSCODER_A:
137 return "A";
138 case TRANSCODER_B:
139 return "B";
140 case TRANSCODER_C:
141 return "C";
142 case TRANSCODER_EDP:
143 return "EDP";
144 default:
145 return "<invalid>";
146 }
147}
a5c961d1 148
84139d1e 149/*
31409e97
MR
150 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
151 * number of planes per CRTC. Not all platforms really have this many planes,
152 * which means some arrays of size I915_MAX_PLANES may have unused entries
153 * between the topmost sprite plane and the cursor plane.
84139d1e 154 */
80824003
JB
155enum plane {
156 PLANE_A = 0,
157 PLANE_B,
9db4a9c7 158 PLANE_C,
31409e97
MR
159 PLANE_CURSOR,
160 I915_MAX_PLANES,
80824003 161};
9db4a9c7 162#define plane_name(p) ((p) + 'A')
52440211 163
d615a166 164#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 165
2b139522
ED
166enum port {
167 PORT_A = 0,
168 PORT_B,
169 PORT_C,
170 PORT_D,
171 PORT_E,
172 I915_MAX_PORTS
173};
174#define port_name(p) ((p) + 'A')
175
a09caddd 176#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
177
178enum dpio_channel {
179 DPIO_CH0,
180 DPIO_CH1
181};
182
183enum dpio_phy {
184 DPIO_PHY0,
185 DPIO_PHY1
186};
187
b97186f0
PZ
188enum intel_display_power_domain {
189 POWER_DOMAIN_PIPE_A,
190 POWER_DOMAIN_PIPE_B,
191 POWER_DOMAIN_PIPE_C,
192 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
193 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
194 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
195 POWER_DOMAIN_TRANSCODER_A,
196 POWER_DOMAIN_TRANSCODER_B,
197 POWER_DOMAIN_TRANSCODER_C,
f52e353e 198 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
199 POWER_DOMAIN_PORT_DDI_A_LANES,
200 POWER_DOMAIN_PORT_DDI_B_LANES,
201 POWER_DOMAIN_PORT_DDI_C_LANES,
202 POWER_DOMAIN_PORT_DDI_D_LANES,
203 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
204 POWER_DOMAIN_PORT_DSI,
205 POWER_DOMAIN_PORT_CRT,
206 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 207 POWER_DOMAIN_VGA,
fbeeaa23 208 POWER_DOMAIN_AUDIO,
bd2bb1b9 209 POWER_DOMAIN_PLLS,
1407121a
S
210 POWER_DOMAIN_AUX_A,
211 POWER_DOMAIN_AUX_B,
212 POWER_DOMAIN_AUX_C,
213 POWER_DOMAIN_AUX_D,
f0ab43e6 214 POWER_DOMAIN_GMBUS,
dfa57627 215 POWER_DOMAIN_MODESET,
baa70707 216 POWER_DOMAIN_INIT,
bddc7645
ID
217
218 POWER_DOMAIN_NUM,
b97186f0
PZ
219};
220
221#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
222#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
223 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
224#define POWER_DOMAIN_TRANSCODER(tran) \
225 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
226 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 227
1d843f9d
EE
228enum hpd_pin {
229 HPD_NONE = 0,
1d843f9d
EE
230 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
231 HPD_CRT,
232 HPD_SDVO_B,
233 HPD_SDVO_C,
cc24fcdc 234 HPD_PORT_A,
1d843f9d
EE
235 HPD_PORT_B,
236 HPD_PORT_C,
237 HPD_PORT_D,
26951caf 238 HPD_PORT_E,
1d843f9d
EE
239 HPD_NUM_PINS
240};
241
c91711f9
JN
242#define for_each_hpd_pin(__pin) \
243 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
244
5fcece80
JN
245struct i915_hotplug {
246 struct work_struct hotplug_work;
247
248 struct {
249 unsigned long last_jiffies;
250 int count;
251 enum {
252 HPD_ENABLED = 0,
253 HPD_DISABLED = 1,
254 HPD_MARK_DISABLED = 2
255 } state;
256 } stats[HPD_NUM_PINS];
257 u32 event_bits;
258 struct delayed_work reenable_work;
259
260 struct intel_digital_port *irq_port[I915_MAX_PORTS];
261 u32 long_port_mask;
262 u32 short_port_mask;
263 struct work_struct dig_port_work;
264
265 /*
266 * if we get a HPD irq from DP and a HPD irq from non-DP
267 * the non-DP HPD could block the workqueue on a mode config
268 * mutex getting, that userspace may have taken. However
269 * userspace is waiting on the DP workqueue to run which is
270 * blocked behind the non-DP one.
271 */
272 struct workqueue_struct *dp_wq;
273};
274
2a2d5482
CW
275#define I915_GEM_GPU_DOMAINS \
276 (I915_GEM_DOMAIN_RENDER | \
277 I915_GEM_DOMAIN_SAMPLER | \
278 I915_GEM_DOMAIN_COMMAND | \
279 I915_GEM_DOMAIN_INSTRUCTION | \
280 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 281
055e393f
DL
282#define for_each_pipe(__dev_priv, __p) \
283 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
284#define for_each_pipe_masked(__dev_priv, __p, __mask) \
285 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
286 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
287#define for_each_plane(__dev_priv, __pipe, __p) \
288 for ((__p) = 0; \
289 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
290 (__p)++)
3bdcfc0c
DL
291#define for_each_sprite(__dev_priv, __p, __s) \
292 for ((__s) = 0; \
293 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
294 (__s)++)
9db4a9c7 295
c3aeadc8
JN
296#define for_each_port_masked(__port, __ports_mask) \
297 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
298 for_each_if ((__ports_mask) & (1 << (__port)))
299
d79b814d
DL
300#define for_each_crtc(dev, crtc) \
301 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
302
27321ae8
ML
303#define for_each_intel_plane(dev, intel_plane) \
304 list_for_each_entry(intel_plane, \
305 &dev->mode_config.plane_list, \
306 base.head)
307
262cd2e1
VS
308#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
309 list_for_each_entry(intel_plane, \
310 &(dev)->mode_config.plane_list, \
311 base.head) \
95150bdf 312 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 313
d063ae48
DL
314#define for_each_intel_crtc(dev, intel_crtc) \
315 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
316
b2784e15
DL
317#define for_each_intel_encoder(dev, intel_encoder) \
318 list_for_each_entry(intel_encoder, \
319 &(dev)->mode_config.encoder_list, \
320 base.head)
321
3a3371ff
ACO
322#define for_each_intel_connector(dev, intel_connector) \
323 list_for_each_entry(intel_connector, \
324 &dev->mode_config.connector_list, \
325 base.head)
326
6c2b7c12
DV
327#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
328 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 329 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 330
53f5e3ca
JB
331#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
332 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 333 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 334
b04c5bd6
BF
335#define for_each_power_domain(domain, mask) \
336 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 337 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 338
e7b903d2 339struct drm_i915_private;
ad46cb53 340struct i915_mm_struct;
5cc9ed4b 341struct i915_mmu_object;
e7b903d2 342
a6f766f3
CW
343struct drm_i915_file_private {
344 struct drm_i915_private *dev_priv;
345 struct drm_file *file;
346
347 struct {
348 spinlock_t lock;
349 struct list_head request_list;
d0bc54f2
CW
350/* 20ms is a fairly arbitrary limit (greater than the average frame time)
351 * chosen to prevent the CPU getting more than a frame ahead of the GPU
352 * (when using lax throttling for the frontbuffer). We also use it to
353 * offer free GPU waitboosts for severely congested workloads.
354 */
355#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
356 } mm;
357 struct idr context_idr;
358
2e1b8730
CW
359 struct intel_rps_client {
360 struct list_head link;
361 unsigned boosts;
362 } rps;
a6f766f3 363
de1add36 364 unsigned int bsd_ring;
a6f766f3
CW
365};
366
e69d0bc1
DV
367/* Used by dp and fdi links */
368struct intel_link_m_n {
369 uint32_t tu;
370 uint32_t gmch_m;
371 uint32_t gmch_n;
372 uint32_t link_m;
373 uint32_t link_n;
374};
375
376void intel_link_compute_m_n(int bpp, int nlanes,
377 int pixel_clock, int link_clock,
378 struct intel_link_m_n *m_n);
379
1da177e4
LT
380/* Interface history:
381 *
382 * 1.1: Original.
0d6aa60b
DA
383 * 1.2: Add Power Management
384 * 1.3: Add vblank support
de227f5f 385 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 386 * 1.5: Add vblank pipe configuration
2228ed67
MCA
387 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
388 * - Support vertical blank on secondary display pipe
1da177e4
LT
389 */
390#define DRIVER_MAJOR 1
2228ed67 391#define DRIVER_MINOR 6
1da177e4
LT
392#define DRIVER_PATCHLEVEL 0
393
23bc5982 394#define WATCH_LISTS 0
673a394b 395
0a3e67a4
JB
396struct opregion_header;
397struct opregion_acpi;
398struct opregion_swsci;
399struct opregion_asle;
400
8ee1c3db 401struct intel_opregion {
115719fc
WD
402 struct opregion_header *header;
403 struct opregion_acpi *acpi;
404 struct opregion_swsci *swsci;
ebde53c7
JN
405 u32 swsci_gbda_sub_functions;
406 u32 swsci_sbcb_sub_functions;
115719fc 407 struct opregion_asle *asle;
04ebaadb 408 void *rvda;
82730385 409 const void *vbt;
ada8f955 410 u32 vbt_size;
115719fc 411 u32 *lid_state;
91a60f20 412 struct work_struct asle_work;
8ee1c3db 413};
44834a67 414#define OPREGION_SIZE (8*1024)
8ee1c3db 415
6ef3d427
CW
416struct intel_overlay;
417struct intel_overlay_error_state;
418
de151cf6 419#define I915_FENCE_REG_NONE -1
42b5aeab
VS
420#define I915_MAX_NUM_FENCES 32
421/* 32 fences + sign bit for FENCE_REG_NONE */
422#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
423
424struct drm_i915_fence_reg {
007cc8ac 425 struct list_head lru_list;
caea7476 426 struct drm_i915_gem_object *obj;
1690e1eb 427 int pin_count;
de151cf6 428};
7c1c2871 429
9b9d172d 430struct sdvo_device_mapping {
e957d772 431 u8 initialized;
9b9d172d 432 u8 dvo_port;
433 u8 slave_addr;
434 u8 dvo_wiring;
e957d772 435 u8 i2c_pin;
b1083333 436 u8 ddc_pin;
9b9d172d 437};
438
c4a1d9e4
CW
439struct intel_display_error_state;
440
63eeaf38 441struct drm_i915_error_state {
742cbee8 442 struct kref ref;
585b0288
BW
443 struct timeval time;
444
cb383002 445 char error_msg[128];
eb5be9d0 446 int iommu;
48b031e3 447 u32 reset_count;
62d5d69b 448 u32 suspend_count;
cb383002 449
585b0288 450 /* Generic register state */
63eeaf38
JB
451 u32 eir;
452 u32 pgtbl_er;
be998e2e 453 u32 ier;
885ea5a8 454 u32 gtier[4];
b9a3906b 455 u32 ccid;
0f3b6849
CW
456 u32 derrmr;
457 u32 forcewake;
585b0288
BW
458 u32 error; /* gen6+ */
459 u32 err_int; /* gen7 */
6c826f34
MK
460 u32 fault_data0; /* gen8, gen9 */
461 u32 fault_data1; /* gen8, gen9 */
585b0288 462 u32 done_reg;
91ec5d11
BW
463 u32 gac_eco;
464 u32 gam_ecochk;
465 u32 gab_ctl;
466 u32 gfx_mode;
585b0288 467 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
468 u64 fence[I915_MAX_NUM_FENCES];
469 struct intel_overlay_error_state *overlay;
470 struct intel_display_error_state *display;
0ca36d78 471 struct drm_i915_error_object *semaphore_obj;
585b0288 472
52d39a21 473 struct drm_i915_error_ring {
372fbb8e 474 bool valid;
362b8af7
BW
475 /* Software tracked state */
476 bool waiting;
477 int hangcheck_score;
478 enum intel_ring_hangcheck_action hangcheck_action;
479 int num_requests;
480
481 /* our own tracking of ring head and tail */
482 u32 cpu_ring_head;
483 u32 cpu_ring_tail;
484
666796da 485 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
486
487 /* Register state */
94f8cf10 488 u32 start;
362b8af7
BW
489 u32 tail;
490 u32 head;
491 u32 ctl;
492 u32 hws;
493 u32 ipeir;
494 u32 ipehr;
495 u32 instdone;
362b8af7
BW
496 u32 bbstate;
497 u32 instpm;
498 u32 instps;
499 u32 seqno;
500 u64 bbaddr;
50877445 501 u64 acthd;
362b8af7 502 u32 fault_reg;
13ffadd1 503 u64 faddr;
362b8af7 504 u32 rc_psmi; /* sleep state */
666796da 505 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 506
52d39a21
CW
507 struct drm_i915_error_object {
508 int page_count;
e1f12325 509 u64 gtt_offset;
52d39a21 510 u32 *pages[0];
ab0e7ff9 511 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 512
f85db059 513 struct drm_i915_error_object *wa_ctx;
514
52d39a21
CW
515 struct drm_i915_error_request {
516 long jiffies;
517 u32 seqno;
ee4f42b1 518 u32 tail;
52d39a21 519 } *requests;
6c7a01ec
BW
520
521 struct {
522 u32 gfx_mode;
523 union {
524 u64 pdp[4];
525 u32 pp_dir_base;
526 };
527 } vm_info;
ab0e7ff9
CW
528
529 pid_t pid;
530 char comm[TASK_COMM_LEN];
666796da 531 } ring[I915_NUM_ENGINES];
3a448734 532
9df30794 533 struct drm_i915_error_buffer {
a779e5ab 534 u32 size;
9df30794 535 u32 name;
666796da 536 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 537 u64 gtt_offset;
9df30794
CW
538 u32 read_domains;
539 u32 write_domain;
4b9de737 540 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
541 s32 pinned:2;
542 u32 tiling:2;
543 u32 dirty:1;
544 u32 purgeable:1;
5cc9ed4b 545 u32 userptr:1;
5d1333fc 546 s32 ring:4;
f56383cb 547 u32 cache_level:3;
95f5301d 548 } **active_bo, **pinned_bo;
6c7a01ec 549
95f5301d 550 u32 *active_bo_count, *pinned_bo_count;
3a448734 551 u32 vm_count;
63eeaf38
JB
552};
553
7bd688cd 554struct intel_connector;
820d2d77 555struct intel_encoder;
5cec258b 556struct intel_crtc_state;
5724dbd1 557struct intel_initial_plane_config;
0e8ffe1b 558struct intel_crtc;
ee9300bb
DV
559struct intel_limit;
560struct dpll;
b8cecdf5 561
e70236a8 562struct drm_i915_display_funcs {
e70236a8
JB
563 int (*get_display_clock_speed)(struct drm_device *dev);
564 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
565 /**
566 * find_dpll() - Find the best values for the PLL
567 * @limit: limits for the PLL
568 * @crtc: current CRTC
569 * @target: target frequency in kHz
570 * @refclk: reference clock frequency in kHz
571 * @match_clock: if provided, @best_clock P divider must
572 * match the P divider from @match_clock
573 * used for LVDS downclocking
574 * @best_clock: best PLL values found
575 *
576 * Returns true on success, false on failure.
577 */
578 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 579 struct intel_crtc_state *crtc_state,
ee9300bb
DV
580 int target, int refclk,
581 struct dpll *match_clock,
582 struct dpll *best_clock);
e3bddded 583 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
584 int (*compute_intermediate_wm)(struct drm_device *dev,
585 struct intel_crtc *intel_crtc,
586 struct intel_crtc_state *newstate);
587 void (*initial_watermarks)(struct intel_crtc_state *cstate);
588 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 589 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
590 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
591 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
592 /* Returns the active state of the crtc, and if the crtc is active,
593 * fills out the pipe-config with the hw state. */
594 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 595 struct intel_crtc_state *);
5724dbd1
DL
596 void (*get_initial_plane_config)(struct intel_crtc *,
597 struct intel_initial_plane_config *);
190f68c5
ACO
598 int (*crtc_compute_clock)(struct intel_crtc *crtc,
599 struct intel_crtc_state *crtc_state);
76e5a89c
DV
600 void (*crtc_enable)(struct drm_crtc *crtc);
601 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
602 void (*audio_codec_enable)(struct drm_connector *connector,
603 struct intel_encoder *encoder,
5e7234c9 604 const struct drm_display_mode *adjusted_mode);
69bfe1a9 605 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 606 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 607 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
608 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
609 struct drm_framebuffer *fb,
ed8d1975 610 struct drm_i915_gem_object *obj,
6258fbe2 611 struct drm_i915_gem_request *req,
ed8d1975 612 uint32_t flags);
20afbda2 613 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
614 /* clock updates for mode set */
615 /* cursor updates */
616 /* render clock increase/decrease */
617 /* display clock increase/decrease */
618 /* pll clock increase/decrease */
e70236a8
JB
619};
620
48c1026a
MK
621enum forcewake_domain_id {
622 FW_DOMAIN_ID_RENDER = 0,
623 FW_DOMAIN_ID_BLITTER,
624 FW_DOMAIN_ID_MEDIA,
625
626 FW_DOMAIN_ID_COUNT
627};
628
629enum forcewake_domains {
630 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
631 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
632 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
633 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
634 FORCEWAKE_BLITTER |
635 FORCEWAKE_MEDIA)
636};
637
907b28c5 638struct intel_uncore_funcs {
c8d9a590 639 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 640 enum forcewake_domains domains);
c8d9a590 641 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 642 enum forcewake_domains domains);
0b274481 643
f0f59a00
VS
644 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
645 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
646 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
647 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 648
f0f59a00 649 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 650 uint8_t val, bool trace);
f0f59a00 651 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 652 uint16_t val, bool trace);
f0f59a00 653 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 654 uint32_t val, bool trace);
f0f59a00 655 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 656 uint64_t val, bool trace);
990bbdad
CW
657};
658
907b28c5
CW
659struct intel_uncore {
660 spinlock_t lock; /** lock is also taken in irq contexts. */
661
662 struct intel_uncore_funcs funcs;
663
664 unsigned fifo_count;
48c1026a 665 enum forcewake_domains fw_domains;
b2cff0db
CW
666
667 struct intel_uncore_forcewake_domain {
668 struct drm_i915_private *i915;
48c1026a 669 enum forcewake_domain_id id;
b2cff0db
CW
670 unsigned wake_count;
671 struct timer_list timer;
f0f59a00 672 i915_reg_t reg_set;
05a2fb15
MK
673 u32 val_set;
674 u32 val_clear;
f0f59a00
VS
675 i915_reg_t reg_ack;
676 i915_reg_t reg_post;
05a2fb15 677 u32 val_reset;
b2cff0db 678 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
679
680 int unclaimed_mmio_check;
b2cff0db
CW
681};
682
683/* Iterate over initialised fw domains */
684#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
685 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
686 (i__) < FW_DOMAIN_ID_COUNT; \
687 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 688 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
689
690#define for_each_fw_domain(domain__, dev_priv__, i__) \
691 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 692
b6e7d894
DL
693#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
694#define CSR_VERSION_MAJOR(version) ((version) >> 16)
695#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
696
eb805623 697struct intel_csr {
8144ac59 698 struct work_struct work;
eb805623 699 const char *fw_path;
a7f749f9 700 uint32_t *dmc_payload;
eb805623 701 uint32_t dmc_fw_size;
b6e7d894 702 uint32_t version;
eb805623 703 uint32_t mmio_count;
f0f59a00 704 i915_reg_t mmioaddr[8];
eb805623 705 uint32_t mmiodata[8];
832dba88 706 uint32_t dc_state;
a37baf3b 707 uint32_t allowed_dc_mask;
eb805623
DV
708};
709
79fc46df
DL
710#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
711 func(is_mobile) sep \
712 func(is_i85x) sep \
713 func(is_i915g) sep \
714 func(is_i945gm) sep \
715 func(is_g33) sep \
716 func(need_gfx_hws) sep \
717 func(is_g4x) sep \
718 func(is_pineview) sep \
719 func(is_broadwater) sep \
720 func(is_crestline) sep \
721 func(is_ivybridge) sep \
722 func(is_valleyview) sep \
666a4537 723 func(is_cherryview) sep \
79fc46df 724 func(is_haswell) sep \
7201c0b3 725 func(is_skylake) sep \
7526ac19 726 func(is_broxton) sep \
ef11bdb3 727 func(is_kabylake) sep \
b833d685 728 func(is_preliminary) sep \
79fc46df
DL
729 func(has_fbc) sep \
730 func(has_pipe_cxsr) sep \
731 func(has_hotplug) sep \
732 func(cursor_needs_physical) sep \
733 func(has_overlay) sep \
734 func(overlay_needs_physical) sep \
735 func(supports_tv) sep \
dd93be58 736 func(has_llc) sep \
ca377809 737 func(has_snoop) sep \
30568c45
DL
738 func(has_ddi) sep \
739 func(has_fpga_dbg)
c96ea64e 740
a587f779
DL
741#define DEFINE_FLAG(name) u8 name:1
742#define SEP_SEMICOLON ;
c96ea64e 743
cfdf1fa2 744struct intel_device_info {
10fce67a 745 u32 display_mmio_offset;
87f1f465 746 u16 device_id;
7eb552ae 747 u8 num_pipes:3;
d615a166 748 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 749 u8 gen;
73ae478c 750 u8 ring_mask; /* Rings supported by the HW */
a587f779 751 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
752 /* Register offsets for the various display pipes and transcoders */
753 int pipe_offsets[I915_MAX_TRANSCODERS];
754 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 755 int palette_offsets[I915_MAX_PIPES];
5efb3e28 756 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
757
758 /* Slice/subslice/EU info */
759 u8 slice_total;
760 u8 subslice_total;
761 u8 subslice_per_slice;
762 u8 eu_total;
763 u8 eu_per_subslice;
b7668791
DL
764 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
765 u8 subslice_7eu[3];
3873218f
JM
766 u8 has_slice_pg:1;
767 u8 has_subslice_pg:1;
768 u8 has_eu_pg:1;
cfdf1fa2
KH
769};
770
a587f779
DL
771#undef DEFINE_FLAG
772#undef SEP_SEMICOLON
773
7faf1ab2
DV
774enum i915_cache_level {
775 I915_CACHE_NONE = 0,
350ec881
CW
776 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
777 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
778 caches, eg sampler/render caches, and the
779 large Last-Level-Cache. LLC is coherent with
780 the CPU, but L3 is only visible to the GPU. */
651d794f 781 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
782};
783
e59ec13d
MK
784struct i915_ctx_hang_stats {
785 /* This context had batch pending when hang was declared */
786 unsigned batch_pending;
787
788 /* This context had batch active when hang was declared */
789 unsigned batch_active;
be62acb4
MK
790
791 /* Time when this context was last blamed for a GPU reset */
792 unsigned long guilty_ts;
793
676fa572
CW
794 /* If the contexts causes a second GPU hang within this time,
795 * it is permanently banned from submitting any more work.
796 */
797 unsigned long ban_period_seconds;
798
be62acb4
MK
799 /* This context is banned to submit more work */
800 bool banned;
e59ec13d 801};
40521054
BW
802
803/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 804#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
805
806#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
807/**
808 * struct intel_context - as the name implies, represents a context.
809 * @ref: reference count.
810 * @user_handle: userspace tracking identity for this context.
811 * @remap_slice: l3 row remapping information.
b1b38278
DW
812 * @flags: context specific flags:
813 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
814 * @file_priv: filp associated with this context (NULL for global default
815 * context).
816 * @hang_stats: information about the role of this context in possible GPU
817 * hangs.
7df113e4 818 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
819 * @legacy_hw_ctx: render context backing object and whether it is correctly
820 * initialized (legacy ring submission mechanism only).
821 * @link: link in the global list of contexts.
822 *
823 * Contexts are memory images used by the hardware to store copies of their
824 * internal state.
825 */
273497e5 826struct intel_context {
dce3271b 827 struct kref ref;
821d66dd 828 int user_handle;
3ccfd19d 829 uint8_t remap_slice;
9ea4feec 830 struct drm_i915_private *i915;
b1b38278 831 int flags;
40521054 832 struct drm_i915_file_private *file_priv;
e59ec13d 833 struct i915_ctx_hang_stats hang_stats;
ae6c4806 834 struct i915_hw_ppgtt *ppgtt;
a33afea5 835
c9e003af 836 /* Legacy ring buffer submission */
ea0c76f8
OM
837 struct {
838 struct drm_i915_gem_object *rcs_state;
839 bool initialized;
840 } legacy_hw_ctx;
841
c9e003af
OM
842 /* Execlists */
843 struct {
844 struct drm_i915_gem_object *state;
84c2377f 845 struct intel_ringbuffer *ringbuf;
a7cbedec 846 int pin_count;
ca82580c
TU
847 struct i915_vma *lrc_vma;
848 u64 lrc_desc;
82352e90 849 uint32_t *lrc_reg_state;
666796da 850 } engine[I915_NUM_ENGINES];
c9e003af 851
a33afea5 852 struct list_head link;
40521054
BW
853};
854
a4001f1b
PZ
855enum fb_op_origin {
856 ORIGIN_GTT,
857 ORIGIN_CPU,
858 ORIGIN_CS,
859 ORIGIN_FLIP,
74b4ea1e 860 ORIGIN_DIRTYFB,
a4001f1b
PZ
861};
862
ab34a7e8 863struct intel_fbc {
25ad93fd
PZ
864 /* This is always the inner lock when overlapping with struct_mutex and
865 * it's the outer lock when overlapping with stolen_lock. */
866 struct mutex lock;
5e59f717 867 unsigned threshold;
dbef0f15
PZ
868 unsigned int possible_framebuffer_bits;
869 unsigned int busy_bits;
010cf73d 870 unsigned int visible_pipes_mask;
e35fef21 871 struct intel_crtc *crtc;
5c3fe8b0 872
c4213885 873 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
874 struct drm_mm_node *compressed_llb;
875
da46f936
RV
876 bool false_color;
877
d029bcad 878 bool enabled;
0e631adc 879 bool active;
9adccc60 880
aaf78d27
PZ
881 struct intel_fbc_state_cache {
882 struct {
883 unsigned int mode_flags;
884 uint32_t hsw_bdw_pixel_rate;
885 } crtc;
886
887 struct {
888 unsigned int rotation;
889 int src_w;
890 int src_h;
891 bool visible;
892 } plane;
893
894 struct {
895 u64 ilk_ggtt_offset;
aaf78d27
PZ
896 uint32_t pixel_format;
897 unsigned int stride;
898 int fence_reg;
899 unsigned int tiling_mode;
900 } fb;
901 } state_cache;
902
b183b3f1
PZ
903 struct intel_fbc_reg_params {
904 struct {
905 enum pipe pipe;
906 enum plane plane;
907 unsigned int fence_y_offset;
908 } crtc;
909
910 struct {
911 u64 ggtt_offset;
b183b3f1
PZ
912 uint32_t pixel_format;
913 unsigned int stride;
914 int fence_reg;
915 } fb;
916
917 int cfb_size;
918 } params;
919
5c3fe8b0 920 struct intel_fbc_work {
128d7356 921 bool scheduled;
ca18d51d 922 u32 scheduled_vblank;
128d7356 923 struct work_struct work;
128d7356 924 } work;
5c3fe8b0 925
bf6189c6 926 const char *no_fbc_reason;
b5e50c3f
JB
927};
928
96178eeb
VK
929/**
930 * HIGH_RR is the highest eDP panel refresh rate read from EDID
931 * LOW_RR is the lowest eDP panel refresh rate found from EDID
932 * parsing for same resolution.
933 */
934enum drrs_refresh_rate_type {
935 DRRS_HIGH_RR,
936 DRRS_LOW_RR,
937 DRRS_MAX_RR, /* RR count */
938};
939
940enum drrs_support_type {
941 DRRS_NOT_SUPPORTED = 0,
942 STATIC_DRRS_SUPPORT = 1,
943 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
944};
945
2807cf69 946struct intel_dp;
96178eeb
VK
947struct i915_drrs {
948 struct mutex mutex;
949 struct delayed_work work;
950 struct intel_dp *dp;
951 unsigned busy_frontbuffer_bits;
952 enum drrs_refresh_rate_type refresh_rate_type;
953 enum drrs_support_type type;
954};
955
a031d709 956struct i915_psr {
f0355c4a 957 struct mutex lock;
a031d709
RV
958 bool sink_support;
959 bool source_ok;
2807cf69 960 struct intel_dp *enabled;
7c8f8a70
RV
961 bool active;
962 struct delayed_work work;
9ca15301 963 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
964 bool psr2_support;
965 bool aux_frame_sync;
60e5ffe3 966 bool link_standby;
3f51e471 967};
5c3fe8b0 968
3bad0781 969enum intel_pch {
f0350830 970 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
971 PCH_IBX, /* Ibexpeak PCH */
972 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 973 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 974 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 975 PCH_NOP,
3bad0781
ZW
976};
977
988d6ee8
PZ
978enum intel_sbi_destination {
979 SBI_ICLK,
980 SBI_MPHY,
981};
982
b690e96c 983#define QUIRK_PIPEA_FORCE (1<<0)
435793df 984#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 985#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 986#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 987#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 988#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 989
8be48d92 990struct intel_fbdev;
1630fe75 991struct intel_fbc_work;
38651674 992
c2b9152f
DV
993struct intel_gmbus {
994 struct i2c_adapter adapter;
f2ce9faf 995 u32 force_bit;
c2b9152f 996 u32 reg0;
f0f59a00 997 i915_reg_t gpio_reg;
c167a6fc 998 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
999 struct drm_i915_private *dev_priv;
1000};
1001
f4c956ad 1002struct i915_suspend_saved_registers {
e948e994 1003 u32 saveDSPARB;
ba8bbcf6 1004 u32 saveLVDS;
585fb111
JB
1005 u32 savePP_ON_DELAYS;
1006 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1007 u32 savePP_ON;
1008 u32 savePP_OFF;
1009 u32 savePP_CONTROL;
585fb111 1010 u32 savePP_DIVISOR;
ba8bbcf6 1011 u32 saveFBC_CONTROL;
1f84e550 1012 u32 saveCACHE_MODE_0;
1f84e550 1013 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1014 u32 saveSWF0[16];
1015 u32 saveSWF1[16];
85fa792b 1016 u32 saveSWF3[3];
4b9de737 1017 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1018 u32 savePCH_PORT_HOTPLUG;
9f49c376 1019 u16 saveGCDGMBUS;
f4c956ad 1020};
c85aa885 1021
ddeea5b0
ID
1022struct vlv_s0ix_state {
1023 /* GAM */
1024 u32 wr_watermark;
1025 u32 gfx_prio_ctrl;
1026 u32 arb_mode;
1027 u32 gfx_pend_tlb0;
1028 u32 gfx_pend_tlb1;
1029 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1030 u32 media_max_req_count;
1031 u32 gfx_max_req_count;
1032 u32 render_hwsp;
1033 u32 ecochk;
1034 u32 bsd_hwsp;
1035 u32 blt_hwsp;
1036 u32 tlb_rd_addr;
1037
1038 /* MBC */
1039 u32 g3dctl;
1040 u32 gsckgctl;
1041 u32 mbctl;
1042
1043 /* GCP */
1044 u32 ucgctl1;
1045 u32 ucgctl3;
1046 u32 rcgctl1;
1047 u32 rcgctl2;
1048 u32 rstctl;
1049 u32 misccpctl;
1050
1051 /* GPM */
1052 u32 gfxpause;
1053 u32 rpdeuhwtc;
1054 u32 rpdeuc;
1055 u32 ecobus;
1056 u32 pwrdwnupctl;
1057 u32 rp_down_timeout;
1058 u32 rp_deucsw;
1059 u32 rcubmabdtmr;
1060 u32 rcedata;
1061 u32 spare2gh;
1062
1063 /* Display 1 CZ domain */
1064 u32 gt_imr;
1065 u32 gt_ier;
1066 u32 pm_imr;
1067 u32 pm_ier;
1068 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1069
1070 /* GT SA CZ domain */
1071 u32 tilectl;
1072 u32 gt_fifoctl;
1073 u32 gtlc_wake_ctrl;
1074 u32 gtlc_survive;
1075 u32 pmwgicz;
1076
1077 /* Display 2 CZ domain */
1078 u32 gu_ctl0;
1079 u32 gu_ctl1;
9c25210f 1080 u32 pcbr;
ddeea5b0
ID
1081 u32 clock_gate_dis2;
1082};
1083
bf225f20
CW
1084struct intel_rps_ei {
1085 u32 cz_clock;
1086 u32 render_c0;
1087 u32 media_c0;
31685c25
D
1088};
1089
c85aa885 1090struct intel_gen6_power_mgmt {
d4d70aa5
ID
1091 /*
1092 * work, interrupts_enabled and pm_iir are protected by
1093 * dev_priv->irq_lock
1094 */
c85aa885 1095 struct work_struct work;
d4d70aa5 1096 bool interrupts_enabled;
c85aa885 1097 u32 pm_iir;
59cdb63d 1098
b39fb297
BW
1099 /* Frequencies are stored in potentially platform dependent multiples.
1100 * In other words, *_freq needs to be multiplied by X to be interesting.
1101 * Soft limits are those which are used for the dynamic reclocking done
1102 * by the driver (raise frequencies under heavy loads, and lower for
1103 * lighter loads). Hard limits are those imposed by the hardware.
1104 *
1105 * A distinction is made for overclocking, which is never enabled by
1106 * default, and is considered to be above the hard limit if it's
1107 * possible at all.
1108 */
1109 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1110 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1111 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1112 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1113 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1114 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1115 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1116 u8 rp1_freq; /* "less than" RP0 power/freqency */
1117 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1118
8fb55197
CW
1119 u8 up_threshold; /* Current %busy required to uplock */
1120 u8 down_threshold; /* Current %busy required to downclock */
1121
dd75fdc8
CW
1122 int last_adj;
1123 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1124
8d3afd7d
CW
1125 spinlock_t client_lock;
1126 struct list_head clients;
1127 bool client_boost;
1128
c0951f0c 1129 bool enabled;
1a01ab3b 1130 struct delayed_work delayed_resume_work;
1854d5ca 1131 unsigned boosts;
4fc688ce 1132
2e1b8730 1133 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1134
bf225f20
CW
1135 /* manual wa residency calculations */
1136 struct intel_rps_ei up_ei, down_ei;
1137
4fc688ce
JB
1138 /*
1139 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1140 * Must be taken after struct_mutex if nested. Note that
1141 * this lock may be held for long periods of time when
1142 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1143 */
1144 struct mutex hw_lock;
c85aa885
DV
1145};
1146
1a240d4d
DV
1147/* defined intel_pm.c */
1148extern spinlock_t mchdev_lock;
1149
c85aa885
DV
1150struct intel_ilk_power_mgmt {
1151 u8 cur_delay;
1152 u8 min_delay;
1153 u8 max_delay;
1154 u8 fmax;
1155 u8 fstart;
1156
1157 u64 last_count1;
1158 unsigned long last_time1;
1159 unsigned long chipset_power;
1160 u64 last_count2;
5ed0bdf2 1161 u64 last_time2;
c85aa885
DV
1162 unsigned long gfx_power;
1163 u8 corr;
1164
1165 int c_m;
1166 int r_t;
1167};
1168
c6cb582e
ID
1169struct drm_i915_private;
1170struct i915_power_well;
1171
1172struct i915_power_well_ops {
1173 /*
1174 * Synchronize the well's hw state to match the current sw state, for
1175 * example enable/disable it based on the current refcount. Called
1176 * during driver init and resume time, possibly after first calling
1177 * the enable/disable handlers.
1178 */
1179 void (*sync_hw)(struct drm_i915_private *dev_priv,
1180 struct i915_power_well *power_well);
1181 /*
1182 * Enable the well and resources that depend on it (for example
1183 * interrupts located on the well). Called after the 0->1 refcount
1184 * transition.
1185 */
1186 void (*enable)(struct drm_i915_private *dev_priv,
1187 struct i915_power_well *power_well);
1188 /*
1189 * Disable the well and resources that depend on it. Called after
1190 * the 1->0 refcount transition.
1191 */
1192 void (*disable)(struct drm_i915_private *dev_priv,
1193 struct i915_power_well *power_well);
1194 /* Returns the hw enabled state. */
1195 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1196 struct i915_power_well *power_well);
1197};
1198
a38911a3
WX
1199/* Power well structure for haswell */
1200struct i915_power_well {
c1ca727f 1201 const char *name;
6f3ef5dd 1202 bool always_on;
a38911a3
WX
1203 /* power well enable/disable usage count */
1204 int count;
bfafe93a
ID
1205 /* cached hw enabled state */
1206 bool hw_enabled;
c1ca727f 1207 unsigned long domains;
77961eb9 1208 unsigned long data;
c6cb582e 1209 const struct i915_power_well_ops *ops;
a38911a3
WX
1210};
1211
83c00f55 1212struct i915_power_domains {
baa70707
ID
1213 /*
1214 * Power wells needed for initialization at driver init and suspend
1215 * time are on. They are kept on until after the first modeset.
1216 */
1217 bool init_power_on;
0d116a29 1218 bool initializing;
c1ca727f 1219 int power_well_count;
baa70707 1220
83c00f55 1221 struct mutex lock;
1da51581 1222 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1223 struct i915_power_well *power_wells;
83c00f55
ID
1224};
1225
35a85ac6 1226#define MAX_L3_SLICES 2
a4da4fa4 1227struct intel_l3_parity {
35a85ac6 1228 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1229 struct work_struct error_work;
35a85ac6 1230 int which_slice;
a4da4fa4
DV
1231};
1232
4b5aed62 1233struct i915_gem_mm {
4b5aed62
DV
1234 /** Memory allocator for GTT stolen memory */
1235 struct drm_mm stolen;
92e97d2f
PZ
1236 /** Protects the usage of the GTT stolen memory allocator. This is
1237 * always the inner lock when overlapping with struct_mutex. */
1238 struct mutex stolen_lock;
1239
4b5aed62
DV
1240 /** List of all objects in gtt_space. Used to restore gtt
1241 * mappings on resume */
1242 struct list_head bound_list;
1243 /**
1244 * List of objects which are not bound to the GTT (thus
1245 * are idle and not used by the GPU) but still have
1246 * (presumably uncached) pages still attached.
1247 */
1248 struct list_head unbound_list;
1249
1250 /** Usable portion of the GTT for GEM */
1251 unsigned long stolen_base; /* limited to low memory (32-bit) */
1252
4b5aed62
DV
1253 /** PPGTT used for aliasing the PPGTT with the GTT */
1254 struct i915_hw_ppgtt *aliasing_ppgtt;
1255
2cfcd32a 1256 struct notifier_block oom_notifier;
ceabbba5 1257 struct shrinker shrinker;
4b5aed62
DV
1258 bool shrinker_no_lock_stealing;
1259
4b5aed62
DV
1260 /** LRU list of objects with fence regs on them. */
1261 struct list_head fence_list;
1262
1263 /**
1264 * We leave the user IRQ off as much as possible,
1265 * but this means that requests will finish and never
1266 * be retired once the system goes idle. Set a timer to
1267 * fire periodically while the ring is running. When it
1268 * fires, go retire requests.
1269 */
1270 struct delayed_work retire_work;
1271
b29c19b6
CW
1272 /**
1273 * When we detect an idle GPU, we want to turn on
1274 * powersaving features. So once we see that there
1275 * are no more requests outstanding and no more
1276 * arrive within a small period of time, we fire
1277 * off the idle_work.
1278 */
1279 struct delayed_work idle_work;
1280
4b5aed62
DV
1281 /**
1282 * Are we in a non-interruptible section of code like
1283 * modesetting?
1284 */
1285 bool interruptible;
1286
f62a0076
CW
1287 /**
1288 * Is the GPU currently considered idle, or busy executing userspace
1289 * requests? Whilst idle, we attempt to power down the hardware and
1290 * display clocks. In order to reduce the effect on performance, there
1291 * is a slight delay before we do so.
1292 */
1293 bool busy;
1294
bdf1e7e3 1295 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1296 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1297
4b5aed62
DV
1298 /** Bit 6 swizzling required for X tiling */
1299 uint32_t bit_6_swizzle_x;
1300 /** Bit 6 swizzling required for Y tiling */
1301 uint32_t bit_6_swizzle_y;
1302
4b5aed62 1303 /* accounting, useful for userland debugging */
c20e8355 1304 spinlock_t object_stat_lock;
4b5aed62
DV
1305 size_t object_memory;
1306 u32 object_count;
1307};
1308
edc3d884 1309struct drm_i915_error_state_buf {
0a4cd7c8 1310 struct drm_i915_private *i915;
edc3d884
MK
1311 unsigned bytes;
1312 unsigned size;
1313 int err;
1314 u8 *buf;
1315 loff_t start;
1316 loff_t pos;
1317};
1318
fc16b48b
MK
1319struct i915_error_state_file_priv {
1320 struct drm_device *dev;
1321 struct drm_i915_error_state *error;
1322};
1323
99584db3
DV
1324struct i915_gpu_error {
1325 /* For hangcheck timer */
1326#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1327#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1328 /* Hang gpu twice in this window and your context gets banned */
1329#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1330
737b1506
CW
1331 struct workqueue_struct *hangcheck_wq;
1332 struct delayed_work hangcheck_work;
99584db3
DV
1333
1334 /* For reset and error_state handling. */
1335 spinlock_t lock;
1336 /* Protected by the above dev->gpu_error.lock. */
1337 struct drm_i915_error_state *first_error;
094f9a54
CW
1338
1339 unsigned long missed_irq_rings;
1340
1f83fee0 1341 /**
2ac0f450 1342 * State variable controlling the reset flow and count
1f83fee0 1343 *
2ac0f450
MK
1344 * This is a counter which gets incremented when reset is triggered,
1345 * and again when reset has been handled. So odd values (lowest bit set)
1346 * means that reset is in progress and even values that
1347 * (reset_counter >> 1):th reset was successfully completed.
1348 *
1349 * If reset is not completed succesfully, the I915_WEDGE bit is
1350 * set meaning that hardware is terminally sour and there is no
1351 * recovery. All waiters on the reset_queue will be woken when
1352 * that happens.
1353 *
1354 * This counter is used by the wait_seqno code to notice that reset
1355 * event happened and it needs to restart the entire ioctl (since most
1356 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1357 *
1358 * This is important for lock-free wait paths, where no contended lock
1359 * naturally enforces the correct ordering between the bail-out of the
1360 * waiter and the gpu reset work code.
1f83fee0
DV
1361 */
1362 atomic_t reset_counter;
1363
1f83fee0 1364#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1365#define I915_WEDGED (1 << 31)
1f83fee0
DV
1366
1367 /**
1368 * Waitqueue to signal when the reset has completed. Used by clients
1369 * that wait for dev_priv->mm.wedged to settle.
1370 */
1371 wait_queue_head_t reset_queue;
33196ded 1372
88b4aa87
MK
1373 /* Userspace knobs for gpu hang simulation;
1374 * combines both a ring mask, and extra flags
1375 */
1376 u32 stop_rings;
1377#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1378#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1379
1380 /* For missed irq/seqno simulation. */
1381 unsigned int test_irq_rings;
6689c167
MA
1382
1383 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1384 bool reload_in_reset;
99584db3
DV
1385};
1386
b8efb17b
ZR
1387enum modeset_restore {
1388 MODESET_ON_LID_OPEN,
1389 MODESET_DONE,
1390 MODESET_SUSPENDED,
1391};
1392
500ea70d
RV
1393#define DP_AUX_A 0x40
1394#define DP_AUX_B 0x10
1395#define DP_AUX_C 0x20
1396#define DP_AUX_D 0x30
1397
11c1b657
XZ
1398#define DDC_PIN_B 0x05
1399#define DDC_PIN_C 0x04
1400#define DDC_PIN_D 0x06
1401
6acab15a 1402struct ddi_vbt_port_info {
ce4dd49e
DL
1403 /*
1404 * This is an index in the HDMI/DVI DDI buffer translation table.
1405 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1406 * populate this field.
1407 */
1408#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1409 uint8_t hdmi_level_shift;
311a2094
PZ
1410
1411 uint8_t supports_dvi:1;
1412 uint8_t supports_hdmi:1;
1413 uint8_t supports_dp:1;
500ea70d
RV
1414
1415 uint8_t alternate_aux_channel;
11c1b657 1416 uint8_t alternate_ddc_pin;
75067dde
AK
1417
1418 uint8_t dp_boost_level;
1419 uint8_t hdmi_boost_level;
6acab15a
PZ
1420};
1421
bfd7ebda
RV
1422enum psr_lines_to_wait {
1423 PSR_0_LINES_TO_WAIT = 0,
1424 PSR_1_LINE_TO_WAIT,
1425 PSR_4_LINES_TO_WAIT,
1426 PSR_8_LINES_TO_WAIT
83a7280e
PB
1427};
1428
41aa3448
RV
1429struct intel_vbt_data {
1430 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1431 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1432
1433 /* Feature bits */
1434 unsigned int int_tv_support:1;
1435 unsigned int lvds_dither:1;
1436 unsigned int lvds_vbt:1;
1437 unsigned int int_crt_support:1;
1438 unsigned int lvds_use_ssc:1;
1439 unsigned int display_clock_mode:1;
1440 unsigned int fdi_rx_polarity_inverted:1;
1441 int lvds_ssc_freq;
1442 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1443
83a7280e
PB
1444 enum drrs_support_type drrs_type;
1445
41aa3448
RV
1446 /* eDP */
1447 int edp_rate;
1448 int edp_lanes;
1449 int edp_preemphasis;
1450 int edp_vswing;
1451 bool edp_initialized;
1452 bool edp_support;
1453 int edp_bpp;
1454 struct edp_power_seq edp_pps;
1455
bfd7ebda
RV
1456 struct {
1457 bool full_link;
1458 bool require_aux_wakeup;
1459 int idle_frames;
1460 enum psr_lines_to_wait lines_to_wait;
1461 int tp1_wakeup_time;
1462 int tp2_tp3_wakeup_time;
1463 } psr;
1464
f00076d2
JN
1465 struct {
1466 u16 pwm_freq_hz;
39fbc9c8 1467 bool present;
f00076d2 1468 bool active_low_pwm;
1de6068e 1469 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1470 } backlight;
1471
d17c5443
SK
1472 /* MIPI DSI */
1473 struct {
1474 u16 panel_id;
d3b542fc
SK
1475 struct mipi_config *config;
1476 struct mipi_pps_data *pps;
1477 u8 seq_version;
1478 u32 size;
1479 u8 *data;
8d3ed2f3 1480 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1481 } dsi;
1482
41aa3448
RV
1483 int crt_ddc_pin;
1484
1485 int child_dev_num;
768f69c9 1486 union child_device_config *child_dev;
6acab15a
PZ
1487
1488 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1489};
1490
77c122bc
VS
1491enum intel_ddb_partitioning {
1492 INTEL_DDB_PART_1_2,
1493 INTEL_DDB_PART_5_6, /* IVB+ */
1494};
1495
1fd527cc
VS
1496struct intel_wm_level {
1497 bool enable;
1498 uint32_t pri_val;
1499 uint32_t spr_val;
1500 uint32_t cur_val;
1501 uint32_t fbc_val;
1502};
1503
820c1980 1504struct ilk_wm_values {
609cedef
VS
1505 uint32_t wm_pipe[3];
1506 uint32_t wm_lp[3];
1507 uint32_t wm_lp_spr[3];
1508 uint32_t wm_linetime[3];
1509 bool enable_fbc_wm;
1510 enum intel_ddb_partitioning partitioning;
1511};
1512
262cd2e1
VS
1513struct vlv_pipe_wm {
1514 uint16_t primary;
1515 uint16_t sprite[2];
1516 uint8_t cursor;
1517};
ae80152d 1518
262cd2e1
VS
1519struct vlv_sr_wm {
1520 uint16_t plane;
1521 uint8_t cursor;
1522};
ae80152d 1523
262cd2e1
VS
1524struct vlv_wm_values {
1525 struct vlv_pipe_wm pipe[3];
1526 struct vlv_sr_wm sr;
0018fda1
VS
1527 struct {
1528 uint8_t cursor;
1529 uint8_t sprite[2];
1530 uint8_t primary;
1531 } ddl[3];
6eb1a681
VS
1532 uint8_t level;
1533 bool cxsr;
0018fda1
VS
1534};
1535
c193924e 1536struct skl_ddb_entry {
16160e3d 1537 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1538};
1539
1540static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1541{
16160e3d 1542 return entry->end - entry->start;
c193924e
DL
1543}
1544
08db6652
DL
1545static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1546 const struct skl_ddb_entry *e2)
1547{
1548 if (e1->start == e2->start && e1->end == e2->end)
1549 return true;
1550
1551 return false;
1552}
1553
c193924e 1554struct skl_ddb_allocation {
34bb56af 1555 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1556 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1557 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1558};
1559
2ac96d2a
PB
1560struct skl_wm_values {
1561 bool dirty[I915_MAX_PIPES];
c193924e 1562 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1563 uint32_t wm_linetime[I915_MAX_PIPES];
1564 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1565 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1566};
1567
1568struct skl_wm_level {
1569 bool plane_en[I915_MAX_PLANES];
1570 uint16_t plane_res_b[I915_MAX_PLANES];
1571 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1572};
1573
c67a470b 1574/*
765dab67
PZ
1575 * This struct helps tracking the state needed for runtime PM, which puts the
1576 * device in PCI D3 state. Notice that when this happens, nothing on the
1577 * graphics device works, even register access, so we don't get interrupts nor
1578 * anything else.
c67a470b 1579 *
765dab67
PZ
1580 * Every piece of our code that needs to actually touch the hardware needs to
1581 * either call intel_runtime_pm_get or call intel_display_power_get with the
1582 * appropriate power domain.
a8a8bd54 1583 *
765dab67
PZ
1584 * Our driver uses the autosuspend delay feature, which means we'll only really
1585 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1586 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1587 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1588 *
1589 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1590 * goes back to false exactly before we reenable the IRQs. We use this variable
1591 * to check if someone is trying to enable/disable IRQs while they're supposed
1592 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1593 * case it happens.
c67a470b 1594 *
765dab67 1595 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1596 */
5d584b2e 1597struct i915_runtime_pm {
1f814dac 1598 atomic_t wakeref_count;
2b19efeb 1599 atomic_t atomic_seq;
5d584b2e 1600 bool suspended;
2aeb7d3a 1601 bool irqs_enabled;
c67a470b
PZ
1602};
1603
926321d5
DV
1604enum intel_pipe_crc_source {
1605 INTEL_PIPE_CRC_SOURCE_NONE,
1606 INTEL_PIPE_CRC_SOURCE_PLANE1,
1607 INTEL_PIPE_CRC_SOURCE_PLANE2,
1608 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1609 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1610 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1611 INTEL_PIPE_CRC_SOURCE_TV,
1612 INTEL_PIPE_CRC_SOURCE_DP_B,
1613 INTEL_PIPE_CRC_SOURCE_DP_C,
1614 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1615 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1616 INTEL_PIPE_CRC_SOURCE_MAX,
1617};
1618
8bf1e9f1 1619struct intel_pipe_crc_entry {
ac2300d4 1620 uint32_t frame;
8bf1e9f1
SH
1621 uint32_t crc[5];
1622};
1623
b2c88f5b 1624#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1625struct intel_pipe_crc {
d538bbdf
DL
1626 spinlock_t lock;
1627 bool opened; /* exclusive access to the result file */
e5f75aca 1628 struct intel_pipe_crc_entry *entries;
926321d5 1629 enum intel_pipe_crc_source source;
d538bbdf 1630 int head, tail;
07144428 1631 wait_queue_head_t wq;
8bf1e9f1
SH
1632};
1633
f99d7069
DV
1634struct i915_frontbuffer_tracking {
1635 struct mutex lock;
1636
1637 /*
1638 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1639 * scheduled flips.
1640 */
1641 unsigned busy_bits;
1642 unsigned flip_bits;
1643};
1644
7225342a 1645struct i915_wa_reg {
f0f59a00 1646 i915_reg_t addr;
7225342a
MK
1647 u32 value;
1648 /* bitmask representing WA bits */
1649 u32 mask;
1650};
1651
33136b06
AS
1652/*
1653 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1654 * allowing it for RCS as we don't foresee any requirement of having
1655 * a whitelist for other engines. When it is really required for
1656 * other engines then the limit need to be increased.
1657 */
1658#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1659
1660struct i915_workarounds {
1661 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1662 u32 count;
666796da 1663 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1664};
1665
cf9d2890
YZ
1666struct i915_virtual_gpu {
1667 bool active;
1668};
1669
5f19e2bf
JH
1670struct i915_execbuffer_params {
1671 struct drm_device *dev;
1672 struct drm_file *file;
1673 uint32_t dispatch_flags;
1674 uint32_t args_batch_start_offset;
af98714e 1675 uint64_t batch_obj_vm_offset;
4a570db5 1676 struct intel_engine_cs *engine;
5f19e2bf
JH
1677 struct drm_i915_gem_object *batch_obj;
1678 struct intel_context *ctx;
6a6ae79a 1679 struct drm_i915_gem_request *request;
5f19e2bf
JH
1680};
1681
aa363136
MR
1682/* used in computing the new watermarks state */
1683struct intel_wm_config {
1684 unsigned int num_pipes_active;
1685 bool sprites_enabled;
1686 bool sprites_scaled;
1687};
1688
77fec556 1689struct drm_i915_private {
f4c956ad 1690 struct drm_device *dev;
efab6d8d 1691 struct kmem_cache *objects;
e20d2ab7 1692 struct kmem_cache *vmas;
efab6d8d 1693 struct kmem_cache *requests;
f4c956ad 1694
5c969aa7 1695 const struct intel_device_info info;
f4c956ad
DV
1696
1697 int relative_constants_mode;
1698
1699 void __iomem *regs;
1700
907b28c5 1701 struct intel_uncore uncore;
f4c956ad 1702
cf9d2890
YZ
1703 struct i915_virtual_gpu vgpu;
1704
33a732f4
AD
1705 struct intel_guc guc;
1706
eb805623
DV
1707 struct intel_csr csr;
1708
5ea6e5e3 1709 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1710
f4c956ad
DV
1711 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1712 * controller on different i2c buses. */
1713 struct mutex gmbus_mutex;
1714
1715 /**
1716 * Base address of the gmbus and gpio block.
1717 */
1718 uint32_t gpio_mmio_base;
1719
b6fdd0f2
SS
1720 /* MMIO base address for MIPI regs */
1721 uint32_t mipi_mmio_base;
1722
443a389f
VS
1723 uint32_t psr_mmio_base;
1724
28c70f16
DV
1725 wait_queue_head_t gmbus_wait_queue;
1726
f4c956ad 1727 struct pci_dev *bridge_dev;
666796da 1728 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1729 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1730 uint32_t last_seqno, next_seqno;
f4c956ad 1731
ba8286fa 1732 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1733 struct resource mch_res;
1734
f4c956ad
DV
1735 /* protects the irq masks */
1736 spinlock_t irq_lock;
1737
84c33a64
SG
1738 /* protects the mmio flip data */
1739 spinlock_t mmio_flip_lock;
1740
f8b79e58
ID
1741 bool display_irqs_enabled;
1742
9ee32fea
DV
1743 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1744 struct pm_qos_request pm_qos;
1745
a580516d
VS
1746 /* Sideband mailbox protection */
1747 struct mutex sb_lock;
f4c956ad
DV
1748
1749 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1750 union {
1751 u32 irq_mask;
1752 u32 de_irq_mask[I915_MAX_PIPES];
1753 };
f4c956ad 1754 u32 gt_irq_mask;
605cd25b 1755 u32 pm_irq_mask;
a6706b45 1756 u32 pm_rps_events;
91d181dd 1757 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1758
5fcece80 1759 struct i915_hotplug hotplug;
ab34a7e8 1760 struct intel_fbc fbc;
439d7ac0 1761 struct i915_drrs drrs;
f4c956ad 1762 struct intel_opregion opregion;
41aa3448 1763 struct intel_vbt_data vbt;
f4c956ad 1764
d9ceb816
JB
1765 bool preserve_bios_swizzle;
1766
f4c956ad
DV
1767 /* overlay */
1768 struct intel_overlay *overlay;
f4c956ad 1769
58c68779 1770 /* backlight registers and fields in struct intel_panel */
07f11d49 1771 struct mutex backlight_lock;
31ad8ec6 1772
f4c956ad 1773 /* LVDS info */
f4c956ad
DV
1774 bool no_aux_handshake;
1775
e39b999a
VS
1776 /* protects panel power sequencer state */
1777 struct mutex pps_mutex;
1778
f4c956ad 1779 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1780 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1781
1782 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1783 unsigned int skl_boot_cdclk;
1a617b77 1784 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1785 unsigned int max_dotclk_freq;
e7dc33f3 1786 unsigned int rawclk_freq;
6bcda4f0 1787 unsigned int hpll_freq;
bfa7df01 1788 unsigned int czclk_freq;
f4c956ad 1789
645416f5
DV
1790 /**
1791 * wq - Driver workqueue for GEM.
1792 *
1793 * NOTE: Work items scheduled here are not allowed to grab any modeset
1794 * locks, for otherwise the flushing done in the pageflip code will
1795 * result in deadlocks.
1796 */
f4c956ad
DV
1797 struct workqueue_struct *wq;
1798
1799 /* Display functions */
1800 struct drm_i915_display_funcs display;
1801
1802 /* PCH chipset type */
1803 enum intel_pch pch_type;
17a303ec 1804 unsigned short pch_id;
f4c956ad
DV
1805
1806 unsigned long quirks;
1807
b8efb17b
ZR
1808 enum modeset_restore modeset_restore;
1809 struct mutex modeset_restore_lock;
e2c8b870 1810 struct drm_atomic_state *modeset_restore_state;
673a394b 1811
a7bbbd63 1812 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1813 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1814
4b5aed62 1815 struct i915_gem_mm mm;
ad46cb53
CW
1816 DECLARE_HASHTABLE(mm_structs, 7);
1817 struct mutex mm_lock;
8781342d 1818
8781342d
DV
1819 /* Kernel Modesetting */
1820
9b9d172d 1821 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1822
76c4ac04
DL
1823 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1824 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1825 wait_queue_head_t pending_flip_queue;
1826
c4597872
DV
1827#ifdef CONFIG_DEBUG_FS
1828 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1829#endif
1830
565602d7 1831 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1832 int num_shared_dpll;
1833 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1834 const struct intel_dpll_mgr *dpll_mgr;
565602d7
ML
1835
1836 unsigned int active_crtcs;
1837 unsigned int min_pixclk[I915_MAX_PIPES];
1838
e4607fcf 1839 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1840
7225342a 1841 struct i915_workarounds workarounds;
888b5995 1842
652c393a
JB
1843 /* Reclocking support */
1844 bool render_reclock_avail;
f99d7069
DV
1845
1846 struct i915_frontbuffer_tracking fb_tracking;
1847
652c393a 1848 u16 orig_clock;
f97108d1 1849
c4804411 1850 bool mchbar_need_disable;
f97108d1 1851
a4da4fa4
DV
1852 struct intel_l3_parity l3_parity;
1853
59124506
BW
1854 /* Cannot be determined by PCIID. You must always read a register. */
1855 size_t ellc_size;
1856
c6a828d3 1857 /* gen6+ rps state */
c85aa885 1858 struct intel_gen6_power_mgmt rps;
c6a828d3 1859
20e4d407
DV
1860 /* ilk-only ips/rps state. Everything in here is protected by the global
1861 * mchdev_lock in intel_pm.c */
c85aa885 1862 struct intel_ilk_power_mgmt ips;
b5e50c3f 1863
83c00f55 1864 struct i915_power_domains power_domains;
a38911a3 1865
a031d709 1866 struct i915_psr psr;
3f51e471 1867
99584db3 1868 struct i915_gpu_error gpu_error;
ae681d96 1869
c9cddffc
JB
1870 struct drm_i915_gem_object *vlv_pctx;
1871
0695726e 1872#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1873 /* list of fbdev register on this device */
1874 struct intel_fbdev *fbdev;
82e3b8c1 1875 struct work_struct fbdev_suspend_work;
4520f53a 1876#endif
e953fd7b
CW
1877
1878 struct drm_property *broadcast_rgb_property;
3f43c48d 1879 struct drm_property *force_audio_property;
e3689190 1880
58fddc28 1881 /* hda/i915 audio component */
51e1d83c 1882 struct i915_audio_component *audio_component;
58fddc28 1883 bool audio_component_registered;
4a21ef7d
LY
1884 /**
1885 * av_mutex - mutex for audio/video sync
1886 *
1887 */
1888 struct mutex av_mutex;
58fddc28 1889
254f965c 1890 uint32_t hw_context_size;
a33afea5 1891 struct list_head context_list;
f4c956ad 1892
3e68320e 1893 u32 fdi_rx_config;
68d18ad7 1894
70722468
VS
1895 u32 chv_phy_control;
1896
842f1c8b 1897 u32 suspend_count;
bc87229f 1898 bool suspended_to_idle;
f4c956ad 1899 struct i915_suspend_saved_registers regfile;
ddeea5b0 1900 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1901
53615a5e
VS
1902 struct {
1903 /*
1904 * Raw watermark latency values:
1905 * in 0.1us units for WM0,
1906 * in 0.5us units for WM1+.
1907 */
1908 /* primary */
1909 uint16_t pri_latency[5];
1910 /* sprite */
1911 uint16_t spr_latency[5];
1912 /* cursor */
1913 uint16_t cur_latency[5];
2af30a5c
PB
1914 /*
1915 * Raw watermark memory latency values
1916 * for SKL for all 8 levels
1917 * in 1us units.
1918 */
1919 uint16_t skl_latency[8];
609cedef 1920
aa363136
MR
1921 /* Committed wm config */
1922 struct intel_wm_config config;
1923
2d41c0b5
PB
1924 /*
1925 * The skl_wm_values structure is a bit too big for stack
1926 * allocation, so we keep the staging struct where we store
1927 * intermediate results here instead.
1928 */
1929 struct skl_wm_values skl_results;
1930
609cedef 1931 /* current hardware state */
2d41c0b5
PB
1932 union {
1933 struct ilk_wm_values hw;
1934 struct skl_wm_values skl_hw;
0018fda1 1935 struct vlv_wm_values vlv;
2d41c0b5 1936 };
58590c14
VS
1937
1938 uint8_t max_level;
ed4a6a7c
MR
1939
1940 /*
1941 * Should be held around atomic WM register writing; also
1942 * protects * intel_crtc->wm.active and
1943 * cstate->wm.need_postvbl_update.
1944 */
1945 struct mutex wm_mutex;
53615a5e
VS
1946 } wm;
1947
8a187455
PZ
1948 struct i915_runtime_pm pm;
1949
a83014d3
OM
1950 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1951 struct {
5f19e2bf 1952 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1953 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1954 struct list_head *vmas);
117897f4
TU
1955 int (*init_engines)(struct drm_device *dev);
1956 void (*cleanup_engine)(struct intel_engine_cs *engine);
1957 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
1958 } gt;
1959
ed54c1a1
DG
1960 struct intel_context *kernel_context;
1961
9e458034
SJ
1962 bool edp_low_vswing;
1963
3be60de9
VS
1964 /* perform PHY state sanity checks? */
1965 bool chv_phy_assert[2];
1966
0bdf5a05
TI
1967 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1968
bdf1e7e3
DV
1969 /*
1970 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1971 * will be rejected. Instead look for a better place.
1972 */
77fec556 1973};
1da177e4 1974
2c1792a1
CW
1975static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1976{
1977 return dev->dev_private;
1978}
1979
888d0d42
ID
1980static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1981{
1982 return to_i915(dev_get_drvdata(dev));
1983}
1984
33a732f4
AD
1985static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1986{
1987 return container_of(guc, struct drm_i915_private, guc);
1988}
1989
b4519513 1990/* Iterate over initialised rings */
666796da
TU
1991#define for_each_engine(ring__, dev_priv__, i__) \
1992 for ((i__) = 0; (i__) < I915_NUM_ENGINES; (i__)++) \
117897f4 1993 for_each_if ((((ring__) = &(dev_priv__)->engine[(i__)]), intel_engine_initialized((ring__))))
b4519513 1994
ee4b6faf
MK
1995#define for_each_engine_masked(engine__, dev_priv__, mask__) \
1996 for ((engine__) = &dev_priv->engine[0]; (engine__) < &dev_priv->engine[I915_NUM_ENGINES]; (engine__)++) \
1997 for_each_if (intel_engine_flag((engine__)) & (mask__) && intel_engine_initialized((engine__)))
1998
b1d7e4b4
WF
1999enum hdmi_force_audio {
2000 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2001 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2002 HDMI_AUDIO_AUTO, /* trust EDID */
2003 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2004};
2005
190d6cd5 2006#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2007
37e680a1 2008struct drm_i915_gem_object_ops {
de472664
CW
2009 unsigned int flags;
2010#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2011
37e680a1
CW
2012 /* Interface between the GEM object and its backing storage.
2013 * get_pages() is called once prior to the use of the associated set
2014 * of pages before to binding them into the GTT, and put_pages() is
2015 * called after we no longer need them. As we expect there to be
2016 * associated cost with migrating pages between the backing storage
2017 * and making them available for the GPU (e.g. clflush), we may hold
2018 * onto the pages after they are no longer referenced by the GPU
2019 * in case they may be used again shortly (for example migrating the
2020 * pages to a different memory domain within the GTT). put_pages()
2021 * will therefore most likely be called when the object itself is
2022 * being released or under memory pressure (where we attempt to
2023 * reap pages for the shrinker).
2024 */
2025 int (*get_pages)(struct drm_i915_gem_object *);
2026 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2027
5cc9ed4b
CW
2028 int (*dmabuf_export)(struct drm_i915_gem_object *);
2029 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2030};
2031
a071fa00
DV
2032/*
2033 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2034 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2035 * doesn't mean that the hw necessarily already scans it out, but that any
2036 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2037 *
2038 * We have one bit per pipe and per scanout plane type.
2039 */
d1b9d039
SAK
2040#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2041#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2042#define INTEL_FRONTBUFFER_BITS \
2043 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2044#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2045 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2046#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2047 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2048#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2049 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2050#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2051 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2052#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2053 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2054
673a394b 2055struct drm_i915_gem_object {
c397b908 2056 struct drm_gem_object base;
673a394b 2057
37e680a1
CW
2058 const struct drm_i915_gem_object_ops *ops;
2059
2f633156
BW
2060 /** List of VMAs backed by this object */
2061 struct list_head vma_list;
2062
c1ad11fc
CW
2063 /** Stolen memory for this object, instead of being backed by shmem. */
2064 struct drm_mm_node *stolen;
35c20a60 2065 struct list_head global_list;
673a394b 2066
117897f4 2067 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2068 /** Used in execbuf to temporarily hold a ref */
2069 struct list_head obj_exec_link;
673a394b 2070
8d9d5744 2071 struct list_head batch_pool_link;
493018dc 2072
673a394b 2073 /**
65ce3027
CW
2074 * This is set if the object is on the active lists (has pending
2075 * rendering and so a non-zero seqno), and is not set if it i s on
2076 * inactive (ready to be unbound) list.
673a394b 2077 */
666796da 2078 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2079
2080 /**
2081 * This is set if the object has been written to since last bound
2082 * to the GTT
2083 */
0206e353 2084 unsigned int dirty:1;
778c3544
DV
2085
2086 /**
2087 * Fence register bits (if any) for this object. Will be set
2088 * as needed when mapped into the GTT.
2089 * Protected by dev->struct_mutex.
778c3544 2090 */
4b9de737 2091 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2092
778c3544
DV
2093 /**
2094 * Advice: are the backing pages purgeable?
2095 */
0206e353 2096 unsigned int madv:2;
778c3544 2097
778c3544
DV
2098 /**
2099 * Current tiling mode for the object.
2100 */
0206e353 2101 unsigned int tiling_mode:2;
5d82e3e6
CW
2102 /**
2103 * Whether the tiling parameters for the currently associated fence
2104 * register have changed. Note that for the purposes of tracking
2105 * tiling changes we also treat the unfenced register, the register
2106 * slot that the object occupies whilst it executes a fenced
2107 * command (such as BLT on gen2/3), as a "fence".
2108 */
2109 unsigned int fence_dirty:1;
778c3544 2110
75e9e915
DV
2111 /**
2112 * Is the object at the current location in the gtt mappable and
2113 * fenceable? Used to avoid costly recalculations.
2114 */
0206e353 2115 unsigned int map_and_fenceable:1;
75e9e915 2116
fb7d516a
DV
2117 /**
2118 * Whether the current gtt mapping needs to be mappable (and isn't just
2119 * mappable by accident). Track pin and fault separate for a more
2120 * accurate mappable working set.
2121 */
0206e353 2122 unsigned int fault_mappable:1;
fb7d516a 2123
24f3a8cf
AG
2124 /*
2125 * Is the object to be mapped as read-only to the GPU
2126 * Only honoured if hardware has relevant pte bit
2127 */
2128 unsigned long gt_ro:1;
651d794f 2129 unsigned int cache_level:3;
0f71979a 2130 unsigned int cache_dirty:1;
93dfb40c 2131
a071fa00
DV
2132 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2133
8a0c39b1
TU
2134 unsigned int pin_display;
2135
9da3da66 2136 struct sg_table *pages;
a5570178 2137 int pages_pin_count;
ee286370
CW
2138 struct get_page {
2139 struct scatterlist *sg;
2140 int last;
2141 } get_page;
673a394b 2142
1286ff73 2143 /* prime dma-buf support */
9a70cc2a
DA
2144 void *dma_buf_vmapping;
2145 int vmapping_count;
2146
b4716185
CW
2147 /** Breadcrumb of last rendering to the buffer.
2148 * There can only be one writer, but we allow for multiple readers.
2149 * If there is a writer that necessarily implies that all other
2150 * read requests are complete - but we may only be lazily clearing
2151 * the read requests. A read request is naturally the most recent
2152 * request on a ring, so we may have two different write and read
2153 * requests on one ring where the write request is older than the
2154 * read request. This allows for the CPU to read from an active
2155 * buffer by only waiting for the write to complete.
2156 * */
666796da 2157 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2158 struct drm_i915_gem_request *last_write_req;
caea7476 2159 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2160 struct drm_i915_gem_request *last_fenced_req;
673a394b 2161
778c3544 2162 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2163 uint32_t stride;
673a394b 2164
80075d49
DV
2165 /** References from framebuffers, locks out tiling changes. */
2166 unsigned long framebuffer_references;
2167
280b713b 2168 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2169 unsigned long *bit_17;
280b713b 2170
5cc9ed4b 2171 union {
6a2c4232
CW
2172 /** for phy allocated objects */
2173 struct drm_dma_handle *phys_handle;
2174
5cc9ed4b
CW
2175 struct i915_gem_userptr {
2176 uintptr_t ptr;
2177 unsigned read_only :1;
2178 unsigned workers :4;
2179#define I915_GEM_USERPTR_MAX_WORKERS 15
2180
ad46cb53
CW
2181 struct i915_mm_struct *mm;
2182 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2183 struct work_struct *work;
2184 } userptr;
2185 };
2186};
62b8b215 2187#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2188
a071fa00
DV
2189void i915_gem_track_fb(struct drm_i915_gem_object *old,
2190 struct drm_i915_gem_object *new,
2191 unsigned frontbuffer_bits);
2192
673a394b
EA
2193/**
2194 * Request queue structure.
2195 *
2196 * The request queue allows us to note sequence numbers that have been emitted
2197 * and may be associated with active buffers to be retired.
2198 *
97b2a6a1
JH
2199 * By keeping this list, we can avoid having to do questionable sequence
2200 * number comparisons on buffer last_read|write_seqno. It also allows an
2201 * emission time to be associated with the request for tracking how far ahead
2202 * of the GPU the submission is.
b3a38998
NH
2203 *
2204 * The requests are reference counted, so upon creation they should have an
2205 * initial reference taken using kref_init
673a394b
EA
2206 */
2207struct drm_i915_gem_request {
abfe262a
JH
2208 struct kref ref;
2209
852835f3 2210 /** On Which ring this request was generated */
efab6d8d 2211 struct drm_i915_private *i915;
4a570db5 2212 struct intel_engine_cs *engine;
852835f3 2213
821485dc
CW
2214 /** GEM sequence number associated with the previous request,
2215 * when the HWS breadcrumb is equal to this the GPU is processing
2216 * this request.
2217 */
2218 u32 previous_seqno;
2219
2220 /** GEM sequence number associated with this request,
2221 * when the HWS breadcrumb is equal or greater than this the GPU
2222 * has finished processing this request.
2223 */
2224 u32 seqno;
673a394b 2225
7d736f4f
MK
2226 /** Position in the ringbuffer of the start of the request */
2227 u32 head;
2228
72f95afa
NH
2229 /**
2230 * Position in the ringbuffer of the start of the postfix.
2231 * This is required to calculate the maximum available ringbuffer
2232 * space without overwriting the postfix.
2233 */
2234 u32 postfix;
2235
2236 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2237 u32 tail;
2238
b3a38998 2239 /**
a8c6ecb3 2240 * Context and ring buffer related to this request
b3a38998
NH
2241 * Contexts are refcounted, so when this request is associated with a
2242 * context, we must increment the context's refcount, to guarantee that
2243 * it persists while any request is linked to it. Requests themselves
2244 * are also refcounted, so the request will only be freed when the last
2245 * reference to it is dismissed, and the code in
2246 * i915_gem_request_free() will then decrement the refcount on the
2247 * context.
2248 */
273497e5 2249 struct intel_context *ctx;
98e1bd4a 2250 struct intel_ringbuffer *ringbuf;
0e50e96b 2251
dc4be607
JH
2252 /** Batch buffer related to this request if any (used for
2253 error state dump only) */
7d736f4f
MK
2254 struct drm_i915_gem_object *batch_obj;
2255
673a394b
EA
2256 /** Time at which this request was emitted, in jiffies. */
2257 unsigned long emitted_jiffies;
2258
b962442e 2259 /** global list entry for this request */
673a394b 2260 struct list_head list;
b962442e 2261
f787a5f5 2262 struct drm_i915_file_private *file_priv;
b962442e
EA
2263 /** file_priv list entry for this request */
2264 struct list_head client_list;
67e2937b 2265
071c92de
MK
2266 /** process identifier submitting this request */
2267 struct pid *pid;
2268
6d3d8274
NH
2269 /**
2270 * The ELSP only accepts two elements at a time, so we queue
2271 * context/tail pairs on a given queue (ring->execlist_queue) until the
2272 * hardware is available. The queue serves a double purpose: we also use
2273 * it to keep track of the up to 2 contexts currently in the hardware
2274 * (usually one in execution and the other queued up by the GPU): We
2275 * only remove elements from the head of the queue when the hardware
2276 * informs us that an element has been completed.
2277 *
2278 * All accesses to the queue are mediated by a spinlock
2279 * (ring->execlist_lock).
2280 */
2281
2282 /** Execlist link in the submission queue.*/
2283 struct list_head execlist_link;
2284
2285 /** Execlists no. of times this request has been sent to the ELSP */
2286 int elsp_submitted;
2287
673a394b
EA
2288};
2289
26827088
DG
2290struct drm_i915_gem_request * __must_check
2291i915_gem_request_alloc(struct intel_engine_cs *engine,
2292 struct intel_context *ctx);
29b1b415 2293void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2294void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2295int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2296 struct drm_file *file);
abfe262a 2297
b793a00a
JH
2298static inline uint32_t
2299i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2300{
2301 return req ? req->seqno : 0;
2302}
2303
2304static inline struct intel_engine_cs *
666796da 2305i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2306{
4a570db5 2307 return req ? req->engine : NULL;
b793a00a
JH
2308}
2309
b2cfe0ab 2310static inline struct drm_i915_gem_request *
abfe262a
JH
2311i915_gem_request_reference(struct drm_i915_gem_request *req)
2312{
b2cfe0ab
CW
2313 if (req)
2314 kref_get(&req->ref);
2315 return req;
abfe262a
JH
2316}
2317
2318static inline void
2319i915_gem_request_unreference(struct drm_i915_gem_request *req)
2320{
4a570db5 2321 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
abfe262a
JH
2322 kref_put(&req->ref, i915_gem_request_free);
2323}
2324
41037f9f
CW
2325static inline void
2326i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2327{
b833bb61
ML
2328 struct drm_device *dev;
2329
2330 if (!req)
2331 return;
41037f9f 2332
4a570db5 2333 dev = req->engine->dev;
b833bb61 2334 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2335 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2336}
2337
abfe262a
JH
2338static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2339 struct drm_i915_gem_request *src)
2340{
2341 if (src)
2342 i915_gem_request_reference(src);
2343
2344 if (*pdst)
2345 i915_gem_request_unreference(*pdst);
2346
2347 *pdst = src;
2348}
2349
1b5a433a
JH
2350/*
2351 * XXX: i915_gem_request_completed should be here but currently needs the
2352 * definition of i915_seqno_passed() which is below. It will be moved in
2353 * a later patch when the call to i915_seqno_passed() is obsoleted...
2354 */
2355
351e3db2
BV
2356/*
2357 * A command that requires special handling by the command parser.
2358 */
2359struct drm_i915_cmd_descriptor {
2360 /*
2361 * Flags describing how the command parser processes the command.
2362 *
2363 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2364 * a length mask if not set
2365 * CMD_DESC_SKIP: The command is allowed but does not follow the
2366 * standard length encoding for the opcode range in
2367 * which it falls
2368 * CMD_DESC_REJECT: The command is never allowed
2369 * CMD_DESC_REGISTER: The command should be checked against the
2370 * register whitelist for the appropriate ring
2371 * CMD_DESC_MASTER: The command is allowed if the submitting process
2372 * is the DRM master
2373 */
2374 u32 flags;
2375#define CMD_DESC_FIXED (1<<0)
2376#define CMD_DESC_SKIP (1<<1)
2377#define CMD_DESC_REJECT (1<<2)
2378#define CMD_DESC_REGISTER (1<<3)
2379#define CMD_DESC_BITMASK (1<<4)
2380#define CMD_DESC_MASTER (1<<5)
2381
2382 /*
2383 * The command's unique identification bits and the bitmask to get them.
2384 * This isn't strictly the opcode field as defined in the spec and may
2385 * also include type, subtype, and/or subop fields.
2386 */
2387 struct {
2388 u32 value;
2389 u32 mask;
2390 } cmd;
2391
2392 /*
2393 * The command's length. The command is either fixed length (i.e. does
2394 * not include a length field) or has a length field mask. The flag
2395 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2396 * a length mask. All command entries in a command table must include
2397 * length information.
2398 */
2399 union {
2400 u32 fixed;
2401 u32 mask;
2402 } length;
2403
2404 /*
2405 * Describes where to find a register address in the command to check
2406 * against the ring's register whitelist. Only valid if flags has the
2407 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2408 *
2409 * A non-zero step value implies that the command may access multiple
2410 * registers in sequence (e.g. LRI), in that case step gives the
2411 * distance in dwords between individual offset fields.
351e3db2
BV
2412 */
2413 struct {
2414 u32 offset;
2415 u32 mask;
6a65c5b9 2416 u32 step;
351e3db2
BV
2417 } reg;
2418
2419#define MAX_CMD_DESC_BITMASKS 3
2420 /*
2421 * Describes command checks where a particular dword is masked and
2422 * compared against an expected value. If the command does not match
2423 * the expected value, the parser rejects it. Only valid if flags has
2424 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2425 * are valid.
d4d48035
BV
2426 *
2427 * If the check specifies a non-zero condition_mask then the parser
2428 * only performs the check when the bits specified by condition_mask
2429 * are non-zero.
351e3db2
BV
2430 */
2431 struct {
2432 u32 offset;
2433 u32 mask;
2434 u32 expected;
d4d48035
BV
2435 u32 condition_offset;
2436 u32 condition_mask;
351e3db2
BV
2437 } bits[MAX_CMD_DESC_BITMASKS];
2438};
2439
2440/*
2441 * A table of commands requiring special handling by the command parser.
2442 *
2443 * Each ring has an array of tables. Each table consists of an array of command
2444 * descriptors, which must be sorted with command opcodes in ascending order.
2445 */
2446struct drm_i915_cmd_table {
2447 const struct drm_i915_cmd_descriptor *table;
2448 int count;
2449};
2450
dbbe9127 2451/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2452#define __I915__(p) ({ \
2453 struct drm_i915_private *__p; \
2454 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2455 __p = (struct drm_i915_private *)p; \
2456 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2457 __p = to_i915((struct drm_device *)p); \
2458 else \
2459 BUILD_BUG(); \
2460 __p; \
2461})
dbbe9127 2462#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2463#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2464#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2465
e87a005d
JN
2466#define REVID_FOREVER 0xff
2467/*
2468 * Return true if revision is in range [since,until] inclusive.
2469 *
2470 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2471 */
2472#define IS_REVID(p, since, until) \
2473 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2474
87f1f465
CW
2475#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2476#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2477#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2478#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2479#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2480#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2481#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2482#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2483#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2484#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2485#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2486#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2487#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2488#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2489#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2490#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2491#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2492#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2493#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2494 INTEL_DEVID(dev) == 0x0152 || \
2495 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2496#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2497#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2498#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2499#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2500#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2501#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2502#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2503#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2504#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2505 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2506#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2507 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2508 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2509 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2510/* ULX machines are also considered ULT. */
2511#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2512 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2513#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2514 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2515#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2516 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2517#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2518 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2519/* ULX machines are also considered ULT. */
87f1f465
CW
2520#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2521 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2522#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2523 INTEL_DEVID(dev) == 0x1913 || \
2524 INTEL_DEVID(dev) == 0x1916 || \
2525 INTEL_DEVID(dev) == 0x1921 || \
2526 INTEL_DEVID(dev) == 0x1926)
2527#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2528 INTEL_DEVID(dev) == 0x1915 || \
2529 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2530#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2531 INTEL_DEVID(dev) == 0x5913 || \
2532 INTEL_DEVID(dev) == 0x5916 || \
2533 INTEL_DEVID(dev) == 0x5921 || \
2534 INTEL_DEVID(dev) == 0x5926)
2535#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2536 INTEL_DEVID(dev) == 0x5915 || \
2537 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2538#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2539 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2540#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2541 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2542
b833d685 2543#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2544
ef712bb4
JN
2545#define SKL_REVID_A0 0x0
2546#define SKL_REVID_B0 0x1
2547#define SKL_REVID_C0 0x2
2548#define SKL_REVID_D0 0x3
2549#define SKL_REVID_E0 0x4
2550#define SKL_REVID_F0 0x5
2551
e87a005d
JN
2552#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2553
ef712bb4 2554#define BXT_REVID_A0 0x0
fffda3f4 2555#define BXT_REVID_A1 0x1
ef712bb4
JN
2556#define BXT_REVID_B0 0x3
2557#define BXT_REVID_C0 0x9
6c74c87f 2558
e87a005d
JN
2559#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2560
85436696
JB
2561/*
2562 * The genX designation typically refers to the render engine, so render
2563 * capability related checks should use IS_GEN, while display and other checks
2564 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2565 * chips, etc.).
2566 */
cae5852d
ZN
2567#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2568#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2569#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2570#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2571#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2572#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2573#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2574#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2575
73ae478c
BW
2576#define RENDER_RING (1<<RCS)
2577#define BSD_RING (1<<VCS)
2578#define BLT_RING (1<<BCS)
2579#define VEBOX_RING (1<<VECS)
845f74a7 2580#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2581#define ALL_ENGINES (~0)
2582
63c42e56 2583#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2584#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2585#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2586#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2587#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2588#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
63c42e56 2589#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2590 __I915__(dev)->ellc_size)
cae5852d
ZN
2591#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2592
254f965c 2593#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2594#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2595#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2596#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2597#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2598
05394f39 2599#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2600#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2601
b45305fc
DV
2602/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2603#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2604
2605/* WaRsDisableCoarsePowerGating:skl,bxt */
2606#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2607 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2608 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2609/*
2610 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2611 * even when in MSI mode. This results in spurious interrupt warnings if the
2612 * legacy irq no. is shared with another device. The kernel then disables that
2613 * interrupt source and so prevents the other device from working properly.
2614 */
2615#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2616#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2617
cae5852d
ZN
2618/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2619 * rows, which changed the alignment requirements and fence programming.
2620 */
2621#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2622 IS_I915GM(dev)))
cae5852d
ZN
2623#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2624#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2625
2626#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2627#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2628#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2629
dbf7786e 2630#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2631
0c9b3715
JN
2632#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2633 INTEL_INFO(dev)->gen >= 9)
2634
dd93be58 2635#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2636#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2637#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2638 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2639 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2640#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2641 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2642 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2643 IS_KABYLAKE(dev))
58abf1da
RV
2644#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2645#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2646
7b403ffb 2647#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2648
2b81b844
RV
2649#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2650#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2651
a9ed33ca
AJ
2652#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2653 INTEL_INFO(dev)->gen >= 8)
2654
97d3308a 2655#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2656 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2657 !IS_BROXTON(dev))
97d3308a 2658
17a303ec
PZ
2659#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2660#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2661#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2662#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2663#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2664#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2665#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2666#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2667#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2668#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2669
f2fbc690 2670#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2671#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2672#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2673#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2674#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2675#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2676#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2677#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2678#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2679
666a4537
WB
2680#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2681 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2682
040d2baa
BW
2683/* DPF == dynamic parity feature */
2684#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2685#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2686
c8735b0c 2687#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2688#define GEN9_FREQ_SCALER 3
c8735b0c 2689
05394f39
CW
2690#include "i915_trace.h"
2691
baa70943 2692extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2693extern int i915_max_ioctl;
2694
1751fcf9
ML
2695extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2696extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2697
c838d719 2698/* i915_dma.c */
22eae947 2699extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2700extern int i915_driver_unload(struct drm_device *);
2885f6ac 2701extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2702extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2703extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2704 struct drm_file *file);
673a394b 2705extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2706 struct drm_file *file);
c43b5634 2707#ifdef CONFIG_COMPAT
0d6aa60b
DA
2708extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2709 unsigned long arg);
c43b5634 2710#endif
ee4b6faf 2711extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
49e4d842 2712extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2713extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2714extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2715extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2716extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2717extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2718int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2719
77913b39
JN
2720/* intel_hotplug.c */
2721void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2722void intel_hpd_init(struct drm_i915_private *dev_priv);
2723void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2724void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2725bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2726
1da177e4 2727/* i915_irq.c */
10cd45b6 2728void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2729__printf(3, 4)
2730void i915_handle_error(struct drm_device *dev, bool wedged,
2731 const char *fmt, ...);
1da177e4 2732
b963291c 2733extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2734int intel_irq_install(struct drm_i915_private *dev_priv);
2735void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2736
2737extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2738extern void intel_uncore_early_sanitize(struct drm_device *dev,
2739 bool restore_forcewake);
907b28c5 2740extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2741extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2742extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2743extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2744extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2745const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2746void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2747 enum forcewake_domains domains);
59bad947 2748void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2749 enum forcewake_domains domains);
a6111f7b
CW
2750/* Like above but the caller must manage the uncore.lock itself.
2751 * Must be used with I915_READ_FW and friends.
2752 */
2753void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2754 enum forcewake_domains domains);
2755void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2756 enum forcewake_domains domains);
59bad947 2757void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2758static inline bool intel_vgpu_active(struct drm_device *dev)
2759{
2760 return to_i915(dev)->vgpu.active;
2761}
b1f14ad0 2762
7c463586 2763void
50227e1c 2764i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2765 u32 status_mask);
7c463586
KP
2766
2767void
50227e1c 2768i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2769 u32 status_mask);
7c463586 2770
f8b79e58
ID
2771void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2772void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2773void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2774 uint32_t mask,
2775 uint32_t bits);
fbdedaea
VS
2776void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2777 uint32_t interrupt_mask,
2778 uint32_t enabled_irq_mask);
2779static inline void
2780ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2781{
2782 ilk_update_display_irq(dev_priv, bits, bits);
2783}
2784static inline void
2785ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2786{
2787 ilk_update_display_irq(dev_priv, bits, 0);
2788}
013d3752
VS
2789void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2790 enum pipe pipe,
2791 uint32_t interrupt_mask,
2792 uint32_t enabled_irq_mask);
2793static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2794 enum pipe pipe, uint32_t bits)
2795{
2796 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2797}
2798static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2799 enum pipe pipe, uint32_t bits)
2800{
2801 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2802}
47339cd9
DV
2803void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2804 uint32_t interrupt_mask,
2805 uint32_t enabled_irq_mask);
14443261
VS
2806static inline void
2807ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2808{
2809 ibx_display_interrupt_update(dev_priv, bits, bits);
2810}
2811static inline void
2812ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2813{
2814 ibx_display_interrupt_update(dev_priv, bits, 0);
2815}
2816
f8b79e58 2817
673a394b 2818/* i915_gem.c */
673a394b
EA
2819int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
2821int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
2823int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
2825int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2826 struct drm_file *file_priv);
de151cf6
JB
2827int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2828 struct drm_file *file_priv);
673a394b
EA
2829int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2830 struct drm_file *file_priv);
2831int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2832 struct drm_file *file_priv);
ba8b7ccb 2833void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2834 struct drm_i915_gem_request *req);
adeca76d 2835void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2836int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2837 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2838 struct list_head *vmas);
673a394b
EA
2839int i915_gem_execbuffer(struct drm_device *dev, void *data,
2840 struct drm_file *file_priv);
76446cac
JB
2841int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
673a394b
EA
2843int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
199adf40
BW
2845int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file);
2847int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2848 struct drm_file *file);
673a394b
EA
2849int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
3ef94daa
CW
2851int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
673a394b
EA
2853int i915_gem_set_tiling(struct drm_device *dev, void *data,
2854 struct drm_file *file_priv);
2855int i915_gem_get_tiling(struct drm_device *dev, void *data,
2856 struct drm_file *file_priv);
5cc9ed4b
CW
2857int i915_gem_init_userptr(struct drm_device *dev);
2858int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2859 struct drm_file *file);
5a125c3c
EA
2860int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
23ba4fd0
BW
2862int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
d64aa096
ID
2864void i915_gem_load_init(struct drm_device *dev);
2865void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2866void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
42dcedd4
CW
2867void *i915_gem_object_alloc(struct drm_device *dev);
2868void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2869void i915_gem_object_init(struct drm_i915_gem_object *obj,
2870 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2871struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2872 size_t size);
ea70299d
DG
2873struct drm_i915_gem_object *i915_gem_object_create_from_data(
2874 struct drm_device *dev, const void *data, size_t size);
673a394b 2875void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2876void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2877
0875546c
DV
2878/* Flags used by pin/bind&friends. */
2879#define PIN_MAPPABLE (1<<0)
2880#define PIN_NONBLOCK (1<<1)
2881#define PIN_GLOBAL (1<<2)
2882#define PIN_OFFSET_BIAS (1<<3)
2883#define PIN_USER (1<<4)
2884#define PIN_UPDATE (1<<5)
101b506a
MT
2885#define PIN_ZONE_4G (1<<6)
2886#define PIN_HIGH (1<<7)
506a8e87 2887#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2888#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2889int __must_check
2890i915_gem_object_pin(struct drm_i915_gem_object *obj,
2891 struct i915_address_space *vm,
2892 uint32_t alignment,
2893 uint64_t flags);
2894int __must_check
2895i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2896 const struct i915_ggtt_view *view,
2897 uint32_t alignment,
2898 uint64_t flags);
fe14d5f4
TU
2899
2900int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2901 u32 flags);
d0710abb 2902void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2903int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2904/*
2905 * BEWARE: Do not use the function below unless you can _absolutely_
2906 * _guarantee_ VMA in question is _not in use_ anywhere.
2907 */
2908int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2909int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2910void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2911void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2912
4c914c0c
BV
2913int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2914 int *needs_clflush);
2915
37e680a1 2916int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2917
2918static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2919{
ee286370
CW
2920 return sg->length >> PAGE_SHIFT;
2921}
67d5a50c 2922
033908ae
DG
2923struct page *
2924i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2925
ee286370
CW
2926static inline struct page *
2927i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2928{
ee286370
CW
2929 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2930 return NULL;
67d5a50c 2931
ee286370
CW
2932 if (n < obj->get_page.last) {
2933 obj->get_page.sg = obj->pages->sgl;
2934 obj->get_page.last = 0;
2935 }
67d5a50c 2936
ee286370
CW
2937 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2938 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2939 if (unlikely(sg_is_chain(obj->get_page.sg)))
2940 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2941 }
67d5a50c 2942
ee286370 2943 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2944}
ee286370 2945
a5570178
CW
2946static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2947{
2948 BUG_ON(obj->pages == NULL);
2949 obj->pages_pin_count++;
2950}
2951static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2952{
2953 BUG_ON(obj->pages_pin_count == 0);
2954 obj->pages_pin_count--;
2955}
2956
54cf91dc 2957int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2958int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2959 struct intel_engine_cs *to,
2960 struct drm_i915_gem_request **to_req);
e2d05a8b 2961void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2962 struct drm_i915_gem_request *req);
ff72145b
DA
2963int i915_gem_dumb_create(struct drm_file *file_priv,
2964 struct drm_device *dev,
2965 struct drm_mode_create_dumb *args);
da6b51d0
DA
2966int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2967 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2968/**
2969 * Returns true if seq1 is later than seq2.
2970 */
2971static inline bool
2972i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2973{
2974 return (int32_t)(seq1 - seq2) >= 0;
2975}
2976
821485dc
CW
2977static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2978 bool lazy_coherency)
2979{
4a570db5 2980 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
821485dc
CW
2981 return i915_seqno_passed(seqno, req->previous_seqno);
2982}
2983
1b5a433a
JH
2984static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2985 bool lazy_coherency)
2986{
4a570db5 2987 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
1b5a433a
JH
2988 return i915_seqno_passed(seqno, req->seqno);
2989}
2990
fca26bb4
MK
2991int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2992int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2993
8d9fc7fd 2994struct drm_i915_gem_request *
0bc40be8 2995i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 2996
b29c19b6 2997bool i915_gem_retire_requests(struct drm_device *dev);
0bc40be8 2998void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
33196ded 2999int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 3000 bool interruptible);
84c33a64 3001
1f83fee0
DV
3002static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3003{
3004 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 3005 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
3006}
3007
3008static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3009{
2ac0f450
MK
3010 return atomic_read(&error->reset_counter) & I915_WEDGED;
3011}
3012
3013static inline u32 i915_reset_count(struct i915_gpu_error *error)
3014{
3015 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3016}
a71d8d94 3017
88b4aa87
MK
3018static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3019{
3020 return dev_priv->gpu_error.stop_rings == 0 ||
3021 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3022}
3023
3024static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3025{
3026 return dev_priv->gpu_error.stop_rings == 0 ||
3027 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3028}
3029
069efc1d 3030void i915_gem_reset(struct drm_device *dev);
000433b6 3031bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3032int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3033int i915_gem_init_engines(struct drm_device *dev);
f691e2f4 3034int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3035int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3036void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3037void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3038int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3039int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3040void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3041 struct drm_i915_gem_object *batch_obj,
3042 bool flush_caches);
75289874 3043#define i915_add_request(req) \
fcfa423c 3044 __i915_add_request(req, NULL, true)
75289874 3045#define i915_add_request_no_flush(req) \
fcfa423c 3046 __i915_add_request(req, NULL, false)
9c654818 3047int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3048 unsigned reset_counter,
3049 bool interruptible,
3050 s64 *timeout,
2e1b8730 3051 struct intel_rps_client *rps);
a4b3a571 3052int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3053int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3054int __must_check
2e2f351d
CW
3055i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3056 bool readonly);
3057int __must_check
2021746e
CW
3058i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3059 bool write);
3060int __must_check
dabdfe02
CW
3061i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3062int __must_check
2da3b9b9
CW
3063i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3064 u32 alignment,
e6617330
TU
3065 const struct i915_ggtt_view *view);
3066void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3067 const struct i915_ggtt_view *view);
00731155 3068int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3069 int align);
b29c19b6 3070int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3071void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3072
0fa87796
ID
3073uint32_t
3074i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3075uint32_t
d865110c
ID
3076i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3077 int tiling_mode, bool fenced);
467cffba 3078
e4ffd173
CW
3079int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3080 enum i915_cache_level cache_level);
3081
1286ff73
DV
3082struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3083 struct dma_buf *dma_buf);
3084
3085struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3086 struct drm_gem_object *gem_obj, int flags);
3087
088e0df4
MT
3088u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3089 const struct i915_ggtt_view *view);
3090u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3091 struct i915_address_space *vm);
3092static inline u64
ec7adb6e 3093i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3094{
9abc4648 3095 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3096}
ec7adb6e 3097
a70a3148 3098bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3099bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3100 const struct i915_ggtt_view *view);
a70a3148 3101bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3102 struct i915_address_space *vm);
fe14d5f4 3103
a70a3148
BW
3104unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3105 struct i915_address_space *vm);
fe14d5f4 3106struct i915_vma *
ec7adb6e
JL
3107i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3108 struct i915_address_space *vm);
3109struct i915_vma *
3110i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3111 const struct i915_ggtt_view *view);
fe14d5f4 3112
accfef2e
BW
3113struct i915_vma *
3114i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3115 struct i915_address_space *vm);
3116struct i915_vma *
3117i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3118 const struct i915_ggtt_view *view);
5c2abbea 3119
ec7adb6e
JL
3120static inline struct i915_vma *
3121i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3122{
3123 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3124}
ec7adb6e 3125bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3126
a70a3148 3127/* Some GGTT VM helpers */
5dc383b0 3128#define i915_obj_to_ggtt(obj) \
62106b4f 3129 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->ggtt.base)
a70a3148 3130
841cd773
DV
3131static inline struct i915_hw_ppgtt *
3132i915_vm_to_ppgtt(struct i915_address_space *vm)
3133{
3134 WARN_ON(i915_is_ggtt(vm));
841cd773
DV
3135 return container_of(vm, struct i915_hw_ppgtt, base);
3136}
3137
3138
a70a3148
BW
3139static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3140{
9abc4648 3141 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3142}
3143
3144static inline unsigned long
3145i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3146{
5dc383b0 3147 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3148}
c37e2204
BW
3149
3150static inline int __must_check
3151i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3152 uint32_t alignment,
1ec9e26d 3153 unsigned flags)
c37e2204 3154{
5dc383b0
DV
3155 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3156 alignment, flags | PIN_GLOBAL);
c37e2204 3157}
a70a3148 3158
b287110e
DV
3159static inline int
3160i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3161{
3162 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3163}
3164
e6617330
TU
3165void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3166 const struct i915_ggtt_view *view);
3167static inline void
3168i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3169{
3170 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3171}
b287110e 3172
41a36b73
DV
3173/* i915_gem_fence.c */
3174int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3175int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3176
3177bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3178void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3179
3180void i915_gem_restore_fences(struct drm_device *dev);
3181
7f96ecaf
DV
3182void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3183void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3184void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3185
254f965c 3186/* i915_gem_context.c */
8245be31 3187int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3188void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3189void i915_gem_context_reset(struct drm_device *dev);
e422b888 3190int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3191int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3192void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3193int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3194struct intel_context *
41bde553 3195i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3196void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3197struct drm_i915_gem_object *
3198i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3199static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3200{
691e6415 3201 kref_get(&ctx->ref);
dce3271b
MK
3202}
3203
273497e5 3204static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3205{
691e6415 3206 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3207}
3208
273497e5 3209static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3210{
821d66dd 3211 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3212}
3213
84624813
BW
3214int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file);
3216int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3217 struct drm_file *file);
c9dc0f35
CW
3218int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3219 struct drm_file *file_priv);
3220int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3221 struct drm_file *file_priv);
1286ff73 3222
679845ed
BW
3223/* i915_gem_evict.c */
3224int __must_check i915_gem_evict_something(struct drm_device *dev,
3225 struct i915_address_space *vm,
3226 int min_size,
3227 unsigned alignment,
3228 unsigned cache_level,
d23db88c
CW
3229 unsigned long start,
3230 unsigned long end,
1ec9e26d 3231 unsigned flags);
506a8e87 3232int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3233int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3234
0260c420 3235/* belongs in i915_gem_gtt.h */
d09105c6 3236static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3237{
3238 if (INTEL_INFO(dev)->gen < 6)
3239 intel_gtt_chipset_flush();
3240}
246cbfb5 3241
9797fbfb 3242/* i915_gem_stolen.c */
d713fd49
PZ
3243int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3244 struct drm_mm_node *node, u64 size,
3245 unsigned alignment);
a9da512b
PZ
3246int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3247 struct drm_mm_node *node, u64 size,
3248 unsigned alignment, u64 start,
3249 u64 end);
d713fd49
PZ
3250void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3251 struct drm_mm_node *node);
9797fbfb
CW
3252int i915_gem_init_stolen(struct drm_device *dev);
3253void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3254struct drm_i915_gem_object *
3255i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3256struct drm_i915_gem_object *
3257i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3258 u32 stolen_offset,
3259 u32 gtt_offset,
3260 u32 size);
9797fbfb 3261
be6a0376
DV
3262/* i915_gem_shrinker.c */
3263unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3264 unsigned long target,
be6a0376
DV
3265 unsigned flags);
3266#define I915_SHRINK_PURGEABLE 0x1
3267#define I915_SHRINK_UNBOUND 0x2
3268#define I915_SHRINK_BOUND 0x4
5763ff04 3269#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3270unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3271void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3272void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3273
3274
673a394b 3275/* i915_gem_tiling.c */
2c1792a1 3276static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3277{
50227e1c 3278 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3279
3280 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3281 obj->tiling_mode != I915_TILING_NONE;
3282}
3283
673a394b 3284/* i915_gem_debug.c */
23bc5982
CW
3285#if WATCH_LISTS
3286int i915_verify_lists(struct drm_device *dev);
673a394b 3287#else
23bc5982 3288#define i915_verify_lists(dev) 0
673a394b 3289#endif
1da177e4 3290
2017263e 3291/* i915_debugfs.c */
27c202ad
BG
3292int i915_debugfs_init(struct drm_minor *minor);
3293void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3294#ifdef CONFIG_DEBUG_FS
249e87de 3295int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3296void intel_display_crc_init(struct drm_device *dev);
3297#else
101057fa
DV
3298static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3299{ return 0; }
f8c168fa 3300static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3301#endif
84734a04
MK
3302
3303/* i915_gpu_error.c */
edc3d884
MK
3304__printf(2, 3)
3305void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3306int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3307 const struct i915_error_state_file_priv *error);
4dc955f7 3308int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3309 struct drm_i915_private *i915,
4dc955f7
MK
3310 size_t count, loff_t pos);
3311static inline void i915_error_state_buf_release(
3312 struct drm_i915_error_state_buf *eb)
3313{
3314 kfree(eb->buf);
3315}
58174462
MK
3316void i915_capture_error_state(struct drm_device *dev, bool wedge,
3317 const char *error_msg);
84734a04
MK
3318void i915_error_state_get(struct drm_device *dev,
3319 struct i915_error_state_file_priv *error_priv);
3320void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3321void i915_destroy_error_state(struct drm_device *dev);
3322
3323void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3324const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3325
351e3db2 3326/* i915_cmd_parser.c */
d728c8ef 3327int i915_cmd_parser_get_version(void);
0bc40be8
TU
3328int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3329void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3330bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3331int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3332 struct drm_i915_gem_object *batch_obj,
78a42377 3333 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3334 u32 batch_start_offset,
b9ffd80e 3335 u32 batch_len,
351e3db2
BV
3336 bool is_master);
3337
317c35d1
JB
3338/* i915_suspend.c */
3339extern int i915_save_state(struct drm_device *dev);
3340extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3341
0136db58
BW
3342/* i915_sysfs.c */
3343void i915_setup_sysfs(struct drm_device *dev_priv);
3344void i915_teardown_sysfs(struct drm_device *dev_priv);
3345
f899fc64
CW
3346/* intel_i2c.c */
3347extern int intel_setup_gmbus(struct drm_device *dev);
3348extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3349extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3350 unsigned int pin);
3bd7d909 3351
0184df46
JN
3352extern struct i2c_adapter *
3353intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3354extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3355extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3356static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3357{
3358 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3359}
f899fc64
CW
3360extern void intel_i2c_reset(struct drm_device *dev);
3361
8b8e1a89 3362/* intel_bios.c */
98f3a1dc 3363int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3364bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3365bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3366bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3367bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3368bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
8b8e1a89 3369
3b617967 3370/* intel_opregion.c */
44834a67 3371#ifdef CONFIG_ACPI
27d50c82 3372extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3373extern void intel_opregion_init(struct drm_device *dev);
3374extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3375extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3376extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3377 bool enable);
ecbc5cf3
JN
3378extern int intel_opregion_notify_adapter(struct drm_device *dev,
3379 pci_power_t state);
65e082c9 3380#else
27d50c82 3381static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3382static inline void intel_opregion_init(struct drm_device *dev) { return; }
3383static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3384static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3385static inline int
3386intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3387{
3388 return 0;
3389}
ecbc5cf3
JN
3390static inline int
3391intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3392{
3393 return 0;
3394}
65e082c9 3395#endif
8ee1c3db 3396
723bfd70
JB
3397/* intel_acpi.c */
3398#ifdef CONFIG_ACPI
3399extern void intel_register_dsm_handler(void);
3400extern void intel_unregister_dsm_handler(void);
3401#else
3402static inline void intel_register_dsm_handler(void) { return; }
3403static inline void intel_unregister_dsm_handler(void) { return; }
3404#endif /* CONFIG_ACPI */
3405
79e53945 3406/* modesetting */
f817586c 3407extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3408extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3409extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3410extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3411extern void intel_connector_unregister(struct intel_connector *);
28d52043 3412extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3413extern void intel_display_resume(struct drm_device *dev);
44cec740 3414extern void i915_redisable_vga(struct drm_device *dev);
04098753 3415extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3416extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3417extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3418extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3419extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3420 bool enable);
0206e353 3421extern void intel_detect_pch(struct drm_device *dev);
0136db58 3422extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3423
2911a35b 3424extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3425int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3426 struct drm_file *file);
b6359918
MK
3427int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3428 struct drm_file *file);
575155a9 3429
6ef3d427
CW
3430/* overlay */
3431extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3432extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3433 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3434
3435extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3436extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3437 struct drm_device *dev,
3438 struct intel_display_error_state *error);
6ef3d427 3439
151a49d0
TR
3440int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3441int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3442
3443/* intel_sideband.c */
707b6e3d
D
3444u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3445void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3446u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3447u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3448void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3449u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3450void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3451u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3452void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3453u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3454void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3455u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3456void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3457u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3458 enum intel_sbi_destination destination);
3459void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3460 enum intel_sbi_destination destination);
e9fe51c6
SK
3461u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3462void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3463
616bc820
VS
3464int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3465int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3466
0b274481
BW
3467#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3468#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3469
3470#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3471#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3472#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3473#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3474
3475#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3476#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3477#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3478#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3479
698b3135
CW
3480/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3481 * will be implemented using 2 32-bit writes in an arbitrary order with
3482 * an arbitrary delay between them. This can cause the hardware to
3483 * act upon the intermediate value, possibly leading to corruption and
3484 * machine death. You have been warned.
3485 */
0b274481
BW
3486#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3487#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3488
50877445 3489#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3490 u32 upper, lower, old_upper, loop = 0; \
3491 upper = I915_READ(upper_reg); \
ee0a227b 3492 do { \
acd29f7b 3493 old_upper = upper; \
ee0a227b 3494 lower = I915_READ(lower_reg); \
acd29f7b
CW
3495 upper = I915_READ(upper_reg); \
3496 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3497 (u64)upper << 32 | lower; })
50877445 3498
cae5852d
ZN
3499#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3500#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3501
75aa3f63
VS
3502#define __raw_read(x, s) \
3503static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3504 i915_reg_t reg) \
75aa3f63 3505{ \
f0f59a00 3506 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3507}
3508
3509#define __raw_write(x, s) \
3510static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3511 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3512{ \
f0f59a00 3513 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3514}
3515__raw_read(8, b)
3516__raw_read(16, w)
3517__raw_read(32, l)
3518__raw_read(64, q)
3519
3520__raw_write(8, b)
3521__raw_write(16, w)
3522__raw_write(32, l)
3523__raw_write(64, q)
3524
3525#undef __raw_read
3526#undef __raw_write
3527
a6111f7b
CW
3528/* These are untraced mmio-accessors that are only valid to be used inside
3529 * criticial sections inside IRQ handlers where forcewake is explicitly
3530 * controlled.
3531 * Think twice, and think again, before using these.
3532 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3533 * intel_uncore_forcewake_irqunlock().
3534 */
75aa3f63
VS
3535#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3536#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3537#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3538
55bc60db
VS
3539/* "Broadcast RGB" property */
3540#define INTEL_BROADCAST_RGB_AUTO 0
3541#define INTEL_BROADCAST_RGB_FULL 1
3542#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3543
f0f59a00 3544static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3545{
666a4537 3546 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3547 return VLV_VGACNTRL;
92e23b99
SJ
3548 else if (INTEL_INFO(dev)->gen >= 5)
3549 return CPU_VGACNTRL;
766aa1c4
VS
3550 else
3551 return VGACNTRL;
3552}
3553
2bb4629a
VS
3554static inline void __user *to_user_ptr(u64 address)
3555{
3556 return (void __user *)(uintptr_t)address;
3557}
3558
df97729f
ID
3559static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3560{
3561 unsigned long j = msecs_to_jiffies(m);
3562
3563 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3564}
3565
7bd0e226
DV
3566static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3567{
3568 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3569}
3570
df97729f
ID
3571static inline unsigned long
3572timespec_to_jiffies_timeout(const struct timespec *value)
3573{
3574 unsigned long j = timespec_to_jiffies(value);
3575
3576 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3577}
3578
dce56b3c
PZ
3579/*
3580 * If you need to wait X milliseconds between events A and B, but event B
3581 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3582 * when event A happened, then just before event B you call this function and
3583 * pass the timestamp as the first argument, and X as the second argument.
3584 */
3585static inline void
3586wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3587{
ec5e0cfb 3588 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3589
3590 /*
3591 * Don't re-read the value of "jiffies" every time since it may change
3592 * behind our back and break the math.
3593 */
3594 tmp_jiffies = jiffies;
3595 target_jiffies = timestamp_jiffies +
3596 msecs_to_jiffies_timeout(to_wait_ms);
3597
3598 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3599 remaining_jiffies = target_jiffies - tmp_jiffies;
3600 while (remaining_jiffies)
3601 remaining_jiffies =
3602 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3603 }
3604}
3605
0bc40be8 3606static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3607 struct drm_i915_gem_request *req)
3608{
0bc40be8
TU
3609 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3610 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3611}
3612
1da177e4 3613#endif