drm/i915: Add HAS_CORE_RING_FREQ macro
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
a3d1d001 59#define DRIVER_DATE "20150703"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
c91711f9
JN
220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
5fcece80
JN
223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
2a2d5482
CW
253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 259
055e393f
DL
260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
3bdcfc0c
DL
266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
9db4a9c7 270
d79b814d
DL
271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
27321ae8
ML
274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
262cd2e1
VS
279#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &(dev)->mode_config.plane_list, \
282 base.head) \
283 if ((intel_plane)->pipe == (intel_crtc)->pipe)
284
d063ae48
DL
285#define for_each_intel_crtc(dev, intel_crtc) \
286 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
287
b2784e15
DL
288#define for_each_intel_encoder(dev, intel_encoder) \
289 list_for_each_entry(intel_encoder, \
290 &(dev)->mode_config.encoder_list, \
291 base.head)
292
3a3371ff
ACO
293#define for_each_intel_connector(dev, intel_connector) \
294 list_for_each_entry(intel_connector, \
295 &dev->mode_config.connector_list, \
296 base.head)
297
6c2b7c12
DV
298#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
299 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300 if ((intel_encoder)->base.crtc == (__crtc))
301
53f5e3ca
JB
302#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
303 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
304 if ((intel_connector)->base.encoder == (__encoder))
305
b04c5bd6
BF
306#define for_each_power_domain(domain, mask) \
307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
308 if ((1 << (domain)) & (mask))
309
e7b903d2 310struct drm_i915_private;
ad46cb53 311struct i915_mm_struct;
5cc9ed4b 312struct i915_mmu_object;
e7b903d2 313
a6f766f3
CW
314struct drm_i915_file_private {
315 struct drm_i915_private *dev_priv;
316 struct drm_file *file;
317
318 struct {
319 spinlock_t lock;
320 struct list_head request_list;
d0bc54f2
CW
321/* 20ms is a fairly arbitrary limit (greater than the average frame time)
322 * chosen to prevent the CPU getting more than a frame ahead of the GPU
323 * (when using lax throttling for the frontbuffer). We also use it to
324 * offer free GPU waitboosts for severely congested workloads.
325 */
326#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
327 } mm;
328 struct idr context_idr;
329
2e1b8730
CW
330 struct intel_rps_client {
331 struct list_head link;
332 unsigned boosts;
333 } rps;
a6f766f3 334
2e1b8730 335 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
336};
337
46edb027
DV
338enum intel_dpll_id {
339 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
340 /* real shared dpll ids must be >= 0 */
9cd86933
DV
341 DPLL_ID_PCH_PLL_A = 0,
342 DPLL_ID_PCH_PLL_B = 1,
429d47d5 343 /* hsw/bdw */
9cd86933
DV
344 DPLL_ID_WRPLL1 = 0,
345 DPLL_ID_WRPLL2 = 1,
429d47d5
S
346 /* skl */
347 DPLL_ID_SKL_DPLL1 = 0,
348 DPLL_ID_SKL_DPLL2 = 1,
349 DPLL_ID_SKL_DPLL3 = 2,
46edb027 350};
429d47d5 351#define I915_NUM_PLLS 3
46edb027 352
5358901f 353struct intel_dpll_hw_state {
dcfc3552 354 /* i9xx, pch plls */
66e985c0 355 uint32_t dpll;
8bcc2795 356 uint32_t dpll_md;
66e985c0
DV
357 uint32_t fp0;
358 uint32_t fp1;
dcfc3552
DL
359
360 /* hsw, bdw */
d452c5b6 361 uint32_t wrpll;
d1a2dc78
S
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 366 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
dfb82408
S
373
374 /* bxt */
05712c15
ID
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
5358901f
DV
377};
378
3e369b76 379struct intel_shared_dpll_config {
1e6f2ddc 380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
8bd31e67 386
ee7b9f93
JB
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
96f6128c
DV
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
e7b903d2
DV
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
5358901f
DV
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
ee7b9f93 403};
ee7b9f93 404
429d47d5
S
405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
e69d0bc1
DV
410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
1da177e4
LT
423/* Interface history:
424 *
425 * 1.1: Original.
0d6aa60b
DA
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
de227f5f 428 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 429 * 1.5: Add vblank pipe configuration
2228ed67
MCA
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
1da177e4
LT
432 */
433#define DRIVER_MAJOR 1
2228ed67 434#define DRIVER_MINOR 6
1da177e4
LT
435#define DRIVER_PATCHLEVEL 0
436
23bc5982 437#define WATCH_LISTS 0
673a394b 438
0a3e67a4
JB
439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
8ee1c3db 444struct intel_opregion {
5bc4418b
BW
445 struct opregion_header __iomem *header;
446 struct opregion_acpi __iomem *acpi;
447 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
450 struct opregion_asle __iomem *asle;
451 void __iomem *vbt;
01fe9dbd 452 u32 __iomem *lid_state;
91a60f20 453 struct work_struct asle_work;
8ee1c3db 454};
44834a67 455#define OPREGION_SIZE (8*1024)
8ee1c3db 456
6ef3d427
CW
457struct intel_overlay;
458struct intel_overlay_error_state;
459
de151cf6 460#define I915_FENCE_REG_NONE -1
42b5aeab
VS
461#define I915_MAX_NUM_FENCES 32
462/* 32 fences + sign bit for FENCE_REG_NONE */
463#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
464
465struct drm_i915_fence_reg {
007cc8ac 466 struct list_head lru_list;
caea7476 467 struct drm_i915_gem_object *obj;
1690e1eb 468 int pin_count;
de151cf6 469};
7c1c2871 470
9b9d172d 471struct sdvo_device_mapping {
e957d772 472 u8 initialized;
9b9d172d 473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
e957d772 476 u8 i2c_pin;
b1083333 477 u8 ddc_pin;
9b9d172d 478};
479
c4a1d9e4
CW
480struct intel_display_error_state;
481
63eeaf38 482struct drm_i915_error_state {
742cbee8 483 struct kref ref;
585b0288
BW
484 struct timeval time;
485
cb383002 486 char error_msg[128];
48b031e3 487 u32 reset_count;
62d5d69b 488 u32 suspend_count;
cb383002 489
585b0288 490 /* Generic register state */
63eeaf38
JB
491 u32 eir;
492 u32 pgtbl_er;
be998e2e 493 u32 ier;
885ea5a8 494 u32 gtier[4];
b9a3906b 495 u32 ccid;
0f3b6849
CW
496 u32 derrmr;
497 u32 forcewake;
585b0288
BW
498 u32 error; /* gen6+ */
499 u32 err_int; /* gen7 */
6c826f34
MK
500 u32 fault_data0; /* gen8, gen9 */
501 u32 fault_data1; /* gen8, gen9 */
585b0288 502 u32 done_reg;
91ec5d11
BW
503 u32 gac_eco;
504 u32 gam_ecochk;
505 u32 gab_ctl;
506 u32 gfx_mode;
585b0288 507 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
508 u64 fence[I915_MAX_NUM_FENCES];
509 struct intel_overlay_error_state *overlay;
510 struct intel_display_error_state *display;
0ca36d78 511 struct drm_i915_error_object *semaphore_obj;
585b0288 512
52d39a21 513 struct drm_i915_error_ring {
372fbb8e 514 bool valid;
362b8af7
BW
515 /* Software tracked state */
516 bool waiting;
517 int hangcheck_score;
518 enum intel_ring_hangcheck_action hangcheck_action;
519 int num_requests;
520
521 /* our own tracking of ring head and tail */
522 u32 cpu_ring_head;
523 u32 cpu_ring_tail;
524
525 u32 semaphore_seqno[I915_NUM_RINGS - 1];
526
527 /* Register state */
94f8cf10 528 u32 start;
362b8af7
BW
529 u32 tail;
530 u32 head;
531 u32 ctl;
532 u32 hws;
533 u32 ipeir;
534 u32 ipehr;
535 u32 instdone;
362b8af7
BW
536 u32 bbstate;
537 u32 instpm;
538 u32 instps;
539 u32 seqno;
540 u64 bbaddr;
50877445 541 u64 acthd;
362b8af7 542 u32 fault_reg;
13ffadd1 543 u64 faddr;
362b8af7
BW
544 u32 rc_psmi; /* sleep state */
545 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
546
52d39a21
CW
547 struct drm_i915_error_object {
548 int page_count;
549 u32 gtt_offset;
550 u32 *pages[0];
ab0e7ff9 551 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 552
52d39a21
CW
553 struct drm_i915_error_request {
554 long jiffies;
555 u32 seqno;
ee4f42b1 556 u32 tail;
52d39a21 557 } *requests;
6c7a01ec
BW
558
559 struct {
560 u32 gfx_mode;
561 union {
562 u64 pdp[4];
563 u32 pp_dir_base;
564 };
565 } vm_info;
ab0e7ff9
CW
566
567 pid_t pid;
568 char comm[TASK_COMM_LEN];
52d39a21 569 } ring[I915_NUM_RINGS];
3a448734 570
9df30794 571 struct drm_i915_error_buffer {
a779e5ab 572 u32 size;
9df30794 573 u32 name;
b4716185 574 u32 rseqno[I915_NUM_RINGS], wseqno;
9df30794
CW
575 u32 gtt_offset;
576 u32 read_domains;
577 u32 write_domain;
4b9de737 578 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
579 s32 pinned:2;
580 u32 tiling:2;
581 u32 dirty:1;
582 u32 purgeable:1;
5cc9ed4b 583 u32 userptr:1;
5d1333fc 584 s32 ring:4;
f56383cb 585 u32 cache_level:3;
95f5301d 586 } **active_bo, **pinned_bo;
6c7a01ec 587
95f5301d 588 u32 *active_bo_count, *pinned_bo_count;
3a448734 589 u32 vm_count;
63eeaf38
JB
590};
591
7bd688cd 592struct intel_connector;
820d2d77 593struct intel_encoder;
5cec258b 594struct intel_crtc_state;
5724dbd1 595struct intel_initial_plane_config;
0e8ffe1b 596struct intel_crtc;
ee9300bb
DV
597struct intel_limit;
598struct dpll;
b8cecdf5 599
e70236a8 600struct drm_i915_display_funcs {
e70236a8
JB
601 int (*get_display_clock_speed)(struct drm_device *dev);
602 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
603 /**
604 * find_dpll() - Find the best values for the PLL
605 * @limit: limits for the PLL
606 * @crtc: current CRTC
607 * @target: target frequency in kHz
608 * @refclk: reference clock frequency in kHz
609 * @match_clock: if provided, @best_clock P divider must
610 * match the P divider from @match_clock
611 * used for LVDS downclocking
612 * @best_clock: best PLL values found
613 *
614 * Returns true on success, false on failure.
615 */
616 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 617 struct intel_crtc_state *crtc_state,
ee9300bb
DV
618 int target, int refclk,
619 struct dpll *match_clock,
620 struct dpll *best_clock);
46ba614c 621 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
622 void (*update_sprite_wm)(struct drm_plane *plane,
623 struct drm_crtc *crtc,
ed57cb8a
DL
624 uint32_t sprite_width, uint32_t sprite_height,
625 int pixel_size, bool enable, bool scaled);
27c329ed
ML
626 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
627 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
628 /* Returns the active state of the crtc, and if the crtc is active,
629 * fills out the pipe-config with the hw state. */
630 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 631 struct intel_crtc_state *);
5724dbd1
DL
632 void (*get_initial_plane_config)(struct intel_crtc *,
633 struct intel_initial_plane_config *);
190f68c5
ACO
634 int (*crtc_compute_clock)(struct intel_crtc *crtc,
635 struct intel_crtc_state *crtc_state);
76e5a89c
DV
636 void (*crtc_enable)(struct drm_crtc *crtc);
637 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
638 void (*audio_codec_enable)(struct drm_connector *connector,
639 struct intel_encoder *encoder,
640 struct drm_display_mode *mode);
641 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 642 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 643 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
644 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
645 struct drm_framebuffer *fb,
ed8d1975 646 struct drm_i915_gem_object *obj,
6258fbe2 647 struct drm_i915_gem_request *req,
ed8d1975 648 uint32_t flags);
29b9bde6
DV
649 void (*update_primary_plane)(struct drm_crtc *crtc,
650 struct drm_framebuffer *fb,
651 int x, int y);
20afbda2 652 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
653 /* clock updates for mode set */
654 /* cursor updates */
655 /* render clock increase/decrease */
656 /* display clock increase/decrease */
657 /* pll clock increase/decrease */
7bd688cd 658
6517d273 659 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
660 uint32_t (*get_backlight)(struct intel_connector *connector);
661 void (*set_backlight)(struct intel_connector *connector,
662 uint32_t level);
663 void (*disable_backlight)(struct intel_connector *connector);
664 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
665};
666
48c1026a
MK
667enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673};
674
675enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682};
683
907b28c5 684struct intel_uncore_funcs {
c8d9a590 685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 686 enum forcewake_domains domains);
c8d9a590 687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 688 enum forcewake_domains domains);
0b274481
BW
689
690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694
695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
696 uint8_t val, bool trace);
697 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
698 uint16_t val, bool trace);
699 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
700 uint32_t val, bool trace);
701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
702 uint64_t val, bool trace);
990bbdad
CW
703};
704
907b28c5
CW
705struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
48c1026a 711 enum forcewake_domains fw_domains;
b2cff0db
CW
712
713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
48c1026a 715 enum forcewake_domain_id id;
b2cff0db
CW
716 unsigned wake_count;
717 struct timer_list timer;
05a2fb15
MK
718 u32 reg_set;
719 u32 val_set;
720 u32 val_clear;
721 u32 reg_ack;
722 u32 reg_post;
723 u32 val_reset;
b2cff0db 724 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
725};
726
727/* Iterate over initialised fw domains */
728#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
729 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (i__) < FW_DOMAIN_ID_COUNT; \
731 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
732 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
733
734#define for_each_fw_domain(domain__, dev_priv__, i__) \
735 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 736
dc174300
SS
737enum csr_state {
738 FW_UNINITIALIZED = 0,
739 FW_LOADED,
740 FW_FAILED
741};
742
eb805623
DV
743struct intel_csr {
744 const char *fw_path;
745 __be32 *dmc_payload;
746 uint32_t dmc_fw_size;
747 uint32_t mmio_count;
748 uint32_t mmioaddr[8];
749 uint32_t mmiodata[8];
dc174300 750 enum csr_state state;
eb805623
DV
751};
752
79fc46df
DL
753#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
766 func(is_haswell) sep \
7201c0b3 767 func(is_skylake) sep \
b833d685 768 func(is_preliminary) sep \
79fc46df
DL
769 func(has_fbc) sep \
770 func(has_pipe_cxsr) sep \
771 func(has_hotplug) sep \
772 func(cursor_needs_physical) sep \
773 func(has_overlay) sep \
774 func(overlay_needs_physical) sep \
775 func(supports_tv) sep \
dd93be58 776 func(has_llc) sep \
30568c45
DL
777 func(has_ddi) sep \
778 func(has_fpga_dbg)
c96ea64e 779
a587f779
DL
780#define DEFINE_FLAG(name) u8 name:1
781#define SEP_SEMICOLON ;
c96ea64e 782
cfdf1fa2 783struct intel_device_info {
10fce67a 784 u32 display_mmio_offset;
87f1f465 785 u16 device_id;
7eb552ae 786 u8 num_pipes:3;
d615a166 787 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 788 u8 gen;
73ae478c 789 u8 ring_mask; /* Rings supported by the HW */
a587f779 790 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
791 /* Register offsets for the various display pipes and transcoders */
792 int pipe_offsets[I915_MAX_TRANSCODERS];
793 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 794 int palette_offsets[I915_MAX_PIPES];
5efb3e28 795 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
796
797 /* Slice/subslice/EU info */
798 u8 slice_total;
799 u8 subslice_total;
800 u8 subslice_per_slice;
801 u8 eu_total;
802 u8 eu_per_subslice;
b7668791
DL
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
3873218f
JM
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
cfdf1fa2
KH
808};
809
a587f779
DL
810#undef DEFINE_FLAG
811#undef SEP_SEMICOLON
812
7faf1ab2
DV
813enum i915_cache_level {
814 I915_CACHE_NONE = 0,
350ec881
CW
815 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
816 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
817 caches, eg sampler/render caches, and the
818 large Last-Level-Cache. LLC is coherent with
819 the CPU, but L3 is only visible to the GPU. */
651d794f 820 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
821};
822
e59ec13d
MK
823struct i915_ctx_hang_stats {
824 /* This context had batch pending when hang was declared */
825 unsigned batch_pending;
826
827 /* This context had batch active when hang was declared */
828 unsigned batch_active;
be62acb4
MK
829
830 /* Time when this context was last blamed for a GPU reset */
831 unsigned long guilty_ts;
832
676fa572
CW
833 /* If the contexts causes a second GPU hang within this time,
834 * it is permanently banned from submitting any more work.
835 */
836 unsigned long ban_period_seconds;
837
be62acb4
MK
838 /* This context is banned to submit more work */
839 bool banned;
e59ec13d 840};
40521054
BW
841
842/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 843#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
844
845#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
846/**
847 * struct intel_context - as the name implies, represents a context.
848 * @ref: reference count.
849 * @user_handle: userspace tracking identity for this context.
850 * @remap_slice: l3 row remapping information.
b1b38278
DW
851 * @flags: context specific flags:
852 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
853 * @file_priv: filp associated with this context (NULL for global default
854 * context).
855 * @hang_stats: information about the role of this context in possible GPU
856 * hangs.
7df113e4 857 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
858 * @legacy_hw_ctx: render context backing object and whether it is correctly
859 * initialized (legacy ring submission mechanism only).
860 * @link: link in the global list of contexts.
861 *
862 * Contexts are memory images used by the hardware to store copies of their
863 * internal state.
864 */
273497e5 865struct intel_context {
dce3271b 866 struct kref ref;
821d66dd 867 int user_handle;
3ccfd19d 868 uint8_t remap_slice;
b1b38278 869 int flags;
40521054 870 struct drm_i915_file_private *file_priv;
e59ec13d 871 struct i915_ctx_hang_stats hang_stats;
ae6c4806 872 struct i915_hw_ppgtt *ppgtt;
a33afea5 873
c9e003af 874 /* Legacy ring buffer submission */
ea0c76f8
OM
875 struct {
876 struct drm_i915_gem_object *rcs_state;
877 bool initialized;
878 } legacy_hw_ctx;
879
c9e003af 880 /* Execlists */
564ddb2f 881 bool rcs_initialized;
c9e003af
OM
882 struct {
883 struct drm_i915_gem_object *state;
84c2377f 884 struct intel_ringbuffer *ringbuf;
a7cbedec 885 int pin_count;
c9e003af
OM
886 } engine[I915_NUM_RINGS];
887
a33afea5 888 struct list_head link;
40521054
BW
889};
890
a4001f1b
PZ
891enum fb_op_origin {
892 ORIGIN_GTT,
893 ORIGIN_CPU,
894 ORIGIN_CS,
895 ORIGIN_FLIP,
896};
897
5c3fe8b0 898struct i915_fbc {
25ad93fd
PZ
899 /* This is always the inner lock when overlapping with struct_mutex and
900 * it's the outer lock when overlapping with stolen_lock. */
901 struct mutex lock;
60ee5cd2 902 unsigned long uncompressed_size;
5e59f717 903 unsigned threshold;
5c3fe8b0 904 unsigned int fb_id;
dbef0f15
PZ
905 unsigned int possible_framebuffer_bits;
906 unsigned int busy_bits;
e35fef21 907 struct intel_crtc *crtc;
5c3fe8b0
BW
908 int y;
909
c4213885 910 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
911 struct drm_mm_node *compressed_llb;
912
da46f936
RV
913 bool false_color;
914
9adccc60
PZ
915 /* Tracks whether the HW is actually enabled, not whether the feature is
916 * possible. */
917 bool enabled;
918
5c3fe8b0
BW
919 struct intel_fbc_work {
920 struct delayed_work work;
220285f2 921 struct intel_crtc *crtc;
5c3fe8b0 922 struct drm_framebuffer *fb;
5c3fe8b0
BW
923 } *fbc_work;
924
29ebf90f
CW
925 enum no_fbc_reason {
926 FBC_OK, /* FBC is enabled */
927 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
928 FBC_NO_OUTPUT, /* no outputs enabled to compress */
929 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
930 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
931 FBC_MODE_TOO_LARGE, /* mode too large for compression */
932 FBC_BAD_PLANE, /* fbc not supported on plane */
933 FBC_NOT_TILED, /* buffer not tiled */
934 FBC_MULTIPLE_PIPES, /* more than one pipe active */
935 FBC_MODULE_PARAM,
936 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 937 FBC_ROTATION, /* rotation is not supported */
89351085 938 FBC_IN_DBG_MASTER, /* kernel debugger is active */
5c3fe8b0 939 } no_fbc_reason;
ff2a3117 940
7733b49b 941 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 942 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 943 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
944};
945
96178eeb
VK
946/**
947 * HIGH_RR is the highest eDP panel refresh rate read from EDID
948 * LOW_RR is the lowest eDP panel refresh rate found from EDID
949 * parsing for same resolution.
950 */
951enum drrs_refresh_rate_type {
952 DRRS_HIGH_RR,
953 DRRS_LOW_RR,
954 DRRS_MAX_RR, /* RR count */
955};
956
957enum drrs_support_type {
958 DRRS_NOT_SUPPORTED = 0,
959 STATIC_DRRS_SUPPORT = 1,
960 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
961};
962
2807cf69 963struct intel_dp;
96178eeb
VK
964struct i915_drrs {
965 struct mutex mutex;
966 struct delayed_work work;
967 struct intel_dp *dp;
968 unsigned busy_frontbuffer_bits;
969 enum drrs_refresh_rate_type refresh_rate_type;
970 enum drrs_support_type type;
971};
972
a031d709 973struct i915_psr {
f0355c4a 974 struct mutex lock;
a031d709
RV
975 bool sink_support;
976 bool source_ok;
2807cf69 977 struct intel_dp *enabled;
7c8f8a70
RV
978 bool active;
979 struct delayed_work work;
9ca15301 980 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
981 bool psr2_support;
982 bool aux_frame_sync;
3f51e471 983};
5c3fe8b0 984
3bad0781 985enum intel_pch {
f0350830 986 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
987 PCH_IBX, /* Ibexpeak PCH */
988 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 989 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 990 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 991 PCH_NOP,
3bad0781
ZW
992};
993
988d6ee8
PZ
994enum intel_sbi_destination {
995 SBI_ICLK,
996 SBI_MPHY,
997};
998
b690e96c 999#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1000#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1001#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1002#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1003#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1004#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1005
8be48d92 1006struct intel_fbdev;
1630fe75 1007struct intel_fbc_work;
38651674 1008
c2b9152f
DV
1009struct intel_gmbus {
1010 struct i2c_adapter adapter;
f2ce9faf 1011 u32 force_bit;
c2b9152f 1012 u32 reg0;
36c785f0 1013 u32 gpio_reg;
c167a6fc 1014 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1015 struct drm_i915_private *dev_priv;
1016};
1017
f4c956ad 1018struct i915_suspend_saved_registers {
e948e994 1019 u32 saveDSPARB;
ba8bbcf6 1020 u32 saveLVDS;
585fb111
JB
1021 u32 savePP_ON_DELAYS;
1022 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1023 u32 savePP_ON;
1024 u32 savePP_OFF;
1025 u32 savePP_CONTROL;
585fb111 1026 u32 savePP_DIVISOR;
ba8bbcf6 1027 u32 saveFBC_CONTROL;
1f84e550 1028 u32 saveCACHE_MODE_0;
1f84e550 1029 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1030 u32 saveSWF0[16];
1031 u32 saveSWF1[16];
1032 u32 saveSWF2[3];
4b9de737 1033 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1034 u32 savePCH_PORT_HOTPLUG;
9f49c376 1035 u16 saveGCDGMBUS;
f4c956ad 1036};
c85aa885 1037
ddeea5b0
ID
1038struct vlv_s0ix_state {
1039 /* GAM */
1040 u32 wr_watermark;
1041 u32 gfx_prio_ctrl;
1042 u32 arb_mode;
1043 u32 gfx_pend_tlb0;
1044 u32 gfx_pend_tlb1;
1045 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1046 u32 media_max_req_count;
1047 u32 gfx_max_req_count;
1048 u32 render_hwsp;
1049 u32 ecochk;
1050 u32 bsd_hwsp;
1051 u32 blt_hwsp;
1052 u32 tlb_rd_addr;
1053
1054 /* MBC */
1055 u32 g3dctl;
1056 u32 gsckgctl;
1057 u32 mbctl;
1058
1059 /* GCP */
1060 u32 ucgctl1;
1061 u32 ucgctl3;
1062 u32 rcgctl1;
1063 u32 rcgctl2;
1064 u32 rstctl;
1065 u32 misccpctl;
1066
1067 /* GPM */
1068 u32 gfxpause;
1069 u32 rpdeuhwtc;
1070 u32 rpdeuc;
1071 u32 ecobus;
1072 u32 pwrdwnupctl;
1073 u32 rp_down_timeout;
1074 u32 rp_deucsw;
1075 u32 rcubmabdtmr;
1076 u32 rcedata;
1077 u32 spare2gh;
1078
1079 /* Display 1 CZ domain */
1080 u32 gt_imr;
1081 u32 gt_ier;
1082 u32 pm_imr;
1083 u32 pm_ier;
1084 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1085
1086 /* GT SA CZ domain */
1087 u32 tilectl;
1088 u32 gt_fifoctl;
1089 u32 gtlc_wake_ctrl;
1090 u32 gtlc_survive;
1091 u32 pmwgicz;
1092
1093 /* Display 2 CZ domain */
1094 u32 gu_ctl0;
1095 u32 gu_ctl1;
9c25210f 1096 u32 pcbr;
ddeea5b0
ID
1097 u32 clock_gate_dis2;
1098};
1099
bf225f20
CW
1100struct intel_rps_ei {
1101 u32 cz_clock;
1102 u32 render_c0;
1103 u32 media_c0;
31685c25
D
1104};
1105
c85aa885 1106struct intel_gen6_power_mgmt {
d4d70aa5
ID
1107 /*
1108 * work, interrupts_enabled and pm_iir are protected by
1109 * dev_priv->irq_lock
1110 */
c85aa885 1111 struct work_struct work;
d4d70aa5 1112 bool interrupts_enabled;
c85aa885 1113 u32 pm_iir;
59cdb63d 1114
b39fb297
BW
1115 /* Frequencies are stored in potentially platform dependent multiples.
1116 * In other words, *_freq needs to be multiplied by X to be interesting.
1117 * Soft limits are those which are used for the dynamic reclocking done
1118 * by the driver (raise frequencies under heavy loads, and lower for
1119 * lighter loads). Hard limits are those imposed by the hardware.
1120 *
1121 * A distinction is made for overclocking, which is never enabled by
1122 * default, and is considered to be above the hard limit if it's
1123 * possible at all.
1124 */
1125 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1126 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1127 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1128 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1129 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1130 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1131 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1132 u8 rp1_freq; /* "less than" RP0 power/freqency */
1133 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1134 u32 cz_freq;
1a01ab3b 1135
8fb55197
CW
1136 u8 up_threshold; /* Current %busy required to uplock */
1137 u8 down_threshold; /* Current %busy required to downclock */
1138
dd75fdc8
CW
1139 int last_adj;
1140 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1141
8d3afd7d
CW
1142 spinlock_t client_lock;
1143 struct list_head clients;
1144 bool client_boost;
1145
c0951f0c 1146 bool enabled;
1a01ab3b 1147 struct delayed_work delayed_resume_work;
1854d5ca 1148 unsigned boosts;
4fc688ce 1149
2e1b8730 1150 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1151
bf225f20
CW
1152 /* manual wa residency calculations */
1153 struct intel_rps_ei up_ei, down_ei;
1154
4fc688ce
JB
1155 /*
1156 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1157 * Must be taken after struct_mutex if nested. Note that
1158 * this lock may be held for long periods of time when
1159 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1160 */
1161 struct mutex hw_lock;
c85aa885
DV
1162};
1163
1a240d4d
DV
1164/* defined intel_pm.c */
1165extern spinlock_t mchdev_lock;
1166
c85aa885
DV
1167struct intel_ilk_power_mgmt {
1168 u8 cur_delay;
1169 u8 min_delay;
1170 u8 max_delay;
1171 u8 fmax;
1172 u8 fstart;
1173
1174 u64 last_count1;
1175 unsigned long last_time1;
1176 unsigned long chipset_power;
1177 u64 last_count2;
5ed0bdf2 1178 u64 last_time2;
c85aa885
DV
1179 unsigned long gfx_power;
1180 u8 corr;
1181
1182 int c_m;
1183 int r_t;
1184};
1185
c6cb582e
ID
1186struct drm_i915_private;
1187struct i915_power_well;
1188
1189struct i915_power_well_ops {
1190 /*
1191 * Synchronize the well's hw state to match the current sw state, for
1192 * example enable/disable it based on the current refcount. Called
1193 * during driver init and resume time, possibly after first calling
1194 * the enable/disable handlers.
1195 */
1196 void (*sync_hw)(struct drm_i915_private *dev_priv,
1197 struct i915_power_well *power_well);
1198 /*
1199 * Enable the well and resources that depend on it (for example
1200 * interrupts located on the well). Called after the 0->1 refcount
1201 * transition.
1202 */
1203 void (*enable)(struct drm_i915_private *dev_priv,
1204 struct i915_power_well *power_well);
1205 /*
1206 * Disable the well and resources that depend on it. Called after
1207 * the 1->0 refcount transition.
1208 */
1209 void (*disable)(struct drm_i915_private *dev_priv,
1210 struct i915_power_well *power_well);
1211 /* Returns the hw enabled state. */
1212 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1213 struct i915_power_well *power_well);
1214};
1215
a38911a3
WX
1216/* Power well structure for haswell */
1217struct i915_power_well {
c1ca727f 1218 const char *name;
6f3ef5dd 1219 bool always_on;
a38911a3
WX
1220 /* power well enable/disable usage count */
1221 int count;
bfafe93a
ID
1222 /* cached hw enabled state */
1223 bool hw_enabled;
c1ca727f 1224 unsigned long domains;
77961eb9 1225 unsigned long data;
c6cb582e 1226 const struct i915_power_well_ops *ops;
a38911a3
WX
1227};
1228
83c00f55 1229struct i915_power_domains {
baa70707
ID
1230 /*
1231 * Power wells needed for initialization at driver init and suspend
1232 * time are on. They are kept on until after the first modeset.
1233 */
1234 bool init_power_on;
0d116a29 1235 bool initializing;
c1ca727f 1236 int power_well_count;
baa70707 1237
83c00f55 1238 struct mutex lock;
1da51581 1239 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1240 struct i915_power_well *power_wells;
83c00f55
ID
1241};
1242
35a85ac6 1243#define MAX_L3_SLICES 2
a4da4fa4 1244struct intel_l3_parity {
35a85ac6 1245 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1246 struct work_struct error_work;
35a85ac6 1247 int which_slice;
a4da4fa4
DV
1248};
1249
4b5aed62 1250struct i915_gem_mm {
4b5aed62
DV
1251 /** Memory allocator for GTT stolen memory */
1252 struct drm_mm stolen;
92e97d2f
PZ
1253 /** Protects the usage of the GTT stolen memory allocator. This is
1254 * always the inner lock when overlapping with struct_mutex. */
1255 struct mutex stolen_lock;
1256
4b5aed62
DV
1257 /** List of all objects in gtt_space. Used to restore gtt
1258 * mappings on resume */
1259 struct list_head bound_list;
1260 /**
1261 * List of objects which are not bound to the GTT (thus
1262 * are idle and not used by the GPU) but still have
1263 * (presumably uncached) pages still attached.
1264 */
1265 struct list_head unbound_list;
1266
1267 /** Usable portion of the GTT for GEM */
1268 unsigned long stolen_base; /* limited to low memory (32-bit) */
1269
4b5aed62
DV
1270 /** PPGTT used for aliasing the PPGTT with the GTT */
1271 struct i915_hw_ppgtt *aliasing_ppgtt;
1272
2cfcd32a 1273 struct notifier_block oom_notifier;
ceabbba5 1274 struct shrinker shrinker;
4b5aed62
DV
1275 bool shrinker_no_lock_stealing;
1276
4b5aed62
DV
1277 /** LRU list of objects with fence regs on them. */
1278 struct list_head fence_list;
1279
1280 /**
1281 * We leave the user IRQ off as much as possible,
1282 * but this means that requests will finish and never
1283 * be retired once the system goes idle. Set a timer to
1284 * fire periodically while the ring is running. When it
1285 * fires, go retire requests.
1286 */
1287 struct delayed_work retire_work;
1288
b29c19b6
CW
1289 /**
1290 * When we detect an idle GPU, we want to turn on
1291 * powersaving features. So once we see that there
1292 * are no more requests outstanding and no more
1293 * arrive within a small period of time, we fire
1294 * off the idle_work.
1295 */
1296 struct delayed_work idle_work;
1297
4b5aed62
DV
1298 /**
1299 * Are we in a non-interruptible section of code like
1300 * modesetting?
1301 */
1302 bool interruptible;
1303
f62a0076
CW
1304 /**
1305 * Is the GPU currently considered idle, or busy executing userspace
1306 * requests? Whilst idle, we attempt to power down the hardware and
1307 * display clocks. In order to reduce the effect on performance, there
1308 * is a slight delay before we do so.
1309 */
1310 bool busy;
1311
bdf1e7e3
DV
1312 /* the indicator for dispatch video commands on two BSD rings */
1313 int bsd_ring_dispatch_index;
1314
4b5aed62
DV
1315 /** Bit 6 swizzling required for X tiling */
1316 uint32_t bit_6_swizzle_x;
1317 /** Bit 6 swizzling required for Y tiling */
1318 uint32_t bit_6_swizzle_y;
1319
4b5aed62 1320 /* accounting, useful for userland debugging */
c20e8355 1321 spinlock_t object_stat_lock;
4b5aed62
DV
1322 size_t object_memory;
1323 u32 object_count;
1324};
1325
edc3d884 1326struct drm_i915_error_state_buf {
0a4cd7c8 1327 struct drm_i915_private *i915;
edc3d884
MK
1328 unsigned bytes;
1329 unsigned size;
1330 int err;
1331 u8 *buf;
1332 loff_t start;
1333 loff_t pos;
1334};
1335
fc16b48b
MK
1336struct i915_error_state_file_priv {
1337 struct drm_device *dev;
1338 struct drm_i915_error_state *error;
1339};
1340
99584db3
DV
1341struct i915_gpu_error {
1342 /* For hangcheck timer */
1343#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1344#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1345 /* Hang gpu twice in this window and your context gets banned */
1346#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1347
737b1506
CW
1348 struct workqueue_struct *hangcheck_wq;
1349 struct delayed_work hangcheck_work;
99584db3
DV
1350
1351 /* For reset and error_state handling. */
1352 spinlock_t lock;
1353 /* Protected by the above dev->gpu_error.lock. */
1354 struct drm_i915_error_state *first_error;
094f9a54
CW
1355
1356 unsigned long missed_irq_rings;
1357
1f83fee0 1358 /**
2ac0f450 1359 * State variable controlling the reset flow and count
1f83fee0 1360 *
2ac0f450
MK
1361 * This is a counter which gets incremented when reset is triggered,
1362 * and again when reset has been handled. So odd values (lowest bit set)
1363 * means that reset is in progress and even values that
1364 * (reset_counter >> 1):th reset was successfully completed.
1365 *
1366 * If reset is not completed succesfully, the I915_WEDGE bit is
1367 * set meaning that hardware is terminally sour and there is no
1368 * recovery. All waiters on the reset_queue will be woken when
1369 * that happens.
1370 *
1371 * This counter is used by the wait_seqno code to notice that reset
1372 * event happened and it needs to restart the entire ioctl (since most
1373 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1374 *
1375 * This is important for lock-free wait paths, where no contended lock
1376 * naturally enforces the correct ordering between the bail-out of the
1377 * waiter and the gpu reset work code.
1f83fee0
DV
1378 */
1379 atomic_t reset_counter;
1380
1f83fee0 1381#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1382#define I915_WEDGED (1 << 31)
1f83fee0
DV
1383
1384 /**
1385 * Waitqueue to signal when the reset has completed. Used by clients
1386 * that wait for dev_priv->mm.wedged to settle.
1387 */
1388 wait_queue_head_t reset_queue;
33196ded 1389
88b4aa87
MK
1390 /* Userspace knobs for gpu hang simulation;
1391 * combines both a ring mask, and extra flags
1392 */
1393 u32 stop_rings;
1394#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1395#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1396
1397 /* For missed irq/seqno simulation. */
1398 unsigned int test_irq_rings;
6689c167
MA
1399
1400 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1401 bool reload_in_reset;
99584db3
DV
1402};
1403
b8efb17b
ZR
1404enum modeset_restore {
1405 MODESET_ON_LID_OPEN,
1406 MODESET_DONE,
1407 MODESET_SUSPENDED,
1408};
1409
6acab15a 1410struct ddi_vbt_port_info {
ce4dd49e
DL
1411 /*
1412 * This is an index in the HDMI/DVI DDI buffer translation table.
1413 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1414 * populate this field.
1415 */
1416#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1417 uint8_t hdmi_level_shift;
311a2094
PZ
1418
1419 uint8_t supports_dvi:1;
1420 uint8_t supports_hdmi:1;
1421 uint8_t supports_dp:1;
6acab15a
PZ
1422};
1423
bfd7ebda
RV
1424enum psr_lines_to_wait {
1425 PSR_0_LINES_TO_WAIT = 0,
1426 PSR_1_LINE_TO_WAIT,
1427 PSR_4_LINES_TO_WAIT,
1428 PSR_8_LINES_TO_WAIT
83a7280e
PB
1429};
1430
41aa3448
RV
1431struct intel_vbt_data {
1432 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1433 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1434
1435 /* Feature bits */
1436 unsigned int int_tv_support:1;
1437 unsigned int lvds_dither:1;
1438 unsigned int lvds_vbt:1;
1439 unsigned int int_crt_support:1;
1440 unsigned int lvds_use_ssc:1;
1441 unsigned int display_clock_mode:1;
1442 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1443 unsigned int has_mipi:1;
41aa3448
RV
1444 int lvds_ssc_freq;
1445 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1446
83a7280e
PB
1447 enum drrs_support_type drrs_type;
1448
41aa3448
RV
1449 /* eDP */
1450 int edp_rate;
1451 int edp_lanes;
1452 int edp_preemphasis;
1453 int edp_vswing;
1454 bool edp_initialized;
1455 bool edp_support;
1456 int edp_bpp;
1457 struct edp_power_seq edp_pps;
1458
bfd7ebda
RV
1459 struct {
1460 bool full_link;
1461 bool require_aux_wakeup;
1462 int idle_frames;
1463 enum psr_lines_to_wait lines_to_wait;
1464 int tp1_wakeup_time;
1465 int tp2_tp3_wakeup_time;
1466 } psr;
1467
f00076d2
JN
1468 struct {
1469 u16 pwm_freq_hz;
39fbc9c8 1470 bool present;
f00076d2 1471 bool active_low_pwm;
1de6068e 1472 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1473 } backlight;
1474
d17c5443
SK
1475 /* MIPI DSI */
1476 struct {
3e6bd011 1477 u16 port;
d17c5443 1478 u16 panel_id;
d3b542fc
SK
1479 struct mipi_config *config;
1480 struct mipi_pps_data *pps;
1481 u8 seq_version;
1482 u32 size;
1483 u8 *data;
1484 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1485 } dsi;
1486
41aa3448
RV
1487 int crt_ddc_pin;
1488
1489 int child_dev_num;
768f69c9 1490 union child_device_config *child_dev;
6acab15a
PZ
1491
1492 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1493};
1494
77c122bc
VS
1495enum intel_ddb_partitioning {
1496 INTEL_DDB_PART_1_2,
1497 INTEL_DDB_PART_5_6, /* IVB+ */
1498};
1499
1fd527cc
VS
1500struct intel_wm_level {
1501 bool enable;
1502 uint32_t pri_val;
1503 uint32_t spr_val;
1504 uint32_t cur_val;
1505 uint32_t fbc_val;
1506};
1507
820c1980 1508struct ilk_wm_values {
609cedef
VS
1509 uint32_t wm_pipe[3];
1510 uint32_t wm_lp[3];
1511 uint32_t wm_lp_spr[3];
1512 uint32_t wm_linetime[3];
1513 bool enable_fbc_wm;
1514 enum intel_ddb_partitioning partitioning;
1515};
1516
262cd2e1
VS
1517struct vlv_pipe_wm {
1518 uint16_t primary;
1519 uint16_t sprite[2];
1520 uint8_t cursor;
1521};
ae80152d 1522
262cd2e1
VS
1523struct vlv_sr_wm {
1524 uint16_t plane;
1525 uint8_t cursor;
1526};
ae80152d 1527
262cd2e1
VS
1528struct vlv_wm_values {
1529 struct vlv_pipe_wm pipe[3];
1530 struct vlv_sr_wm sr;
0018fda1
VS
1531 struct {
1532 uint8_t cursor;
1533 uint8_t sprite[2];
1534 uint8_t primary;
1535 } ddl[3];
6eb1a681
VS
1536 uint8_t level;
1537 bool cxsr;
0018fda1
VS
1538};
1539
c193924e 1540struct skl_ddb_entry {
16160e3d 1541 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1542};
1543
1544static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1545{
16160e3d 1546 return entry->end - entry->start;
c193924e
DL
1547}
1548
08db6652
DL
1549static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1550 const struct skl_ddb_entry *e2)
1551{
1552 if (e1->start == e2->start && e1->end == e2->end)
1553 return true;
1554
1555 return false;
1556}
1557
c193924e 1558struct skl_ddb_allocation {
34bb56af 1559 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1560 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1561 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1562 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1563};
1564
2ac96d2a
PB
1565struct skl_wm_values {
1566 bool dirty[I915_MAX_PIPES];
c193924e 1567 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1568 uint32_t wm_linetime[I915_MAX_PIPES];
1569 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1570 uint32_t cursor[I915_MAX_PIPES][8];
1571 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1572 uint32_t cursor_trans[I915_MAX_PIPES];
1573};
1574
1575struct skl_wm_level {
1576 bool plane_en[I915_MAX_PLANES];
b99f58da 1577 bool cursor_en;
2ac96d2a
PB
1578 uint16_t plane_res_b[I915_MAX_PLANES];
1579 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1580 uint16_t cursor_res_b;
1581 uint8_t cursor_res_l;
1582};
1583
c67a470b 1584/*
765dab67
PZ
1585 * This struct helps tracking the state needed for runtime PM, which puts the
1586 * device in PCI D3 state. Notice that when this happens, nothing on the
1587 * graphics device works, even register access, so we don't get interrupts nor
1588 * anything else.
c67a470b 1589 *
765dab67
PZ
1590 * Every piece of our code that needs to actually touch the hardware needs to
1591 * either call intel_runtime_pm_get or call intel_display_power_get with the
1592 * appropriate power domain.
a8a8bd54 1593 *
765dab67
PZ
1594 * Our driver uses the autosuspend delay feature, which means we'll only really
1595 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1596 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1597 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1598 *
1599 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1600 * goes back to false exactly before we reenable the IRQs. We use this variable
1601 * to check if someone is trying to enable/disable IRQs while they're supposed
1602 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1603 * case it happens.
c67a470b 1604 *
765dab67 1605 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1606 */
5d584b2e
PZ
1607struct i915_runtime_pm {
1608 bool suspended;
2aeb7d3a 1609 bool irqs_enabled;
c67a470b
PZ
1610};
1611
926321d5
DV
1612enum intel_pipe_crc_source {
1613 INTEL_PIPE_CRC_SOURCE_NONE,
1614 INTEL_PIPE_CRC_SOURCE_PLANE1,
1615 INTEL_PIPE_CRC_SOURCE_PLANE2,
1616 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1617 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1618 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1619 INTEL_PIPE_CRC_SOURCE_TV,
1620 INTEL_PIPE_CRC_SOURCE_DP_B,
1621 INTEL_PIPE_CRC_SOURCE_DP_C,
1622 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1623 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1624 INTEL_PIPE_CRC_SOURCE_MAX,
1625};
1626
8bf1e9f1 1627struct intel_pipe_crc_entry {
ac2300d4 1628 uint32_t frame;
8bf1e9f1
SH
1629 uint32_t crc[5];
1630};
1631
b2c88f5b 1632#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1633struct intel_pipe_crc {
d538bbdf
DL
1634 spinlock_t lock;
1635 bool opened; /* exclusive access to the result file */
e5f75aca 1636 struct intel_pipe_crc_entry *entries;
926321d5 1637 enum intel_pipe_crc_source source;
d538bbdf 1638 int head, tail;
07144428 1639 wait_queue_head_t wq;
8bf1e9f1
SH
1640};
1641
f99d7069
DV
1642struct i915_frontbuffer_tracking {
1643 struct mutex lock;
1644
1645 /*
1646 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1647 * scheduled flips.
1648 */
1649 unsigned busy_bits;
1650 unsigned flip_bits;
1651};
1652
7225342a
MK
1653struct i915_wa_reg {
1654 u32 addr;
1655 u32 value;
1656 /* bitmask representing WA bits */
1657 u32 mask;
1658};
1659
1660#define I915_MAX_WA_REGS 16
1661
1662struct i915_workarounds {
1663 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1664 u32 count;
1665};
1666
cf9d2890
YZ
1667struct i915_virtual_gpu {
1668 bool active;
1669};
1670
5f19e2bf
JH
1671struct i915_execbuffer_params {
1672 struct drm_device *dev;
1673 struct drm_file *file;
1674 uint32_t dispatch_flags;
1675 uint32_t args_batch_start_offset;
1676 uint32_t batch_obj_vm_offset;
1677 struct intel_engine_cs *ring;
1678 struct drm_i915_gem_object *batch_obj;
1679 struct intel_context *ctx;
6a6ae79a 1680 struct drm_i915_gem_request *request;
5f19e2bf
JH
1681};
1682
77fec556 1683struct drm_i915_private {
f4c956ad 1684 struct drm_device *dev;
efab6d8d 1685 struct kmem_cache *objects;
e20d2ab7 1686 struct kmem_cache *vmas;
efab6d8d 1687 struct kmem_cache *requests;
f4c956ad 1688
5c969aa7 1689 const struct intel_device_info info;
f4c956ad
DV
1690
1691 int relative_constants_mode;
1692
1693 void __iomem *regs;
1694
907b28c5 1695 struct intel_uncore uncore;
f4c956ad 1696
cf9d2890
YZ
1697 struct i915_virtual_gpu vgpu;
1698
eb805623
DV
1699 struct intel_csr csr;
1700
1701 /* Display CSR-related protection */
1702 struct mutex csr_lock;
1703
5ea6e5e3 1704 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1705
f4c956ad
DV
1706 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1707 * controller on different i2c buses. */
1708 struct mutex gmbus_mutex;
1709
1710 /**
1711 * Base address of the gmbus and gpio block.
1712 */
1713 uint32_t gpio_mmio_base;
1714
b6fdd0f2
SS
1715 /* MMIO base address for MIPI regs */
1716 uint32_t mipi_mmio_base;
1717
28c70f16
DV
1718 wait_queue_head_t gmbus_wait_queue;
1719
f4c956ad 1720 struct pci_dev *bridge_dev;
a4872ba6 1721 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1722 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1723 uint32_t last_seqno, next_seqno;
f4c956ad 1724
ba8286fa 1725 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1726 struct resource mch_res;
1727
f4c956ad
DV
1728 /* protects the irq masks */
1729 spinlock_t irq_lock;
1730
84c33a64
SG
1731 /* protects the mmio flip data */
1732 spinlock_t mmio_flip_lock;
1733
f8b79e58
ID
1734 bool display_irqs_enabled;
1735
9ee32fea
DV
1736 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1737 struct pm_qos_request pm_qos;
1738
a580516d
VS
1739 /* Sideband mailbox protection */
1740 struct mutex sb_lock;
f4c956ad
DV
1741
1742 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1743 union {
1744 u32 irq_mask;
1745 u32 de_irq_mask[I915_MAX_PIPES];
1746 };
f4c956ad 1747 u32 gt_irq_mask;
605cd25b 1748 u32 pm_irq_mask;
a6706b45 1749 u32 pm_rps_events;
91d181dd 1750 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1751
5fcece80 1752 struct i915_hotplug hotplug;
5c3fe8b0 1753 struct i915_fbc fbc;
439d7ac0 1754 struct i915_drrs drrs;
f4c956ad 1755 struct intel_opregion opregion;
41aa3448 1756 struct intel_vbt_data vbt;
f4c956ad 1757
d9ceb816
JB
1758 bool preserve_bios_swizzle;
1759
f4c956ad
DV
1760 /* overlay */
1761 struct intel_overlay *overlay;
f4c956ad 1762
58c68779 1763 /* backlight registers and fields in struct intel_panel */
07f11d49 1764 struct mutex backlight_lock;
31ad8ec6 1765
f4c956ad 1766 /* LVDS info */
f4c956ad
DV
1767 bool no_aux_handshake;
1768
e39b999a
VS
1769 /* protects panel power sequencer state */
1770 struct mutex pps_mutex;
1771
f4c956ad
DV
1772 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1773 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1774 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1775
1776 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1777 unsigned int skl_boot_cdclk;
44913155 1778 unsigned int cdclk_freq, max_cdclk_freq;
6bcda4f0 1779 unsigned int hpll_freq;
f4c956ad 1780
645416f5
DV
1781 /**
1782 * wq - Driver workqueue for GEM.
1783 *
1784 * NOTE: Work items scheduled here are not allowed to grab any modeset
1785 * locks, for otherwise the flushing done in the pageflip code will
1786 * result in deadlocks.
1787 */
f4c956ad
DV
1788 struct workqueue_struct *wq;
1789
1790 /* Display functions */
1791 struct drm_i915_display_funcs display;
1792
1793 /* PCH chipset type */
1794 enum intel_pch pch_type;
17a303ec 1795 unsigned short pch_id;
f4c956ad
DV
1796
1797 unsigned long quirks;
1798
b8efb17b
ZR
1799 enum modeset_restore modeset_restore;
1800 struct mutex modeset_restore_lock;
673a394b 1801
a7bbbd63 1802 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1803 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1804
4b5aed62 1805 struct i915_gem_mm mm;
ad46cb53
CW
1806 DECLARE_HASHTABLE(mm_structs, 7);
1807 struct mutex mm_lock;
8781342d 1808
8781342d
DV
1809 /* Kernel Modesetting */
1810
9b9d172d 1811 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1812
76c4ac04
DL
1813 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1814 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1815 wait_queue_head_t pending_flip_queue;
1816
c4597872
DV
1817#ifdef CONFIG_DEBUG_FS
1818 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1819#endif
1820
e72f9fbf
DV
1821 int num_shared_dpll;
1822 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1823 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1824
7225342a 1825 struct i915_workarounds workarounds;
888b5995 1826
652c393a
JB
1827 /* Reclocking support */
1828 bool render_reclock_avail;
f99d7069
DV
1829
1830 struct i915_frontbuffer_tracking fb_tracking;
1831
652c393a 1832 u16 orig_clock;
f97108d1 1833
c4804411 1834 bool mchbar_need_disable;
f97108d1 1835
a4da4fa4
DV
1836 struct intel_l3_parity l3_parity;
1837
59124506
BW
1838 /* Cannot be determined by PCIID. You must always read a register. */
1839 size_t ellc_size;
1840
c6a828d3 1841 /* gen6+ rps state */
c85aa885 1842 struct intel_gen6_power_mgmt rps;
c6a828d3 1843
20e4d407
DV
1844 /* ilk-only ips/rps state. Everything in here is protected by the global
1845 * mchdev_lock in intel_pm.c */
c85aa885 1846 struct intel_ilk_power_mgmt ips;
b5e50c3f 1847
83c00f55 1848 struct i915_power_domains power_domains;
a38911a3 1849
a031d709 1850 struct i915_psr psr;
3f51e471 1851
99584db3 1852 struct i915_gpu_error gpu_error;
ae681d96 1853
c9cddffc
JB
1854 struct drm_i915_gem_object *vlv_pctx;
1855
4520f53a 1856#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1857 /* list of fbdev register on this device */
1858 struct intel_fbdev *fbdev;
82e3b8c1 1859 struct work_struct fbdev_suspend_work;
4520f53a 1860#endif
e953fd7b
CW
1861
1862 struct drm_property *broadcast_rgb_property;
3f43c48d 1863 struct drm_property *force_audio_property;
e3689190 1864
58fddc28
ID
1865 /* hda/i915 audio component */
1866 bool audio_component_registered;
1867
254f965c 1868 uint32_t hw_context_size;
a33afea5 1869 struct list_head context_list;
f4c956ad 1870
3e68320e 1871 u32 fdi_rx_config;
68d18ad7 1872
70722468
VS
1873 u32 chv_phy_control;
1874
842f1c8b 1875 u32 suspend_count;
f4c956ad 1876 struct i915_suspend_saved_registers regfile;
ddeea5b0 1877 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1878
53615a5e
VS
1879 struct {
1880 /*
1881 * Raw watermark latency values:
1882 * in 0.1us units for WM0,
1883 * in 0.5us units for WM1+.
1884 */
1885 /* primary */
1886 uint16_t pri_latency[5];
1887 /* sprite */
1888 uint16_t spr_latency[5];
1889 /* cursor */
1890 uint16_t cur_latency[5];
2af30a5c
PB
1891 /*
1892 * Raw watermark memory latency values
1893 * for SKL for all 8 levels
1894 * in 1us units.
1895 */
1896 uint16_t skl_latency[8];
609cedef 1897
2d41c0b5
PB
1898 /*
1899 * The skl_wm_values structure is a bit too big for stack
1900 * allocation, so we keep the staging struct where we store
1901 * intermediate results here instead.
1902 */
1903 struct skl_wm_values skl_results;
1904
609cedef 1905 /* current hardware state */
2d41c0b5
PB
1906 union {
1907 struct ilk_wm_values hw;
1908 struct skl_wm_values skl_hw;
0018fda1 1909 struct vlv_wm_values vlv;
2d41c0b5 1910 };
53615a5e
VS
1911 } wm;
1912
8a187455
PZ
1913 struct i915_runtime_pm pm;
1914
a83014d3
OM
1915 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1916 struct {
5f19e2bf 1917 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1918 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1919 struct list_head *vmas);
a83014d3
OM
1920 int (*init_rings)(struct drm_device *dev);
1921 void (*cleanup_ring)(struct intel_engine_cs *ring);
1922 void (*stop_ring)(struct intel_engine_cs *ring);
1923 } gt;
1924
9e458034
SJ
1925 bool edp_low_vswing;
1926
bdf1e7e3
DV
1927 /*
1928 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1929 * will be rejected. Instead look for a better place.
1930 */
77fec556 1931};
1da177e4 1932
2c1792a1
CW
1933static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1934{
1935 return dev->dev_private;
1936}
1937
888d0d42
ID
1938static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1939{
1940 return to_i915(dev_get_drvdata(dev));
1941}
1942
b4519513
CW
1943/* Iterate over initialised rings */
1944#define for_each_ring(ring__, dev_priv__, i__) \
1945 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1946 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1947
b1d7e4b4
WF
1948enum hdmi_force_audio {
1949 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1950 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1951 HDMI_AUDIO_AUTO, /* trust EDID */
1952 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1953};
1954
190d6cd5 1955#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1956
37e680a1
CW
1957struct drm_i915_gem_object_ops {
1958 /* Interface between the GEM object and its backing storage.
1959 * get_pages() is called once prior to the use of the associated set
1960 * of pages before to binding them into the GTT, and put_pages() is
1961 * called after we no longer need them. As we expect there to be
1962 * associated cost with migrating pages between the backing storage
1963 * and making them available for the GPU (e.g. clflush), we may hold
1964 * onto the pages after they are no longer referenced by the GPU
1965 * in case they may be used again shortly (for example migrating the
1966 * pages to a different memory domain within the GTT). put_pages()
1967 * will therefore most likely be called when the object itself is
1968 * being released or under memory pressure (where we attempt to
1969 * reap pages for the shrinker).
1970 */
1971 int (*get_pages)(struct drm_i915_gem_object *);
1972 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1973 int (*dmabuf_export)(struct drm_i915_gem_object *);
1974 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1975};
1976
a071fa00
DV
1977/*
1978 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1979 * considered to be the frontbuffer for the given plane interface-vise. This
1980 * doesn't mean that the hw necessarily already scans it out, but that any
1981 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1982 *
1983 * We have one bit per pipe and per scanout plane type.
1984 */
1985#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1986#define INTEL_FRONTBUFFER_BITS \
1987 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1988#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1989 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1990#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1991 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1992#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1993 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1994#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1995 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1996#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1997 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1998
673a394b 1999struct drm_i915_gem_object {
c397b908 2000 struct drm_gem_object base;
673a394b 2001
37e680a1
CW
2002 const struct drm_i915_gem_object_ops *ops;
2003
2f633156
BW
2004 /** List of VMAs backed by this object */
2005 struct list_head vma_list;
2006
c1ad11fc
CW
2007 /** Stolen memory for this object, instead of being backed by shmem. */
2008 struct drm_mm_node *stolen;
35c20a60 2009 struct list_head global_list;
673a394b 2010
b4716185 2011 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2012 /** Used in execbuf to temporarily hold a ref */
2013 struct list_head obj_exec_link;
673a394b 2014
8d9d5744 2015 struct list_head batch_pool_link;
493018dc 2016
673a394b 2017 /**
65ce3027
CW
2018 * This is set if the object is on the active lists (has pending
2019 * rendering and so a non-zero seqno), and is not set if it i s on
2020 * inactive (ready to be unbound) list.
673a394b 2021 */
b4716185 2022 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2023
2024 /**
2025 * This is set if the object has been written to since last bound
2026 * to the GTT
2027 */
0206e353 2028 unsigned int dirty:1;
778c3544
DV
2029
2030 /**
2031 * Fence register bits (if any) for this object. Will be set
2032 * as needed when mapped into the GTT.
2033 * Protected by dev->struct_mutex.
778c3544 2034 */
4b9de737 2035 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2036
778c3544
DV
2037 /**
2038 * Advice: are the backing pages purgeable?
2039 */
0206e353 2040 unsigned int madv:2;
778c3544 2041
778c3544
DV
2042 /**
2043 * Current tiling mode for the object.
2044 */
0206e353 2045 unsigned int tiling_mode:2;
5d82e3e6
CW
2046 /**
2047 * Whether the tiling parameters for the currently associated fence
2048 * register have changed. Note that for the purposes of tracking
2049 * tiling changes we also treat the unfenced register, the register
2050 * slot that the object occupies whilst it executes a fenced
2051 * command (such as BLT on gen2/3), as a "fence".
2052 */
2053 unsigned int fence_dirty:1;
778c3544 2054
75e9e915
DV
2055 /**
2056 * Is the object at the current location in the gtt mappable and
2057 * fenceable? Used to avoid costly recalculations.
2058 */
0206e353 2059 unsigned int map_and_fenceable:1;
75e9e915 2060
fb7d516a
DV
2061 /**
2062 * Whether the current gtt mapping needs to be mappable (and isn't just
2063 * mappable by accident). Track pin and fault separate for a more
2064 * accurate mappable working set.
2065 */
0206e353 2066 unsigned int fault_mappable:1;
fb7d516a 2067
24f3a8cf
AG
2068 /*
2069 * Is the object to be mapped as read-only to the GPU
2070 * Only honoured if hardware has relevant pte bit
2071 */
2072 unsigned long gt_ro:1;
651d794f 2073 unsigned int cache_level:3;
0f71979a 2074 unsigned int cache_dirty:1;
93dfb40c 2075
9da3da66 2076 unsigned int has_dma_mapping:1;
7bddb01f 2077
a071fa00
DV
2078 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2079
8a0c39b1
TU
2080 unsigned int pin_display;
2081
9da3da66 2082 struct sg_table *pages;
a5570178 2083 int pages_pin_count;
ee286370
CW
2084 struct get_page {
2085 struct scatterlist *sg;
2086 int last;
2087 } get_page;
673a394b 2088
1286ff73 2089 /* prime dma-buf support */
9a70cc2a
DA
2090 void *dma_buf_vmapping;
2091 int vmapping_count;
2092
b4716185
CW
2093 /** Breadcrumb of last rendering to the buffer.
2094 * There can only be one writer, but we allow for multiple readers.
2095 * If there is a writer that necessarily implies that all other
2096 * read requests are complete - but we may only be lazily clearing
2097 * the read requests. A read request is naturally the most recent
2098 * request on a ring, so we may have two different write and read
2099 * requests on one ring where the write request is older than the
2100 * read request. This allows for the CPU to read from an active
2101 * buffer by only waiting for the write to complete.
2102 * */
2103 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2104 struct drm_i915_gem_request *last_write_req;
caea7476 2105 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2106 struct drm_i915_gem_request *last_fenced_req;
673a394b 2107
778c3544 2108 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2109 uint32_t stride;
673a394b 2110
80075d49
DV
2111 /** References from framebuffers, locks out tiling changes. */
2112 unsigned long framebuffer_references;
2113
280b713b 2114 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2115 unsigned long *bit_17;
280b713b 2116
5cc9ed4b 2117 union {
6a2c4232
CW
2118 /** for phy allocated objects */
2119 struct drm_dma_handle *phys_handle;
2120
5cc9ed4b
CW
2121 struct i915_gem_userptr {
2122 uintptr_t ptr;
2123 unsigned read_only :1;
2124 unsigned workers :4;
2125#define I915_GEM_USERPTR_MAX_WORKERS 15
2126
ad46cb53
CW
2127 struct i915_mm_struct *mm;
2128 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2129 struct work_struct *work;
2130 } userptr;
2131 };
2132};
62b8b215 2133#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2134
a071fa00
DV
2135void i915_gem_track_fb(struct drm_i915_gem_object *old,
2136 struct drm_i915_gem_object *new,
2137 unsigned frontbuffer_bits);
2138
673a394b
EA
2139/**
2140 * Request queue structure.
2141 *
2142 * The request queue allows us to note sequence numbers that have been emitted
2143 * and may be associated with active buffers to be retired.
2144 *
97b2a6a1
JH
2145 * By keeping this list, we can avoid having to do questionable sequence
2146 * number comparisons on buffer last_read|write_seqno. It also allows an
2147 * emission time to be associated with the request for tracking how far ahead
2148 * of the GPU the submission is.
b3a38998
NH
2149 *
2150 * The requests are reference counted, so upon creation they should have an
2151 * initial reference taken using kref_init
673a394b
EA
2152 */
2153struct drm_i915_gem_request {
abfe262a
JH
2154 struct kref ref;
2155
852835f3 2156 /** On Which ring this request was generated */
efab6d8d 2157 struct drm_i915_private *i915;
a4872ba6 2158 struct intel_engine_cs *ring;
852835f3 2159
673a394b
EA
2160 /** GEM sequence number associated with this request. */
2161 uint32_t seqno;
2162
7d736f4f
MK
2163 /** Position in the ringbuffer of the start of the request */
2164 u32 head;
2165
72f95afa
NH
2166 /**
2167 * Position in the ringbuffer of the start of the postfix.
2168 * This is required to calculate the maximum available ringbuffer
2169 * space without overwriting the postfix.
2170 */
2171 u32 postfix;
2172
2173 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2174 u32 tail;
2175
b3a38998 2176 /**
a8c6ecb3 2177 * Context and ring buffer related to this request
b3a38998
NH
2178 * Contexts are refcounted, so when this request is associated with a
2179 * context, we must increment the context's refcount, to guarantee that
2180 * it persists while any request is linked to it. Requests themselves
2181 * are also refcounted, so the request will only be freed when the last
2182 * reference to it is dismissed, and the code in
2183 * i915_gem_request_free() will then decrement the refcount on the
2184 * context.
2185 */
273497e5 2186 struct intel_context *ctx;
98e1bd4a 2187 struct intel_ringbuffer *ringbuf;
0e50e96b 2188
dc4be607
JH
2189 /** Batch buffer related to this request if any (used for
2190 error state dump only) */
7d736f4f
MK
2191 struct drm_i915_gem_object *batch_obj;
2192
673a394b
EA
2193 /** Time at which this request was emitted, in jiffies. */
2194 unsigned long emitted_jiffies;
2195
b962442e 2196 /** global list entry for this request */
673a394b 2197 struct list_head list;
b962442e 2198
f787a5f5 2199 struct drm_i915_file_private *file_priv;
b962442e
EA
2200 /** file_priv list entry for this request */
2201 struct list_head client_list;
67e2937b 2202
071c92de
MK
2203 /** process identifier submitting this request */
2204 struct pid *pid;
2205
6d3d8274
NH
2206 /**
2207 * The ELSP only accepts two elements at a time, so we queue
2208 * context/tail pairs on a given queue (ring->execlist_queue) until the
2209 * hardware is available. The queue serves a double purpose: we also use
2210 * it to keep track of the up to 2 contexts currently in the hardware
2211 * (usually one in execution and the other queued up by the GPU): We
2212 * only remove elements from the head of the queue when the hardware
2213 * informs us that an element has been completed.
2214 *
2215 * All accesses to the queue are mediated by a spinlock
2216 * (ring->execlist_lock).
2217 */
2218
2219 /** Execlist link in the submission queue.*/
2220 struct list_head execlist_link;
2221
2222 /** Execlists no. of times this request has been sent to the ELSP */
2223 int elsp_submitted;
2224
673a394b
EA
2225};
2226
6689cb2b 2227int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2228 struct intel_context *ctx,
2229 struct drm_i915_gem_request **req_out);
29b1b415 2230void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2231void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2232int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2233 struct drm_file *file);
abfe262a 2234
b793a00a
JH
2235static inline uint32_t
2236i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2237{
2238 return req ? req->seqno : 0;
2239}
2240
2241static inline struct intel_engine_cs *
2242i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2243{
2244 return req ? req->ring : NULL;
2245}
2246
b2cfe0ab 2247static inline struct drm_i915_gem_request *
abfe262a
JH
2248i915_gem_request_reference(struct drm_i915_gem_request *req)
2249{
b2cfe0ab
CW
2250 if (req)
2251 kref_get(&req->ref);
2252 return req;
abfe262a
JH
2253}
2254
2255static inline void
2256i915_gem_request_unreference(struct drm_i915_gem_request *req)
2257{
f245860e 2258 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2259 kref_put(&req->ref, i915_gem_request_free);
2260}
2261
41037f9f
CW
2262static inline void
2263i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2264{
b833bb61
ML
2265 struct drm_device *dev;
2266
2267 if (!req)
2268 return;
41037f9f 2269
b833bb61
ML
2270 dev = req->ring->dev;
2271 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2272 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2273}
2274
abfe262a
JH
2275static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2276 struct drm_i915_gem_request *src)
2277{
2278 if (src)
2279 i915_gem_request_reference(src);
2280
2281 if (*pdst)
2282 i915_gem_request_unreference(*pdst);
2283
2284 *pdst = src;
2285}
2286
1b5a433a
JH
2287/*
2288 * XXX: i915_gem_request_completed should be here but currently needs the
2289 * definition of i915_seqno_passed() which is below. It will be moved in
2290 * a later patch when the call to i915_seqno_passed() is obsoleted...
2291 */
2292
351e3db2
BV
2293/*
2294 * A command that requires special handling by the command parser.
2295 */
2296struct drm_i915_cmd_descriptor {
2297 /*
2298 * Flags describing how the command parser processes the command.
2299 *
2300 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2301 * a length mask if not set
2302 * CMD_DESC_SKIP: The command is allowed but does not follow the
2303 * standard length encoding for the opcode range in
2304 * which it falls
2305 * CMD_DESC_REJECT: The command is never allowed
2306 * CMD_DESC_REGISTER: The command should be checked against the
2307 * register whitelist for the appropriate ring
2308 * CMD_DESC_MASTER: The command is allowed if the submitting process
2309 * is the DRM master
2310 */
2311 u32 flags;
2312#define CMD_DESC_FIXED (1<<0)
2313#define CMD_DESC_SKIP (1<<1)
2314#define CMD_DESC_REJECT (1<<2)
2315#define CMD_DESC_REGISTER (1<<3)
2316#define CMD_DESC_BITMASK (1<<4)
2317#define CMD_DESC_MASTER (1<<5)
2318
2319 /*
2320 * The command's unique identification bits and the bitmask to get them.
2321 * This isn't strictly the opcode field as defined in the spec and may
2322 * also include type, subtype, and/or subop fields.
2323 */
2324 struct {
2325 u32 value;
2326 u32 mask;
2327 } cmd;
2328
2329 /*
2330 * The command's length. The command is either fixed length (i.e. does
2331 * not include a length field) or has a length field mask. The flag
2332 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2333 * a length mask. All command entries in a command table must include
2334 * length information.
2335 */
2336 union {
2337 u32 fixed;
2338 u32 mask;
2339 } length;
2340
2341 /*
2342 * Describes where to find a register address in the command to check
2343 * against the ring's register whitelist. Only valid if flags has the
2344 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2345 *
2346 * A non-zero step value implies that the command may access multiple
2347 * registers in sequence (e.g. LRI), in that case step gives the
2348 * distance in dwords between individual offset fields.
351e3db2
BV
2349 */
2350 struct {
2351 u32 offset;
2352 u32 mask;
6a65c5b9 2353 u32 step;
351e3db2
BV
2354 } reg;
2355
2356#define MAX_CMD_DESC_BITMASKS 3
2357 /*
2358 * Describes command checks where a particular dword is masked and
2359 * compared against an expected value. If the command does not match
2360 * the expected value, the parser rejects it. Only valid if flags has
2361 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2362 * are valid.
d4d48035
BV
2363 *
2364 * If the check specifies a non-zero condition_mask then the parser
2365 * only performs the check when the bits specified by condition_mask
2366 * are non-zero.
351e3db2
BV
2367 */
2368 struct {
2369 u32 offset;
2370 u32 mask;
2371 u32 expected;
d4d48035
BV
2372 u32 condition_offset;
2373 u32 condition_mask;
351e3db2
BV
2374 } bits[MAX_CMD_DESC_BITMASKS];
2375};
2376
2377/*
2378 * A table of commands requiring special handling by the command parser.
2379 *
2380 * Each ring has an array of tables. Each table consists of an array of command
2381 * descriptors, which must be sorted with command opcodes in ascending order.
2382 */
2383struct drm_i915_cmd_table {
2384 const struct drm_i915_cmd_descriptor *table;
2385 int count;
2386};
2387
dbbe9127 2388/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2389#define __I915__(p) ({ \
2390 struct drm_i915_private *__p; \
2391 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2392 __p = (struct drm_i915_private *)p; \
2393 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2394 __p = to_i915((struct drm_device *)p); \
2395 else \
2396 BUILD_BUG(); \
2397 __p; \
2398})
dbbe9127 2399#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2400#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2401#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2402
87f1f465
CW
2403#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2404#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2405#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2406#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2407#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2408#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2409#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2410#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2411#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2412#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2413#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2414#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2415#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2416#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2417#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2418#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2419#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2420#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2421#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2422 INTEL_DEVID(dev) == 0x0152 || \
2423 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2424#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2425#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2426#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2427#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2428#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2429#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2430#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2431#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2432 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2433#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2434 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2435 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2436 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2437/* ULX machines are also considered ULT. */
2438#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2439 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2440#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2441 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2442#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2443 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2444#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2445 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2446/* ULX machines are also considered ULT. */
87f1f465
CW
2447#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2448 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2449#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2450 INTEL_DEVID(dev) == 0x1913 || \
2451 INTEL_DEVID(dev) == 0x1916 || \
2452 INTEL_DEVID(dev) == 0x1921 || \
2453 INTEL_DEVID(dev) == 0x1926)
2454#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2455 INTEL_DEVID(dev) == 0x1915 || \
2456 INTEL_DEVID(dev) == 0x191E)
b833d685 2457#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2458
e90a21d4
HN
2459#define SKL_REVID_A0 (0x0)
2460#define SKL_REVID_B0 (0x1)
2461#define SKL_REVID_C0 (0x2)
2462#define SKL_REVID_D0 (0x3)
8bc0ccf6 2463#define SKL_REVID_E0 (0x4)
b88baa2a 2464#define SKL_REVID_F0 (0x5)
e90a21d4 2465
6c74c87f
NH
2466#define BXT_REVID_A0 (0x0)
2467#define BXT_REVID_B0 (0x3)
2468#define BXT_REVID_C0 (0x6)
2469
85436696
JB
2470/*
2471 * The genX designation typically refers to the render engine, so render
2472 * capability related checks should use IS_GEN, while display and other checks
2473 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2474 * chips, etc.).
2475 */
cae5852d
ZN
2476#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2477#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2478#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2479#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2480#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2481#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2482#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2483#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2484
73ae478c
BW
2485#define RENDER_RING (1<<RCS)
2486#define BSD_RING (1<<VCS)
2487#define BLT_RING (1<<BCS)
2488#define VEBOX_RING (1<<VECS)
845f74a7 2489#define BSD2_RING (1<<VCS2)
63c42e56 2490#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2491#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2492#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2493#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2494#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2495#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2496 __I915__(dev)->ellc_size)
cae5852d
ZN
2497#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2498
254f965c 2499#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2500#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2501#define USES_PPGTT(dev) (i915.enable_ppgtt)
2502#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2503
05394f39 2504#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2505#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2506
b45305fc
DV
2507/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2508#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2509/*
2510 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2511 * even when in MSI mode. This results in spurious interrupt warnings if the
2512 * legacy irq no. is shared with another device. The kernel then disables that
2513 * interrupt source and so prevents the other device from working properly.
2514 */
2515#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2516#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2517
cae5852d
ZN
2518/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2519 * rows, which changed the alignment requirements and fence programming.
2520 */
2521#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2522 IS_I915GM(dev)))
cae5852d
ZN
2523#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2524#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2525
2526#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2527#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2528#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2529
dbf7786e 2530#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2531
0c9b3715
JN
2532#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2533 INTEL_INFO(dev)->gen >= 9)
2534
dd93be58 2535#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2536#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2537#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2538 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2539 IS_SKYLAKE(dev))
6157d3c8 2540#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2541 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2542 IS_SKYLAKE(dev))
58abf1da
RV
2543#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2544#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2545
eb805623
DV
2546#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2547
a9ed33ca
AJ
2548#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2549 INTEL_INFO(dev)->gen >= 8)
2550
97d3308a
AG
2551#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2552 !IS_VALLEYVIEW(dev))
2553
17a303ec
PZ
2554#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2555#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2556#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2557#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2558#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2559#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2560#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2561#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2562
f2fbc690 2563#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2564#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2565#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2566#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2567#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2568#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2569#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2570
5fafe292
SJ
2571#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2572
040d2baa
BW
2573/* DPF == dynamic parity feature */
2574#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2575#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2576
c8735b0c 2577#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2578#define GEN9_FREQ_SCALER 3
c8735b0c 2579
05394f39
CW
2580#include "i915_trace.h"
2581
baa70943 2582extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2583extern int i915_max_ioctl;
2584
fc49b3da
ID
2585extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2586extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2587
d330a953
JN
2588/* i915_params.c */
2589struct i915_params {
2590 int modeset;
2591 int panel_ignore_lid;
d330a953 2592 int semaphores;
d330a953
JN
2593 int lvds_channel_mode;
2594 int panel_use_ssc;
2595 int vbt_sdvo_panel_type;
2596 int enable_rc6;
2597 int enable_fbc;
d330a953 2598 int enable_ppgtt;
127f1003 2599 int enable_execlists;
d330a953
JN
2600 int enable_psr;
2601 unsigned int preliminary_hw_support;
2602 int disable_power_well;
2603 int enable_ips;
e5aa6541 2604 int invert_brightness;
351e3db2 2605 int enable_cmd_parser;
e5aa6541
DL
2606 /* leave bools at the end to not create holes */
2607 bool enable_hangcheck;
2608 bool fastboot;
d330a953 2609 bool prefault_disable;
5bedeb2d 2610 bool load_detect_test;
d330a953 2611 bool reset;
a0bae57f 2612 bool disable_display;
7a10dfa6 2613 bool disable_vtd_wa;
84c33a64 2614 int use_mmio_flip;
48572edd 2615 int mmio_debug;
e2c719b7 2616 bool verbose_state_checks;
b2e7723b 2617 bool nuclear_pageflip;
9e458034 2618 int edp_vswing;
d330a953
JN
2619};
2620extern struct i915_params i915 __read_mostly;
2621
1da177e4 2622 /* i915_dma.c */
22eae947 2623extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2624extern int i915_driver_unload(struct drm_device *);
2885f6ac 2625extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2626extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2627extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2628 struct drm_file *file);
673a394b 2629extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2630 struct drm_file *file);
84b1fd10 2631extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2632#ifdef CONFIG_COMPAT
0d6aa60b
DA
2633extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2634 unsigned long arg);
c43b5634 2635#endif
8e96d9c4 2636extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2637extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2638extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2639extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2640extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2641extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2642extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2643int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2644void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2645
77913b39
JN
2646/* intel_hotplug.c */
2647void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2648void intel_hpd_init(struct drm_i915_private *dev_priv);
2649void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2650void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2651enum port intel_hpd_pin_to_port(enum hpd_pin pin);
2652
1da177e4 2653/* i915_irq.c */
10cd45b6 2654void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2655__printf(3, 4)
2656void i915_handle_error(struct drm_device *dev, bool wedged,
2657 const char *fmt, ...);
1da177e4 2658
b963291c 2659extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2660int intel_irq_install(struct drm_i915_private *dev_priv);
2661void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2662
2663extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2664extern void intel_uncore_early_sanitize(struct drm_device *dev,
2665 bool restore_forcewake);
907b28c5 2666extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2667extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2668extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2669extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2670const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2671void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2672 enum forcewake_domains domains);
59bad947 2673void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2674 enum forcewake_domains domains);
a6111f7b
CW
2675/* Like above but the caller must manage the uncore.lock itself.
2676 * Must be used with I915_READ_FW and friends.
2677 */
2678void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2679 enum forcewake_domains domains);
2680void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2681 enum forcewake_domains domains);
59bad947 2682void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2683static inline bool intel_vgpu_active(struct drm_device *dev)
2684{
2685 return to_i915(dev)->vgpu.active;
2686}
b1f14ad0 2687
7c463586 2688void
50227e1c 2689i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2690 u32 status_mask);
7c463586
KP
2691
2692void
50227e1c 2693i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2694 u32 status_mask);
7c463586 2695
f8b79e58
ID
2696void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2697void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2698void
2699ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2700void
2701ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2702void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2703 uint32_t interrupt_mask,
2704 uint32_t enabled_irq_mask);
2705#define ibx_enable_display_interrupt(dev_priv, bits) \
2706 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2707#define ibx_disable_display_interrupt(dev_priv, bits) \
2708 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2709
673a394b 2710/* i915_gem.c */
673a394b
EA
2711int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2712 struct drm_file *file_priv);
2713int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2714 struct drm_file *file_priv);
2715int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2716 struct drm_file *file_priv);
2717int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2718 struct drm_file *file_priv);
de151cf6
JB
2719int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2720 struct drm_file *file_priv);
673a394b
EA
2721int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2722 struct drm_file *file_priv);
2723int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2724 struct drm_file *file_priv);
ba8b7ccb 2725void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2726 struct drm_i915_gem_request *req);
adeca76d 2727void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2728int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2729 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2730 struct list_head *vmas);
673a394b
EA
2731int i915_gem_execbuffer(struct drm_device *dev, void *data,
2732 struct drm_file *file_priv);
76446cac
JB
2733int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2734 struct drm_file *file_priv);
673a394b
EA
2735int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2736 struct drm_file *file_priv);
199adf40
BW
2737int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2738 struct drm_file *file);
2739int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2740 struct drm_file *file);
673a394b
EA
2741int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2742 struct drm_file *file_priv);
3ef94daa
CW
2743int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2744 struct drm_file *file_priv);
673a394b
EA
2745int i915_gem_set_tiling(struct drm_device *dev, void *data,
2746 struct drm_file *file_priv);
2747int i915_gem_get_tiling(struct drm_device *dev, void *data,
2748 struct drm_file *file_priv);
5cc9ed4b
CW
2749int i915_gem_init_userptr(struct drm_device *dev);
2750int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2751 struct drm_file *file);
5a125c3c
EA
2752int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2753 struct drm_file *file_priv);
23ba4fd0
BW
2754int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file_priv);
673a394b 2756void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2757void *i915_gem_object_alloc(struct drm_device *dev);
2758void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2759void i915_gem_object_init(struct drm_i915_gem_object *obj,
2760 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2761struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2762 size_t size);
7e0d96bc
BW
2763void i915_init_vm(struct drm_i915_private *dev_priv,
2764 struct i915_address_space *vm);
673a394b 2765void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2766void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2767
0875546c
DV
2768/* Flags used by pin/bind&friends. */
2769#define PIN_MAPPABLE (1<<0)
2770#define PIN_NONBLOCK (1<<1)
2771#define PIN_GLOBAL (1<<2)
2772#define PIN_OFFSET_BIAS (1<<3)
2773#define PIN_USER (1<<4)
2774#define PIN_UPDATE (1<<5)
d23db88c 2775#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2776int __must_check
2777i915_gem_object_pin(struct drm_i915_gem_object *obj,
2778 struct i915_address_space *vm,
2779 uint32_t alignment,
2780 uint64_t flags);
2781int __must_check
2782i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2783 const struct i915_ggtt_view *view,
2784 uint32_t alignment,
2785 uint64_t flags);
fe14d5f4
TU
2786
2787int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2788 u32 flags);
07fe0b12 2789int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2790int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2791void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2792void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2793
4c914c0c
BV
2794int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2795 int *needs_clflush);
2796
37e680a1 2797int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2798
2799static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2800{
ee286370
CW
2801 return sg->length >> PAGE_SHIFT;
2802}
67d5a50c 2803
ee286370
CW
2804static inline struct page *
2805i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2806{
ee286370
CW
2807 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2808 return NULL;
67d5a50c 2809
ee286370
CW
2810 if (n < obj->get_page.last) {
2811 obj->get_page.sg = obj->pages->sgl;
2812 obj->get_page.last = 0;
2813 }
67d5a50c 2814
ee286370
CW
2815 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2816 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2817 if (unlikely(sg_is_chain(obj->get_page.sg)))
2818 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2819 }
67d5a50c 2820
ee286370 2821 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2822}
ee286370 2823
a5570178
CW
2824static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2825{
2826 BUG_ON(obj->pages == NULL);
2827 obj->pages_pin_count++;
2828}
2829static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2830{
2831 BUG_ON(obj->pages_pin_count == 0);
2832 obj->pages_pin_count--;
2833}
2834
54cf91dc 2835int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2836int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2837 struct intel_engine_cs *to,
2838 struct drm_i915_gem_request **to_req);
e2d05a8b 2839void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2840 struct drm_i915_gem_request *req);
ff72145b
DA
2841int i915_gem_dumb_create(struct drm_file *file_priv,
2842 struct drm_device *dev,
2843 struct drm_mode_create_dumb *args);
da6b51d0
DA
2844int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2845 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2846/**
2847 * Returns true if seq1 is later than seq2.
2848 */
2849static inline bool
2850i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2851{
2852 return (int32_t)(seq1 - seq2) >= 0;
2853}
2854
1b5a433a
JH
2855static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2856 bool lazy_coherency)
2857{
2858 u32 seqno;
2859
2860 BUG_ON(req == NULL);
2861
2862 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2863
2864 return i915_seqno_passed(seqno, req->seqno);
2865}
2866
fca26bb4
MK
2867int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2868int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2869int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2870int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2871
d8ffa60b
DV
2872bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2873void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2874
8d9fc7fd 2875struct drm_i915_gem_request *
a4872ba6 2876i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2877
b29c19b6 2878bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2879void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2880int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2881 bool interruptible);
84c33a64 2882
1f83fee0
DV
2883static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2884{
2885 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2886 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2887}
2888
2889static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2890{
2ac0f450
MK
2891 return atomic_read(&error->reset_counter) & I915_WEDGED;
2892}
2893
2894static inline u32 i915_reset_count(struct i915_gpu_error *error)
2895{
2896 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2897}
a71d8d94 2898
88b4aa87
MK
2899static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2900{
2901 return dev_priv->gpu_error.stop_rings == 0 ||
2902 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2903}
2904
2905static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2906{
2907 return dev_priv->gpu_error.stop_rings == 0 ||
2908 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2909}
2910
069efc1d 2911void i915_gem_reset(struct drm_device *dev);
000433b6 2912bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2913int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2914int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2915int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2916int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2917void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2918void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2919int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2920int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2921void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2922 struct drm_i915_gem_object *batch_obj,
2923 bool flush_caches);
75289874 2924#define i915_add_request(req) \
fcfa423c 2925 __i915_add_request(req, NULL, true)
75289874 2926#define i915_add_request_no_flush(req) \
fcfa423c 2927 __i915_add_request(req, NULL, false)
9c654818 2928int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2929 unsigned reset_counter,
2930 bool interruptible,
2931 s64 *timeout,
2e1b8730 2932 struct intel_rps_client *rps);
a4b3a571 2933int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2934int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2935int __must_check
2e2f351d
CW
2936i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2937 bool readonly);
2938int __must_check
2021746e
CW
2939i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2940 bool write);
2941int __must_check
dabdfe02
CW
2942i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2943int __must_check
2da3b9b9
CW
2944i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2945 u32 alignment,
e6617330 2946 struct intel_engine_cs *pipelined,
91af127f 2947 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2948 const struct i915_ggtt_view *view);
2949void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2950 const struct i915_ggtt_view *view);
00731155 2951int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2952 int align);
b29c19b6 2953int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2954void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2955
0fa87796
ID
2956uint32_t
2957i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2958uint32_t
d865110c
ID
2959i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2960 int tiling_mode, bool fenced);
467cffba 2961
e4ffd173
CW
2962int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2963 enum i915_cache_level cache_level);
2964
1286ff73
DV
2965struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2966 struct dma_buf *dma_buf);
2967
2968struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2969 struct drm_gem_object *gem_obj, int flags);
2970
19b2dbde
CW
2971void i915_gem_restore_fences(struct drm_device *dev);
2972
ec7adb6e
JL
2973unsigned long
2974i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2975 const struct i915_ggtt_view *view);
ec7adb6e
JL
2976unsigned long
2977i915_gem_obj_offset(struct drm_i915_gem_object *o,
2978 struct i915_address_space *vm);
2979static inline unsigned long
2980i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2981{
9abc4648 2982 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2983}
ec7adb6e 2984
a70a3148 2985bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2986bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2987 const struct i915_ggtt_view *view);
a70a3148 2988bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2989 struct i915_address_space *vm);
fe14d5f4 2990
a70a3148
BW
2991unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2992 struct i915_address_space *vm);
fe14d5f4 2993struct i915_vma *
ec7adb6e
JL
2994i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2995 struct i915_address_space *vm);
2996struct i915_vma *
2997i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2998 const struct i915_ggtt_view *view);
fe14d5f4 2999
accfef2e
BW
3000struct i915_vma *
3001i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3002 struct i915_address_space *vm);
3003struct i915_vma *
3004i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3005 const struct i915_ggtt_view *view);
5c2abbea 3006
ec7adb6e
JL
3007static inline struct i915_vma *
3008i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3009{
3010 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3011}
ec7adb6e 3012bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3013
a70a3148 3014/* Some GGTT VM helpers */
5dc383b0 3015#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3016 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3017static inline bool i915_is_ggtt(struct i915_address_space *vm)
3018{
3019 struct i915_address_space *ggtt =
3020 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3021 return vm == ggtt;
3022}
3023
841cd773
DV
3024static inline struct i915_hw_ppgtt *
3025i915_vm_to_ppgtt(struct i915_address_space *vm)
3026{
3027 WARN_ON(i915_is_ggtt(vm));
3028
3029 return container_of(vm, struct i915_hw_ppgtt, base);
3030}
3031
3032
a70a3148
BW
3033static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3034{
9abc4648 3035 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3036}
3037
3038static inline unsigned long
3039i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3040{
5dc383b0 3041 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3042}
c37e2204
BW
3043
3044static inline int __must_check
3045i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3046 uint32_t alignment,
1ec9e26d 3047 unsigned flags)
c37e2204 3048{
5dc383b0
DV
3049 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3050 alignment, flags | PIN_GLOBAL);
c37e2204 3051}
a70a3148 3052
b287110e
DV
3053static inline int
3054i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3055{
3056 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3057}
3058
e6617330
TU
3059void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3060 const struct i915_ggtt_view *view);
3061static inline void
3062i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3063{
3064 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3065}
b287110e 3066
254f965c 3067/* i915_gem_context.c */
8245be31 3068int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3069void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3070void i915_gem_context_reset(struct drm_device *dev);
e422b888 3071int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3072int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3073void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3074int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3075struct intel_context *
41bde553 3076i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3077void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3078struct drm_i915_gem_object *
3079i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3080static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3081{
691e6415 3082 kref_get(&ctx->ref);
dce3271b
MK
3083}
3084
273497e5 3085static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3086{
691e6415 3087 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3088}
3089
273497e5 3090static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3091{
821d66dd 3092 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3093}
3094
84624813
BW
3095int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3096 struct drm_file *file);
3097int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3098 struct drm_file *file);
c9dc0f35
CW
3099int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3100 struct drm_file *file_priv);
3101int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3102 struct drm_file *file_priv);
1286ff73 3103
679845ed
BW
3104/* i915_gem_evict.c */
3105int __must_check i915_gem_evict_something(struct drm_device *dev,
3106 struct i915_address_space *vm,
3107 int min_size,
3108 unsigned alignment,
3109 unsigned cache_level,
d23db88c
CW
3110 unsigned long start,
3111 unsigned long end,
1ec9e26d 3112 unsigned flags);
679845ed
BW
3113int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3114int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3115
0260c420 3116/* belongs in i915_gem_gtt.h */
d09105c6 3117static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3118{
3119 if (INTEL_INFO(dev)->gen < 6)
3120 intel_gtt_chipset_flush();
3121}
246cbfb5 3122
9797fbfb 3123/* i915_gem_stolen.c */
d713fd49
PZ
3124int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3125 struct drm_mm_node *node, u64 size,
3126 unsigned alignment);
3127void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3128 struct drm_mm_node *node);
9797fbfb
CW
3129int i915_gem_init_stolen(struct drm_device *dev);
3130void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3131struct drm_i915_gem_object *
3132i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3133struct drm_i915_gem_object *
3134i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3135 u32 stolen_offset,
3136 u32 gtt_offset,
3137 u32 size);
9797fbfb 3138
be6a0376
DV
3139/* i915_gem_shrinker.c */
3140unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3141 long target,
3142 unsigned flags);
3143#define I915_SHRINK_PURGEABLE 0x1
3144#define I915_SHRINK_UNBOUND 0x2
3145#define I915_SHRINK_BOUND 0x4
3146unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3147void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3148
3149
673a394b 3150/* i915_gem_tiling.c */
2c1792a1 3151static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3152{
50227e1c 3153 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3154
3155 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3156 obj->tiling_mode != I915_TILING_NONE;
3157}
3158
673a394b 3159void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3160void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3161void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3162
3163/* i915_gem_debug.c */
23bc5982
CW
3164#if WATCH_LISTS
3165int i915_verify_lists(struct drm_device *dev);
673a394b 3166#else
23bc5982 3167#define i915_verify_lists(dev) 0
673a394b 3168#endif
1da177e4 3169
2017263e 3170/* i915_debugfs.c */
27c202ad
BG
3171int i915_debugfs_init(struct drm_minor *minor);
3172void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3173#ifdef CONFIG_DEBUG_FS
249e87de 3174int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3175void intel_display_crc_init(struct drm_device *dev);
3176#else
249e87de 3177static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3178static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3179#endif
84734a04
MK
3180
3181/* i915_gpu_error.c */
edc3d884
MK
3182__printf(2, 3)
3183void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3184int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3185 const struct i915_error_state_file_priv *error);
4dc955f7 3186int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3187 struct drm_i915_private *i915,
4dc955f7
MK
3188 size_t count, loff_t pos);
3189static inline void i915_error_state_buf_release(
3190 struct drm_i915_error_state_buf *eb)
3191{
3192 kfree(eb->buf);
3193}
58174462
MK
3194void i915_capture_error_state(struct drm_device *dev, bool wedge,
3195 const char *error_msg);
84734a04
MK
3196void i915_error_state_get(struct drm_device *dev,
3197 struct i915_error_state_file_priv *error_priv);
3198void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3199void i915_destroy_error_state(struct drm_device *dev);
3200
3201void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3202const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3203
351e3db2 3204/* i915_cmd_parser.c */
d728c8ef 3205int i915_cmd_parser_get_version(void);
a4872ba6
OM
3206int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3207void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3208bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3209int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3210 struct drm_i915_gem_object *batch_obj,
78a42377 3211 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3212 u32 batch_start_offset,
b9ffd80e 3213 u32 batch_len,
351e3db2
BV
3214 bool is_master);
3215
317c35d1
JB
3216/* i915_suspend.c */
3217extern int i915_save_state(struct drm_device *dev);
3218extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3219
0136db58
BW
3220/* i915_sysfs.c */
3221void i915_setup_sysfs(struct drm_device *dev_priv);
3222void i915_teardown_sysfs(struct drm_device *dev_priv);
3223
f899fc64
CW
3224/* intel_i2c.c */
3225extern int intel_setup_gmbus(struct drm_device *dev);
3226extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3227extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3228 unsigned int pin);
3bd7d909 3229
0184df46
JN
3230extern struct i2c_adapter *
3231intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3232extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3233extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3234static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3235{
3236 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3237}
f899fc64
CW
3238extern void intel_i2c_reset(struct drm_device *dev);
3239
3b617967 3240/* intel_opregion.c */
44834a67 3241#ifdef CONFIG_ACPI
27d50c82 3242extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3243extern void intel_opregion_init(struct drm_device *dev);
3244extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3245extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3246extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3247 bool enable);
ecbc5cf3
JN
3248extern int intel_opregion_notify_adapter(struct drm_device *dev,
3249 pci_power_t state);
65e082c9 3250#else
27d50c82 3251static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3252static inline void intel_opregion_init(struct drm_device *dev) { return; }
3253static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3254static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3255static inline int
3256intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3257{
3258 return 0;
3259}
ecbc5cf3
JN
3260static inline int
3261intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3262{
3263 return 0;
3264}
65e082c9 3265#endif
8ee1c3db 3266
723bfd70
JB
3267/* intel_acpi.c */
3268#ifdef CONFIG_ACPI
3269extern void intel_register_dsm_handler(void);
3270extern void intel_unregister_dsm_handler(void);
3271#else
3272static inline void intel_register_dsm_handler(void) { return; }
3273static inline void intel_unregister_dsm_handler(void) { return; }
3274#endif /* CONFIG_ACPI */
3275
79e53945 3276/* modesetting */
f817586c 3277extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3278extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3279extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3280extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3281extern void intel_connector_unregister(struct intel_connector *);
28d52043 3282extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3283extern void intel_display_resume(struct drm_device *dev);
44cec740 3284extern void i915_redisable_vga(struct drm_device *dev);
04098753 3285extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3286extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3287extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3288extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3289extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3290 bool enable);
0206e353
AJ
3291extern void intel_detect_pch(struct drm_device *dev);
3292extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3293extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3294
2911a35b 3295extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3296int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3297 struct drm_file *file);
b6359918
MK
3298int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3299 struct drm_file *file);
575155a9 3300
6ef3d427
CW
3301/* overlay */
3302extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3303extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3304 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3305
3306extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3307extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3308 struct drm_device *dev,
3309 struct intel_display_error_state *error);
6ef3d427 3310
151a49d0
TR
3311int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3312int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3313
3314/* intel_sideband.c */
707b6e3d
D
3315u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3316void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3317u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3318u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3319void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3320u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3321void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3322u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3323void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3324u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3325void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3326u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3327void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3328u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3329void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3330u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3331 enum intel_sbi_destination destination);
3332void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3333 enum intel_sbi_destination destination);
e9fe51c6
SK
3334u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3335void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3336
616bc820
VS
3337int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3338int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3339
0b274481
BW
3340#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3341#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3342
3343#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3344#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3345#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3346#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3347
3348#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3349#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3350#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3351#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3352
698b3135
CW
3353/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3354 * will be implemented using 2 32-bit writes in an arbitrary order with
3355 * an arbitrary delay between them. This can cause the hardware to
3356 * act upon the intermediate value, possibly leading to corruption and
3357 * machine death. You have been warned.
3358 */
0b274481
BW
3359#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3360#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3361
50877445
CW
3362#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3363 u32 upper = I915_READ(upper_reg); \
3364 u32 lower = I915_READ(lower_reg); \
3365 u32 tmp = I915_READ(upper_reg); \
3366 if (upper != tmp) { \
3367 upper = tmp; \
3368 lower = I915_READ(lower_reg); \
3369 WARN_ON(I915_READ(upper_reg) != upper); \
3370 } \
3371 (u64)upper << 32 | lower; })
3372
cae5852d
ZN
3373#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3374#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3375
a6111f7b
CW
3376/* These are untraced mmio-accessors that are only valid to be used inside
3377 * criticial sections inside IRQ handlers where forcewake is explicitly
3378 * controlled.
3379 * Think twice, and think again, before using these.
3380 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3381 * intel_uncore_forcewake_irqunlock().
3382 */
3383#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3384#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3385#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3386
55bc60db
VS
3387/* "Broadcast RGB" property */
3388#define INTEL_BROADCAST_RGB_AUTO 0
3389#define INTEL_BROADCAST_RGB_FULL 1
3390#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3391
766aa1c4
VS
3392static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3393{
92e23b99 3394 if (IS_VALLEYVIEW(dev))
766aa1c4 3395 return VLV_VGACNTRL;
92e23b99
SJ
3396 else if (INTEL_INFO(dev)->gen >= 5)
3397 return CPU_VGACNTRL;
766aa1c4
VS
3398 else
3399 return VGACNTRL;
3400}
3401
2bb4629a
VS
3402static inline void __user *to_user_ptr(u64 address)
3403{
3404 return (void __user *)(uintptr_t)address;
3405}
3406
df97729f
ID
3407static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3408{
3409 unsigned long j = msecs_to_jiffies(m);
3410
3411 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3412}
3413
7bd0e226
DV
3414static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3415{
3416 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3417}
3418
df97729f
ID
3419static inline unsigned long
3420timespec_to_jiffies_timeout(const struct timespec *value)
3421{
3422 unsigned long j = timespec_to_jiffies(value);
3423
3424 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3425}
3426
dce56b3c
PZ
3427/*
3428 * If you need to wait X milliseconds between events A and B, but event B
3429 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3430 * when event A happened, then just before event B you call this function and
3431 * pass the timestamp as the first argument, and X as the second argument.
3432 */
3433static inline void
3434wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3435{
ec5e0cfb 3436 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3437
3438 /*
3439 * Don't re-read the value of "jiffies" every time since it may change
3440 * behind our back and break the math.
3441 */
3442 tmp_jiffies = jiffies;
3443 target_jiffies = timestamp_jiffies +
3444 msecs_to_jiffies_timeout(to_wait_ms);
3445
3446 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3447 remaining_jiffies = target_jiffies - tmp_jiffies;
3448 while (remaining_jiffies)
3449 remaining_jiffies =
3450 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3451 }
3452}
3453
581c26e8
JH
3454static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3455 struct drm_i915_gem_request *req)
3456{
3457 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3458 i915_gem_request_assign(&ring->trace_irq_req, req);
3459}
3460
1da177e4 3461#endif