Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
2 | */ | |
0d6aa60b | 3 | /* |
bc54fd1a | 4 | * |
1da177e4 LT |
5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
6 | * All Rights Reserved. | |
bc54fd1a DA |
7 | * |
8 | * Permission is hereby granted, free of charge, to any person obtaining a | |
9 | * copy of this software and associated documentation files (the | |
10 | * "Software"), to deal in the Software without restriction, including | |
11 | * without limitation the rights to use, copy, modify, merge, publish, | |
12 | * distribute, sub license, and/or sell copies of the Software, and to | |
13 | * permit persons to whom the Software is furnished to do so, subject to | |
14 | * the following conditions: | |
15 | * | |
16 | * The above copyright notice and this permission notice (including the | |
17 | * next paragraph) shall be included in all copies or substantial portions | |
18 | * of the Software. | |
19 | * | |
20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | |
21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. | |
23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR | |
24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, | |
25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE | |
26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | |
27 | * | |
0d6aa60b | 28 | */ |
1da177e4 LT |
29 | |
30 | #ifndef _I915_DRV_H_ | |
31 | #define _I915_DRV_H_ | |
32 | ||
585fb111 JB |
33 | #include "i915_reg.h" |
34 | ||
1da177e4 LT |
35 | /* General customization: |
36 | */ | |
37 | ||
38 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." | |
39 | ||
40 | #define DRIVER_NAME "i915" | |
41 | #define DRIVER_DESC "Intel Graphics" | |
de227f5f | 42 | #define DRIVER_DATE "20060119" |
1da177e4 LT |
43 | |
44 | /* Interface history: | |
45 | * | |
46 | * 1.1: Original. | |
0d6aa60b DA |
47 | * 1.2: Add Power Management |
48 | * 1.3: Add vblank support | |
de227f5f | 49 | * 1.4: Fix cmdbuffer path, add heap destroy |
702880f2 | 50 | * 1.5: Add vblank pipe configuration |
2228ed67 MCA |
51 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
52 | * - Support vertical blank on secondary display pipe | |
1da177e4 LT |
53 | */ |
54 | #define DRIVER_MAJOR 1 | |
2228ed67 | 55 | #define DRIVER_MINOR 6 |
1da177e4 LT |
56 | #define DRIVER_PATCHLEVEL 0 |
57 | ||
1da177e4 LT |
58 | typedef struct _drm_i915_ring_buffer { |
59 | int tail_mask; | |
60 | unsigned long Start; | |
61 | unsigned long End; | |
62 | unsigned long Size; | |
63 | u8 *virtual_start; | |
64 | int head; | |
65 | int tail; | |
66 | int space; | |
67 | drm_local_map_t map; | |
68 | } drm_i915_ring_buffer_t; | |
69 | ||
70 | struct mem_block { | |
71 | struct mem_block *next; | |
72 | struct mem_block *prev; | |
73 | int start; | |
74 | int size; | |
6c340eac | 75 | struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */ |
1da177e4 LT |
76 | }; |
77 | ||
a6b54f3f MCA |
78 | typedef struct _drm_i915_vbl_swap { |
79 | struct list_head head; | |
80 | drm_drawable_t drw_id; | |
af6061af | 81 | unsigned int pipe; |
a6b54f3f MCA |
82 | unsigned int sequence; |
83 | } drm_i915_vbl_swap_t; | |
84 | ||
8ee1c3db MG |
85 | struct intel_opregion { |
86 | struct opregion_header *header; | |
87 | struct opregion_acpi *acpi; | |
88 | struct opregion_swsci *swsci; | |
89 | struct opregion_asle *asle; | |
90 | int enabled; | |
91 | }; | |
92 | ||
1da177e4 LT |
93 | typedef struct drm_i915_private { |
94 | drm_local_map_t *sarea; | |
95 | drm_local_map_t *mmio_map; | |
96 | ||
97 | drm_i915_sarea_t *sarea_priv; | |
98 | drm_i915_ring_buffer_t ring; | |
99 | ||
9c8da5eb | 100 | drm_dma_handle_t *status_page_dmah; |
1da177e4 | 101 | void *hw_status_page; |
1da177e4 | 102 | dma_addr_t dma_status_page; |
af6061af | 103 | unsigned long counter; |
dc7a9319 WZ |
104 | unsigned int status_gfx_addr; |
105 | drm_local_map_t hws_map; | |
1da177e4 | 106 | |
a6b54f3f | 107 | unsigned int cpp; |
1da177e4 LT |
108 | int back_offset; |
109 | int front_offset; | |
110 | int current_page; | |
111 | int page_flipping; | |
1da177e4 LT |
112 | |
113 | wait_queue_head_t irq_queue; | |
114 | atomic_t irq_received; | |
af6061af | 115 | atomic_t irq_emitted; |
ed4cb414 EA |
116 | /** Protects user_irq_refcount and irq_mask_reg */ |
117 | spinlock_t user_irq_lock; | |
118 | /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */ | |
119 | int user_irq_refcount; | |
120 | /** Cached value of IMR to avoid reads in updating the bitfield */ | |
121 | u32 irq_mask_reg; | |
1da177e4 LT |
122 | |
123 | int tex_lru_log_granularity; | |
124 | int allow_batchbuffer; | |
125 | struct mem_block *agp_heap; | |
0d6aa60b | 126 | unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds; |
702880f2 | 127 | int vblank_pipe; |
a6b54f3f MCA |
128 | |
129 | spinlock_t swaps_lock; | |
130 | drm_i915_vbl_swap_t vbl_swaps; | |
131 | unsigned int swaps_pending; | |
ba8bbcf6 | 132 | |
8ee1c3db MG |
133 | struct intel_opregion opregion; |
134 | ||
ba8bbcf6 JB |
135 | /* Register state */ |
136 | u8 saveLBB; | |
137 | u32 saveDSPACNTR; | |
138 | u32 saveDSPBCNTR; | |
e948e994 | 139 | u32 saveDSPARB; |
ba8bbcf6 JB |
140 | u32 savePIPEACONF; |
141 | u32 savePIPEBCONF; | |
142 | u32 savePIPEASRC; | |
143 | u32 savePIPEBSRC; | |
144 | u32 saveFPA0; | |
145 | u32 saveFPA1; | |
146 | u32 saveDPLL_A; | |
147 | u32 saveDPLL_A_MD; | |
148 | u32 saveHTOTAL_A; | |
149 | u32 saveHBLANK_A; | |
150 | u32 saveHSYNC_A; | |
151 | u32 saveVTOTAL_A; | |
152 | u32 saveVBLANK_A; | |
153 | u32 saveVSYNC_A; | |
154 | u32 saveBCLRPAT_A; | |
0da3ea12 | 155 | u32 savePIPEASTAT; |
ba8bbcf6 JB |
156 | u32 saveDSPASTRIDE; |
157 | u32 saveDSPASIZE; | |
158 | u32 saveDSPAPOS; | |
585fb111 | 159 | u32 saveDSPAADDR; |
ba8bbcf6 JB |
160 | u32 saveDSPASURF; |
161 | u32 saveDSPATILEOFF; | |
162 | u32 savePFIT_PGM_RATIOS; | |
163 | u32 saveBLC_PWM_CTL; | |
164 | u32 saveBLC_PWM_CTL2; | |
165 | u32 saveFPB0; | |
166 | u32 saveFPB1; | |
167 | u32 saveDPLL_B; | |
168 | u32 saveDPLL_B_MD; | |
169 | u32 saveHTOTAL_B; | |
170 | u32 saveHBLANK_B; | |
171 | u32 saveHSYNC_B; | |
172 | u32 saveVTOTAL_B; | |
173 | u32 saveVBLANK_B; | |
174 | u32 saveVSYNC_B; | |
175 | u32 saveBCLRPAT_B; | |
0da3ea12 | 176 | u32 savePIPEBSTAT; |
ba8bbcf6 JB |
177 | u32 saveDSPBSTRIDE; |
178 | u32 saveDSPBSIZE; | |
179 | u32 saveDSPBPOS; | |
585fb111 | 180 | u32 saveDSPBADDR; |
ba8bbcf6 JB |
181 | u32 saveDSPBSURF; |
182 | u32 saveDSPBTILEOFF; | |
585fb111 JB |
183 | u32 saveVGA0; |
184 | u32 saveVGA1; | |
185 | u32 saveVGA_PD; | |
ba8bbcf6 JB |
186 | u32 saveVGACNTRL; |
187 | u32 saveADPA; | |
188 | u32 saveLVDS; | |
585fb111 JB |
189 | u32 savePP_ON_DELAYS; |
190 | u32 savePP_OFF_DELAYS; | |
ba8bbcf6 JB |
191 | u32 saveDVOA; |
192 | u32 saveDVOB; | |
193 | u32 saveDVOC; | |
194 | u32 savePP_ON; | |
195 | u32 savePP_OFF; | |
196 | u32 savePP_CONTROL; | |
585fb111 | 197 | u32 savePP_DIVISOR; |
ba8bbcf6 JB |
198 | u32 savePFIT_CONTROL; |
199 | u32 save_palette_a[256]; | |
200 | u32 save_palette_b[256]; | |
201 | u32 saveFBC_CFB_BASE; | |
202 | u32 saveFBC_LL_BASE; | |
203 | u32 saveFBC_CONTROL; | |
204 | u32 saveFBC_CONTROL2; | |
0da3ea12 JB |
205 | u32 saveIER; |
206 | u32 saveIIR; | |
207 | u32 saveIMR; | |
1f84e550 | 208 | u32 saveCACHE_MODE_0; |
e948e994 | 209 | u32 saveD_STATE; |
585fb111 | 210 | u32 saveCG_2D_DIS; |
1f84e550 | 211 | u32 saveMI_ARB_STATE; |
ba8bbcf6 JB |
212 | u32 saveSWF0[16]; |
213 | u32 saveSWF1[16]; | |
214 | u32 saveSWF2[3]; | |
215 | u8 saveMSR; | |
216 | u8 saveSR[8]; | |
123f794f | 217 | u8 saveGR[25]; |
ba8bbcf6 | 218 | u8 saveAR_INDEX; |
a59e122a | 219 | u8 saveAR[21]; |
ba8bbcf6 JB |
220 | u8 saveDACMASK; |
221 | u8 saveDACDATA[256*3]; /* 256 3-byte colors */ | |
a59e122a | 222 | u8 saveCR[37]; |
1da177e4 LT |
223 | } drm_i915_private_t; |
224 | ||
c153f45f | 225 | extern struct drm_ioctl_desc i915_ioctls[]; |
b3a83639 DA |
226 | extern int i915_max_ioctl; |
227 | ||
1da177e4 | 228 | /* i915_dma.c */ |
84b1fd10 | 229 | extern void i915_kernel_lost_context(struct drm_device * dev); |
22eae947 | 230 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
ba8bbcf6 | 231 | extern int i915_driver_unload(struct drm_device *); |
84b1fd10 | 232 | extern void i915_driver_lastclose(struct drm_device * dev); |
6c340eac EA |
233 | extern void i915_driver_preclose(struct drm_device *dev, |
234 | struct drm_file *file_priv); | |
84b1fd10 | 235 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
0d6aa60b DA |
236 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
237 | unsigned long arg); | |
af6061af | 238 | |
1da177e4 | 239 | /* i915_irq.c */ |
c153f45f EA |
240 | extern int i915_irq_emit(struct drm_device *dev, void *data, |
241 | struct drm_file *file_priv); | |
242 | extern int i915_irq_wait(struct drm_device *dev, void *data, | |
243 | struct drm_file *file_priv); | |
1da177e4 | 244 | |
84b1fd10 DA |
245 | extern int i915_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence); |
246 | extern int i915_driver_vblank_wait2(struct drm_device *dev, unsigned int *sequence); | |
1da177e4 | 247 | extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS); |
84b1fd10 | 248 | extern void i915_driver_irq_preinstall(struct drm_device * dev); |
af6061af | 249 | extern void i915_driver_irq_postinstall(struct drm_device * dev); |
84b1fd10 | 250 | extern void i915_driver_irq_uninstall(struct drm_device * dev); |
c153f45f EA |
251 | extern int i915_vblank_pipe_set(struct drm_device *dev, void *data, |
252 | struct drm_file *file_priv); | |
253 | extern int i915_vblank_pipe_get(struct drm_device *dev, void *data, | |
254 | struct drm_file *file_priv); | |
255 | extern int i915_vblank_swap(struct drm_device *dev, void *data, | |
256 | struct drm_file *file_priv); | |
8ee1c3db | 257 | extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask); |
1da177e4 LT |
258 | |
259 | /* i915_mem.c */ | |
c153f45f EA |
260 | extern int i915_mem_alloc(struct drm_device *dev, void *data, |
261 | struct drm_file *file_priv); | |
262 | extern int i915_mem_free(struct drm_device *dev, void *data, | |
263 | struct drm_file *file_priv); | |
264 | extern int i915_mem_init_heap(struct drm_device *dev, void *data, | |
265 | struct drm_file *file_priv); | |
266 | extern int i915_mem_destroy_heap(struct drm_device *dev, void *data, | |
267 | struct drm_file *file_priv); | |
1da177e4 | 268 | extern void i915_mem_takedown(struct mem_block **heap); |
84b1fd10 | 269 | extern void i915_mem_release(struct drm_device * dev, |
6c340eac | 270 | struct drm_file *file_priv, struct mem_block *heap); |
1da177e4 | 271 | |
8ee1c3db MG |
272 | /* i915_opregion.c */ |
273 | extern int intel_opregion_init(struct drm_device *dev); | |
274 | extern void intel_opregion_free(struct drm_device *dev); | |
275 | extern void opregion_asle_intr(struct drm_device *dev); | |
276 | extern void opregion_enable_asle(struct drm_device *dev); | |
277 | ||
0d6aa60b DA |
278 | #define I915_READ(reg) DRM_READ32(dev_priv->mmio_map, (reg)) |
279 | #define I915_WRITE(reg,val) DRM_WRITE32(dev_priv->mmio_map, (reg), (val)) | |
bc5f4523 | 280 | #define I915_READ16(reg) DRM_READ16(dev_priv->mmio_map, (reg)) |
0d6aa60b | 281 | #define I915_WRITE16(reg,val) DRM_WRITE16(dev_priv->mmio_map, (reg), (val)) |
1da177e4 LT |
282 | |
283 | #define I915_VERBOSE 0 | |
284 | ||
285 | #define RING_LOCALS unsigned int outring, ringmask, outcount; \ | |
286 | volatile char *virt; | |
287 | ||
288 | #define BEGIN_LP_RING(n) do { \ | |
289 | if (I915_VERBOSE) \ | |
3e684eae MN |
290 | DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \ |
291 | if (dev_priv->ring.space < (n)*4) \ | |
bf9d8929 | 292 | i915_wait_ring(dev, (n)*4, __func__); \ |
1da177e4 LT |
293 | outcount = 0; \ |
294 | outring = dev_priv->ring.tail; \ | |
295 | ringmask = dev_priv->ring.tail_mask; \ | |
296 | virt = dev_priv->ring.virtual_start; \ | |
297 | } while (0) | |
298 | ||
299 | #define OUT_RING(n) do { \ | |
300 | if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \ | |
c29b669c | 301 | *(volatile unsigned int *)(virt + outring) = (n); \ |
1da177e4 LT |
302 | outcount++; \ |
303 | outring += 4; \ | |
304 | outring &= ringmask; \ | |
305 | } while (0) | |
306 | ||
307 | #define ADVANCE_LP_RING() do { \ | |
308 | if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \ | |
309 | dev_priv->ring.tail = outring; \ | |
310 | dev_priv->ring.space -= outcount * 4; \ | |
585fb111 | 311 | I915_WRITE(PRB0_TAIL, outring); \ |
1da177e4 LT |
312 | } while(0) |
313 | ||
ba8bbcf6 | 314 | /** |
585fb111 JB |
315 | * Reads a dword out of the status page, which is written to from the command |
316 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or | |
317 | * MI_STORE_DATA_IMM. | |
ba8bbcf6 | 318 | * |
585fb111 JB |
319 | * The following dwords have a reserved meaning: |
320 | * 0: ISR copy, updated when an ISR bit not set in the HWSTAM changes. | |
321 | * 4: ring 0 head pointer | |
322 | * 5: ring 1 head pointer (915-class) | |
323 | * 6: ring 2 head pointer (915-class) | |
ba8bbcf6 | 324 | * |
585fb111 | 325 | * The area from dword 0x10 to 0x3ff is available for driver usage. |
ba8bbcf6 | 326 | */ |
585fb111 JB |
327 | #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg]) |
328 | #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, 5) | |
ba8bbcf6 | 329 | |
585fb111 | 330 | extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller); |
ba8bbcf6 JB |
331 | |
332 | #define IS_I830(dev) ((dev)->pci_device == 0x3577) | |
333 | #define IS_845G(dev) ((dev)->pci_device == 0x2562) | |
334 | #define IS_I85X(dev) ((dev)->pci_device == 0x3582) | |
335 | #define IS_I855(dev) ((dev)->pci_device == 0x3582) | |
336 | #define IS_I865G(dev) ((dev)->pci_device == 0x2572) | |
337 | ||
4d1f7888 | 338 | #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a) |
ba8bbcf6 JB |
339 | #define IS_I915GM(dev) ((dev)->pci_device == 0x2592) |
340 | #define IS_I945G(dev) ((dev)->pci_device == 0x2772) | |
3bf48468 JB |
341 | #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\ |
342 | (dev)->pci_device == 0x27AE) | |
ba8bbcf6 JB |
343 | #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \ |
344 | (dev)->pci_device == 0x2982 || \ | |
345 | (dev)->pci_device == 0x2992 || \ | |
346 | (dev)->pci_device == 0x29A2 || \ | |
347 | (dev)->pci_device == 0x2A02 || \ | |
5f5f9d4c | 348 | (dev)->pci_device == 0x2A12 || \ |
d3adbc0c ZW |
349 | (dev)->pci_device == 0x2A42 || \ |
350 | (dev)->pci_device == 0x2E02 || \ | |
351 | (dev)->pci_device == 0x2E12 || \ | |
352 | (dev)->pci_device == 0x2E22) | |
ba8bbcf6 JB |
353 | |
354 | #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02) | |
355 | ||
5f5f9d4c ZW |
356 | #define IS_IGD_GM(dev) ((dev)->pci_device == 0x2A42) |
357 | ||
d3adbc0c ZW |
358 | #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \ |
359 | (dev)->pci_device == 0x2E12 || \ | |
360 | (dev)->pci_device == 0x2E22) | |
361 | ||
ba8bbcf6 JB |
362 | #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \ |
363 | (dev)->pci_device == 0x29B2 || \ | |
364 | (dev)->pci_device == 0x29D2) | |
365 | ||
366 | #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \ | |
367 | IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev)) | |
368 | ||
369 | #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \ | |
5f5f9d4c | 370 | IS_I945GM(dev) || IS_I965GM(dev) || IS_IGD_GM(dev)) |
ba8bbcf6 | 371 | |
d3adbc0c | 372 | #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_IGD_GM(dev) || IS_G4X(dev)) |
b39d50e5 | 373 | |
ba8bbcf6 | 374 | #define PRIMARY_RINGBUFFER_SIZE (128*1024) |
0d6aa60b | 375 | |
1da177e4 | 376 | #endif |