drm/i915: Store a direct lookup from object handle to vma
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
cd9f4688
DV
83#define DRIVER_DATE "20170529"
84#define DRIVER_TIMESTAMP 1496041258
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
b95320bd
MK
125static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
135static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
140static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
141{
142 return fp.val >> 16;
143}
144
145static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
154static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
a9d055de
KM
163static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
164 uint_fixed_16_16_t d)
165{
166 return DIV_ROUND_UP(val.val, d.val);
167}
168
169static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
170 uint_fixed_16_16_t mul)
171{
172 uint64_t intermediate_val;
173 uint32_t result;
174
175 intermediate_val = (uint64_t) val * mul.val;
176 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
177 WARN_ON(intermediate_val >> 32);
178 result = clamp_t(uint32_t, intermediate_val, 0, ~0);
179 return result;
180}
181
182static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
183 uint_fixed_16_16_t mul)
184{
185 uint64_t intermediate_val;
186 uint_fixed_16_16_t fp;
187
188 intermediate_val = (uint64_t) val.val * mul.val;
189 intermediate_val = intermediate_val >> 16;
190 WARN_ON(intermediate_val >> 32);
191 fp.val = clamp_t(uint32_t, intermediate_val, 0, ~0);
192 return fp;
193}
194
afbc95cd 195static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
b95320bd
MK
196{
197 uint_fixed_16_16_t fp, res;
198
199 fp = u32_to_fixed_16_16(val);
200 res.val = DIV_ROUND_UP(fp.val, d);
201 return res;
202}
203
afbc95cd 204static inline uint_fixed_16_16_t fixed_16_16_div_u64(uint32_t val, uint32_t d)
b95320bd
MK
205{
206 uint_fixed_16_16_t res;
207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
211 WARN_ON(interm_val >> 32);
212 res.val = (uint32_t) interm_val;
213
214 return res;
215}
216
a9d055de
KM
217static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
218 uint_fixed_16_16_t d)
219{
220 uint64_t interm_val;
221
222 interm_val = (uint64_t)val << 16;
223 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
224 WARN_ON(interm_val >> 32);
225 return clamp_t(uint32_t, interm_val, 0, ~0);
226}
227
b95320bd
MK
228static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
229 uint_fixed_16_16_t mul)
230{
231 uint64_t intermediate_val;
232 uint_fixed_16_16_t fp;
233
234 intermediate_val = (uint64_t) val * mul.val;
235 WARN_ON(intermediate_val >> 32);
236 fp.val = (uint32_t) intermediate_val;
237 return fp;
238}
239
42a8ca4c
JN
240static inline const char *yesno(bool v)
241{
242 return v ? "yes" : "no";
243}
244
87ad3212
JN
245static inline const char *onoff(bool v)
246{
247 return v ? "on" : "off";
248}
249
08c4d7fc
TU
250static inline const char *enableddisabled(bool v)
251{
252 return v ? "enabled" : "disabled";
253}
254
317c35d1 255enum pipe {
752aa88a 256 INVALID_PIPE = -1,
317c35d1
JB
257 PIPE_A = 0,
258 PIPE_B,
9db4a9c7 259 PIPE_C,
a57c774a
AK
260 _PIPE_EDP,
261 I915_MAX_PIPES = _PIPE_EDP
317c35d1 262};
9db4a9c7 263#define pipe_name(p) ((p) + 'A')
317c35d1 264
a5c961d1
PZ
265enum transcoder {
266 TRANSCODER_A = 0,
267 TRANSCODER_B,
268 TRANSCODER_C,
a57c774a 269 TRANSCODER_EDP,
4d1de975
JN
270 TRANSCODER_DSI_A,
271 TRANSCODER_DSI_C,
a57c774a 272 I915_MAX_TRANSCODERS
a5c961d1 273};
da205630
JN
274
275static inline const char *transcoder_name(enum transcoder transcoder)
276{
277 switch (transcoder) {
278 case TRANSCODER_A:
279 return "A";
280 case TRANSCODER_B:
281 return "B";
282 case TRANSCODER_C:
283 return "C";
284 case TRANSCODER_EDP:
285 return "EDP";
4d1de975
JN
286 case TRANSCODER_DSI_A:
287 return "DSI A";
288 case TRANSCODER_DSI_C:
289 return "DSI C";
da205630
JN
290 default:
291 return "<invalid>";
292 }
293}
a5c961d1 294
4d1de975
JN
295static inline bool transcoder_is_dsi(enum transcoder transcoder)
296{
297 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
298}
299
84139d1e 300/*
b14e5848
VS
301 * Global legacy plane identifier. Valid only for primary/sprite
302 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 303 */
80824003 304enum plane {
b14e5848 305 PLANE_A,
80824003 306 PLANE_B,
9db4a9c7 307 PLANE_C,
80824003 308};
9db4a9c7 309#define plane_name(p) ((p) + 'A')
52440211 310
580503c7 311#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 312
b14e5848
VS
313/*
314 * Per-pipe plane identifier.
315 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
316 * number of planes per CRTC. Not all platforms really have this many planes,
317 * which means some arrays of size I915_MAX_PLANES may have unused entries
318 * between the topmost sprite plane and the cursor plane.
319 *
320 * This is expected to be passed to various register macros
321 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
322 */
323enum plane_id {
324 PLANE_PRIMARY,
325 PLANE_SPRITE0,
326 PLANE_SPRITE1,
19c3164d 327 PLANE_SPRITE2,
b14e5848
VS
328 PLANE_CURSOR,
329 I915_MAX_PLANES,
330};
331
d97d7b48
VS
332#define for_each_plane_id_on_crtc(__crtc, __p) \
333 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
334 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
335
2b139522 336enum port {
03cdc1d4 337 PORT_NONE = -1,
2b139522
ED
338 PORT_A = 0,
339 PORT_B,
340 PORT_C,
341 PORT_D,
342 PORT_E,
343 I915_MAX_PORTS
344};
345#define port_name(p) ((p) + 'A')
346
a09caddd 347#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
348
349enum dpio_channel {
350 DPIO_CH0,
351 DPIO_CH1
352};
353
354enum dpio_phy {
355 DPIO_PHY0,
0a116ce8
ACO
356 DPIO_PHY1,
357 DPIO_PHY2,
e4607fcf
CML
358};
359
b97186f0
PZ
360enum intel_display_power_domain {
361 POWER_DOMAIN_PIPE_A,
362 POWER_DOMAIN_PIPE_B,
363 POWER_DOMAIN_PIPE_C,
364 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
365 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
366 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
367 POWER_DOMAIN_TRANSCODER_A,
368 POWER_DOMAIN_TRANSCODER_B,
369 POWER_DOMAIN_TRANSCODER_C,
f52e353e 370 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
371 POWER_DOMAIN_TRANSCODER_DSI_A,
372 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
373 POWER_DOMAIN_PORT_DDI_A_LANES,
374 POWER_DOMAIN_PORT_DDI_B_LANES,
375 POWER_DOMAIN_PORT_DDI_C_LANES,
376 POWER_DOMAIN_PORT_DDI_D_LANES,
377 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
378 POWER_DOMAIN_PORT_DDI_A_IO,
379 POWER_DOMAIN_PORT_DDI_B_IO,
380 POWER_DOMAIN_PORT_DDI_C_IO,
381 POWER_DOMAIN_PORT_DDI_D_IO,
382 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
383 POWER_DOMAIN_PORT_DSI,
384 POWER_DOMAIN_PORT_CRT,
385 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 386 POWER_DOMAIN_VGA,
fbeeaa23 387 POWER_DOMAIN_AUDIO,
bd2bb1b9 388 POWER_DOMAIN_PLLS,
1407121a
S
389 POWER_DOMAIN_AUX_A,
390 POWER_DOMAIN_AUX_B,
391 POWER_DOMAIN_AUX_C,
392 POWER_DOMAIN_AUX_D,
f0ab43e6 393 POWER_DOMAIN_GMBUS,
dfa57627 394 POWER_DOMAIN_MODESET,
baa70707 395 POWER_DOMAIN_INIT,
bddc7645
ID
396
397 POWER_DOMAIN_NUM,
b97186f0
PZ
398};
399
400#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
401#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
402 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
403#define POWER_DOMAIN_TRANSCODER(tran) \
404 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
405 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 406
1d843f9d
EE
407enum hpd_pin {
408 HPD_NONE = 0,
1d843f9d
EE
409 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
410 HPD_CRT,
411 HPD_SDVO_B,
412 HPD_SDVO_C,
cc24fcdc 413 HPD_PORT_A,
1d843f9d
EE
414 HPD_PORT_B,
415 HPD_PORT_C,
416 HPD_PORT_D,
26951caf 417 HPD_PORT_E,
1d843f9d
EE
418 HPD_NUM_PINS
419};
420
c91711f9
JN
421#define for_each_hpd_pin(__pin) \
422 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
423
317eaa95
L
424#define HPD_STORM_DEFAULT_THRESHOLD 5
425
5fcece80
JN
426struct i915_hotplug {
427 struct work_struct hotplug_work;
428
429 struct {
430 unsigned long last_jiffies;
431 int count;
432 enum {
433 HPD_ENABLED = 0,
434 HPD_DISABLED = 1,
435 HPD_MARK_DISABLED = 2
436 } state;
437 } stats[HPD_NUM_PINS];
438 u32 event_bits;
439 struct delayed_work reenable_work;
440
441 struct intel_digital_port *irq_port[I915_MAX_PORTS];
442 u32 long_port_mask;
443 u32 short_port_mask;
444 struct work_struct dig_port_work;
445
19625e85
L
446 struct work_struct poll_init_work;
447 bool poll_enabled;
448
317eaa95
L
449 unsigned int hpd_storm_threshold;
450
5fcece80
JN
451 /*
452 * if we get a HPD irq from DP and a HPD irq from non-DP
453 * the non-DP HPD could block the workqueue on a mode config
454 * mutex getting, that userspace may have taken. However
455 * userspace is waiting on the DP workqueue to run which is
456 * blocked behind the non-DP one.
457 */
458 struct workqueue_struct *dp_wq;
459};
460
2a2d5482
CW
461#define I915_GEM_GPU_DOMAINS \
462 (I915_GEM_DOMAIN_RENDER | \
463 I915_GEM_DOMAIN_SAMPLER | \
464 I915_GEM_DOMAIN_COMMAND | \
465 I915_GEM_DOMAIN_INSTRUCTION | \
466 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 467
055e393f
DL
468#define for_each_pipe(__dev_priv, __p) \
469 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
470#define for_each_pipe_masked(__dev_priv, __p, __mask) \
471 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
472 for_each_if ((__mask) & (1 << (__p)))
8b364b41 473#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
474 for ((__p) = 0; \
475 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
476 (__p)++)
3bdcfc0c
DL
477#define for_each_sprite(__dev_priv, __p, __s) \
478 for ((__s) = 0; \
479 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
480 (__s)++)
9db4a9c7 481
c3aeadc8
JN
482#define for_each_port_masked(__port, __ports_mask) \
483 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
484 for_each_if ((__ports_mask) & (1 << (__port)))
485
d79b814d 486#define for_each_crtc(dev, crtc) \
91c8a326 487 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 488
27321ae8
ML
489#define for_each_intel_plane(dev, intel_plane) \
490 list_for_each_entry(intel_plane, \
91c8a326 491 &(dev)->mode_config.plane_list, \
27321ae8
ML
492 base.head)
493
c107acfe 494#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
495 list_for_each_entry(intel_plane, \
496 &(dev)->mode_config.plane_list, \
c107acfe
MR
497 base.head) \
498 for_each_if ((plane_mask) & \
499 (1 << drm_plane_index(&intel_plane->base)))
500
262cd2e1
VS
501#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
502 list_for_each_entry(intel_plane, \
503 &(dev)->mode_config.plane_list, \
504 base.head) \
95150bdf 505 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 506
91c8a326
CW
507#define for_each_intel_crtc(dev, intel_crtc) \
508 list_for_each_entry(intel_crtc, \
509 &(dev)->mode_config.crtc_list, \
510 base.head)
d063ae48 511
91c8a326
CW
512#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
513 list_for_each_entry(intel_crtc, \
514 &(dev)->mode_config.crtc_list, \
515 base.head) \
98d39494
MR
516 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
517
b2784e15
DL
518#define for_each_intel_encoder(dev, intel_encoder) \
519 list_for_each_entry(intel_encoder, \
520 &(dev)->mode_config.encoder_list, \
521 base.head)
522
3f6a5e1e
DV
523#define for_each_intel_connector_iter(intel_connector, iter) \
524 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
525
6c2b7c12
DV
526#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
527 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 528 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 529
53f5e3ca
JB
530#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
531 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 532 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 533
b04c5bd6
BF
534#define for_each_power_domain(domain, mask) \
535 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 536 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 537
75ccb2ec
ID
538#define for_each_power_well(__dev_priv, __power_well) \
539 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
540 (__power_well) - (__dev_priv)->power_domains.power_wells < \
541 (__dev_priv)->power_domains.power_well_count; \
542 (__power_well)++)
543
544#define for_each_power_well_rev(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
546 (__dev_priv)->power_domains.power_well_count - 1; \
547 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
548 (__power_well)--)
549
550#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
551 for_each_power_well(__dev_priv, __power_well) \
552 for_each_if ((__power_well)->domains & (__domain_mask))
553
554#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
555 for_each_power_well_rev(__dev_priv, __power_well) \
556 for_each_if ((__power_well)->domains & (__domain_mask))
557
ff32c54e
VS
558#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
559 for ((__i) = 0; \
560 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
561 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
562 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
563 (__i)++) \
564 for_each_if (plane_state)
565
e7b903d2 566struct drm_i915_private;
ad46cb53 567struct i915_mm_struct;
5cc9ed4b 568struct i915_mmu_object;
e7b903d2 569
a6f766f3
CW
570struct drm_i915_file_private {
571 struct drm_i915_private *dev_priv;
572 struct drm_file *file;
573
574 struct {
575 spinlock_t lock;
576 struct list_head request_list;
d0bc54f2
CW
577/* 20ms is a fairly arbitrary limit (greater than the average frame time)
578 * chosen to prevent the CPU getting more than a frame ahead of the GPU
579 * (when using lax throttling for the frontbuffer). We also use it to
580 * offer free GPU waitboosts for severely congested workloads.
581 */
582#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
583 } mm;
584 struct idr context_idr;
585
2e1b8730
CW
586 struct intel_rps_client {
587 struct list_head link;
588 unsigned boosts;
589 } rps;
a6f766f3 590
c80ff16e 591 unsigned int bsd_engine;
b083a087
MK
592
593/* Client can have a maximum of 3 contexts banned before
594 * it is denied of creating new contexts. As one context
595 * ban needs 4 consecutive hangs, and more if there is
596 * progress in between, this is a last resort stop gap measure
597 * to limit the badly behaving clients access to gpu.
598 */
599#define I915_MAX_CLIENT_CONTEXT_BANS 3
600 int context_bans;
a6f766f3
CW
601};
602
e69d0bc1
DV
603/* Used by dp and fdi links */
604struct intel_link_m_n {
605 uint32_t tu;
606 uint32_t gmch_m;
607 uint32_t gmch_n;
608 uint32_t link_m;
609 uint32_t link_n;
610};
611
612void intel_link_compute_m_n(int bpp, int nlanes,
613 int pixel_clock, int link_clock,
614 struct intel_link_m_n *m_n);
615
1da177e4
LT
616/* Interface history:
617 *
618 * 1.1: Original.
0d6aa60b
DA
619 * 1.2: Add Power Management
620 * 1.3: Add vblank support
de227f5f 621 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 622 * 1.5: Add vblank pipe configuration
2228ed67
MCA
623 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
624 * - Support vertical blank on secondary display pipe
1da177e4
LT
625 */
626#define DRIVER_MAJOR 1
2228ed67 627#define DRIVER_MINOR 6
1da177e4
LT
628#define DRIVER_PATCHLEVEL 0
629
0a3e67a4
JB
630struct opregion_header;
631struct opregion_acpi;
632struct opregion_swsci;
633struct opregion_asle;
634
8ee1c3db 635struct intel_opregion {
115719fc
WD
636 struct opregion_header *header;
637 struct opregion_acpi *acpi;
638 struct opregion_swsci *swsci;
ebde53c7
JN
639 u32 swsci_gbda_sub_functions;
640 u32 swsci_sbcb_sub_functions;
115719fc 641 struct opregion_asle *asle;
04ebaadb 642 void *rvda;
82730385 643 const void *vbt;
ada8f955 644 u32 vbt_size;
115719fc 645 u32 *lid_state;
91a60f20 646 struct work_struct asle_work;
8ee1c3db 647};
44834a67 648#define OPREGION_SIZE (8*1024)
8ee1c3db 649
6ef3d427
CW
650struct intel_overlay;
651struct intel_overlay_error_state;
652
9b9d172d 653struct sdvo_device_mapping {
e957d772 654 u8 initialized;
9b9d172d 655 u8 dvo_port;
656 u8 slave_addr;
657 u8 dvo_wiring;
e957d772 658 u8 i2c_pin;
b1083333 659 u8 ddc_pin;
9b9d172d 660};
661
7bd688cd 662struct intel_connector;
820d2d77 663struct intel_encoder;
ccf010fb 664struct intel_atomic_state;
5cec258b 665struct intel_crtc_state;
5724dbd1 666struct intel_initial_plane_config;
0e8ffe1b 667struct intel_crtc;
ee9300bb
DV
668struct intel_limit;
669struct dpll;
49cd97a3 670struct intel_cdclk_state;
b8cecdf5 671
e70236a8 672struct drm_i915_display_funcs {
49cd97a3
VS
673 void (*get_cdclk)(struct drm_i915_private *dev_priv,
674 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
675 void (*set_cdclk)(struct drm_i915_private *dev_priv,
676 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 677 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 678 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
679 int (*compute_intermediate_wm)(struct drm_device *dev,
680 struct intel_crtc *intel_crtc,
681 struct intel_crtc_state *newstate);
ccf010fb
ML
682 void (*initial_watermarks)(struct intel_atomic_state *state,
683 struct intel_crtc_state *cstate);
684 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
685 struct intel_crtc_state *cstate);
686 void (*optimize_watermarks)(struct intel_atomic_state *state,
687 struct intel_crtc_state *cstate);
98d39494 688 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 689 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 690 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
691 /* Returns the active state of the crtc, and if the crtc is active,
692 * fills out the pipe-config with the hw state. */
693 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 694 struct intel_crtc_state *);
5724dbd1
DL
695 void (*get_initial_plane_config)(struct intel_crtc *,
696 struct intel_initial_plane_config *);
190f68c5
ACO
697 int (*crtc_compute_clock)(struct intel_crtc *crtc,
698 struct intel_crtc_state *crtc_state);
4a806558
ML
699 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
700 struct drm_atomic_state *old_state);
701 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
702 struct drm_atomic_state *old_state);
896e5bb0
L
703 void (*update_crtcs)(struct drm_atomic_state *state,
704 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
705 void (*audio_codec_enable)(struct drm_connector *connector,
706 struct intel_encoder *encoder,
5e7234c9 707 const struct drm_display_mode *adjusted_mode);
69bfe1a9 708 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
709 void (*fdi_link_train)(struct intel_crtc *crtc,
710 const struct intel_crtc_state *crtc_state);
46f16e63 711 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
712 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
713 struct drm_framebuffer *fb,
714 struct drm_i915_gem_object *obj,
715 struct drm_i915_gem_request *req,
716 uint32_t flags);
91d14251 717 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
718 /* clock updates for mode set */
719 /* cursor updates */
720 /* render clock increase/decrease */
721 /* display clock increase/decrease */
722 /* pll clock increase/decrease */
8563b1e8 723
b95c5321
ML
724 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
725 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
726};
727
b6e7d894
DL
728#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
729#define CSR_VERSION_MAJOR(version) ((version) >> 16)
730#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
731
eb805623 732struct intel_csr {
8144ac59 733 struct work_struct work;
eb805623 734 const char *fw_path;
a7f749f9 735 uint32_t *dmc_payload;
eb805623 736 uint32_t dmc_fw_size;
b6e7d894 737 uint32_t version;
eb805623 738 uint32_t mmio_count;
f0f59a00 739 i915_reg_t mmioaddr[8];
eb805623 740 uint32_t mmiodata[8];
832dba88 741 uint32_t dc_state;
a37baf3b 742 uint32_t allowed_dc_mask;
eb805623
DV
743};
744
604db650
JL
745#define DEV_INFO_FOR_EACH_FLAG(func) \
746 func(is_mobile); \
3e4274f8 747 func(is_lp); \
c007fb4a 748 func(is_alpha_support); \
566c56a4 749 /* Keep has_* in alphabetical order */ \
dfc5148f 750 func(has_64bit_reloc); \
9e1d0e60 751 func(has_aliasing_ppgtt); \
604db650 752 func(has_csr); \
566c56a4 753 func(has_ddi); \
604db650 754 func(has_dp_mst); \
566c56a4
JL
755 func(has_fbc); \
756 func(has_fpga_dbg); \
9e1d0e60
MT
757 func(has_full_ppgtt); \
758 func(has_full_48bit_ppgtt); \
604db650 759 func(has_gmbus_irq); \
604db650
JL
760 func(has_gmch_display); \
761 func(has_guc); \
f8a58d63 762 func(has_guc_ct); \
604db650 763 func(has_hotplug); \
566c56a4 764 func(has_l3_dpf); \
604db650 765 func(has_llc); \
566c56a4
JL
766 func(has_logical_ring_contexts); \
767 func(has_overlay); \
768 func(has_pipe_cxsr); \
769 func(has_pooled_eu); \
770 func(has_psr); \
771 func(has_rc6); \
772 func(has_rc6p); \
773 func(has_resource_streamer); \
774 func(has_runtime_pm); \
604db650 775 func(has_snoop); \
f4ce766f 776 func(unfenced_needs_alignment); \
566c56a4
JL
777 func(cursor_needs_physical); \
778 func(hws_needs_physical); \
779 func(overlay_needs_physical); \
70821af6 780 func(supports_tv);
c96ea64e 781
915490d5 782struct sseu_dev_info {
f08a0c92 783 u8 slice_mask;
57ec171e 784 u8 subslice_mask;
915490d5
ID
785 u8 eu_total;
786 u8 eu_per_subslice;
43b67998
ID
787 u8 min_eu_in_pool;
788 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
789 u8 subslice_7eu[3];
790 u8 has_slice_pg:1;
791 u8 has_subslice_pg:1;
792 u8 has_eu_pg:1;
915490d5
ID
793};
794
57ec171e
ID
795static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
796{
797 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
798}
799
2e0d26f8
JN
800/* Keep in gen based order, and chronological order within a gen */
801enum intel_platform {
802 INTEL_PLATFORM_UNINITIALIZED = 0,
803 INTEL_I830,
804 INTEL_I845G,
805 INTEL_I85X,
806 INTEL_I865G,
807 INTEL_I915G,
808 INTEL_I915GM,
809 INTEL_I945G,
810 INTEL_I945GM,
811 INTEL_G33,
812 INTEL_PINEVIEW,
c0f86832
JN
813 INTEL_I965G,
814 INTEL_I965GM,
f69c11ae
JN
815 INTEL_G45,
816 INTEL_GM45,
2e0d26f8
JN
817 INTEL_IRONLAKE,
818 INTEL_SANDYBRIDGE,
819 INTEL_IVYBRIDGE,
820 INTEL_VALLEYVIEW,
821 INTEL_HASWELL,
822 INTEL_BROADWELL,
823 INTEL_CHERRYVIEW,
824 INTEL_SKYLAKE,
825 INTEL_BROXTON,
826 INTEL_KABYLAKE,
827 INTEL_GEMINILAKE,
71851fa8 828 INTEL_COFFEELAKE,
413f3c19 829 INTEL_CANNONLAKE,
9160095c 830 INTEL_MAX_PLATFORMS
2e0d26f8
JN
831};
832
cfdf1fa2 833struct intel_device_info {
10fce67a 834 u32 display_mmio_offset;
87f1f465 835 u16 device_id;
ac208a8b 836 u8 num_pipes;
d615a166 837 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 838 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 839 u8 gen;
ae5702d2 840 u16 gen_mask;
2e0d26f8 841 enum intel_platform platform;
73ae478c 842 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 843 u8 num_rings;
604db650
JL
844#define DEFINE_FLAG(name) u8 name:1
845 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
846#undef DEFINE_FLAG
6f3fff60 847 u16 ddb_size; /* in blocks */
a57c774a
AK
848 /* Register offsets for the various display pipes and transcoders */
849 int pipe_offsets[I915_MAX_TRANSCODERS];
850 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 851 int palette_offsets[I915_MAX_PIPES];
5efb3e28 852 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
853
854 /* Slice/subslice/EU info */
43b67998 855 struct sseu_dev_info sseu;
82cf435b
LL
856
857 struct color_luts {
858 u16 degamma_lut_size;
859 u16 gamma_lut_size;
860 } color;
cfdf1fa2
KH
861};
862
2bd160a1
CW
863struct intel_display_error_state;
864
5a4c6f1b 865struct i915_gpu_state {
2bd160a1
CW
866 struct kref ref;
867 struct timeval time;
de867c20
CW
868 struct timeval boottime;
869 struct timeval uptime;
2bd160a1 870
9f267eb8
CW
871 struct drm_i915_private *i915;
872
2bd160a1
CW
873 char error_msg[128];
874 bool simulated;
f73b5674 875 bool awake;
e5aac87e
CW
876 bool wakelock;
877 bool suspended;
2bd160a1
CW
878 int iommu;
879 u32 reset_count;
880 u32 suspend_count;
881 struct intel_device_info device_info;
642c8a72 882 struct i915_params params;
2bd160a1
CW
883
884 /* Generic register state */
885 u32 eir;
886 u32 pgtbl_er;
887 u32 ier;
5a4c6f1b 888 u32 gtier[4], ngtier;
2bd160a1
CW
889 u32 ccid;
890 u32 derrmr;
891 u32 forcewake;
892 u32 error; /* gen6+ */
893 u32 err_int; /* gen7 */
894 u32 fault_data0; /* gen8, gen9 */
895 u32 fault_data1; /* gen8, gen9 */
896 u32 done_reg;
897 u32 gac_eco;
898 u32 gam_ecochk;
899 u32 gab_ctl;
900 u32 gfx_mode;
d636951e 901
5a4c6f1b 902 u32 nfence;
2bd160a1
CW
903 u64 fence[I915_MAX_NUM_FENCES];
904 struct intel_overlay_error_state *overlay;
905 struct intel_display_error_state *display;
51d545d0 906 struct drm_i915_error_object *semaphore;
27b85bea 907 struct drm_i915_error_object *guc_log;
2bd160a1
CW
908
909 struct drm_i915_error_engine {
910 int engine_id;
911 /* Software tracked state */
912 bool waiting;
913 int num_waiters;
3fe3b030
MK
914 unsigned long hangcheck_timestamp;
915 bool hangcheck_stalled;
2bd160a1
CW
916 enum intel_engine_hangcheck_action hangcheck_action;
917 struct i915_address_space *vm;
918 int num_requests;
919
cdb324bd
CW
920 /* position of active request inside the ring */
921 u32 rq_head, rq_post, rq_tail;
922
2bd160a1
CW
923 /* our own tracking of ring head and tail */
924 u32 cpu_ring_head;
925 u32 cpu_ring_tail;
926
927 u32 last_seqno;
2bd160a1
CW
928
929 /* Register state */
930 u32 start;
931 u32 tail;
932 u32 head;
933 u32 ctl;
21a2c58a 934 u32 mode;
2bd160a1
CW
935 u32 hws;
936 u32 ipeir;
937 u32 ipehr;
2bd160a1
CW
938 u32 bbstate;
939 u32 instpm;
940 u32 instps;
941 u32 seqno;
942 u64 bbaddr;
943 u64 acthd;
944 u32 fault_reg;
945 u64 faddr;
946 u32 rc_psmi; /* sleep state */
947 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 948 struct intel_instdone instdone;
2bd160a1 949
4fa6053e
CW
950 struct drm_i915_error_context {
951 char comm[TASK_COMM_LEN];
952 pid_t pid;
953 u32 handle;
954 u32 hw_id;
955 int ban_score;
956 int active;
957 int guilty;
958 } context;
959
2bd160a1 960 struct drm_i915_error_object {
2bd160a1 961 u64 gtt_offset;
03382dfb 962 u64 gtt_size;
0a97015d
CW
963 int page_count;
964 int unused;
2bd160a1
CW
965 u32 *pages[0];
966 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
967
b0fd47ad
CW
968 struct drm_i915_error_object **user_bo;
969 long user_bo_count;
970
2bd160a1
CW
971 struct drm_i915_error_object *wa_ctx;
972
973 struct drm_i915_error_request {
974 long jiffies;
c84455b4 975 pid_t pid;
35ca039e 976 u32 context;
84102171 977 int ban_score;
2bd160a1
CW
978 u32 seqno;
979 u32 head;
980 u32 tail;
35ca039e 981 } *requests, execlist[2];
2bd160a1
CW
982
983 struct drm_i915_error_waiter {
984 char comm[TASK_COMM_LEN];
985 pid_t pid;
986 u32 seqno;
987 } *waiters;
988
989 struct {
990 u32 gfx_mode;
991 union {
992 u64 pdp[4];
993 u32 pp_dir_base;
994 };
995 } vm_info;
2bd160a1
CW
996 } engine[I915_NUM_ENGINES];
997
998 struct drm_i915_error_buffer {
999 u32 size;
1000 u32 name;
1001 u32 rseqno[I915_NUM_ENGINES], wseqno;
1002 u64 gtt_offset;
1003 u32 read_domains;
1004 u32 write_domain;
1005 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1006 u32 tiling:2;
1007 u32 dirty:1;
1008 u32 purgeable:1;
1009 u32 userptr:1;
1010 s32 engine:4;
1011 u32 cache_level:3;
1012 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1013 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1014 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1015};
1016
7faf1ab2
DV
1017enum i915_cache_level {
1018 I915_CACHE_NONE = 0,
350ec881
CW
1019 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1020 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1021 caches, eg sampler/render caches, and the
1022 large Last-Level-Cache. LLC is coherent with
1023 the CPU, but L3 is only visible to the GPU. */
651d794f 1024 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1025};
1026
85fd4f58
CW
1027#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1028
a4001f1b
PZ
1029enum fb_op_origin {
1030 ORIGIN_GTT,
1031 ORIGIN_CPU,
1032 ORIGIN_CS,
1033 ORIGIN_FLIP,
74b4ea1e 1034 ORIGIN_DIRTYFB,
a4001f1b
PZ
1035};
1036
ab34a7e8 1037struct intel_fbc {
25ad93fd
PZ
1038 /* This is always the inner lock when overlapping with struct_mutex and
1039 * it's the outer lock when overlapping with stolen_lock. */
1040 struct mutex lock;
5e59f717 1041 unsigned threshold;
dbef0f15
PZ
1042 unsigned int possible_framebuffer_bits;
1043 unsigned int busy_bits;
010cf73d 1044 unsigned int visible_pipes_mask;
e35fef21 1045 struct intel_crtc *crtc;
5c3fe8b0 1046
c4213885 1047 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1048 struct drm_mm_node *compressed_llb;
1049
da46f936
RV
1050 bool false_color;
1051
d029bcad 1052 bool enabled;
0e631adc 1053 bool active;
9adccc60 1054
61a585d6
PZ
1055 bool underrun_detected;
1056 struct work_struct underrun_work;
1057
aaf78d27 1058 struct intel_fbc_state_cache {
be1e3415
CW
1059 struct i915_vma *vma;
1060
aaf78d27
PZ
1061 struct {
1062 unsigned int mode_flags;
1063 uint32_t hsw_bdw_pixel_rate;
1064 } crtc;
1065
1066 struct {
1067 unsigned int rotation;
1068 int src_w;
1069 int src_h;
1070 bool visible;
1071 } plane;
1072
1073 struct {
801c8fe8 1074 const struct drm_format_info *format;
aaf78d27 1075 unsigned int stride;
aaf78d27
PZ
1076 } fb;
1077 } state_cache;
1078
b183b3f1 1079 struct intel_fbc_reg_params {
be1e3415
CW
1080 struct i915_vma *vma;
1081
b183b3f1
PZ
1082 struct {
1083 enum pipe pipe;
1084 enum plane plane;
1085 unsigned int fence_y_offset;
1086 } crtc;
1087
1088 struct {
801c8fe8 1089 const struct drm_format_info *format;
b183b3f1 1090 unsigned int stride;
b183b3f1
PZ
1091 } fb;
1092
1093 int cfb_size;
1094 } params;
1095
5c3fe8b0 1096 struct intel_fbc_work {
128d7356 1097 bool scheduled;
ca18d51d 1098 u32 scheduled_vblank;
128d7356 1099 struct work_struct work;
128d7356 1100 } work;
5c3fe8b0 1101
bf6189c6 1102 const char *no_fbc_reason;
b5e50c3f
JB
1103};
1104
fe88d122 1105/*
96178eeb
VK
1106 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1107 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1108 * parsing for same resolution.
1109 */
1110enum drrs_refresh_rate_type {
1111 DRRS_HIGH_RR,
1112 DRRS_LOW_RR,
1113 DRRS_MAX_RR, /* RR count */
1114};
1115
1116enum drrs_support_type {
1117 DRRS_NOT_SUPPORTED = 0,
1118 STATIC_DRRS_SUPPORT = 1,
1119 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1120};
1121
2807cf69 1122struct intel_dp;
96178eeb
VK
1123struct i915_drrs {
1124 struct mutex mutex;
1125 struct delayed_work work;
1126 struct intel_dp *dp;
1127 unsigned busy_frontbuffer_bits;
1128 enum drrs_refresh_rate_type refresh_rate_type;
1129 enum drrs_support_type type;
1130};
1131
a031d709 1132struct i915_psr {
f0355c4a 1133 struct mutex lock;
a031d709
RV
1134 bool sink_support;
1135 bool source_ok;
2807cf69 1136 struct intel_dp *enabled;
7c8f8a70
RV
1137 bool active;
1138 struct delayed_work work;
9ca15301 1139 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1140 bool psr2_support;
1141 bool aux_frame_sync;
60e5ffe3 1142 bool link_standby;
97da2ef4
NV
1143 bool y_cord_support;
1144 bool colorimetry_support;
340c93c0 1145 bool alpm;
3f51e471 1146};
5c3fe8b0 1147
3bad0781 1148enum intel_pch {
f0350830 1149 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1150 PCH_IBX, /* Ibexpeak PCH */
1151 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1152 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1153 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1154 PCH_KBP, /* Kabypoint PCH */
7b22b8c4 1155 PCH_CNP, /* Cannonpoint PCH */
40c7ead9 1156 PCH_NOP,
3bad0781
ZW
1157};
1158
988d6ee8
PZ
1159enum intel_sbi_destination {
1160 SBI_ICLK,
1161 SBI_MPHY,
1162};
1163
435793df 1164#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1165#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1166#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1167#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1168
8be48d92 1169struct intel_fbdev;
1630fe75 1170struct intel_fbc_work;
38651674 1171
c2b9152f
DV
1172struct intel_gmbus {
1173 struct i2c_adapter adapter;
3e4d44e0 1174#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1175 u32 force_bit;
c2b9152f 1176 u32 reg0;
f0f59a00 1177 i915_reg_t gpio_reg;
c167a6fc 1178 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1179 struct drm_i915_private *dev_priv;
1180};
1181
f4c956ad 1182struct i915_suspend_saved_registers {
e948e994 1183 u32 saveDSPARB;
ba8bbcf6 1184 u32 saveFBC_CONTROL;
1f84e550 1185 u32 saveCACHE_MODE_0;
1f84e550 1186 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1187 u32 saveSWF0[16];
1188 u32 saveSWF1[16];
85fa792b 1189 u32 saveSWF3[3];
4b9de737 1190 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1191 u32 savePCH_PORT_HOTPLUG;
9f49c376 1192 u16 saveGCDGMBUS;
f4c956ad 1193};
c85aa885 1194
ddeea5b0
ID
1195struct vlv_s0ix_state {
1196 /* GAM */
1197 u32 wr_watermark;
1198 u32 gfx_prio_ctrl;
1199 u32 arb_mode;
1200 u32 gfx_pend_tlb0;
1201 u32 gfx_pend_tlb1;
1202 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1203 u32 media_max_req_count;
1204 u32 gfx_max_req_count;
1205 u32 render_hwsp;
1206 u32 ecochk;
1207 u32 bsd_hwsp;
1208 u32 blt_hwsp;
1209 u32 tlb_rd_addr;
1210
1211 /* MBC */
1212 u32 g3dctl;
1213 u32 gsckgctl;
1214 u32 mbctl;
1215
1216 /* GCP */
1217 u32 ucgctl1;
1218 u32 ucgctl3;
1219 u32 rcgctl1;
1220 u32 rcgctl2;
1221 u32 rstctl;
1222 u32 misccpctl;
1223
1224 /* GPM */
1225 u32 gfxpause;
1226 u32 rpdeuhwtc;
1227 u32 rpdeuc;
1228 u32 ecobus;
1229 u32 pwrdwnupctl;
1230 u32 rp_down_timeout;
1231 u32 rp_deucsw;
1232 u32 rcubmabdtmr;
1233 u32 rcedata;
1234 u32 spare2gh;
1235
1236 /* Display 1 CZ domain */
1237 u32 gt_imr;
1238 u32 gt_ier;
1239 u32 pm_imr;
1240 u32 pm_ier;
1241 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1242
1243 /* GT SA CZ domain */
1244 u32 tilectl;
1245 u32 gt_fifoctl;
1246 u32 gtlc_wake_ctrl;
1247 u32 gtlc_survive;
1248 u32 pmwgicz;
1249
1250 /* Display 2 CZ domain */
1251 u32 gu_ctl0;
1252 u32 gu_ctl1;
9c25210f 1253 u32 pcbr;
ddeea5b0
ID
1254 u32 clock_gate_dis2;
1255};
1256
bf225f20 1257struct intel_rps_ei {
679cb6c1 1258 ktime_t ktime;
bf225f20
CW
1259 u32 render_c0;
1260 u32 media_c0;
31685c25
D
1261};
1262
c85aa885 1263struct intel_gen6_power_mgmt {
d4d70aa5
ID
1264 /*
1265 * work, interrupts_enabled and pm_iir are protected by
1266 * dev_priv->irq_lock
1267 */
c85aa885 1268 struct work_struct work;
d4d70aa5 1269 bool interrupts_enabled;
c85aa885 1270 u32 pm_iir;
59cdb63d 1271
b20e3cfe 1272 /* PM interrupt bits that should never be masked */
5dd04556 1273 u32 pm_intrmsk_mbz;
1800ad25 1274
b39fb297
BW
1275 /* Frequencies are stored in potentially platform dependent multiples.
1276 * In other words, *_freq needs to be multiplied by X to be interesting.
1277 * Soft limits are those which are used for the dynamic reclocking done
1278 * by the driver (raise frequencies under heavy loads, and lower for
1279 * lighter loads). Hard limits are those imposed by the hardware.
1280 *
1281 * A distinction is made for overclocking, which is never enabled by
1282 * default, and is considered to be above the hard limit if it's
1283 * possible at all.
1284 */
1285 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1286 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1287 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1288 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1289 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1290 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1291 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1292 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1293 u8 rp1_freq; /* "less than" RP0 power/freqency */
1294 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1295 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1296
8fb55197
CW
1297 u8 up_threshold; /* Current %busy required to uplock */
1298 u8 down_threshold; /* Current %busy required to downclock */
1299
dd75fdc8
CW
1300 int last_adj;
1301 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1302
8d3afd7d
CW
1303 spinlock_t client_lock;
1304 struct list_head clients;
1305 bool client_boost;
1306
c0951f0c 1307 bool enabled;
54b4f68f 1308 struct delayed_work autoenable_work;
1854d5ca 1309 unsigned boosts;
4fc688ce 1310
bf225f20 1311 /* manual wa residency calculations */
e0e8c7cb 1312 struct intel_rps_ei ei;
bf225f20 1313
4fc688ce
JB
1314 /*
1315 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1316 * Must be taken after struct_mutex if nested. Note that
1317 * this lock may be held for long periods of time when
1318 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1319 */
1320 struct mutex hw_lock;
c85aa885
DV
1321};
1322
1a240d4d
DV
1323/* defined intel_pm.c */
1324extern spinlock_t mchdev_lock;
1325
c85aa885
DV
1326struct intel_ilk_power_mgmt {
1327 u8 cur_delay;
1328 u8 min_delay;
1329 u8 max_delay;
1330 u8 fmax;
1331 u8 fstart;
1332
1333 u64 last_count1;
1334 unsigned long last_time1;
1335 unsigned long chipset_power;
1336 u64 last_count2;
5ed0bdf2 1337 u64 last_time2;
c85aa885
DV
1338 unsigned long gfx_power;
1339 u8 corr;
1340
1341 int c_m;
1342 int r_t;
1343};
1344
c6cb582e
ID
1345struct drm_i915_private;
1346struct i915_power_well;
1347
1348struct i915_power_well_ops {
1349 /*
1350 * Synchronize the well's hw state to match the current sw state, for
1351 * example enable/disable it based on the current refcount. Called
1352 * during driver init and resume time, possibly after first calling
1353 * the enable/disable handlers.
1354 */
1355 void (*sync_hw)(struct drm_i915_private *dev_priv,
1356 struct i915_power_well *power_well);
1357 /*
1358 * Enable the well and resources that depend on it (for example
1359 * interrupts located on the well). Called after the 0->1 refcount
1360 * transition.
1361 */
1362 void (*enable)(struct drm_i915_private *dev_priv,
1363 struct i915_power_well *power_well);
1364 /*
1365 * Disable the well and resources that depend on it. Called after
1366 * the 1->0 refcount transition.
1367 */
1368 void (*disable)(struct drm_i915_private *dev_priv,
1369 struct i915_power_well *power_well);
1370 /* Returns the hw enabled state. */
1371 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1372 struct i915_power_well *power_well);
1373};
1374
a38911a3
WX
1375/* Power well structure for haswell */
1376struct i915_power_well {
c1ca727f 1377 const char *name;
6f3ef5dd 1378 bool always_on;
a38911a3
WX
1379 /* power well enable/disable usage count */
1380 int count;
bfafe93a
ID
1381 /* cached hw enabled state */
1382 bool hw_enabled;
d8fc70b7 1383 u64 domains;
01c3faa7
ACO
1384 /* unique identifier for this power well */
1385 unsigned long id;
362624c9
ACO
1386 /*
1387 * Arbitraty data associated with this power well. Platform and power
1388 * well specific.
1389 */
1390 unsigned long data;
c6cb582e 1391 const struct i915_power_well_ops *ops;
a38911a3
WX
1392};
1393
83c00f55 1394struct i915_power_domains {
baa70707
ID
1395 /*
1396 * Power wells needed for initialization at driver init and suspend
1397 * time are on. They are kept on until after the first modeset.
1398 */
1399 bool init_power_on;
0d116a29 1400 bool initializing;
c1ca727f 1401 int power_well_count;
baa70707 1402
83c00f55 1403 struct mutex lock;
1da51581 1404 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1405 struct i915_power_well *power_wells;
83c00f55
ID
1406};
1407
35a85ac6 1408#define MAX_L3_SLICES 2
a4da4fa4 1409struct intel_l3_parity {
35a85ac6 1410 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1411 struct work_struct error_work;
35a85ac6 1412 int which_slice;
a4da4fa4
DV
1413};
1414
4b5aed62 1415struct i915_gem_mm {
4b5aed62
DV
1416 /** Memory allocator for GTT stolen memory */
1417 struct drm_mm stolen;
92e97d2f
PZ
1418 /** Protects the usage of the GTT stolen memory allocator. This is
1419 * always the inner lock when overlapping with struct_mutex. */
1420 struct mutex stolen_lock;
1421
4b5aed62
DV
1422 /** List of all objects in gtt_space. Used to restore gtt
1423 * mappings on resume */
1424 struct list_head bound_list;
1425 /**
1426 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1427 * are idle and not used by the GPU). These objects may or may
1428 * not actually have any pages attached.
4b5aed62
DV
1429 */
1430 struct list_head unbound_list;
1431
275f039d
CW
1432 /** List of all objects in gtt_space, currently mmaped by userspace.
1433 * All objects within this list must also be on bound_list.
1434 */
1435 struct list_head userfault_list;
1436
fbbd37b3
CW
1437 /**
1438 * List of objects which are pending destruction.
1439 */
1440 struct llist_head free_list;
1441 struct work_struct free_work;
1442
4b5aed62 1443 /** Usable portion of the GTT for GEM */
c8847387 1444 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1445
4b5aed62
DV
1446 /** PPGTT used for aliasing the PPGTT with the GTT */
1447 struct i915_hw_ppgtt *aliasing_ppgtt;
1448
2cfcd32a 1449 struct notifier_block oom_notifier;
e87666b5 1450 struct notifier_block vmap_notifier;
ceabbba5 1451 struct shrinker shrinker;
4b5aed62 1452
4b5aed62
DV
1453 /** LRU list of objects with fence regs on them. */
1454 struct list_head fence_list;
1455
94312828
CW
1456 u64 unordered_timeline;
1457
bdf1e7e3 1458 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1459 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1460
4b5aed62
DV
1461 /** Bit 6 swizzling required for X tiling */
1462 uint32_t bit_6_swizzle_x;
1463 /** Bit 6 swizzling required for Y tiling */
1464 uint32_t bit_6_swizzle_y;
1465
4b5aed62 1466 /* accounting, useful for userland debugging */
c20e8355 1467 spinlock_t object_stat_lock;
3ef7f228 1468 u64 object_memory;
4b5aed62
DV
1469 u32 object_count;
1470};
1471
edc3d884 1472struct drm_i915_error_state_buf {
0a4cd7c8 1473 struct drm_i915_private *i915;
edc3d884
MK
1474 unsigned bytes;
1475 unsigned size;
1476 int err;
1477 u8 *buf;
1478 loff_t start;
1479 loff_t pos;
1480};
1481
b52992c0
CW
1482#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1483#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1484
3fe3b030
MK
1485#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1486#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1487
99584db3
DV
1488struct i915_gpu_error {
1489 /* For hangcheck timer */
1490#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1491#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1492
737b1506 1493 struct delayed_work hangcheck_work;
99584db3
DV
1494
1495 /* For reset and error_state handling. */
1496 spinlock_t lock;
1497 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1498 struct i915_gpu_state *first_error;
094f9a54
CW
1499
1500 unsigned long missed_irq_rings;
1501
1f83fee0 1502 /**
2ac0f450 1503 * State variable controlling the reset flow and count
1f83fee0 1504 *
2ac0f450 1505 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1506 *
56306c6e 1507 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1508 * meaning that any waiters holding onto the struct_mutex should
1509 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1510 *
1511 * If reset is not completed succesfully, the I915_WEDGE bit is
1512 * set meaning that hardware is terminally sour and there is no
1513 * recovery. All waiters on the reset_queue will be woken when
1514 * that happens.
1515 *
1516 * This counter is used by the wait_seqno code to notice that reset
1517 * event happened and it needs to restart the entire ioctl (since most
1518 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1519 *
1520 * This is important for lock-free wait paths, where no contended lock
1521 * naturally enforces the correct ordering between the bail-out of the
1522 * waiter and the gpu reset work code.
1f83fee0 1523 */
8af29b0c 1524 unsigned long reset_count;
1f83fee0 1525
8c185eca
CW
1526 /**
1527 * flags: Control various stages of the GPU reset
1528 *
1529 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1530 * other users acquiring the struct_mutex. To do this we set the
1531 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1532 * and then check for that bit before acquiring the struct_mutex (in
1533 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1534 * secondary role in preventing two concurrent global reset attempts.
1535 *
1536 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1537 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1538 * but it may be held by some long running waiter (that we cannot
1539 * interrupt without causing trouble). Once we are ready to do the GPU
1540 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1541 * they already hold the struct_mutex and want to participate they can
1542 * inspect the bit and do the reset directly, otherwise the worker
1543 * waits for the struct_mutex.
1544 *
1545 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1546 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1547 * i915_gem_request_alloc(), this bit is checked and the sequence
1548 * aborted (with -EIO reported to userspace) if set.
1549 */
8af29b0c 1550 unsigned long flags;
8c185eca
CW
1551#define I915_RESET_BACKOFF 0
1552#define I915_RESET_HANDOFF 1
8af29b0c 1553#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1554
1f15b76f
CW
1555 /**
1556 * Waitqueue to signal when a hang is detected. Used to for waiters
1557 * to release the struct_mutex for the reset to procede.
1558 */
1559 wait_queue_head_t wait_queue;
1560
1f83fee0
DV
1561 /**
1562 * Waitqueue to signal when the reset has completed. Used by clients
1563 * that wait for dev_priv->mm.wedged to settle.
1564 */
1565 wait_queue_head_t reset_queue;
33196ded 1566
094f9a54 1567 /* For missed irq/seqno simulation. */
688e6c72 1568 unsigned long test_irq_rings;
99584db3
DV
1569};
1570
b8efb17b
ZR
1571enum modeset_restore {
1572 MODESET_ON_LID_OPEN,
1573 MODESET_DONE,
1574 MODESET_SUSPENDED,
1575};
1576
500ea70d
RV
1577#define DP_AUX_A 0x40
1578#define DP_AUX_B 0x10
1579#define DP_AUX_C 0x20
1580#define DP_AUX_D 0x30
1581
11c1b657
XZ
1582#define DDC_PIN_B 0x05
1583#define DDC_PIN_C 0x04
1584#define DDC_PIN_D 0x06
1585
6acab15a 1586struct ddi_vbt_port_info {
ce4dd49e
DL
1587 /*
1588 * This is an index in the HDMI/DVI DDI buffer translation table.
1589 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1590 * populate this field.
1591 */
1592#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1593 uint8_t hdmi_level_shift;
311a2094
PZ
1594
1595 uint8_t supports_dvi:1;
1596 uint8_t supports_hdmi:1;
1597 uint8_t supports_dp:1;
a98d9c1d 1598 uint8_t supports_edp:1;
500ea70d
RV
1599
1600 uint8_t alternate_aux_channel;
11c1b657 1601 uint8_t alternate_ddc_pin;
75067dde
AK
1602
1603 uint8_t dp_boost_level;
1604 uint8_t hdmi_boost_level;
6acab15a
PZ
1605};
1606
bfd7ebda
RV
1607enum psr_lines_to_wait {
1608 PSR_0_LINES_TO_WAIT = 0,
1609 PSR_1_LINE_TO_WAIT,
1610 PSR_4_LINES_TO_WAIT,
1611 PSR_8_LINES_TO_WAIT
83a7280e
PB
1612};
1613
41aa3448
RV
1614struct intel_vbt_data {
1615 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1616 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1617
1618 /* Feature bits */
1619 unsigned int int_tv_support:1;
1620 unsigned int lvds_dither:1;
1621 unsigned int lvds_vbt:1;
1622 unsigned int int_crt_support:1;
1623 unsigned int lvds_use_ssc:1;
1624 unsigned int display_clock_mode:1;
1625 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1626 unsigned int panel_type:4;
41aa3448
RV
1627 int lvds_ssc_freq;
1628 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1629
83a7280e
PB
1630 enum drrs_support_type drrs_type;
1631
6aa23e65
JN
1632 struct {
1633 int rate;
1634 int lanes;
1635 int preemphasis;
1636 int vswing;
06411f08 1637 bool low_vswing;
6aa23e65
JN
1638 bool initialized;
1639 bool support;
1640 int bpp;
1641 struct edp_power_seq pps;
1642 } edp;
41aa3448 1643
bfd7ebda
RV
1644 struct {
1645 bool full_link;
1646 bool require_aux_wakeup;
1647 int idle_frames;
1648 enum psr_lines_to_wait lines_to_wait;
1649 int tp1_wakeup_time;
1650 int tp2_tp3_wakeup_time;
1651 } psr;
1652
f00076d2
JN
1653 struct {
1654 u16 pwm_freq_hz;
39fbc9c8 1655 bool present;
f00076d2 1656 bool active_low_pwm;
1de6068e 1657 u8 min_brightness; /* min_brightness/255 of max */
add03379 1658 u8 controller; /* brightness controller number */
9a41e17d 1659 enum intel_backlight_type type;
f00076d2
JN
1660 } backlight;
1661
d17c5443
SK
1662 /* MIPI DSI */
1663 struct {
1664 u16 panel_id;
d3b542fc
SK
1665 struct mipi_config *config;
1666 struct mipi_pps_data *pps;
1667 u8 seq_version;
1668 u32 size;
1669 u8 *data;
8d3ed2f3 1670 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1671 } dsi;
1672
41aa3448
RV
1673 int crt_ddc_pin;
1674
1675 int child_dev_num;
768f69c9 1676 union child_device_config *child_dev;
6acab15a
PZ
1677
1678 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1679 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1680};
1681
77c122bc
VS
1682enum intel_ddb_partitioning {
1683 INTEL_DDB_PART_1_2,
1684 INTEL_DDB_PART_5_6, /* IVB+ */
1685};
1686
1fd527cc
VS
1687struct intel_wm_level {
1688 bool enable;
1689 uint32_t pri_val;
1690 uint32_t spr_val;
1691 uint32_t cur_val;
1692 uint32_t fbc_val;
1693};
1694
820c1980 1695struct ilk_wm_values {
609cedef
VS
1696 uint32_t wm_pipe[3];
1697 uint32_t wm_lp[3];
1698 uint32_t wm_lp_spr[3];
1699 uint32_t wm_linetime[3];
1700 bool enable_fbc_wm;
1701 enum intel_ddb_partitioning partitioning;
1702};
1703
114d7dc0 1704struct g4x_pipe_wm {
1b31389c 1705 uint16_t plane[I915_MAX_PLANES];
04548cba 1706 uint16_t fbc;
262cd2e1 1707};
ae80152d 1708
114d7dc0 1709struct g4x_sr_wm {
262cd2e1 1710 uint16_t plane;
1b31389c 1711 uint16_t cursor;
04548cba 1712 uint16_t fbc;
1b31389c
VS
1713};
1714
1715struct vlv_wm_ddl_values {
1716 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1717};
ae80152d 1718
262cd2e1 1719struct vlv_wm_values {
114d7dc0
VS
1720 struct g4x_pipe_wm pipe[3];
1721 struct g4x_sr_wm sr;
1b31389c 1722 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1723 uint8_t level;
1724 bool cxsr;
0018fda1
VS
1725};
1726
04548cba
VS
1727struct g4x_wm_values {
1728 struct g4x_pipe_wm pipe[2];
1729 struct g4x_sr_wm sr;
1730 struct g4x_sr_wm hpll;
1731 bool cxsr;
1732 bool hpll_en;
1733 bool fbc_en;
1734};
1735
c193924e 1736struct skl_ddb_entry {
16160e3d 1737 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1738};
1739
1740static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1741{
16160e3d 1742 return entry->end - entry->start;
c193924e
DL
1743}
1744
08db6652
DL
1745static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1746 const struct skl_ddb_entry *e2)
1747{
1748 if (e1->start == e2->start && e1->end == e2->end)
1749 return true;
1750
1751 return false;
1752}
1753
c193924e 1754struct skl_ddb_allocation {
2cd601c6 1755 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1756 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1757};
1758
2ac96d2a 1759struct skl_wm_values {
2b4b9f35 1760 unsigned dirty_pipes;
c193924e 1761 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1762};
1763
1764struct skl_wm_level {
a62163e9
L
1765 bool plane_en;
1766 uint16_t plane_res_b;
1767 uint8_t plane_res_l;
2ac96d2a
PB
1768};
1769
c67a470b 1770/*
765dab67
PZ
1771 * This struct helps tracking the state needed for runtime PM, which puts the
1772 * device in PCI D3 state. Notice that when this happens, nothing on the
1773 * graphics device works, even register access, so we don't get interrupts nor
1774 * anything else.
c67a470b 1775 *
765dab67
PZ
1776 * Every piece of our code that needs to actually touch the hardware needs to
1777 * either call intel_runtime_pm_get or call intel_display_power_get with the
1778 * appropriate power domain.
a8a8bd54 1779 *
765dab67
PZ
1780 * Our driver uses the autosuspend delay feature, which means we'll only really
1781 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1782 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1783 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1784 *
1785 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1786 * goes back to false exactly before we reenable the IRQs. We use this variable
1787 * to check if someone is trying to enable/disable IRQs while they're supposed
1788 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1789 * case it happens.
c67a470b 1790 *
765dab67 1791 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1792 */
5d584b2e 1793struct i915_runtime_pm {
1f814dac 1794 atomic_t wakeref_count;
5d584b2e 1795 bool suspended;
2aeb7d3a 1796 bool irqs_enabled;
c67a470b
PZ
1797};
1798
926321d5
DV
1799enum intel_pipe_crc_source {
1800 INTEL_PIPE_CRC_SOURCE_NONE,
1801 INTEL_PIPE_CRC_SOURCE_PLANE1,
1802 INTEL_PIPE_CRC_SOURCE_PLANE2,
1803 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1804 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1805 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1806 INTEL_PIPE_CRC_SOURCE_TV,
1807 INTEL_PIPE_CRC_SOURCE_DP_B,
1808 INTEL_PIPE_CRC_SOURCE_DP_C,
1809 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1810 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1811 INTEL_PIPE_CRC_SOURCE_MAX,
1812};
1813
8bf1e9f1 1814struct intel_pipe_crc_entry {
ac2300d4 1815 uint32_t frame;
8bf1e9f1
SH
1816 uint32_t crc[5];
1817};
1818
b2c88f5b 1819#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1820struct intel_pipe_crc {
d538bbdf
DL
1821 spinlock_t lock;
1822 bool opened; /* exclusive access to the result file */
e5f75aca 1823 struct intel_pipe_crc_entry *entries;
926321d5 1824 enum intel_pipe_crc_source source;
d538bbdf 1825 int head, tail;
07144428 1826 wait_queue_head_t wq;
8c6b709d 1827 int skipped;
8bf1e9f1
SH
1828};
1829
f99d7069 1830struct i915_frontbuffer_tracking {
b5add959 1831 spinlock_t lock;
f99d7069
DV
1832
1833 /*
1834 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1835 * scheduled flips.
1836 */
1837 unsigned busy_bits;
1838 unsigned flip_bits;
1839};
1840
7225342a 1841struct i915_wa_reg {
f0f59a00 1842 i915_reg_t addr;
7225342a
MK
1843 u32 value;
1844 /* bitmask representing WA bits */
1845 u32 mask;
1846};
1847
33136b06
AS
1848/*
1849 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1850 * allowing it for RCS as we don't foresee any requirement of having
1851 * a whitelist for other engines. When it is really required for
1852 * other engines then the limit need to be increased.
1853 */
1854#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1855
1856struct i915_workarounds {
1857 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1858 u32 count;
666796da 1859 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1860};
1861
cf9d2890
YZ
1862struct i915_virtual_gpu {
1863 bool active;
1864};
1865
aa363136
MR
1866/* used in computing the new watermarks state */
1867struct intel_wm_config {
1868 unsigned int num_pipes_active;
1869 bool sprites_enabled;
1870 bool sprites_scaled;
1871};
1872
d7965152
RB
1873struct i915_oa_format {
1874 u32 format;
1875 int size;
1876};
1877
8a3003dd
RB
1878struct i915_oa_reg {
1879 i915_reg_t addr;
1880 u32 value;
1881};
1882
eec688e1
RB
1883struct i915_perf_stream;
1884
16d98b31
RB
1885/**
1886 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1887 */
eec688e1 1888struct i915_perf_stream_ops {
16d98b31
RB
1889 /**
1890 * @enable: Enables the collection of HW samples, either in response to
1891 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1892 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1893 */
1894 void (*enable)(struct i915_perf_stream *stream);
1895
16d98b31
RB
1896 /**
1897 * @disable: Disables the collection of HW samples, either in response
1898 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1899 * the stream.
eec688e1
RB
1900 */
1901 void (*disable)(struct i915_perf_stream *stream);
1902
16d98b31
RB
1903 /**
1904 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1905 * once there is something ready to read() for the stream
1906 */
1907 void (*poll_wait)(struct i915_perf_stream *stream,
1908 struct file *file,
1909 poll_table *wait);
1910
16d98b31
RB
1911 /**
1912 * @wait_unlocked: For handling a blocking read, wait until there is
1913 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1914 * wait queue that would be passed to poll_wait().
eec688e1
RB
1915 */
1916 int (*wait_unlocked)(struct i915_perf_stream *stream);
1917
16d98b31
RB
1918 /**
1919 * @read: Copy buffered metrics as records to userspace
1920 * **buf**: the userspace, destination buffer
1921 * **count**: the number of bytes to copy, requested by userspace
1922 * **offset**: zero at the start of the read, updated as the read
1923 * proceeds, it represents how many bytes have been copied so far and
1924 * the buffer offset for copying the next record.
eec688e1 1925 *
16d98b31
RB
1926 * Copy as many buffered i915 perf samples and records for this stream
1927 * to userspace as will fit in the given buffer.
eec688e1 1928 *
16d98b31
RB
1929 * Only write complete records; returning -%ENOSPC if there isn't room
1930 * for a complete record.
eec688e1 1931 *
16d98b31
RB
1932 * Return any error condition that results in a short read such as
1933 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1934 * returning to userspace.
eec688e1
RB
1935 */
1936 int (*read)(struct i915_perf_stream *stream,
1937 char __user *buf,
1938 size_t count,
1939 size_t *offset);
1940
16d98b31
RB
1941 /**
1942 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1943 *
1944 * The stream will always be disabled before this is called.
1945 */
1946 void (*destroy)(struct i915_perf_stream *stream);
1947};
1948
16d98b31
RB
1949/**
1950 * struct i915_perf_stream - state for a single open stream FD
1951 */
eec688e1 1952struct i915_perf_stream {
16d98b31
RB
1953 /**
1954 * @dev_priv: i915 drm device
1955 */
eec688e1
RB
1956 struct drm_i915_private *dev_priv;
1957
16d98b31
RB
1958 /**
1959 * @link: Links the stream into ``&drm_i915_private->streams``
1960 */
eec688e1
RB
1961 struct list_head link;
1962
16d98b31
RB
1963 /**
1964 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1965 * properties given when opening a stream, representing the contents
1966 * of a single sample as read() by userspace.
1967 */
eec688e1 1968 u32 sample_flags;
16d98b31
RB
1969
1970 /**
1971 * @sample_size: Considering the configured contents of a sample
1972 * combined with the required header size, this is the total size
1973 * of a single sample record.
1974 */
d7965152 1975 int sample_size;
eec688e1 1976
16d98b31
RB
1977 /**
1978 * @ctx: %NULL if measuring system-wide across all contexts or a
1979 * specific context that is being monitored.
1980 */
eec688e1 1981 struct i915_gem_context *ctx;
16d98b31
RB
1982
1983 /**
1984 * @enabled: Whether the stream is currently enabled, considering
1985 * whether the stream was opened in a disabled state and based
1986 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1987 */
eec688e1
RB
1988 bool enabled;
1989
16d98b31
RB
1990 /**
1991 * @ops: The callbacks providing the implementation of this specific
1992 * type of configured stream.
1993 */
d7965152
RB
1994 const struct i915_perf_stream_ops *ops;
1995};
1996
16d98b31
RB
1997/**
1998 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1999 */
d7965152 2000struct i915_oa_ops {
16d98b31
RB
2001 /**
2002 * @init_oa_buffer: Resets the head and tail pointers of the
2003 * circular buffer for periodic OA reports.
2004 *
2005 * Called when first opening a stream for OA metrics, but also may be
2006 * called in response to an OA buffer overflow or other error
2007 * condition.
2008 *
2009 * Note it may be necessary to clear the full OA buffer here as part of
2010 * maintaining the invariable that new reports must be written to
2011 * zeroed memory for us to be able to reliable detect if an expected
2012 * report has not yet landed in memory. (At least on Haswell the OA
2013 * buffer tail pointer is not synchronized with reports being visible
2014 * to the CPU)
2015 */
d7965152 2016 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2017
2018 /**
19f81df2
RB
2019 * @select_metric_set: The auto generated code that checks whether a
2020 * requested OA config is applicable to the system and if so sets up
2021 * the mux, oa and flex eu register config pointers according to the
2022 * current dev_priv->perf.oa.metrics_set.
2023 */
2024 int (*select_metric_set)(struct drm_i915_private *dev_priv);
2025
2026 /**
2027 * @enable_metric_set: Selects and applies any MUX configuration to set
2028 * up the Boolean and Custom (B/C) counters that are part of the
2029 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2030 * disabling EU clock gating as required.
2031 */
d7965152 2032 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2033
2034 /**
2035 * @disable_metric_set: Remove system constraints associated with using
2036 * the OA unit.
2037 */
d7965152 2038 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2039
2040 /**
2041 * @oa_enable: Enable periodic sampling
2042 */
d7965152 2043 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2044
2045 /**
2046 * @oa_disable: Disable periodic sampling
2047 */
d7965152 2048 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2049
2050 /**
2051 * @read: Copy data from the circular OA buffer into a given userspace
2052 * buffer.
2053 */
d7965152
RB
2054 int (*read)(struct i915_perf_stream *stream,
2055 char __user *buf,
2056 size_t count,
2057 size_t *offset);
16d98b31
RB
2058
2059 /**
19f81df2 2060 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2061 *
19f81df2
RB
2062 * In particular this enables us to share all the fiddly code for
2063 * handling the OA unit tail pointer race that affects multiple
2064 * generations.
16d98b31 2065 */
19f81df2 2066 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2067};
2068
49cd97a3
VS
2069struct intel_cdclk_state {
2070 unsigned int cdclk, vco, ref;
2071};
2072
77fec556 2073struct drm_i915_private {
8f460e2c
CW
2074 struct drm_device drm;
2075
efab6d8d 2076 struct kmem_cache *objects;
e20d2ab7 2077 struct kmem_cache *vmas;
efab6d8d 2078 struct kmem_cache *requests;
52e54209 2079 struct kmem_cache *dependencies;
c5cf9a91 2080 struct kmem_cache *priorities;
f4c956ad 2081
5c969aa7 2082 const struct intel_device_info info;
f4c956ad 2083
f4c956ad
DV
2084 void __iomem *regs;
2085
907b28c5 2086 struct intel_uncore uncore;
f4c956ad 2087
cf9d2890
YZ
2088 struct i915_virtual_gpu vgpu;
2089
feddf6e8 2090 struct intel_gvt *gvt;
0ad35fed 2091
bd132858 2092 struct intel_huc huc;
33a732f4
AD
2093 struct intel_guc guc;
2094
eb805623
DV
2095 struct intel_csr csr;
2096
5ea6e5e3 2097 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2098
f4c956ad
DV
2099 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2100 * controller on different i2c buses. */
2101 struct mutex gmbus_mutex;
2102
2103 /**
2104 * Base address of the gmbus and gpio block.
2105 */
2106 uint32_t gpio_mmio_base;
2107
b6fdd0f2
SS
2108 /* MMIO base address for MIPI regs */
2109 uint32_t mipi_mmio_base;
2110
443a389f
VS
2111 uint32_t psr_mmio_base;
2112
44cb734c
ID
2113 uint32_t pps_mmio_base;
2114
28c70f16
DV
2115 wait_queue_head_t gmbus_wait_queue;
2116
f4c956ad 2117 struct pci_dev *bridge_dev;
0ca5fa3a 2118 struct i915_gem_context *kernel_context;
3b3f1650 2119 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2120 struct i915_vma *semaphore;
f4c956ad 2121
ba8286fa 2122 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2123 struct resource mch_res;
2124
f4c956ad
DV
2125 /* protects the irq masks */
2126 spinlock_t irq_lock;
2127
84c33a64
SG
2128 /* protects the mmio flip data */
2129 spinlock_t mmio_flip_lock;
2130
f8b79e58
ID
2131 bool display_irqs_enabled;
2132
9ee32fea
DV
2133 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2134 struct pm_qos_request pm_qos;
2135
a580516d
VS
2136 /* Sideband mailbox protection */
2137 struct mutex sb_lock;
f4c956ad
DV
2138
2139 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2140 union {
2141 u32 irq_mask;
2142 u32 de_irq_mask[I915_MAX_PIPES];
2143 };
f4c956ad 2144 u32 gt_irq_mask;
f4e9af4f
AG
2145 u32 pm_imr;
2146 u32 pm_ier;
a6706b45 2147 u32 pm_rps_events;
26705e20 2148 u32 pm_guc_events;
91d181dd 2149 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2150
5fcece80 2151 struct i915_hotplug hotplug;
ab34a7e8 2152 struct intel_fbc fbc;
439d7ac0 2153 struct i915_drrs drrs;
f4c956ad 2154 struct intel_opregion opregion;
41aa3448 2155 struct intel_vbt_data vbt;
f4c956ad 2156
d9ceb816
JB
2157 bool preserve_bios_swizzle;
2158
f4c956ad
DV
2159 /* overlay */
2160 struct intel_overlay *overlay;
f4c956ad 2161
58c68779 2162 /* backlight registers and fields in struct intel_panel */
07f11d49 2163 struct mutex backlight_lock;
31ad8ec6 2164
f4c956ad 2165 /* LVDS info */
f4c956ad
DV
2166 bool no_aux_handshake;
2167
e39b999a
VS
2168 /* protects panel power sequencer state */
2169 struct mutex pps_mutex;
2170
f4c956ad 2171 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2172 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2173
2174 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2175 unsigned int skl_preferred_vco_freq;
49cd97a3 2176 unsigned int max_cdclk_freq;
8d96561a 2177
adafdc6f 2178 unsigned int max_dotclk_freq;
e7dc33f3 2179 unsigned int rawclk_freq;
6bcda4f0 2180 unsigned int hpll_freq;
bfa7df01 2181 unsigned int czclk_freq;
f4c956ad 2182
63911d72 2183 struct {
bb0f4aab
VS
2184 /*
2185 * The current logical cdclk state.
2186 * See intel_atomic_state.cdclk.logical
2187 *
2188 * For reading holding any crtc lock is sufficient,
2189 * for writing must hold all of them.
2190 */
2191 struct intel_cdclk_state logical;
2192 /*
2193 * The current actual cdclk state.
2194 * See intel_atomic_state.cdclk.actual
2195 */
2196 struct intel_cdclk_state actual;
2197 /* The current hardware cdclk state */
49cd97a3
VS
2198 struct intel_cdclk_state hw;
2199 } cdclk;
63911d72 2200
645416f5
DV
2201 /**
2202 * wq - Driver workqueue for GEM.
2203 *
2204 * NOTE: Work items scheduled here are not allowed to grab any modeset
2205 * locks, for otherwise the flushing done in the pageflip code will
2206 * result in deadlocks.
2207 */
f4c956ad
DV
2208 struct workqueue_struct *wq;
2209
2210 /* Display functions */
2211 struct drm_i915_display_funcs display;
2212
2213 /* PCH chipset type */
2214 enum intel_pch pch_type;
17a303ec 2215 unsigned short pch_id;
f4c956ad
DV
2216
2217 unsigned long quirks;
2218
b8efb17b
ZR
2219 enum modeset_restore modeset_restore;
2220 struct mutex modeset_restore_lock;
e2c8b870 2221 struct drm_atomic_state *modeset_restore_state;
73974893 2222 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2223
a7bbbd63 2224 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2225 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2226
4b5aed62 2227 struct i915_gem_mm mm;
ad46cb53
CW
2228 DECLARE_HASHTABLE(mm_structs, 7);
2229 struct mutex mm_lock;
8781342d 2230
5d1808ec
CW
2231 /* The hw wants to have a stable context identifier for the lifetime
2232 * of the context (for OA, PASID, faults, etc). This is limited
2233 * in execlists to 21 bits.
2234 */
2235 struct ida context_hw_ida;
2236#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2237
8781342d
DV
2238 /* Kernel Modesetting */
2239
e2af48c6
VS
2240 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2241 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2242 wait_queue_head_t pending_flip_queue;
2243
c4597872
DV
2244#ifdef CONFIG_DEBUG_FS
2245 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2246#endif
2247
565602d7 2248 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2249 int num_shared_dpll;
2250 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2251 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2252
fbf6d879
ML
2253 /*
2254 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2255 * Must be global rather than per dpll, because on some platforms
2256 * plls share registers.
2257 */
2258 struct mutex dpll_lock;
2259
565602d7
ML
2260 unsigned int active_crtcs;
2261 unsigned int min_pixclk[I915_MAX_PIPES];
2262
e4607fcf 2263 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2264
7225342a 2265 struct i915_workarounds workarounds;
888b5995 2266
f99d7069
DV
2267 struct i915_frontbuffer_tracking fb_tracking;
2268
eb955eee
CW
2269 struct intel_atomic_helper {
2270 struct llist_head free_list;
2271 struct work_struct free_work;
2272 } atomic_helper;
2273
652c393a 2274 u16 orig_clock;
f97108d1 2275
c4804411 2276 bool mchbar_need_disable;
f97108d1 2277
a4da4fa4
DV
2278 struct intel_l3_parity l3_parity;
2279
59124506 2280 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2281 u32 edram_cap;
59124506 2282
c6a828d3 2283 /* gen6+ rps state */
c85aa885 2284 struct intel_gen6_power_mgmt rps;
c6a828d3 2285
20e4d407
DV
2286 /* ilk-only ips/rps state. Everything in here is protected by the global
2287 * mchdev_lock in intel_pm.c */
c85aa885 2288 struct intel_ilk_power_mgmt ips;
b5e50c3f 2289
83c00f55 2290 struct i915_power_domains power_domains;
a38911a3 2291
a031d709 2292 struct i915_psr psr;
3f51e471 2293
99584db3 2294 struct i915_gpu_error gpu_error;
ae681d96 2295
c9cddffc
JB
2296 struct drm_i915_gem_object *vlv_pctx;
2297
0695726e 2298#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2299 /* list of fbdev register on this device */
2300 struct intel_fbdev *fbdev;
82e3b8c1 2301 struct work_struct fbdev_suspend_work;
4520f53a 2302#endif
e953fd7b
CW
2303
2304 struct drm_property *broadcast_rgb_property;
3f43c48d 2305 struct drm_property *force_audio_property;
e3689190 2306
58fddc28 2307 /* hda/i915 audio component */
51e1d83c 2308 struct i915_audio_component *audio_component;
58fddc28 2309 bool audio_component_registered;
4a21ef7d
LY
2310 /**
2311 * av_mutex - mutex for audio/video sync
2312 *
2313 */
2314 struct mutex av_mutex;
58fddc28 2315
a33afea5 2316 struct list_head context_list;
f4c956ad 2317
3e68320e 2318 u32 fdi_rx_config;
68d18ad7 2319
c231775c 2320 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2321 u32 chv_phy_control;
c231775c
VS
2322 /*
2323 * Shadows for CHV DPLL_MD regs to keep the state
2324 * checker somewhat working in the presence hardware
2325 * crappiness (can't read out DPLL_MD for pipes B & C).
2326 */
2327 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2328 u32 bxt_phy_grc;
70722468 2329
842f1c8b 2330 u32 suspend_count;
bc87229f 2331 bool suspended_to_idle;
f4c956ad 2332 struct i915_suspend_saved_registers regfile;
ddeea5b0 2333 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2334
656d1b89 2335 enum {
16dcdc4e
PZ
2336 I915_SAGV_UNKNOWN = 0,
2337 I915_SAGV_DISABLED,
2338 I915_SAGV_ENABLED,
2339 I915_SAGV_NOT_CONTROLLED
2340 } sagv_status;
656d1b89 2341
53615a5e
VS
2342 struct {
2343 /*
2344 * Raw watermark latency values:
2345 * in 0.1us units for WM0,
2346 * in 0.5us units for WM1+.
2347 */
2348 /* primary */
2349 uint16_t pri_latency[5];
2350 /* sprite */
2351 uint16_t spr_latency[5];
2352 /* cursor */
2353 uint16_t cur_latency[5];
2af30a5c
PB
2354 /*
2355 * Raw watermark memory latency values
2356 * for SKL for all 8 levels
2357 * in 1us units.
2358 */
2359 uint16_t skl_latency[8];
609cedef
VS
2360
2361 /* current hardware state */
2d41c0b5
PB
2362 union {
2363 struct ilk_wm_values hw;
2364 struct skl_wm_values skl_hw;
0018fda1 2365 struct vlv_wm_values vlv;
04548cba 2366 struct g4x_wm_values g4x;
2d41c0b5 2367 };
58590c14
VS
2368
2369 uint8_t max_level;
ed4a6a7c
MR
2370
2371 /*
2372 * Should be held around atomic WM register writing; also
2373 * protects * intel_crtc->wm.active and
2374 * cstate->wm.need_postvbl_update.
2375 */
2376 struct mutex wm_mutex;
279e99d7
MR
2377
2378 /*
2379 * Set during HW readout of watermarks/DDB. Some platforms
2380 * need to know when we're still using BIOS-provided values
2381 * (which we don't fully trust).
2382 */
2383 bool distrust_bios_wm;
53615a5e
VS
2384 } wm;
2385
8a187455
PZ
2386 struct i915_runtime_pm pm;
2387
eec688e1
RB
2388 struct {
2389 bool initialized;
d7965152 2390
442b8c06 2391 struct kobject *metrics_kobj;
ccdf6341 2392 struct ctl_table_header *sysctl_header;
442b8c06 2393
eec688e1
RB
2394 struct mutex lock;
2395 struct list_head streams;
8a3003dd
RB
2396
2397 struct {
d7965152
RB
2398 struct i915_perf_stream *exclusive_stream;
2399
2400 u32 specific_ctx_id;
d7965152
RB
2401
2402 struct hrtimer poll_check_timer;
2403 wait_queue_head_t poll_wq;
2404 bool pollin;
2405
712122ea
RB
2406 /**
2407 * For rate limiting any notifications of spurious
2408 * invalid OA reports
2409 */
2410 struct ratelimit_state spurious_report_rs;
2411
d7965152
RB
2412 bool periodic;
2413 int period_exponent;
155e941f 2414 int timestamp_frequency;
d7965152
RB
2415
2416 int metrics_set;
8a3003dd 2417
fc599211
RB
2418 const struct i915_oa_reg *mux_regs[6];
2419 int mux_regs_lens[6];
3f488d99
LL
2420 int n_mux_configs;
2421
8a3003dd
RB
2422 const struct i915_oa_reg *b_counter_regs;
2423 int b_counter_regs_len;
5182f646
RB
2424 const struct i915_oa_reg *flex_regs;
2425 int flex_regs_len;
d7965152
RB
2426
2427 struct {
2428 struct i915_vma *vma;
2429 u8 *vaddr;
19f81df2 2430 u32 last_ctx_id;
d7965152
RB
2431 int format;
2432 int format_size;
f279020a 2433
0dd860cf
RB
2434 /**
2435 * Locks reads and writes to all head/tail state
2436 *
2437 * Consider: the head and tail pointer state
2438 * needs to be read consistently from a hrtimer
2439 * callback (atomic context) and read() fop
2440 * (user context) with tail pointer updates
2441 * happening in atomic context and head updates
2442 * in user context and the (unlikely)
2443 * possibility of read() errors needing to
2444 * reset all head/tail state.
2445 *
2446 * Note: Contention or performance aren't
2447 * currently a significant concern here
2448 * considering the relatively low frequency of
2449 * hrtimer callbacks (5ms period) and that
2450 * reads typically only happen in response to a
2451 * hrtimer event and likely complete before the
2452 * next callback.
2453 *
2454 * Note: This lock is not held *while* reading
2455 * and copying data to userspace so the value
2456 * of head observed in htrimer callbacks won't
2457 * represent any partial consumption of data.
2458 */
2459 spinlock_t ptr_lock;
2460
2461 /**
2462 * One 'aging' tail pointer and one 'aged'
2463 * tail pointer ready to used for reading.
2464 *
2465 * Initial values of 0xffffffff are invalid
2466 * and imply that an update is required
2467 * (and should be ignored by an attempted
2468 * read)
2469 */
2470 struct {
2471 u32 offset;
2472 } tails[2];
2473
2474 /**
2475 * Index for the aged tail ready to read()
2476 * data up to.
2477 */
2478 unsigned int aged_tail_idx;
2479
2480 /**
2481 * A monotonic timestamp for when the current
2482 * aging tail pointer was read; used to
2483 * determine when it is old enough to trust.
2484 */
2485 u64 aging_timestamp;
2486
f279020a
RB
2487 /**
2488 * Although we can always read back the head
2489 * pointer register, we prefer to avoid
2490 * trusting the HW state, just to avoid any
2491 * risk that some hardware condition could
2492 * somehow bump the head pointer unpredictably
2493 * and cause us to forward the wrong OA buffer
2494 * data to userspace.
2495 */
2496 u32 head;
d7965152
RB
2497 } oa_buffer;
2498
2499 u32 gen7_latched_oastatus1;
19f81df2
RB
2500 u32 ctx_oactxctrl_offset;
2501 u32 ctx_flexeu0_offset;
2502
2503 /**
2504 * The RPT_ID/reason field for Gen8+ includes a bit
2505 * to determine if the CTX ID in the report is valid
2506 * but the specific bit differs between Gen 8 and 9
2507 */
2508 u32 gen8_valid_ctx_bit;
d7965152
RB
2509
2510 struct i915_oa_ops ops;
2511 const struct i915_oa_format *oa_formats;
2512 int n_builtin_sets;
8a3003dd 2513 } oa;
eec688e1
RB
2514 } perf;
2515
a83014d3
OM
2516 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2517 struct {
821ed7df 2518 void (*resume)(struct drm_i915_private *);
117897f4 2519 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2520
73cb9701
CW
2521 struct list_head timelines;
2522 struct i915_gem_timeline global_timeline;
28176ef4 2523 u32 active_requests;
73cb9701 2524
67d97da3
CW
2525 /**
2526 * Is the GPU currently considered idle, or busy executing
2527 * userspace requests? Whilst idle, we allow runtime power
2528 * management to power down the hardware and display clocks.
2529 * In order to reduce the effect on performance, there
2530 * is a slight delay before we do so.
2531 */
67d97da3
CW
2532 bool awake;
2533
2534 /**
2535 * We leave the user IRQ off as much as possible,
2536 * but this means that requests will finish and never
2537 * be retired once the system goes idle. Set a timer to
2538 * fire periodically while the ring is running. When it
2539 * fires, go retire requests.
2540 */
2541 struct delayed_work retire_work;
2542
2543 /**
2544 * When we detect an idle GPU, we want to turn on
2545 * powersaving features. So once we see that there
2546 * are no more requests outstanding and no more
2547 * arrive within a small period of time, we fire
2548 * off the idle_work.
2549 */
2550 struct delayed_work idle_work;
de867c20
CW
2551
2552 ktime_t last_init_time;
a83014d3
OM
2553 } gt;
2554
3be60de9
VS
2555 /* perform PHY state sanity checks? */
2556 bool chv_phy_assert[2];
2557
a3a8986c
MK
2558 bool ipc_enabled;
2559
f9318941
PD
2560 /* Used to save the pipe-to-encoder mapping for audio */
2561 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2562
eef57324
JA
2563 /* necessary resource sharing with HDMI LPE audio driver. */
2564 struct {
2565 struct platform_device *platdev;
2566 int irq;
2567 } lpe_audio;
2568
bdf1e7e3
DV
2569 /*
2570 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2571 * will be rejected. Instead look for a better place.
2572 */
77fec556 2573};
1da177e4 2574
2c1792a1
CW
2575static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2576{
091387c1 2577 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2578}
2579
c49d13ee 2580static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2581{
c49d13ee 2582 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2583}
2584
33a732f4
AD
2585static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2586{
2587 return container_of(guc, struct drm_i915_private, guc);
2588}
2589
50beba55
AH
2590static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2591{
2592 return container_of(huc, struct drm_i915_private, huc);
2593}
2594
b4ac5afc 2595/* Simple iterator over all initialised engines */
3b3f1650
AG
2596#define for_each_engine(engine__, dev_priv__, id__) \
2597 for ((id__) = 0; \
2598 (id__) < I915_NUM_ENGINES; \
2599 (id__)++) \
2600 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2601
2602/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2603#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2604 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2605 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2606
b1d7e4b4
WF
2607enum hdmi_force_audio {
2608 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2609 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2610 HDMI_AUDIO_AUTO, /* trust EDID */
2611 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2612};
2613
190d6cd5 2614#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2615
a071fa00
DV
2616/*
2617 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2618 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2619 * doesn't mean that the hw necessarily already scans it out, but that any
2620 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2621 *
2622 * We have one bit per pipe and per scanout plane type.
2623 */
d1b9d039
SAK
2624#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2625#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2626#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2627 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2628#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2629 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2630#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2631 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2632#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2633 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2634#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2635 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2636
85d1225e
DG
2637/*
2638 * Optimised SGL iterator for GEM objects
2639 */
2640static __always_inline struct sgt_iter {
2641 struct scatterlist *sgp;
2642 union {
2643 unsigned long pfn;
2644 dma_addr_t dma;
2645 };
2646 unsigned int curr;
2647 unsigned int max;
2648} __sgt_iter(struct scatterlist *sgl, bool dma) {
2649 struct sgt_iter s = { .sgp = sgl };
2650
2651 if (s.sgp) {
2652 s.max = s.curr = s.sgp->offset;
2653 s.max += s.sgp->length;
2654 if (dma)
2655 s.dma = sg_dma_address(s.sgp);
2656 else
2657 s.pfn = page_to_pfn(sg_page(s.sgp));
2658 }
2659
2660 return s;
2661}
2662
96d77634
CW
2663static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2664{
2665 ++sg;
2666 if (unlikely(sg_is_chain(sg)))
2667 sg = sg_chain_ptr(sg);
2668 return sg;
2669}
2670
63d15326
DG
2671/**
2672 * __sg_next - return the next scatterlist entry in a list
2673 * @sg: The current sg entry
2674 *
2675 * Description:
2676 * If the entry is the last, return NULL; otherwise, step to the next
2677 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2678 * otherwise just return the pointer to the current element.
2679 **/
2680static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2681{
2682#ifdef CONFIG_DEBUG_SG
2683 BUG_ON(sg->sg_magic != SG_MAGIC);
2684#endif
96d77634 2685 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2686}
2687
85d1225e
DG
2688/**
2689 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2690 * @__dmap: DMA address (output)
2691 * @__iter: 'struct sgt_iter' (iterator state, internal)
2692 * @__sgt: sg_table to iterate over (input)
2693 */
2694#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2695 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2696 ((__dmap) = (__iter).dma + (__iter).curr); \
2697 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2698 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2699
2700/**
2701 * for_each_sgt_page - iterate over the pages of the given sg_table
2702 * @__pp: page pointer (output)
2703 * @__iter: 'struct sgt_iter' (iterator state, internal)
2704 * @__sgt: sg_table to iterate over (input)
2705 */
2706#define for_each_sgt_page(__pp, __iter, __sgt) \
2707 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2708 ((__pp) = (__iter).pfn == 0 ? NULL : \
2709 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2710 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2711 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2712
5ca43ef0
TU
2713static inline const struct intel_device_info *
2714intel_info(const struct drm_i915_private *dev_priv)
2715{
2716 return &dev_priv->info;
2717}
2718
2719#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2720
55b8f2a7 2721#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2722#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2723
e87a005d 2724#define REVID_FOREVER 0xff
4805fe82 2725#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2726
2727#define GEN_FOREVER (0)
2728/*
2729 * Returns true if Gen is in inclusive range [Start, End].
2730 *
2731 * Use GEN_FOREVER for unbound start and or end.
2732 */
c1812bdb 2733#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2734 unsigned int __s = (s), __e = (e); \
2735 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2736 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2737 if ((__s) != GEN_FOREVER) \
2738 __s = (s) - 1; \
2739 if ((__e) == GEN_FOREVER) \
2740 __e = BITS_PER_LONG - 1; \
2741 else \
2742 __e = (e) - 1; \
c1812bdb 2743 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2744})
2745
e87a005d
JN
2746/*
2747 * Return true if revision is in range [since,until] inclusive.
2748 *
2749 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2750 */
2751#define IS_REVID(p, since, until) \
2752 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2753
06bcd848
JN
2754#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2755#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2756#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2757#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2758#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2759#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2760#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2761#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2762#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2763#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2764#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2765#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2766#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2767#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2768#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2769#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2770#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2771#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2772#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2773#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2774 INTEL_DEVID(dev_priv) == 0x0152 || \
2775 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2776#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2777#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2778#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2779#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2780#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2781#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2782#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2783#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
71851fa8 2784#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
413f3c19 2785#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
646d5772 2786#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2787#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2788 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2789#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2790 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2791 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2792 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2793/* ULX machines are also considered ULT. */
50a0bc90
TU
2794#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2795 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2796#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2797 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2798#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2799 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2800#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2801 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2802/* ULX machines are also considered ULT. */
50a0bc90
TU
2803#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2804 INTEL_DEVID(dev_priv) == 0x0A1E)
2805#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2806 INTEL_DEVID(dev_priv) == 0x1913 || \
2807 INTEL_DEVID(dev_priv) == 0x1916 || \
2808 INTEL_DEVID(dev_priv) == 0x1921 || \
2809 INTEL_DEVID(dev_priv) == 0x1926)
2810#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2811 INTEL_DEVID(dev_priv) == 0x1915 || \
2812 INTEL_DEVID(dev_priv) == 0x191E)
2813#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2814 INTEL_DEVID(dev_priv) == 0x5913 || \
2815 INTEL_DEVID(dev_priv) == 0x5916 || \
2816 INTEL_DEVID(dev_priv) == 0x5921 || \
2817 INTEL_DEVID(dev_priv) == 0x5926)
2818#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2819 INTEL_DEVID(dev_priv) == 0x5915 || \
2820 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2
RB
2821#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2822 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
50a0bc90
TU
2823#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2824 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2825#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2826 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
3891589e
LL
2827#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2828 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2829#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2830 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
da411a48
RV
2831#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2832 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
7a58bad0 2833
c007fb4a 2834#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2835
ef712bb4
JN
2836#define SKL_REVID_A0 0x0
2837#define SKL_REVID_B0 0x1
2838#define SKL_REVID_C0 0x2
2839#define SKL_REVID_D0 0x3
2840#define SKL_REVID_E0 0x4
2841#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2842#define SKL_REVID_G0 0x6
2843#define SKL_REVID_H0 0x7
ef712bb4 2844
e87a005d
JN
2845#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2846
ef712bb4 2847#define BXT_REVID_A0 0x0
fffda3f4 2848#define BXT_REVID_A1 0x1
ef712bb4 2849#define BXT_REVID_B0 0x3
a3f79ca6 2850#define BXT_REVID_B_LAST 0x8
ef712bb4 2851#define BXT_REVID_C0 0x9
6c74c87f 2852
e2d214ae
TU
2853#define IS_BXT_REVID(dev_priv, since, until) \
2854 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2855
c033a37c
MK
2856#define KBL_REVID_A0 0x0
2857#define KBL_REVID_B0 0x1
fe905819
MK
2858#define KBL_REVID_C0 0x2
2859#define KBL_REVID_D0 0x3
2860#define KBL_REVID_E0 0x4
c033a37c 2861
0853723b
TU
2862#define IS_KBL_REVID(dev_priv, since, until) \
2863 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2864
f4f4b59b
ACO
2865#define GLK_REVID_A0 0x0
2866#define GLK_REVID_A1 0x1
2867
2868#define IS_GLK_REVID(dev_priv, since, until) \
2869 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2870
3c2e0fd9
PZ
2871#define CNL_REVID_A0 0x0
2872#define CNL_REVID_B0 0x1
2873
2874#define IS_CNL_REVID(p, since, until) \
2875 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2876
85436696
JB
2877/*
2878 * The genX designation typically refers to the render engine, so render
2879 * capability related checks should use IS_GEN, while display and other checks
2880 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2881 * chips, etc.).
2882 */
5db94019
TU
2883#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2884#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2885#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2886#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2887#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2888#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2889#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2890#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 2891#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 2892
8727dc09 2893#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2894#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2895#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2896
a19d6ff2
TU
2897#define ENGINE_MASK(id) BIT(id)
2898#define RENDER_RING ENGINE_MASK(RCS)
2899#define BSD_RING ENGINE_MASK(VCS)
2900#define BLT_RING ENGINE_MASK(BCS)
2901#define VEBOX_RING ENGINE_MASK(VECS)
2902#define BSD2_RING ENGINE_MASK(VCS2)
2903#define ALL_ENGINES (~0)
2904
2905#define HAS_ENGINE(dev_priv, id) \
0031fb96 2906 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2907
2908#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2909#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2910#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2911#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2912
0031fb96
TU
2913#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2914#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2915#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2916#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2917 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2918
0031fb96 2919#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2920
0031fb96
TU
2921#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2922 ((dev_priv)->info.has_logical_ring_contexts)
2923#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2924#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2925#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2926
2927#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2928#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2929 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2930
b45305fc 2931/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2932#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2933
2934/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2935#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2936 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2937
4e6b788c
DV
2938/*
2939 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2940 * even when in MSI mode. This results in spurious interrupt warnings if the
2941 * legacy irq no. is shared with another device. The kernel then disables that
2942 * interrupt source and so prevents the other device from working properly.
2943 */
0031fb96
TU
2944#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2945#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2946
cae5852d
ZN
2947/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2948 * rows, which changed the alignment requirements and fence programming.
2949 */
50a0bc90
TU
2950#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2951 !(IS_I915G(dev_priv) || \
2952 IS_I915GM(dev_priv)))
56b857a5
TU
2953#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2954#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2955
56b857a5
TU
2956#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2957#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2958#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 2959#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 2960
50a0bc90 2961#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2962
56b857a5 2963#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2964
56b857a5
TU
2965#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2966#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2967#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2968#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2969#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2970
56b857a5 2971#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2972
6772ffe0 2973#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2974#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2975
1a3d1898
DG
2976/*
2977 * For now, anything with a GuC requires uCode loading, and then supports
2978 * command submission once loaded. But these are logically independent
2979 * properties, so we have separate macros to test them.
2980 */
4805fe82 2981#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 2982#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
2983#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2984#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2985#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2986
4805fe82 2987#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2988
4805fe82 2989#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2990
17a303ec 2991#define INTEL_PCH_DEVICE_ID_MASK 0xff00
ec7e0bb3 2992#define INTEL_PCH_DEVICE_ID_MASK_EXT 0xff80
17a303ec
PZ
2993#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2994#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2995#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2996#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2997#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2998#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2999#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 3000#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
7b22b8c4 3001#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3002#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3003#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3004#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3005#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3006
6e266956 3007#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3008#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3009#define HAS_PCH_CNP_LP(dev_priv) \
3010 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3011#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3012#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3013#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
3014#define HAS_PCH_LPT_LP(dev_priv) \
3015 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
3016#define HAS_PCH_LPT_H(dev_priv) \
3017 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
3018#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3019#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3020#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3021#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3022
49cff963 3023#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3024
ff15947e 3025#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3026
040d2baa 3027/* DPF == dynamic parity feature */
3c9192bc 3028#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3029#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3030 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3031
c8735b0c 3032#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3033#define GEN9_FREQ_SCALER 3
c8735b0c 3034
05394f39
CW
3035#include "i915_trace.h"
3036
80debff8 3037static inline bool intel_vtd_active(void)
48f112fe
CW
3038{
3039#ifdef CONFIG_INTEL_IOMMU
80debff8 3040 if (intel_iommu_gfx_mapped)
48f112fe
CW
3041 return true;
3042#endif
3043 return false;
3044}
3045
80debff8
CW
3046static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3047{
3048 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3049}
3050
0ef34ad6
JB
3051static inline bool
3052intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3053{
80debff8 3054 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3055}
3056
c033666a 3057int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3058 int enable_ppgtt);
0e4ca100 3059
39df9190
CW
3060bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3061
0673ad47 3062/* i915_drv.c */
d15d7538
ID
3063void __printf(3, 4)
3064__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3065 const char *fmt, ...);
3066
3067#define i915_report_error(dev_priv, fmt, ...) \
3068 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3069
c43b5634 3070#ifdef CONFIG_COMPAT
0d6aa60b
DA
3071extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3072 unsigned long arg);
55edf41b
JN
3073#else
3074#define i915_compat_ioctl NULL
c43b5634 3075#endif
efab0698
JN
3076extern const struct dev_pm_ops i915_pm_ops;
3077
3078extern int i915_driver_load(struct pci_dev *pdev,
3079 const struct pci_device_id *ent);
3080extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3081extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3082extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3083extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 3084extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3085extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3086extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3087extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3088extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3089extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3090extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3091int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3092
63ffbcda 3093int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3094int intel_engines_init(struct drm_i915_private *dev_priv);
3095
77913b39 3096/* intel_hotplug.c */
91d14251
TU
3097void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3098 u32 pin_mask, u32 long_mask);
77913b39
JN
3099void intel_hpd_init(struct drm_i915_private *dev_priv);
3100void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3101void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3102bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3103bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3104void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3105
1da177e4 3106/* i915_irq.c */
26a02b8f
CW
3107static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3108{
3109 unsigned long delay;
3110
3111 if (unlikely(!i915.enable_hangcheck))
3112 return;
3113
3114 /* Don't continually defer the hangcheck so that it is always run at
3115 * least once after work has been scheduled on any ring. Otherwise,
3116 * we will ignore a hung ring if a second ring is kept busy.
3117 */
3118
3119 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3120 queue_delayed_work(system_long_wq,
3121 &dev_priv->gpu_error.hangcheck_work, delay);
3122}
3123
58174462 3124__printf(3, 4)
c033666a
CW
3125void i915_handle_error(struct drm_i915_private *dev_priv,
3126 u32 engine_mask,
58174462 3127 const char *fmt, ...);
1da177e4 3128
b963291c 3129extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3130extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3131int intel_irq_install(struct drm_i915_private *dev_priv);
3132void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3133
0ad35fed
ZW
3134static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3135{
feddf6e8 3136 return dev_priv->gvt;
0ad35fed
ZW
3137}
3138
c033666a 3139static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3140{
c033666a 3141 return dev_priv->vgpu.active;
cf9d2890 3142}
b1f14ad0 3143
7c463586 3144void
50227e1c 3145i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3146 u32 status_mask);
7c463586
KP
3147
3148void
50227e1c 3149i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3150 u32 status_mask);
7c463586 3151
f8b79e58
ID
3152void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3153void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3154void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3155 uint32_t mask,
3156 uint32_t bits);
fbdedaea
VS
3157void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3158 uint32_t interrupt_mask,
3159 uint32_t enabled_irq_mask);
3160static inline void
3161ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3162{
3163 ilk_update_display_irq(dev_priv, bits, bits);
3164}
3165static inline void
3166ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3167{
3168 ilk_update_display_irq(dev_priv, bits, 0);
3169}
013d3752
VS
3170void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3171 enum pipe pipe,
3172 uint32_t interrupt_mask,
3173 uint32_t enabled_irq_mask);
3174static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3175 enum pipe pipe, uint32_t bits)
3176{
3177 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3178}
3179static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3180 enum pipe pipe, uint32_t bits)
3181{
3182 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3183}
47339cd9
DV
3184void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3185 uint32_t interrupt_mask,
3186 uint32_t enabled_irq_mask);
14443261
VS
3187static inline void
3188ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3189{
3190 ibx_display_interrupt_update(dev_priv, bits, bits);
3191}
3192static inline void
3193ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3194{
3195 ibx_display_interrupt_update(dev_priv, bits, 0);
3196}
3197
673a394b 3198/* i915_gem.c */
673a394b
EA
3199int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3200 struct drm_file *file_priv);
3201int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3202 struct drm_file *file_priv);
3203int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3204 struct drm_file *file_priv);
3205int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3206 struct drm_file *file_priv);
de151cf6
JB
3207int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file_priv);
673a394b
EA
3209int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3210 struct drm_file *file_priv);
3211int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3212 struct drm_file *file_priv);
3213int i915_gem_execbuffer(struct drm_device *dev, void *data,
3214 struct drm_file *file_priv);
76446cac
JB
3215int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3216 struct drm_file *file_priv);
673a394b
EA
3217int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3218 struct drm_file *file_priv);
199adf40
BW
3219int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3220 struct drm_file *file);
3221int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3222 struct drm_file *file);
673a394b
EA
3223int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file_priv);
3ef94daa
CW
3225int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3226 struct drm_file *file_priv);
111dbcab
CW
3227int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3228 struct drm_file *file_priv);
3229int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file_priv);
72778cb2 3231void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3232int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3233 struct drm_file *file);
5a125c3c
EA
3234int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3235 struct drm_file *file_priv);
23ba4fd0
BW
3236int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3237 struct drm_file *file_priv);
24145517 3238void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3239int i915_gem_load_init(struct drm_i915_private *dev_priv);
3240void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3241void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3242int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3243int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3244
187685cb 3245void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3246void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3247void i915_gem_object_init(struct drm_i915_gem_object *obj,
3248 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3249struct drm_i915_gem_object *
3250i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3251struct drm_i915_gem_object *
3252i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3253 const void *data, size_t size);
b1f788c6 3254void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3255void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3256
bdeb9785
CW
3257static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3258{
3259 /* A single pass should suffice to release all the freed objects (along
3260 * most call paths) , but be a little more paranoid in that freeing
3261 * the objects does take a little amount of time, during which the rcu
3262 * callbacks could have added new objects into the freed list, and
3263 * armed the work again.
3264 */
3265 do {
3266 rcu_barrier();
3267 } while (flush_work(&i915->mm.free_work));
3268}
3269
058d88c4 3270struct i915_vma * __must_check
ec7adb6e
JL
3271i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3272 const struct i915_ggtt_view *view,
91b2db6f 3273 u64 size,
2ffffd0f
CW
3274 u64 alignment,
3275 u64 flags);
fe14d5f4 3276
aa653a68 3277int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3278void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3279
7c108fd8
CW
3280void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3281
a4f5ea64 3282static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3283{
ee286370
CW
3284 return sg->length >> PAGE_SHIFT;
3285}
67d5a50c 3286
96d77634
CW
3287struct scatterlist *
3288i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3289 unsigned int n, unsigned int *offset);
341be1cd 3290
96d77634
CW
3291struct page *
3292i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3293 unsigned int n);
67d5a50c 3294
96d77634
CW
3295struct page *
3296i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3297 unsigned int n);
67d5a50c 3298
96d77634
CW
3299dma_addr_t
3300i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3301 unsigned long n);
ee286370 3302
03ac84f1
CW
3303void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3304 struct sg_table *pages);
a4f5ea64
CW
3305int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3306
3307static inline int __must_check
3308i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3309{
1233e2db 3310 might_lock(&obj->mm.lock);
a4f5ea64 3311
1233e2db 3312 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3313 return 0;
3314
3315 return __i915_gem_object_get_pages(obj);
3316}
3317
3318static inline void
3319__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3320{
a4f5ea64
CW
3321 GEM_BUG_ON(!obj->mm.pages);
3322
1233e2db 3323 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3324}
3325
3326static inline bool
3327i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3328{
1233e2db 3329 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3330}
3331
3332static inline void
3333__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3334{
a4f5ea64
CW
3335 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3336 GEM_BUG_ON(!obj->mm.pages);
3337
1233e2db 3338 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3339}
0a798eb9 3340
1233e2db
CW
3341static inline void
3342i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3343{
a4f5ea64 3344 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3345}
3346
548625ee
CW
3347enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3348 I915_MM_NORMAL = 0,
3349 I915_MM_SHRINKER
3350};
3351
3352void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3353 enum i915_mm_subclass subclass);
03ac84f1 3354void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3355
d31d7cb1
CW
3356enum i915_map_type {
3357 I915_MAP_WB = 0,
3358 I915_MAP_WC,
3359};
3360
0a798eb9
CW
3361/**
3362 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3363 * @obj: the object to map into kernel address space
3364 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3365 *
3366 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3367 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3368 * the kernel address space. Based on the @type of mapping, the PTE will be
3369 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3370 *
1233e2db
CW
3371 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3372 * mapping is no longer required.
0a798eb9 3373 *
8305216f
DG
3374 * Returns the pointer through which to access the mapped object, or an
3375 * ERR_PTR() on error.
0a798eb9 3376 */
d31d7cb1
CW
3377void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3378 enum i915_map_type type);
0a798eb9
CW
3379
3380/**
3381 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3382 * @obj: the object to unmap
0a798eb9
CW
3383 *
3384 * After pinning the object and mapping its pages, once you are finished
3385 * with your access, call i915_gem_object_unpin_map() to release the pin
3386 * upon the mapping. Once the pin count reaches zero, that mapping may be
3387 * removed.
0a798eb9
CW
3388 */
3389static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3390{
0a798eb9
CW
3391 i915_gem_object_unpin_pages(obj);
3392}
3393
43394c7d
CW
3394int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3395 unsigned int *needs_clflush);
3396int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3397 unsigned int *needs_clflush);
7f5f95d8
CW
3398#define CLFLUSH_BEFORE BIT(0)
3399#define CLFLUSH_AFTER BIT(1)
3400#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3401
3402static inline void
3403i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3404{
3405 i915_gem_object_unpin_pages(obj);
3406}
3407
54cf91dc 3408int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3409void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3410 struct drm_i915_gem_request *req,
3411 unsigned int flags);
ff72145b
DA
3412int i915_gem_dumb_create(struct drm_file *file_priv,
3413 struct drm_device *dev,
3414 struct drm_mode_create_dumb *args);
da6b51d0
DA
3415int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3416 uint32_t handle, uint64_t *offset);
4cc69075 3417int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3418
3419void i915_gem_track_fb(struct drm_i915_gem_object *old,
3420 struct drm_i915_gem_object *new,
3421 unsigned frontbuffer_bits);
3422
73cb9701 3423int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3424
8d9fc7fd 3425struct drm_i915_gem_request *
0bc40be8 3426i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3427
67d97da3 3428void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3429
8c185eca
CW
3430static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3431{
3432 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3433}
3434
3435static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3436{
8c185eca 3437 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3438}
3439
8af29b0c 3440static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3441{
8af29b0c 3442 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3443}
3444
8c185eca 3445static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3446{
8c185eca 3447 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3448}
3449
3450static inline u32 i915_reset_count(struct i915_gpu_error *error)
3451{
8af29b0c 3452 return READ_ONCE(error->reset_count);
1f83fee0 3453}
a71d8d94 3454
0e178aef 3455int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3456void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3457void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3458void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3459bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
57822dc6 3460
24145517 3461void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3462int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3463int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3464void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3465void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3466int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3467 unsigned int flags);
bf9e8429
TU
3468int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3469void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3470int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3471int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3472 unsigned int flags,
3473 long timeout,
3474 struct intel_rps_client *rps);
6b5e90f5
CW
3475int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3476 unsigned int flags,
3477 int priority);
3478#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3479
2e2f351d 3480int __must_check
e22d8e3c
CW
3481i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3482int __must_check
3483i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3484int __must_check
dabdfe02 3485i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3486struct i915_vma * __must_check
2da3b9b9
CW
3487i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3488 u32 alignment,
e6617330 3489 const struct i915_ggtt_view *view);
058d88c4 3490void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3491int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3492 int align);
b29c19b6 3493int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3494void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3495
e4ffd173
CW
3496int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3497 enum i915_cache_level cache_level);
3498
1286ff73
DV
3499struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3500 struct dma_buf *dma_buf);
3501
3502struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3503 struct drm_gem_object *gem_obj, int flags);
3504
841cd773
DV
3505static inline struct i915_hw_ppgtt *
3506i915_vm_to_ppgtt(struct i915_address_space *vm)
3507{
841cd773
DV
3508 return container_of(vm, struct i915_hw_ppgtt, base);
3509}
3510
b42fe9ca 3511/* i915_gem_fence_reg.c */
49ef5294
CW
3512int __must_check i915_vma_get_fence(struct i915_vma *vma);
3513int __must_check i915_vma_put_fence(struct i915_vma *vma);
3514
b1ed35d9 3515void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3516void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3517
4362f4f6 3518void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3519void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3520 struct sg_table *pages);
3521void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3522 struct sg_table *pages);
7f96ecaf 3523
ca585b5d
CW
3524static inline struct i915_gem_context *
3525i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3526{
3527 struct i915_gem_context *ctx;
3528
091387c1 3529 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3530
3531 ctx = idr_find(&file_priv->context_idr, id);
3532 if (!ctx)
3533 return ERR_PTR(-ENOENT);
3534
3535 return ctx;
3536}
3537
9a6feaf0
CW
3538static inline struct i915_gem_context *
3539i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3540{
691e6415 3541 kref_get(&ctx->ref);
9a6feaf0 3542 return ctx;
dce3271b
MK
3543}
3544
9a6feaf0 3545static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3546{
091387c1 3547 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3548 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3549}
3550
69df05e1
CW
3551static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3552{
bf51997c
CW
3553 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3554
3555 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3556 mutex_unlock(lock);
69df05e1
CW
3557}
3558
80b204bc
CW
3559static inline struct intel_timeline *
3560i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3561 struct intel_engine_cs *engine)
3562{
3563 struct i915_address_space *vm;
3564
3565 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3566 return &vm->timeline.engine[engine->id];
3567}
3568
eec688e1
RB
3569int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3570 struct drm_file *file);
19f81df2
RB
3571void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3572 struct i915_gem_context *ctx,
3573 uint32_t *reg_state);
eec688e1 3574
679845ed 3575/* i915_gem_evict.c */
e522ac23 3576int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3577 u64 min_size, u64 alignment,
679845ed 3578 unsigned cache_level,
2ffffd0f 3579 u64 start, u64 end,
1ec9e26d 3580 unsigned flags);
625d988a
CW
3581int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3582 struct drm_mm_node *node,
3583 unsigned int flags);
679845ed 3584int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3585
0260c420 3586/* belongs in i915_gem_gtt.h */
c033666a 3587static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3588{
600f4368 3589 wmb();
c033666a 3590 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3591 intel_gtt_chipset_flush();
3592}
246cbfb5 3593
9797fbfb 3594/* i915_gem_stolen.c */
d713fd49
PZ
3595int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3596 struct drm_mm_node *node, u64 size,
3597 unsigned alignment);
a9da512b
PZ
3598int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3599 struct drm_mm_node *node, u64 size,
3600 unsigned alignment, u64 start,
3601 u64 end);
d713fd49
PZ
3602void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3603 struct drm_mm_node *node);
7ace3d30 3604int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3605void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3606struct drm_i915_gem_object *
187685cb 3607i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3608struct drm_i915_gem_object *
187685cb 3609i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3610 u32 stolen_offset,
3611 u32 gtt_offset,
3612 u32 size);
9797fbfb 3613
920cf419
CW
3614/* i915_gem_internal.c */
3615struct drm_i915_gem_object *
3616i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3617 phys_addr_t size);
920cf419 3618
be6a0376
DV
3619/* i915_gem_shrinker.c */
3620unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3621 unsigned long target,
be6a0376
DV
3622 unsigned flags);
3623#define I915_SHRINK_PURGEABLE 0x1
3624#define I915_SHRINK_UNBOUND 0x2
3625#define I915_SHRINK_BOUND 0x4
5763ff04 3626#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3627#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3628unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3629void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3630void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3631
3632
673a394b 3633/* i915_gem_tiling.c */
2c1792a1 3634static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3635{
091387c1 3636 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3637
3638 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3639 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3640}
3641
91d4e0aa
CW
3642u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3643 unsigned int tiling, unsigned int stride);
3644u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3645 unsigned int tiling, unsigned int stride);
3646
2017263e 3647/* i915_debugfs.c */
f8c168fa 3648#ifdef CONFIG_DEBUG_FS
1dac891c 3649int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3650int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3651void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3652#else
8d35acba 3653static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3654static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3655{ return 0; }
ce5e2ac1 3656static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3657#endif
84734a04
MK
3658
3659/* i915_gpu_error.c */
98a2f411
CW
3660#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3661
edc3d884
MK
3662__printf(2, 3)
3663void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3664int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3665 const struct i915_gpu_state *gpu);
4dc955f7 3666int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3667 struct drm_i915_private *i915,
4dc955f7
MK
3668 size_t count, loff_t pos);
3669static inline void i915_error_state_buf_release(
3670 struct drm_i915_error_state_buf *eb)
3671{
3672 kfree(eb->buf);
3673}
5a4c6f1b
CW
3674
3675struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3676void i915_capture_error_state(struct drm_i915_private *dev_priv,
3677 u32 engine_mask,
58174462 3678 const char *error_msg);
5a4c6f1b
CW
3679
3680static inline struct i915_gpu_state *
3681i915_gpu_state_get(struct i915_gpu_state *gpu)
3682{
3683 kref_get(&gpu->ref);
3684 return gpu;
3685}
3686
3687void __i915_gpu_state_free(struct kref *kref);
3688static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3689{
3690 if (gpu)
3691 kref_put(&gpu->ref, __i915_gpu_state_free);
3692}
3693
3694struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3695void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3696
98a2f411
CW
3697#else
3698
3699static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3700 u32 engine_mask,
3701 const char *error_msg)
3702{
3703}
3704
5a4c6f1b
CW
3705static inline struct i915_gpu_state *
3706i915_first_error_state(struct drm_i915_private *i915)
3707{
3708 return NULL;
3709}
3710
3711static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3712{
3713}
3714
3715#endif
3716
0a4cd7c8 3717const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3718
351e3db2 3719/* i915_cmd_parser.c */
1ca3712c 3720int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3721void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3722void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3723int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3724 struct drm_i915_gem_object *batch_obj,
3725 struct drm_i915_gem_object *shadow_batch_obj,
3726 u32 batch_start_offset,
3727 u32 batch_len,
3728 bool is_master);
351e3db2 3729
eec688e1
RB
3730/* i915_perf.c */
3731extern void i915_perf_init(struct drm_i915_private *dev_priv);
3732extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3733extern void i915_perf_register(struct drm_i915_private *dev_priv);
3734extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3735
317c35d1 3736/* i915_suspend.c */
af6dc742
TU
3737extern int i915_save_state(struct drm_i915_private *dev_priv);
3738extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3739
0136db58 3740/* i915_sysfs.c */
694c2828
DW
3741void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3742void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3743
eef57324
JA
3744/* intel_lpe_audio.c */
3745int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3746void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3747void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3748void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3749 enum pipe pipe, enum port port,
3750 const void *eld, int ls_clock, bool dp_output);
eef57324 3751
f899fc64 3752/* intel_i2c.c */
40196446
TU
3753extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3754extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3755extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3756 unsigned int pin);
3bd7d909 3757
0184df46
JN
3758extern struct i2c_adapter *
3759intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3760extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3761extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3762static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3763{
3764 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3765}
af6dc742 3766extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3767
8b8e1a89 3768/* intel_bios.c */
66578857 3769void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3770bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3771bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3772bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3773bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3774bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3775bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3776bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3777bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3778 enum port port);
6389dd83
SS
3779bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3780 enum port port);
3781
8b8e1a89 3782
3b617967 3783/* intel_opregion.c */
44834a67 3784#ifdef CONFIG_ACPI
6f9f4b7a 3785extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3786extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3787extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3788extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3789extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3790 bool enable);
6f9f4b7a 3791extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3792 pci_power_t state);
6f9f4b7a 3793extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3794#else
6f9f4b7a 3795static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3796static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3797static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3798static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3799{
3800}
9c4b0a68
JN
3801static inline int
3802intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3803{
3804 return 0;
3805}
ecbc5cf3 3806static inline int
6f9f4b7a 3807intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3808{
3809 return 0;
3810}
6f9f4b7a 3811static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3812{
3813 return -ENODEV;
3814}
65e082c9 3815#endif
8ee1c3db 3816
723bfd70
JB
3817/* intel_acpi.c */
3818#ifdef CONFIG_ACPI
3819extern void intel_register_dsm_handler(void);
3820extern void intel_unregister_dsm_handler(void);
3821#else
3822static inline void intel_register_dsm_handler(void) { return; }
3823static inline void intel_unregister_dsm_handler(void) { return; }
3824#endif /* CONFIG_ACPI */
3825
94b4f3ba
CW
3826/* intel_device_info.c */
3827static inline struct intel_device_info *
3828mkwrite_device_info(struct drm_i915_private *dev_priv)
3829{
3830 return (struct intel_device_info *)&dev_priv->info;
3831}
3832
2e0d26f8 3833const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3834void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3835void intel_device_info_dump(struct drm_i915_private *dev_priv);
3836
79e53945 3837/* modesetting */
f817586c 3838extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3839extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3840extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3841extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3842extern int intel_connector_register(struct drm_connector *);
c191eca1 3843extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3844extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3845 bool state);
043e9bda 3846extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3847extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3848extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3849extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3850extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3851extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3852extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3853 bool enable);
3bad0781 3854
c0c7babc
BW
3855int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3856 struct drm_file *file);
575155a9 3857
6ef3d427 3858/* overlay */
c033666a
CW
3859extern struct intel_overlay_error_state *
3860intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3861extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3862 struct intel_overlay_error_state *error);
c4a1d9e4 3863
c033666a
CW
3864extern struct intel_display_error_state *
3865intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3866extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3867 struct intel_display_error_state *error);
6ef3d427 3868
151a49d0
TR
3869int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3870int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3871int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3872 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3873
3874/* intel_sideband.c */
707b6e3d 3875u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3876int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3877u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3878u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3879void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3880u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3881void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3882u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3883void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3884u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3885void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3886u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3887void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3888u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3889 enum intel_sbi_destination destination);
3890void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3891 enum intel_sbi_destination destination);
e9fe51c6
SK
3892u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3893void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3894
b7fa22d8 3895/* intel_dpio_phy.c */
0a116ce8 3896void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3897 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3898void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3899 enum port port, u32 margin, u32 scale,
3900 u32 enable, u32 deemphasis);
47a6bc61
ACO
3901void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3902void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3903bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3904 enum dpio_phy phy);
3905bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3906 enum dpio_phy phy);
3907uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3908 uint8_t lane_count);
3909void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3910 uint8_t lane_lat_optim_mask);
3911uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3912
b7fa22d8
ACO
3913void chv_set_phy_signal_level(struct intel_encoder *encoder,
3914 u32 deemph_reg_value, u32 margin_reg_value,
3915 bool uniq_trans_scale);
844b2f9a
ACO
3916void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3917 bool reset);
419b1b7a 3918void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3919void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3920void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3921void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3922
53d98725
ACO
3923void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3924 u32 demph_reg_value, u32 preemph_reg_value,
3925 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3926void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3927void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3928void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3929
616bc820
VS
3930int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3931int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
3932u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3933 const i915_reg_t reg);
c8d9a590 3934
0b274481
BW
3935#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3936#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3937
3938#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3939#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3940#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3941#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3942
3943#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3944#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3945#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3946#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3947
698b3135
CW
3948/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3949 * will be implemented using 2 32-bit writes in an arbitrary order with
3950 * an arbitrary delay between them. This can cause the hardware to
3951 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3952 * machine death. For this reason we do not support I915_WRITE64, or
3953 * dev_priv->uncore.funcs.mmio_writeq.
3954 *
3955 * When reading a 64-bit value as two 32-bit values, the delay may cause
3956 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3957 * occasionally a 64-bit register does not actualy support a full readq
3958 * and must be read using two 32-bit reads.
3959 *
3960 * You have been warned.
698b3135 3961 */
0b274481 3962#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3963
50877445 3964#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3965 u32 upper, lower, old_upper, loop = 0; \
3966 upper = I915_READ(upper_reg); \
ee0a227b 3967 do { \
acd29f7b 3968 old_upper = upper; \
ee0a227b 3969 lower = I915_READ(lower_reg); \
acd29f7b
CW
3970 upper = I915_READ(upper_reg); \
3971 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3972 (u64)upper << 32 | lower; })
50877445 3973
cae5852d
ZN
3974#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3975#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3976
75aa3f63 3977#define __raw_read(x, s) \
6e3955a5 3978static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 3979 i915_reg_t reg) \
75aa3f63 3980{ \
f0f59a00 3981 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3982}
3983
3984#define __raw_write(x, s) \
6e3955a5 3985static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 3986 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3987{ \
f0f59a00 3988 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3989}
3990__raw_read(8, b)
3991__raw_read(16, w)
3992__raw_read(32, l)
3993__raw_read(64, q)
3994
3995__raw_write(8, b)
3996__raw_write(16, w)
3997__raw_write(32, l)
3998__raw_write(64, q)
3999
4000#undef __raw_read
4001#undef __raw_write
4002
a6111f7b 4003/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4004 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4005 * controlled.
aafee2eb 4006 *
a6111f7b 4007 * Think twice, and think again, before using these.
aafee2eb
AH
4008 *
4009 * As an example, these accessors can possibly be used between:
4010 *
4011 * spin_lock_irq(&dev_priv->uncore.lock);
4012 * intel_uncore_forcewake_get__locked();
4013 *
4014 * and
4015 *
4016 * intel_uncore_forcewake_put__locked();
4017 * spin_unlock_irq(&dev_priv->uncore.lock);
4018 *
4019 *
4020 * Note: some registers may not need forcewake held, so
4021 * intel_uncore_forcewake_{get,put} can be omitted, see
4022 * intel_uncore_forcewake_for_reg().
4023 *
4024 * Certain architectures will die if the same cacheline is concurrently accessed
4025 * by different clients (e.g. on Ivybridge). Access to registers should
4026 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4027 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4028 */
75aa3f63
VS
4029#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4030#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4031#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4032#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4033
55bc60db
VS
4034/* "Broadcast RGB" property */
4035#define INTEL_BROADCAST_RGB_AUTO 0
4036#define INTEL_BROADCAST_RGB_FULL 1
4037#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4038
920a14b2 4039static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4040{
920a14b2 4041 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4042 return VLV_VGACNTRL;
920a14b2 4043 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4044 return CPU_VGACNTRL;
766aa1c4
VS
4045 else
4046 return VGACNTRL;
4047}
4048
df97729f
ID
4049static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4050{
4051 unsigned long j = msecs_to_jiffies(m);
4052
4053 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4054}
4055
7bd0e226
DV
4056static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4057{
4058 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4059}
4060
df97729f
ID
4061static inline unsigned long
4062timespec_to_jiffies_timeout(const struct timespec *value)
4063{
4064 unsigned long j = timespec_to_jiffies(value);
4065
4066 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4067}
4068
dce56b3c
PZ
4069/*
4070 * If you need to wait X milliseconds between events A and B, but event B
4071 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4072 * when event A happened, then just before event B you call this function and
4073 * pass the timestamp as the first argument, and X as the second argument.
4074 */
4075static inline void
4076wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4077{
ec5e0cfb 4078 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4079
4080 /*
4081 * Don't re-read the value of "jiffies" every time since it may change
4082 * behind our back and break the math.
4083 */
4084 tmp_jiffies = jiffies;
4085 target_jiffies = timestamp_jiffies +
4086 msecs_to_jiffies_timeout(to_wait_ms);
4087
4088 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4089 remaining_jiffies = target_jiffies - tmp_jiffies;
4090 while (remaining_jiffies)
4091 remaining_jiffies =
4092 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4093 }
4094}
221fe799
CW
4095
4096static inline bool
754c9fd5 4097__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4098{
f69a02c9 4099 struct intel_engine_cs *engine = req->engine;
754c9fd5 4100 u32 seqno;
f69a02c9 4101
309663ab
CW
4102 /* Note that the engine may have wrapped around the seqno, and
4103 * so our request->global_seqno will be ahead of the hardware,
4104 * even though it completed the request before wrapping. We catch
4105 * this by kicking all the waiters before resetting the seqno
4106 * in hardware, and also signal the fence.
4107 */
4108 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4109 return true;
4110
754c9fd5
CW
4111 /* The request was dequeued before we were awoken. We check after
4112 * inspecting the hw to confirm that this was the same request
4113 * that generated the HWS update. The memory barriers within
4114 * the request execution are sufficient to ensure that a check
4115 * after reading the value from hw matches this request.
4116 */
4117 seqno = i915_gem_request_global_seqno(req);
4118 if (!seqno)
4119 return false;
4120
7ec2c73b
CW
4121 /* Before we do the heavier coherent read of the seqno,
4122 * check the value (hopefully) in the CPU cacheline.
4123 */
754c9fd5 4124 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4125 return true;
4126
688e6c72
CW
4127 /* Ensure our read of the seqno is coherent so that we
4128 * do not "miss an interrupt" (i.e. if this is the last
4129 * request and the seqno write from the GPU is not visible
4130 * by the time the interrupt fires, we will see that the
4131 * request is incomplete and go back to sleep awaiting
4132 * another interrupt that will never come.)
4133 *
4134 * Strictly, we only need to do this once after an interrupt,
4135 * but it is easier and safer to do it every time the waiter
4136 * is woken.
4137 */
3d5564e9 4138 if (engine->irq_seqno_barrier &&
538b257d 4139 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4140 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4141
3d5564e9
CW
4142 /* The ordering of irq_posted versus applying the barrier
4143 * is crucial. The clearing of the current irq_posted must
4144 * be visible before we perform the barrier operation,
4145 * such that if a subsequent interrupt arrives, irq_posted
4146 * is reasserted and our task rewoken (which causes us to
4147 * do another __i915_request_irq_complete() immediately
4148 * and reapply the barrier). Conversely, if the clear
4149 * occurs after the barrier, then an interrupt that arrived
4150 * whilst we waited on the barrier would not trigger a
4151 * barrier on the next pass, and the read may not see the
4152 * seqno update.
4153 */
f69a02c9 4154 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4155
4156 /* If we consume the irq, but we are no longer the bottom-half,
4157 * the real bottom-half may not have serialised their own
4158 * seqno check with the irq-barrier (i.e. may have inspected
4159 * the seqno before we believe it coherent since they see
4160 * irq_posted == false but we are still running).
4161 */
2c33b541 4162 spin_lock_irq(&b->irq_lock);
61d3dc70 4163 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4164 /* Note that if the bottom-half is changed as we
4165 * are sending the wake-up, the new bottom-half will
4166 * be woken by whomever made the change. We only have
4167 * to worry about when we steal the irq-posted for
4168 * ourself.
4169 */
61d3dc70 4170 wake_up_process(b->irq_wait->tsk);
2c33b541 4171 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4172
754c9fd5 4173 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4174 return true;
4175 }
688e6c72 4176
688e6c72
CW
4177 return false;
4178}
4179
0b1de5d5
CW
4180void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4181bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4182
c4d3ae68
CW
4183/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4184 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4185 * perform the operation. To check beforehand, pass in the parameters to
4186 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4187 * you only need to pass in the minor offsets, page-aligned pointers are
4188 * always valid.
4189 *
4190 * For just checking for SSE4.1, in the foreknowledge that the future use
4191 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4192 */
4193#define i915_can_memcpy_from_wc(dst, src, len) \
4194 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4195
4196#define i915_has_memcpy_from_wc() \
4197 i915_memcpy_from_wc(NULL, NULL, 0)
4198
c58305af
CW
4199/* i915_mm.c */
4200int remap_io_mapping(struct vm_area_struct *vma,
4201 unsigned long addr, unsigned long pfn, unsigned long size,
4202 struct io_mapping *iomap);
4203
e59dc172
CW
4204static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4205{
4206 return (obj->cache_level != I915_CACHE_NONE ||
4207 HAS_LLC(to_i915(obj->base.dev)));
4208}
4209
1da177e4 4210#endif