drm/i915: Implement GPU semaphores for inter-ring synchronisation on SNB
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
80824003
JB
54enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
52440211
KP
59#define I915_NUM_PIPE 2
60
62fdfeaf
EA
61#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
1da177e4
LT
63/* Interface history:
64 *
65 * 1.1: Original.
0d6aa60b
DA
66 * 1.2: Add Power Management
67 * 1.3: Add vblank support
de227f5f 68 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 69 * 1.5: Add vblank pipe configuration
2228ed67
MCA
70 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
1da177e4
LT
72 */
73#define DRIVER_MAJOR 1
2228ed67 74#define DRIVER_MINOR 6
1da177e4
LT
75#define DRIVER_PATCHLEVEL 0
76
673a394b 77#define WATCH_COHERENCY 0
673a394b 78#define WATCH_EXEC 0
673a394b 79#define WATCH_RELOC 0
23bc5982 80#define WATCH_LISTS 0
673a394b
EA
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
05394f39 92 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
44834a67 113 void *vbt;
8ee1c3db 114};
44834a67 115#define OPREGION_SIZE (8*1024)
8ee1c3db 116
6ef3d427
CW
117struct intel_overlay;
118struct intel_overlay_error_state;
119
7c1c2871
DA
120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
de151cf6
JB
124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
007cc8ac 127 struct list_head lru_list;
caea7476 128 struct drm_i915_gem_object *obj;
d9e86c0e 129 uint32_t setup_seqno;
de151cf6 130};
7c1c2871 131
9b9d172d 132struct sdvo_device_mapping {
e957d772 133 u8 initialized;
9b9d172d 134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
e957d772
CW
137 u8 i2c_pin;
138 u8 i2c_speed;
b1083333 139 u8 ddc_pin;
9b9d172d 140};
141
c4a1d9e4
CW
142struct intel_display_error_state;
143
63eeaf38
JB
144struct drm_i915_error_state {
145 u32 eir;
146 u32 pgtbl_er;
147 u32 pipeastat;
148 u32 pipebstat;
149 u32 ipeir;
150 u32 ipehr;
151 u32 instdone;
152 u32 acthd;
1d8f38f4
CW
153 u32 error; /* gen6+ */
154 u32 bcs_acthd; /* gen6+ blt engine */
155 u32 bcs_ipehr;
156 u32 bcs_ipeir;
157 u32 bcs_instdone;
158 u32 bcs_seqno;
add354dd
CW
159 u32 vcs_acthd; /* gen6+ bsd engine */
160 u32 vcs_ipehr;
161 u32 vcs_ipeir;
162 u32 vcs_instdone;
163 u32 vcs_seqno;
63eeaf38
JB
164 u32 instpm;
165 u32 instps;
166 u32 instdone1;
167 u32 seqno;
9df30794 168 u64 bbaddr;
748ebc60 169 u64 fence[16];
63eeaf38 170 struct timeval time;
9df30794
CW
171 struct drm_i915_error_object {
172 int page_count;
173 u32 gtt_offset;
174 u32 *pages[0];
175 } *ringbuffer, *batchbuffer[2];
176 struct drm_i915_error_buffer {
177 size_t size;
178 u32 name;
179 u32 seqno;
180 u32 gtt_offset;
181 u32 read_domains;
182 u32 write_domain;
183 u32 fence_reg;
184 s32 pinned:2;
185 u32 tiling:2;
186 u32 dirty:1;
187 u32 purgeable:1;
e5c65260 188 u32 ring:4;
c724e8a9
CW
189 } *active_bo, *pinned_bo;
190 u32 active_bo_count, pinned_bo_count;
6ef3d427 191 struct intel_overlay_error_state *overlay;
c4a1d9e4 192 struct intel_display_error_state *display;
63eeaf38
JB
193};
194
e70236a8
JB
195struct drm_i915_display_funcs {
196 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 197 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
198 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
199 void (*disable_fbc)(struct drm_device *dev);
200 int (*get_display_clock_speed)(struct drm_device *dev);
201 int (*get_fifo_size)(struct drm_device *dev, int plane);
202 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
203 int planeb_clock, int sr_hdisplay, int sr_htotal,
204 int pixel_size);
e70236a8
JB
205 /* clock updates for mode set */
206 /* cursor updates */
207 /* render clock increase/decrease */
208 /* display clock increase/decrease */
209 /* pll clock increase/decrease */
210 /* clock gating init */
211};
212
cfdf1fa2 213struct intel_device_info {
c96c3a8c 214 u8 gen;
cfdf1fa2 215 u8 is_mobile : 1;
5ce8ba7c 216 u8 is_i85x : 1;
cfdf1fa2 217 u8 is_i915g : 1;
cfdf1fa2 218 u8 is_i945gm : 1;
cfdf1fa2
KH
219 u8 is_g33 : 1;
220 u8 need_gfx_hws : 1;
221 u8 is_g4x : 1;
222 u8 is_pineview : 1;
534843da
CW
223 u8 is_broadwater : 1;
224 u8 is_crestline : 1;
cfdf1fa2
KH
225 u8 has_fbc : 1;
226 u8 has_rc6 : 1;
227 u8 has_pipe_cxsr : 1;
228 u8 has_hotplug : 1;
b295d1b6 229 u8 cursor_needs_physical : 1;
31578148
CW
230 u8 has_overlay : 1;
231 u8 overlay_needs_physical : 1;
a6c45cf0 232 u8 supports_tv : 1;
92f49d9c 233 u8 has_bsd_ring : 1;
549f7365 234 u8 has_blt_ring : 1;
cfdf1fa2
KH
235};
236
b5e50c3f 237enum no_fbc_reason {
bed4a673 238 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
239 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
240 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
241 FBC_MODE_TOO_LARGE, /* mode too large for compression */
242 FBC_BAD_PLANE, /* fbc not supported on plane */
243 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 244 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
245};
246
3bad0781
ZW
247enum intel_pch {
248 PCH_IBX, /* Ibexpeak PCH */
249 PCH_CPT, /* Cougarpoint PCH */
250};
251
b690e96c
JB
252#define QUIRK_PIPEA_FORCE (1<<0)
253
8be48d92 254struct intel_fbdev;
38651674 255
1da177e4 256typedef struct drm_i915_private {
673a394b
EA
257 struct drm_device *dev;
258
cfdf1fa2
KH
259 const struct intel_device_info *info;
260
ac5c4e76
DA
261 int has_gem;
262
3043c60c 263 void __iomem *regs;
1da177e4 264
f899fc64
CW
265 struct intel_gmbus {
266 struct i2c_adapter adapter;
e957d772
CW
267 struct i2c_adapter *force_bit;
268 u32 reg0;
f899fc64
CW
269 } *gmbus;
270
ec2a4c3f 271 struct pci_dev *bridge_dev;
1ec14ad3 272 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 273 uint32_t next_seqno;
1da177e4 274
9c8da5eb 275 drm_dma_handle_t *status_page_dmah;
1da177e4 276 dma_addr_t dma_status_page;
0a3e67a4 277 uint32_t counter;
dc7a9319 278 drm_local_map_t hws_map;
05394f39
CW
279 struct drm_i915_gem_object *pwrctx;
280 struct drm_i915_gem_object *renderctx;
1da177e4 281
d7658989
JB
282 struct resource mch_res;
283
a6b54f3f 284 unsigned int cpp;
1da177e4
LT
285 int back_offset;
286 int front_offset;
287 int current_page;
288 int page_flipping;
1da177e4 289
1da177e4 290 atomic_t irq_received;
9d34e5db 291 u32 trace_irq_seqno;
1ec14ad3
CW
292
293 /* protects the irq masks */
294 spinlock_t irq_lock;
ed4cb414 295 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 296 u32 pipestat[2];
1ec14ad3
CW
297 u32 irq_mask;
298 u32 gt_irq_mask;
299 u32 pch_irq_mask;
1da177e4 300
5ca58282
JB
301 u32 hotplug_supported_mask;
302 struct work_struct hotplug_work;
303
1da177e4
LT
304 int tex_lru_log_granularity;
305 int allow_batchbuffer;
306 struct mem_block *agp_heap;
0d6aa60b 307 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 308 int vblank_pipe;
a3524f1b 309 int num_pipe;
a6b54f3f 310
f65d9421 311 /* For hangcheck timer */
576ae4b8 312#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
313 struct timer_list hangcheck_timer;
314 int hangcheck_count;
315 uint32_t last_acthd;
cbb465e7
CW
316 uint32_t last_instdone;
317 uint32_t last_instdone1;
f65d9421 318
80824003
JB
319 unsigned long cfb_size;
320 unsigned long cfb_pitch;
bed4a673 321 unsigned long cfb_offset;
80824003
JB
322 int cfb_fence;
323 int cfb_plane;
bed4a673 324 int cfb_y;
80824003 325
79e53945
JB
326 int irq_enabled;
327
8ee1c3db
MG
328 struct intel_opregion opregion;
329
02e792fb
DV
330 /* overlay */
331 struct intel_overlay *overlay;
332
79e53945 333 /* LVDS info */
a9573556 334 int backlight_level; /* restore backlight to this value */
79e53945 335 struct drm_display_mode *panel_fixed_mode;
88631706
ML
336 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
337 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
338
339 /* Feature bits from the VBIOS */
95281e35
HE
340 unsigned int int_tv_support:1;
341 unsigned int lvds_dither:1;
342 unsigned int lvds_vbt:1;
343 unsigned int int_crt_support:1;
43565a06
KH
344 unsigned int lvds_use_ssc:1;
345 int lvds_ssc_freq;
5ceb0f9b 346 struct {
9f0e7ff4
JB
347 int rate;
348 int lanes;
349 int preemphasis;
350 int vswing;
351
352 bool initialized;
353 bool support;
354 int bpp;
355 struct edp_power_seq pps;
5ceb0f9b 356 } edp;
89667383 357 bool no_aux_handshake;
79e53945 358
c1c7af60
JB
359 struct notifier_block lid_notifier;
360
f899fc64 361 int crt_ddc_pin;
de151cf6
JB
362 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
363 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
364 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
365
95534263 366 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 367
63eeaf38
JB
368 spinlock_t error_lock;
369 struct drm_i915_error_state *first_error;
8a905236 370 struct work_struct error_work;
30dbf0c0 371 struct completion error_completion;
9c9fe1f8 372 struct workqueue_struct *wq;
63eeaf38 373
e70236a8
JB
374 /* Display functions */
375 struct drm_i915_display_funcs display;
376
3bad0781
ZW
377 /* PCH chipset type */
378 enum intel_pch pch_type;
379
b690e96c
JB
380 unsigned long quirks;
381
ba8bbcf6 382 /* Register state */
c9354c85 383 bool modeset_on_lid;
ba8bbcf6
JB
384 u8 saveLBB;
385 u32 saveDSPACNTR;
386 u32 saveDSPBCNTR;
e948e994 387 u32 saveDSPARB;
461cba2d 388 u32 saveHWS;
ba8bbcf6
JB
389 u32 savePIPEACONF;
390 u32 savePIPEBCONF;
391 u32 savePIPEASRC;
392 u32 savePIPEBSRC;
393 u32 saveFPA0;
394 u32 saveFPA1;
395 u32 saveDPLL_A;
396 u32 saveDPLL_A_MD;
397 u32 saveHTOTAL_A;
398 u32 saveHBLANK_A;
399 u32 saveHSYNC_A;
400 u32 saveVTOTAL_A;
401 u32 saveVBLANK_A;
402 u32 saveVSYNC_A;
403 u32 saveBCLRPAT_A;
5586c8bc 404 u32 saveTRANSACONF;
42048781
ZW
405 u32 saveTRANS_HTOTAL_A;
406 u32 saveTRANS_HBLANK_A;
407 u32 saveTRANS_HSYNC_A;
408 u32 saveTRANS_VTOTAL_A;
409 u32 saveTRANS_VBLANK_A;
410 u32 saveTRANS_VSYNC_A;
0da3ea12 411 u32 savePIPEASTAT;
ba8bbcf6
JB
412 u32 saveDSPASTRIDE;
413 u32 saveDSPASIZE;
414 u32 saveDSPAPOS;
585fb111 415 u32 saveDSPAADDR;
ba8bbcf6
JB
416 u32 saveDSPASURF;
417 u32 saveDSPATILEOFF;
418 u32 savePFIT_PGM_RATIOS;
0eb96d6e 419 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
420 u32 saveBLC_PWM_CTL;
421 u32 saveBLC_PWM_CTL2;
42048781
ZW
422 u32 saveBLC_CPU_PWM_CTL;
423 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
424 u32 saveFPB0;
425 u32 saveFPB1;
426 u32 saveDPLL_B;
427 u32 saveDPLL_B_MD;
428 u32 saveHTOTAL_B;
429 u32 saveHBLANK_B;
430 u32 saveHSYNC_B;
431 u32 saveVTOTAL_B;
432 u32 saveVBLANK_B;
433 u32 saveVSYNC_B;
434 u32 saveBCLRPAT_B;
5586c8bc 435 u32 saveTRANSBCONF;
42048781
ZW
436 u32 saveTRANS_HTOTAL_B;
437 u32 saveTRANS_HBLANK_B;
438 u32 saveTRANS_HSYNC_B;
439 u32 saveTRANS_VTOTAL_B;
440 u32 saveTRANS_VBLANK_B;
441 u32 saveTRANS_VSYNC_B;
0da3ea12 442 u32 savePIPEBSTAT;
ba8bbcf6
JB
443 u32 saveDSPBSTRIDE;
444 u32 saveDSPBSIZE;
445 u32 saveDSPBPOS;
585fb111 446 u32 saveDSPBADDR;
ba8bbcf6
JB
447 u32 saveDSPBSURF;
448 u32 saveDSPBTILEOFF;
585fb111
JB
449 u32 saveVGA0;
450 u32 saveVGA1;
451 u32 saveVGA_PD;
ba8bbcf6
JB
452 u32 saveVGACNTRL;
453 u32 saveADPA;
454 u32 saveLVDS;
585fb111
JB
455 u32 savePP_ON_DELAYS;
456 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
457 u32 saveDVOA;
458 u32 saveDVOB;
459 u32 saveDVOC;
460 u32 savePP_ON;
461 u32 savePP_OFF;
462 u32 savePP_CONTROL;
585fb111 463 u32 savePP_DIVISOR;
ba8bbcf6
JB
464 u32 savePFIT_CONTROL;
465 u32 save_palette_a[256];
466 u32 save_palette_b[256];
06027f91 467 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
468 u32 saveFBC_CFB_BASE;
469 u32 saveFBC_LL_BASE;
470 u32 saveFBC_CONTROL;
471 u32 saveFBC_CONTROL2;
0da3ea12
JB
472 u32 saveIER;
473 u32 saveIIR;
474 u32 saveIMR;
42048781
ZW
475 u32 saveDEIER;
476 u32 saveDEIMR;
477 u32 saveGTIER;
478 u32 saveGTIMR;
479 u32 saveFDI_RXA_IMR;
480 u32 saveFDI_RXB_IMR;
1f84e550 481 u32 saveCACHE_MODE_0;
1f84e550 482 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
483 u32 saveSWF0[16];
484 u32 saveSWF1[16];
485 u32 saveSWF2[3];
486 u8 saveMSR;
487 u8 saveSR[8];
123f794f 488 u8 saveGR[25];
ba8bbcf6 489 u8 saveAR_INDEX;
a59e122a 490 u8 saveAR[21];
ba8bbcf6 491 u8 saveDACMASK;
a59e122a 492 u8 saveCR[37];
79f11c19 493 uint64_t saveFENCE[16];
1fd1c624
EA
494 u32 saveCURACNTR;
495 u32 saveCURAPOS;
496 u32 saveCURABASE;
497 u32 saveCURBCNTR;
498 u32 saveCURBPOS;
499 u32 saveCURBBASE;
500 u32 saveCURSIZE;
a4fc5ed6
KP
501 u32 saveDP_B;
502 u32 saveDP_C;
503 u32 saveDP_D;
504 u32 savePIPEA_GMCH_DATA_M;
505 u32 savePIPEB_GMCH_DATA_M;
506 u32 savePIPEA_GMCH_DATA_N;
507 u32 savePIPEB_GMCH_DATA_N;
508 u32 savePIPEA_DP_LINK_M;
509 u32 savePIPEB_DP_LINK_M;
510 u32 savePIPEA_DP_LINK_N;
511 u32 savePIPEB_DP_LINK_N;
42048781
ZW
512 u32 saveFDI_RXA_CTL;
513 u32 saveFDI_TXA_CTL;
514 u32 saveFDI_RXB_CTL;
515 u32 saveFDI_TXB_CTL;
516 u32 savePFA_CTL_1;
517 u32 savePFB_CTL_1;
518 u32 savePFA_WIN_SZ;
519 u32 savePFB_WIN_SZ;
520 u32 savePFA_WIN_POS;
521 u32 savePFB_WIN_POS;
5586c8bc
ZW
522 u32 savePCH_DREF_CONTROL;
523 u32 saveDISP_ARB_CTL;
524 u32 savePIPEA_DATA_M1;
525 u32 savePIPEA_DATA_N1;
526 u32 savePIPEA_LINK_M1;
527 u32 savePIPEA_LINK_N1;
528 u32 savePIPEB_DATA_M1;
529 u32 savePIPEB_DATA_N1;
530 u32 savePIPEB_LINK_M1;
531 u32 savePIPEB_LINK_N1;
b5b72e89 532 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
533
534 struct {
19966754 535 /** Bridge to intel-gtt-ko */
c64f7ba5 536 const struct intel_gtt *gtt;
19966754 537 /** Memory allocator for GTT stolen memory */
fe669bf8 538 struct drm_mm stolen;
19966754 539 /** Memory allocator for GTT */
673a394b 540 struct drm_mm gtt_space;
93a37f20
DV
541 /** List of all objects in gtt_space. Used to restore gtt
542 * mappings on resume */
543 struct list_head gtt_list;
a6e0aa42
DV
544 /** End of mappable part of GTT */
545 unsigned long gtt_mappable_end;
673a394b 546
0839ccb8 547 struct io_mapping *gtt_mapping;
ab657db1 548 int gtt_mtrr;
0839ccb8 549
17250b71 550 struct shrinker inactive_shrinker;
31169714 551
69dc4987
CW
552 /**
553 * List of objects currently involved in rendering.
554 *
555 * Includes buffers having the contents of their GPU caches
556 * flushed, not necessarily primitives. last_rendering_seqno
557 * represents when the rendering involved will be completed.
558 *
559 * A reference is held on the buffer while on this list.
560 */
561 struct list_head active_list;
562
673a394b
EA
563 /**
564 * List of objects which are not in the ringbuffer but which
565 * still have a write_domain which needs to be flushed before
566 * unbinding.
567 *
ce44b0ea
EA
568 * last_rendering_seqno is 0 while an object is in this list.
569 *
673a394b
EA
570 * A reference is held on the buffer while on this list.
571 */
572 struct list_head flushing_list;
573
574 /**
575 * LRU list of objects which are not in the ringbuffer and
576 * are ready to unbind, but are still in the GTT.
577 *
ce44b0ea
EA
578 * last_rendering_seqno is 0 while an object is in this list.
579 *
673a394b
EA
580 * A reference is not held on the buffer while on this list,
581 * as merely being GTT-bound shouldn't prevent its being
582 * freed, and we'll pull it off the list in the free path.
583 */
584 struct list_head inactive_list;
585
f13d3f73
CW
586 /**
587 * LRU list of objects which are not in the ringbuffer but
588 * are still pinned in the GTT.
589 */
590 struct list_head pinned_list;
591
a09ba7fa
EA
592 /** LRU list of objects with fence regs on them. */
593 struct list_head fence_list;
594
be72615b
CW
595 /**
596 * List of objects currently pending being freed.
597 *
598 * These objects are no longer in use, but due to a signal
599 * we were prevented from freeing them at the appointed time.
600 */
601 struct list_head deferred_free_list;
602
673a394b
EA
603 /**
604 * We leave the user IRQ off as much as possible,
605 * but this means that requests will finish and never
606 * be retired once the system goes idle. Set a timer to
607 * fire periodically while the ring is running. When it
608 * fires, go retire requests.
609 */
610 struct delayed_work retire_work;
611
673a394b
EA
612 /**
613 * Flag if the X Server, and thus DRM, is not currently in
614 * control of the device.
615 *
616 * This is set between LeaveVT and EnterVT. It needs to be
617 * replaced with a semaphore. It also needs to be
618 * transitioned away from for kernel modesetting.
619 */
620 int suspended;
621
622 /**
623 * Flag if the hardware appears to be wedged.
624 *
625 * This is set when attempts to idle the device timeout.
626 * It prevents command submission from occuring and makes
627 * every pending request fail
628 */
ba1234d1 629 atomic_t wedged;
673a394b
EA
630
631 /** Bit 6 swizzling required for X tiling */
632 uint32_t bit_6_swizzle_x;
633 /** Bit 6 swizzling required for Y tiling */
634 uint32_t bit_6_swizzle_y;
71acb5eb
DA
635
636 /* storage for physical objects */
637 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 638
73aa808f 639 /* accounting, useful for userland debugging */
73aa808f 640 size_t gtt_total;
6299f992
CW
641 size_t mappable_gtt_total;
642 size_t object_memory;
73aa808f 643 u32 object_count;
673a394b 644 } mm;
9b9d172d 645 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
646 /* indicate whether the LVDS_BORDER should be enabled or not */
647 unsigned int lvds_border_bits;
1d8e1c75
CW
648 /* Panel fitter placement and size for Ironlake+ */
649 u32 pch_pf_pos, pch_pf_size;
652c393a 650
6b95a207
KH
651 struct drm_crtc *plane_to_crtc_mapping[2];
652 struct drm_crtc *pipe_to_crtc_mapping[2];
653 wait_queue_head_t pending_flip_queue;
1afe3e9d 654 bool flip_pending_is_done;
6b95a207 655
652c393a
JB
656 /* Reclocking support */
657 bool render_reclock_avail;
658 bool lvds_downclock_avail;
18f9ed12
ZY
659 /* indicates the reduced downclock for LVDS*/
660 int lvds_downclock;
652c393a
JB
661 struct work_struct idle_work;
662 struct timer_list idle_timer;
663 bool busy;
664 u16 orig_clock;
6363ee6f
ZY
665 int child_dev_num;
666 struct child_device_config *child_dev;
a2565377 667 struct drm_connector *int_lvds_connector;
f97108d1 668
c4804411 669 bool mchbar_need_disable;
f97108d1
JB
670
671 u8 cur_delay;
672 u8 min_delay;
673 u8 max_delay;
7648fa99
JB
674 u8 fmax;
675 u8 fstart;
676
05394f39
CW
677 u64 last_count1;
678 unsigned long last_time1;
679 u64 last_count2;
680 struct timespec last_time2;
681 unsigned long gfx_power;
682 int c_m;
683 int r_t;
684 u8 corr;
7648fa99 685 spinlock_t *mchdev_lock;
b5e50c3f
JB
686
687 enum no_fbc_reason no_fbc_reason;
38651674 688
20bf377e
JB
689 struct drm_mm_node *compressed_fb;
690 struct drm_mm_node *compressed_llb;
34dc4d44 691
ae681d96
CW
692 unsigned long last_gpu_reset;
693
8be48d92
DA
694 /* list of fbdev register on this device */
695 struct intel_fbdev *fbdev;
1da177e4
LT
696} drm_i915_private_t;
697
673a394b 698struct drm_i915_gem_object {
c397b908 699 struct drm_gem_object base;
673a394b
EA
700
701 /** Current space allocated to this object in the GTT, if any. */
702 struct drm_mm_node *gtt_space;
93a37f20 703 struct list_head gtt_list;
673a394b
EA
704
705 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
706 struct list_head ring_list;
707 struct list_head mm_list;
99fcb766
DV
708 /** This object's place on GPU write list */
709 struct list_head gpu_write_list;
432e58ed
CW
710 /** This object's place in the batchbuffer or on the eviction list */
711 struct list_head exec_list;
673a394b
EA
712
713 /**
714 * This is set if the object is on the active or flushing lists
715 * (has pending rendering), and is not set if it's on inactive (ready
716 * to be unbound).
717 */
778c3544 718 unsigned int active : 1;
673a394b
EA
719
720 /**
721 * This is set if the object has been written to since last bound
722 * to the GTT
723 */
778c3544
DV
724 unsigned int dirty : 1;
725
87ca9c8a
CW
726 /**
727 * This is set if the object has been written to since the last
728 * GPU flush.
729 */
730 unsigned int pending_gpu_write : 1;
731
778c3544
DV
732 /**
733 * Fence register bits (if any) for this object. Will be set
734 * as needed when mapped into the GTT.
735 * Protected by dev->struct_mutex.
736 *
737 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
738 */
11824e8c 739 signed int fence_reg : 5;
778c3544 740
778c3544
DV
741 /**
742 * Advice: are the backing pages purgeable?
743 */
744 unsigned int madv : 2;
745
778c3544
DV
746 /**
747 * Current tiling mode for the object.
748 */
749 unsigned int tiling_mode : 2;
d9e86c0e 750 unsigned int tiling_changed : 1;
778c3544
DV
751
752 /** How many users have pinned this object in GTT space. The following
753 * users can each hold at most one reference: pwrite/pread, pin_ioctl
754 * (via user_pin_count), execbuffer (objects are not allowed multiple
755 * times for the same batchbuffer), and the framebuffer code. When
756 * switching/pageflipping, the framebuffer code has at most two buffers
757 * pinned per crtc.
758 *
759 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
760 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 761 unsigned int pin_count : 4;
778c3544 762#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 763
75e9e915
DV
764 /**
765 * Is the object at the current location in the gtt mappable and
766 * fenceable? Used to avoid costly recalculations.
767 */
768 unsigned int map_and_fenceable : 1;
769
fb7d516a
DV
770 /**
771 * Whether the current gtt mapping needs to be mappable (and isn't just
772 * mappable by accident). Track pin and fault separate for a more
773 * accurate mappable working set.
774 */
775 unsigned int fault_mappable : 1;
776 unsigned int pin_mappable : 1;
777
caea7476
CW
778 /*
779 * Is the GPU currently using a fence to access this buffer,
780 */
781 unsigned int pending_fenced_gpu_access:1;
782 unsigned int fenced_gpu_access:1;
783
856fa198 784 struct page **pages;
673a394b 785
185cbcb3
DV
786 /**
787 * DMAR support
788 */
789 struct scatterlist *sg_list;
790 int num_sg;
791
673a394b
EA
792 /**
793 * Current offset of the object in GTT space.
794 *
795 * This is the same as gtt_space->start
796 */
797 uint32_t gtt_offset;
e67b8ce1 798
673a394b
EA
799 /** Breadcrumb of last rendering to the buffer. */
800 uint32_t last_rendering_seqno;
caea7476
CW
801 struct intel_ring_buffer *ring;
802
803 /** Breadcrumb of last fenced GPU access to the buffer. */
804 uint32_t last_fenced_seqno;
805 struct intel_ring_buffer *last_fenced_ring;
673a394b 806
778c3544 807 /** Current tiling stride for the object, if it's tiled. */
de151cf6 808 uint32_t stride;
673a394b 809
280b713b 810 /** Record of address bit 17 of each page at last unbind. */
d312ec25 811 unsigned long *bit_17;
280b713b 812
ba1eb1d8
KP
813 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
814 uint32_t agp_type;
815
673a394b 816 /**
e47c68e9
EA
817 * If present, while GEM_DOMAIN_CPU is in the read domain this array
818 * flags which individual pages are valid.
673a394b
EA
819 */
820 uint8_t *page_cpu_valid;
79e53945
JB
821
822 /** User space pin count and filp owning the pin */
823 uint32_t user_pin_count;
824 struct drm_file *pin_filp;
71acb5eb
DA
825
826 /** for phy allocated objects */
827 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 828
6b95a207
KH
829 /**
830 * Number of crtcs where this object is currently the fb, but
831 * will be page flipped away on the next vblank. When it
832 * reaches 0, dev_priv->pending_flip_queue will be woken up.
833 */
834 atomic_t pending_flip;
673a394b
EA
835};
836
62b8b215 837#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 838
673a394b
EA
839/**
840 * Request queue structure.
841 *
842 * The request queue allows us to note sequence numbers that have been emitted
843 * and may be associated with active buffers to be retired.
844 *
845 * By keeping this list, we can avoid having to do questionable
846 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
847 * an emission time with seqnos for tracking how far ahead of the GPU we are.
848 */
849struct drm_i915_gem_request {
852835f3
ZN
850 /** On Which ring this request was generated */
851 struct intel_ring_buffer *ring;
852
673a394b
EA
853 /** GEM sequence number associated with this request. */
854 uint32_t seqno;
855
856 /** Time at which this request was emitted, in jiffies. */
857 unsigned long emitted_jiffies;
858
b962442e 859 /** global list entry for this request */
673a394b 860 struct list_head list;
b962442e 861
f787a5f5 862 struct drm_i915_file_private *file_priv;
b962442e
EA
863 /** file_priv list entry for this request */
864 struct list_head client_list;
673a394b
EA
865};
866
867struct drm_i915_file_private {
868 struct {
1c25595f 869 struct spinlock lock;
b962442e 870 struct list_head request_list;
673a394b
EA
871 } mm;
872};
873
79e53945
JB
874enum intel_chip_family {
875 CHIP_I8XX = 0x01,
876 CHIP_I9XX = 0x02,
877 CHIP_I915 = 0x04,
878 CHIP_I965 = 0x08,
879};
880
cae5852d
ZN
881#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
882
883#define IS_I830(dev) ((dev)->pci_device == 0x3577)
884#define IS_845G(dev) ((dev)->pci_device == 0x2562)
885#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
886#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
887#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
888#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
889#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
890#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
891#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
892#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
893#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
894#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
895#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
896#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
897#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
898#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
899#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
900#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
901#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
902
903#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
904#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
905#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
906#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
907#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
908
909#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
910#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
911#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
912
05394f39 913#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
914#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
915
916/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
917 * rows, which changed the alignment requirements and fence programming.
918 */
919#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
920 IS_I915GM(dev)))
921#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
922#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
923#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
924#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
925#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
926#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
927/* dsparb controlled by hw only */
928#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
929
930#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
931#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
932#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
933#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
934
935#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
936#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
937
938#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
939#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
940#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
941
05394f39
CW
942#include "i915_trace.h"
943
c153f45f 944extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 945extern int i915_max_ioctl;
79e53945 946extern unsigned int i915_fbpercrtc;
652c393a 947extern unsigned int i915_powersave;
33814341 948extern unsigned int i915_lvds_downclock;
b3a83639 949
6a9ee8af
DA
950extern int i915_suspend(struct drm_device *dev, pm_message_t state);
951extern int i915_resume(struct drm_device *dev);
1341d655
BG
952extern void i915_save_display(struct drm_device *dev);
953extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
954extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
955extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
956
1da177e4 957 /* i915_dma.c */
84b1fd10 958extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 959extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 960extern int i915_driver_unload(struct drm_device *);
673a394b 961extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 962extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
963extern void i915_driver_preclose(struct drm_device *dev,
964 struct drm_file *file_priv);
673a394b
EA
965extern void i915_driver_postclose(struct drm_device *dev,
966 struct drm_file *file_priv);
84b1fd10 967extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
968extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
969 unsigned long arg);
673a394b 970extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
971 struct drm_clip_rect *box,
972 int DR1, int DR4);
f803aa55 973extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
974extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
975extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
976extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
977extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
978
af6061af 979
1da177e4 980/* i915_irq.c */
f65d9421 981void i915_hangcheck_elapsed(unsigned long data);
527f9e90 982void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
983extern int i915_irq_emit(struct drm_device *dev, void *data,
984 struct drm_file *file_priv);
985extern int i915_irq_wait(struct drm_device *dev, void *data,
986 struct drm_file *file_priv);
9d34e5db 987void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 988extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
989
990extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 991extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 992extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 993extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
994extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
996extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
0a3e67a4
JB
998extern int i915_enable_vblank(struct drm_device *dev, int crtc);
999extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1000extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1001extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1002extern int i915_vblank_swap(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
8ee1c3db 1004extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 1005extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
1006extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
1007 u32 mask);
1008extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
1009 u32 mask);
1da177e4 1010
7c463586
KP
1011void
1012i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1013
1014void
1015i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1016
01c66889
ZY
1017void intel_enable_asle (struct drm_device *dev);
1018
3bd3c932
CW
1019#ifdef CONFIG_DEBUG_FS
1020extern void i915_destroy_error_state(struct drm_device *dev);
1021#else
1022#define i915_destroy_error_state(x)
1023#endif
1024
7c463586 1025
1da177e4 1026/* i915_mem.c */
c153f45f
EA
1027extern int i915_mem_alloc(struct drm_device *dev, void *data,
1028 struct drm_file *file_priv);
1029extern int i915_mem_free(struct drm_device *dev, void *data,
1030 struct drm_file *file_priv);
1031extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1032 struct drm_file *file_priv);
1033extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1034 struct drm_file *file_priv);
1da177e4 1035extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1036extern void i915_mem_release(struct drm_device * dev,
6c340eac 1037 struct drm_file *file_priv, struct mem_block *heap);
673a394b 1038/* i915_gem.c */
30dbf0c0 1039int i915_gem_check_is_wedged(struct drm_device *dev);
673a394b
EA
1040int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1041 struct drm_file *file_priv);
1042int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
1044int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
1046int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1048int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv);
de151cf6
JB
1050int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1051 struct drm_file *file_priv);
673a394b
EA
1052int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv);
1054int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1055 struct drm_file *file_priv);
1056int i915_gem_execbuffer(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
76446cac
JB
1058int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1059 struct drm_file *file_priv);
673a394b
EA
1060int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
1064int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
1066int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
3ef94daa
CW
1068int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv);
673a394b
EA
1070int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1071 struct drm_file *file_priv);
1072int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
1074int i915_gem_set_tiling(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
1076int i915_gem_get_tiling(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
5a125c3c
EA
1078int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *file_priv);
673a394b 1080void i915_gem_load(struct drm_device *dev);
673a394b 1081int i915_gem_init_object(struct drm_gem_object *obj);
54cf91dc
CW
1082void i915_gem_flush_ring(struct drm_device *dev,
1083 struct intel_ring_buffer *ring,
1084 uint32_t invalidate_domains,
1085 uint32_t flush_domains);
05394f39
CW
1086struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1087 size_t size);
673a394b 1088void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1089int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1090 uint32_t alignment,
1091 bool map_and_fenceable);
05394f39 1092void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1093int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1094void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1095void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1096
54cf91dc
CW
1097int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1098int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1099 bool interruptible);
1100void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1101 struct intel_ring_buffer *ring,
1102 u32 seqno);
54cf91dc 1103
f787a5f5
CW
1104/**
1105 * Returns true if seq1 is later than seq2.
1106 */
1107static inline bool
1108i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1109{
1110 return (int32_t)(seq1 - seq2) >= 0;
1111}
1112
54cf91dc
CW
1113static inline u32
1114i915_gem_next_request_seqno(struct drm_device *dev,
1115 struct intel_ring_buffer *ring)
1116{
1117 drm_i915_private_t *dev_priv = dev->dev_private;
1118 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1119}
1120
d9e86c0e
CW
1121int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1122 struct intel_ring_buffer *pipelined,
1123 bool interruptible);
1124int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1125
b09a1fec 1126void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1127void i915_gem_reset(struct drm_device *dev);
05394f39 1128void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1129int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1130 uint32_t read_domains,
1131 uint32_t write_domain);
1132int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1133 bool interruptible);
1134int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1135void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1136void i915_gem_do_init(struct drm_device *dev,
1137 unsigned long start,
1138 unsigned long mappable_end,
1139 unsigned long end);
1140int __must_check i915_gpu_idle(struct drm_device *dev);
1141int __must_check i915_gem_idle(struct drm_device *dev);
1142int __must_check i915_add_request(struct drm_device *dev,
1143 struct drm_file *file_priv,
1144 struct drm_i915_gem_request *request,
1145 struct intel_ring_buffer *ring);
1146int __must_check i915_do_wait_request(struct drm_device *dev,
1147 uint32_t seqno,
1148 bool interruptible,
1149 struct intel_ring_buffer *ring);
de151cf6 1150int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1151int __must_check
1152i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1153 bool write);
1154int __must_check
1155i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1156 struct intel_ring_buffer *pipelined);
71acb5eb 1157int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1158 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1159 int id,
1160 int align);
71acb5eb 1161void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1162 struct drm_i915_gem_object *obj);
71acb5eb 1163void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1164void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1165
76aaf220
DV
1166/* i915_gem_gtt.c */
1167void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1168int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1169void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1170
b47eb4a2 1171/* i915_gem_evict.c */
2021746e
CW
1172int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1173 unsigned alignment, bool mappable);
1174int __must_check i915_gem_evict_everything(struct drm_device *dev,
1175 bool purgeable_only);
1176int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1177 bool purgeable_only);
b47eb4a2 1178
673a394b
EA
1179/* i915_gem_tiling.c */
1180void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1181void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1182void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1183
1184/* i915_gem_debug.c */
05394f39 1185void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1186 const char *where, uint32_t mark);
23bc5982
CW
1187#if WATCH_LISTS
1188int i915_verify_lists(struct drm_device *dev);
673a394b 1189#else
23bc5982 1190#define i915_verify_lists(dev) 0
673a394b 1191#endif
05394f39
CW
1192void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1193 int handle);
1194void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1195 const char *where, uint32_t mark);
1da177e4 1196
2017263e 1197/* i915_debugfs.c */
27c202ad
BG
1198int i915_debugfs_init(struct drm_minor *minor);
1199void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1200
317c35d1
JB
1201/* i915_suspend.c */
1202extern int i915_save_state(struct drm_device *dev);
1203extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1204
1205/* i915_suspend.c */
1206extern int i915_save_state(struct drm_device *dev);
1207extern int i915_restore_state(struct drm_device *dev);
317c35d1 1208
f899fc64
CW
1209/* intel_i2c.c */
1210extern int intel_setup_gmbus(struct drm_device *dev);
1211extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1212extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1213extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1214extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1215{
1216 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1217}
f899fc64
CW
1218extern void intel_i2c_reset(struct drm_device *dev);
1219
3b617967 1220/* intel_opregion.c */
44834a67
CW
1221extern int intel_opregion_setup(struct drm_device *dev);
1222#ifdef CONFIG_ACPI
1223extern void intel_opregion_init(struct drm_device *dev);
1224extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1225extern void intel_opregion_asle_intr(struct drm_device *dev);
1226extern void intel_opregion_gse_intr(struct drm_device *dev);
1227extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1228#else
44834a67
CW
1229static inline void intel_opregion_init(struct drm_device *dev) { return; }
1230static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1231static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1232static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1233static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1234#endif
8ee1c3db 1235
723bfd70
JB
1236/* intel_acpi.c */
1237#ifdef CONFIG_ACPI
1238extern void intel_register_dsm_handler(void);
1239extern void intel_unregister_dsm_handler(void);
1240#else
1241static inline void intel_register_dsm_handler(void) { return; }
1242static inline void intel_unregister_dsm_handler(void) { return; }
1243#endif /* CONFIG_ACPI */
1244
79e53945
JB
1245/* modesetting */
1246extern void intel_modeset_init(struct drm_device *dev);
1247extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1248extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1249extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1250extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1251extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1252extern void intel_disable_fbc(struct drm_device *dev);
1253extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1254extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1255extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1256extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1257extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1258
6ef3d427 1259/* overlay */
3bd3c932 1260#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1261extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1262extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1263
1264extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1265extern void intel_display_print_error_state(struct seq_file *m,
1266 struct drm_device *dev,
1267 struct intel_display_error_state *error);
3bd3c932 1268#endif
6ef3d427 1269
1ec14ad3
CW
1270#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1271
1272#define BEGIN_LP_RING(n) \
1273 intel_ring_begin(LP_RING(dev_priv), (n))
1274
1275#define OUT_RING(x) \
1276 intel_ring_emit(LP_RING(dev_priv), x)
1277
1278#define ADVANCE_LP_RING() \
1279 intel_ring_advance(LP_RING(dev_priv))
1280
546b0974
EA
1281/**
1282 * Lock test for when it's just for synchronization of ring access.
1283 *
1284 * In that case, we don't need to do it when GEM is initialized as nobody else
1285 * has access to the ring.
1286 */
05394f39 1287#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1288 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1289 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1290} while (0)
1291
cae5852d 1292
5f75377d
KP
1293#define __i915_read(x, y) \
1294static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1295 u##x val = read##y(dev_priv->regs + reg); \
1296 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1297 return val; \
1298}
1299__i915_read(8, b)
1300__i915_read(16, w)
1301__i915_read(32, l)
1302__i915_read(64, q)
1303#undef __i915_read
1304
1305#define __i915_write(x, y) \
1306static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1307 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1308 write##y(val, dev_priv->regs + reg); \
1309}
1310__i915_write(8, b)
1311__i915_write(16, w)
1312__i915_write(32, l)
1313__i915_write(64, q)
1314#undef __i915_write
1315
1316#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1317#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1318
1319#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1320#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1321#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1322#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1323
1324#define I915_READ(reg) i915_read32(dev_priv, (reg))
1325#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1326#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1327#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1328
1329#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1330#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1331
1332#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1333#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1334
ba4f01a3 1335
cae5852d
ZN
1336/* On SNB platform, before reading ring registers forcewake bit
1337 * must be set to prevent GT core from power down and stale values being
1338 * returned.
1339 */
1340static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1341{
1342 if (IS_GEN6(dev_priv->dev)) {
1343 I915_WRITE_NOTRACE(FORCEWAKE, 1);
1344 POSTING_READ(FORCEWAKE);
1345 /* XXX How long do we really need to wait here?
1346 * Will different registers/engines require different periods?
1347 */
1348 udelay(100);
1349 }
1350 return I915_READ(reg);
1351}
1352
ba4f01a3
YL
1353static inline void
1354i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1355{
1356 /* Trace down the write operation before the real write */
1357 trace_i915_reg_rw('W', reg, val, len);
1358 switch (len) {
1359 case 8:
1360 writeq(val, dev_priv->regs + reg);
1361 break;
1362 case 4:
1363 writel(val, dev_priv->regs + reg);
1364 break;
1365 case 2:
1366 writew(val, dev_priv->regs + reg);
1367 break;
1368 case 1:
1369 writeb(val, dev_priv->regs + reg);
1370 break;
1371 }
1372}
1373
ba8bbcf6 1374/**
585fb111
JB
1375 * Reads a dword out of the status page, which is written to from the command
1376 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1377 * MI_STORE_DATA_IMM.
ba8bbcf6 1378 *
585fb111 1379 * The following dwords have a reserved meaning:
0cdad7e8
KP
1380 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1381 * 0x04: ring 0 head pointer
1382 * 0x05: ring 1 head pointer (915-class)
1383 * 0x06: ring 2 head pointer (915-class)
1384 * 0x10-0x1b: Context status DWords (GM45)
1385 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1386 *
0cdad7e8 1387 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1388 */
8187a2b7 1389#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1ec14ad3 1390 (LP_RING(dev_priv)->status_page.page_addr))[reg])
0baf823a 1391#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1392#define I915_GEM_HWS_INDEX 0x20
0baf823a 1393#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1394
1da177e4 1395#endif