drm/rcar-du: Fix return value check in rcar_du_lvdsenc_get_resources()
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a726915c 50int i915_panel_ignore_lid __read_mostly = 1;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775 52MODULE_PARM_DESC(panel_ignore_lid,
a726915c
DV
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e 116int i915_enable_ppgtt __read_mostly = -1;
ad52546e 117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0400);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
105b7c11
RV
121int i915_enable_psr __read_mostly = 0;
122module_param_named(enable_psr, i915_enable_psr, int, 0600);
123MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
99486b8e 125unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
0a3af268
RV
126module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127MODULE_PARM_DESC(preliminary_hw_support,
99486b8e 128 "Enable preliminary hardware support.");
0a3af268 129
bf51d5e2 130int i915_disable_power_well __read_mostly = 1;
2124b72e
PZ
131module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132MODULE_PARM_DESC(disable_power_well,
bf51d5e2 133 "Disable the power well when possible (default: true)");
2124b72e 134
3c4ca58c
PZ
135int i915_enable_ips __read_mostly = 1;
136module_param_named(enable_ips, i915_enable_ips, int, 0600);
137MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
2385bdf0
JB
139bool i915_fastboot __read_mostly = 0;
140module_param_named(fastboot, i915_fastboot, bool, 0600);
141MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142 "(default: false)");
143
e27e9708 144int i915_enable_pc8 __read_mostly = 1;
c67a470b 145module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
e27e9708 146MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
c67a470b 147
90058745
PZ
148int i915_pc8_timeout __read_mostly = 5000;
149module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
150MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
151
0b74b508
XZ
152bool i915_prefault_disable __read_mostly;
153module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
154MODULE_PARM_DESC(prefault_disable,
155 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
156
112b715e
KH
157static struct drm_driver driver;
158
9a7e8492 159static const struct intel_device_info intel_i830_info = {
7eb552ae 160 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 161 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 162 .ring_mask = RENDER_RING,
cfdf1fa2
KH
163};
164
9a7e8492 165static const struct intel_device_info intel_845g_info = {
7eb552ae 166 .gen = 2, .num_pipes = 1,
31578148 167 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 168 .ring_mask = RENDER_RING,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_i85x_info = {
7eb552ae 172 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 173 .cursor_needs_physical = 1,
31578148 174 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 175 .ring_mask = RENDER_RING,
cfdf1fa2
KH
176};
177
9a7e8492 178static const struct intel_device_info intel_i865g_info = {
7eb552ae 179 .gen = 2, .num_pipes = 1,
31578148 180 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 181 .ring_mask = RENDER_RING,
cfdf1fa2
KH
182};
183
9a7e8492 184static const struct intel_device_info intel_i915g_info = {
7eb552ae 185 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 186 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 187 .ring_mask = RENDER_RING,
cfdf1fa2 188};
9a7e8492 189static const struct intel_device_info intel_i915gm_info = {
7eb552ae 190 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 191 .cursor_needs_physical = 1,
31578148 192 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 193 .supports_tv = 1,
73ae478c 194 .ring_mask = RENDER_RING,
cfdf1fa2 195};
9a7e8492 196static const struct intel_device_info intel_i945g_info = {
7eb552ae 197 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 198 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 199 .ring_mask = RENDER_RING,
cfdf1fa2 200};
9a7e8492 201static const struct intel_device_info intel_i945gm_info = {
7eb552ae 202 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 203 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 204 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 205 .supports_tv = 1,
73ae478c 206 .ring_mask = RENDER_RING,
cfdf1fa2
KH
207};
208
9a7e8492 209static const struct intel_device_info intel_i965g_info = {
7eb552ae 210 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 211 .has_hotplug = 1,
31578148 212 .has_overlay = 1,
73ae478c 213 .ring_mask = RENDER_RING,
cfdf1fa2
KH
214};
215
9a7e8492 216static const struct intel_device_info intel_i965gm_info = {
7eb552ae 217 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 218 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 219 .has_overlay = 1,
a6c45cf0 220 .supports_tv = 1,
73ae478c 221 .ring_mask = RENDER_RING,
cfdf1fa2
KH
222};
223
9a7e8492 224static const struct intel_device_info intel_g33_info = {
7eb552ae 225 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 226 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 227 .has_overlay = 1,
73ae478c 228 .ring_mask = RENDER_RING,
cfdf1fa2
KH
229};
230
9a7e8492 231static const struct intel_device_info intel_g45_info = {
7eb552ae 232 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 233 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 234 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
235};
236
9a7e8492 237static const struct intel_device_info intel_gm45_info = {
7eb552ae 238 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 239 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 240 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 241 .supports_tv = 1,
73ae478c 242 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
243};
244
9a7e8492 245static const struct intel_device_info intel_pineview_info = {
7eb552ae 246 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 247 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 248 .has_overlay = 1,
cfdf1fa2
KH
249};
250
9a7e8492 251static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 252 .gen = 5, .num_pipes = 2,
5a117db7 253 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 254 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
255};
256
9a7e8492 257static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 258 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 259 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 260 .has_fbc = 1,
73ae478c 261 .ring_mask = RENDER_RING | BSD_RING,
cfdf1fa2
KH
262};
263
9a7e8492 264static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 265 .gen = 6, .num_pipes = 2,
c96c3a8c 266 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 267 .has_fbc = 1,
73ae478c 268 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 269 .has_llc = 1,
f6e450a6
EA
270};
271
9a7e8492 272static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 273 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 274 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 275 .has_fbc = 1,
73ae478c 276 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 277 .has_llc = 1,
a13e4093
EA
278};
279
219f4fdb
BW
280#define GEN7_FEATURES \
281 .gen = 7, .num_pipes = 3, \
282 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 283 .has_fbc = 1, \
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 285 .has_llc = 1
219f4fdb 286
c76b615c 287static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
288 GEN7_FEATURES,
289 .is_ivybridge = 1,
c76b615c
JB
290};
291
292static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
293 GEN7_FEATURES,
294 .is_ivybridge = 1,
295 .is_mobile = 1,
c76b615c
JB
296};
297
999bcdea
BW
298static const struct intel_device_info intel_ivybridge_q_info = {
299 GEN7_FEATURES,
300 .is_ivybridge = 1,
301 .num_pipes = 0, /* legal, last one wins */
302};
303
70a3eb7a 304static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
305 GEN7_FEATURES,
306 .is_mobile = 1,
307 .num_pipes = 2,
70a3eb7a 308 .is_valleyview = 1,
fba5d532 309 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 310 .has_fbc = 0, /* legal, last one wins */
30ccd964 311 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
312};
313
314static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
315 GEN7_FEATURES,
316 .num_pipes = 2,
70a3eb7a 317 .is_valleyview = 1,
fba5d532 318 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 319 .has_fbc = 0, /* legal, last one wins */
30ccd964 320 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
321};
322
4cae9ae0 323static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
324 GEN7_FEATURES,
325 .is_haswell = 1,
dd93be58 326 .has_ddi = 1,
30568c45 327 .has_fpga_dbg = 1,
73ae478c 328 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
4cae9ae0
ED
329};
330
331static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
332 GEN7_FEATURES,
333 .is_haswell = 1,
334 .is_mobile = 1,
dd93be58 335 .has_ddi = 1,
30568c45 336 .has_fpga_dbg = 1,
73ae478c 337 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
c76b615c
JB
338};
339
4d4dead6
BW
340static const struct intel_device_info intel_broadwell_d_info = {
341 .is_preliminary = 1,
4b30553d 342 .gen = 8, .num_pipes = 3,
4d4dead6
BW
343 .need_gfx_hws = 1, .has_hotplug = 1,
344 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
345 .has_llc = 1,
346 .has_ddi = 1,
347};
348
349static const struct intel_device_info intel_broadwell_m_info = {
350 .is_preliminary = 1,
4b30553d 351 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
352 .need_gfx_hws = 1, .has_hotplug = 1,
353 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
354 .has_llc = 1,
355 .has_ddi = 1,
356};
357
a0a18075
JB
358/*
359 * Make sure any device matches here are from most specific to most
360 * general. For example, since the Quanta match is based on the subsystem
361 * and subvendor IDs, we need it to come before the more general IVB
362 * PCI ID matches, otherwise we'll use the wrong info struct above.
363 */
364#define INTEL_PCI_IDS \
365 INTEL_I830_IDS(&intel_i830_info), \
366 INTEL_I845G_IDS(&intel_845g_info), \
367 INTEL_I85X_IDS(&intel_i85x_info), \
368 INTEL_I865G_IDS(&intel_i865g_info), \
369 INTEL_I915G_IDS(&intel_i915g_info), \
370 INTEL_I915GM_IDS(&intel_i915gm_info), \
371 INTEL_I945G_IDS(&intel_i945g_info), \
372 INTEL_I945GM_IDS(&intel_i945gm_info), \
373 INTEL_I965G_IDS(&intel_i965g_info), \
374 INTEL_G33_IDS(&intel_g33_info), \
375 INTEL_I965GM_IDS(&intel_i965gm_info), \
376 INTEL_GM45_IDS(&intel_gm45_info), \
377 INTEL_G45_IDS(&intel_g45_info), \
378 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
379 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
380 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
381 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
382 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
383 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
384 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
385 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
386 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
387 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
388 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6
BW
389 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
390 INTEL_BDW_M_IDS(&intel_broadwell_m_info), \
391 INTEL_BDW_D_IDS(&intel_broadwell_d_info)
a0a18075 392
6103da0d 393static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 394 INTEL_PCI_IDS,
49ae35f2 395 {0, 0, 0}
1da177e4
LT
396};
397
79e53945
JB
398#if defined(CONFIG_DRM_I915_KMS)
399MODULE_DEVICE_TABLE(pci, pciidlist);
400#endif
401
0206e353 402void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
403{
404 struct drm_i915_private *dev_priv = dev->dev_private;
405 struct pci_dev *pch;
406
ce1bb329
BW
407 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
408 * (which really amounts to a PCH but no South Display).
409 */
410 if (INTEL_INFO(dev)->num_pipes == 0) {
411 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
412 return;
413 }
414
3bad0781
ZW
415 /*
416 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
417 * make graphics device passthrough work easy for VMM, that only
418 * need to expose ISA bridge to let driver know the real hardware
419 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
420 *
421 * In some virtualized environments (e.g. XEN), there is irrelevant
422 * ISA bridge in the system. To work reliably, we should scan trhough
423 * all the ISA bridge devices and check for the first match, instead
424 * of only checking the first one.
3bad0781
ZW
425 */
426 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
6a9c4b35
RG
427 while (pch) {
428 struct pci_dev *curr = pch;
3bad0781 429 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 430 unsigned short id;
3bad0781 431 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 432 dev_priv->pch_id = id;
3bad0781 433
90711d50
JB
434 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
435 dev_priv->pch_type = PCH_IBX;
436 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 437 WARN_ON(!IS_GEN5(dev));
90711d50 438 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
439 dev_priv->pch_type = PCH_CPT;
440 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 441 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
442 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
443 /* PantherPoint is CPT compatible */
444 dev_priv->pch_type = PCH_CPT;
492ab669 445 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 446 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
447 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
448 dev_priv->pch_type = PCH_LPT;
449 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 450 WARN_ON(!IS_HASWELL(dev));
08e1413d 451 WARN_ON(IS_ULT(dev));
018f52c9
PZ
452 } else if (IS_BROADWELL(dev)) {
453 dev_priv->pch_type = PCH_LPT;
454 dev_priv->pch_id =
455 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
456 DRM_DEBUG_KMS("This is Broadwell, assuming "
457 "LynxPoint LP PCH\n");
e76e0634
BW
458 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
459 dev_priv->pch_type = PCH_LPT;
460 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
461 WARN_ON(!IS_HASWELL(dev));
462 WARN_ON(!IS_ULT(dev));
6a9c4b35
RG
463 } else {
464 goto check_next;
3bad0781 465 }
6a9c4b35
RG
466 pci_dev_put(pch);
467 break;
3bad0781 468 }
6a9c4b35
RG
469check_next:
470 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
471 pci_dev_put(curr);
3bad0781 472 }
6a9c4b35
RG
473 if (!pch)
474 DRM_DEBUG_KMS("No PCH found?\n");
3bad0781
ZW
475}
476
2911a35b
BW
477bool i915_semaphore_is_enabled(struct drm_device *dev)
478{
479 if (INTEL_INFO(dev)->gen < 6)
480 return 0;
481
e64c4a1b
BW
482 /* Until we get further testing... */
483 if (IS_GEN8(dev)) {
484 WARN_ON(!i915_preliminary_hw_support);
485 return 0;
486 }
487
2911a35b
BW
488 if (i915_semaphores >= 0)
489 return i915_semaphores;
490
59de3295 491#ifdef CONFIG_INTEL_IOMMU
2911a35b 492 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
493 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
494 return false;
495#endif
2911a35b
BW
496
497 return 1;
498}
499
84b79f8d 500static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 501{
61caf87c 502 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 503 struct drm_crtc *crtc;
61caf87c 504
b8efb17b
ZR
505 /* ignore lid events during suspend */
506 mutex_lock(&dev_priv->modeset_restore_lock);
507 dev_priv->modeset_restore = MODESET_SUSPENDED;
508 mutex_unlock(&dev_priv->modeset_restore_lock);
509
c67a470b
PZ
510 /* We do a lot of poking in a lot of registers, make sure they work
511 * properly. */
512 hsw_disable_package_c8(dev_priv);
baa70707 513 intel_display_set_init_power(dev, true);
cb10799c 514
5bcf719b
DA
515 drm_kms_helper_poll_disable(dev);
516
ba8bbcf6 517 pci_save_state(dev->pdev);
ba8bbcf6 518
5669fcac 519 /* If KMS is active, we do the leavevt stuff here */
226485e9 520 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
521 int error;
522
45c5f202 523 error = i915_gem_suspend(dev);
84b79f8d 524 if (error) {
226485e9 525 dev_err(&dev->pdev->dev,
84b79f8d
RW
526 "GEM idle failed, resume might fail\n");
527 return error;
528 }
a261b246 529
1a01ab3b
JB
530 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
531
226485e9 532 drm_irq_uninstall(dev);
15239099 533 dev_priv->enable_hotplug_processing = false;
24576d23
JB
534 /*
535 * Disable CRTCs directly since we want to preserve sw state
536 * for _thaw.
537 */
7c063c72 538 mutex_lock(&dev->mode_config.mutex);
24576d23
JB
539 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
540 dev_priv->display.crtc_disable(crtc);
7c063c72 541 mutex_unlock(&dev->mode_config.mutex);
7d708ee4
ID
542
543 intel_modeset_suspend_hw(dev);
5669fcac
JB
544 }
545
828c7908
BW
546 i915_gem_suspend_gtt_mappings(dev);
547
9e06dd39
JB
548 i915_save_state(dev);
549
44834a67 550 intel_opregion_fini(dev);
8ee1c3db 551
3fa016a0 552 console_lock();
b6f3eff7 553 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
3fa016a0
DA
554 console_unlock();
555
61caf87c 556 return 0;
84b79f8d
RW
557}
558
6a9ee8af 559int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
560{
561 int error;
562
563 if (!dev || !dev->dev_private) {
564 DRM_ERROR("dev: %p\n", dev);
565 DRM_ERROR("DRM not initialized, aborting suspend.\n");
566 return -ENODEV;
567 }
568
569 if (state.event == PM_EVENT_PRETHAW)
570 return 0;
571
5bcf719b
DA
572
573 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
574 return 0;
6eecba33 575
84b79f8d
RW
576 error = i915_drm_freeze(dev);
577 if (error)
578 return error;
579
b932ccb5
DA
580 if (state.event == PM_EVENT_SUSPEND) {
581 /* Shut down the device */
582 pci_disable_device(dev->pdev);
583 pci_set_power_state(dev->pdev, PCI_D3hot);
584 }
ba8bbcf6
JB
585
586 return 0;
587}
588
073f34d9
JB
589void intel_console_resume(struct work_struct *work)
590{
591 struct drm_i915_private *dev_priv =
592 container_of(work, struct drm_i915_private,
593 console_resume_work);
594 struct drm_device *dev = dev_priv->dev;
595
596 console_lock();
b6f3eff7 597 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
598 console_unlock();
599}
600
bb60b969
JB
601static void intel_resume_hotplug(struct drm_device *dev)
602{
603 struct drm_mode_config *mode_config = &dev->mode_config;
604 struct intel_encoder *encoder;
605
606 mutex_lock(&mode_config->mutex);
607 DRM_DEBUG_KMS("running encoder hotplug functions\n");
608
609 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
610 if (encoder->hot_plug)
611 encoder->hot_plug(encoder);
612
613 mutex_unlock(&mode_config->mutex);
614
615 /* Just fire off a uevent and let userspace tell us what to do */
616 drm_helper_hpd_irq_event(dev);
617}
618
9d49c0ef 619static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
ba8bbcf6 620{
5669fcac 621 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 622 int error = 0;
8ee1c3db 623
c9f7fbf9
VS
624 intel_uncore_early_sanitize(dev);
625
9d49c0ef
PZ
626 intel_uncore_sanitize(dev);
627
628 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
629 restore_gtt_mappings) {
630 mutex_lock(&dev->struct_mutex);
631 i915_gem_restore_gtt_mappings(dev);
632 mutex_unlock(&dev->struct_mutex);
633 }
634
ddb642fb 635 intel_power_domains_init_hw(dev);
ebdcefc6 636
61caf87c 637 i915_restore_state(dev);
44834a67 638 intel_opregion_setup(dev);
61caf87c 639
5669fcac
JB
640 /* KMS EnterVT equivalent */
641 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 642 intel_init_pch_refclk(dev);
1833b134 643
5669fcac 644 mutex_lock(&dev->struct_mutex);
5669fcac 645
f691e2f4 646 error = i915_gem_init_hw(dev);
5669fcac 647 mutex_unlock(&dev->struct_mutex);
226485e9 648
15239099
DV
649 /* We need working interrupts for modeset enabling ... */
650 drm_irq_install(dev);
651
1833b134 652 intel_modeset_init_hw(dev);
24576d23
JB
653
654 drm_modeset_lock_all(dev);
655 intel_modeset_setup_hw_state(dev, true);
656 drm_modeset_unlock_all(dev);
15239099
DV
657
658 /*
659 * ... but also need to make sure that hotplug processing
660 * doesn't cause havoc. Like in the driver load code we don't
661 * bother with the tiny race here where we might loose hotplug
662 * notifications.
663 * */
20afbda2 664 intel_hpd_init(dev);
15239099 665 dev_priv->enable_hotplug_processing = true;
bb60b969
JB
666 /* Config may have changed between suspend and resume */
667 intel_resume_hotplug(dev);
d5bb081b 668 }
1daed3fb 669
44834a67
CW
670 intel_opregion_init(dev);
671
073f34d9
JB
672 /*
673 * The console lock can be pretty contented on resume due
674 * to all the printk activity. Try to keep it out of the hot
675 * path of resume if possible.
676 */
677 if (console_trylock()) {
b6f3eff7 678 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
679 console_unlock();
680 } else {
681 schedule_work(&dev_priv->console_resume_work);
682 }
683
c67a470b
PZ
684 /* Undo what we did at i915_drm_freeze so the refcount goes back to the
685 * expected level. */
686 hsw_enable_package_c8(dev_priv);
687
b8efb17b
ZR
688 mutex_lock(&dev_priv->modeset_restore_lock);
689 dev_priv->modeset_restore = MODESET_DONE;
690 mutex_unlock(&dev_priv->modeset_restore_lock);
84b79f8d
RW
691 return error;
692}
693
1abd02e2
JB
694static int i915_drm_thaw(struct drm_device *dev)
695{
7f16e5c1 696 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 697 i915_check_and_clear_faults(dev);
1abd02e2 698
9d49c0ef 699 return __i915_drm_thaw(dev, true);
84b79f8d
RW
700}
701
6a9ee8af 702int i915_resume(struct drm_device *dev)
84b79f8d 703{
1abd02e2 704 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
705 int ret;
706
5bcf719b
DA
707 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
708 return 0;
709
84b79f8d
RW
710 if (pci_enable_device(dev->pdev))
711 return -EIO;
712
713 pci_set_master(dev->pdev);
714
1abd02e2
JB
715 /*
716 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
717 * earlier) need to restore the GTT mappings since the BIOS might clear
718 * all our scratch PTEs.
1abd02e2 719 */
9d49c0ef 720 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
721 if (ret)
722 return ret;
723
724 drm_kms_helper_poll_enable(dev);
725 return 0;
ba8bbcf6
JB
726}
727
11ed50ec 728/**
f3953dcb 729 * i915_reset - reset chip after a hang
11ed50ec 730 * @dev: drm device to reset
11ed50ec
BG
731 *
732 * Reset the chip. Useful if a hang is detected. Returns zero on successful
733 * reset or otherwise an error code.
734 *
735 * Procedure is fairly simple:
736 * - reset the chip using the reset reg
737 * - re-init context state
738 * - re-init hardware status page
739 * - re-init ring buffer
740 * - re-init interrupt state
741 * - re-init display
742 */
d4b8bb2a 743int i915_reset(struct drm_device *dev)
11ed50ec
BG
744{
745 drm_i915_private_t *dev_priv = dev->dev_private;
2e7c8ee7 746 bool simulated;
0573ed4a 747 int ret;
11ed50ec 748
d78cb50b
CW
749 if (!i915_try_reset)
750 return 0;
751
d54a02c0 752 mutex_lock(&dev->struct_mutex);
11ed50ec 753
069efc1d 754 i915_gem_reset(dev);
77f01230 755
2e7c8ee7
CW
756 simulated = dev_priv->gpu_error.stop_rings != 0;
757
be62acb4
MK
758 ret = intel_gpu_reset(dev);
759
760 /* Also reset the gpu hangman. */
761 if (simulated) {
762 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
763 dev_priv->gpu_error.stop_rings = 0;
764 if (ret == -ENODEV) {
f2d91a2c
DV
765 DRM_INFO("Reset not implemented, but ignoring "
766 "error for simulated gpu hangs\n");
be62acb4
MK
767 ret = 0;
768 }
2e7c8ee7 769 }
be62acb4 770
0573ed4a 771 if (ret) {
f2d91a2c 772 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 773 mutex_unlock(&dev->struct_mutex);
f803aa55 774 return ret;
11ed50ec
BG
775 }
776
777 /* Ok, now get things going again... */
778
779 /*
780 * Everything depends on having the GTT running, so we need to start
781 * there. Fortunately we don't need to do this unless we reset the
782 * chip at a PCI level.
783 *
784 * Next we need to restore the context, but we don't use those
785 * yet either...
786 *
787 * Ring buffer needs to be re-initialized in the KMS case, or if X
788 * was running at the time of the reset (i.e. we weren't VT
789 * switched away).
790 */
791 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 792 !dev_priv->ums.mm_suspended) {
db1b76ca 793 dev_priv->ums.mm_suspended = 0;
75a6898f 794
3d57e5bd 795 ret = i915_gem_init_hw(dev);
8e88a2bd 796 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
797 if (ret) {
798 DRM_ERROR("Failed hw init on reset %d\n", ret);
799 return ret;
800 }
f817586c 801
11ed50ec
BG
802 drm_irq_uninstall(dev);
803 drm_irq_install(dev);
20afbda2 804 intel_hpd_init(dev);
bcbc324a
DV
805 } else {
806 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
807 }
808
11ed50ec
BG
809 return 0;
810}
811
56550d94 812static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 813{
01a06850
DV
814 struct intel_device_info *intel_info =
815 (struct intel_device_info *) ent->driver_data;
816
b833d685
BW
817 if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
818 DRM_INFO("This hardware requires preliminary hardware support.\n"
819 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
820 return -ENODEV;
821 }
822
5fe49d86
CW
823 /* Only bind to function 0 of the device. Early generations
824 * used function 1 as a placeholder for multi-head. This causes
825 * us confusion instead, especially on the systems where both
826 * functions have the same PCI-ID!
827 */
828 if (PCI_FUNC(pdev->devfn))
829 return -ENODEV;
830
3bb6ce66 831 driver.driver_features &= ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
01a06850 832
dcdb1674 833 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
834}
835
836static void
837i915_pci_remove(struct pci_dev *pdev)
838{
839 struct drm_device *dev = pci_get_drvdata(pdev);
840
841 drm_put_dev(dev);
842}
843
84b79f8d 844static int i915_pm_suspend(struct device *dev)
112b715e 845{
84b79f8d
RW
846 struct pci_dev *pdev = to_pci_dev(dev);
847 struct drm_device *drm_dev = pci_get_drvdata(pdev);
848 int error;
112b715e 849
84b79f8d
RW
850 if (!drm_dev || !drm_dev->dev_private) {
851 dev_err(dev, "DRM not initialized, aborting suspend.\n");
852 return -ENODEV;
853 }
112b715e 854
5bcf719b
DA
855 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
856 return 0;
857
84b79f8d
RW
858 error = i915_drm_freeze(drm_dev);
859 if (error)
860 return error;
112b715e 861
84b79f8d
RW
862 pci_disable_device(pdev);
863 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 864
84b79f8d 865 return 0;
cbda12d7
ZW
866}
867
84b79f8d 868static int i915_pm_resume(struct device *dev)
cbda12d7 869{
84b79f8d
RW
870 struct pci_dev *pdev = to_pci_dev(dev);
871 struct drm_device *drm_dev = pci_get_drvdata(pdev);
872
873 return i915_resume(drm_dev);
cbda12d7
ZW
874}
875
84b79f8d 876static int i915_pm_freeze(struct device *dev)
cbda12d7 877{
84b79f8d
RW
878 struct pci_dev *pdev = to_pci_dev(dev);
879 struct drm_device *drm_dev = pci_get_drvdata(pdev);
880
881 if (!drm_dev || !drm_dev->dev_private) {
882 dev_err(dev, "DRM not initialized, aborting suspend.\n");
883 return -ENODEV;
884 }
885
886 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
887}
888
84b79f8d 889static int i915_pm_thaw(struct device *dev)
cbda12d7 890{
84b79f8d
RW
891 struct pci_dev *pdev = to_pci_dev(dev);
892 struct drm_device *drm_dev = pci_get_drvdata(pdev);
893
894 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
895}
896
84b79f8d 897static int i915_pm_poweroff(struct device *dev)
cbda12d7 898{
84b79f8d
RW
899 struct pci_dev *pdev = to_pci_dev(dev);
900 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 901
61caf87c 902 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
903}
904
b4b78d12 905static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
906 .suspend = i915_pm_suspend,
907 .resume = i915_pm_resume,
908 .freeze = i915_pm_freeze,
909 .thaw = i915_pm_thaw,
910 .poweroff = i915_pm_poweroff,
911 .restore = i915_pm_resume,
cbda12d7
ZW
912};
913
78b68556 914static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 915 .fault = i915_gem_fault,
ab00b3e5
JB
916 .open = drm_gem_vm_open,
917 .close = drm_gem_vm_close,
de151cf6
JB
918};
919
e08e96de
AV
920static const struct file_operations i915_driver_fops = {
921 .owner = THIS_MODULE,
922 .open = drm_open,
923 .release = drm_release,
924 .unlocked_ioctl = drm_ioctl,
925 .mmap = drm_gem_mmap,
926 .poll = drm_poll,
e08e96de
AV
927 .read = drm_read,
928#ifdef CONFIG_COMPAT
929 .compat_ioctl = i915_compat_ioctl,
930#endif
931 .llseek = noop_llseek,
932};
933
1da177e4 934static struct drm_driver driver = {
0c54781b
MW
935 /* Don't use MTRRs here; the Xserver or userspace app should
936 * deal with them for Intel hardware.
792d2b9a 937 */
673a394b 938 .driver_features =
28185647 939 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
10ba5012
KH
940 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
941 DRIVER_RENDER,
22eae947 942 .load = i915_driver_load,
ba8bbcf6 943 .unload = i915_driver_unload,
673a394b 944 .open = i915_driver_open,
22eae947
DA
945 .lastclose = i915_driver_lastclose,
946 .preclose = i915_driver_preclose,
673a394b 947 .postclose = i915_driver_postclose,
d8e29209
RW
948
949 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
950 .suspend = i915_suspend,
951 .resume = i915_resume,
952
cda17380 953 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
954 .master_create = i915_master_create,
955 .master_destroy = i915_master_destroy,
955b12de 956#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
957 .debugfs_init = i915_debugfs_init,
958 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 959#endif
673a394b 960 .gem_free_object = i915_gem_free_object,
de151cf6 961 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
962
963 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
964 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
965 .gem_prime_export = i915_gem_prime_export,
966 .gem_prime_import = i915_gem_prime_import,
967
ff72145b
DA
968 .dumb_create = i915_gem_dumb_create,
969 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 970 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 971 .ioctls = i915_ioctls,
e08e96de 972 .fops = &i915_driver_fops,
22eae947
DA
973 .name = DRIVER_NAME,
974 .desc = DRIVER_DESC,
975 .date = DRIVER_DATE,
976 .major = DRIVER_MAJOR,
977 .minor = DRIVER_MINOR,
978 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
979};
980
8410ea3b
DA
981static struct pci_driver i915_pci_driver = {
982 .name = DRIVER_NAME,
983 .id_table = pciidlist,
984 .probe = i915_pci_probe,
985 .remove = i915_pci_remove,
986 .driver.pm = &i915_pm_ops,
987};
988
1da177e4
LT
989static int __init i915_init(void)
990{
991 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
992
993 /*
994 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
995 * explicitly disabled with the module pararmeter.
996 *
997 * Otherwise, just follow the parameter (defaulting to off).
998 *
999 * Allow optional vga_text_mode_force boot option to override
1000 * the default behavior.
1001 */
1002#if defined(CONFIG_DRM_I915_KMS)
1003 if (i915_modeset != 0)
1004 driver.driver_features |= DRIVER_MODESET;
1005#endif
1006 if (i915_modeset == 1)
1007 driver.driver_features |= DRIVER_MODESET;
1008
1009#ifdef CONFIG_VGA_CONSOLE
1010 if (vgacon_text_force() && i915_modeset == -1)
1011 driver.driver_features &= ~DRIVER_MODESET;
1012#endif
1013
b30324ad 1014 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1015 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1016#ifndef CONFIG_DRM_I915_UMS
1017 /* Silently fail loading to not upset userspace. */
1018 return 0;
1019#endif
1020 }
3885c6bb 1021
8410ea3b 1022 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1023}
1024
1025static void __exit i915_exit(void)
1026{
b33ecdd1
DV
1027#ifndef CONFIG_DRM_I915_UMS
1028 if (!(driver.driver_features & DRIVER_MODESET))
1029 return; /* Never loaded a driver. */
1030#endif
1031
8410ea3b 1032 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1033}
1034
1035module_init(i915_init);
1036module_exit(i915_exit);
1037
b5e89ed5
DA
1038MODULE_AUTHOR(DRIVER_AUTHOR);
1039MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1040MODULE_LICENSE("GPL and additional rights");