KVM: x86/mmu: Drop @slot param from exported/external page-track APIs
[linux-2.6-block.git] / drivers / gpu / drm / i915 / gvt / kvmgt.c
CommitLineData
f30437c5
JS
1/*
2 * KVMGT - the implementation of Intel mediated pass-through framework for KVM
3 *
cba619cb 4 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
f30437c5
JS
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * SOFTWARE.
24 *
25 * Authors:
26 * Kevin Tian <kevin.tian@intel.com>
27 * Jike Song <jike.song@intel.com>
28 * Xiaoguang Chen <xiaoguang.chen@intel.com>
cba619cb
CH
29 * Eddie Dong <eddie.dong@intel.com>
30 *
31 * Contributors:
32 * Niu Bing <bing.niu@intel.com>
33 * Zhi Wang <zhi.a.wang@intel.com>
f30437c5
JS
34 */
35
36#include <linux/init.h>
f30437c5 37#include <linux/mm.h>
9bf5b9eb 38#include <linux/kthread.h>
0a1b60d7 39#include <linux/sched/mm.h>
f30437c5
JS
40#include <linux/types.h>
41#include <linux/list.h>
42#include <linux/rbtree.h>
43#include <linux/spinlock.h>
44#include <linux/eventfd.h>
659643f7 45#include <linux/mdev.h>
6846dfeb 46#include <linux/debugfs.h>
f30437c5 47
de5372da
GS
48#include <linux/nospec.h>
49
a4c260de
JN
50#include <drm/drm_edid.h>
51
f30437c5 52#include "i915_drv.h"
8b750bf7 53#include "intel_gvt.h"
f30437c5
JS
54#include "gvt.h"
55
8b750bf7
CH
56MODULE_IMPORT_NS(DMA_BUF);
57MODULE_IMPORT_NS(I915_GVT);
58
f30437c5
JS
59/* helper macros copied from vfio-pci */
60#define VFIO_PCI_OFFSET_SHIFT 40
61#define VFIO_PCI_OFFSET_TO_INDEX(off) (off >> VFIO_PCI_OFFSET_SHIFT)
62#define VFIO_PCI_INDEX_TO_OFFSET(index) ((u64)(index) << VFIO_PCI_OFFSET_SHIFT)
63#define VFIO_PCI_OFFSET_MASK (((u64)(1) << VFIO_PCI_OFFSET_SHIFT) - 1)
64
39c68e87
HY
65#define EDID_BLOB_OFFSET (PAGE_SIZE/2)
66
b851adea
TZ
67#define OPREGION_SIGNATURE "IntelGraphicsMem"
68
69struct vfio_region;
70struct intel_vgpu_regops {
71 size_t (*rw)(struct intel_vgpu *vgpu, char *buf,
72 size_t count, loff_t *ppos, bool iswrite);
73 void (*release)(struct intel_vgpu *vgpu,
74 struct vfio_region *region);
75};
76
f30437c5
JS
77struct vfio_region {
78 u32 type;
79 u32 subtype;
80 size_t size;
81 u32 flags;
b851adea
TZ
82 const struct intel_vgpu_regops *ops;
83 void *data;
f30437c5
JS
84};
85
39c68e87
HY
86struct vfio_edid_region {
87 struct vfio_region_gfx_edid vfio_edid_regs;
88 void *edid_blob;
89};
90
f30437c5
JS
91struct kvmgt_pgfn {
92 gfn_t gfn;
93 struct hlist_node hnode;
94};
95
f30437c5 96struct gvt_dma {
cf4ee73f
CD
97 struct intel_vgpu *vgpu;
98 struct rb_node gfn_node;
99 struct rb_node dma_addr_node;
f30437c5 100 gfn_t gfn;
cf4ee73f 101 dma_addr_t dma_addr;
79e542f5 102 unsigned long size;
cf4ee73f 103 struct kref ref;
f30437c5
JS
104};
105
978cf586
CH
106#define vfio_dev_to_vgpu(vfio_dev) \
107 container_of((vfio_dev), struct intel_vgpu, vfio_device)
108
b271e17d
SC
109static void kvmgt_page_track_write(gpa_t gpa, const u8 *val, int len,
110 struct kvm_page_track_notifier_node *node);
c15fcf12
YZ
111static void kvmgt_page_track_remove_region(gfn_t gfn, unsigned long nr_pages,
112 struct kvm_page_track_notifier_node *node);
0e09f406 113
685a1537 114static ssize_t intel_vgpu_show_description(struct mdev_type *mtype, char *buf)
145e06b5 115{
da44c340
CH
116 struct intel_vgpu_type *type =
117 container_of(mtype, struct intel_vgpu_type, type);
145e06b5
ZW
118
119 return sprintf(buf, "low_gm_size: %dMB\nhigh_gm_size: %dMB\n"
120 "fence: %d\nresolution: %s\n"
121 "weight: %d\n",
1aa3834f
CH
122 BYTES_TO_MB(type->conf->low_mm),
123 BYTES_TO_MB(type->conf->high_mm),
124 type->conf->fence, vgpu_edid_str(type->conf->edid),
125 type->conf->weight);
145e06b5
ZW
126}
127
79e542f5
CD
128static void gvt_unpin_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
129 unsigned long size)
130{
44abdd16
NC
131 vfio_unpin_pages(&vgpu->vfio_device, gfn << PAGE_SHIFT,
132 DIV_ROUND_UP(size, PAGE_SIZE));
79e542f5
CD
133}
134
135/* Pin a normal or compound guest page for dma. */
136static int gvt_pin_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
137 unsigned long size, struct page **page)
138{
2c9e8c01 139 int total_pages = DIV_ROUND_UP(size, PAGE_SIZE);
34a255e6 140 struct page *base_page = NULL;
79e542f5
CD
141 int npage;
142 int ret;
143
79e542f5
CD
144 /*
145 * We pin the pages one-by-one to avoid allocating a big arrary
146 * on stack to hold pfns.
147 */
148 for (npage = 0; npage < total_pages; npage++) {
44abdd16 149 dma_addr_t cur_iova = (gfn + npage) << PAGE_SHIFT;
34a255e6 150 struct page *cur_page;
79e542f5 151
44abdd16 152 ret = vfio_pin_pages(&vgpu->vfio_device, cur_iova, 1,
34a255e6 153 IOMMU_READ | IOMMU_WRITE, &cur_page);
79e542f5 154 if (ret != 1) {
44abdd16
NC
155 gvt_vgpu_err("vfio_pin_pages failed for iova %pad, ret %d\n",
156 &cur_iova, ret);
79e542f5
CD
157 goto err;
158 }
159
79e542f5 160 if (npage == 0)
34a255e6 161 base_page = cur_page;
adc7b226 162 else if (page_to_pfn(base_page) + npage != page_to_pfn(cur_page)) {
79e542f5
CD
163 ret = -EINVAL;
164 npage++;
165 goto err;
166 }
167 }
168
34a255e6 169 *page = base_page;
79e542f5
CD
170 return 0;
171err:
a15e61f3
YZ
172 if (npage)
173 gvt_unpin_guest_page(vgpu, gfn, npage * PAGE_SIZE);
79e542f5
CD
174 return ret;
175}
176
cf4ee73f 177static int gvt_dma_map_page(struct intel_vgpu *vgpu, unsigned long gfn,
79e542f5 178 dma_addr_t *dma_addr, unsigned long size)
b86dc6ed 179{
9ff06c38 180 struct device *dev = vgpu->gvt->gt->i915->drm.dev;
79e542f5 181 struct page *page = NULL;
cf4ee73f 182 int ret;
b86dc6ed 183
79e542f5
CD
184 ret = gvt_pin_guest_page(vgpu, gfn, size, &page);
185 if (ret)
186 return ret;
b86dc6ed 187
cf4ee73f 188 /* Setup DMA mapping. */
c4f61203 189 *dma_addr = dma_map_page(dev, page, 0, size, DMA_BIDIRECTIONAL);
13bdff33 190 if (dma_mapping_error(dev, *dma_addr)) {
79e542f5
CD
191 gvt_vgpu_err("DMA mapping failed for pfn 0x%lx, ret %d\n",
192 page_to_pfn(page), ret);
193 gvt_unpin_guest_page(vgpu, gfn, size);
13bdff33 194 return -ENOMEM;
cf4ee73f 195 }
b86dc6ed 196
13bdff33 197 return 0;
b86dc6ed
CD
198}
199
cf4ee73f 200static void gvt_dma_unmap_page(struct intel_vgpu *vgpu, unsigned long gfn,
79e542f5 201 dma_addr_t dma_addr, unsigned long size)
b86dc6ed 202{
9ff06c38 203 struct device *dev = vgpu->gvt->gt->i915->drm.dev;
b86dc6ed 204
c4f61203 205 dma_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL);
79e542f5 206 gvt_unpin_guest_page(vgpu, gfn, size);
b86dc6ed
CD
207}
208
cf4ee73f
CD
209static struct gvt_dma *__gvt_cache_find_dma_addr(struct intel_vgpu *vgpu,
210 dma_addr_t dma_addr)
f30437c5 211{
62980cac 212 struct rb_node *node = vgpu->dma_addr_cache.rb_node;
cf4ee73f 213 struct gvt_dma *itr;
f30437c5
JS
214
215 while (node) {
cf4ee73f 216 itr = rb_entry(node, struct gvt_dma, dma_addr_node);
f30437c5 217
cf4ee73f 218 if (dma_addr < itr->dma_addr)
f30437c5 219 node = node->rb_left;
cf4ee73f 220 else if (dma_addr > itr->dma_addr)
f30437c5 221 node = node->rb_right;
cf4ee73f
CD
222 else
223 return itr;
f30437c5 224 }
cf4ee73f 225 return NULL;
f30437c5
JS
226}
227
cf4ee73f 228static struct gvt_dma *__gvt_cache_find_gfn(struct intel_vgpu *vgpu, gfn_t gfn)
f30437c5 229{
62980cac 230 struct rb_node *node = vgpu->gfn_cache.rb_node;
cf4ee73f 231 struct gvt_dma *itr;
f30437c5 232
cf4ee73f
CD
233 while (node) {
234 itr = rb_entry(node, struct gvt_dma, gfn_node);
f30437c5 235
cf4ee73f
CD
236 if (gfn < itr->gfn)
237 node = node->rb_left;
238 else if (gfn > itr->gfn)
239 node = node->rb_right;
240 else
241 return itr;
242 }
243 return NULL;
f30437c5
JS
244}
245
5cd4223e 246static int __gvt_cache_add(struct intel_vgpu *vgpu, gfn_t gfn,
79e542f5 247 dma_addr_t dma_addr, unsigned long size)
f30437c5
JS
248{
249 struct gvt_dma *new, *itr;
cf4ee73f 250 struct rb_node **link, *parent = NULL;
f30437c5
JS
251
252 new = kzalloc(sizeof(struct gvt_dma), GFP_KERNEL);
253 if (!new)
5cd4223e 254 return -ENOMEM;
f30437c5 255
cf4ee73f 256 new->vgpu = vgpu;
f30437c5 257 new->gfn = gfn;
cf4ee73f 258 new->dma_addr = dma_addr;
79e542f5 259 new->size = size;
cf4ee73f 260 kref_init(&new->ref);
f30437c5 261
cf4ee73f 262 /* gfn_cache maps gfn to struct gvt_dma. */
62980cac 263 link = &vgpu->gfn_cache.rb_node;
f30437c5
JS
264 while (*link) {
265 parent = *link;
cf4ee73f 266 itr = rb_entry(parent, struct gvt_dma, gfn_node);
f30437c5 267
cf4ee73f 268 if (gfn < itr->gfn)
f30437c5
JS
269 link = &parent->rb_left;
270 else
271 link = &parent->rb_right;
272 }
cf4ee73f 273 rb_link_node(&new->gfn_node, parent, link);
62980cac 274 rb_insert_color(&new->gfn_node, &vgpu->gfn_cache);
f30437c5 275
cf4ee73f
CD
276 /* dma_addr_cache maps dma addr to struct gvt_dma. */
277 parent = NULL;
62980cac 278 link = &vgpu->dma_addr_cache.rb_node;
cf4ee73f
CD
279 while (*link) {
280 parent = *link;
281 itr = rb_entry(parent, struct gvt_dma, dma_addr_node);
f30437c5 282
cf4ee73f
CD
283 if (dma_addr < itr->dma_addr)
284 link = &parent->rb_left;
285 else
286 link = &parent->rb_right;
287 }
288 rb_link_node(&new->dma_addr_node, parent, link);
62980cac 289 rb_insert_color(&new->dma_addr_node, &vgpu->dma_addr_cache);
6846dfeb 290
62980cac 291 vgpu->nr_cache_entries++;
5cd4223e 292 return 0;
f30437c5
JS
293}
294
295static void __gvt_cache_remove_entry(struct intel_vgpu *vgpu,
296 struct gvt_dma *entry)
297{
62980cac
CH
298 rb_erase(&entry->gfn_node, &vgpu->gfn_cache);
299 rb_erase(&entry->dma_addr_node, &vgpu->dma_addr_cache);
f30437c5 300 kfree(entry);
62980cac 301 vgpu->nr_cache_entries--;
f30437c5
JS
302}
303
f30437c5
JS
304static void gvt_cache_destroy(struct intel_vgpu *vgpu)
305{
306 struct gvt_dma *dma;
307 struct rb_node *node = NULL;
f30437c5 308
f16bd3dd 309 for (;;) {
62980cac
CH
310 mutex_lock(&vgpu->cache_lock);
311 node = rb_first(&vgpu->gfn_cache);
f16bd3dd 312 if (!node) {
62980cac 313 mutex_unlock(&vgpu->cache_lock);
f16bd3dd
CD
314 break;
315 }
cf4ee73f 316 dma = rb_entry(node, struct gvt_dma, gfn_node);
79e542f5 317 gvt_dma_unmap_page(vgpu, dma->gfn, dma->dma_addr, dma->size);
f30437c5 318 __gvt_cache_remove_entry(vgpu, dma);
62980cac 319 mutex_unlock(&vgpu->cache_lock);
f30437c5 320 }
f30437c5
JS
321}
322
cf4ee73f
CD
323static void gvt_cache_init(struct intel_vgpu *vgpu)
324{
62980cac
CH
325 vgpu->gfn_cache = RB_ROOT;
326 vgpu->dma_addr_cache = RB_ROOT;
327 vgpu->nr_cache_entries = 0;
328 mutex_init(&vgpu->cache_lock);
cf4ee73f
CD
329}
330
10ddb962 331static void kvmgt_protect_table_init(struct intel_vgpu *info)
f30437c5
JS
332{
333 hash_init(info->ptable);
334}
335
10ddb962 336static void kvmgt_protect_table_destroy(struct intel_vgpu *info)
f30437c5
JS
337{
338 struct kvmgt_pgfn *p;
339 struct hlist_node *tmp;
340 int i;
341
342 hash_for_each_safe(info->ptable, i, tmp, p, hnode) {
343 hash_del(&p->hnode);
344 kfree(p);
345 }
346}
347
348static struct kvmgt_pgfn *
10ddb962 349__kvmgt_protect_table_find(struct intel_vgpu *info, gfn_t gfn)
f30437c5
JS
350{
351 struct kvmgt_pgfn *p, *res = NULL;
352
3cca6b26
SC
353 lockdep_assert_held(&info->vgpu_lock);
354
f30437c5
JS
355 hash_for_each_possible(info->ptable, p, hnode, gfn) {
356 if (gfn == p->gfn) {
357 res = p;
358 break;
359 }
360 }
361
362 return res;
363}
364
10ddb962 365static bool kvmgt_gfn_is_write_protected(struct intel_vgpu *info, gfn_t gfn)
f30437c5
JS
366{
367 struct kvmgt_pgfn *p;
368
369 p = __kvmgt_protect_table_find(info, gfn);
370 return !!p;
371}
372
10ddb962 373static void kvmgt_protect_table_add(struct intel_vgpu *info, gfn_t gfn)
f30437c5
JS
374{
375 struct kvmgt_pgfn *p;
376
377 if (kvmgt_gfn_is_write_protected(info, gfn))
378 return;
379
c55b1de0 380 p = kzalloc(sizeof(struct kvmgt_pgfn), GFP_ATOMIC);
f30437c5
JS
381 if (WARN(!p, "gfn: 0x%llx\n", gfn))
382 return;
383
384 p->gfn = gfn;
385 hash_add(info->ptable, &p->hnode, gfn);
386}
387
10ddb962 388static void kvmgt_protect_table_del(struct intel_vgpu *info, gfn_t gfn)
f30437c5
JS
389{
390 struct kvmgt_pgfn *p;
391
392 p = __kvmgt_protect_table_find(info, gfn);
393 if (p) {
394 hash_del(&p->hnode);
395 kfree(p);
396 }
397}
398
b851adea
TZ
399static size_t intel_vgpu_reg_rw_opregion(struct intel_vgpu *vgpu, char *buf,
400 size_t count, loff_t *ppos, bool iswrite)
401{
402 unsigned int i = VFIO_PCI_OFFSET_TO_INDEX(*ppos) -
403 VFIO_PCI_NUM_REGIONS;
62980cac 404 void *base = vgpu->region[i].data;
b851adea
TZ
405 loff_t pos = *ppos & VFIO_PCI_OFFSET_MASK;
406
06d63c48 407
62980cac 408 if (pos >= vgpu->region[i].size || iswrite) {
b851adea
TZ
409 gvt_vgpu_err("invalid op or offset for Intel vgpu OpRegion\n");
410 return -EINVAL;
411 }
62980cac 412 count = min(count, (size_t)(vgpu->region[i].size - pos));
b851adea
TZ
413 memcpy(buf, base + pos, count);
414
415 return count;
416}
417
418static void intel_vgpu_reg_release_opregion(struct intel_vgpu *vgpu,
419 struct vfio_region *region)
420{
421}
422
423static const struct intel_vgpu_regops intel_vgpu_regops_opregion = {
424 .rw = intel_vgpu_reg_rw_opregion,
425 .release = intel_vgpu_reg_release_opregion,
426};
427
39c68e87
HY
428static int handle_edid_regs(struct intel_vgpu *vgpu,
429 struct vfio_edid_region *region, char *buf,
430 size_t count, u16 offset, bool is_write)
431{
432 struct vfio_region_gfx_edid *regs = &region->vfio_edid_regs;
433 unsigned int data;
434
435 if (offset + count > sizeof(*regs))
436 return -EINVAL;
437
438 if (count != 4)
439 return -EINVAL;
440
441 if (is_write) {
442 data = *((unsigned int *)buf);
443 switch (offset) {
444 case offsetof(struct vfio_region_gfx_edid, link_state):
445 if (data == VFIO_DEVICE_GFX_LINK_STATE_UP) {
446 if (!drm_edid_block_valid(
447 (u8 *)region->edid_blob,
448 0,
449 true,
450 NULL)) {
451 gvt_vgpu_err("invalid EDID blob\n");
452 return -EINVAL;
453 }
675e5c4a 454 intel_vgpu_emulate_hotplug(vgpu, true);
39c68e87 455 } else if (data == VFIO_DEVICE_GFX_LINK_STATE_DOWN)
675e5c4a 456 intel_vgpu_emulate_hotplug(vgpu, false);
39c68e87
HY
457 else {
458 gvt_vgpu_err("invalid EDID link state %d\n",
459 regs->link_state);
460 return -EINVAL;
461 }
462 regs->link_state = data;
463 break;
464 case offsetof(struct vfio_region_gfx_edid, edid_size):
465 if (data > regs->edid_max_size) {
466 gvt_vgpu_err("EDID size is bigger than %d!\n",
467 regs->edid_max_size);
468 return -EINVAL;
469 }
470 regs->edid_size = data;
471 break;
472 default:
473 /* read-only regs */
474 gvt_vgpu_err("write read-only EDID region at offset %d\n",
475 offset);
476 return -EPERM;
477 }
478 } else {
479 memcpy(buf, (char *)regs + offset, count);
480 }
481
482 return count;
483}
484
485static int handle_edid_blob(struct vfio_edid_region *region, char *buf,
486 size_t count, u16 offset, bool is_write)
487{
488 if (offset + count > region->vfio_edid_regs.edid_size)
489 return -EINVAL;
490
491 if (is_write)
492 memcpy(region->edid_blob + offset, buf, count);
493 else
494 memcpy(buf, region->edid_blob + offset, count);
495
496 return count;
497}
498
499static size_t intel_vgpu_reg_rw_edid(struct intel_vgpu *vgpu, char *buf,
500 size_t count, loff_t *ppos, bool iswrite)
501{
502 int ret;
503 unsigned int i = VFIO_PCI_OFFSET_TO_INDEX(*ppos) -
504 VFIO_PCI_NUM_REGIONS;
62980cac 505 struct vfio_edid_region *region = vgpu->region[i].data;
39c68e87
HY
506 loff_t pos = *ppos & VFIO_PCI_OFFSET_MASK;
507
508 if (pos < region->vfio_edid_regs.edid_offset) {
509 ret = handle_edid_regs(vgpu, region, buf, count, pos, iswrite);
510 } else {
511 pos -= EDID_BLOB_OFFSET;
512 ret = handle_edid_blob(region, buf, count, pos, iswrite);
513 }
514
515 if (ret < 0)
516 gvt_vgpu_err("failed to access EDID region\n");
517
518 return ret;
519}
520
521static void intel_vgpu_reg_release_edid(struct intel_vgpu *vgpu,
522 struct vfio_region *region)
523{
524 kfree(region->data);
525}
526
527static const struct intel_vgpu_regops intel_vgpu_regops_edid = {
528 .rw = intel_vgpu_reg_rw_edid,
529 .release = intel_vgpu_reg_release_edid,
530};
531
b851adea
TZ
532static int intel_vgpu_register_reg(struct intel_vgpu *vgpu,
533 unsigned int type, unsigned int subtype,
534 const struct intel_vgpu_regops *ops,
535 size_t size, u32 flags, void *data)
536{
537 struct vfio_region *region;
538
62980cac
CH
539 region = krealloc(vgpu->region,
540 (vgpu->num_regions + 1) * sizeof(*region),
b851adea
TZ
541 GFP_KERNEL);
542 if (!region)
543 return -ENOMEM;
544
62980cac
CH
545 vgpu->region = region;
546 vgpu->region[vgpu->num_regions].type = type;
547 vgpu->region[vgpu->num_regions].subtype = subtype;
548 vgpu->region[vgpu->num_regions].ops = ops;
549 vgpu->region[vgpu->num_regions].size = size;
550 vgpu->region[vgpu->num_regions].flags = flags;
551 vgpu->region[vgpu->num_regions].data = data;
552 vgpu->num_regions++;
e546e281
TZ
553 return 0;
554}
555
f9399b0e 556int intel_gvt_set_opregion(struct intel_vgpu *vgpu)
b851adea 557{
b851adea
TZ
558 void *base;
559 int ret;
560
561 /* Each vgpu has its own opregion, although VFIO would create another
562 * one later. This one is used to expose opregion to VFIO. And the
563 * other one created by VFIO later, is used by guest actually.
564 */
565 base = vgpu_opregion(vgpu)->va;
566 if (!base)
567 return -ENOMEM;
568
569 if (memcmp(base, OPREGION_SIGNATURE, 16)) {
570 memunmap(base);
571 return -EINVAL;
572 }
573
574 ret = intel_vgpu_register_reg(vgpu,
575 PCI_VENDOR_ID_INTEL | VFIO_REGION_TYPE_PCI_VENDOR_TYPE,
576 VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION,
577 &intel_vgpu_regops_opregion, OPREGION_SIZE,
578 VFIO_REGION_INFO_FLAG_READ, base);
579
580 return ret;
581}
582
f9399b0e 583int intel_gvt_set_edid(struct intel_vgpu *vgpu, int port_num)
39c68e87 584{
39c68e87
HY
585 struct intel_vgpu_port *port = intel_vgpu_port(vgpu, port_num);
586 struct vfio_edid_region *base;
587 int ret;
588
589 base = kzalloc(sizeof(*base), GFP_KERNEL);
590 if (!base)
591 return -ENOMEM;
592
593 /* TODO: Add multi-port and EDID extension block support */
594 base->vfio_edid_regs.edid_offset = EDID_BLOB_OFFSET;
595 base->vfio_edid_regs.edid_max_size = EDID_SIZE;
596 base->vfio_edid_regs.edid_size = EDID_SIZE;
597 base->vfio_edid_regs.max_xres = vgpu_edid_xres(port->id);
598 base->vfio_edid_regs.max_yres = vgpu_edid_yres(port->id);
599 base->edid_blob = port->edid->edid_block;
600
601 ret = intel_vgpu_register_reg(vgpu,
602 VFIO_REGION_TYPE_GFX,
603 VFIO_REGION_SUBTYPE_GFX_EDID,
604 &intel_vgpu_regops_edid, EDID_SIZE,
605 VFIO_REGION_INFO_FLAG_READ |
606 VFIO_REGION_INFO_FLAG_WRITE |
607 VFIO_REGION_INFO_FLAG_CAPS, base);
608
609 return ret;
610}
611
ce4b4657
JG
612static void intel_vgpu_dma_unmap(struct vfio_device *vfio_dev, u64 iova,
613 u64 length)
659643f7 614{
ce4b4657
JG
615 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
616 struct gvt_dma *entry;
617 u64 iov_pfn = iova >> PAGE_SHIFT;
618 u64 end_iov_pfn = iov_pfn + length / PAGE_SIZE;
619
620 mutex_lock(&vgpu->cache_lock);
621 for (; iov_pfn < end_iov_pfn; iov_pfn++) {
622 entry = __gvt_cache_find_gfn(vgpu, iov_pfn);
623 if (!entry)
624 continue;
659643f7 625
ce4b4657
JG
626 gvt_dma_unmap_page(vgpu, entry->gfn, entry->dma_addr,
627 entry->size);
628 __gvt_cache_remove_entry(vgpu, entry);
659643f7 629 }
ce4b4657 630 mutex_unlock(&vgpu->cache_lock);
659643f7
JS
631}
632
0e09f406
CH
633static bool __kvmgt_vgpu_exist(struct intel_vgpu *vgpu)
634{
635 struct intel_vgpu *itr;
636 int id;
637 bool ret = false;
638
639 mutex_lock(&vgpu->gvt->lock);
640 for_each_active_vgpu(vgpu->gvt, itr, id) {
a06d4b9e 641 if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, itr->status))
0e09f406
CH
642 continue;
643
421cfe65 644 if (vgpu->vfio_device.kvm == itr->vfio_device.kvm) {
0e09f406
CH
645 ret = true;
646 goto out;
647 }
648 }
649out:
650 mutex_unlock(&vgpu->gvt->lock);
651 return ret;
652}
653
978cf586 654static int intel_vgpu_open_device(struct vfio_device *vfio_dev)
659643f7 655{
978cf586 656 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
659643f7 657
421cfe65
MR
658 if (!vgpu->vfio_device.kvm ||
659 vgpu->vfio_device.kvm->mm != current->mm) {
0e09f406 660 gvt_vgpu_err("KVM is required to use Intel vGPU\n");
ce4b4657 661 return -ESRCH;
0e09f406
CH
662 }
663
0e09f406 664 if (__kvmgt_vgpu_exist(vgpu))
ce4b4657 665 return -EEXIST;
364fb6b7 666
0e09f406 667 vgpu->track_node.track_write = kvmgt_page_track_write;
c15fcf12 668 vgpu->track_node.track_remove_region = kvmgt_page_track_remove_region;
9ed1fdee 669 kvm_get_kvm(vgpu->vfio_device.kvm);
421cfe65
MR
670 kvm_page_track_register_notifier(vgpu->vfio_device.kvm,
671 &vgpu->track_node);
0e09f406 672
a06d4b9e
ZW
673 set_bit(INTEL_VGPU_STATUS_ATTACHED, vgpu->status);
674
0e09f406
CH
675 debugfs_create_ulong(KVMGT_DEBUGFS_FILENAME, 0444, vgpu->debugfs,
676 &vgpu->nr_cache_entries);
677
675e5c4a 678 intel_gvt_activate_vgpu(vgpu);
b79c52ae 679
0e09f406 680 return 0;
659643f7
JS
681}
682
d54e7934
XZ
683static void intel_vgpu_release_msi_eventfd_ctx(struct intel_vgpu *vgpu)
684{
685 struct eventfd_ctx *trigger;
686
62980cac 687 trigger = vgpu->msi_trigger;
d54e7934
XZ
688 if (trigger) {
689 eventfd_ctx_put(trigger);
62980cac 690 vgpu->msi_trigger = NULL;
d54e7934
XZ
691 }
692}
693
421cfe65 694static void intel_vgpu_close_device(struct vfio_device *vfio_dev)
659643f7 695{
421cfe65 696 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
659643f7 697
675e5c4a 698 intel_gvt_release_vgpu(vgpu);
b79c52ae 699
a06d4b9e
ZW
700 clear_bit(INTEL_VGPU_STATUS_ATTACHED, vgpu->status);
701
d989bf54 702 debugfs_lookup_and_remove(KVMGT_DEBUGFS_FILENAME, vgpu->debugfs);
0e09f406 703
421cfe65
MR
704 kvm_page_track_unregister_notifier(vgpu->vfio_device.kvm,
705 &vgpu->track_node);
3c9fd44b
SC
706 kvm_put_kvm(vgpu->vfio_device.kvm);
707
0e09f406
CH
708 kvmgt_protect_table_destroy(vgpu);
709 gvt_cache_destroy(vgpu);
364fb6b7 710
4dc334ca
YL
711 WARN_ON(vgpu->nr_cache_entries);
712
713 vgpu->gfn_cache = RB_ROOT;
714 vgpu->dma_addr_cache = RB_ROOT;
715
d54e7934 716 intel_vgpu_release_msi_eventfd_ctx(vgpu);
659643f7
JS
717}
718
2e679d48 719static u64 intel_vgpu_get_bar_addr(struct intel_vgpu *vgpu, int bar)
659643f7
JS
720{
721 u32 start_lo, start_hi;
722 u32 mem_type;
659643f7 723
f090a00d 724 start_lo = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
659643f7 725 PCI_BASE_ADDRESS_MEM_MASK;
f090a00d 726 mem_type = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
659643f7
JS
727 PCI_BASE_ADDRESS_MEM_TYPE_MASK;
728
729 switch (mem_type) {
730 case PCI_BASE_ADDRESS_MEM_TYPE_64:
731 start_hi = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space
f090a00d 732 + bar + 4));
659643f7
JS
733 break;
734 case PCI_BASE_ADDRESS_MEM_TYPE_32:
735 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
736 /* 1M mem BAR treated as 32-bit BAR */
737 default:
738 /* mem unknown type treated as 32-bit BAR */
739 start_hi = 0;
740 break;
741 }
742
743 return ((u64)start_hi << 32) | start_lo;
744}
745
2e679d48 746static int intel_vgpu_bar_rw(struct intel_vgpu *vgpu, int bar, u64 off,
f090a00d
CD
747 void *buf, unsigned int count, bool is_write)
748{
2e679d48 749 u64 bar_start = intel_vgpu_get_bar_addr(vgpu, bar);
f090a00d
CD
750 int ret;
751
752 if (is_write)
675e5c4a 753 ret = intel_vgpu_emulate_mmio_write(vgpu,
f090a00d
CD
754 bar_start + off, buf, count);
755 else
675e5c4a 756 ret = intel_vgpu_emulate_mmio_read(vgpu,
f090a00d
CD
757 bar_start + off, buf, count);
758 return ret;
759}
760
2e679d48 761static inline bool intel_vgpu_in_aperture(struct intel_vgpu *vgpu, u64 off)
d480b28a
CD
762{
763 return off >= vgpu_aperture_offset(vgpu) &&
764 off < vgpu_aperture_offset(vgpu) + vgpu_aperture_sz(vgpu);
765}
766
2e679d48 767static int intel_vgpu_aperture_rw(struct intel_vgpu *vgpu, u64 off,
d480b28a
CD
768 void *buf, unsigned long count, bool is_write)
769{
196a6627 770 void __iomem *aperture_va;
d480b28a
CD
771
772 if (!intel_vgpu_in_aperture(vgpu, off) ||
773 !intel_vgpu_in_aperture(vgpu, off + count)) {
774 gvt_vgpu_err("Invalid aperture offset %llu\n", off);
775 return -EINVAL;
776 }
777
a61ac1e7 778 aperture_va = io_mapping_map_wc(&vgpu->gvt->gt->ggtt->iomap,
d480b28a
CD
779 ALIGN_DOWN(off, PAGE_SIZE),
780 count + offset_in_page(off));
781 if (!aperture_va)
782 return -EIO;
783
784 if (is_write)
196a6627 785 memcpy_toio(aperture_va + offset_in_page(off), buf, count);
d480b28a 786 else
196a6627 787 memcpy_fromio(buf, aperture_va + offset_in_page(off), count);
d480b28a
CD
788
789 io_mapping_unmap(aperture_va);
790
791 return 0;
792}
793
7f11e689 794static ssize_t intel_vgpu_rw(struct intel_vgpu *vgpu, char *buf,
659643f7
JS
795 size_t count, loff_t *ppos, bool is_write)
796{
659643f7 797 unsigned int index = VFIO_PCI_OFFSET_TO_INDEX(*ppos);
2e679d48 798 u64 pos = *ppos & VFIO_PCI_OFFSET_MASK;
659643f7
JS
799 int ret = -EINVAL;
800
801
62980cac 802 if (index >= VFIO_PCI_NUM_REGIONS + vgpu->num_regions) {
695fbc08 803 gvt_vgpu_err("invalid index: %u\n", index);
659643f7
JS
804 return -EINVAL;
805 }
806
807 switch (index) {
808 case VFIO_PCI_CONFIG_REGION_INDEX:
809 if (is_write)
675e5c4a 810 ret = intel_vgpu_emulate_cfg_write(vgpu, pos,
659643f7
JS
811 buf, count);
812 else
675e5c4a 813 ret = intel_vgpu_emulate_cfg_read(vgpu, pos,
659643f7
JS
814 buf, count);
815 break;
816 case VFIO_PCI_BAR0_REGION_INDEX:
f090a00d
CD
817 ret = intel_vgpu_bar_rw(vgpu, PCI_BASE_ADDRESS_0, pos,
818 buf, count, is_write);
659643f7
JS
819 break;
820 case VFIO_PCI_BAR2_REGION_INDEX:
d480b28a 821 ret = intel_vgpu_aperture_rw(vgpu, pos, buf, count, is_write);
f090a00d
CD
822 break;
823 case VFIO_PCI_BAR1_REGION_INDEX:
659643f7
JS
824 case VFIO_PCI_BAR3_REGION_INDEX:
825 case VFIO_PCI_BAR4_REGION_INDEX:
826 case VFIO_PCI_BAR5_REGION_INDEX:
827 case VFIO_PCI_VGA_REGION_INDEX:
828 case VFIO_PCI_ROM_REGION_INDEX:
b851adea 829 break;
659643f7 830 default:
62980cac 831 if (index >= VFIO_PCI_NUM_REGIONS + vgpu->num_regions)
b851adea
TZ
832 return -EINVAL;
833
834 index -= VFIO_PCI_NUM_REGIONS;
62980cac 835 return vgpu->region[index].ops->rw(vgpu, buf, count,
b851adea 836 ppos, is_write);
659643f7
JS
837 }
838
839 return ret == 0 ? count : ret;
840}
841
7f11e689 842static bool gtt_entry(struct intel_vgpu *vgpu, loff_t *ppos)
a26ca6ad 843{
a26ca6ad
TZ
844 unsigned int index = VFIO_PCI_OFFSET_TO_INDEX(*ppos);
845 struct intel_gvt *gvt = vgpu->gvt;
846 int offset;
847
848 /* Only allow MMIO GGTT entry access */
849 if (index != PCI_BASE_ADDRESS_0)
850 return false;
851
852 offset = (u64)(*ppos & VFIO_PCI_OFFSET_MASK) -
853 intel_vgpu_get_bar_gpa(vgpu, PCI_BASE_ADDRESS_0);
854
855 return (offset >= gvt->device_info.gtt_start_offset &&
856 offset < gvt->device_info.gtt_start_offset + gvt_ggtt_sz(gvt)) ?
857 true : false;
858}
859
978cf586 860static ssize_t intel_vgpu_read(struct vfio_device *vfio_dev, char __user *buf,
659643f7
JS
861 size_t count, loff_t *ppos)
862{
978cf586 863 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
659643f7
JS
864 unsigned int done = 0;
865 int ret;
866
867 while (count) {
868 size_t filled;
869
a26ca6ad
TZ
870 /* Only support GGTT entry 8 bytes read */
871 if (count >= 8 && !(*ppos % 8) &&
7f11e689 872 gtt_entry(vgpu, ppos)) {
a26ca6ad
TZ
873 u64 val;
874
7f11e689 875 ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
a26ca6ad
TZ
876 ppos, false);
877 if (ret <= 0)
878 goto read_err;
879
880 if (copy_to_user(buf, &val, sizeof(val)))
881 goto read_err;
882
883 filled = 8;
884 } else if (count >= 4 && !(*ppos % 4)) {
659643f7
JS
885 u32 val;
886
7f11e689 887 ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
659643f7
JS
888 ppos, false);
889 if (ret <= 0)
890 goto read_err;
891
892 if (copy_to_user(buf, &val, sizeof(val)))
893 goto read_err;
894
895 filled = 4;
896 } else if (count >= 2 && !(*ppos % 2)) {
897 u16 val;
898
7f11e689 899 ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
659643f7
JS
900 ppos, false);
901 if (ret <= 0)
902 goto read_err;
903
904 if (copy_to_user(buf, &val, sizeof(val)))
905 goto read_err;
906
907 filled = 2;
908 } else {
909 u8 val;
910
7f11e689 911 ret = intel_vgpu_rw(vgpu, &val, sizeof(val), ppos,
659643f7
JS
912 false);
913 if (ret <= 0)
914 goto read_err;
915
916 if (copy_to_user(buf, &val, sizeof(val)))
917 goto read_err;
918
919 filled = 1;
920 }
921
922 count -= filled;
923 done += filled;
924 *ppos += filled;
925 buf += filled;
926 }
927
928 return done;
929
930read_err:
931 return -EFAULT;
932}
933
978cf586 934static ssize_t intel_vgpu_write(struct vfio_device *vfio_dev,
659643f7
JS
935 const char __user *buf,
936 size_t count, loff_t *ppos)
937{
978cf586 938 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
659643f7
JS
939 unsigned int done = 0;
940 int ret;
941
942 while (count) {
943 size_t filled;
944
a26ca6ad
TZ
945 /* Only support GGTT entry 8 bytes write */
946 if (count >= 8 && !(*ppos % 8) &&
7f11e689 947 gtt_entry(vgpu, ppos)) {
a26ca6ad
TZ
948 u64 val;
949
950 if (copy_from_user(&val, buf, sizeof(val)))
951 goto write_err;
952
7f11e689 953 ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
a26ca6ad
TZ
954 ppos, true);
955 if (ret <= 0)
956 goto write_err;
957
958 filled = 8;
959 } else if (count >= 4 && !(*ppos % 4)) {
659643f7
JS
960 u32 val;
961
962 if (copy_from_user(&val, buf, sizeof(val)))
963 goto write_err;
964
7f11e689 965 ret = intel_vgpu_rw(vgpu, (char *)&val, sizeof(val),
659643f7
JS
966 ppos, true);
967 if (ret <= 0)
968 goto write_err;
969
970 filled = 4;
971 } else if (count >= 2 && !(*ppos % 2)) {
972 u16 val;
973
974 if (copy_from_user(&val, buf, sizeof(val)))
975 goto write_err;
976
7f11e689 977 ret = intel_vgpu_rw(vgpu, (char *)&val,
659643f7
JS
978 sizeof(val), ppos, true);
979 if (ret <= 0)
980 goto write_err;
981
982 filled = 2;
983 } else {
984 u8 val;
985
986 if (copy_from_user(&val, buf, sizeof(val)))
987 goto write_err;
988
7f11e689 989 ret = intel_vgpu_rw(vgpu, &val, sizeof(val),
659643f7
JS
990 ppos, true);
991 if (ret <= 0)
992 goto write_err;
993
994 filled = 1;
995 }
996
997 count -= filled;
998 done += filled;
999 *ppos += filled;
1000 buf += filled;
1001 }
1002
1003 return done;
1004write_err:
1005 return -EFAULT;
1006}
1007
978cf586
CH
1008static int intel_vgpu_mmap(struct vfio_device *vfio_dev,
1009 struct vm_area_struct *vma)
659643f7 1010{
978cf586 1011 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
659643f7
JS
1012 unsigned int index;
1013 u64 virtaddr;
51b00d85 1014 unsigned long req_size, pgoff, req_start;
659643f7 1015 pgprot_t pg_prot;
659643f7
JS
1016
1017 index = vma->vm_pgoff >> (VFIO_PCI_OFFSET_SHIFT - PAGE_SHIFT);
1018 if (index >= VFIO_PCI_ROM_REGION_INDEX)
1019 return -EINVAL;
1020
1021 if (vma->vm_end < vma->vm_start)
1022 return -EINVAL;
1023 if ((vma->vm_flags & VM_SHARED) == 0)
1024 return -EINVAL;
1025 if (index != VFIO_PCI_BAR2_REGION_INDEX)
1026 return -EINVAL;
1027
1028 pg_prot = vma->vm_page_prot;
1029 virtaddr = vma->vm_start;
1030 req_size = vma->vm_end - vma->vm_start;
51b00d85
ZW
1031 pgoff = vma->vm_pgoff &
1032 ((1U << (VFIO_PCI_OFFSET_SHIFT - PAGE_SHIFT)) - 1);
1033 req_start = pgoff << PAGE_SHIFT;
1034
1035 if (!intel_vgpu_in_aperture(vgpu, req_start))
1036 return -EINVAL;
1037 if (req_start + req_size >
1038 vgpu_aperture_offset(vgpu) + vgpu_aperture_sz(vgpu))
1039 return -EINVAL;
1040
1041 pgoff = (gvt_aperture_pa_base(vgpu->gvt) >> PAGE_SHIFT) + pgoff;
659643f7
JS
1042
1043 return remap_pfn_range(vma, virtaddr, pgoff, req_size, pg_prot);
1044}
1045
1046static int intel_vgpu_get_irq_count(struct intel_vgpu *vgpu, int type)
1047{
1048 if (type == VFIO_PCI_INTX_IRQ_INDEX || type == VFIO_PCI_MSI_IRQ_INDEX)
1049 return 1;
1050
1051 return 0;
1052}
1053
1054static int intel_vgpu_set_intx_mask(struct intel_vgpu *vgpu,
1055 unsigned int index, unsigned int start,
2e679d48 1056 unsigned int count, u32 flags,
659643f7
JS
1057 void *data)
1058{
1059 return 0;
1060}
1061
1062static int intel_vgpu_set_intx_unmask(struct intel_vgpu *vgpu,
1063 unsigned int index, unsigned int start,
2e679d48 1064 unsigned int count, u32 flags, void *data)
659643f7
JS
1065{
1066 return 0;
1067}
1068
1069static int intel_vgpu_set_intx_trigger(struct intel_vgpu *vgpu,
1070 unsigned int index, unsigned int start, unsigned int count,
2e679d48 1071 u32 flags, void *data)
659643f7
JS
1072{
1073 return 0;
1074}
1075
1076static int intel_vgpu_set_msi_trigger(struct intel_vgpu *vgpu,
1077 unsigned int index, unsigned int start, unsigned int count,
2e679d48 1078 u32 flags, void *data)
659643f7
JS
1079{
1080 struct eventfd_ctx *trigger;
1081
1082 if (flags & VFIO_IRQ_SET_DATA_EVENTFD) {
1083 int fd = *(int *)data;
1084
1085 trigger = eventfd_ctx_fdget(fd);
1086 if (IS_ERR(trigger)) {
695fbc08 1087 gvt_vgpu_err("eventfd_ctx_fdget failed\n");
659643f7
JS
1088 return PTR_ERR(trigger);
1089 }
62980cac 1090 vgpu->msi_trigger = trigger;
d54e7934
XZ
1091 } else if ((flags & VFIO_IRQ_SET_DATA_NONE) && !count)
1092 intel_vgpu_release_msi_eventfd_ctx(vgpu);
659643f7
JS
1093
1094 return 0;
1095}
1096
2e679d48 1097static int intel_vgpu_set_irqs(struct intel_vgpu *vgpu, u32 flags,
659643f7
JS
1098 unsigned int index, unsigned int start, unsigned int count,
1099 void *data)
1100{
1101 int (*func)(struct intel_vgpu *vgpu, unsigned int index,
2e679d48 1102 unsigned int start, unsigned int count, u32 flags,
659643f7
JS
1103 void *data) = NULL;
1104
1105 switch (index) {
1106 case VFIO_PCI_INTX_IRQ_INDEX:
1107 switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
1108 case VFIO_IRQ_SET_ACTION_MASK:
1109 func = intel_vgpu_set_intx_mask;
1110 break;
1111 case VFIO_IRQ_SET_ACTION_UNMASK:
1112 func = intel_vgpu_set_intx_unmask;
1113 break;
1114 case VFIO_IRQ_SET_ACTION_TRIGGER:
1115 func = intel_vgpu_set_intx_trigger;
1116 break;
1117 }
1118 break;
1119 case VFIO_PCI_MSI_IRQ_INDEX:
1120 switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
1121 case VFIO_IRQ_SET_ACTION_MASK:
1122 case VFIO_IRQ_SET_ACTION_UNMASK:
1123 /* XXX Need masking support exported */
1124 break;
1125 case VFIO_IRQ_SET_ACTION_TRIGGER:
1126 func = intel_vgpu_set_msi_trigger;
1127 break;
1128 }
1129 break;
1130 }
1131
1132 if (!func)
1133 return -ENOTTY;
1134
1135 return func(vgpu, index, start, count, flags, data);
1136}
1137
978cf586 1138static long intel_vgpu_ioctl(struct vfio_device *vfio_dev, unsigned int cmd,
659643f7
JS
1139 unsigned long arg)
1140{
978cf586 1141 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
659643f7
JS
1142 unsigned long minsz;
1143
1144 gvt_dbg_core("vgpu%d ioctl, cmd: %d\n", vgpu->id, cmd);
1145
1146 if (cmd == VFIO_DEVICE_GET_INFO) {
1147 struct vfio_device_info info;
1148
1149 minsz = offsetofend(struct vfio_device_info, num_irqs);
1150
1151 if (copy_from_user(&info, (void __user *)arg, minsz))
1152 return -EFAULT;
1153
1154 if (info.argsz < minsz)
1155 return -EINVAL;
1156
1157 info.flags = VFIO_DEVICE_FLAGS_PCI;
1158 info.flags |= VFIO_DEVICE_FLAGS_RESET;
b851adea 1159 info.num_regions = VFIO_PCI_NUM_REGIONS +
62980cac 1160 vgpu->num_regions;
659643f7
JS
1161 info.num_irqs = VFIO_PCI_NUM_IRQS;
1162
1163 return copy_to_user((void __user *)arg, &info, minsz) ?
1164 -EFAULT : 0;
1165
1166 } else if (cmd == VFIO_DEVICE_GET_REGION_INFO) {
1167 struct vfio_region_info info;
1168 struct vfio_info_cap caps = { .buf = NULL, .size = 0 };
de5372da
GS
1169 unsigned int i;
1170 int ret;
659643f7 1171 struct vfio_region_info_cap_sparse_mmap *sparse = NULL;
659643f7
JS
1172 int nr_areas = 1;
1173 int cap_type_id;
1174
1175 minsz = offsetofend(struct vfio_region_info, offset);
1176
1177 if (copy_from_user(&info, (void __user *)arg, minsz))
1178 return -EFAULT;
1179
1180 if (info.argsz < minsz)
1181 return -EINVAL;
1182
1183 switch (info.index) {
1184 case VFIO_PCI_CONFIG_REGION_INDEX:
1185 info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
02d578e5 1186 info.size = vgpu->gvt->device_info.cfg_space_size;
659643f7
JS
1187 info.flags = VFIO_REGION_INFO_FLAG_READ |
1188 VFIO_REGION_INFO_FLAG_WRITE;
1189 break;
1190 case VFIO_PCI_BAR0_REGION_INDEX:
1191 info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
1192 info.size = vgpu->cfg_space.bar[info.index].size;
1193 if (!info.size) {
1194 info.flags = 0;
1195 break;
1196 }
1197
1198 info.flags = VFIO_REGION_INFO_FLAG_READ |
1199 VFIO_REGION_INFO_FLAG_WRITE;
1200 break;
1201 case VFIO_PCI_BAR1_REGION_INDEX:
1202 info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
1203 info.size = 0;
1204 info.flags = 0;
1205 break;
1206 case VFIO_PCI_BAR2_REGION_INDEX:
1207 info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
1208 info.flags = VFIO_REGION_INFO_FLAG_CAPS |
1209 VFIO_REGION_INFO_FLAG_MMAP |
1210 VFIO_REGION_INFO_FLAG_READ |
1211 VFIO_REGION_INFO_FLAG_WRITE;
1212 info.size = gvt_aperture_sz(vgpu->gvt);
1213
cd3e0583
GS
1214 sparse = kzalloc(struct_size(sparse, areas, nr_areas),
1215 GFP_KERNEL);
659643f7
JS
1216 if (!sparse)
1217 return -ENOMEM;
1218
dda01f78
AW
1219 sparse->header.id = VFIO_REGION_INFO_CAP_SPARSE_MMAP;
1220 sparse->header.version = 1;
659643f7
JS
1221 sparse->nr_areas = nr_areas;
1222 cap_type_id = VFIO_REGION_INFO_CAP_SPARSE_MMAP;
1223 sparse->areas[0].offset =
1224 PAGE_ALIGN(vgpu_aperture_offset(vgpu));
1225 sparse->areas[0].size = vgpu_aperture_sz(vgpu);
659643f7
JS
1226 break;
1227
1228 case VFIO_PCI_BAR3_REGION_INDEX ... VFIO_PCI_BAR5_REGION_INDEX:
1229 info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
1230 info.size = 0;
659643f7 1231 info.flags = 0;
072ec93d 1232
659643f7
JS
1233 gvt_dbg_core("get region info bar:%d\n", info.index);
1234 break;
1235
1236 case VFIO_PCI_ROM_REGION_INDEX:
1237 case VFIO_PCI_VGA_REGION_INDEX:
072ec93d
PZ
1238 info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
1239 info.size = 0;
1240 info.flags = 0;
1241
659643f7
JS
1242 gvt_dbg_core("get region info index:%d\n", info.index);
1243 break;
1244 default:
1245 {
dda01f78
AW
1246 struct vfio_region_info_cap_type cap_type = {
1247 .header.id = VFIO_REGION_INFO_CAP_TYPE,
1248 .header.version = 1 };
659643f7
JS
1249
1250 if (info.index >= VFIO_PCI_NUM_REGIONS +
62980cac 1251 vgpu->num_regions)
659643f7 1252 return -EINVAL;
de5372da
GS
1253 info.index =
1254 array_index_nospec(info.index,
1255 VFIO_PCI_NUM_REGIONS +
62980cac 1256 vgpu->num_regions);
659643f7
JS
1257
1258 i = info.index - VFIO_PCI_NUM_REGIONS;
1259
1260 info.offset =
1261 VFIO_PCI_INDEX_TO_OFFSET(info.index);
62980cac
CH
1262 info.size = vgpu->region[i].size;
1263 info.flags = vgpu->region[i].flags;
659643f7 1264
62980cac
CH
1265 cap_type.type = vgpu->region[i].type;
1266 cap_type.subtype = vgpu->region[i].subtype;
659643f7
JS
1267
1268 ret = vfio_info_add_capability(&caps,
dda01f78
AW
1269 &cap_type.header,
1270 sizeof(cap_type));
659643f7
JS
1271 if (ret)
1272 return ret;
1273 }
1274 }
1275
1276 if ((info.flags & VFIO_REGION_INFO_FLAG_CAPS) && sparse) {
1277 switch (cap_type_id) {
1278 case VFIO_REGION_INFO_CAP_SPARSE_MMAP:
1279 ret = vfio_info_add_capability(&caps,
cd3e0583
GS
1280 &sparse->header,
1281 struct_size(sparse, areas,
1282 sparse->nr_areas));
7590ebb8
YW
1283 if (ret) {
1284 kfree(sparse);
659643f7 1285 return ret;
7590ebb8 1286 }
659643f7
JS
1287 break;
1288 default:
7590ebb8 1289 kfree(sparse);
659643f7
JS
1290 return -EINVAL;
1291 }
1292 }
1293
1294 if (caps.size) {
b851adea 1295 info.flags |= VFIO_REGION_INFO_FLAG_CAPS;
659643f7
JS
1296 if (info.argsz < sizeof(info) + caps.size) {
1297 info.argsz = sizeof(info) + caps.size;
1298 info.cap_offset = 0;
1299 } else {
1300 vfio_info_cap_shift(&caps, sizeof(info));
1301 if (copy_to_user((void __user *)arg +
1302 sizeof(info), caps.buf,
1303 caps.size)) {
1304 kfree(caps.buf);
7590ebb8 1305 kfree(sparse);
659643f7
JS
1306 return -EFAULT;
1307 }
1308 info.cap_offset = sizeof(info);
1309 }
1310
1311 kfree(caps.buf);
1312 }
1313
7590ebb8 1314 kfree(sparse);
659643f7
JS
1315 return copy_to_user((void __user *)arg, &info, minsz) ?
1316 -EFAULT : 0;
1317 } else if (cmd == VFIO_DEVICE_GET_IRQ_INFO) {
1318 struct vfio_irq_info info;
1319
1320 minsz = offsetofend(struct vfio_irq_info, count);
1321
1322 if (copy_from_user(&info, (void __user *)arg, minsz))
1323 return -EFAULT;
1324
1325 if (info.argsz < minsz || info.index >= VFIO_PCI_NUM_IRQS)
1326 return -EINVAL;
1327
1328 switch (info.index) {
1329 case VFIO_PCI_INTX_IRQ_INDEX:
1330 case VFIO_PCI_MSI_IRQ_INDEX:
1331 break;
1332 default:
1333 return -EINVAL;
1334 }
1335
1336 info.flags = VFIO_IRQ_INFO_EVENTFD;
1337
1338 info.count = intel_vgpu_get_irq_count(vgpu, info.index);
1339
1340 if (info.index == VFIO_PCI_INTX_IRQ_INDEX)
1341 info.flags |= (VFIO_IRQ_INFO_MASKABLE |
1342 VFIO_IRQ_INFO_AUTOMASKED);
1343 else
1344 info.flags |= VFIO_IRQ_INFO_NORESIZE;
1345
1346 return copy_to_user((void __user *)arg, &info, minsz) ?
1347 -EFAULT : 0;
1348 } else if (cmd == VFIO_DEVICE_SET_IRQS) {
1349 struct vfio_irq_set hdr;
1350 u8 *data = NULL;
1351 int ret = 0;
1352 size_t data_size = 0;
1353
1354 minsz = offsetofend(struct vfio_irq_set, count);
1355
1356 if (copy_from_user(&hdr, (void __user *)arg, minsz))
1357 return -EFAULT;
1358
1359 if (!(hdr.flags & VFIO_IRQ_SET_DATA_NONE)) {
1360 int max = intel_vgpu_get_irq_count(vgpu, hdr.index);
1361
1362 ret = vfio_set_irqs_validate_and_prepare(&hdr, max,
1363 VFIO_PCI_NUM_IRQS, &data_size);
1364 if (ret) {
695fbc08 1365 gvt_vgpu_err("intel:vfio_set_irqs_validate_and_prepare failed\n");
659643f7
JS
1366 return -EINVAL;
1367 }
1368 if (data_size) {
1369 data = memdup_user((void __user *)(arg + minsz),
1370 data_size);
1371 if (IS_ERR(data))
1372 return PTR_ERR(data);
1373 }
1374 }
1375
1376 ret = intel_vgpu_set_irqs(vgpu, hdr.flags, hdr.index,
1377 hdr.start, hdr.count, data);
1378 kfree(data);
1379
1380 return ret;
1381 } else if (cmd == VFIO_DEVICE_RESET) {
675e5c4a 1382 intel_gvt_reset_vgpu(vgpu);
659643f7 1383 return 0;
e546e281
TZ
1384 } else if (cmd == VFIO_DEVICE_QUERY_GFX_PLANE) {
1385 struct vfio_device_gfx_plane_info dmabuf;
1386 int ret = 0;
1387
1388 minsz = offsetofend(struct vfio_device_gfx_plane_info,
1389 dmabuf_id);
1390 if (copy_from_user(&dmabuf, (void __user *)arg, minsz))
1391 return -EFAULT;
1392 if (dmabuf.argsz < minsz)
1393 return -EINVAL;
1394
675e5c4a 1395 ret = intel_vgpu_query_plane(vgpu, &dmabuf);
e546e281
TZ
1396 if (ret != 0)
1397 return ret;
1398
1399 return copy_to_user((void __user *)arg, &dmabuf, minsz) ?
1400 -EFAULT : 0;
1401 } else if (cmd == VFIO_DEVICE_GET_GFX_DMABUF) {
1402 __u32 dmabuf_id;
e546e281
TZ
1403
1404 if (get_user(dmabuf_id, (__u32 __user *)arg))
1405 return -EFAULT;
675e5c4a 1406 return intel_vgpu_get_dmabuf(vgpu, dmabuf_id);
659643f7
JS
1407 }
1408
9f591ae6 1409 return -ENOTTY;
659643f7
JS
1410}
1411
7a7a6561
ZW
1412static ssize_t
1413vgpu_id_show(struct device *dev, struct device_attribute *attr,
1414 char *buf)
1415{
978cf586 1416 struct intel_vgpu *vgpu = dev_get_drvdata(dev);
7a7a6561 1417
978cf586 1418 return sprintf(buf, "%d\n", vgpu->id);
7a7a6561
ZW
1419}
1420
1421static DEVICE_ATTR_RO(vgpu_id);
1422
1423static struct attribute *intel_vgpu_attrs[] = {
1424 &dev_attr_vgpu_id.attr,
1425 NULL
1426};
1427
1428static const struct attribute_group intel_vgpu_group = {
1429 .name = "intel_vgpu",
1430 .attrs = intel_vgpu_attrs,
1431};
1432
1433static const struct attribute_group *intel_vgpu_groups[] = {
1434 &intel_vgpu_group,
1435 NULL,
1436};
1437
a5ddd2a9
KT
1438static int intel_vgpu_init_dev(struct vfio_device *vfio_dev)
1439{
1440 struct mdev_device *mdev = to_mdev_device(vfio_dev->dev);
a5ddd2a9 1441 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
da44c340
CH
1442 struct intel_vgpu_type *type =
1443 container_of(mdev->type, struct intel_vgpu_type, type);
4dc334ca 1444 int ret;
a5ddd2a9 1445
062e720c 1446 vgpu->gvt = kdev_to_i915(mdev->type->parent->dev)->gvt;
4dc334ca
YL
1447 ret = intel_gvt_create_vgpu(vgpu, type->conf);
1448 if (ret)
1449 return ret;
1450
1451 kvmgt_protect_table_init(vgpu);
1452 gvt_cache_init(vgpu);
1453
1454 return 0;
a5ddd2a9
KT
1455}
1456
1457static void intel_vgpu_release_dev(struct vfio_device *vfio_dev)
1458{
1459 struct intel_vgpu *vgpu = vfio_dev_to_vgpu(vfio_dev);
1460
1461 intel_gvt_destroy_vgpu(vgpu);
a5ddd2a9
KT
1462}
1463
978cf586 1464static const struct vfio_device_ops intel_vgpu_dev_ops = {
a5ddd2a9
KT
1465 .init = intel_vgpu_init_dev,
1466 .release = intel_vgpu_release_dev,
978cf586
CH
1467 .open_device = intel_vgpu_open_device,
1468 .close_device = intel_vgpu_close_device,
1469 .read = intel_vgpu_read,
1470 .write = intel_vgpu_write,
1471 .mmap = intel_vgpu_mmap,
1472 .ioctl = intel_vgpu_ioctl,
ce4b4657 1473 .dma_unmap = intel_vgpu_dma_unmap,
4741f2e9
JG
1474 .bind_iommufd = vfio_iommufd_emulated_bind,
1475 .unbind_iommufd = vfio_iommufd_emulated_unbind,
1476 .attach_ioas = vfio_iommufd_emulated_attach_ioas,
978cf586 1477};
659643f7 1478
978cf586
CH
1479static int intel_vgpu_probe(struct mdev_device *mdev)
1480{
978cf586
CH
1481 struct intel_vgpu *vgpu;
1482 int ret;
1483
a5ddd2a9
KT
1484 vgpu = vfio_alloc_device(intel_vgpu, vfio_device, &mdev->dev,
1485 &intel_vgpu_dev_ops);
978cf586
CH
1486 if (IS_ERR(vgpu)) {
1487 gvt_err("failed to create intel vgpu: %ld\n", PTR_ERR(vgpu));
1488 return PTR_ERR(vgpu);
1489 }
659643f7 1490
978cf586
CH
1491 dev_set_drvdata(&mdev->dev, vgpu);
1492 ret = vfio_register_emulated_iommu_dev(&vgpu->vfio_device);
a5ddd2a9
KT
1493 if (ret)
1494 goto out_put_vdev;
978cf586
CH
1495
1496 gvt_dbg_core("intel_vgpu_create succeeded for mdev: %s\n",
1497 dev_name(mdev_dev(mdev)));
1498 return 0;
a5ddd2a9
KT
1499
1500out_put_vdev:
1501 vfio_put_device(&vgpu->vfio_device);
1502 return ret;
978cf586
CH
1503}
1504
1505static void intel_vgpu_remove(struct mdev_device *mdev)
1506{
1507 struct intel_vgpu *vgpu = dev_get_drvdata(&mdev->dev);
1508
f423fa1b 1509 vfio_unregister_group_dev(&vgpu->vfio_device);
a5ddd2a9 1510 vfio_put_device(&vgpu->vfio_device);
978cf586
CH
1511}
1512
f2fbc72e
CH
1513static unsigned int intel_vgpu_get_available(struct mdev_type *mtype)
1514{
1515 struct intel_vgpu_type *type =
1516 container_of(mtype, struct intel_vgpu_type, type);
1517 struct intel_gvt *gvt = kdev_to_i915(mtype->parent->dev)->gvt;
1518 unsigned int low_gm_avail, high_gm_avail, fence_avail;
1519
1520 mutex_lock(&gvt->lock);
1521 low_gm_avail = gvt_aperture_sz(gvt) - HOST_LOW_GM_SIZE -
1522 gvt->gm.vgpu_allocated_low_gm_size;
1523 high_gm_avail = gvt_hidden_sz(gvt) - HOST_HIGH_GM_SIZE -
1524 gvt->gm.vgpu_allocated_high_gm_size;
1525 fence_avail = gvt_fence_sz(gvt) - HOST_FENCE -
1526 gvt->fence.vgpu_allocated_fence_num;
1527 mutex_unlock(&gvt->lock);
1528
1529 return min3(low_gm_avail / type->conf->low_mm,
1530 high_gm_avail / type->conf->high_mm,
1531 fence_avail / type->conf->fence);
1532}
1533
978cf586 1534static struct mdev_driver intel_vgpu_mdev_driver = {
290aac5d 1535 .device_api = VFIO_DEVICE_API_PCI_STRING,
978cf586
CH
1536 .driver = {
1537 .name = "intel_vgpu_mdev",
1538 .owner = THIS_MODULE,
1539 .dev_groups = intel_vgpu_groups,
1540 },
685a1537
CH
1541 .probe = intel_vgpu_probe,
1542 .remove = intel_vgpu_remove,
1543 .get_available = intel_vgpu_get_available,
1544 .show_description = intel_vgpu_show_description,
659643f7
JS
1545};
1546
4c2baaaf 1547int intel_gvt_page_track_add(struct intel_vgpu *info, u64 gfn)
f30437c5 1548{
96316a06 1549 int r;
f30437c5 1550
a06d4b9e 1551 if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, info->status))
659643f7
JS
1552 return -ESRCH;
1553
3cca6b26
SC
1554 if (kvmgt_gfn_is_write_protected(info, gfn))
1555 return 0;
1556
96316a06
SC
1557 r = kvm_write_track_add_gfn(info->vfio_device.kvm, gfn);
1558 if (r)
1559 return r;
3cca6b26
SC
1560
1561 kvmgt_protect_table_add(info, gfn);
f30437c5
JS
1562 return 0;
1563}
1564
4c2baaaf 1565int intel_gvt_page_track_remove(struct intel_vgpu *info, u64 gfn)
f30437c5 1566{
96316a06 1567 int r;
f30437c5 1568
a06d4b9e
ZW
1569 if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, info->status))
1570 return -ESRCH;
659643f7 1571
3cca6b26
SC
1572 if (!kvmgt_gfn_is_write_protected(info, gfn))
1573 return 0;
1574
96316a06
SC
1575 r = kvm_write_track_remove_gfn(info->vfio_device.kvm, gfn);
1576 if (r)
1577 return r;
3cca6b26
SC
1578
1579 kvmgt_protect_table_del(info, gfn);
f30437c5
JS
1580 return 0;
1581}
1582
b271e17d
SC
1583static void kvmgt_page_track_write(gpa_t gpa, const u8 *val, int len,
1584 struct kvm_page_track_notifier_node *node)
f30437c5 1585{
10ddb962
CH
1586 struct intel_vgpu *info =
1587 container_of(node, struct intel_vgpu, track_node);
f30437c5 1588
3cca6b26
SC
1589 mutex_lock(&info->vgpu_lock);
1590
f30437c5 1591 if (kvmgt_gfn_is_write_protected(info, gpa_to_gfn(gpa)))
10ddb962 1592 intel_vgpu_page_track_handler(info, gpa,
4fafba2d 1593 (void *)val, len);
3cca6b26
SC
1594
1595 mutex_unlock(&info->vgpu_lock);
f30437c5
JS
1596}
1597
c15fcf12
YZ
1598static void kvmgt_page_track_remove_region(gfn_t gfn, unsigned long nr_pages,
1599 struct kvm_page_track_notifier_node *node)
f30437c5 1600{
16735297 1601 unsigned long i;
10ddb962
CH
1602 struct intel_vgpu *info =
1603 container_of(node, struct intel_vgpu, track_node);
f30437c5 1604
3cca6b26
SC
1605 mutex_lock(&info->vgpu_lock);
1606
c15fcf12
YZ
1607 for (i = 0; i < nr_pages; i++) {
1608 if (kvmgt_gfn_is_write_protected(info, gfn + i))
1609 kvmgt_protect_table_del(info, gfn + i);
f30437c5 1610 }
c15fcf12 1611
3cca6b26 1612 mutex_unlock(&info->vgpu_lock);
f30437c5
JS
1613}
1614
4c705ad0 1615void intel_vgpu_detach_regions(struct intel_vgpu *vgpu)
f30437c5 1616{
6c2d0f99 1617 int i;
6c2d0f99 1618
62980cac 1619 if (!vgpu->region)
6c2d0f99
HY
1620 return;
1621
62980cac
CH
1622 for (i = 0; i < vgpu->num_regions; i++)
1623 if (vgpu->region[i].ops->release)
1624 vgpu->region[i].ops->release(vgpu,
1625 &vgpu->region[i]);
1626 vgpu->num_regions = 0;
1627 kfree(vgpu->region);
1628 vgpu->region = NULL;
f30437c5
JS
1629}
1630
8398eee8 1631int intel_gvt_dma_map_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
79e542f5 1632 unsigned long size, dma_addr_t *dma_addr)
cf4ee73f 1633{
cf4ee73f
CD
1634 struct gvt_dma *entry;
1635 int ret;
1636
a06d4b9e 1637 if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, vgpu->status))
cf4ee73f
CD
1638 return -EINVAL;
1639
62980cac 1640 mutex_lock(&vgpu->cache_lock);
cf4ee73f 1641
06d63c48 1642 entry = __gvt_cache_find_gfn(vgpu, gfn);
cf4ee73f 1643 if (!entry) {
7366aeb7
XZ
1644 ret = gvt_dma_map_page(vgpu, gfn, dma_addr, size);
1645 if (ret)
1646 goto err_unlock;
1647
06d63c48 1648 ret = __gvt_cache_add(vgpu, gfn, *dma_addr, size);
7366aeb7
XZ
1649 if (ret)
1650 goto err_unmap;
1651 } else if (entry->size != size) {
1652 /* the same gfn with different size: unmap and re-map */
1653 gvt_dma_unmap_page(vgpu, gfn, entry->dma_addr, entry->size);
1654 __gvt_cache_remove_entry(vgpu, entry);
1655
79e542f5 1656 ret = gvt_dma_map_page(vgpu, gfn, dma_addr, size);
5cd4223e
CD
1657 if (ret)
1658 goto err_unlock;
1659
06d63c48 1660 ret = __gvt_cache_add(vgpu, gfn, *dma_addr, size);
5cd4223e
CD
1661 if (ret)
1662 goto err_unmap;
cf4ee73f
CD
1663 } else {
1664 kref_get(&entry->ref);
1665 *dma_addr = entry->dma_addr;
4a0b3444 1666 }
f30437c5 1667
62980cac 1668 mutex_unlock(&vgpu->cache_lock);
cf4ee73f 1669 return 0;
5cd4223e
CD
1670
1671err_unmap:
79e542f5 1672 gvt_dma_unmap_page(vgpu, gfn, *dma_addr, size);
5cd4223e 1673err_unlock:
62980cac 1674 mutex_unlock(&vgpu->cache_lock);
5cd4223e 1675 return ret;
cf4ee73f
CD
1676}
1677
91879bba 1678int intel_gvt_dma_pin_guest_page(struct intel_vgpu *vgpu, dma_addr_t dma_addr)
9f674c81 1679{
9f674c81
TZ
1680 struct gvt_dma *entry;
1681 int ret = 0;
1682
a06d4b9e
ZW
1683 if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, vgpu->status))
1684 return -EINVAL;
9f674c81 1685
10ddb962
CH
1686 mutex_lock(&vgpu->cache_lock);
1687 entry = __gvt_cache_find_dma_addr(vgpu, dma_addr);
9f674c81
TZ
1688 if (entry)
1689 kref_get(&entry->ref);
1690 else
1691 ret = -ENOMEM;
10ddb962 1692 mutex_unlock(&vgpu->cache_lock);
9f674c81
TZ
1693
1694 return ret;
1695}
1696
cf4ee73f
CD
1697static void __gvt_dma_release(struct kref *ref)
1698{
1699 struct gvt_dma *entry = container_of(ref, typeof(*entry), ref);
1700
79e542f5
CD
1701 gvt_dma_unmap_page(entry->vgpu, entry->gfn, entry->dma_addr,
1702 entry->size);
cf4ee73f
CD
1703 __gvt_cache_remove_entry(entry->vgpu, entry);
1704}
1705
8398eee8 1706void intel_gvt_dma_unmap_guest_page(struct intel_vgpu *vgpu,
3c340d05 1707 dma_addr_t dma_addr)
cf4ee73f 1708{
cf4ee73f
CD
1709 struct gvt_dma *entry;
1710
a06d4b9e 1711 if (!test_bit(INTEL_VGPU_STATUS_ATTACHED, vgpu->status))
cf4ee73f
CD
1712 return;
1713
62980cac 1714 mutex_lock(&vgpu->cache_lock);
06d63c48 1715 entry = __gvt_cache_find_dma_addr(vgpu, dma_addr);
cf4ee73f
CD
1716 if (entry)
1717 kref_put(&entry->ref, __gvt_dma_release);
62980cac 1718 mutex_unlock(&vgpu->cache_lock);
f30437c5
JS
1719}
1720
cba619cb
CH
1721static void init_device_info(struct intel_gvt *gvt)
1722{
1723 struct intel_gvt_device_info *info = &gvt->device_info;
1724 struct pci_dev *pdev = to_pci_dev(gvt->gt->i915->drm.dev);
1725
1726 info->max_support_vgpus = 8;
1727 info->cfg_space_size = PCI_CFG_SPACE_EXP_SIZE;
1728 info->mmio_size = 2 * 1024 * 1024;
1729 info->mmio_bar = 0;
1730 info->gtt_start_offset = 8 * 1024 * 1024;
1731 info->gtt_entry_size = 8;
1732 info->gtt_entry_size_shift = 3;
1733 info->gmadr_bytes_in_cmd = 8;
1734 info->max_surface_size = 36 * 1024 * 1024;
1735 info->msi_cap_offset = pdev->msi_cap;
1736}
1737
1738static void intel_gvt_test_and_emulate_vblank(struct intel_gvt *gvt)
1739{
1740 struct intel_vgpu *vgpu;
1741 int id;
1742
1743 mutex_lock(&gvt->lock);
1744 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) {
1745 if (test_and_clear_bit(INTEL_GVT_REQUEST_EMULATE_VBLANK + id,
1746 (void *)&gvt->service_request)) {
a06d4b9e 1747 if (test_bit(INTEL_VGPU_STATUS_ACTIVE, vgpu->status))
cba619cb
CH
1748 intel_vgpu_emulate_vblank(vgpu);
1749 }
1750 }
1751 mutex_unlock(&gvt->lock);
1752}
1753
1754static int gvt_service_thread(void *data)
1755{
1756 struct intel_gvt *gvt = (struct intel_gvt *)data;
1757 int ret;
1758
1759 gvt_dbg_core("service thread start\n");
1760
1761 while (!kthread_should_stop()) {
1762 ret = wait_event_interruptible(gvt->service_thread_wq,
1763 kthread_should_stop() || gvt->service_request);
1764
1765 if (kthread_should_stop())
1766 break;
1767
1768 if (WARN_ONCE(ret, "service thread is waken up by signal.\n"))
1769 continue;
1770
1771 intel_gvt_test_and_emulate_vblank(gvt);
1772
1773 if (test_bit(INTEL_GVT_REQUEST_SCHED,
1774 (void *)&gvt->service_request) ||
1775 test_bit(INTEL_GVT_REQUEST_EVENT_SCHED,
1776 (void *)&gvt->service_request)) {
1777 intel_gvt_schedule(gvt);
1778 }
1779 }
1780
1781 return 0;
1782}
1783
1784static void clean_service_thread(struct intel_gvt *gvt)
1785{
1786 kthread_stop(gvt->service_thread);
1787}
1788
1789static int init_service_thread(struct intel_gvt *gvt)
1790{
1791 init_waitqueue_head(&gvt->service_thread_wq);
1792
1793 gvt->service_thread = kthread_run(gvt_service_thread,
1794 gvt, "gvt_service_thread");
1795 if (IS_ERR(gvt->service_thread)) {
1796 gvt_err("fail to start service thread.\n");
1797 return PTR_ERR(gvt->service_thread);
1798 }
1799 return 0;
1800}
1801
1802/**
1803 * intel_gvt_clean_device - clean a GVT device
1804 * @i915: i915 private
1805 *
1806 * This function is called at the driver unloading stage, to free the
1807 * resources owned by a GVT device.
1808 *
1809 */
1810static void intel_gvt_clean_device(struct drm_i915_private *i915)
1811{
1812 struct intel_gvt *gvt = fetch_and_zero(&i915->gvt);
1813
1814 if (drm_WARN_ON(&i915->drm, !gvt))
1815 return;
1816
89345d51 1817 mdev_unregister_parent(&gvt->parent);
cba619cb
CH
1818 intel_gvt_destroy_idle_vgpu(gvt->idle_vgpu);
1819 intel_gvt_clean_vgpu_types(gvt);
1820
1821 intel_gvt_debugfs_clean(gvt);
1822 clean_service_thread(gvt);
1823 intel_gvt_clean_cmd_parser(gvt);
1824 intel_gvt_clean_sched_policy(gvt);
1825 intel_gvt_clean_workload_scheduler(gvt);
1826 intel_gvt_clean_gtt(gvt);
1827 intel_gvt_free_firmware(gvt);
1828 intel_gvt_clean_mmio_info(gvt);
1829 idr_destroy(&gvt->vgpu_idr);
1830
1831 kfree(i915->gvt);
1832}
1833
1834/**
1835 * intel_gvt_init_device - initialize a GVT device
1836 * @i915: drm i915 private data
1837 *
1838 * This function is called at the initialization stage, to initialize
1839 * necessary GVT components.
1840 *
1841 * Returns:
1842 * Zero on success, negative error code if failed.
1843 *
1844 */
1845static int intel_gvt_init_device(struct drm_i915_private *i915)
1846{
1847 struct intel_gvt *gvt;
1848 struct intel_vgpu *vgpu;
1849 int ret;
1850
1851 if (drm_WARN_ON(&i915->drm, i915->gvt))
1852 return -EEXIST;
1853
1854 gvt = kzalloc(sizeof(struct intel_gvt), GFP_KERNEL);
1855 if (!gvt)
1856 return -ENOMEM;
1857
1858 gvt_dbg_core("init gvt device\n");
1859
1860 idr_init_base(&gvt->vgpu_idr, 1);
1861 spin_lock_init(&gvt->scheduler.mmio_context_lock);
1862 mutex_init(&gvt->lock);
1863 mutex_init(&gvt->sched_lock);
1864 gvt->gt = to_gt(i915);
1865 i915->gvt = gvt;
1866
1867 init_device_info(gvt);
1868
1869 ret = intel_gvt_setup_mmio_info(gvt);
1870 if (ret)
1871 goto out_clean_idr;
1872
1873 intel_gvt_init_engine_mmio_context(gvt);
1874
1875 ret = intel_gvt_load_firmware(gvt);
1876 if (ret)
1877 goto out_clean_mmio_info;
1878
1879 ret = intel_gvt_init_irq(gvt);
1880 if (ret)
1881 goto out_free_firmware;
1882
1883 ret = intel_gvt_init_gtt(gvt);
1884 if (ret)
1885 goto out_free_firmware;
1886
1887 ret = intel_gvt_init_workload_scheduler(gvt);
1888 if (ret)
1889 goto out_clean_gtt;
1890
1891 ret = intel_gvt_init_sched_policy(gvt);
1892 if (ret)
1893 goto out_clean_workload_scheduler;
1894
1895 ret = intel_gvt_init_cmd_parser(gvt);
1896 if (ret)
1897 goto out_clean_sched_policy;
1898
1899 ret = init_service_thread(gvt);
1900 if (ret)
1901 goto out_clean_cmd_parser;
1902
1903 ret = intel_gvt_init_vgpu_types(gvt);
1904 if (ret)
1905 goto out_clean_thread;
1906
1907 vgpu = intel_gvt_create_idle_vgpu(gvt);
1908 if (IS_ERR(vgpu)) {
1909 ret = PTR_ERR(vgpu);
1910 gvt_err("failed to create idle vgpu\n");
1911 goto out_clean_types;
1912 }
1913 gvt->idle_vgpu = vgpu;
1914
1915 intel_gvt_debugfs_init(gvt);
1916
89345d51 1917 ret = mdev_register_parent(&gvt->parent, i915->drm.dev,
da44c340
CH
1918 &intel_vgpu_mdev_driver,
1919 gvt->mdev_types, gvt->num_types);
cba619cb 1920 if (ret)
da44c340 1921 goto out_destroy_idle_vgpu;
cba619cb
CH
1922
1923 gvt_dbg_core("gvt device initialization is done\n");
1924 return 0;
1925
cba619cb
CH
1926out_destroy_idle_vgpu:
1927 intel_gvt_destroy_idle_vgpu(gvt->idle_vgpu);
1928 intel_gvt_debugfs_clean(gvt);
1929out_clean_types:
1930 intel_gvt_clean_vgpu_types(gvt);
1931out_clean_thread:
1932 clean_service_thread(gvt);
1933out_clean_cmd_parser:
1934 intel_gvt_clean_cmd_parser(gvt);
1935out_clean_sched_policy:
1936 intel_gvt_clean_sched_policy(gvt);
1937out_clean_workload_scheduler:
1938 intel_gvt_clean_workload_scheduler(gvt);
1939out_clean_gtt:
1940 intel_gvt_clean_gtt(gvt);
1941out_free_firmware:
1942 intel_gvt_free_firmware(gvt);
1943out_clean_mmio_info:
1944 intel_gvt_clean_mmio_info(gvt);
1945out_clean_idr:
1946 idr_destroy(&gvt->vgpu_idr);
1947 kfree(gvt);
1948 i915->gvt = NULL;
1949 return ret;
1950}
1951
1952static void intel_gvt_pm_resume(struct drm_i915_private *i915)
1953{
1954 struct intel_gvt *gvt = i915->gvt;
1955
1956 intel_gvt_restore_fence(gvt);
1957 intel_gvt_restore_mmio(gvt);
1958 intel_gvt_restore_ggtt(gvt);
1959}
1960
1961static const struct intel_vgpu_ops intel_gvt_vgpu_ops = {
1962 .init_device = intel_gvt_init_device,
1963 .clean_device = intel_gvt_clean_device,
1964 .pm_resume = intel_gvt_pm_resume,
1965};
1966
f30437c5
JS
1967static int __init kvmgt_init(void)
1968{
978cf586
CH
1969 int ret;
1970
1971 ret = intel_gvt_set_ops(&intel_gvt_vgpu_ops);
1972 if (ret)
1973 return ret;
1974
1975 ret = mdev_register_driver(&intel_vgpu_mdev_driver);
1976 if (ret)
1977 intel_gvt_clear_ops(&intel_gvt_vgpu_ops);
1978 return ret;
f30437c5
JS
1979}
1980
1981static void __exit kvmgt_exit(void)
1982{
978cf586 1983 mdev_unregister_driver(&intel_vgpu_mdev_driver);
8b750bf7 1984 intel_gvt_clear_ops(&intel_gvt_vgpu_ops);
f30437c5
JS
1985}
1986
1987module_init(kvmgt_init);
1988module_exit(kvmgt_exit);
1989
1990MODULE_LICENSE("GPL and additional rights");
1991MODULE_AUTHOR("Intel Corporation");