drm/i915/gvt: Stop waiting whilst holding struct_mutex
[linux-2.6-block.git] / drivers / gpu / drm / i915 / gvt / cmd_parser.c
CommitLineData
be1da707
ZW
1/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Kevin Tian <kevin.tian@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Ping Gao <ping.a.gao@intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Yulei Zhang <yulei.zhang@intel.com>
33 * Zhi Wang <zhi.a.wang@intel.com>
34 *
35 */
36
37#include <linux/slab.h>
38#include "i915_drv.h"
feddf6e8
ZW
39#include "gvt.h"
40#include "i915_pvinfo.h"
be1da707
ZW
41#include "trace.h"
42
43#define INVALID_OP (~0U)
44
45#define OP_LEN_MI 9
46#define OP_LEN_2D 10
47#define OP_LEN_3D_MEDIA 16
48#define OP_LEN_MFX_VC 16
49#define OP_LEN_VEBOX 16
50
51#define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
52
53struct sub_op_bits {
54 int hi;
55 int low;
56};
57struct decode_info {
58 char *name;
59 int op_len;
60 int nr_sub_op;
61 struct sub_op_bits *sub_op;
62};
63
64#define MAX_CMD_BUDGET 0x7fffffff
65#define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
66#define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
67#define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
68
69#define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
70#define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
71#define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
72
73/* Render Command Map */
74
75/* MI_* command Opcode (28:23) */
76#define OP_MI_NOOP 0x0
77#define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
78#define OP_MI_USER_INTERRUPT 0x2
79#define OP_MI_WAIT_FOR_EVENT 0x3
80#define OP_MI_FLUSH 0x4
81#define OP_MI_ARB_CHECK 0x5
82#define OP_MI_RS_CONTROL 0x6 /* HSW+ */
83#define OP_MI_REPORT_HEAD 0x7
84#define OP_MI_ARB_ON_OFF 0x8
85#define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
86#define OP_MI_BATCH_BUFFER_END 0xA
87#define OP_MI_SUSPEND_FLUSH 0xB
88#define OP_MI_PREDICATE 0xC /* IVB+ */
89#define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
90#define OP_MI_SET_APPID 0xE /* IVB+ */
91#define OP_MI_RS_CONTEXT 0xF /* HSW+ */
92#define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
93#define OP_MI_DISPLAY_FLIP 0x14
94#define OP_MI_SEMAPHORE_MBOX 0x16
95#define OP_MI_SET_CONTEXT 0x18
96#define OP_MI_MATH 0x1A
97#define OP_MI_URB_CLEAR 0x19
98#define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
99#define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
100
101#define OP_MI_STORE_DATA_IMM 0x20
102#define OP_MI_STORE_DATA_INDEX 0x21
103#define OP_MI_LOAD_REGISTER_IMM 0x22
104#define OP_MI_UPDATE_GTT 0x23
105#define OP_MI_STORE_REGISTER_MEM 0x24
106#define OP_MI_FLUSH_DW 0x26
107#define OP_MI_CLFLUSH 0x27
108#define OP_MI_REPORT_PERF_COUNT 0x28
109#define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
110#define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
111#define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
112#define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
113#define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
114#define OP_MI_2E 0x2E /* BDW+ */
115#define OP_MI_2F 0x2F /* BDW+ */
116#define OP_MI_BATCH_BUFFER_START 0x31
117
118/* Bit definition for dword 0 */
119#define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
120
121#define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
122
123#define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
124#define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
125#define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
126#define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
127
128/* 2D command: Opcode (28:22) */
129#define OP_2D(x) ((2<<7) | x)
130
131#define OP_XY_SETUP_BLT OP_2D(0x1)
132#define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
133#define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
134#define OP_XY_PIXEL_BLT OP_2D(0x24)
135#define OP_XY_SCANLINES_BLT OP_2D(0x25)
136#define OP_XY_TEXT_BLT OP_2D(0x26)
137#define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
138#define OP_XY_COLOR_BLT OP_2D(0x50)
139#define OP_XY_PAT_BLT OP_2D(0x51)
140#define OP_XY_MONO_PAT_BLT OP_2D(0x52)
141#define OP_XY_SRC_COPY_BLT OP_2D(0x53)
142#define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
143#define OP_XY_FULL_BLT OP_2D(0x55)
144#define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
145#define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
146#define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
147#define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
148#define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
149#define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
150#define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
151#define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
152#define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
153#define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
154#define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
155
156/* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
157#define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
158 ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
159
160#define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
161
162#define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
163#define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
164#define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
165
166#define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
167
168#define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
169
170#define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
171#define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
172#define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
173#define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
174#define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
175
176#define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
177#define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
178#define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
179#define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
180
181#define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
182#define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
183#define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
184#define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
185#define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
186#define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
187#define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
188#define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
189#define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
190#define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
191#define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
192#define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
193#define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
194#define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
195#define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
196#define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
197#define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
198#define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
199#define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
200#define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
201#define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
202#define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
203#define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
204#define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
205#define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
206#define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
207#define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
208#define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
209#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
210#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
211#define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
212#define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
213#define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
214#define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
215#define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
216#define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
217#define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
218#define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
219#define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
220#define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
221#define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
222#define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
223#define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
224#define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
225#define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
226#define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
227#define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
228#define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
229#define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
230#define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
231#define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
232#define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
233#define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
234#define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
235#define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
236#define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
237#define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
238#define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
239#define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
240#define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
241#define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
242#define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
243#define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
244#define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
245#define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
246#define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
247
248#define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
249#define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
250#define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
251#define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
252#define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
253#define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
254#define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
255#define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
256#define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
257#define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
258#define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
259
260#define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
261#define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
262#define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
263#define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
264#define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
265#define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
266#define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
267#define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
268#define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
269#define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
270#define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
271#define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
272#define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
273#define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
274#define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
275#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
276#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
277#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
278#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
279#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
280#define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
281#define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
282#define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
283#define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
284#define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
285#define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
286#define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
287#define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
288
289/* VCCP Command Parser */
290
291/*
292 * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
293 * git://anongit.freedesktop.org/vaapi/intel-driver
294 * src/i965_defines.h
295 *
296 */
297
298#define OP_MFX(pipeline, op, sub_opa, sub_opb) \
299 (3 << 13 | \
300 (pipeline) << 11 | \
301 (op) << 8 | \
302 (sub_opa) << 5 | \
303 (sub_opb))
304
305#define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
306#define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
307#define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
308#define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
309#define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
310#define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
311#define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
312#define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
313#define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
314#define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
315#define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
316
317#define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
318
319#define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
320#define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
321#define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
322#define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
323#define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
324#define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
325#define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
326#define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
327#define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
328#define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
329#define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
330#define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
331
332#define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
333#define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
334#define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
335#define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
336#define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
337
338#define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
339#define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
340#define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
341#define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
342#define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
343
344#define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
345#define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
346#define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
347
348#define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
349#define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
350#define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
351
352#define OP_VEB(pipeline, op, sub_opa, sub_opb) \
353 (3 << 13 | \
354 (pipeline) << 11 | \
355 (op) << 8 | \
356 (sub_opa) << 5 | \
357 (sub_opb))
358
359#define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
360#define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
361#define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
362
363struct parser_exec_state;
364
365typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
366
367#define GVT_CMD_HASH_BITS 7
368
369/* which DWords need address fix */
370#define ADDR_FIX_1(x1) (1 << (x1))
371#define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
372#define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
373#define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
374#define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
375
376struct cmd_info {
377 char *name;
378 u32 opcode;
379
380#define F_LEN_MASK (1U<<0)
381#define F_LEN_CONST 1U
382#define F_LEN_VAR 0U
383
384/*
385 * command has its own ip advance logic
386 * e.g. MI_BATCH_START, MI_BATCH_END
387 */
388#define F_IP_ADVANCE_CUSTOM (1<<1)
389
390#define F_POST_HANDLE (1<<2)
391 u32 flag;
392
393#define R_RCS (1 << RCS)
394#define R_VCS1 (1 << VCS)
395#define R_VCS2 (1 << VCS2)
396#define R_VCS (R_VCS1 | R_VCS2)
397#define R_BCS (1 << BCS)
398#define R_VECS (1 << VECS)
399#define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
400 /* rings that support this cmd: BLT/RCS/VCS/VECS */
401 uint16_t rings;
402
403 /* devices that support this cmd: SNB/IVB/HSW/... */
404 uint16_t devices;
405
406 /* which DWords are address that need fix up.
407 * bit 0 means a 32-bit non address operand in command
408 * bit 1 means address operand, which could be 32-bit
409 * or 64-bit depending on different architectures.(
410 * defined by "gmadr_bytes_in_cmd" in intel_gvt.
411 * No matter the address length, each address only takes
412 * one bit in the bitmap.
413 */
414 uint16_t addr_bitmap;
415
416 /* flag == F_LEN_CONST : command length
417 * flag == F_LEN_VAR : length bias bits
418 * Note: length is in DWord
419 */
420 uint8_t len;
421
422 parser_cmd_handler handler;
423};
424
425struct cmd_entry {
426 struct hlist_node hlist;
427 struct cmd_info *info;
428};
429
430enum {
431 RING_BUFFER_INSTRUCTION,
432 BATCH_BUFFER_INSTRUCTION,
433 BATCH_BUFFER_2ND_LEVEL,
434};
435
436enum {
437 GTT_BUFFER,
438 PPGTT_BUFFER
439};
440
441struct parser_exec_state {
442 struct intel_vgpu *vgpu;
443 int ring_id;
444
445 int buf_type;
446
447 /* batch buffer address type */
448 int buf_addr_type;
449
450 /* graphics memory address of ring buffer start */
451 unsigned long ring_start;
452 unsigned long ring_size;
453 unsigned long ring_head;
454 unsigned long ring_tail;
455
456 /* instruction graphics memory address */
457 unsigned long ip_gma;
458
459 /* mapped va of the instr_gma */
460 void *ip_va;
461 void *rb_va;
462
463 void *ret_bb_va;
464 /* next instruction when return from batch buffer to ring buffer */
465 unsigned long ret_ip_gma_ring;
466
467 /* next instruction when return from 2nd batch buffer to batch buffer */
468 unsigned long ret_ip_gma_bb;
469
470 /* batch buffer address type (GTT or PPGTT)
471 * used when ret from 2nd level batch buffer
472 */
473 int saved_buf_addr_type;
474
475 struct cmd_info *info;
476
477 struct intel_vgpu_workload *workload;
478};
479
480#define gmadr_dw_number(s) \
481 (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
482
483unsigned long bypass_scan_mask = 0;
484bool bypass_batch_buffer_scan = true;
485
486/* ring ALL, type = 0 */
487static struct sub_op_bits sub_op_mi[] = {
488 {31, 29},
489 {28, 23},
490};
491
492static struct decode_info decode_info_mi = {
493 "MI",
494 OP_LEN_MI,
495 ARRAY_SIZE(sub_op_mi),
496 sub_op_mi,
497};
498
499/* ring RCS, command type 2 */
500static struct sub_op_bits sub_op_2d[] = {
501 {31, 29},
502 {28, 22},
503};
504
505static struct decode_info decode_info_2d = {
506 "2D",
507 OP_LEN_2D,
508 ARRAY_SIZE(sub_op_2d),
509 sub_op_2d,
510};
511
512/* ring RCS, command type 3 */
513static struct sub_op_bits sub_op_3d_media[] = {
514 {31, 29},
515 {28, 27},
516 {26, 24},
517 {23, 16},
518};
519
520static struct decode_info decode_info_3d_media = {
521 "3D_Media",
522 OP_LEN_3D_MEDIA,
523 ARRAY_SIZE(sub_op_3d_media),
524 sub_op_3d_media,
525};
526
527/* ring VCS, command type 3 */
528static struct sub_op_bits sub_op_mfx_vc[] = {
529 {31, 29},
530 {28, 27},
531 {26, 24},
532 {23, 21},
533 {20, 16},
534};
535
536static struct decode_info decode_info_mfx_vc = {
537 "MFX_VC",
538 OP_LEN_MFX_VC,
539 ARRAY_SIZE(sub_op_mfx_vc),
540 sub_op_mfx_vc,
541};
542
543/* ring VECS, command type 3 */
544static struct sub_op_bits sub_op_vebox[] = {
545 {31, 29},
546 {28, 27},
547 {26, 24},
548 {23, 21},
549 {20, 16},
550};
551
552static struct decode_info decode_info_vebox = {
553 "VEBOX",
554 OP_LEN_VEBOX,
555 ARRAY_SIZE(sub_op_vebox),
556 sub_op_vebox,
557};
558
559static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
560 [RCS] = {
561 &decode_info_mi,
562 NULL,
563 NULL,
564 &decode_info_3d_media,
565 NULL,
566 NULL,
567 NULL,
568 NULL,
569 },
570
571 [VCS] = {
572 &decode_info_mi,
573 NULL,
574 NULL,
575 &decode_info_mfx_vc,
576 NULL,
577 NULL,
578 NULL,
579 NULL,
580 },
581
582 [BCS] = {
583 &decode_info_mi,
584 NULL,
585 &decode_info_2d,
586 NULL,
587 NULL,
588 NULL,
589 NULL,
590 NULL,
591 },
592
593 [VECS] = {
594 &decode_info_mi,
595 NULL,
596 NULL,
597 &decode_info_vebox,
598 NULL,
599 NULL,
600 NULL,
601 NULL,
602 },
603
604 [VCS2] = {
605 &decode_info_mi,
606 NULL,
607 NULL,
608 &decode_info_mfx_vc,
609 NULL,
610 NULL,
611 NULL,
612 NULL,
613 },
614};
615
616static inline u32 get_opcode(u32 cmd, int ring_id)
617{
618 struct decode_info *d_info;
619
620 if (ring_id >= I915_NUM_ENGINES)
621 return INVALID_OP;
622
623 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
624 if (d_info == NULL)
625 return INVALID_OP;
626
627 return cmd >> (32 - d_info->op_len);
628}
629
630static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
631 unsigned int opcode, int ring_id)
632{
633 struct cmd_entry *e;
634
635 hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
636 if ((opcode == e->info->opcode) &&
637 (e->info->rings & (1 << ring_id)))
638 return e->info;
639 }
640 return NULL;
641}
642
643static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
644 u32 cmd, int ring_id)
645{
646 u32 opcode;
647
648 opcode = get_opcode(cmd, ring_id);
649 if (opcode == INVALID_OP)
650 return NULL;
651
652 return find_cmd_entry(gvt, opcode, ring_id);
653}
654
655static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
656{
657 return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
658}
659
660static inline void print_opcode(u32 cmd, int ring_id)
661{
662 struct decode_info *d_info;
663 int i;
664
665 if (ring_id >= I915_NUM_ENGINES)
666 return;
667
668 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
669 if (d_info == NULL)
670 return;
671
672 gvt_err("opcode=0x%x %s sub_ops:",
673 cmd >> (32 - d_info->op_len), d_info->name);
674
675 for (i = 0; i < d_info->nr_sub_op; i++)
676 pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
677 d_info->sub_op[i].low));
678
679 pr_err("\n");
680}
681
682static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
683{
684 return s->ip_va + (index << 2);
685}
686
687static inline u32 cmd_val(struct parser_exec_state *s, int index)
688{
689 return *cmd_ptr(s, index);
690}
691
692static void parser_exec_state_dump(struct parser_exec_state *s)
693{
694 int cnt = 0;
695 int i;
696
697 gvt_err(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
698 " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
699 s->ring_id, s->ring_start, s->ring_start + s->ring_size,
700 s->ring_head, s->ring_tail);
701
702 gvt_err(" %s %s ip_gma(%08lx) ",
703 s->buf_type == RING_BUFFER_INSTRUCTION ?
704 "RING_BUFFER" : "BATCH_BUFFER",
705 s->buf_addr_type == GTT_BUFFER ?
706 "GTT" : "PPGTT", s->ip_gma);
707
708 if (s->ip_va == NULL) {
709 gvt_err(" ip_va(NULL)");
710 return;
711 }
712
713 gvt_err(" ip_va=%p: %08x %08x %08x %08x\n",
714 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
715 cmd_val(s, 2), cmd_val(s, 3));
716
717 print_opcode(cmd_val(s, 0), s->ring_id);
718
719 /* print the whole page to trace */
720 pr_err(" ip_va=%p: %08x %08x %08x %08x\n",
721 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
722 cmd_val(s, 2), cmd_val(s, 3));
723
724 s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
725
726 while (cnt < 1024) {
727 pr_err("ip_va=%p: ", s->ip_va);
728 for (i = 0; i < 8; i++)
729 pr_err("%08x ", cmd_val(s, i));
730 pr_err("\n");
731
732 s->ip_va += 8 * sizeof(u32);
733 cnt += 8;
734 }
735}
736
737static inline void update_ip_va(struct parser_exec_state *s)
738{
739 unsigned long len = 0;
740
741 if (WARN_ON(s->ring_head == s->ring_tail))
742 return;
743
744 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
745 unsigned long ring_top = s->ring_start + s->ring_size;
746
747 if (s->ring_head > s->ring_tail) {
748 if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
749 len = (s->ip_gma - s->ring_head);
750 else if (s->ip_gma >= s->ring_start &&
751 s->ip_gma <= s->ring_tail)
752 len = (ring_top - s->ring_head) +
753 (s->ip_gma - s->ring_start);
754 } else
755 len = (s->ip_gma - s->ring_head);
756
757 s->ip_va = s->rb_va + len;
758 } else {/* shadow batch buffer */
759 s->ip_va = s->ret_bb_va;
760 }
761}
762
763static inline int ip_gma_set(struct parser_exec_state *s,
764 unsigned long ip_gma)
765{
766 WARN_ON(!IS_ALIGNED(ip_gma, 4));
767
768 s->ip_gma = ip_gma;
769 update_ip_va(s);
770 return 0;
771}
772
773static inline int ip_gma_advance(struct parser_exec_state *s,
774 unsigned int dw_len)
775{
776 s->ip_gma += (dw_len << 2);
777
778 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
779 if (s->ip_gma >= s->ring_start + s->ring_size)
780 s->ip_gma -= s->ring_size;
781 update_ip_va(s);
782 } else {
783 s->ip_va += (dw_len << 2);
784 }
785
786 return 0;
787}
788
789static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
790{
791 if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
792 return info->len;
793 else
794 return (cmd & ((1U << info->len) - 1)) + 2;
795 return 0;
796}
797
798static inline int cmd_length(struct parser_exec_state *s)
799{
800 return get_cmd_length(s->info, cmd_val(s, 0));
801}
802
803/* do not remove this, some platform may need clflush here */
804#define patch_value(s, addr, val) do { \
805 *addr = val; \
806} while (0)
807
808static bool is_shadowed_mmio(unsigned int offset)
809{
810 bool ret = false;
811
812 if ((offset == 0x2168) || /*BB current head register UDW */
813 (offset == 0x2140) || /*BB current header register */
814 (offset == 0x211c) || /*second BB header register UDW */
815 (offset == 0x2114)) { /*second BB header register UDW */
816 ret = true;
817 }
818 return ret;
819}
820
821static int cmd_reg_handler(struct parser_exec_state *s,
822 unsigned int offset, unsigned int index, char *cmd)
823{
824 struct intel_vgpu *vgpu = s->vgpu;
825 struct intel_gvt *gvt = vgpu->gvt;
826
827 if (offset + 4 > gvt->device_info.mmio_size) {
828 gvt_err("%s access to (%x) outside of MMIO range\n",
829 cmd, offset);
830 return -EINVAL;
831 }
832
833 if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
834 gvt_err("vgpu%d: %s access to non-render register (%x)\n",
835 s->vgpu->id, cmd, offset);
836 return 0;
837 }
838
839 if (is_shadowed_mmio(offset)) {
840 gvt_err("vgpu%d: found access of shadowed MMIO %x\n",
841 s->vgpu->id, offset);
842 return 0;
843 }
844
845 if (offset == i915_mmio_reg_offset(DERRMR) ||
846 offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
847 /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
848 patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
849 }
850
851 /* TODO: Update the global mask if this MMIO is a masked-MMIO */
852 intel_gvt_mmio_set_cmd_accessed(gvt, offset);
853 return 0;
854}
855
856#define cmd_reg(s, i) \
857 (cmd_val(s, i) & GENMASK(22, 2))
858
859#define cmd_reg_inhibit(s, i) \
860 (cmd_val(s, i) & GENMASK(22, 18))
861
862#define cmd_gma(s, i) \
863 (cmd_val(s, i) & GENMASK(31, 2))
864
865#define cmd_gma_hi(s, i) \
866 (cmd_val(s, i) & GENMASK(15, 0))
867
868static int cmd_handler_lri(struct parser_exec_state *s)
869{
870 int i, ret = 0;
871 int cmd_len = cmd_length(s);
872 struct intel_gvt *gvt = s->vgpu->gvt;
873
874 for (i = 1; i < cmd_len; i += 2) {
875 if (IS_BROADWELL(gvt->dev_priv) &&
876 (s->ring_id != RCS)) {
877 if (s->ring_id == BCS &&
878 cmd_reg(s, i) ==
879 i915_mmio_reg_offset(DERRMR))
880 ret |= 0;
881 else
882 ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
883 }
884 if (ret)
885 break;
886 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
887 }
888 return ret;
889}
890
891static int cmd_handler_lrr(struct parser_exec_state *s)
892{
893 int i, ret = 0;
894 int cmd_len = cmd_length(s);
895
896 for (i = 1; i < cmd_len; i += 2) {
897 if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
898 ret |= ((cmd_reg_inhibit(s, i) ||
899 (cmd_reg_inhibit(s, i + 1)))) ?
900 -EINVAL : 0;
901 if (ret)
902 break;
903 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
904 ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
905 }
906 return ret;
907}
908
909static inline int cmd_address_audit(struct parser_exec_state *s,
910 unsigned long guest_gma, int op_size, bool index_mode);
911
912static int cmd_handler_lrm(struct parser_exec_state *s)
913{
914 struct intel_gvt *gvt = s->vgpu->gvt;
915 int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
916 unsigned long gma;
917 int i, ret = 0;
918 int cmd_len = cmd_length(s);
919
920 for (i = 1; i < cmd_len;) {
921 if (IS_BROADWELL(gvt->dev_priv))
922 ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
923 if (ret)
924 break;
925 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
926 if (cmd_val(s, 0) & (1 << 22)) {
927 gma = cmd_gma(s, i + 1);
928 if (gmadr_bytes == 8)
929 gma |= (cmd_gma_hi(s, i + 2)) << 32;
930 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
931 }
932 i += gmadr_dw_number(s) + 1;
933 }
934 return ret;
935}
936
937static int cmd_handler_srm(struct parser_exec_state *s)
938{
939 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
940 unsigned long gma;
941 int i, ret = 0;
942 int cmd_len = cmd_length(s);
943
944 for (i = 1; i < cmd_len;) {
945 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
946 if (cmd_val(s, 0) & (1 << 22)) {
947 gma = cmd_gma(s, i + 1);
948 if (gmadr_bytes == 8)
949 gma |= (cmd_gma_hi(s, i + 2)) << 32;
950 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
951 }
952 i += gmadr_dw_number(s) + 1;
953 }
954 return ret;
955}
956
957struct cmd_interrupt_event {
958 int pipe_control_notify;
959 int mi_flush_dw;
960 int mi_user_interrupt;
961};
962
963struct cmd_interrupt_event cmd_interrupt_events[] = {
964 [RCS] = {
965 .pipe_control_notify = RCS_PIPE_CONTROL,
966 .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
967 .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
968 },
969 [BCS] = {
970 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
971 .mi_flush_dw = BCS_MI_FLUSH_DW,
972 .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
973 },
974 [VCS] = {
975 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
976 .mi_flush_dw = VCS_MI_FLUSH_DW,
977 .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
978 },
979 [VCS2] = {
980 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
981 .mi_flush_dw = VCS2_MI_FLUSH_DW,
982 .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
983 },
984 [VECS] = {
985 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
986 .mi_flush_dw = VECS_MI_FLUSH_DW,
987 .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
988 },
989};
990
991static int cmd_handler_pipe_control(struct parser_exec_state *s)
992{
993 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
994 unsigned long gma;
995 bool index_mode = false;
996 unsigned int post_sync;
997 int ret = 0;
998
999 post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
1000
1001 /* LRI post sync */
1002 if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
1003 ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
1004 /* post sync */
1005 else if (post_sync) {
1006 if (post_sync == 2)
1007 ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
1008 else if (post_sync == 3)
1009 ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
1010 else if (post_sync == 1) {
1011 /* check ggtt*/
1012 if ((cmd_val(s, 2) & (1 << 2))) {
1013 gma = cmd_val(s, 2) & GENMASK(31, 3);
1014 if (gmadr_bytes == 8)
1015 gma |= (cmd_gma_hi(s, 3)) << 32;
1016 /* Store Data Index */
1017 if (cmd_val(s, 1) & (1 << 21))
1018 index_mode = true;
1019 ret |= cmd_address_audit(s, gma, sizeof(u64),
1020 index_mode);
1021 }
1022 }
1023 }
1024
1025 if (ret)
1026 return ret;
1027
1028 if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
1029 set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
1030 s->workload->pending_events);
1031 return 0;
1032}
1033
1034static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
1035{
1036 set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
1037 s->workload->pending_events);
1038 return 0;
1039}
1040
1041static int cmd_advance_default(struct parser_exec_state *s)
1042{
1043 return ip_gma_advance(s, cmd_length(s));
1044}
1045
1046static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
1047{
1048 int ret;
1049
1050 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1051 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1052 ret = ip_gma_set(s, s->ret_ip_gma_bb);
1053 s->buf_addr_type = s->saved_buf_addr_type;
1054 } else {
1055 s->buf_type = RING_BUFFER_INSTRUCTION;
1056 s->buf_addr_type = GTT_BUFFER;
1057 if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
1058 s->ret_ip_gma_ring -= s->ring_size;
1059 ret = ip_gma_set(s, s->ret_ip_gma_ring);
1060 }
1061 return ret;
1062}
1063
1064struct mi_display_flip_command_info {
1065 int pipe;
1066 int plane;
1067 int event;
1068 i915_reg_t stride_reg;
1069 i915_reg_t ctrl_reg;
1070 i915_reg_t surf_reg;
1071 u64 stride_val;
1072 u64 tile_val;
1073 u64 surf_val;
1074 bool async_flip;
1075};
1076
1077struct plane_code_mapping {
1078 int pipe;
1079 int plane;
1080 int event;
1081};
1082
1083static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
1084 struct mi_display_flip_command_info *info)
1085{
1086 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1087 struct plane_code_mapping gen8_plane_code[] = {
1088 [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
1089 [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
1090 [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
1091 [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
1092 [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
1093 [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
1094 };
1095 u32 dword0, dword1, dword2;
1096 u32 v;
1097
1098 dword0 = cmd_val(s, 0);
1099 dword1 = cmd_val(s, 1);
1100 dword2 = cmd_val(s, 2);
1101
1102 v = (dword0 & GENMASK(21, 19)) >> 19;
1103 if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
1104 return -EINVAL;
1105
1106 info->pipe = gen8_plane_code[v].pipe;
1107 info->plane = gen8_plane_code[v].plane;
1108 info->event = gen8_plane_code[v].event;
1109 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1110 info->tile_val = (dword1 & 0x1);
1111 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1112 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1113
1114 if (info->plane == PLANE_A) {
1115 info->ctrl_reg = DSPCNTR(info->pipe);
1116 info->stride_reg = DSPSTRIDE(info->pipe);
1117 info->surf_reg = DSPSURF(info->pipe);
1118 } else if (info->plane == PLANE_B) {
1119 info->ctrl_reg = SPRCTL(info->pipe);
1120 info->stride_reg = SPRSTRIDE(info->pipe);
1121 info->surf_reg = SPRSURF(info->pipe);
1122 } else {
1123 WARN_ON(1);
1124 return -EINVAL;
1125 }
1126 return 0;
1127}
1128
1129static int skl_decode_mi_display_flip(struct parser_exec_state *s,
1130 struct mi_display_flip_command_info *info)
1131{
1132 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1133 u32 dword0 = cmd_val(s, 0);
1134 u32 dword1 = cmd_val(s, 1);
1135 u32 dword2 = cmd_val(s, 2);
1136 u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
1137
1138 switch (plane) {
1139 case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
1140 info->pipe = PIPE_A;
1141 info->event = PRIMARY_A_FLIP_DONE;
1142 break;
1143 case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
1144 info->pipe = PIPE_B;
1145 info->event = PRIMARY_B_FLIP_DONE;
1146 break;
1147 case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
1148 info->pipe = PIPE_B;
1149 info->event = PRIMARY_C_FLIP_DONE;
1150 break;
1151 default:
1152 gvt_err("unknown plane code %d\n", plane);
1153 return -EINVAL;
1154 }
1155
1156 info->pipe = PRIMARY_PLANE;
1157 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1158 info->tile_val = (dword1 & GENMASK(2, 0));
1159 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1160 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1161
1162 info->ctrl_reg = DSPCNTR(info->pipe);
1163 info->stride_reg = DSPSTRIDE(info->pipe);
1164 info->surf_reg = DSPSURF(info->pipe);
1165
1166 return 0;
1167}
1168
1169static int gen8_check_mi_display_flip(struct parser_exec_state *s,
1170 struct mi_display_flip_command_info *info)
1171{
1172 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1173 u32 stride, tile;
1174
1175 if (!info->async_flip)
1176 return 0;
1177
1178 if (IS_SKYLAKE(dev_priv)) {
1179 stride = vgpu_vreg(s->vgpu, info->stride_reg) & GENMASK(9, 0);
1180 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) &
1181 GENMASK(12, 10)) >> 10;
1182 } else {
1183 stride = (vgpu_vreg(s->vgpu, info->stride_reg) &
1184 GENMASK(15, 6)) >> 6;
1185 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
1186 }
1187
1188 if (stride != info->stride_val)
1189 gvt_dbg_cmd("cannot change stride during async flip\n");
1190
1191 if (tile != info->tile_val)
1192 gvt_dbg_cmd("cannot change tile during async flip\n");
1193
1194 return 0;
1195}
1196
1197static int gen8_update_plane_mmio_from_mi_display_flip(
1198 struct parser_exec_state *s,
1199 struct mi_display_flip_command_info *info)
1200{
1201 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1202 struct intel_vgpu *vgpu = s->vgpu;
1203
1204#define write_bits(reg, e, s, v) do { \
1205 vgpu_vreg(vgpu, reg) &= ~GENMASK(e, s); \
1206 vgpu_vreg(vgpu, reg) |= (v << s); \
1207} while (0)
1208
1209 write_bits(info->surf_reg, 31, 12, info->surf_val);
1210 if (IS_SKYLAKE(dev_priv))
1211 write_bits(info->stride_reg, 9, 0, info->stride_val);
1212 else
1213 write_bits(info->stride_reg, 15, 6, info->stride_val);
1214 write_bits(info->ctrl_reg, IS_SKYLAKE(dev_priv) ? 12 : 10,
1215 10, info->tile_val);
1216
1217#undef write_bits
1218
1219 vgpu_vreg(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
1220 intel_vgpu_trigger_virtual_event(vgpu, info->event);
1221 return 0;
1222}
1223
1224static int decode_mi_display_flip(struct parser_exec_state *s,
1225 struct mi_display_flip_command_info *info)
1226{
1227 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1228
1229 if (IS_BROADWELL(dev_priv))
1230 return gen8_decode_mi_display_flip(s, info);
1231 if (IS_SKYLAKE(dev_priv))
1232 return skl_decode_mi_display_flip(s, info);
1233
1234 return -ENODEV;
1235}
1236
1237static int check_mi_display_flip(struct parser_exec_state *s,
1238 struct mi_display_flip_command_info *info)
1239{
1240 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1241
1242 if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
1243 return gen8_check_mi_display_flip(s, info);
1244 return -ENODEV;
1245}
1246
1247static int update_plane_mmio_from_mi_display_flip(
1248 struct parser_exec_state *s,
1249 struct mi_display_flip_command_info *info)
1250{
1251 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1252
1253 if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
1254 return gen8_update_plane_mmio_from_mi_display_flip(s, info);
1255 return -ENODEV;
1256}
1257
1258static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
1259{
1260 struct mi_display_flip_command_info info;
1261 int ret;
1262 int i;
1263 int len = cmd_length(s);
1264
1265 ret = decode_mi_display_flip(s, &info);
1266 if (ret) {
1267 gvt_err("fail to decode MI display flip command\n");
1268 return ret;
1269 }
1270
1271 ret = check_mi_display_flip(s, &info);
1272 if (ret) {
1273 gvt_err("invalid MI display flip command\n");
1274 return ret;
1275 }
1276
1277 ret = update_plane_mmio_from_mi_display_flip(s, &info);
1278 if (ret) {
1279 gvt_err("fail to update plane mmio\n");
1280 return ret;
1281 }
1282
1283 for (i = 0; i < len; i++)
1284 patch_value(s, cmd_ptr(s, i), MI_NOOP);
1285 return 0;
1286}
1287
1288static bool is_wait_for_flip_pending(u32 cmd)
1289{
1290 return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
1291 MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
1292 MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
1293 MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
1294 MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
1295 MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
1296}
1297
1298static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
1299{
1300 u32 cmd = cmd_val(s, 0);
1301
1302 if (!is_wait_for_flip_pending(cmd))
1303 return 0;
1304
1305 patch_value(s, cmd_ptr(s, 0), MI_NOOP);
1306 return 0;
1307}
1308
1309static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
1310{
1311 unsigned long addr;
1312 unsigned long gma_high, gma_low;
1313 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1314
1315 if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8))
1316 return INTEL_GVT_INVALID_ADDR;
1317
1318 gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
1319 if (gmadr_bytes == 4) {
1320 addr = gma_low;
1321 } else {
1322 gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
1323 addr = (((unsigned long)gma_high) << 32) | gma_low;
1324 }
1325 return addr;
1326}
1327
1328static inline int cmd_address_audit(struct parser_exec_state *s,
1329 unsigned long guest_gma, int op_size, bool index_mode)
1330{
1331 struct intel_vgpu *vgpu = s->vgpu;
1332 u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
1333 int i;
1334 int ret;
1335
1336 if (op_size > max_surface_size) {
1337 gvt_err("command address audit fail name %s\n", s->info->name);
1338 return -EINVAL;
1339 }
1340
1341 if (index_mode) {
1342 if (guest_gma >= GTT_PAGE_SIZE / sizeof(u64)) {
1343 ret = -EINVAL;
1344 goto err;
1345 }
1346 } else if ((!vgpu_gmadr_is_valid(s->vgpu, guest_gma)) ||
1347 (!vgpu_gmadr_is_valid(s->vgpu,
1348 guest_gma + op_size - 1))) {
1349 ret = -EINVAL;
1350 goto err;
1351 }
1352 return 0;
1353err:
1354 gvt_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
1355 s->info->name, guest_gma, op_size);
1356
1357 pr_err("cmd dump: ");
1358 for (i = 0; i < cmd_length(s); i++) {
1359 if (!(i % 4))
1360 pr_err("\n%08x ", cmd_val(s, i));
1361 else
1362 pr_err("%08x ", cmd_val(s, i));
1363 }
1364 pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
1365 vgpu->id,
1366 vgpu_aperture_gmadr_base(vgpu),
1367 vgpu_aperture_gmadr_end(vgpu),
1368 vgpu_hidden_gmadr_base(vgpu),
1369 vgpu_hidden_gmadr_end(vgpu));
1370 return ret;
1371}
1372
1373static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
1374{
1375 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1376 int op_size = (cmd_length(s) - 3) * sizeof(u32);
1377 int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
1378 unsigned long gma, gma_low, gma_high;
1379 int ret = 0;
1380
1381 /* check ppggt */
1382 if (!(cmd_val(s, 0) & (1 << 22)))
1383 return 0;
1384
1385 gma = cmd_val(s, 2) & GENMASK(31, 2);
1386
1387 if (gmadr_bytes == 8) {
1388 gma_low = cmd_val(s, 1) & GENMASK(31, 2);
1389 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1390 gma = (gma_high << 32) | gma_low;
1391 core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
1392 }
1393 ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
1394 return ret;
1395}
1396
1397static inline int unexpected_cmd(struct parser_exec_state *s)
1398{
1399 gvt_err("vgpu%d: Unexpected %s in command buffer!\n",
1400 s->vgpu->id, s->info->name);
1401 return -EINVAL;
1402}
1403
1404static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
1405{
1406 return unexpected_cmd(s);
1407}
1408
1409static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
1410{
1411 return unexpected_cmd(s);
1412}
1413
1414static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
1415{
1416 return unexpected_cmd(s);
1417}
1418
1419static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
1420{
1421 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1422 int op_size = ((1 << (cmd_val(s, 0) & GENMASK(20, 19) >> 19)) *
1423 sizeof(u32));
1424 unsigned long gma, gma_high;
1425 int ret = 0;
1426
1427 if (!(cmd_val(s, 0) & (1 << 22)))
1428 return ret;
1429
1430 gma = cmd_val(s, 1) & GENMASK(31, 2);
1431 if (gmadr_bytes == 8) {
1432 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1433 gma = (gma_high << 32) | gma;
1434 }
1435 ret = cmd_address_audit(s, gma, op_size, false);
1436 return ret;
1437}
1438
1439static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
1440{
1441 return unexpected_cmd(s);
1442}
1443
1444static int cmd_handler_mi_clflush(struct parser_exec_state *s)
1445{
1446 return unexpected_cmd(s);
1447}
1448
1449static int cmd_handler_mi_conditional_batch_buffer_end(
1450 struct parser_exec_state *s)
1451{
1452 return unexpected_cmd(s);
1453}
1454
1455static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
1456{
1457 return unexpected_cmd(s);
1458}
1459
1460static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
1461{
1462 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1463 unsigned long gma;
1464 bool index_mode = false;
1465 int ret = 0;
1466
1467 /* Check post-sync and ppgtt bit */
1468 if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
1469 gma = cmd_val(s, 1) & GENMASK(31, 3);
1470 if (gmadr_bytes == 8)
1471 gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
1472 /* Store Data Index */
1473 if (cmd_val(s, 0) & (1 << 21))
1474 index_mode = true;
1475 ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
1476 }
1477 /* Check notify bit */
1478 if ((cmd_val(s, 0) & (1 << 8)))
1479 set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
1480 s->workload->pending_events);
1481 return ret;
1482}
1483
1484static void addr_type_update_snb(struct parser_exec_state *s)
1485{
1486 if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
1487 (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
1488 s->buf_addr_type = PPGTT_BUFFER;
1489 }
1490}
1491
1492
1493static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
1494 unsigned long gma, unsigned long end_gma, void *va)
1495{
1496 unsigned long copy_len, offset;
1497 unsigned long len = 0;
1498 unsigned long gpa;
1499
1500 while (gma != end_gma) {
1501 gpa = intel_vgpu_gma_to_gpa(mm, gma);
1502 if (gpa == INTEL_GVT_INVALID_ADDR) {
1503 gvt_err("invalid gma address: %lx\n", gma);
1504 return -EFAULT;
1505 }
1506
1507 offset = gma & (GTT_PAGE_SIZE - 1);
1508
1509 copy_len = (end_gma - gma) >= (GTT_PAGE_SIZE - offset) ?
1510 GTT_PAGE_SIZE - offset : end_gma - gma;
1511
1512 intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
1513
1514 len += copy_len;
1515 gma += copy_len;
1516 }
1517 return 0;
1518}
1519
1520
1521/*
1522 * Check whether a batch buffer needs to be scanned. Currently
1523 * the only criteria is based on privilege.
1524 */
1525static int batch_buffer_needs_scan(struct parser_exec_state *s)
1526{
1527 struct intel_gvt *gvt = s->vgpu->gvt;
1528
1529 if (bypass_batch_buffer_scan)
1530 return 0;
1531
1532 if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)) {
1533 /* BDW decides privilege based on address space */
1534 if (cmd_val(s, 0) & (1 << 8))
1535 return 0;
1536 }
1537 return 1;
1538}
1539
1540static uint32_t find_bb_size(struct parser_exec_state *s)
1541{
1542 unsigned long gma = 0;
1543 struct cmd_info *info;
1544 uint32_t bb_size = 0;
1545 uint32_t cmd_len = 0;
1546 bool met_bb_end = false;
1547 u32 cmd;
1548
1549 /* get the start gm address of the batch buffer */
1550 gma = get_gma_bb_from_cmd(s, 1);
1551 cmd = cmd_val(s, 0);
1552
1553 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1554 if (info == NULL) {
1555 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
1556 cmd, get_opcode(cmd, s->ring_id));
1557 return -EINVAL;
1558 }
1559 do {
1560 copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
1561 gma, gma + 4, &cmd);
1562 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1563 if (info == NULL) {
1564 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
1565 cmd, get_opcode(cmd, s->ring_id));
1566 return -EINVAL;
1567 }
1568
1569 if (info->opcode == OP_MI_BATCH_BUFFER_END) {
1570 met_bb_end = true;
1571 } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
1572 if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0) {
1573 /* chained batch buffer */
1574 met_bb_end = true;
1575 }
1576 }
1577 cmd_len = get_cmd_length(info, cmd) << 2;
1578 bb_size += cmd_len;
1579 gma += cmd_len;
1580
1581 } while (!met_bb_end);
1582
1583 return bb_size;
1584}
1585
1586static u32 *vmap_batch(struct drm_i915_gem_object *obj,
1587 unsigned int start, unsigned int len)
1588{
1589 int i;
1590 void *addr = NULL;
1591 struct sg_page_iter sg_iter;
1592 int first_page = start >> PAGE_SHIFT;
1593 int last_page = (len + start + 4095) >> PAGE_SHIFT;
1594 int npages = last_page - first_page;
1595 struct page **pages;
1596
1597 pages = drm_malloc_ab(npages, sizeof(*pages));
1598 if (pages == NULL) {
1599 DRM_DEBUG_DRIVER("Failed to get space for pages\n");
1600 goto finish;
1601 }
1602
1603 i = 0;
1604 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1605 first_page) {
1606 pages[i++] = sg_page_iter_page(&sg_iter);
1607 if (i == npages)
1608 break;
1609 }
1610
1611 addr = vmap(pages, i, 0, PAGE_KERNEL);
1612 if (addr == NULL) {
1613 DRM_DEBUG_DRIVER("Failed to vmap pages\n");
1614 goto finish;
1615 }
1616
1617finish:
1618 if (pages)
1619 drm_free_large(pages);
1620 return (u32 *)addr;
1621}
1622
1623
1624static int perform_bb_shadow(struct parser_exec_state *s)
1625{
1626 struct intel_shadow_bb_entry *entry_obj;
1627 unsigned long gma = 0;
1628 uint32_t bb_size;
1629 void *dst = NULL;
1630 int ret = 0;
1631
1632 /* get the start gm address of the batch buffer */
1633 gma = get_gma_bb_from_cmd(s, 1);
1634
1635 /* get the size of the batch buffer */
1636 bb_size = find_bb_size(s);
1637
1638 /* allocate shadow batch buffer */
1639 entry_obj = kmalloc(sizeof(*entry_obj), GFP_KERNEL);
1640 if (entry_obj == NULL)
1641 return -ENOMEM;
1642
894cf7d1
CW
1643 entry_obj->obj =
1644 i915_gem_object_create(&(s->vgpu->gvt->dev_priv->drm),
1645 roundup(bb_size, PAGE_SIZE));
1646 if (IS_ERR(entry_obj->obj)) {
1647 ret = PTR_ERR(entry_obj->obj);
1648 goto free_entry;
1649 }
be1da707
ZW
1650 entry_obj->len = bb_size;
1651 INIT_LIST_HEAD(&entry_obj->list);
1652
1653 ret = i915_gem_object_get_pages(entry_obj->obj);
1654 if (ret)
894cf7d1 1655 goto put_obj;
be1da707
ZW
1656
1657 i915_gem_object_pin_pages(entry_obj->obj);
1658
1659 /* get the va of the shadow batch buffer */
1660 dst = (void *)vmap_batch(entry_obj->obj, 0, bb_size);
1661 if (!dst) {
1662 gvt_err("failed to vmap shadow batch\n");
1663 ret = -ENOMEM;
1664 goto unpin_src;
1665 }
1666
1667 ret = i915_gem_object_set_to_cpu_domain(entry_obj->obj, false);
1668 if (ret) {
1669 gvt_err("failed to set shadow batch to CPU\n");
1670 goto unmap_src;
1671 }
1672
1673 entry_obj->va = dst;
1674 entry_obj->bb_start_cmd_va = s->ip_va;
1675
1676 /* copy batch buffer to shadow batch buffer*/
1677 ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
1678 gma, gma + bb_size, dst);
1679 if (ret) {
1680 gvt_err("fail to copy guest ring buffer\n");
894cf7d1 1681 goto unmap_src;
be1da707
ZW
1682 }
1683
1684 list_add(&entry_obj->list, &s->workload->shadow_bb);
1685 /*
1686 * ip_va saves the virtual address of the shadow batch buffer, while
1687 * ip_gma saves the graphics address of the original batch buffer.
1688 * As the shadow batch buffer is just a copy from the originial one,
1689 * it should be right to use shadow batch buffer'va and original batch
1690 * buffer's gma in pair. After all, we don't want to pin the shadow
1691 * buffer here (too early).
1692 */
1693 s->ip_va = dst;
1694 s->ip_gma = gma;
1695
1696 return 0;
1697
1698unmap_src:
1699 vunmap(dst);
1700unpin_src:
1701 i915_gem_object_unpin_pages(entry_obj->obj);
894cf7d1
CW
1702put_obj:
1703 i915_gem_object_put(entry_obj->obj);
1704free_entry:
1705 kfree(entry_obj);
be1da707
ZW
1706 return ret;
1707}
1708
1709static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
1710{
1711 bool second_level;
1712 int ret = 0;
1713
1714 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1715 gvt_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
1716 return -EINVAL;
1717 }
1718
1719 second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
1720 if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
1721 gvt_err("Jumping to 2nd level BB from RB is not allowed\n");
1722 return -EINVAL;
1723 }
1724
1725 s->saved_buf_addr_type = s->buf_addr_type;
1726 addr_type_update_snb(s);
1727 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
1728 s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
1729 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1730 } else if (second_level) {
1731 s->buf_type = BATCH_BUFFER_2ND_LEVEL;
1732 s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
1733 s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
1734 }
1735
1736 if (batch_buffer_needs_scan(s)) {
1737 ret = perform_bb_shadow(s);
1738 if (ret < 0)
1739 gvt_err("invalid shadow batch buffer\n");
1740 } else {
1741 /* emulate a batch buffer end to do return right */
1742 ret = cmd_handler_mi_batch_buffer_end(s);
1743 if (ret < 0)
1744 return ret;
1745 }
1746
1747 return ret;
1748}
1749
1750static struct cmd_info cmd_info[] = {
1751 {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1752
1753 {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
1754 0, 1, NULL},
1755
1756 {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
1757 0, 1, cmd_handler_mi_user_interrupt},
1758
1759 {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
1760 D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
1761
1762 {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1763
1764 {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1765 NULL},
1766
1767 {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1768 NULL},
1769
1770 {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1771 NULL},
1772
1773 {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1774 NULL},
1775
1776 {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
1777 D_ALL, 0, 1, NULL},
1778
1779 {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
1780 F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1781 cmd_handler_mi_batch_buffer_end},
1782
1783 {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
1784 0, 1, NULL},
1785
1786 {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1787 NULL},
1788
1789 {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
1790 D_ALL, 0, 1, NULL},
1791
1792 {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1793 NULL},
1794
1795 {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1796 NULL},
1797
1798 {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
1799 R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
1800
1801 {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
1802 0, 8, NULL},
1803
1804 {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
1805
1806 {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1807
1808 {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
1809 D_BDW_PLUS, 0, 8, NULL},
1810
1811 {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1812 ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
1813
1814 {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1815 ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
1816
1817 {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
1818 0, 8, cmd_handler_mi_store_data_index},
1819
1820 {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
1821 D_ALL, 0, 8, cmd_handler_lri},
1822
1823 {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
1824 cmd_handler_mi_update_gtt},
1825
1826 {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
1827 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
1828
1829 {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
1830 cmd_handler_mi_flush_dw},
1831
1832 {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
1833 10, cmd_handler_mi_clflush},
1834
1835 {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
1836 D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
1837
1838 {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
1839 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
1840
1841 {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
1842 D_ALL, 0, 8, cmd_handler_lrr},
1843
1844 {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
1845 D_ALL, 0, 8, NULL},
1846
1847 {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
1848 ADDR_FIX_1(2), 8, NULL},
1849
1850 {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
1851 ADDR_FIX_1(2), 8, NULL},
1852
1853 {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
1854 8, cmd_handler_mi_op_2e},
1855
1856 {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
1857 8, cmd_handler_mi_op_2f},
1858
1859 {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
1860 F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
1861 cmd_handler_mi_batch_buffer_start},
1862
1863 {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
1864 F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
1865 cmd_handler_mi_conditional_batch_buffer_end},
1866
1867 {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
1868 R_RCS | R_BCS, D_ALL, 0, 2, NULL},
1869
1870 {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1871 ADDR_FIX_2(4, 7), 8, NULL},
1872
1873 {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1874 0, 8, NULL},
1875
1876 {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
1877 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1878
1879 {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1880
1881 {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
1882 0, 8, NULL},
1883
1884 {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1885 ADDR_FIX_1(3), 8, NULL},
1886
1887 {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
1888 D_ALL, 0, 8, NULL},
1889
1890 {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
1891 ADDR_FIX_1(4), 8, NULL},
1892
1893 {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1894 ADDR_FIX_2(4, 5), 8, NULL},
1895
1896 {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1897 ADDR_FIX_1(4), 8, NULL},
1898
1899 {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
1900 ADDR_FIX_2(4, 7), 8, NULL},
1901
1902 {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
1903 D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1904
1905 {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1906
1907 {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
1908 D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
1909
1910 {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
1911 R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1912
1913 {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
1914 OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
1915 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1916
1917 {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
1918 D_ALL, ADDR_FIX_1(4), 8, NULL},
1919
1920 {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
1921 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1922
1923 {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
1924 D_ALL, ADDR_FIX_1(4), 8, NULL},
1925
1926 {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
1927 D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1928
1929 {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
1930 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1931
1932 {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
1933 OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
1934 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1935
1936 {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
1937 ADDR_FIX_2(4, 5), 8, NULL},
1938
1939 {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
1940 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1941
1942 {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
1943 OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
1944 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1945
1946 {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
1947 OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
1948 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1949
1950 {"3DSTATE_BLEND_STATE_POINTERS",
1951 OP_3DSTATE_BLEND_STATE_POINTERS,
1952 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1953
1954 {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
1955 OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
1956 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1957
1958 {"3DSTATE_BINDING_TABLE_POINTERS_VS",
1959 OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
1960 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1961
1962 {"3DSTATE_BINDING_TABLE_POINTERS_HS",
1963 OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
1964 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1965
1966 {"3DSTATE_BINDING_TABLE_POINTERS_DS",
1967 OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
1968 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1969
1970 {"3DSTATE_BINDING_TABLE_POINTERS_GS",
1971 OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
1972 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1973
1974 {"3DSTATE_BINDING_TABLE_POINTERS_PS",
1975 OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
1976 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1977
1978 {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
1979 OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
1980 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1981
1982 {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
1983 OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
1984 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1985
1986 {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
1987 OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
1988 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1989
1990 {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
1991 OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
1992 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1993
1994 {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
1995 OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
1996 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1997
1998 {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
1999 0, 8, NULL},
2000
2001 {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
2002 0, 8, NULL},
2003
2004 {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
2005 0, 8, NULL},
2006
2007 {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
2008 0, 8, NULL},
2009
2010 {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
2011 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2012
2013 {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
2014 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2015
2016 {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
2017 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2018
2019 {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
2020 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2021
2022 {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
2023 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2024
2025 {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
2026 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2027
2028 {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
2029 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2030
2031 {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
2032 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2033
2034 {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
2035 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2036
2037 {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
2038 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2039
2040 {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
2041 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2042
2043 {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
2044 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2045
2046 {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
2047 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2048
2049 {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
2050 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2051
2052 {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
2053 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2054
2055 {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
2056 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2057
2058 {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
2059 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2060
2061 {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
2062 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2063
2064 {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
2065 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2066
2067 {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
2068 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2069
2070 {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
2071 D_BDW_PLUS, 0, 8, NULL},
2072
2073 {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2074 NULL},
2075
2076 {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
2077 D_BDW_PLUS, 0, 8, NULL},
2078
2079 {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
2080 D_BDW_PLUS, 0, 8, NULL},
2081
2082 {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2083 8, NULL},
2084
2085 {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
2086 R_RCS, D_BDW_PLUS, 0, 8, NULL},
2087
2088 {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2089 8, NULL},
2090
2091 {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2092 NULL},
2093
2094 {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2095 NULL},
2096
2097 {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2098 NULL},
2099
2100 {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
2101 D_BDW_PLUS, 0, 8, NULL},
2102
2103 {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
2104 R_RCS, D_ALL, 0, 8, NULL},
2105
2106 {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
2107 D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
2108
2109 {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
2110 R_RCS, D_ALL, 0, 1, NULL},
2111
2112 {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2113
2114 {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
2115 R_RCS, D_ALL, 0, 8, NULL},
2116
2117 {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
2118 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2119
2120 {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2121
2122 {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2123
2124 {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2125
2126 {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
2127 D_BDW_PLUS, 0, 8, NULL},
2128
2129 {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
2130 D_BDW_PLUS, 0, 8, NULL},
2131
2132 {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
2133 D_ALL, 0, 8, NULL},
2134
2135 {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
2136 D_BDW_PLUS, 0, 8, NULL},
2137
2138 {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
2139 D_BDW_PLUS, 0, 8, NULL},
2140
2141 {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2142
2143 {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2144
2145 {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2146
2147 {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
2148 D_ALL, 0, 8, NULL},
2149
2150 {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2151
2152 {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2153
2154 {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
2155 R_RCS, D_ALL, 0, 8, NULL},
2156
2157 {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
2158 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2159
2160 {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
2161 0, 8, NULL},
2162
2163 {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
2164 D_ALL, ADDR_FIX_1(2), 8, NULL},
2165
2166 {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
2167 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2168
2169 {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
2170 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2171
2172 {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
2173 D_ALL, 0, 8, NULL},
2174
2175 {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
2176 D_ALL, 0, 8, NULL},
2177
2178 {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
2179 D_ALL, 0, 8, NULL},
2180
2181 {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
2182 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2183
2184 {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
2185 D_BDW_PLUS, 0, 8, NULL},
2186
2187 {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
2188 D_ALL, ADDR_FIX_1(2), 8, NULL},
2189
2190 {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
2191 R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
2192
2193 {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
2194 R_RCS, D_ALL, 0, 8, NULL},
2195
2196 {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
2197 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2198
2199 {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
2200 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2201
2202 {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
2203 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2204
2205 {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
2206 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2207
2208 {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
2209 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2210
2211 {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
2212 R_RCS, D_ALL, 0, 8, NULL},
2213
2214 {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
2215 D_ALL, 0, 9, NULL},
2216
2217 {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2218 ADDR_FIX_2(2, 4), 8, NULL},
2219
2220 {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
2221 OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
2222 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2223
2224 {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
2225 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2226
2227 {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
2228 OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
2229 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2230
2231 {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
2232 D_BDW_PLUS, 0, 8, NULL},
2233
2234 {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
2235 ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
2236
2237 {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2238
2239 {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
2240 1, NULL},
2241
2242 {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
2243 ADDR_FIX_1(1), 8, NULL},
2244
2245 {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2246
2247 {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2248 ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
2249
2250 {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
2251 ADDR_FIX_1(1), 8, NULL},
2252
2253 {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2254
2255 {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2256
2257 {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2258 0, 8, NULL},
2259
2260 {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
2261 D_SKL_PLUS, 0, 8, NULL},
2262
2263 {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
2264 F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2265
2266 {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
2267 0, 16, NULL},
2268
2269 {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
2270 0, 16, NULL},
2271
2272 {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2273
2274 {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
2275 0, 16, NULL},
2276
2277 {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
2278 0, 16, NULL},
2279
2280 {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2281 0, 16, NULL},
2282
2283 {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2284 0, 8, NULL},
2285
2286 {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
2287 NULL},
2288
2289 {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
2290 F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
2291
2292 {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
2293 R_VCS, D_ALL, 0, 12, NULL},
2294
2295 {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
2296 R_VCS, D_ALL, 0, 12, NULL},
2297
2298 {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
2299 R_VCS, D_BDW_PLUS, 0, 12, NULL},
2300
2301 {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
2302 F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2303
2304 {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
2305 F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
2306
2307 {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2308
2309 {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
2310 R_VCS, D_ALL, 0, 12, NULL},
2311
2312 {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
2313 R_VCS, D_ALL, 0, 12, NULL},
2314
2315 {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
2316 R_VCS, D_ALL, 0, 12, NULL},
2317
2318 {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
2319 R_VCS, D_ALL, 0, 12, NULL},
2320
2321 {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
2322 R_VCS, D_ALL, 0, 12, NULL},
2323
2324 {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
2325 R_VCS, D_ALL, 0, 12, NULL},
2326
2327 {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
2328 R_VCS, D_ALL, 0, 6, NULL},
2329
2330 {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
2331 R_VCS, D_ALL, 0, 12, NULL},
2332
2333 {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
2334 R_VCS, D_ALL, 0, 12, NULL},
2335
2336 {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
2337 R_VCS, D_ALL, 0, 12, NULL},
2338
2339 {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
2340 R_VCS, D_ALL, 0, 12, NULL},
2341
2342 {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
2343 R_VCS, D_ALL, 0, 12, NULL},
2344
2345 {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
2346 R_VCS, D_ALL, 0, 12, NULL},
2347
2348 {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
2349 R_VCS, D_ALL, 0, 12, NULL},
2350 {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
2351 R_VCS, D_ALL, 0, 12, NULL},
2352
2353 {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
2354 R_VCS, D_ALL, 0, 12, NULL},
2355
2356 {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
2357 R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
2358
2359 {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
2360 R_VCS, D_ALL, 0, 12, NULL},
2361
2362 {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
2363 R_VCS, D_ALL, 0, 12, NULL},
2364
2365 {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
2366 R_VCS, D_ALL, 0, 12, NULL},
2367
2368 {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
2369 R_VCS, D_ALL, 0, 12, NULL},
2370
2371 {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
2372 R_VCS, D_ALL, 0, 12, NULL},
2373
2374 {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
2375 R_VCS, D_ALL, 0, 12, NULL},
2376
2377 {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
2378 R_VCS, D_ALL, 0, 12, NULL},
2379
2380 {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
2381 R_VCS, D_ALL, 0, 12, NULL},
2382
2383 {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
2384 R_VCS, D_ALL, 0, 12, NULL},
2385
2386 {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
2387 R_VCS, D_ALL, 0, 12, NULL},
2388
2389 {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
2390 R_VCS, D_ALL, 0, 12, NULL},
2391
2392 {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
2393 0, 16, NULL},
2394
2395 {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2396
2397 {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2398
2399 {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
2400 R_VCS, D_ALL, 0, 12, NULL},
2401
2402 {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
2403 R_VCS, D_ALL, 0, 12, NULL},
2404
2405 {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
2406 R_VCS, D_ALL, 0, 12, NULL},
2407
2408 {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
2409
2410 {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
2411 0, 12, NULL},
2412
2413 {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
2414 0, 20, NULL},
2415};
2416
2417static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
2418{
2419 hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
2420}
2421
2422#define GVT_MAX_CMD_LENGTH 20 /* In Dword */
2423
2424static void trace_cs_command(struct parser_exec_state *s,
2425 cycles_t cost_pre_cmd_handler, cycles_t cost_cmd_handler)
2426{
2427 /* This buffer is used by ftrace to store all commands copied from
2428 * guest gma space. Sometimes commands can cross pages, this should
2429 * not be handled in ftrace logic. So this is just used as a
2430 * 'bounce buffer'
2431 */
2432 u32 cmd_trace_buf[GVT_MAX_CMD_LENGTH];
2433 int i;
2434 u32 cmd_len = cmd_length(s);
2435 /* The chosen value of GVT_MAX_CMD_LENGTH are just based on
2436 * following two considerations:
2437 * 1) From observation, most common ring commands is not that long.
2438 * But there are execeptions. So it indeed makes sence to observe
2439 * longer commands.
2440 * 2) From the performance and debugging point of view, dumping all
2441 * contents of very commands is not necessary.
2442 * We mgith shrink GVT_MAX_CMD_LENGTH or remove this trace event in
2443 * future for performance considerations.
2444 */
2445 if (unlikely(cmd_len > GVT_MAX_CMD_LENGTH)) {
2446 gvt_dbg_cmd("cmd length exceed tracing limitation!\n");
2447 cmd_len = GVT_MAX_CMD_LENGTH;
2448 }
2449
2450 for (i = 0; i < cmd_len; i++)
2451 cmd_trace_buf[i] = cmd_val(s, i);
2452
2453 trace_gvt_command(s->vgpu->id, s->ring_id, s->ip_gma, cmd_trace_buf,
2454 cmd_len, s->buf_type == RING_BUFFER_INSTRUCTION,
2455 cost_pre_cmd_handler, cost_cmd_handler);
2456}
2457
2458/* call the cmd handler, and advance ip */
2459static int cmd_parser_exec(struct parser_exec_state *s)
2460{
2461 struct cmd_info *info;
2462 u32 cmd;
2463 int ret = 0;
2464 cycles_t t0, t1, t2;
2465 struct parser_exec_state s_before_advance_custom;
2466
2467 t0 = get_cycles();
2468
2469 cmd = cmd_val(s, 0);
2470
2471 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
2472 if (info == NULL) {
2473 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
2474 cmd, get_opcode(cmd, s->ring_id));
2475 return -EINVAL;
2476 }
2477
2478 gvt_dbg_cmd("%s\n", info->name);
2479
2480 s->info = info;
2481
2482 t1 = get_cycles();
2483
2484 memcpy(&s_before_advance_custom, s, sizeof(struct parser_exec_state));
2485
2486 if (info->handler) {
2487 ret = info->handler(s);
2488 if (ret < 0) {
2489 gvt_err("%s handler error\n", info->name);
2490 return ret;
2491 }
2492 }
2493 t2 = get_cycles();
2494
2495 trace_cs_command(&s_before_advance_custom, t1 - t0, t2 - t1);
2496
2497 if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
2498 ret = cmd_advance_default(s);
2499 if (ret) {
2500 gvt_err("%s IP advance error\n", info->name);
2501 return ret;
2502 }
2503 }
2504 return 0;
2505}
2506
2507static inline bool gma_out_of_range(unsigned long gma,
2508 unsigned long gma_head, unsigned int gma_tail)
2509{
2510 if (gma_tail >= gma_head)
2511 return (gma < gma_head) || (gma > gma_tail);
2512 else
2513 return (gma > gma_tail) && (gma < gma_head);
2514}
2515
2516static int command_scan(struct parser_exec_state *s,
2517 unsigned long rb_head, unsigned long rb_tail,
2518 unsigned long rb_start, unsigned long rb_len)
2519{
2520
2521 unsigned long gma_head, gma_tail, gma_bottom;
2522 int ret = 0;
2523
2524 gma_head = rb_start + rb_head;
2525 gma_tail = rb_start + rb_tail;
2526 gma_bottom = rb_start + rb_len;
2527
2528 gvt_dbg_cmd("scan_start: start=%lx end=%lx\n", gma_head, gma_tail);
2529
2530 while (s->ip_gma != gma_tail) {
2531 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
2532 if (!(s->ip_gma >= rb_start) ||
2533 !(s->ip_gma < gma_bottom)) {
2534 gvt_err("ip_gma %lx out of ring scope."
2535 "(base:0x%lx, bottom: 0x%lx)\n",
2536 s->ip_gma, rb_start,
2537 gma_bottom);
2538 parser_exec_state_dump(s);
2539 return -EINVAL;
2540 }
2541 if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
2542 gvt_err("ip_gma %lx out of range."
2543 "base 0x%lx head 0x%lx tail 0x%lx\n",
2544 s->ip_gma, rb_start,
2545 rb_head, rb_tail);
2546 parser_exec_state_dump(s);
2547 break;
2548 }
2549 }
2550 ret = cmd_parser_exec(s);
2551 if (ret) {
2552 gvt_err("cmd parser error\n");
2553 parser_exec_state_dump(s);
2554 break;
2555 }
2556 }
2557
2558 gvt_dbg_cmd("scan_end\n");
2559
2560 return ret;
2561}
2562
2563static int scan_workload(struct intel_vgpu_workload *workload)
2564{
2565 unsigned long gma_head, gma_tail, gma_bottom;
2566 struct parser_exec_state s;
2567 int ret = 0;
2568
2569 /* ring base is page aligned */
2570 if (WARN_ON(!IS_ALIGNED(workload->rb_start, GTT_PAGE_SIZE)))
2571 return -EINVAL;
2572
2573 gma_head = workload->rb_start + workload->rb_head;
2574 gma_tail = workload->rb_start + workload->rb_tail;
2575 gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
2576
2577 s.buf_type = RING_BUFFER_INSTRUCTION;
2578 s.buf_addr_type = GTT_BUFFER;
2579 s.vgpu = workload->vgpu;
2580 s.ring_id = workload->ring_id;
2581 s.ring_start = workload->rb_start;
2582 s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2583 s.ring_head = gma_head;
2584 s.ring_tail = gma_tail;
2585 s.rb_va = workload->shadow_ring_buffer_va;
2586 s.workload = workload;
2587
2588 if (bypass_scan_mask & (1 << workload->ring_id))
2589 return 0;
2590
2591 ret = ip_gma_set(&s, gma_head);
2592 if (ret)
2593 goto out;
2594
2595 ret = command_scan(&s, workload->rb_head, workload->rb_tail,
2596 workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
2597
2598out:
2599 return ret;
2600}
2601
2602static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2603{
2604
2605 unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
2606 struct parser_exec_state s;
2607 int ret = 0;
2608
2609 /* ring base is page aligned */
2610 if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma, GTT_PAGE_SIZE)))
2611 return -EINVAL;
2612
2613 ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
2614 ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
2615 PAGE_SIZE);
2616 gma_head = wa_ctx->indirect_ctx.guest_gma;
2617 gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
2618 gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
2619
2620 s.buf_type = RING_BUFFER_INSTRUCTION;
2621 s.buf_addr_type = GTT_BUFFER;
2622 s.vgpu = wa_ctx->workload->vgpu;
2623 s.ring_id = wa_ctx->workload->ring_id;
2624 s.ring_start = wa_ctx->indirect_ctx.guest_gma;
2625 s.ring_size = ring_size;
2626 s.ring_head = gma_head;
2627 s.ring_tail = gma_tail;
2628 s.rb_va = wa_ctx->indirect_ctx.shadow_va;
2629 s.workload = wa_ctx->workload;
2630
2631 ret = ip_gma_set(&s, gma_head);
2632 if (ret)
2633 goto out;
2634
2635 ret = command_scan(&s, 0, ring_tail,
2636 wa_ctx->indirect_ctx.guest_gma, ring_size);
2637out:
2638 return ret;
2639}
2640
2641static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
2642{
2643 struct intel_vgpu *vgpu = workload->vgpu;
2644 int ring_id = workload->ring_id;
2645 struct i915_gem_context *shadow_ctx = vgpu->shadow_ctx;
2646 struct intel_ring *ring = shadow_ctx->engine[ring_id].ring;
2647 unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
2648 unsigned int copy_len = 0;
2649 int ret;
2650
2651 guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2652
2653 /* calculate workload ring buffer size */
2654 workload->rb_len = (workload->rb_tail + guest_rb_size -
2655 workload->rb_head) % guest_rb_size;
2656
2657 gma_head = workload->rb_start + workload->rb_head;
2658 gma_tail = workload->rb_start + workload->rb_tail;
2659 gma_top = workload->rb_start + guest_rb_size;
2660
2661 /* allocate shadow ring buffer */
2662 ret = intel_ring_begin(workload->req, workload->rb_len / 4);
2663 if (ret)
2664 return ret;
2665
2666 /* get shadow ring buffer va */
2667 workload->shadow_ring_buffer_va = ring->vaddr + ring->tail;
2668
2669 /* head > tail --> copy head <-> top */
2670 if (gma_head > gma_tail) {
2671 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
2672 gma_head, gma_top,
2673 workload->shadow_ring_buffer_va);
2674 if (ret) {
2675 gvt_err("fail to copy guest ring buffer\n");
2676 return ret;
2677 }
2678 copy_len = gma_top - gma_head;
2679 gma_head = workload->rb_start;
2680 }
2681
2682 /* copy head or start <-> tail */
2683 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
2684 gma_head, gma_tail,
2685 workload->shadow_ring_buffer_va + copy_len);
2686 if (ret) {
2687 gvt_err("fail to copy guest ring buffer\n");
2688 return ret;
2689 }
2690 ring->tail += workload->rb_len;
2691 intel_ring_advance(ring);
2692 return 0;
2693}
2694
2695int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
2696{
2697 int ret;
2698
2699 ret = shadow_workload_ring_buffer(workload);
2700 if (ret) {
2701 gvt_err("fail to shadow workload ring_buffer\n");
2702 return ret;
2703 }
2704
2705 ret = scan_workload(workload);
2706 if (ret) {
2707 gvt_err("scan workload error\n");
2708 return ret;
2709 }
2710 return 0;
2711}
2712
2713static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2714{
2715 struct drm_device *dev = &wa_ctx->workload->vgpu->gvt->dev_priv->drm;
2716 int ctx_size = wa_ctx->indirect_ctx.size;
2717 unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
894cf7d1 2718 struct drm_i915_gem_object *obj;
be1da707
ZW
2719 int ret = 0;
2720 void *dest = NULL;
2721
894cf7d1
CW
2722 obj = i915_gem_object_create(dev,
2723 roundup(ctx_size + CACHELINE_BYTES,
2724 PAGE_SIZE));
2725 if (IS_ERR(obj))
2726 return PTR_ERR(obj);
be1da707 2727
894cf7d1 2728 ret = i915_gem_object_get_pages(obj);
be1da707 2729 if (ret)
894cf7d1 2730 goto put_obj;
be1da707 2731
894cf7d1 2732 i915_gem_object_pin_pages(obj);
be1da707
ZW
2733
2734 /* get the va of the shadow batch buffer */
894cf7d1 2735 dest = (void *)vmap_batch(obj, 0, ctx_size + CACHELINE_BYTES);
be1da707
ZW
2736 if (!dest) {
2737 gvt_err("failed to vmap shadow indirect ctx\n");
2738 ret = -ENOMEM;
2739 goto unpin_src;
2740 }
2741
894cf7d1 2742 ret = i915_gem_object_set_to_cpu_domain(obj, false);
be1da707
ZW
2743 if (ret) {
2744 gvt_err("failed to set shadow indirect ctx to CPU\n");
2745 goto unmap_src;
2746 }
2747
2748 wa_ctx->indirect_ctx.shadow_va = dest;
2749
2750 memset(dest, 0, round_up(ctx_size + CACHELINE_BYTES, PAGE_SIZE));
2751
2752 ret = copy_gma_to_hva(wa_ctx->workload->vgpu,
2753 wa_ctx->workload->vgpu->gtt.ggtt_mm,
2754 guest_gma, guest_gma + ctx_size, dest);
2755 if (ret) {
2756 gvt_err("fail to copy guest indirect ctx\n");
894cf7d1 2757 goto unmap_src;
be1da707
ZW
2758 }
2759
894cf7d1 2760 wa_ctx->indirect_ctx.obj = obj;
be1da707
ZW
2761 return 0;
2762
2763unmap_src:
2764 vunmap(dest);
2765unpin_src:
2766 i915_gem_object_unpin_pages(wa_ctx->indirect_ctx.obj);
894cf7d1
CW
2767put_obj:
2768 i915_gem_object_put(wa_ctx->indirect_ctx.obj);
be1da707
ZW
2769 return ret;
2770}
2771
2772static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2773{
2774 uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
2775 unsigned char *bb_start_sva;
2776
2777 per_ctx_start[0] = 0x18800001;
2778 per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
2779
2780 bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
2781 wa_ctx->indirect_ctx.size;
2782
2783 memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
2784
2785 return 0;
2786}
2787
2788int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2789{
2790 int ret;
2791
2792 if (wa_ctx->indirect_ctx.size == 0)
2793 return 0;
2794
2795 ret = shadow_indirect_ctx(wa_ctx);
2796 if (ret) {
2797 gvt_err("fail to shadow indirect ctx\n");
2798 return ret;
2799 }
2800
2801 combine_wa_ctx(wa_ctx);
2802
2803 ret = scan_wa_ctx(wa_ctx);
2804 if (ret) {
2805 gvt_err("scan wa ctx error\n");
2806 return ret;
2807 }
2808
2809 return 0;
2810}
2811
2812static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
2813 unsigned int opcode, int rings)
2814{
2815 struct cmd_info *info = NULL;
2816 unsigned int ring;
2817
2818 for_each_set_bit(ring, (unsigned long *)&rings, I915_NUM_ENGINES) {
2819 info = find_cmd_entry(gvt, opcode, ring);
2820 if (info)
2821 break;
2822 }
2823 return info;
2824}
2825
2826static int init_cmd_table(struct intel_gvt *gvt)
2827{
2828 int i;
2829 struct cmd_entry *e;
2830 struct cmd_info *info;
2831 unsigned int gen_type;
2832
2833 gen_type = intel_gvt_get_device_type(gvt);
2834
2835 for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
2836 if (!(cmd_info[i].devices & gen_type))
2837 continue;
2838
2839 e = kzalloc(sizeof(*e), GFP_KERNEL);
2840 if (!e)
2841 return -ENOMEM;
2842
2843 e->info = &cmd_info[i];
2844 info = find_cmd_entry_any_ring(gvt,
2845 e->info->opcode, e->info->rings);
2846 if (info) {
2847 gvt_err("%s %s duplicated\n", e->info->name,
2848 info->name);
2849 return -EEXIST;
2850 }
2851
2852 INIT_HLIST_NODE(&e->hlist);
2853 add_cmd_entry(gvt, e);
2854 gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
2855 e->info->name, e->info->opcode, e->info->flag,
2856 e->info->devices, e->info->rings);
2857 }
2858 return 0;
2859}
2860
2861static void clean_cmd_table(struct intel_gvt *gvt)
2862{
2863 struct hlist_node *tmp;
2864 struct cmd_entry *e;
2865 int i;
2866
2867 hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
2868 kfree(e);
2869
2870 hash_init(gvt->cmd_table);
2871}
2872
2873void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
2874{
2875 clean_cmd_table(gvt);
2876}
2877
2878int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
2879{
2880 int ret;
2881
2882 ret = init_cmd_table(gvt);
2883 if (ret) {
2884 intel_gvt_clean_cmd_parser(gvt);
2885 return ret;
2886 }
2887 return 0;
2888}