drm/i915: Make sure execbuffer always passes ww state to i915_vma_pin.
[linux-block.git] / drivers / gpu / drm / i915 / gt / intel_engine_cs.c
CommitLineData
88d2ba2e
TU
1/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
f636edb2
CW
25#include <drm/drm_print.h>
26
10be98a7
CW
27#include "gem/i915_gem_context.h"
28
88d2ba2e 29#include "i915_drv.h"
112ed2d3 30
b3786b29 31#include "intel_breadcrumbs.h"
4f88f874 32#include "intel_context.h"
112ed2d3 33#include "intel_engine.h"
79ffac85 34#include "intel_engine_pm.h"
750e76b4 35#include "intel_engine_user.h"
4f88f874
CW
36#include "intel_gt.h"
37#include "intel_gt_requests.h"
cd699527 38#include "intel_gt_pm.h"
88d2ba2e 39#include "intel_lrc.h"
112ed2d3 40#include "intel_reset.h"
2871ea85 41#include "intel_ring.h"
88d2ba2e 42
63ffbcda
JL
43/* Haswell does have the CXT_SIZE register however it does not appear to be
44 * valid. Now, docs explain in dwords what is in the context object. The full
45 * size is 70720 bytes, however, the power context and execlist context will
46 * never be saved (power context is stored elsewhere, and execlists don't work
47 * on HSW) - so the final size, including the extra state required for the
48 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
49 */
50#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
63ffbcda 51
7ab4adbd 52#define DEFAULT_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
63ffbcda
JL
53#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
54#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
3cf1934a 55#define GEN10_LR_CONTEXT_RENDER_SIZE (18 * PAGE_SIZE)
b86aa445 56#define GEN11_LR_CONTEXT_RENDER_SIZE (14 * PAGE_SIZE)
63ffbcda
JL
57
58#define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
59
80b216b9 60#define MAX_MMIO_BASES 3
b8400f01 61struct engine_info {
237ae7c7 62 unsigned int hw_id;
0908180b
DCS
63 u8 class;
64 u8 instance;
80b216b9
DCS
65 /* mmio bases table *must* be sorted in reverse gen order */
66 struct engine_mmio_base {
67 u32 gen : 8;
68 u32 base : 24;
69 } mmio_bases[MAX_MMIO_BASES];
b8400f01
OM
70};
71
72static const struct engine_info intel_engines[] = {
8a68d464
CW
73 [RCS0] = {
74 .hw_id = RCS0_HW,
0908180b
DCS
75 .class = RENDER_CLASS,
76 .instance = 0,
80b216b9
DCS
77 .mmio_bases = {
78 { .gen = 1, .base = RENDER_RING_BASE }
79 },
88d2ba2e 80 },
8a68d464
CW
81 [BCS0] = {
82 .hw_id = BCS0_HW,
0908180b
DCS
83 .class = COPY_ENGINE_CLASS,
84 .instance = 0,
80b216b9
DCS
85 .mmio_bases = {
86 { .gen = 6, .base = BLT_RING_BASE }
87 },
88d2ba2e 88 },
8a68d464
CW
89 [VCS0] = {
90 .hw_id = VCS0_HW,
0908180b
DCS
91 .class = VIDEO_DECODE_CLASS,
92 .instance = 0,
80b216b9
DCS
93 .mmio_bases = {
94 { .gen = 11, .base = GEN11_BSD_RING_BASE },
95 { .gen = 6, .base = GEN6_BSD_RING_BASE },
96 { .gen = 4, .base = BSD_RING_BASE }
97 },
88d2ba2e 98 },
8a68d464
CW
99 [VCS1] = {
100 .hw_id = VCS1_HW,
0908180b
DCS
101 .class = VIDEO_DECODE_CLASS,
102 .instance = 1,
80b216b9
DCS
103 .mmio_bases = {
104 { .gen = 11, .base = GEN11_BSD2_RING_BASE },
105 { .gen = 8, .base = GEN8_BSD2_RING_BASE }
106 },
88d2ba2e 107 },
8a68d464
CW
108 [VCS2] = {
109 .hw_id = VCS2_HW,
5f79e7c6
OM
110 .class = VIDEO_DECODE_CLASS,
111 .instance = 2,
80b216b9
DCS
112 .mmio_bases = {
113 { .gen = 11, .base = GEN11_BSD3_RING_BASE }
114 },
5f79e7c6 115 },
8a68d464
CW
116 [VCS3] = {
117 .hw_id = VCS3_HW,
5f79e7c6
OM
118 .class = VIDEO_DECODE_CLASS,
119 .instance = 3,
80b216b9
DCS
120 .mmio_bases = {
121 { .gen = 11, .base = GEN11_BSD4_RING_BASE }
122 },
5f79e7c6 123 },
8a68d464
CW
124 [VECS0] = {
125 .hw_id = VECS0_HW,
0908180b
DCS
126 .class = VIDEO_ENHANCEMENT_CLASS,
127 .instance = 0,
80b216b9
DCS
128 .mmio_bases = {
129 { .gen = 11, .base = GEN11_VEBOX_RING_BASE },
130 { .gen = 7, .base = VEBOX_RING_BASE }
131 },
88d2ba2e 132 },
8a68d464
CW
133 [VECS1] = {
134 .hw_id = VECS1_HW,
5f79e7c6
OM
135 .class = VIDEO_ENHANCEMENT_CLASS,
136 .instance = 1,
80b216b9
DCS
137 .mmio_bases = {
138 { .gen = 11, .base = GEN11_VEBOX2_RING_BASE }
139 },
5f79e7c6 140 },
88d2ba2e
TU
141};
142
63ffbcda 143/**
ffd5ce22 144 * intel_engine_context_size() - return the size of the context for an engine
92c964ca 145 * @gt: the gt
63ffbcda
JL
146 * @class: engine class
147 *
148 * Each engine class may require a different amount of space for a context
149 * image.
150 *
151 * Return: size (in bytes) of an engine class specific context image
152 *
153 * Note: this size includes the HWSP, which is part of the context image
154 * in LRC mode, but does not include the "shared data page" used with
155 * GuC submission. The caller should account for this if using the GuC.
156 */
92c964ca 157u32 intel_engine_context_size(struct intel_gt *gt, u8 class)
63ffbcda 158{
92c964ca 159 struct intel_uncore *uncore = gt->uncore;
63ffbcda
JL
160 u32 cxt_size;
161
162 BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
163
164 switch (class) {
165 case RENDER_CLASS:
92c964ca 166 switch (INTEL_GEN(gt->i915)) {
63ffbcda 167 default:
92c964ca 168 MISSING_CASE(INTEL_GEN(gt->i915));
7ab4adbd 169 return DEFAULT_LR_CONTEXT_RENDER_SIZE;
0aa5427a 170 case 12:
b86aa445
TU
171 case 11:
172 return GEN11_LR_CONTEXT_RENDER_SIZE;
f65f8417 173 case 10:
7fd0b1a2 174 return GEN10_LR_CONTEXT_RENDER_SIZE;
63ffbcda
JL
175 case 9:
176 return GEN9_LR_CONTEXT_RENDER_SIZE;
177 case 8:
fb5c551a 178 return GEN8_LR_CONTEXT_RENDER_SIZE;
63ffbcda 179 case 7:
92c964ca 180 if (IS_HASWELL(gt->i915))
63ffbcda
JL
181 return HSW_CXT_TOTAL_SIZE;
182
92c964ca 183 cxt_size = intel_uncore_read(uncore, GEN7_CXT_SIZE);
63ffbcda
JL
184 return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
185 PAGE_SIZE);
186 case 6:
92c964ca 187 cxt_size = intel_uncore_read(uncore, CXT_SIZE);
63ffbcda
JL
188 return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
189 PAGE_SIZE);
190 case 5:
9ce9bdb0 191 case 4:
1215d28e
CW
192 /*
193 * There is a discrepancy here between the size reported
194 * by the register and the size of the context layout
195 * in the docs. Both are described as authorative!
196 *
197 * The discrepancy is on the order of a few cachelines,
198 * but the total is under one page (4k), which is our
199 * minimum allocation anyway so it should all come
200 * out in the wash.
201 */
92c964ca 202 cxt_size = intel_uncore_read(uncore, CXT_SIZE) + 1;
ce016437
WK
203 drm_dbg(&gt->i915->drm,
204 "gen%d CXT_SIZE = %d bytes [0x%08x]\n",
205 INTEL_GEN(gt->i915), cxt_size * 64,
206 cxt_size - 1);
1215d28e 207 return round_up(cxt_size * 64, PAGE_SIZE);
63ffbcda
JL
208 case 3:
209 case 2:
210 /* For the special day when i810 gets merged. */
211 case 1:
212 return 0;
213 }
214 break;
215 default:
216 MISSING_CASE(class);
f0d759f0 217 /* fall through */
63ffbcda
JL
218 case VIDEO_DECODE_CLASS:
219 case VIDEO_ENHANCEMENT_CLASS:
220 case COPY_ENGINE_CLASS:
92c964ca 221 if (INTEL_GEN(gt->i915) < 8)
63ffbcda
JL
222 return 0;
223 return GEN8_LR_CONTEXT_OTHER_SIZE;
224 }
225}
226
80b216b9
DCS
227static u32 __engine_mmio_base(struct drm_i915_private *i915,
228 const struct engine_mmio_base *bases)
229{
230 int i;
231
232 for (i = 0; i < MAX_MMIO_BASES; i++)
233 if (INTEL_GEN(i915) >= bases[i].gen)
234 break;
235
236 GEM_BUG_ON(i == MAX_MMIO_BASES);
237 GEM_BUG_ON(!bases[i].base);
238
239 return bases[i].base;
240}
241
2edda80d 242static void __sprint_engine_name(struct intel_engine_cs *engine)
74419daa 243{
2edda80d
CW
244 /*
245 * Before we know what the uABI name for this engine will be,
246 * we still would like to keep track of this engine in the debug logs.
247 * We throw in a ' here as a reminder that this isn't its final name.
248 */
249 GEM_WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s'%u",
250 intel_engine_class_repr(engine->class),
251 engine->instance) >= sizeof(engine->name));
74419daa
DCS
252}
253
060f2322
CW
254void intel_engine_set_hwsp_writemask(struct intel_engine_cs *engine, u32 mask)
255{
060f2322
CW
256 /*
257 * Though they added more rings on g4x/ilk, they did not add
258 * per-engine HWSTAM until gen6.
259 */
baba6e57 260 if (INTEL_GEN(engine->i915) < 6 && engine->class != RENDER_CLASS)
060f2322
CW
261 return;
262
baba6e57
DCS
263 if (INTEL_GEN(engine->i915) >= 3)
264 ENGINE_WRITE(engine, RING_HWSTAM, mask);
060f2322 265 else
baba6e57 266 ENGINE_WRITE16(engine, RING_HWSTAM, mask);
060f2322
CW
267}
268
269static void intel_engine_sanitize_mmio(struct intel_engine_cs *engine)
270{
271 /* Mask off all writes into the unknown HWSP */
272 intel_engine_set_hwsp_writemask(engine, ~0u);
273}
274
750e76b4 275static int intel_engine_setup(struct intel_gt *gt, enum intel_engine_id id)
88d2ba2e
TU
276{
277 const struct engine_info *info = &intel_engines[id];
07bcfd12 278 struct drm_i915_private *i915 = gt->i915;
3b3f1650
AG
279 struct intel_engine_cs *engine;
280
ac52da6a
DCS
281 BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH));
282 BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH));
283
a50134b1
TU
284 if (GEM_DEBUG_WARN_ON(id >= ARRAY_SIZE(gt->engine)))
285 return -EINVAL;
286
bbb8a9d7 287 if (GEM_DEBUG_WARN_ON(info->class > MAX_ENGINE_CLASS))
b46a33e2
TU
288 return -EINVAL;
289
bbb8a9d7 290 if (GEM_DEBUG_WARN_ON(info->instance > MAX_ENGINE_INSTANCE))
b46a33e2
TU
291 return -EINVAL;
292
750e76b4 293 if (GEM_DEBUG_WARN_ON(gt->engine_class[info->class][info->instance]))
b46a33e2
TU
294 return -EINVAL;
295
3b3f1650
AG
296 engine = kzalloc(sizeof(*engine), GFP_KERNEL);
297 if (!engine)
298 return -ENOMEM;
88d2ba2e 299
8a68d464
CW
300 BUILD_BUG_ON(BITS_PER_TYPE(engine->mask) < I915_NUM_ENGINES);
301
88d2ba2e 302 engine->id = id;
a50134b1 303 engine->legacy_idx = INVALID_ENGINE;
8a68d464 304 engine->mask = BIT(id);
07bcfd12 305 engine->i915 = i915;
750e76b4
CW
306 engine->gt = gt;
307 engine->uncore = gt->uncore;
5ec2cf7e 308 engine->hw_id = engine->guc_id = info->hw_id;
07bcfd12 309 engine->mmio_base = __engine_mmio_base(i915, info->mmio_bases);
2edda80d 310
0908180b
DCS
311 engine->class = info->class;
312 engine->instance = info->instance;
2edda80d 313 __sprint_engine_name(engine);
88d2ba2e 314
058179e7
CW
315 engine->props.heartbeat_interval_ms =
316 CONFIG_DRM_I915_HEARTBEAT_INTERVAL;
062444bb
CW
317 engine->props.max_busywait_duration_ns =
318 CONFIG_DRM_I915_MAX_REQUEST_BUSYWAIT;
3a7a92ab
CW
319 engine->props.preempt_timeout_ms =
320 CONFIG_DRM_I915_PREEMPT_TIMEOUT;
a8c51ed2
CW
321 engine->props.stop_timeout_ms =
322 CONFIG_DRM_I915_STOP_TIMEOUT;
b79029b2
CW
323 engine->props.timeslice_duration_ms =
324 CONFIG_DRM_I915_TIMESLICE_DURATION;
a8c51ed2 325
07bcfd12
TU
326 /* Override to uninterruptible for OpenCL workloads. */
327 if (INTEL_GEN(i915) == 12 && engine->class == RENDER_CLASS)
328 engine->props.preempt_timeout_ms = 0;
329
7a0ba6b4
CW
330 engine->defaults = engine->props; /* never to change again */
331
92c964ca 332 engine->context_size = intel_engine_context_size(gt, engine->class);
63ffbcda
JL
333 if (WARN_ON(engine->context_size > BIT(20)))
334 engine->context_size = 0;
481827b4 335 if (engine->context_size)
07bcfd12 336 DRIVER_CAPS(i915)->has_logical_contexts = true;
63ffbcda 337
0de9136d
CW
338 /* Nothing to do here, execute in order of dependencies */
339 engine->schedule = NULL;
340
b81e4d9b 341 ewma__engine_latency_init(&engine->latency);
741258cd 342 seqlock_init(&engine->stats.lock);
30e17b78 343
3fc03069
CD
344 ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
345
060f2322
CW
346 /* Scrub mmio state on takeover */
347 intel_engine_sanitize_mmio(engine);
348
750e76b4 349 gt->engine_class[info->class][info->instance] = engine;
a50134b1 350 gt->engine[id] = engine;
750e76b4 351
3b3f1650 352 return 0;
88d2ba2e
TU
353}
354
c5d3e39c
TU
355static void __setup_engine_capabilities(struct intel_engine_cs *engine)
356{
357 struct drm_i915_private *i915 = engine->i915;
358
359 if (engine->class == VIDEO_DECODE_CLASS) {
360 /*
361 * HEVC support is present on first engine instance
362 * before Gen11 and on all instances afterwards.
363 */
364 if (INTEL_GEN(i915) >= 11 ||
365 (INTEL_GEN(i915) >= 9 && engine->instance == 0))
366 engine->uabi_capabilities |=
367 I915_VIDEO_CLASS_CAPABILITY_HEVC;
368
369 /*
370 * SFC block is present only on even logical engine
371 * instances.
372 */
373 if ((INTEL_GEN(i915) >= 11 &&
792592e7 374 engine->gt->info.vdbox_sfc_access & engine->mask) ||
c5d3e39c
TU
375 (INTEL_GEN(i915) >= 9 && engine->instance == 0))
376 engine->uabi_capabilities |=
377 I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
378 } else if (engine->class == VIDEO_ENHANCEMENT_CLASS) {
379 if (INTEL_GEN(i915) >= 9)
380 engine->uabi_capabilities |=
381 I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC;
382 }
383}
384
3ea951c6 385static void intel_setup_engine_capabilities(struct intel_gt *gt)
c5d3e39c
TU
386{
387 struct intel_engine_cs *engine;
388 enum intel_engine_id id;
389
3ea951c6 390 for_each_engine(engine, gt, id)
c5d3e39c
TU
391 __setup_engine_capabilities(engine);
392}
393
45b9c968 394/**
e26b6d43 395 * intel_engines_release() - free the resources allocated for Command Streamers
b0258bf2 396 * @gt: pointer to struct intel_gt
45b9c968 397 */
e26b6d43 398void intel_engines_release(struct intel_gt *gt)
45b9c968
CW
399{
400 struct intel_engine_cs *engine;
401 enum intel_engine_id id;
402
cd699527
CW
403 /*
404 * Before we release the resources held by engine, we must be certain
405 * that the HW is no longer accessing them -- having the GPU scribble
406 * to or read from a page being used for something else causes no end
407 * of fun.
408 *
409 * The GPU should be reset by this point, but assume the worst just
410 * in case we aborted before completely initialising the engines.
411 */
412 GEM_BUG_ON(intel_gt_pm_is_awake(gt));
413 if (!INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
414 __intel_gt_reset(gt, ALL_ENGINES);
415
e26b6d43 416 /* Decouple the backend; but keep the layout for late GPU resets */
b0258bf2 417 for_each_engine(engine, gt, id) {
e26b6d43
CW
418 if (!engine->release)
419 continue;
420
0b0b2549
CW
421 intel_wakeref_wait_for_idle(&engine->wakeref);
422 GEM_BUG_ON(intel_engine_pm_is_awake(engine));
423
e26b6d43
CW
424 engine->release(engine);
425 engine->release = NULL;
426
427 memset(&engine->reset, 0, sizeof(engine->reset));
45b9c968
CW
428 }
429}
430
848862e6
CW
431void intel_engine_free_request_pool(struct intel_engine_cs *engine)
432{
433 if (!engine->request_pool)
434 return;
435
436 kmem_cache_free(i915_request_slab_cache(), engine->request_pool);
437}
438
e26b6d43
CW
439void intel_engines_free(struct intel_gt *gt)
440{
441 struct intel_engine_cs *engine;
442 enum intel_engine_id id;
443
43acd651
CW
444 /* Free the requests! dma-resv keeps fences around for an eternity */
445 rcu_barrier();
446
e26b6d43 447 for_each_engine(engine, gt, id) {
848862e6 448 intel_engine_free_request_pool(engine);
e26b6d43
CW
449 kfree(engine);
450 gt->engine[id] = NULL;
451 }
452}
453
f6beb381
DCS
454/*
455 * Determine which engines are fused off in our particular hardware.
456 * Note that we have a catch-22 situation where we need to be able to access
457 * the blitter forcewake domain to read the engine fuses, but at the same time
458 * we need to know which engines are available on the system to know which
459 * forcewake domains are present. We solve this by intializing the forcewake
460 * domains based on the full engine mask in the platform capabilities before
461 * calling this function and pruning the domains for fused-off engines
462 * afterwards.
463 */
464static intel_engine_mask_t init_engine_mask(struct intel_gt *gt)
465{
466 struct drm_i915_private *i915 = gt->i915;
792592e7 467 struct intel_gt_info *info = &gt->info;
f6beb381
DCS
468 struct intel_uncore *uncore = gt->uncore;
469 unsigned int logical_vdbox = 0;
470 unsigned int i;
471 u32 media_fuse;
472 u16 vdbox_mask;
473 u16 vebox_mask;
474
792592e7
DCS
475 info->engine_mask = INTEL_INFO(i915)->platform_engine_mask;
476
f6beb381
DCS
477 if (INTEL_GEN(i915) < 11)
478 return info->engine_mask;
479
480 media_fuse = ~intel_uncore_read(uncore, GEN11_GT_VEBOX_VDBOX_DISABLE);
481
482 vdbox_mask = media_fuse & GEN11_GT_VDBOX_DISABLE_MASK;
483 vebox_mask = (media_fuse & GEN11_GT_VEBOX_DISABLE_MASK) >>
484 GEN11_GT_VEBOX_DISABLE_SHIFT;
485
486 for (i = 0; i < I915_MAX_VCS; i++) {
487 if (!HAS_ENGINE(gt, _VCS(i))) {
488 vdbox_mask &= ~BIT(i);
489 continue;
490 }
491
492 if (!(BIT(i) & vdbox_mask)) {
493 info->engine_mask &= ~BIT(_VCS(i));
494 drm_dbg(&i915->drm, "vcs%u fused off\n", i);
495 continue;
496 }
497
498 /*
499 * In Gen11, only even numbered logical VDBOXes are
500 * hooked up to an SFC (Scaler & Format Converter) unit.
501 * In TGL each VDBOX has access to an SFC.
502 */
503 if (INTEL_GEN(i915) >= 12 || logical_vdbox++ % 2 == 0)
792592e7 504 gt->info.vdbox_sfc_access |= BIT(i);
f6beb381
DCS
505 }
506 drm_dbg(&i915->drm, "vdbox enable: %04x, instances: %04lx\n",
507 vdbox_mask, VDBOX_MASK(gt));
508 GEM_BUG_ON(vdbox_mask != VDBOX_MASK(gt));
509
510 for (i = 0; i < I915_MAX_VECS; i++) {
511 if (!HAS_ENGINE(gt, _VECS(i))) {
512 vebox_mask &= ~BIT(i);
513 continue;
514 }
515
516 if (!(BIT(i) & vebox_mask)) {
517 info->engine_mask &= ~BIT(_VECS(i));
518 drm_dbg(&i915->drm, "vecs%u fused off\n", i);
519 }
520 }
521 drm_dbg(&i915->drm, "vebox enable: %04x, instances: %04lx\n",
522 vebox_mask, VEBOX_MASK(gt));
523 GEM_BUG_ON(vebox_mask != VEBOX_MASK(gt));
524
525 return info->engine_mask;
526}
527
88d2ba2e 528/**
63ffbcda 529 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
adcb5264 530 * @gt: pointer to struct intel_gt
88d2ba2e
TU
531 *
532 * Return: non-zero if the initialization failed.
533 */
adcb5264 534int intel_engines_init_mmio(struct intel_gt *gt)
88d2ba2e 535{
adcb5264 536 struct drm_i915_private *i915 = gt->i915;
f6beb381 537 const unsigned int engine_mask = init_engine_mask(gt);
5f9be054 538 unsigned int mask = 0;
88d2ba2e 539 unsigned int i;
bb8f0f5a 540 int err;
88d2ba2e 541
0d4c351a
PB
542 drm_WARN_ON(&i915->drm, engine_mask == 0);
543 drm_WARN_ON(&i915->drm, engine_mask &
544 GENMASK(BITS_PER_TYPE(mask) - 1, I915_NUM_ENGINES));
88d2ba2e 545
50d84418 546 if (i915_inject_probe_failure(i915))
645ff9e3
MW
547 return -ENODEV;
548
88d2ba2e 549 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
242613af 550 if (!HAS_ENGINE(gt, i))
88d2ba2e
TU
551 continue;
552
adcb5264 553 err = intel_engine_setup(gt, i);
bb8f0f5a
CW
554 if (err)
555 goto cleanup;
556
8a68d464 557 mask |= BIT(i);
bb8f0f5a
CW
558 }
559
560 /*
561 * Catch failures to update intel_engines table when the new engines
562 * are added to the driver by a warning and disabling the forgotten
563 * engines.
564 */
0d4c351a 565 if (drm_WARN_ON(&i915->drm, mask != engine_mask))
792592e7 566 gt->info.engine_mask = mask;
bb8f0f5a 567
792592e7 568 gt->info.num_engines = hweight32(mask);
bb8f0f5a 569
adcb5264 570 intel_gt_check_and_clear_faults(gt);
ce453b3e 571
3ea951c6 572 intel_setup_engine_capabilities(gt);
c5d3e39c 573
f6beb381
DCS
574 intel_uncore_prune_engine_fw_domains(gt->uncore, gt);
575
bb8f0f5a
CW
576 return 0;
577
578cleanup:
e26b6d43 579 intel_engines_free(gt);
bb8f0f5a
CW
580 return err;
581}
582
79ffac85 583void intel_engine_init_execlists(struct intel_engine_cs *engine)
19df9a57
MK
584{
585 struct intel_engine_execlists * const execlists = &engine->execlists;
586
76e70087 587 execlists->port_mask = 1;
410ed573 588 GEM_BUG_ON(!is_power_of_2(execlists_num_ports(execlists)));
76e70087
MK
589 GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
590
22b7a426
CW
591 memset(execlists->pending, 0, sizeof(execlists->pending));
592 execlists->active =
593 memset(execlists->inflight, 0, sizeof(execlists->inflight));
594
4d97cbe0 595 execlists->queue_priority_hint = INT_MIN;
655250a8 596 execlists->queue = RB_ROOT_CACHED;
19df9a57
MK
597}
598
a0e731f4 599static void cleanup_status_page(struct intel_engine_cs *engine)
486e93f7 600{
0ca88ba0
CW
601 struct i915_vma *vma;
602
060f2322
CW
603 /* Prevent writes into HWSP after returning the page to the system */
604 intel_engine_set_hwsp_writemask(engine, ~0u);
605
0ca88ba0
CW
606 vma = fetch_and_zero(&engine->status_page.vma);
607 if (!vma)
608 return;
486e93f7 609
0ca88ba0
CW
610 if (!HWS_NEEDS_PHYSICAL(engine->i915))
611 i915_vma_unpin(vma);
612
613 i915_gem_object_unpin_map(vma->obj);
c017cf6b 614 i915_gem_object_put(vma->obj);
0ca88ba0
CW
615}
616
617static int pin_ggtt_status_page(struct intel_engine_cs *engine,
618 struct i915_vma *vma)
619{
620 unsigned int flags;
621
4dc0a7ca 622 if (!HAS_LLC(engine->i915) && i915_ggtt_has_aperture(engine->gt->ggtt))
0ca88ba0
CW
623 /*
624 * On g33, we cannot place HWS above 256MiB, so
625 * restrict its pinning to the low mappable arena.
626 * Though this restriction is not documented for
627 * gen4, gen5, or byt, they also behave similarly
628 * and hang if the HWS is placed at the top of the
629 * GTT. To generalise, it appears that all !llc
630 * platforms have issues with us placing the HWS
631 * above the mappable region (even though we never
632 * actually map it).
633 */
e3793468 634 flags = PIN_MAPPABLE;
0ca88ba0 635 else
e3793468 636 flags = PIN_HIGH;
486e93f7 637
47b08693 638 return i915_ggtt_pin(vma, NULL, 0, flags);
486e93f7
DCS
639}
640
641static int init_status_page(struct intel_engine_cs *engine)
642{
643 struct drm_i915_gem_object *obj;
644 struct i915_vma *vma;
486e93f7
DCS
645 void *vaddr;
646 int ret;
647
0ca88ba0
CW
648 /*
649 * Though the HWS register does support 36bit addresses, historically
650 * we have had hangs and corruption reported due to wild writes if
651 * the HWS is placed above 4G. We only allow objects to be allocated
652 * in GFP_DMA32 for i965, and no earlier physical address users had
653 * access to more than 4G.
654 */
486e93f7
DCS
655 obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
656 if (IS_ERR(obj)) {
ce016437
WK
657 drm_err(&engine->i915->drm,
658 "Failed to allocate status page\n");
486e93f7
DCS
659 return PTR_ERR(obj);
660 }
661
a679f58d 662 i915_gem_object_set_cache_coherency(obj, I915_CACHE_LLC);
486e93f7 663
ba4134a4 664 vma = i915_vma_instance(obj, &engine->gt->ggtt->vm, NULL);
486e93f7
DCS
665 if (IS_ERR(vma)) {
666 ret = PTR_ERR(vma);
667 goto err;
668 }
669
486e93f7
DCS
670 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
671 if (IS_ERR(vaddr)) {
672 ret = PTR_ERR(vaddr);
0ca88ba0 673 goto err;
486e93f7
DCS
674 }
675
0ca88ba0 676 engine->status_page.addr = memset(vaddr, 0, PAGE_SIZE);
486e93f7 677 engine->status_page.vma = vma;
0ca88ba0
CW
678
679 if (!HWS_NEEDS_PHYSICAL(engine->i915)) {
680 ret = pin_ggtt_status_page(engine, vma);
681 if (ret)
682 goto err_unpin;
683 }
684
486e93f7
DCS
685 return 0;
686
687err_unpin:
0ca88ba0 688 i915_gem_object_unpin_map(obj);
486e93f7
DCS
689err:
690 i915_gem_object_put(obj);
691 return ret;
692}
693
7d70a123 694static int engine_setup_common(struct intel_engine_cs *engine)
52954edd
CW
695{
696 int err;
697
ce476c80
CW
698 init_llist_head(&engine->barrier_tasks);
699
52954edd
CW
700 err = init_status_page(engine);
701 if (err)
702 return err;
703
b3786b29
CW
704 engine->breadcrumbs = intel_breadcrumbs_create(engine);
705 if (!engine->breadcrumbs) {
706 err = -ENOMEM;
707 goto err_status;
708 }
709
422d7df4 710 intel_engine_init_active(engine, ENGINE_PHYSICAL);
79ffac85 711 intel_engine_init_execlists(engine);
52954edd 712 intel_engine_init_cmd_parser(engine);
79ffac85 713 intel_engine_init__pm(engine);
4f88f874 714 intel_engine_init_retire(engine);
52954edd 715
09407579
CW
716 /* Use the whole device by default */
717 engine->sseu =
0b6613c6 718 intel_sseu_from_device_info(&engine->gt->info.sseu);
09407579 719
ab9e2f77
CW
720 intel_engine_init_workarounds(engine);
721 intel_engine_init_whitelist(engine);
722 intel_engine_init_ctx_wa(engine);
723
52954edd 724 return 0;
b3786b29
CW
725
726err_status:
727 cleanup_status_page(engine);
728 return err;
52954edd
CW
729}
730
e1a73a54
CW
731struct measure_breadcrumb {
732 struct i915_request rq;
e1a73a54 733 struct intel_ring ring;
e36ba817 734 u32 cs[2048];
e1a73a54
CW
735};
736
fb5970da 737static int measure_breadcrumb_dw(struct intel_context *ce)
e1a73a54 738{
fb5970da 739 struct intel_engine_cs *engine = ce->engine;
e1a73a54 740 struct measure_breadcrumb *frame;
5d8b1341 741 int dw;
e1a73a54 742
db56f974 743 GEM_BUG_ON(!engine->gt->scratch);
e1a73a54
CW
744
745 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
746 if (!frame)
747 return -ENOMEM;
748
fb5970da
CW
749 frame->rq.engine = engine;
750 frame->rq.context = ce;
751 rcu_assign_pointer(frame->rq.timeline, ce->timeline);
d19d71fc 752
e1a73a54
CW
753 frame->ring.vaddr = frame->cs;
754 frame->ring.size = sizeof(frame->cs);
e36ba817
CW
755 frame->ring.wrap =
756 BITS_PER_TYPE(frame->ring.size) - ilog2(frame->ring.size);
e1a73a54
CW
757 frame->ring.effective_size = frame->ring.size;
758 intel_ring_update_space(&frame->ring);
e1a73a54 759 frame->rq.ring = &frame->ring;
5013eb8c 760
fb5970da 761 mutex_lock(&ce->timeline->mutex);
d19d71fc 762 spin_lock_irq(&engine->active.lock);
fb5970da 763
85474441 764 dw = engine->emit_fini_breadcrumb(&frame->rq, frame->cs) - frame->cs;
fb5970da 765
d19d71fc 766 spin_unlock_irq(&engine->active.lock);
fb5970da 767 mutex_unlock(&ce->timeline->mutex);
d19d71fc 768
519a0194 769 GEM_BUG_ON(dw & 1); /* RING_TAIL must be qword aligned */
e1a73a54 770
52954edd 771 kfree(frame);
e1a73a54
CW
772 return dw;
773}
774
422d7df4
CW
775void
776intel_engine_init_active(struct intel_engine_cs *engine, unsigned int subclass)
777{
778 INIT_LIST_HEAD(&engine->active.requests);
32ff621f 779 INIT_LIST_HEAD(&engine->active.hold);
422d7df4
CW
780
781 spin_lock_init(&engine->active.lock);
782 lockdep_set_subclass(&engine->active.lock, subclass);
783
784 /*
785 * Due to an interesting quirk in lockdep's internal debug tracking,
786 * after setting a subclass we must ensure the lock is used. Otherwise,
787 * nr_unused_locks is incremented once too often.
788 */
789#ifdef CONFIG_DEBUG_LOCK_ALLOC
790 local_irq_disable();
791 lock_map_acquire(&engine->active.lock.dep_map);
792 lock_map_release(&engine->active.lock.dep_map);
793 local_irq_enable();
794#endif
795}
796
38775829 797static struct intel_context *
d1bf5dd8
CW
798create_pinned_context(struct intel_engine_cs *engine,
799 unsigned int hwsp,
800 struct lock_class_key *key,
801 const char *name)
38775829
CW
802{
803 struct intel_context *ce;
804 int err;
805
e6ba7648 806 ce = intel_context_create(engine);
38775829
CW
807 if (IS_ERR(ce))
808 return ce;
809
e6ba7648 810 __set_bit(CONTEXT_BARRIER_BIT, &ce->flags);
d1bf5dd8 811 ce->timeline = page_pack_bits(NULL, hwsp);
48ae397b 812
e6ba7648 813 err = intel_context_pin(ce); /* perma-pin so it is always available */
38775829
CW
814 if (err) {
815 intel_context_put(ce);
816 return ERR_PTR(err);
817 }
818
6ad145fe
CW
819 /*
820 * Give our perma-pinned kernel timelines a separate lockdep class,
821 * so that we can use them from within the normal user timelines
822 * should we need to inject GPU operations during their request
823 * construction.
824 */
d1bf5dd8 825 lockdep_set_class_and_name(&ce->timeline->mutex, key, name);
6ad145fe 826
38775829
CW
827 return ce;
828}
829
d1bf5dd8
CW
830static struct intel_context *
831create_kernel_context(struct intel_engine_cs *engine)
832{
833 static struct lock_class_key kernel;
834
835 return create_pinned_context(engine, I915_GEM_HWS_SEQNO_ADDR,
836 &kernel, "kernel_context");
837}
838
019bf277
TU
839/**
840 * intel_engines_init_common - initialize cengine state which might require hw access
841 * @engine: Engine to initialize.
842 *
843 * Initializes @engine@ structure members shared between legacy and execlists
844 * submission modes which do require hardware access.
845 *
846 * Typcally done at later stages of submission mode specific engine setup.
847 *
848 * Returns zero on success or an error code on failure.
849 */
7d70a123 850static int engine_init_common(struct intel_engine_cs *engine)
019bf277 851{
38775829 852 struct intel_context *ce;
019bf277
TU
853 int ret;
854
09975b86
CW
855 engine->set_default_submission(engine);
856
38775829
CW
857 /*
858 * We may need to do things with the shrinker which
e8a9c58f
CW
859 * require us to immediately switch back to the default
860 * context. This can cause a problem as pinning the
861 * default context also requires GTT space which may not
862 * be available. To avoid this we always pin the default
863 * context.
864 */
38775829
CW
865 ce = create_kernel_context(engine);
866 if (IS_ERR(ce))
867 return PTR_ERR(ce);
868
fb5970da
CW
869 ret = measure_breadcrumb_dw(ce);
870 if (ret < 0)
871 goto err_context;
872
873 engine->emit_fini_breadcrumb_dw = ret;
38775829 874 engine->kernel_context = ce;
019bf277 875
9dbfea98 876 return 0;
fb5970da
CW
877
878err_context:
879 intel_context_put(ce);
880 return ret;
019bf277 881}
96a945aa 882
7d70a123
CW
883int intel_engines_init(struct intel_gt *gt)
884{
885 int (*setup)(struct intel_engine_cs *engine);
886 struct intel_engine_cs *engine;
887 enum intel_engine_id id;
888 int err;
889
890 if (HAS_EXECLISTS(gt->i915))
891 setup = intel_execlists_submission_setup;
892 else
893 setup = intel_ring_submission_setup;
894
895 for_each_engine(engine, gt, id) {
896 err = engine_setup_common(engine);
897 if (err)
898 return err;
899
900 err = setup(engine);
901 if (err)
902 return err;
903
904 err = engine_init_common(engine);
905 if (err)
906 return err;
907
908 intel_engine_add_user(engine);
909 }
910
911 return 0;
912}
913
96a945aa
CW
914/**
915 * intel_engines_cleanup_common - cleans up the engine state created by
916 * the common initiailizers.
917 * @engine: Engine to cleanup.
918 *
919 * This cleans up everything created by the common helpers.
920 */
921void intel_engine_cleanup_common(struct intel_engine_cs *engine)
922{
422d7df4 923 GEM_BUG_ON(!list_empty(&engine->active.requests));
e26b6d43 924 tasklet_kill(&engine->execlists.tasklet); /* flush the callback */
422d7df4 925
a0e731f4 926 cleanup_status_page(engine);
b3786b29 927 intel_breadcrumbs_free(engine->breadcrumbs);
486e93f7 928
4f88f874 929 intel_engine_fini_retire(engine);
7756e454 930 intel_engine_cleanup_cmd_parser(engine);
e8a9c58f 931
d2b4b979 932 if (engine->default_state)
be1cb55a 933 fput(engine->default_state);
d2b4b979 934
b178a3f6
MA
935 if (engine->kernel_context) {
936 intel_context_unpin(engine->kernel_context);
937 intel_context_put(engine->kernel_context);
938 }
ce476c80 939 GEM_BUG_ON(!llist_empty(&engine->barrier_tasks));
a89d1f92 940
452420d2 941 intel_wa_list_free(&engine->ctx_wa_list);
4a15c75c 942 intel_wa_list_free(&engine->wa_list);
69bcdecf 943 intel_wa_list_free(&engine->whitelist);
96a945aa 944}
1b36595f 945
faea1792
DCS
946/**
947 * intel_engine_resume - re-initializes the HW state of the engine
948 * @engine: Engine to resume.
949 *
950 * Returns zero on success or an error code on failure.
951 */
952int intel_engine_resume(struct intel_engine_cs *engine)
953{
954 intel_engine_apply_workarounds(engine);
955 intel_engine_apply_whitelist(engine);
956
957 return engine->resume(engine);
958}
959
3ceda3a4 960u64 intel_engine_get_active_head(const struct intel_engine_cs *engine)
1b36595f 961{
baba6e57
DCS
962 struct drm_i915_private *i915 = engine->i915;
963
1b36595f
CW
964 u64 acthd;
965
baba6e57
DCS
966 if (INTEL_GEN(i915) >= 8)
967 acthd = ENGINE_READ64(engine, RING_ACTHD, RING_ACTHD_UDW);
968 else if (INTEL_GEN(i915) >= 4)
969 acthd = ENGINE_READ(engine, RING_ACTHD);
1b36595f 970 else
baba6e57 971 acthd = ENGINE_READ(engine, ACTHD);
1b36595f
CW
972
973 return acthd;
974}
975
3ceda3a4 976u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine)
1b36595f 977{
1b36595f
CW
978 u64 bbaddr;
979
baba6e57
DCS
980 if (INTEL_GEN(engine->i915) >= 8)
981 bbaddr = ENGINE_READ64(engine, RING_BBADDR, RING_BBADDR_UDW);
1b36595f 982 else
baba6e57 983 bbaddr = ENGINE_READ(engine, RING_BBADDR);
1b36595f
CW
984
985 return bbaddr;
986}
0e704476 987
a8c51ed2
CW
988static unsigned long stop_timeout(const struct intel_engine_cs *engine)
989{
990 if (in_atomic() || irqs_disabled()) /* inside atomic preempt-reset? */
991 return 0;
992
993 /*
994 * If we are doing a normal GPU reset, we can take our time and allow
995 * the engine to quiesce. We've stopped submission to the engine, and
996 * if we wait long enough an innocent context should complete and
997 * leave the engine idle. So they should not be caught unaware by
998 * the forthcoming GPU reset (which usually follows the stop_cs)!
999 */
1000 return READ_ONCE(engine->props.stop_timeout_ms);
1001}
1002
3f6e9822
CW
1003int intel_engine_stop_cs(struct intel_engine_cs *engine)
1004{
baba6e57 1005 struct intel_uncore *uncore = engine->uncore;
3f6e9822
CW
1006 const u32 base = engine->mmio_base;
1007 const i915_reg_t mode = RING_MI_MODE(base);
1008 int err;
1009
d2d551c0 1010 if (INTEL_GEN(engine->i915) < 3)
3f6e9822
CW
1011 return -ENODEV;
1012
639f2f24 1013 ENGINE_TRACE(engine, "\n");
3f6e9822 1014
d2d551c0 1015 intel_uncore_write_fw(uncore, mode, _MASKED_BIT_ENABLE(STOP_RING));
3f6e9822
CW
1016
1017 err = 0;
d2d551c0 1018 if (__intel_wait_for_register_fw(uncore,
3f6e9822 1019 mode, MODE_IDLE, MODE_IDLE,
a8c51ed2 1020 1000, stop_timeout(engine),
3f6e9822 1021 NULL)) {
639f2f24 1022 ENGINE_TRACE(engine, "timed out on STOP_RING -> IDLE\n");
3f6e9822
CW
1023 err = -ETIMEDOUT;
1024 }
1025
1026 /* A final mmio read to let GPU writes be hopefully flushed to memory */
d2d551c0 1027 intel_uncore_posting_read_fw(uncore, mode);
3f6e9822
CW
1028
1029 return err;
1030}
1031
a99b32a6
CW
1032void intel_engine_cancel_stop_cs(struct intel_engine_cs *engine)
1033{
639f2f24 1034 ENGINE_TRACE(engine, "\n");
a99b32a6 1035
baba6e57 1036 ENGINE_WRITE_FW(engine, RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
a99b32a6
CW
1037}
1038
0e704476
CW
1039const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
1040{
1041 switch (type) {
1042 case I915_CACHE_NONE: return " uncached";
1043 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
1044 case I915_CACHE_L3_LLC: return " L3+LLC";
1045 case I915_CACHE_WT: return " WT";
1046 default: return "";
1047 }
1048}
1049
f398bbde 1050static u32
742379c0
CW
1051read_subslice_reg(const struct intel_engine_cs *engine,
1052 int slice, int subslice, i915_reg_t reg)
0e704476 1053{
f398bbde
TU
1054 struct drm_i915_private *i915 = engine->i915;
1055 struct intel_uncore *uncore = engine->uncore;
7405cb77 1056 u32 mcr_mask, mcr_ss, mcr, old_mcr, val;
0e704476
CW
1057 enum forcewake_domains fw_domains;
1058
f398bbde 1059 if (INTEL_GEN(i915) >= 11) {
7405cb77
TU
1060 mcr_mask = GEN11_MCR_SLICE_MASK | GEN11_MCR_SUBSLICE_MASK;
1061 mcr_ss = GEN11_MCR_SLICE(slice) | GEN11_MCR_SUBSLICE(subslice);
d3d57927 1062 } else {
7405cb77
TU
1063 mcr_mask = GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK;
1064 mcr_ss = GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
d3d57927
KG
1065 }
1066
4319382e 1067 fw_domains = intel_uncore_forcewake_for_reg(uncore, reg,
0e704476 1068 FW_REG_READ);
4319382e 1069 fw_domains |= intel_uncore_forcewake_for_reg(uncore,
0e704476
CW
1070 GEN8_MCR_SELECTOR,
1071 FW_REG_READ | FW_REG_WRITE);
1072
4319382e
DCS
1073 spin_lock_irq(&uncore->lock);
1074 intel_uncore_forcewake_get__locked(uncore, fw_domains);
0e704476 1075
7405cb77 1076 old_mcr = mcr = intel_uncore_read_fw(uncore, GEN8_MCR_SELECTOR);
1e40d4ae 1077
7405cb77
TU
1078 mcr &= ~mcr_mask;
1079 mcr |= mcr_ss;
4319382e 1080 intel_uncore_write_fw(uncore, GEN8_MCR_SELECTOR, mcr);
0e704476 1081
7405cb77 1082 val = intel_uncore_read_fw(uncore, reg);
0e704476 1083
7405cb77
TU
1084 mcr &= ~mcr_mask;
1085 mcr |= old_mcr & mcr_mask;
1e40d4ae 1086
4319382e 1087 intel_uncore_write_fw(uncore, GEN8_MCR_SELECTOR, mcr);
0e704476 1088
4319382e
DCS
1089 intel_uncore_forcewake_put__locked(uncore, fw_domains);
1090 spin_unlock_irq(&uncore->lock);
0e704476 1091
7405cb77 1092 return val;
0e704476
CW
1093}
1094
1095/* NB: please notice the memset */
742379c0 1096void intel_engine_get_instdone(const struct intel_engine_cs *engine,
0e704476
CW
1097 struct intel_instdone *instdone)
1098{
f398bbde 1099 struct drm_i915_private *i915 = engine->i915;
0b6613c6 1100 const struct sseu_dev_info *sseu = &engine->gt->info.sseu;
baba6e57 1101 struct intel_uncore *uncore = engine->uncore;
0e704476
CW
1102 u32 mmio_base = engine->mmio_base;
1103 int slice;
1104 int subslice;
1105
1106 memset(instdone, 0, sizeof(*instdone));
1107
f398bbde 1108 switch (INTEL_GEN(i915)) {
0e704476 1109 default:
baba6e57
DCS
1110 instdone->instdone =
1111 intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
0e704476 1112
8a68d464 1113 if (engine->id != RCS0)
0e704476
CW
1114 break;
1115
baba6e57
DCS
1116 instdone->slice_common =
1117 intel_uncore_read(uncore, GEN7_SC_INSTDONE);
f7043102
LL
1118 if (INTEL_GEN(i915) >= 12) {
1119 instdone->slice_common_extra[0] =
1120 intel_uncore_read(uncore, GEN12_SC_INSTDONE_EXTRA);
1121 instdone->slice_common_extra[1] =
1122 intel_uncore_read(uncore, GEN12_SC_INSTDONE_EXTRA2);
1123 }
eaef5b3c 1124 for_each_instdone_slice_subslice(i915, sseu, slice, subslice) {
0e704476 1125 instdone->sampler[slice][subslice] =
f398bbde 1126 read_subslice_reg(engine, slice, subslice,
0e704476
CW
1127 GEN7_SAMPLER_INSTDONE);
1128 instdone->row[slice][subslice] =
f398bbde 1129 read_subslice_reg(engine, slice, subslice,
0e704476
CW
1130 GEN7_ROW_INSTDONE);
1131 }
1132 break;
1133 case 7:
baba6e57
DCS
1134 instdone->instdone =
1135 intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
0e704476 1136
8a68d464 1137 if (engine->id != RCS0)
0e704476
CW
1138 break;
1139
baba6e57
DCS
1140 instdone->slice_common =
1141 intel_uncore_read(uncore, GEN7_SC_INSTDONE);
1142 instdone->sampler[0][0] =
1143 intel_uncore_read(uncore, GEN7_SAMPLER_INSTDONE);
1144 instdone->row[0][0] =
1145 intel_uncore_read(uncore, GEN7_ROW_INSTDONE);
0e704476
CW
1146
1147 break;
1148 case 6:
1149 case 5:
1150 case 4:
baba6e57
DCS
1151 instdone->instdone =
1152 intel_uncore_read(uncore, RING_INSTDONE(mmio_base));
8a68d464 1153 if (engine->id == RCS0)
0e704476 1154 /* HACK: Using the wrong struct member */
baba6e57
DCS
1155 instdone->slice_common =
1156 intel_uncore_read(uncore, GEN4_INSTDONE1);
0e704476
CW
1157 break;
1158 case 3:
1159 case 2:
baba6e57 1160 instdone->instdone = intel_uncore_read(uncore, GEN2_INSTDONE);
0e704476
CW
1161 break;
1162 }
1163}
f97fbf96 1164
a091d4ee
CW
1165static bool ring_is_idle(struct intel_engine_cs *engine)
1166{
a091d4ee
CW
1167 bool idle = true;
1168
293f8c0f
CW
1169 if (I915_SELFTEST_ONLY(!engine->mmio_base))
1170 return true;
1171
4ecd20c9 1172 if (!intel_engine_pm_get_if_awake(engine))
74d00d28 1173 return true;
a091d4ee 1174
44f8b802 1175 /* First check that no commands are left in the ring */
baba6e57
DCS
1176 if ((ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) !=
1177 (ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR))
44f8b802 1178 idle = false;
aed2fc10 1179
44f8b802 1180 /* No bit for gen2, so assume the CS parser is idle */
4ecd20c9 1181 if (INTEL_GEN(engine->i915) > 2 &&
baba6e57 1182 !(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE))
a091d4ee
CW
1183 idle = false;
1184
4ecd20c9 1185 intel_engine_pm_put(engine);
a091d4ee
CW
1186
1187 return idle;
1188}
1189
30084b14 1190void intel_engine_flush_submission(struct intel_engine_cs *engine)
d99f7b07
CW
1191{
1192 struct tasklet_struct *t = &engine->execlists.tasklet;
1193
570af07d
CW
1194 if (!t->func)
1195 return;
1196
59489387
CW
1197 /* Synchronise and wait for the tasklet on another CPU */
1198 tasklet_kill(t);
1199
1200 /* Having cancelled the tasklet, ensure that is run */
1201 local_bh_disable();
1202 if (tasklet_trylock(t)) {
1203 /* Must wait for any GPU reset in progress. */
1204 if (__tasklet_is_enabled(t))
1205 t->func(t->data);
1206 tasklet_unlock(t);
d99f7b07 1207 }
59489387 1208 local_bh_enable();
d99f7b07
CW
1209}
1210
5400367a
CW
1211/**
1212 * intel_engine_is_idle() - Report if the engine has finished process all work
1213 * @engine: the intel_engine_cs
1214 *
1215 * Return true if there are no requests pending, nothing left to be submitted
1216 * to hardware, and that the engine is idle.
1217 */
1218bool intel_engine_is_idle(struct intel_engine_cs *engine)
1219{
a8e9a419 1220 /* More white lies, if wedged, hw state is inconsistent */
cb823ed9 1221 if (intel_gt_is_wedged(engine->gt))
a8e9a419
CW
1222 return true;
1223
5f22e5b3 1224 if (!intel_engine_pm_is_awake(engine))
dc58958d
CW
1225 return true;
1226
4a118ecb 1227 /* Waiting to drain ELSP? */
22b7a426 1228 if (execlists_active(&engine->execlists)) {
315ca4c4 1229 synchronize_hardirq(engine->i915->drm.pdev->irq);
c34c5bca 1230
d99f7b07 1231 intel_engine_flush_submission(engine);
22495b68 1232
22b7a426 1233 if (execlists_active(&engine->execlists))
dd0cf235
CW
1234 return false;
1235 }
5400367a 1236
dd0cf235 1237 /* ELSP is empty, but there are ready requests? E.g. after reset */
655250a8 1238 if (!RB_EMPTY_ROOT(&engine->execlists.queue.rb_root))
d6edb6e3
CW
1239 return false;
1240
5400367a 1241 /* Ring stopped? */
293f8c0f 1242 return ring_is_idle(engine);
5400367a
CW
1243}
1244
cb823ed9 1245bool intel_engines_are_idle(struct intel_gt *gt)
05425249
CW
1246{
1247 struct intel_engine_cs *engine;
1248 enum intel_engine_id id;
1249
d7dc4131
CW
1250 /*
1251 * If the driver is wedged, HW state may be very inconsistent and
8490ae20
CW
1252 * report that it is still busy, even though we have stopped using it.
1253 */
cb823ed9 1254 if (intel_gt_is_wedged(gt))
8490ae20
CW
1255 return true;
1256
bd2be141 1257 /* Already parked (and passed an idleness test); must still be idle */
cb823ed9 1258 if (!READ_ONCE(gt->awake))
bd2be141
CW
1259 return true;
1260
5d904e3c 1261 for_each_engine(engine, gt, id) {
05425249
CW
1262 if (!intel_engine_is_idle(engine))
1263 return false;
1264 }
1265
1266 return true;
1267}
1268
cb823ed9 1269void intel_engines_reset_default_submission(struct intel_gt *gt)
ff44ad51
CW
1270{
1271 struct intel_engine_cs *engine;
1272 enum intel_engine_id id;
1273
5d904e3c 1274 for_each_engine(engine, gt, id)
ff44ad51
CW
1275 engine->set_default_submission(engine);
1276}
1277
90cad095
CW
1278bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
1279{
1280 switch (INTEL_GEN(engine->i915)) {
1281 case 2:
1282 return false; /* uses physical not virtual addresses */
1283 case 3:
1284 /* maybe only uses physical not virtual addresses */
1285 return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
325b916a
CW
1286 case 4:
1287 return !IS_I965G(engine->i915); /* who knows! */
90cad095
CW
1288 case 6:
1289 return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
1290 default:
1291 return true;
1292 }
1293}
1294
5a833995 1295static int print_sched_attr(const struct i915_sched_attr *attr,
247870ac 1296 char *buf, int x, int len)
b7268c5e
CW
1297{
1298 if (attr->priority == I915_PRIORITY_INVALID)
247870ac
CW
1299 return x;
1300
1301 x += snprintf(buf + x, len - x,
1302 " prio=%d", attr->priority);
b7268c5e 1303
247870ac 1304 return x;
b7268c5e
CW
1305}
1306
f636edb2 1307static void print_request(struct drm_printer *m,
e61e0f51 1308 struct i915_request *rq,
f636edb2
CW
1309 const char *prefix)
1310{
ab268151 1311 const char *name = rq->fence.ops->get_timeline_name(&rq->fence);
96d4f03c 1312 char buf[80] = "";
247870ac
CW
1313 int x = 0;
1314
5a833995 1315 x = print_sched_attr(&rq->sched.attr, buf, x, sizeof(buf));
ab268151 1316
b300fde8 1317 drm_printf(m, "%s %llx:%llx%s%s %s @ %dms: %s\n",
b7268c5e 1318 prefix,
b300fde8 1319 rq->fence.context, rq->fence.seqno,
85474441
CW
1320 i915_request_completed(rq) ? "!" :
1321 i915_request_started(rq) ? "*" :
1322 "",
8c334f24
CW
1323 test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1324 &rq->fence.flags) ? "+" :
52c0fdb2 1325 test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
8c334f24
CW
1326 &rq->fence.flags) ? "-" :
1327 "",
247870ac 1328 buf,
f636edb2 1329 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
ab268151 1330 name);
f636edb2
CW
1331}
1332
60672784
CW
1333static struct intel_timeline *get_timeline(struct i915_request *rq)
1334{
1335 struct intel_timeline *tl;
1336
1337 /*
1338 * Even though we are holding the engine->active.lock here, there
1339 * is no control over the submission queue per-se and we are
1340 * inspecting the active state at a random point in time, with an
1341 * unknown queue. Play safe and make sure the timeline remains valid.
1342 * (Only being used for pretty printing, one extra kref shouldn't
1343 * cause a camel stampede!)
1344 */
1345 rcu_read_lock();
1346 tl = rcu_dereference(rq->timeline);
1347 if (!kref_get_unless_zero(&tl->kref))
1348 tl = NULL;
1349 rcu_read_unlock();
1350
1351 return tl;
1352}
1353
1354static int print_ring(char *buf, int sz, struct i915_request *rq)
1355{
1356 int len = 0;
1357
1358 if (!i915_request_signaled(rq)) {
1359 struct intel_timeline *tl = get_timeline(rq);
1360
1361 len = scnprintf(buf, sz,
1362 "ring:{start:%08x, hwsp:%08x, seqno:%08x, runtime:%llums}, ",
1363 i915_ggtt_offset(rq->ring->vma),
1364 tl ? tl->hwsp_offset : 0,
1365 hwsp_seqno(rq),
1366 DIV_ROUND_CLOSEST_ULL(intel_context_get_total_runtime_ns(rq->context),
1367 1000 * 1000));
1368
1369 if (tl)
1370 intel_timeline_put(tl);
1371 }
1372
1373 return len;
1374}
1375
c1bf2728
CW
1376static void hexdump(struct drm_printer *m, const void *buf, size_t len)
1377{
1378 const size_t rowsize = 8 * sizeof(u32);
1379 const void *prev = NULL;
1380 bool skip = false;
1381 size_t pos;
1382
1383 for (pos = 0; pos < len; pos += rowsize) {
1384 char line[128];
1385
1386 if (prev && !memcmp(prev, buf + pos, rowsize)) {
1387 if (!skip) {
1388 drm_printf(m, "*\n");
1389 skip = true;
1390 }
1391 continue;
1392 }
1393
1394 WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
1395 rowsize, sizeof(u32),
1396 line, sizeof(line),
1397 false) >= sizeof(line));
286e6153 1398 drm_printf(m, "[%04zx] %s\n", pos, line);
c1bf2728
CW
1399
1400 prev = buf + pos;
1401 skip = false;
1402 }
1403}
1404
2229adc8
CW
1405static const char *repr_timer(const struct timer_list *t)
1406{
1407 if (!READ_ONCE(t->expires))
1408 return "inactive";
1409
1410 if (timer_pending(t))
1411 return "active";
1412
1413 return "expired";
1414}
1415
eca15360 1416static void intel_engine_print_registers(struct intel_engine_cs *engine,
3ceda3a4 1417 struct drm_printer *m)
f636edb2 1418{
f636edb2 1419 struct drm_i915_private *dev_priv = engine->i915;
c36eebd9 1420 struct intel_engine_execlists * const execlists = &engine->execlists;
f636edb2
CW
1421 u64 addr;
1422
b26496ae 1423 if (engine->id == RENDER_CLASS && IS_GEN_RANGE(dev_priv, 4, 7))
baba6e57 1424 drm_printf(m, "\tCCID: 0x%08x\n", ENGINE_READ(engine, CCID));
c4e8ba73
CW
1425 if (HAS_EXECLISTS(dev_priv)) {
1426 drm_printf(m, "\tEL_STAT_HI: 0x%08x\n",
1427 ENGINE_READ(engine, RING_EXECLIST_STATUS_HI));
1428 drm_printf(m, "\tEL_STAT_LO: 0x%08x\n",
1429 ENGINE_READ(engine, RING_EXECLIST_STATUS_LO));
1430 }
3ceda3a4 1431 drm_printf(m, "\tRING_START: 0x%08x\n",
baba6e57 1432 ENGINE_READ(engine, RING_START));
3ceda3a4 1433 drm_printf(m, "\tRING_HEAD: 0x%08x\n",
baba6e57 1434 ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR);
3ceda3a4 1435 drm_printf(m, "\tRING_TAIL: 0x%08x\n",
baba6e57 1436 ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR);
3c75de5b 1437 drm_printf(m, "\tRING_CTL: 0x%08x%s\n",
baba6e57
DCS
1438 ENGINE_READ(engine, RING_CTL),
1439 ENGINE_READ(engine, RING_CTL) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
3c75de5b
CW
1440 if (INTEL_GEN(engine->i915) > 2) {
1441 drm_printf(m, "\tRING_MODE: 0x%08x%s\n",
baba6e57
DCS
1442 ENGINE_READ(engine, RING_MI_MODE),
1443 ENGINE_READ(engine, RING_MI_MODE) & (MODE_IDLE) ? " [idle]" : "");
3c75de5b 1444 }
3ceda3a4
CW
1445
1446 if (INTEL_GEN(dev_priv) >= 6) {
70a76a9b 1447 drm_printf(m, "\tRING_IMR: 0x%08x\n",
baba6e57 1448 ENGINE_READ(engine, RING_IMR));
70a76a9b
CW
1449 drm_printf(m, "\tRING_ESR: 0x%08x\n",
1450 ENGINE_READ(engine, RING_ESR));
1451 drm_printf(m, "\tRING_EMR: 0x%08x\n",
1452 ENGINE_READ(engine, RING_EMR));
1453 drm_printf(m, "\tRING_EIR: 0x%08x\n",
1454 ENGINE_READ(engine, RING_EIR));
3ceda3a4
CW
1455 }
1456
f636edb2
CW
1457 addr = intel_engine_get_active_head(engine);
1458 drm_printf(m, "\tACTHD: 0x%08x_%08x\n",
1459 upper_32_bits(addr), lower_32_bits(addr));
1460 addr = intel_engine_get_last_batch_head(engine);
1461 drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
1462 upper_32_bits(addr), lower_32_bits(addr));
a0cf5790 1463 if (INTEL_GEN(dev_priv) >= 8)
baba6e57 1464 addr = ENGINE_READ64(engine, RING_DMA_FADD, RING_DMA_FADD_UDW);
a0cf5790 1465 else if (INTEL_GEN(dev_priv) >= 4)
baba6e57 1466 addr = ENGINE_READ(engine, RING_DMA_FADD);
a0cf5790 1467 else
baba6e57 1468 addr = ENGINE_READ(engine, DMA_FADD_I8XX);
a0cf5790
CW
1469 drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
1470 upper_32_bits(addr), lower_32_bits(addr));
1471 if (INTEL_GEN(dev_priv) >= 4) {
1472 drm_printf(m, "\tIPEIR: 0x%08x\n",
baba6e57 1473 ENGINE_READ(engine, RING_IPEIR));
a0cf5790 1474 drm_printf(m, "\tIPEHR: 0x%08x\n",
baba6e57 1475 ENGINE_READ(engine, RING_IPEHR));
a0cf5790 1476 } else {
baba6e57
DCS
1477 drm_printf(m, "\tIPEIR: 0x%08x\n", ENGINE_READ(engine, IPEIR));
1478 drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR));
a0cf5790 1479 }
f636edb2 1480
fb5c551a 1481 if (HAS_EXECLISTS(dev_priv)) {
22b7a426 1482 struct i915_request * const *port, *rq;
0ca88ba0
CW
1483 const u32 *hws =
1484 &engine->status_page.addr[I915_HWS_CSB_BUF0_INDEX];
7d4c75d9 1485 const u8 num_entries = execlists->csb_size;
f636edb2 1486 unsigned int idx;
df4f94e8 1487 u8 read, write;
f636edb2 1488
3a7a92ab 1489 drm_printf(m, "\tExeclist tasklet queued? %s (%s), preempt? %s, timeslice? %s\n",
2229adc8
CW
1490 yesno(test_bit(TASKLET_STATE_SCHED,
1491 &engine->execlists.tasklet.state)),
1492 enableddisabled(!atomic_read(&engine->execlists.tasklet.count)),
3a7a92ab 1493 repr_timer(&engine->execlists.preempt),
2229adc8 1494 repr_timer(&engine->execlists.timer));
f636edb2 1495
df4f94e8
CW
1496 read = execlists->csb_head;
1497 write = READ_ONCE(*execlists->csb_write);
1498
2229adc8
CW
1499 drm_printf(m, "\tExeclist status: 0x%08x %08x; CSB read:%d, write:%d, entries:%d\n",
1500 ENGINE_READ(engine, RING_EXECLIST_STATUS_LO),
1501 ENGINE_READ(engine, RING_EXECLIST_STATUS_HI),
1502 read, write, num_entries);
1503
7d4c75d9 1504 if (read >= num_entries)
f636edb2 1505 read = 0;
7d4c75d9 1506 if (write >= num_entries)
f636edb2
CW
1507 write = 0;
1508 if (read > write)
7d4c75d9 1509 write += num_entries;
f636edb2 1510 while (read < write) {
7d4c75d9
MK
1511 idx = ++read % num_entries;
1512 drm_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
1513 idx, hws[idx * 2], hws[idx * 2 + 1]);
f636edb2
CW
1514 }
1515
c36eebd9 1516 execlists_active_lock_bh(execlists);
fecffa46 1517 rcu_read_lock();
22b7a426 1518 for (port = execlists->active; (rq = *port); port++) {
489645d5 1519 char hdr[160];
22b7a426
CW
1520 int len;
1521
61f874d6 1522 len = scnprintf(hdr, sizeof(hdr),
3e48e836 1523 "\t\tActive[%d]: ccid:%08x%s%s, ",
60672784 1524 (int)(port - execlists->active),
3e48e836
CW
1525 rq->context->lrc.ccid,
1526 intel_context_is_closed(rq->context) ? "!" : "",
1527 intel_context_is_banned(rq->context) ? "*" : "");
60672784 1528 len += print_ring(hdr + len, sizeof(hdr) - len, rq);
61f874d6 1529 scnprintf(hdr + len, sizeof(hdr) - len, "rq: ");
22b7a426
CW
1530 print_request(m, rq, hdr);
1531 }
1532 for (port = execlists->pending; (rq = *port); port++) {
60672784
CW
1533 char hdr[160];
1534 int len;
d19d71fc 1535
60672784 1536 len = scnprintf(hdr, sizeof(hdr),
3e48e836 1537 "\t\tPending[%d]: ccid:%08x%s%s, ",
60672784 1538 (int)(port - execlists->pending),
3e48e836
CW
1539 rq->context->lrc.ccid,
1540 intel_context_is_closed(rq->context) ? "!" : "",
1541 intel_context_is_banned(rq->context) ? "*" : "");
60672784
CW
1542 len += print_ring(hdr + len, sizeof(hdr) - len, rq);
1543 scnprintf(hdr + len, sizeof(hdr) - len, "rq: ");
1544 print_request(m, rq, hdr);
f636edb2 1545 }
fecffa46 1546 rcu_read_unlock();
c36eebd9 1547 execlists_active_unlock_bh(execlists);
f636edb2
CW
1548 } else if (INTEL_GEN(dev_priv) > 6) {
1549 drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
baba6e57 1550 ENGINE_READ(engine, RING_PP_DIR_BASE));
f636edb2 1551 drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
baba6e57 1552 ENGINE_READ(engine, RING_PP_DIR_BASE_READ));
f636edb2 1553 drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
baba6e57 1554 ENGINE_READ(engine, RING_PP_DIR_DCLV));
f636edb2 1555 }
3ceda3a4
CW
1556}
1557
83c31783
CW
1558static void print_request_ring(struct drm_printer *m, struct i915_request *rq)
1559{
1560 void *ring;
1561 int size;
1562
1563 drm_printf(m,
1564 "[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]:\n",
1565 rq->head, rq->postfix, rq->tail,
1566 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
1567 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
1568
1569 size = rq->tail - rq->head;
1570 if (rq->tail < rq->head)
1571 size += rq->ring->size;
1572
1573 ring = kmalloc(size, GFP_ATOMIC);
1574 if (ring) {
1575 const void *vaddr = rq->ring->vaddr;
1576 unsigned int head = rq->head;
1577 unsigned int len = 0;
1578
1579 if (rq->tail < head) {
1580 len = rq->ring->size - head;
1581 memcpy(ring, vaddr + head, len);
1582 head = 0;
1583 }
1584 memcpy(ring + len, vaddr + head, size - len);
1585
1586 hexdump(m, ring, size);
1587 kfree(ring);
1588 }
1589}
1590
32ff621f
CW
1591static unsigned long list_count(struct list_head *list)
1592{
1593 struct list_head *pos;
1594 unsigned long count = 0;
1595
1596 list_for_each(pos, list)
1597 count++;
1598
1599 return count;
1600}
1601
3ceda3a4
CW
1602void intel_engine_dump(struct intel_engine_cs *engine,
1603 struct drm_printer *m,
1604 const char *header, ...)
1605{
3ceda3a4 1606 struct i915_gpu_error * const error = &engine->i915->gpu_error;
0212bdef 1607 struct i915_request *rq;
538ef96b 1608 intel_wakeref_t wakeref;
cfe7288c 1609 unsigned long flags;
4fb33953 1610 ktime_t dummy;
3ceda3a4
CW
1611
1612 if (header) {
1613 va_list ap;
1614
1615 va_start(ap, header);
1616 drm_vprintf(m, header, &ap);
1617 va_end(ap);
1618 }
1619
cb823ed9 1620 if (intel_gt_is_wedged(engine->gt))
3ceda3a4
CW
1621 drm_printf(m, "*** WEDGED ***\n");
1622
79ffac85 1623 drm_printf(m, "\tAwake? %d\n", atomic_read(&engine->wakeref.count));
7983990c
CW
1624 drm_printf(m, "\tBarriers?: %s\n",
1625 yesno(!llist_empty(&engine->barrier_tasks)));
b81e4d9b
CW
1626 drm_printf(m, "\tLatency: %luus\n",
1627 ewma__engine_latency_read(&engine->latency));
4fb33953
CW
1628 if (intel_engine_supports_stats(engine))
1629 drm_printf(m, "\tRuntime: %llums\n",
1630 ktime_to_ms(intel_engine_get_busy_time(engine,
1631 &dummy)));
ac4fc5b3
CW
1632 drm_printf(m, "\tForcewake: %x domains, %d active\n",
1633 engine->fw_domain, atomic_read(&engine->fw_active));
058179e7
CW
1634
1635 rcu_read_lock();
1636 rq = READ_ONCE(engine->heartbeat.systole);
1637 if (rq)
1638 drm_printf(m, "\tHeartbeat: %d ms ago\n",
1639 jiffies_to_msecs(jiffies - rq->emitted_jiffies));
1640 rcu_read_unlock();
3ceda3a4
CW
1641 drm_printf(m, "\tReset count: %d (global %d)\n",
1642 i915_reset_engine_count(error, engine),
1643 i915_reset_count(error));
1644
3ceda3a4
CW
1645 drm_printf(m, "\tRequests:\n");
1646
cfe7288c 1647 spin_lock_irqsave(&engine->active.lock, flags);
cf4331dd 1648 rq = intel_engine_find_active_request(engine);
3ceda3a4 1649 if (rq) {
d19d71fc
CW
1650 struct intel_timeline *tl = get_timeline(rq);
1651
3ceda3a4 1652 print_request(m, rq, "\t\tactive ");
83c31783 1653
ef5032a0 1654 drm_printf(m, "\t\tring->start: 0x%08x\n",
3ceda3a4 1655 i915_ggtt_offset(rq->ring->vma));
ef5032a0 1656 drm_printf(m, "\t\tring->head: 0x%08x\n",
3ceda3a4 1657 rq->ring->head);
ef5032a0 1658 drm_printf(m, "\t\tring->tail: 0x%08x\n",
3ceda3a4 1659 rq->ring->tail);
ef5032a0
CW
1660 drm_printf(m, "\t\tring->emit: 0x%08x\n",
1661 rq->ring->emit);
1662 drm_printf(m, "\t\tring->space: 0x%08x\n",
1663 rq->ring->space);
d19d71fc
CW
1664
1665 if (tl) {
1666 drm_printf(m, "\t\tring->hwsp: 0x%08x\n",
1667 tl->hwsp_offset);
1668 intel_timeline_put(tl);
1669 }
83c31783
CW
1670
1671 print_request_ring(m, rq);
bb120e11 1672
9f3ccd40 1673 if (rq->context->lrc_reg_state) {
bb120e11 1674 drm_printf(m, "Logical Ring Context:\n");
9f3ccd40 1675 hexdump(m, rq->context->lrc_reg_state, PAGE_SIZE);
bb120e11 1676 }
3ceda3a4 1677 }
32ff621f 1678 drm_printf(m, "\tOn hold?: %lu\n", list_count(&engine->active.hold));
cfe7288c 1679 spin_unlock_irqrestore(&engine->active.lock, flags);
3ceda3a4 1680
a4eb99a1 1681 drm_printf(m, "\tMMIO base: 0x%08x\n", engine->mmio_base);
cd6a8513 1682 wakeref = intel_runtime_pm_get_if_in_use(engine->uncore->rpm);
538ef96b 1683 if (wakeref) {
3ceda3a4 1684 intel_engine_print_registers(engine, m);
cd6a8513 1685 intel_runtime_pm_put(engine->uncore->rpm, wakeref);
3ceda3a4
CW
1686 } else {
1687 drm_printf(m, "\tDevice is asleep; skipping register dump\n");
1688 }
f636edb2 1689
0212bdef 1690 intel_execlists_show_requests(engine, m, print_request, 8);
a27d5a44 1691
c1bf2728 1692 drm_printf(m, "HWSP:\n");
0ca88ba0 1693 hexdump(m, engine->status_page.addr, PAGE_SIZE);
c1bf2728 1694
c400cc2a 1695 drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
52c0fdb2
CW
1696
1697 intel_engine_print_breadcrumbs(engine, m);
f636edb2
CW
1698}
1699
810b7ee3
CW
1700static ktime_t __intel_engine_get_busy_time(struct intel_engine_cs *engine,
1701 ktime_t *now)
30e17b78
TU
1702{
1703 ktime_t total = engine->stats.total;
1704
1705 /*
1706 * If the engine is executing something at the moment
1707 * add it to the total.
1708 */
810b7ee3 1709 *now = ktime_get();
426d0073 1710 if (atomic_read(&engine->stats.active))
810b7ee3 1711 total = ktime_add(total, ktime_sub(*now, engine->stats.start));
30e17b78
TU
1712
1713 return total;
1714}
1715
1716/**
1717 * intel_engine_get_busy_time() - Return current accumulated engine busyness
1718 * @engine: engine to report on
810b7ee3 1719 * @now: monotonic timestamp of sampling
30e17b78
TU
1720 *
1721 * Returns accumulated time @engine was busy since engine stats were enabled.
1722 */
810b7ee3 1723ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine, ktime_t *now)
30e17b78 1724{
741258cd 1725 unsigned int seq;
30e17b78 1726 ktime_t total;
30e17b78 1727
741258cd
TU
1728 do {
1729 seq = read_seqbegin(&engine->stats.lock);
810b7ee3 1730 total = __intel_engine_get_busy_time(engine, now);
741258cd 1731 } while (read_seqretry(&engine->stats.lock, seq));
30e17b78
TU
1732
1733 return total;
1734}
1735
cf4331dd
CW
1736static bool match_ring(struct i915_request *rq)
1737{
baba6e57 1738 u32 ring = ENGINE_READ(rq->engine, RING_START);
cf4331dd
CW
1739
1740 return ring == i915_ggtt_offset(rq->ring->vma);
1741}
1742
1743struct i915_request *
1744intel_engine_find_active_request(struct intel_engine_cs *engine)
1745{
1746 struct i915_request *request, *active = NULL;
cf4331dd
CW
1747
1748 /*
1749 * We are called by the error capture, reset and to dump engine
1750 * state at random points in time. In particular, note that neither is
1751 * crucially ordered with an interrupt. After a hang, the GPU is dead
1752 * and we assume that no more writes can happen (we waited long enough
1753 * for all writes that were in transaction to be flushed) - adding an
1754 * extra delay for a recent interrupt is pointless. Hence, we do
1755 * not need an engine->irq_seqno_barrier() before the seqno reads.
1756 * At all other times, we must assume the GPU is still running, but
1757 * we only care about the snapshot of this moment.
1758 */
cfe7288c 1759 lockdep_assert_held(&engine->active.lock);
94523024
CW
1760
1761 rcu_read_lock();
1762 request = execlists_active(&engine->execlists);
1763 if (request) {
1764 struct intel_timeline *tl = request->context->timeline;
1765
1766 list_for_each_entry_from_reverse(request, &tl->requests, link) {
1767 if (i915_request_completed(request))
1768 break;
1769
1770 active = request;
1771 }
1772 }
1773 rcu_read_unlock();
1774 if (active)
1775 return active;
1776
422d7df4 1777 list_for_each_entry(request, &engine->active.requests, sched.link) {
cf4331dd
CW
1778 if (i915_request_completed(request))
1779 continue;
1780
1781 if (!i915_request_started(request))
422d7df4 1782 continue;
cf4331dd
CW
1783
1784 /* More than one preemptible request may match! */
1785 if (!match_ring(request))
422d7df4 1786 continue;
cf4331dd
CW
1787
1788 active = request;
1789 break;
1790 }
cf4331dd
CW
1791
1792 return active;
1793}
1794
f97fbf96 1795#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
38775829 1796#include "mock_engine.c"
c7302f20 1797#include "selftest_engine.c"
112ed2d3 1798#include "selftest_engine_cs.c"
f97fbf96 1799#endif