drm/edid: Check the number of detailed timing descriptors in the CEA ext block
[linux-2.6-block.git] / drivers / gpu / drm / drm_edid.c
CommitLineData
f453ba04
DA
1/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
61e57a8d 5 * Copyright 2010 Red Hat, Inc.
f453ba04
DA
6 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
9c79edec 30
10a85120 31#include <linux/hdmi.h>
f453ba04 32#include <linux/i2c.h>
9c79edec 33#include <linux/kernel.h>
47819ba2 34#include <linux/module.h>
9c79edec 35#include <linux/slab.h>
5cb8eaa2 36#include <linux/vga_switcheroo.h>
9c79edec
JN
37
38#include <drm/drm_displayid.h>
39#include <drm/drm_drv.h>
760285e7 40#include <drm/drm_edid.h>
9338203c 41#include <drm/drm_encoder.h>
9c79edec 42#include <drm/drm_print.h>
62c58af3 43#include <drm/drm_scdc_helper.h>
f453ba04 44
969218fe
TI
45#include "drm_crtc_internal.h"
46
13931579
AJ
47#define version_greater(edid, maj, min) \
48 (((edid)->version > (maj)) || \
49 ((edid)->version == (maj) && (edid)->revision > (min)))
f453ba04 50
d1ff6409
AJ
51#define EDID_EST_TIMINGS 16
52#define EDID_STD_TIMINGS 8
53#define EDID_DETAILED_TIMINGS 4
f453ba04
DA
54
55/*
56 * EDID blocks out in the wild have a variety of bugs, try to collect
57 * them here (note that userspace may work around broken monitors first,
58 * but fixes should make their way here so that the kernel "just works"
59 * on as many displays as possible).
60 */
61
62/* First detailed mode wrong, use largest 60Hz mode */
63#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
64/* Reported 135MHz pixel clock is too high, needs adjustment */
65#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
66/* Prefer the largest mode at 75 Hz */
67#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
68/* Detail timing is in cm not mm */
69#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
70/* Detailed timing descriptors have bogus size values, so just take the
71 * maximum size and use that.
72 */
73#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
f453ba04
DA
74/* use +hsync +vsync for detailed mode */
75#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
bc42aabc
AJ
76/* Force reduced-blanking timings for detailed modes */
77#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
49d45a31
RM
78/* Force 8bpc */
79#define EDID_QUIRK_FORCE_8BPC (1 << 8)
bc5b9641
MK
80/* Force 12bpc */
81#define EDID_QUIRK_FORCE_12BPC (1 << 9)
e10aec65
MK
82/* Force 6bpc */
83#define EDID_QUIRK_FORCE_6BPC (1 << 10)
e345da82
MK
84/* Force 10bpc */
85#define EDID_QUIRK_FORCE_10BPC (1 << 11)
66660d4c
DA
86/* Non desktop display (i.e. HMD) */
87#define EDID_QUIRK_NON_DESKTOP (1 << 12)
3c537889 88
13931579
AJ
89struct detailed_mode_closure {
90 struct drm_connector *connector;
91 struct edid *edid;
92 bool preferred;
93 u32 quirks;
94 int modes;
95};
f453ba04 96
5c61259e
ZY
97#define LEVEL_DMT 0
98#define LEVEL_GTF 1
7a374350
AJ
99#define LEVEL_GTF2 2
100#define LEVEL_CVT 3
5c61259e 101
23c4cfbd 102static const struct edid_quirk {
c51a3fd6 103 char vendor[4];
f453ba04
DA
104 int product_id;
105 u32 quirks;
106} edid_quirk_list[] = {
107 /* Acer AL1706 */
108 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
109 /* Acer F51 */
110 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
f453ba04 111
e10aec65
MK
112 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
113 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
114
0711a43b
KHF
115 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
116 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
117
06998a75
KHF
118 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120
25da7504
KHF
121 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
122 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
123
922dceff
LS
124 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
125 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
126
f453ba04
DA
127 /* Belinea 10 15 55 */
128 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
129 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
130
131 /* Envision Peripherals, Inc. EN-7100e */
132 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
ba1163de
AJ
133 /* Envision EN2028 */
134 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
f453ba04
DA
135
136 /* Funai Electronics PM36B */
137 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
138 EDID_QUIRK_DETAILED_IN_CM },
139
e345da82
MK
140 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
141 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
142
f453ba04
DA
143 /* LG Philips LCD LP154W01-A5 */
144 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
145 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146
f453ba04
DA
147 /* Samsung SyncMaster 205BW. Note: irony */
148 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149 /* Samsung SyncMaster 22[5-6]BW */
150 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
bc42aabc 152
bc5b9641
MK
153 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155
bc42aabc
AJ
156 /* ViewSonic VA2026w */
157 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
118bdbd8
AD
158
159 /* Medion MD 30217 PG */
160 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
49d45a31 161
11bcf5f7
KHF
162 /* Lenovo G50 */
163 { "SDC", 18514, EDID_QUIRK_FORCE_6BPC },
164
49d45a31
RM
165 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
166 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
36fc5797
TV
167
168 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
169 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
acb1d8ee 170
30d62d44
AR
171 /* Valve Index Headset */
172 { "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
173 { "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
174 { "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
175 { "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
176 { "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
177 { "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
178 { "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
179 { "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
180 { "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
181 { "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
182 { "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
183 { "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
184 { "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
185 { "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
186 { "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
187 { "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
188 { "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
189
6931317c 190 /* HTC Vive and Vive Pro VR Headsets */
acb1d8ee 191 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
6931317c 192 { "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
b3b12ea3
PZ
193
194 /* Oculus Rift DK1, DK2, and CV1 VR Headsets */
195 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
196 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
197 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
90eda8fc
PZ
198
199 /* Windows Mixed Reality Headsets */
200 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
201 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
202 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
203 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
204 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
205 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
206 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
207 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
ccffc9eb
PZ
208
209 /* Sony PlayStation VR Headset */
210 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
29054230
RP
211
212 /* Sensics VR Headsets */
213 { "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
214
215 /* OSVR HDK and HDK2 VR Headsets */
216 { "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
f453ba04
DA
217};
218
a6b21831
TR
219/*
220 * Autogenerated from the DMT spec.
221 * This table is copied from xfree86/modes/xf86EdidModes.c.
222 */
223static const struct drm_display_mode drm_dmt_modes[] = {
24b856b1 224 /* 0x01 - 640x350@85Hz */
a6b21831
TR
225 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
226 736, 832, 0, 350, 382, 385, 445, 0,
227 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 228 /* 0x02 - 640x400@85Hz */
a6b21831
TR
229 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
230 736, 832, 0, 400, 401, 404, 445, 0,
231 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 232 /* 0x03 - 720x400@85Hz */
a6b21831
TR
233 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
234 828, 936, 0, 400, 401, 404, 446, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 236 /* 0x04 - 640x480@60Hz */
a6b21831 237 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
fcf22d05 238 752, 800, 0, 480, 490, 492, 525, 0,
a6b21831 239 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 240 /* 0x05 - 640x480@72Hz */
a6b21831
TR
241 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
242 704, 832, 0, 480, 489, 492, 520, 0,
243 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 244 /* 0x06 - 640x480@75Hz */
a6b21831
TR
245 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
246 720, 840, 0, 480, 481, 484, 500, 0,
247 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 248 /* 0x07 - 640x480@85Hz */
a6b21831
TR
249 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
250 752, 832, 0, 480, 481, 484, 509, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 252 /* 0x08 - 800x600@56Hz */
a6b21831
TR
253 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
254 896, 1024, 0, 600, 601, 603, 625, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 256 /* 0x09 - 800x600@60Hz */
a6b21831
TR
257 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
258 968, 1056, 0, 600, 601, 605, 628, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 260 /* 0x0a - 800x600@72Hz */
a6b21831
TR
261 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
262 976, 1040, 0, 600, 637, 643, 666, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 264 /* 0x0b - 800x600@75Hz */
a6b21831
TR
265 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
266 896, 1056, 0, 600, 601, 604, 625, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 268 /* 0x0c - 800x600@85Hz */
a6b21831
TR
269 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
270 896, 1048, 0, 600, 601, 604, 631, 0,
271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 272 /* 0x0d - 800x600@120Hz RB */
a6b21831
TR
273 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
274 880, 960, 0, 600, 603, 607, 636, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 276 /* 0x0e - 848x480@60Hz */
a6b21831
TR
277 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
278 976, 1088, 0, 480, 486, 494, 517, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 280 /* 0x0f - 1024x768@43Hz, interlace */
a6b21831 281 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
735b100f 282 1208, 1264, 0, 768, 768, 776, 817, 0,
a6b21831 283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
fcf22d05 284 DRM_MODE_FLAG_INTERLACE) },
24b856b1 285 /* 0x10 - 1024x768@60Hz */
a6b21831
TR
286 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
287 1184, 1344, 0, 768, 771, 777, 806, 0,
288 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 289 /* 0x11 - 1024x768@70Hz */
a6b21831
TR
290 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
291 1184, 1328, 0, 768, 771, 777, 806, 0,
292 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 293 /* 0x12 - 1024x768@75Hz */
a6b21831
TR
294 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
295 1136, 1312, 0, 768, 769, 772, 800, 0,
296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 297 /* 0x13 - 1024x768@85Hz */
a6b21831
TR
298 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
299 1168, 1376, 0, 768, 769, 772, 808, 0,
300 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 301 /* 0x14 - 1024x768@120Hz RB */
a6b21831
TR
302 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
303 1104, 1184, 0, 768, 771, 775, 813, 0,
304 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 305 /* 0x15 - 1152x864@75Hz */
a6b21831
TR
306 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
307 1344, 1600, 0, 864, 865, 868, 900, 0,
308 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
bfcd74d2
VS
309 /* 0x55 - 1280x720@60Hz */
310 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
311 1430, 1650, 0, 720, 725, 730, 750, 0,
312 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 313 /* 0x16 - 1280x768@60Hz RB */
a6b21831
TR
314 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
315 1360, 1440, 0, 768, 771, 778, 790, 0,
316 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 317 /* 0x17 - 1280x768@60Hz */
a6b21831
TR
318 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
319 1472, 1664, 0, 768, 771, 778, 798, 0,
320 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 321 /* 0x18 - 1280x768@75Hz */
a6b21831
TR
322 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
323 1488, 1696, 0, 768, 771, 778, 805, 0,
fcf22d05 324 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 325 /* 0x19 - 1280x768@85Hz */
a6b21831
TR
326 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
327 1496, 1712, 0, 768, 771, 778, 809, 0,
328 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 329 /* 0x1a - 1280x768@120Hz RB */
a6b21831
TR
330 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
331 1360, 1440, 0, 768, 771, 778, 813, 0,
332 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 333 /* 0x1b - 1280x800@60Hz RB */
a6b21831
TR
334 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
335 1360, 1440, 0, 800, 803, 809, 823, 0,
336 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 337 /* 0x1c - 1280x800@60Hz */
a6b21831
TR
338 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
339 1480, 1680, 0, 800, 803, 809, 831, 0,
fcf22d05 340 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 341 /* 0x1d - 1280x800@75Hz */
a6b21831
TR
342 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
343 1488, 1696, 0, 800, 803, 809, 838, 0,
344 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 345 /* 0x1e - 1280x800@85Hz */
a6b21831
TR
346 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
347 1496, 1712, 0, 800, 803, 809, 843, 0,
348 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 349 /* 0x1f - 1280x800@120Hz RB */
a6b21831
TR
350 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
351 1360, 1440, 0, 800, 803, 809, 847, 0,
352 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 353 /* 0x20 - 1280x960@60Hz */
a6b21831
TR
354 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
355 1488, 1800, 0, 960, 961, 964, 1000, 0,
356 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 357 /* 0x21 - 1280x960@85Hz */
a6b21831
TR
358 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
359 1504, 1728, 0, 960, 961, 964, 1011, 0,
360 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 361 /* 0x22 - 1280x960@120Hz RB */
a6b21831
TR
362 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
363 1360, 1440, 0, 960, 963, 967, 1017, 0,
364 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 365 /* 0x23 - 1280x1024@60Hz */
a6b21831
TR
366 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
367 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
368 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 369 /* 0x24 - 1280x1024@75Hz */
a6b21831
TR
370 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
371 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
372 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 373 /* 0x25 - 1280x1024@85Hz */
a6b21831
TR
374 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
375 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
376 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 377 /* 0x26 - 1280x1024@120Hz RB */
a6b21831
TR
378 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
379 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
380 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 381 /* 0x27 - 1360x768@60Hz */
a6b21831
TR
382 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
383 1536, 1792, 0, 768, 771, 777, 795, 0,
384 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 385 /* 0x28 - 1360x768@120Hz RB */
a6b21831
TR
386 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
387 1440, 1520, 0, 768, 771, 776, 813, 0,
388 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
bfcd74d2
VS
389 /* 0x51 - 1366x768@60Hz */
390 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
391 1579, 1792, 0, 768, 771, 774, 798, 0,
392 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
393 /* 0x56 - 1366x768@60Hz */
394 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
395 1436, 1500, 0, 768, 769, 772, 800, 0,
396 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 397 /* 0x29 - 1400x1050@60Hz RB */
a6b21831
TR
398 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
399 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
400 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 401 /* 0x2a - 1400x1050@60Hz */
a6b21831
TR
402 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
403 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
404 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 405 /* 0x2b - 1400x1050@75Hz */
a6b21831
TR
406 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
407 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
408 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 409 /* 0x2c - 1400x1050@85Hz */
a6b21831
TR
410 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
411 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
412 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 413 /* 0x2d - 1400x1050@120Hz RB */
a6b21831
TR
414 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
415 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
416 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 417 /* 0x2e - 1440x900@60Hz RB */
a6b21831
TR
418 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
419 1520, 1600, 0, 900, 903, 909, 926, 0,
420 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 421 /* 0x2f - 1440x900@60Hz */
a6b21831
TR
422 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
423 1672, 1904, 0, 900, 903, 909, 934, 0,
424 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 425 /* 0x30 - 1440x900@75Hz */
a6b21831
TR
426 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
427 1688, 1936, 0, 900, 903, 909, 942, 0,
428 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 429 /* 0x31 - 1440x900@85Hz */
a6b21831
TR
430 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
431 1696, 1952, 0, 900, 903, 909, 948, 0,
432 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 433 /* 0x32 - 1440x900@120Hz RB */
a6b21831
TR
434 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
435 1520, 1600, 0, 900, 903, 909, 953, 0,
436 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
bfcd74d2
VS
437 /* 0x53 - 1600x900@60Hz */
438 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
439 1704, 1800, 0, 900, 901, 904, 1000, 0,
440 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 441 /* 0x33 - 1600x1200@60Hz */
a6b21831
TR
442 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
443 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 445 /* 0x34 - 1600x1200@65Hz */
a6b21831
TR
446 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
447 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
448 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 449 /* 0x35 - 1600x1200@70Hz */
a6b21831
TR
450 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
451 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
452 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 453 /* 0x36 - 1600x1200@75Hz */
a6b21831
TR
454 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
455 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
456 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 457 /* 0x37 - 1600x1200@85Hz */
a6b21831
TR
458 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
459 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
460 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 461 /* 0x38 - 1600x1200@120Hz RB */
a6b21831
TR
462 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
463 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 465 /* 0x39 - 1680x1050@60Hz RB */
a6b21831
TR
466 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
467 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
468 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 469 /* 0x3a - 1680x1050@60Hz */
a6b21831
TR
470 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
471 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
472 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 473 /* 0x3b - 1680x1050@75Hz */
a6b21831
TR
474 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
475 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
476 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 477 /* 0x3c - 1680x1050@85Hz */
a6b21831
TR
478 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
479 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
480 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 481 /* 0x3d - 1680x1050@120Hz RB */
a6b21831
TR
482 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
483 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 485 /* 0x3e - 1792x1344@60Hz */
a6b21831
TR
486 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
487 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
488 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 489 /* 0x3f - 1792x1344@75Hz */
a6b21831
TR
490 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
491 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
492 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 493 /* 0x40 - 1792x1344@120Hz RB */
a6b21831
TR
494 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
495 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 497 /* 0x41 - 1856x1392@60Hz */
a6b21831
TR
498 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
499 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
500 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 501 /* 0x42 - 1856x1392@75Hz */
a6b21831 502 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
fcf22d05 503 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
a6b21831 504 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 505 /* 0x43 - 1856x1392@120Hz RB */
a6b21831
TR
506 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
507 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
508 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
bfcd74d2
VS
509 /* 0x52 - 1920x1080@60Hz */
510 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
511 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
512 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 513 /* 0x44 - 1920x1200@60Hz RB */
a6b21831
TR
514 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
515 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
516 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 517 /* 0x45 - 1920x1200@60Hz */
a6b21831
TR
518 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
519 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
520 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 521 /* 0x46 - 1920x1200@75Hz */
a6b21831
TR
522 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
523 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
524 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 525 /* 0x47 - 1920x1200@85Hz */
a6b21831
TR
526 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
527 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
528 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 529 /* 0x48 - 1920x1200@120Hz RB */
a6b21831
TR
530 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
531 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
532 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 533 /* 0x49 - 1920x1440@60Hz */
a6b21831
TR
534 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
535 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
536 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 537 /* 0x4a - 1920x1440@75Hz */
a6b21831
TR
538 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
539 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 541 /* 0x4b - 1920x1440@120Hz RB */
a6b21831
TR
542 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
543 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
544 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
bfcd74d2
VS
545 /* 0x54 - 2048x1152@60Hz */
546 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
547 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
548 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 549 /* 0x4c - 2560x1600@60Hz RB */
a6b21831
TR
550 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
551 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
24b856b1 553 /* 0x4d - 2560x1600@60Hz */
a6b21831
TR
554 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
555 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
556 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 557 /* 0x4e - 2560x1600@75Hz */
a6b21831
TR
558 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
559 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
560 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 561 /* 0x4f - 2560x1600@85Hz */
a6b21831
TR
562 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
563 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
564 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
24b856b1 565 /* 0x50 - 2560x1600@120Hz RB */
a6b21831
TR
566 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
567 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
568 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
bfcd74d2
VS
569 /* 0x57 - 4096x2160@60Hz RB */
570 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
571 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
572 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
573 /* 0x58 - 4096x2160@59.94Hz RB */
574 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
575 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
576 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
a6b21831
TR
577};
578
e7bfa5c4
VS
579/*
580 * These more or less come from the DMT spec. The 720x400 modes are
581 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
582 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
583 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
584 * mode.
585 *
586 * The DMT modes have been fact-checked; the rest are mild guesses.
587 */
a6b21831
TR
588static const struct drm_display_mode edid_est_modes[] = {
589 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
590 968, 1056, 0, 600, 601, 605, 628, 0,
591 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
592 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
593 896, 1024, 0, 600, 601, 603, 625, 0,
594 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
595 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
596 720, 840, 0, 480, 481, 484, 500, 0,
597 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
598 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
87707cfd 599 704, 832, 0, 480, 489, 492, 520, 0,
a6b21831
TR
600 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
601 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
602 768, 864, 0, 480, 483, 486, 525, 0,
603 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
87707cfd 604 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
a6b21831
TR
605 752, 800, 0, 480, 490, 492, 525, 0,
606 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
607 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
608 846, 900, 0, 400, 421, 423, 449, 0,
609 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
610 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
611 846, 900, 0, 400, 412, 414, 449, 0,
612 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
613 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
614 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
615 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
87707cfd 616 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
a6b21831
TR
617 1136, 1312, 0, 768, 769, 772, 800, 0,
618 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
619 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
620 1184, 1328, 0, 768, 771, 777, 806, 0,
621 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
622 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
623 1184, 1344, 0, 768, 771, 777, 806, 0,
624 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
625 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
626 1208, 1264, 0, 768, 768, 776, 817, 0,
627 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
628 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
629 928, 1152, 0, 624, 625, 628, 667, 0,
630 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
631 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
632 896, 1056, 0, 600, 601, 604, 625, 0,
633 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
634 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
635 976, 1040, 0, 600, 637, 643, 666, 0,
636 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
637 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
638 1344, 1600, 0, 864, 865, 868, 900, 0,
639 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
640};
641
642struct minimode {
643 short w;
644 short h;
645 short r;
646 short rb;
647};
648
649static const struct minimode est3_modes[] = {
650 /* byte 6 */
651 { 640, 350, 85, 0 },
652 { 640, 400, 85, 0 },
653 { 720, 400, 85, 0 },
654 { 640, 480, 85, 0 },
655 { 848, 480, 60, 0 },
656 { 800, 600, 85, 0 },
657 { 1024, 768, 85, 0 },
658 { 1152, 864, 75, 0 },
659 /* byte 7 */
660 { 1280, 768, 60, 1 },
661 { 1280, 768, 60, 0 },
662 { 1280, 768, 75, 0 },
663 { 1280, 768, 85, 0 },
664 { 1280, 960, 60, 0 },
665 { 1280, 960, 85, 0 },
666 { 1280, 1024, 60, 0 },
667 { 1280, 1024, 85, 0 },
668 /* byte 8 */
669 { 1360, 768, 60, 0 },
670 { 1440, 900, 60, 1 },
671 { 1440, 900, 60, 0 },
672 { 1440, 900, 75, 0 },
673 { 1440, 900, 85, 0 },
674 { 1400, 1050, 60, 1 },
675 { 1400, 1050, 60, 0 },
676 { 1400, 1050, 75, 0 },
677 /* byte 9 */
678 { 1400, 1050, 85, 0 },
679 { 1680, 1050, 60, 1 },
680 { 1680, 1050, 60, 0 },
681 { 1680, 1050, 75, 0 },
682 { 1680, 1050, 85, 0 },
683 { 1600, 1200, 60, 0 },
684 { 1600, 1200, 65, 0 },
685 { 1600, 1200, 70, 0 },
686 /* byte 10 */
687 { 1600, 1200, 75, 0 },
688 { 1600, 1200, 85, 0 },
689 { 1792, 1344, 60, 0 },
c068b32a 690 { 1792, 1344, 75, 0 },
a6b21831
TR
691 { 1856, 1392, 60, 0 },
692 { 1856, 1392, 75, 0 },
693 { 1920, 1200, 60, 1 },
694 { 1920, 1200, 60, 0 },
695 /* byte 11 */
696 { 1920, 1200, 75, 0 },
697 { 1920, 1200, 85, 0 },
698 { 1920, 1440, 60, 0 },
699 { 1920, 1440, 75, 0 },
700};
701
702static const struct minimode extra_modes[] = {
703 { 1024, 576, 60, 0 },
704 { 1366, 768, 60, 0 },
705 { 1600, 900, 60, 0 },
706 { 1680, 945, 60, 0 },
707 { 1920, 1080, 60, 0 },
708 { 2048, 1152, 60, 0 },
709 { 2048, 1536, 60, 0 },
710};
711
712/*
7befe621 713 * From CEA/CTA-861 spec.
d9278b4c 714 *
7befe621 715 * Do not access directly, instead always use cea_mode_for_vic().
a6b21831 716 */
8c1b2bd9 717static const struct drm_display_mode edid_cea_modes_1[] = {
78691960 718 /* 1 - 640x480@60Hz 4:3 */
a6b21831
TR
719 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
720 752, 800, 0, 480, 490, 492, 525, 0,
ee7925bb 721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 722 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 723 /* 2 - 720x480@60Hz 4:3 */
a6b21831
TR
724 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
725 798, 858, 0, 480, 489, 495, 525, 0,
ee7925bb 726 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 727 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 728 /* 3 - 720x480@60Hz 16:9 */
a6b21831
TR
729 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
730 798, 858, 0, 480, 489, 495, 525, 0,
ee7925bb 731 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 732 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 733 /* 4 - 1280x720@60Hz 16:9 */
a6b21831
TR
734 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
735 1430, 1650, 0, 720, 725, 730, 750, 0,
ee7925bb 736 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 737 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 738 /* 5 - 1920x1080i@60Hz 16:9 */
a6b21831
TR
739 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
740 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
741 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
78691960 742 DRM_MODE_FLAG_INTERLACE),
985e5dc2 743 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 744 /* 6 - 720(1440)x480i@60Hz 4:3 */
fb01d280
CT
745 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
746 801, 858, 0, 480, 488, 494, 525, 0,
a6b21831 747 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 748 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 749 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 750 /* 7 - 720(1440)x480i@60Hz 16:9 */
fb01d280
CT
751 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
752 801, 858, 0, 480, 488, 494, 525, 0,
a6b21831 753 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 754 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 755 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 756 /* 8 - 720(1440)x240@60Hz 4:3 */
fb01d280
CT
757 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
758 801, 858, 0, 240, 244, 247, 262, 0,
a6b21831 759 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 760 DRM_MODE_FLAG_DBLCLK),
985e5dc2 761 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 762 /* 9 - 720(1440)x240@60Hz 16:9 */
fb01d280
CT
763 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
764 801, 858, 0, 240, 244, 247, 262, 0,
a6b21831 765 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 766 DRM_MODE_FLAG_DBLCLK),
985e5dc2 767 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 768 /* 10 - 2880x480i@60Hz 4:3 */
a6b21831
TR
769 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
770 3204, 3432, 0, 480, 488, 494, 525, 0,
771 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 772 DRM_MODE_FLAG_INTERLACE),
985e5dc2 773 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 774 /* 11 - 2880x480i@60Hz 16:9 */
a6b21831
TR
775 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
776 3204, 3432, 0, 480, 488, 494, 525, 0,
777 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 778 DRM_MODE_FLAG_INTERLACE),
985e5dc2 779 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 780 /* 12 - 2880x240@60Hz 4:3 */
a6b21831
TR
781 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
782 3204, 3432, 0, 240, 244, 247, 262, 0,
ee7925bb 783 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 784 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 785 /* 13 - 2880x240@60Hz 16:9 */
a6b21831
TR
786 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
787 3204, 3432, 0, 240, 244, 247, 262, 0,
ee7925bb 788 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 789 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 790 /* 14 - 1440x480@60Hz 4:3 */
a6b21831
TR
791 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
792 1596, 1716, 0, 480, 489, 495, 525, 0,
ee7925bb 793 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 794 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 795 /* 15 - 1440x480@60Hz 16:9 */
a6b21831
TR
796 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
797 1596, 1716, 0, 480, 489, 495, 525, 0,
ee7925bb 798 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 799 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 800 /* 16 - 1920x1080@60Hz 16:9 */
a6b21831
TR
801 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
802 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 804 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 805 /* 17 - 720x576@50Hz 4:3 */
a6b21831
TR
806 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
807 796, 864, 0, 576, 581, 586, 625, 0,
ee7925bb 808 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 809 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 810 /* 18 - 720x576@50Hz 16:9 */
a6b21831
TR
811 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
812 796, 864, 0, 576, 581, 586, 625, 0,
ee7925bb 813 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 814 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 815 /* 19 - 1280x720@50Hz 16:9 */
a6b21831
TR
816 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
817 1760, 1980, 0, 720, 725, 730, 750, 0,
ee7925bb 818 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 819 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 820 /* 20 - 1920x1080i@50Hz 16:9 */
a6b21831
TR
821 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
822 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
78691960 824 DRM_MODE_FLAG_INTERLACE),
985e5dc2 825 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 826 /* 21 - 720(1440)x576i@50Hz 4:3 */
fb01d280
CT
827 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
828 795, 864, 0, 576, 580, 586, 625, 0,
a6b21831 829 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 830 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 831 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 832 /* 22 - 720(1440)x576i@50Hz 16:9 */
fb01d280
CT
833 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
834 795, 864, 0, 576, 580, 586, 625, 0,
a6b21831 835 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 836 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 837 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 838 /* 23 - 720(1440)x288@50Hz 4:3 */
fb01d280
CT
839 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
840 795, 864, 0, 288, 290, 293, 312, 0,
a6b21831 841 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 842 DRM_MODE_FLAG_DBLCLK),
985e5dc2 843 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 844 /* 24 - 720(1440)x288@50Hz 16:9 */
fb01d280
CT
845 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
846 795, 864, 0, 288, 290, 293, 312, 0,
a6b21831 847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 848 DRM_MODE_FLAG_DBLCLK),
985e5dc2 849 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 850 /* 25 - 2880x576i@50Hz 4:3 */
a6b21831
TR
851 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
852 3180, 3456, 0, 576, 580, 586, 625, 0,
853 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 854 DRM_MODE_FLAG_INTERLACE),
985e5dc2 855 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 856 /* 26 - 2880x576i@50Hz 16:9 */
a6b21831
TR
857 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
858 3180, 3456, 0, 576, 580, 586, 625, 0,
859 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 860 DRM_MODE_FLAG_INTERLACE),
985e5dc2 861 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 862 /* 27 - 2880x288@50Hz 4:3 */
a6b21831
TR
863 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
864 3180, 3456, 0, 288, 290, 293, 312, 0,
ee7925bb 865 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 866 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 867 /* 28 - 2880x288@50Hz 16:9 */
a6b21831
TR
868 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
869 3180, 3456, 0, 288, 290, 293, 312, 0,
ee7925bb 870 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 871 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 872 /* 29 - 1440x576@50Hz 4:3 */
a6b21831
TR
873 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
874 1592, 1728, 0, 576, 581, 586, 625, 0,
ee7925bb 875 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 876 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 877 /* 30 - 1440x576@50Hz 16:9 */
a6b21831
TR
878 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
879 1592, 1728, 0, 576, 581, 586, 625, 0,
ee7925bb 880 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 881 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 882 /* 31 - 1920x1080@50Hz 16:9 */
a6b21831
TR
883 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
884 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 886 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 887 /* 32 - 1920x1080@24Hz 16:9 */
a6b21831
TR
888 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
889 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 890 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 891 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 892 /* 33 - 1920x1080@25Hz 16:9 */
a6b21831
TR
893 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
894 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 895 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 896 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 897 /* 34 - 1920x1080@30Hz 16:9 */
a6b21831
TR
898 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
899 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 900 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 901 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 902 /* 35 - 2880x480@60Hz 4:3 */
a6b21831
TR
903 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
904 3192, 3432, 0, 480, 489, 495, 525, 0,
ee7925bb 905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 906 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 907 /* 36 - 2880x480@60Hz 16:9 */
a6b21831
TR
908 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
909 3192, 3432, 0, 480, 489, 495, 525, 0,
ee7925bb 910 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 911 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 912 /* 37 - 2880x576@50Hz 4:3 */
a6b21831
TR
913 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
914 3184, 3456, 0, 576, 581, 586, 625, 0,
ee7925bb 915 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 916 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 917 /* 38 - 2880x576@50Hz 16:9 */
a6b21831
TR
918 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
919 3184, 3456, 0, 576, 581, 586, 625, 0,
ee7925bb 920 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 921 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 922 /* 39 - 1920x1080i@50Hz 16:9 */
a6b21831
TR
923 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
924 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
925 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 926 DRM_MODE_FLAG_INTERLACE),
985e5dc2 927 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 928 /* 40 - 1920x1080i@100Hz 16:9 */
a6b21831
TR
929 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
930 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
931 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
78691960 932 DRM_MODE_FLAG_INTERLACE),
985e5dc2 933 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 934 /* 41 - 1280x720@100Hz 16:9 */
a6b21831
TR
935 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
936 1760, 1980, 0, 720, 725, 730, 750, 0,
ee7925bb 937 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 938 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 939 /* 42 - 720x576@100Hz 4:3 */
a6b21831
TR
940 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
941 796, 864, 0, 576, 581, 586, 625, 0,
ee7925bb 942 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 943 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 944 /* 43 - 720x576@100Hz 16:9 */
a6b21831
TR
945 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
946 796, 864, 0, 576, 581, 586, 625, 0,
ee7925bb 947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 948 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 949 /* 44 - 720(1440)x576i@100Hz 4:3 */
fb01d280
CT
950 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
951 795, 864, 0, 576, 580, 586, 625, 0,
a6b21831 952 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 953 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 954 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 955 /* 45 - 720(1440)x576i@100Hz 16:9 */
fb01d280
CT
956 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
957 795, 864, 0, 576, 580, 586, 625, 0,
a6b21831 958 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 959 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 960 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 961 /* 46 - 1920x1080i@120Hz 16:9 */
a6b21831
TR
962 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
963 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
964 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
78691960 965 DRM_MODE_FLAG_INTERLACE),
985e5dc2 966 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 967 /* 47 - 1280x720@120Hz 16:9 */
a6b21831
TR
968 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
969 1430, 1650, 0, 720, 725, 730, 750, 0,
ee7925bb 970 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 971 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 972 /* 48 - 720x480@120Hz 4:3 */
a6b21831
TR
973 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
974 798, 858, 0, 480, 489, 495, 525, 0,
ee7925bb 975 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 976 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 977 /* 49 - 720x480@120Hz 16:9 */
a6b21831
TR
978 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
979 798, 858, 0, 480, 489, 495, 525, 0,
ee7925bb 980 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 981 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 982 /* 50 - 720(1440)x480i@120Hz 4:3 */
fb01d280
CT
983 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
984 801, 858, 0, 480, 488, 494, 525, 0,
a6b21831 985 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 986 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 987 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 988 /* 51 - 720(1440)x480i@120Hz 16:9 */
fb01d280
CT
989 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
990 801, 858, 0, 480, 488, 494, 525, 0,
a6b21831 991 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 992 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 993 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 994 /* 52 - 720x576@200Hz 4:3 */
a6b21831
TR
995 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
996 796, 864, 0, 576, 581, 586, 625, 0,
ee7925bb 997 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 998 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 999 /* 53 - 720x576@200Hz 16:9 */
a6b21831
TR
1000 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1001 796, 864, 0, 576, 581, 586, 625, 0,
ee7925bb 1002 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 1003 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1004 /* 54 - 720(1440)x576i@200Hz 4:3 */
fb01d280
CT
1005 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1006 795, 864, 0, 576, 580, 586, 625, 0,
a6b21831 1007 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 1008 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 1009 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 1010 /* 55 - 720(1440)x576i@200Hz 16:9 */
fb01d280
CT
1011 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1012 795, 864, 0, 576, 580, 586, 625, 0,
a6b21831 1013 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 1014 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 1015 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1016 /* 56 - 720x480@240Hz 4:3 */
a6b21831
TR
1017 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1018 798, 858, 0, 480, 489, 495, 525, 0,
ee7925bb 1019 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 1020 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 1021 /* 57 - 720x480@240Hz 16:9 */
a6b21831
TR
1022 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1023 798, 858, 0, 480, 489, 495, 525, 0,
ee7925bb 1024 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
985e5dc2 1025 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1026 /* 58 - 720(1440)x480i@240Hz 4:3 */
fb01d280
CT
1027 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1028 801, 858, 0, 480, 488, 494, 525, 0,
a6b21831 1029 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 1030 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 1031 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
78691960 1032 /* 59 - 720(1440)x480i@240Hz 16:9 */
fb01d280
CT
1033 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1034 801, 858, 0, 480, 488, 494, 525, 0,
a6b21831 1035 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
78691960 1036 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
985e5dc2 1037 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1038 /* 60 - 1280x720@24Hz 16:9 */
a6b21831
TR
1039 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1040 3080, 3300, 0, 720, 725, 730, 750, 0,
ee7925bb 1041 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 1042 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1043 /* 61 - 1280x720@25Hz 16:9 */
a6b21831
TR
1044 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1045 3740, 3960, 0, 720, 725, 730, 750, 0,
ee7925bb 1046 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 1047 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1048 /* 62 - 1280x720@30Hz 16:9 */
a6b21831
TR
1049 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1050 3080, 3300, 0, 720, 725, 730, 750, 0,
ee7925bb 1051 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
985e5dc2 1052 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1053 /* 63 - 1920x1080@120Hz 16:9 */
a6b21831
TR
1054 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1055 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 1056 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
78691960
VS
1057 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1058 /* 64 - 1920x1080@100Hz 16:9 */
a6b21831 1059 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
8f0e4907 1060 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
ee7925bb 1061 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
78691960
VS
1062 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1063 /* 65 - 1280x720@24Hz 64:27 */
8ec6e075
SS
1064 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1065 3080, 3300, 0, 720, 725, 730, 750, 0,
1066 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1067 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1068 /* 66 - 1280x720@25Hz 64:27 */
8ec6e075
SS
1069 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1070 3740, 3960, 0, 720, 725, 730, 750, 0,
1071 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1072 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1073 /* 67 - 1280x720@30Hz 64:27 */
8ec6e075
SS
1074 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1075 3080, 3300, 0, 720, 725, 730, 750, 0,
1076 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1077 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1078 /* 68 - 1280x720@50Hz 64:27 */
8ec6e075
SS
1079 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1080 1760, 1980, 0, 720, 725, 730, 750, 0,
1081 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1082 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1083 /* 69 - 1280x720@60Hz 64:27 */
8ec6e075
SS
1084 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1085 1430, 1650, 0, 720, 725, 730, 750, 0,
1086 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1087 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1088 /* 70 - 1280x720@100Hz 64:27 */
8ec6e075
SS
1089 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1090 1760, 1980, 0, 720, 725, 730, 750, 0,
1091 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1092 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1093 /* 71 - 1280x720@120Hz 64:27 */
8ec6e075
SS
1094 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1095 1430, 1650, 0, 720, 725, 730, 750, 0,
1096 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1097 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1098 /* 72 - 1920x1080@24Hz 64:27 */
8ec6e075
SS
1099 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1100 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1101 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1102 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1103 /* 73 - 1920x1080@25Hz 64:27 */
8ec6e075
SS
1104 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1105 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1106 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1107 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1108 /* 74 - 1920x1080@30Hz 64:27 */
8ec6e075
SS
1109 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1110 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1111 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1112 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1113 /* 75 - 1920x1080@50Hz 64:27 */
8ec6e075
SS
1114 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1115 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1116 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1117 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1118 /* 76 - 1920x1080@60Hz 64:27 */
8ec6e075
SS
1119 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1120 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1121 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1122 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1123 /* 77 - 1920x1080@100Hz 64:27 */
8ec6e075
SS
1124 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1125 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1126 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1127 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1128 /* 78 - 1920x1080@120Hz 64:27 */
8ec6e075
SS
1129 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1130 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1131 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1132 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1133 /* 79 - 1680x720@24Hz 64:27 */
8ec6e075
SS
1134 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1135 3080, 3300, 0, 720, 725, 730, 750, 0,
1136 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1137 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1138 /* 80 - 1680x720@25Hz 64:27 */
8ec6e075
SS
1139 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1140 2948, 3168, 0, 720, 725, 730, 750, 0,
1141 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1142 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1143 /* 81 - 1680x720@30Hz 64:27 */
8ec6e075
SS
1144 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1145 2420, 2640, 0, 720, 725, 730, 750, 0,
1146 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1147 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1148 /* 82 - 1680x720@50Hz 64:27 */
8ec6e075
SS
1149 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1150 1980, 2200, 0, 720, 725, 730, 750, 0,
1151 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1152 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1153 /* 83 - 1680x720@60Hz 64:27 */
8ec6e075
SS
1154 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1155 1980, 2200, 0, 720, 725, 730, 750, 0,
1156 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1157 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1158 /* 84 - 1680x720@100Hz 64:27 */
8ec6e075
SS
1159 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1160 1780, 2000, 0, 720, 725, 730, 825, 0,
1161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1162 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1163 /* 85 - 1680x720@120Hz 64:27 */
8ec6e075
SS
1164 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1165 1780, 2000, 0, 720, 725, 730, 825, 0,
1166 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1167 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1168 /* 86 - 2560x1080@24Hz 64:27 */
8ec6e075
SS
1169 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1170 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1171 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1172 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1173 /* 87 - 2560x1080@25Hz 64:27 */
8ec6e075
SS
1174 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1175 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1176 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1177 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1178 /* 88 - 2560x1080@30Hz 64:27 */
8ec6e075
SS
1179 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1180 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1181 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1182 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1183 /* 89 - 2560x1080@50Hz 64:27 */
8ec6e075
SS
1184 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1185 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1187 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1188 /* 90 - 2560x1080@60Hz 64:27 */
8ec6e075
SS
1189 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1190 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1191 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1192 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1193 /* 91 - 2560x1080@100Hz 64:27 */
8ec6e075
SS
1194 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1195 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1197 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1198 /* 92 - 2560x1080@120Hz 64:27 */
8ec6e075
SS
1199 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1200 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1202 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1203 /* 93 - 3840x2160@24Hz 16:9 */
8ec6e075
SS
1204 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1205 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1207 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1208 /* 94 - 3840x2160@25Hz 16:9 */
8ec6e075
SS
1209 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1210 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1211 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1212 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1213 /* 95 - 3840x2160@30Hz 16:9 */
8ec6e075
SS
1214 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1215 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1216 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1217 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1218 /* 96 - 3840x2160@50Hz 16:9 */
8ec6e075
SS
1219 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1220 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1222 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1223 /* 97 - 3840x2160@60Hz 16:9 */
8ec6e075
SS
1224 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1225 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1227 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
78691960 1228 /* 98 - 4096x2160@24Hz 256:135 */
8ec6e075
SS
1229 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1230 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1232 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
78691960 1233 /* 99 - 4096x2160@25Hz 256:135 */
8ec6e075
SS
1234 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1235 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1236 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1237 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
78691960 1238 /* 100 - 4096x2160@30Hz 256:135 */
8ec6e075
SS
1239 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1240 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1241 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1242 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
78691960 1243 /* 101 - 4096x2160@50Hz 256:135 */
8ec6e075
SS
1244 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1245 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1247 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
78691960 1248 /* 102 - 4096x2160@60Hz 256:135 */
8ec6e075
SS
1249 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1250 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1252 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
78691960 1253 /* 103 - 3840x2160@24Hz 64:27 */
8ec6e075
SS
1254 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1255 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1256 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1257 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1258 /* 104 - 3840x2160@25Hz 64:27 */
8ec6e075
SS
1259 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1260 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1262 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1263 /* 105 - 3840x2160@30Hz 64:27 */
8ec6e075
SS
1264 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1265 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1267 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1268 /* 106 - 3840x2160@50Hz 64:27 */
8ec6e075
SS
1269 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1270 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1272 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
78691960 1273 /* 107 - 3840x2160@60Hz 64:27 */
8ec6e075
SS
1274 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1275 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1276 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1277 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
978f6b06
VS
1278 /* 108 - 1280x720@48Hz 16:9 */
1279 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1280 2280, 2500, 0, 720, 725, 730, 750, 0,
1281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1282 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1283 /* 109 - 1280x720@48Hz 64:27 */
1284 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1285 2280, 2500, 0, 720, 725, 730, 750, 0,
1286 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1287 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1288 /* 110 - 1680x720@48Hz 64:27 */
1289 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 2490,
1290 2530, 2750, 0, 720, 725, 730, 750, 0,
1291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1292 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1293 /* 111 - 1920x1080@48Hz 16:9 */
1294 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1295 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1297 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1298 /* 112 - 1920x1080@48Hz 64:27 */
1299 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1300 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1302 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1303 /* 113 - 2560x1080@48Hz 64:27 */
1304 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 3558,
1305 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1307 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1308 /* 114 - 3840x2160@48Hz 16:9 */
1309 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1310 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1312 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1313 /* 115 - 4096x2160@48Hz 256:135 */
1314 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5116,
1315 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1316 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1317 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1318 /* 116 - 3840x2160@48Hz 64:27 */
1319 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1320 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1321 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1322 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1323 /* 117 - 3840x2160@100Hz 16:9 */
1324 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1325 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1326 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1327 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1328 /* 118 - 3840x2160@120Hz 16:9 */
1329 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1330 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1332 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1333 /* 119 - 3840x2160@100Hz 64:27 */
1334 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1335 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1336 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1337 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1338 /* 120 - 3840x2160@120Hz 64:27 */
1339 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1340 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1341 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1342 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1343 /* 121 - 5120x2160@24Hz 64:27 */
1344 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 7116,
1345 7204, 7500, 0, 2160, 2168, 2178, 2200, 0,
1346 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1347 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1348 /* 122 - 5120x2160@25Hz 64:27 */
1349 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 6816,
1350 6904, 7200, 0, 2160, 2168, 2178, 2200, 0,
1351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1352 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1353 /* 123 - 5120x2160@30Hz 64:27 */
1354 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 5784,
1355 5872, 6000, 0, 2160, 2168, 2178, 2200, 0,
1356 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1357 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1358 /* 124 - 5120x2160@48Hz 64:27 */
1359 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5866,
1360 5954, 6250, 0, 2160, 2168, 2178, 2475, 0,
1361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1362 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1363 /* 125 - 5120x2160@50Hz 64:27 */
1364 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 6216,
1365 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1366 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1367 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1368 /* 126 - 5120x2160@60Hz 64:27 */
1369 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5284,
1370 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1371 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1372 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1373 /* 127 - 5120x2160@100Hz 64:27 */
1374 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 6216,
1375 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1376 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1377 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
a6b21831
TR
1378};
1379
f7655d42
VS
1380/*
1381 * From CEA/CTA-861 spec.
1382 *
1383 * Do not access directly, instead always use cea_mode_for_vic().
1384 */
1385static const struct drm_display_mode edid_cea_modes_193[] = {
1386 /* 193 - 5120x2160@120Hz 64:27 */
1387 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 5284,
1388 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1390 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1391 /* 194 - 7680x4320@24Hz 16:9 */
1392 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1393 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1395 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1396 /* 195 - 7680x4320@25Hz 16:9 */
1397 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1398 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1400 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1401 /* 196 - 7680x4320@30Hz 16:9 */
1402 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1403 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1404 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1405 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1406 /* 197 - 7680x4320@48Hz 16:9 */
1407 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1408 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1409 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1410 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1411 /* 198 - 7680x4320@50Hz 16:9 */
1412 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1413 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1414 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1415 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1416 /* 199 - 7680x4320@60Hz 16:9 */
1417 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1418 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1419 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1420 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1421 /* 200 - 7680x4320@100Hz 16:9 */
1422 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1423 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1424 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1425 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1426 /* 201 - 7680x4320@120Hz 16:9 */
1427 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1428 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1429 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1430 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1431 /* 202 - 7680x4320@24Hz 64:27 */
1432 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1433 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1434 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1435 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1436 /* 203 - 7680x4320@25Hz 64:27 */
1437 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1438 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1439 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1440 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1441 /* 204 - 7680x4320@30Hz 64:27 */
1442 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1443 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1445 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1446 /* 205 - 7680x4320@48Hz 64:27 */
1447 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1448 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1449 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1450 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1451 /* 206 - 7680x4320@50Hz 64:27 */
1452 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1453 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1454 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1455 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1456 /* 207 - 7680x4320@60Hz 64:27 */
1457 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1458 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1459 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1460 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1461 /* 208 - 7680x4320@100Hz 64:27 */
1462 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1463 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1465 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1466 /* 209 - 7680x4320@120Hz 64:27 */
1467 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1468 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1470 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1471 /* 210 - 10240x4320@24Hz 64:27 */
1472 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 11732,
1473 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1474 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1475 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1476 /* 211 - 10240x4320@25Hz 64:27 */
1477 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 12732,
1478 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1479 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1480 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1481 /* 212 - 10240x4320@30Hz 64:27 */
1482 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 10528,
1483 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1485 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1486 /* 213 - 10240x4320@48Hz 64:27 */
1487 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 11732,
1488 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1489 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1490 .vrefresh = 48, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1491 /* 214 - 10240x4320@50Hz 64:27 */
1492 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 12732,
1493 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1494 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1495 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1496 /* 215 - 10240x4320@60Hz 64:27 */
1497 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 10528,
1498 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1500 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1501 /* 216 - 10240x4320@100Hz 64:27 */
1502 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 12432,
1503 12608, 13200, 0, 4320, 4336, 4356, 4500, 0,
1504 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1505 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1506 /* 217 - 10240x4320@120Hz 64:27 */
1507 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 10528,
1508 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1509 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1510 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1511 /* 218 - 4096x2160@100Hz 256:135 */
1512 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4896,
1513 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1514 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1515 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1516 /* 219 - 4096x2160@120Hz 256:135 */
1517 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4184,
1518 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1520 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1521};
1522
7ebe1963 1523/*
d9278b4c 1524 * HDMI 1.4 4k modes. Index using the VIC.
7ebe1963
LD
1525 */
1526static const struct drm_display_mode edid_4k_modes[] = {
d9278b4c
JN
1527 /* 0 - dummy, VICs start at 1 */
1528 { },
7ebe1963
LD
1529 /* 1 - 3840x2160@30Hz */
1530 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1531 3840, 4016, 4104, 4400, 0,
1532 2160, 2168, 2178, 2250, 0,
1533 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
d2b43473 1534 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
7ebe1963
LD
1535 /* 2 - 3840x2160@25Hz */
1536 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1537 3840, 4896, 4984, 5280, 0,
1538 2160, 2168, 2178, 2250, 0,
1539 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
d2b43473 1540 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
7ebe1963
LD
1541 /* 3 - 3840x2160@24Hz */
1542 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1543 3840, 5116, 5204, 5500, 0,
1544 2160, 2168, 2178, 2250, 0,
1545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
d2b43473 1546 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
7ebe1963
LD
1547 /* 4 - 4096x2160@24Hz (SMPTE) */
1548 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1549 4096, 5116, 5204, 5500, 0,
1550 2160, 2168, 2178, 2250, 0,
1551 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
d2b43473 1552 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
7ebe1963
LD
1553};
1554
61e57a8d 1555/*** DDC fetch and block validation ***/
f453ba04 1556
083ae056
AJ
1557static const u8 edid_header[] = {
1558 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1559};
f453ba04 1560
db6cf833
TR
1561/**
1562 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1563 * @raw_edid: pointer to raw base EDID block
1564 *
1565 * Sanity check the header of the base EDID block.
1566 *
1567 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
051963d4
TR
1568 */
1569int drm_edid_header_is_valid(const u8 *raw_edid)
1570{
1571 int i, score = 0;
1572
1573 for (i = 0; i < sizeof(edid_header); i++)
1574 if (raw_edid[i] == edid_header[i])
1575 score++;
1576
1577 return score;
1578}
1579EXPORT_SYMBOL(drm_edid_header_is_valid);
1580
47819ba2
AJ
1581static int edid_fixup __read_mostly = 6;
1582module_param_named(edid_fixup, edid_fixup, int, 0400);
1583MODULE_PARM_DESC(edid_fixup,
1584 "Minimum number of valid EDID header bytes (0-8, default 6)");
051963d4 1585
40d9b043
DA
1586static void drm_get_displayid(struct drm_connector *connector,
1587 struct edid *edid);
e28ad544 1588static int validate_displayid(u8 *displayid, int length, int idx);
da9df2f4 1589
c465bbc8
SB
1590static int drm_edid_block_checksum(const u8 *raw_edid)
1591{
1592 int i;
e11f5bd8
JFZ
1593 u8 csum = 0, crc = 0;
1594
1595 for (i = 0; i < EDID_LENGTH - 1; i++)
c465bbc8
SB
1596 csum += raw_edid[i];
1597
e11f5bd8
JFZ
1598 crc = 0x100 - csum;
1599
1600 return crc;
1601}
1602
1603static bool drm_edid_block_checksum_diff(const u8 *raw_edid, u8 real_checksum)
1604{
1605 if (raw_edid[EDID_LENGTH - 1] != real_checksum)
1606 return true;
1607 else
1608 return false;
c465bbc8
SB
1609}
1610
d6885d65
SB
1611static bool drm_edid_is_zero(const u8 *in_edid, int length)
1612{
1613 if (memchr_inv(in_edid, 0, length))
1614 return false;
1615
1616 return true;
1617}
1618
db6cf833
TR
1619/**
1620 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1621 * @raw_edid: pointer to raw EDID block
1622 * @block: type of block to validate (0 for base, extension otherwise)
1623 * @print_bad_edid: if true, dump bad EDID blocks to the console
6ba2bd3d 1624 * @edid_corrupt: if true, the header or checksum is invalid
db6cf833
TR
1625 *
1626 * Validate a base or extension EDID block and optionally dump bad blocks to
1627 * the console.
1628 *
1629 * Return: True if the block is valid, false otherwise.
f453ba04 1630 */
6ba2bd3d
TP
1631bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1632 bool *edid_corrupt)
f453ba04 1633{
c465bbc8 1634 u8 csum;
61e57a8d 1635 struct edid *edid = (struct edid *)raw_edid;
f453ba04 1636
fe2ef780
SWK
1637 if (WARN_ON(!raw_edid))
1638 return false;
1639
47819ba2
AJ
1640 if (edid_fixup > 8 || edid_fixup < 0)
1641 edid_fixup = 6;
1642
f89ec8a4 1643 if (block == 0) {
051963d4 1644 int score = drm_edid_header_is_valid(raw_edid);
6ba2bd3d
TP
1645 if (score == 8) {
1646 if (edid_corrupt)
ac6f2e29 1647 *edid_corrupt = false;
6ba2bd3d
TP
1648 } else if (score >= edid_fixup) {
1649 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1650 * The corrupt flag needs to be set here otherwise, the
1651 * fix-up code here will correct the problem, the
1652 * checksum is correct and the test fails
1653 */
1654 if (edid_corrupt)
ac6f2e29 1655 *edid_corrupt = true;
61e57a8d
AJ
1656 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1657 memcpy(raw_edid, edid_header, sizeof(edid_header));
1658 } else {
6ba2bd3d 1659 if (edid_corrupt)
ac6f2e29 1660 *edid_corrupt = true;
61e57a8d
AJ
1661 goto bad;
1662 }
1663 }
f453ba04 1664
c465bbc8 1665 csum = drm_edid_block_checksum(raw_edid);
e11f5bd8 1666 if (drm_edid_block_checksum_diff(raw_edid, csum)) {
6ba2bd3d 1667 if (edid_corrupt)
ac6f2e29 1668 *edid_corrupt = true;
6ba2bd3d 1669
4a638b4e 1670 /* allow CEA to slide through, switches mangle this */
82d75356
TV
1671 if (raw_edid[0] == CEA_EXT) {
1672 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1673 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1674 } else {
1675 if (print_bad_edid)
813a7878 1676 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
82d75356 1677
4a638b4e 1678 goto bad;
82d75356 1679 }
f453ba04
DA
1680 }
1681
61e57a8d
AJ
1682 /* per-block-type checks */
1683 switch (raw_edid[0]) {
1684 case 0: /* base */
1685 if (edid->version != 1) {
813a7878 1686 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
61e57a8d
AJ
1687 goto bad;
1688 }
862b89c0 1689
61e57a8d
AJ
1690 if (edid->revision > 4)
1691 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1692 break;
862b89c0 1693
61e57a8d
AJ
1694 default:
1695 break;
1696 }
47ee4ccf 1697
fe2ef780 1698 return true;
f453ba04
DA
1699
1700bad:
fe2ef780 1701 if (print_bad_edid) {
da4c07b7 1702 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
499447db 1703 pr_notice("EDID block is all zeroes\n");
da4c07b7 1704 } else {
499447db 1705 pr_notice("Raw EDID:\n");
813a7878
CW
1706 print_hex_dump(KERN_NOTICE,
1707 " \t", DUMP_PREFIX_NONE, 16, 1,
1708 raw_edid, EDID_LENGTH, false);
da4c07b7 1709 }
f453ba04 1710 }
fe2ef780 1711 return false;
f453ba04 1712}
da0df92b 1713EXPORT_SYMBOL(drm_edid_block_valid);
61e57a8d
AJ
1714
1715/**
1716 * drm_edid_is_valid - sanity check EDID data
1717 * @edid: EDID data
1718 *
1719 * Sanity-check an entire EDID record (including extensions)
db6cf833
TR
1720 *
1721 * Return: True if the EDID data is valid, false otherwise.
61e57a8d
AJ
1722 */
1723bool drm_edid_is_valid(struct edid *edid)
1724{
1725 int i;
1726 u8 *raw = (u8 *)edid;
1727
1728 if (!edid)
1729 return false;
1730
1731 for (i = 0; i <= edid->extensions; i++)
6ba2bd3d 1732 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
61e57a8d
AJ
1733 return false;
1734
1735 return true;
1736}
3c537889 1737EXPORT_SYMBOL(drm_edid_is_valid);
f453ba04 1738
61e57a8d
AJ
1739#define DDC_SEGMENT_ADDR 0x30
1740/**
db6cf833 1741 * drm_do_probe_ddc_edid() - get EDID information via I2C
7c58e87e 1742 * @data: I2C device adapter
fc66811c
DV
1743 * @buf: EDID data buffer to be filled
1744 * @block: 128 byte EDID block to start fetching from
1745 * @len: EDID data buffer length to fetch
1746 *
db6cf833 1747 * Try to fetch EDID information by calling I2C driver functions.
61e57a8d 1748 *
db6cf833 1749 * Return: 0 on success or -1 on failure.
61e57a8d
AJ
1750 */
1751static int
18df89fe 1752drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
61e57a8d 1753{
18df89fe 1754 struct i2c_adapter *adapter = data;
61e57a8d 1755 unsigned char start = block * EDID_LENGTH;
cd004b3f
S
1756 unsigned char segment = block >> 1;
1757 unsigned char xfers = segment ? 3 : 2;
4819d2e4
CW
1758 int ret, retries = 5;
1759
db6cf833
TR
1760 /*
1761 * The core I2C driver will automatically retry the transfer if the
4819d2e4
CW
1762 * adapter reports EAGAIN. However, we find that bit-banging transfers
1763 * are susceptible to errors under a heavily loaded machine and
1764 * generate spurious NAKs and timeouts. Retrying the transfer
1765 * of the individual block a few times seems to overcome this.
1766 */
1767 do {
1768 struct i2c_msg msgs[] = {
1769 {
cd004b3f
S
1770 .addr = DDC_SEGMENT_ADDR,
1771 .flags = 0,
1772 .len = 1,
1773 .buf = &segment,
1774 }, {
4819d2e4
CW
1775 .addr = DDC_ADDR,
1776 .flags = 0,
1777 .len = 1,
1778 .buf = &start,
1779 }, {
1780 .addr = DDC_ADDR,
1781 .flags = I2C_M_RD,
1782 .len = len,
1783 .buf = buf,
1784 }
1785 };
cd004b3f 1786
db6cf833
TR
1787 /*
1788 * Avoid sending the segment addr to not upset non-compliant
1789 * DDC monitors.
1790 */
cd004b3f
S
1791 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1792
9292f37e
ED
1793 if (ret == -ENXIO) {
1794 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1795 adapter->name);
1796 break;
1797 }
cd004b3f 1798 } while (ret != xfers && --retries);
4819d2e4 1799
cd004b3f 1800 return ret == xfers ? 0 : -1;
61e57a8d
AJ
1801}
1802
14544d09
CW
1803static void connector_bad_edid(struct drm_connector *connector,
1804 u8 *edid, int num_blocks)
1805{
1806 int i;
e11f5bd8
JFZ
1807 u8 num_of_ext = edid[0x7e];
1808
1809 /* Calculate real checksum for the last edid extension block data */
1810 connector->real_edid_checksum =
1811 drm_edid_block_checksum(edid + num_of_ext * EDID_LENGTH);
14544d09 1812
f0a8f533 1813 if (connector->bad_edid_counter++ && !drm_debug_enabled(DRM_UT_KMS))
14544d09
CW
1814 return;
1815
1816 dev_warn(connector->dev->dev,
1817 "%s: EDID is invalid:\n",
1818 connector->name);
1819 for (i = 0; i < num_blocks; i++) {
1820 u8 *block = edid + i * EDID_LENGTH;
1821 char prefix[20];
1822
1823 if (drm_edid_is_zero(block, EDID_LENGTH))
1824 sprintf(prefix, "\t[%02x] ZERO ", i);
1825 else if (!drm_edid_block_valid(block, i, false, NULL))
1826 sprintf(prefix, "\t[%02x] BAD ", i);
1827 else
1828 sprintf(prefix, "\t[%02x] GOOD ", i);
1829
1830 print_hex_dump(KERN_WARNING,
1831 prefix, DUMP_PREFIX_NONE, 16, 1,
1832 block, EDID_LENGTH, false);
1833 }
1834}
1835
56a2b7f2
JN
1836/* Get override or firmware EDID */
1837static struct edid *drm_get_override_edid(struct drm_connector *connector)
1838{
1839 struct edid *override = NULL;
1840
1841 if (connector->override_edid)
1842 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
1843
1844 if (!override)
1845 override = drm_load_edid_firmware(connector);
1846
1847 return IS_ERR(override) ? NULL : override;
1848}
1849
48eaeb76
JN
1850/**
1851 * drm_add_override_edid_modes - add modes from override/firmware EDID
1852 * @connector: connector we're probing
1853 *
1854 * Add modes from the override/firmware EDID, if available. Only to be used from
1855 * drm_helper_probe_single_connector_modes() as a fallback for when DDC probe
1856 * failed during drm_get_edid() and caused the override/firmware EDID to be
1857 * skipped.
1858 *
1859 * Return: The number of modes added or 0 if we couldn't find any.
1860 */
1861int drm_add_override_edid_modes(struct drm_connector *connector)
1862{
1863 struct edid *override;
1864 int num_modes = 0;
1865
1866 override = drm_get_override_edid(connector);
1867 if (override) {
1868 drm_connector_update_edid_property(connector, override);
1869 num_modes = drm_add_edid_modes(connector, override);
1870 kfree(override);
1871
1872 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] adding %d modes via fallback override/firmware EDID\n",
1873 connector->base.id, connector->name, num_modes);
1874 }
1875
1876 return num_modes;
1877}
1878EXPORT_SYMBOL(drm_add_override_edid_modes);
1879
18df89fe
LPC
1880/**
1881 * drm_do_get_edid - get EDID data using a custom EDID block read function
1882 * @connector: connector we're probing
1883 * @get_edid_block: EDID block read function
1884 * @data: private data passed to the block read function
1885 *
1886 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1887 * exposes a different interface to read EDID blocks this function can be used
1888 * to get EDID data using a custom block read function.
1889 *
1890 * As in the general case the DDC bus is accessible by the kernel at the I2C
1891 * level, drivers must make all reasonable efforts to expose it as an I2C
1892 * adapter and use drm_get_edid() instead of abusing this function.
1893 *
53fd40a9
JN
1894 * The EDID may be overridden using debugfs override_edid or firmare EDID
1895 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1896 * order. Having either of them bypasses actual EDID reads.
1897 *
18df89fe
LPC
1898 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1899 */
1900struct edid *drm_do_get_edid(struct drm_connector *connector,
1901 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1902 size_t len),
1903 void *data)
61e57a8d 1904{
0ea75e23 1905 int i, j = 0, valid_extensions = 0;
f14f3686 1906 u8 *edid, *new;
56a2b7f2 1907 struct edid *override;
53fd40a9 1908
56a2b7f2
JN
1909 override = drm_get_override_edid(connector);
1910 if (override)
53fd40a9 1911 return override;
61e57a8d 1912
f14f3686 1913 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
61e57a8d
AJ
1914 return NULL;
1915
1916 /* base block fetch */
1917 for (i = 0; i < 4; i++) {
f14f3686 1918 if (get_edid_block(data, edid, 0, EDID_LENGTH))
61e57a8d 1919 goto out;
14544d09 1920 if (drm_edid_block_valid(edid, 0, false,
6ba2bd3d 1921 &connector->edid_corrupt))
61e57a8d 1922 break;
f14f3686 1923 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
4a9a8b71
DA
1924 connector->null_edid_counter++;
1925 goto carp;
1926 }
61e57a8d
AJ
1927 }
1928 if (i == 4)
1929 goto carp;
1930
1931 /* if there's no extensions, we're done */
14544d09
CW
1932 valid_extensions = edid[0x7e];
1933 if (valid_extensions == 0)
f14f3686 1934 return (struct edid *)edid;
61e57a8d 1935
14544d09 1936 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
61e57a8d
AJ
1937 if (!new)
1938 goto out;
f14f3686 1939 edid = new;
61e57a8d 1940
f14f3686 1941 for (j = 1; j <= edid[0x7e]; j++) {
14544d09 1942 u8 *block = edid + j * EDID_LENGTH;
a28187cc 1943
61e57a8d 1944 for (i = 0; i < 4; i++) {
a28187cc 1945 if (get_edid_block(data, block, j, EDID_LENGTH))
61e57a8d 1946 goto out;
14544d09 1947 if (drm_edid_block_valid(block, j, false, NULL))
61e57a8d
AJ
1948 break;
1949 }
f934ec8c 1950
14544d09
CW
1951 if (i == 4)
1952 valid_extensions--;
0ea75e23
ST
1953 }
1954
f14f3686 1955 if (valid_extensions != edid[0x7e]) {
14544d09
CW
1956 u8 *base;
1957
1958 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1959
f14f3686
CW
1960 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1961 edid[0x7e] = valid_extensions;
14544d09 1962
6da2ec56
KC
1963 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
1964 GFP_KERNEL);
0ea75e23
ST
1965 if (!new)
1966 goto out;
14544d09
CW
1967
1968 base = new;
1969 for (i = 0; i <= edid[0x7e]; i++) {
1970 u8 *block = edid + i * EDID_LENGTH;
1971
1972 if (!drm_edid_block_valid(block, i, false, NULL))
1973 continue;
1974
1975 memcpy(base, block, EDID_LENGTH);
1976 base += EDID_LENGTH;
1977 }
1978
1979 kfree(edid);
f14f3686 1980 edid = new;
61e57a8d
AJ
1981 }
1982
f14f3686 1983 return (struct edid *)edid;
61e57a8d
AJ
1984
1985carp:
14544d09 1986 connector_bad_edid(connector, edid, 1);
61e57a8d 1987out:
f14f3686 1988 kfree(edid);
61e57a8d
AJ
1989 return NULL;
1990}
18df89fe 1991EXPORT_SYMBOL_GPL(drm_do_get_edid);
61e57a8d
AJ
1992
1993/**
db6cf833
TR
1994 * drm_probe_ddc() - probe DDC presence
1995 * @adapter: I2C adapter to probe
fc66811c 1996 *
db6cf833 1997 * Return: True on success, false on failure.
61e57a8d 1998 */
fbff4690 1999bool
61e57a8d
AJ
2000drm_probe_ddc(struct i2c_adapter *adapter)
2001{
2002 unsigned char out;
2003
2004 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
2005}
fbff4690 2006EXPORT_SYMBOL(drm_probe_ddc);
61e57a8d
AJ
2007
2008/**
2009 * drm_get_edid - get EDID data, if available
2010 * @connector: connector we're probing
db6cf833 2011 * @adapter: I2C adapter to use for DDC
61e57a8d 2012 *
db6cf833 2013 * Poke the given I2C channel to grab EDID data if possible. If found,
61e57a8d
AJ
2014 * attach it to the connector.
2015 *
db6cf833 2016 * Return: Pointer to valid EDID or NULL if we couldn't find any.
61e57a8d
AJ
2017 */
2018struct edid *drm_get_edid(struct drm_connector *connector,
2019 struct i2c_adapter *adapter)
2020{
40d9b043
DA
2021 struct edid *edid;
2022
15f080f0
JN
2023 if (connector->force == DRM_FORCE_OFF)
2024 return NULL;
2025
2026 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
18df89fe 2027 return NULL;
61e57a8d 2028
40d9b043
DA
2029 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
2030 if (edid)
2031 drm_get_displayid(connector, edid);
2032 return edid;
61e57a8d
AJ
2033}
2034EXPORT_SYMBOL(drm_get_edid);
2035
5cb8eaa2
LW
2036/**
2037 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
2038 * @connector: connector we're probing
2039 * @adapter: I2C adapter to use for DDC
2040 *
2041 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
2042 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
2043 * switch DDC to the GPU which is retrieving EDID.
2044 *
2045 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
2046 */
2047struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
2048 struct i2c_adapter *adapter)
2049{
2050 struct pci_dev *pdev = connector->dev->pdev;
2051 struct edid *edid;
2052
2053 vga_switcheroo_lock_ddc(pdev);
2054 edid = drm_get_edid(connector, adapter);
2055 vga_switcheroo_unlock_ddc(pdev);
2056
2057 return edid;
2058}
2059EXPORT_SYMBOL(drm_get_edid_switcheroo);
2060
51f8da59
JN
2061/**
2062 * drm_edid_duplicate - duplicate an EDID and the extensions
2063 * @edid: EDID to duplicate
2064 *
db6cf833 2065 * Return: Pointer to duplicated EDID or NULL on allocation failure.
51f8da59
JN
2066 */
2067struct edid *drm_edid_duplicate(const struct edid *edid)
2068{
2069 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2070}
2071EXPORT_SYMBOL(drm_edid_duplicate);
2072
61e57a8d
AJ
2073/*** EDID parsing ***/
2074
f453ba04
DA
2075/**
2076 * edid_vendor - match a string against EDID's obfuscated vendor field
2077 * @edid: EDID to match
2078 * @vendor: vendor string
2079 *
2080 * Returns true if @vendor is in @edid, false otherwise
2081 */
170178fe 2082static bool edid_vendor(const struct edid *edid, const char *vendor)
f453ba04
DA
2083{
2084 char edid_vendor[3];
2085
2086 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
2087 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
2088 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
16456c87 2089 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
f453ba04
DA
2090
2091 return !strncmp(edid_vendor, vendor, 3);
2092}
2093
2094/**
2095 * edid_get_quirks - return quirk flags for a given EDID
2096 * @edid: EDID to process
2097 *
2098 * This tells subsequent routines what fixes they need to apply.
2099 */
170178fe 2100static u32 edid_get_quirks(const struct edid *edid)
f453ba04 2101{
23c4cfbd 2102 const struct edid_quirk *quirk;
f453ba04
DA
2103 int i;
2104
2105 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
2106 quirk = &edid_quirk_list[i];
2107
2108 if (edid_vendor(edid, quirk->vendor) &&
2109 (EDID_PRODUCT_ID(edid) == quirk->product_id))
2110 return quirk->quirks;
2111 }
2112
2113 return 0;
2114}
2115
2116#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
339d202c 2117#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
f453ba04 2118
f453ba04
DA
2119/**
2120 * edid_fixup_preferred - set preferred modes based on quirk list
2121 * @connector: has mode list to fix up
2122 * @quirks: quirks list
2123 *
2124 * Walk the mode list for @connector, clearing the preferred status
2125 * on existing modes and setting it anew for the right mode ala @quirks.
2126 */
2127static void edid_fixup_preferred(struct drm_connector *connector,
2128 u32 quirks)
2129{
2130 struct drm_display_mode *t, *cur_mode, *preferred_mode;
f890607b 2131 int target_refresh = 0;
339d202c 2132 int cur_vrefresh, preferred_vrefresh;
f453ba04
DA
2133
2134 if (list_empty(&connector->probed_modes))
2135 return;
2136
2137 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
2138 target_refresh = 60;
2139 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
2140 target_refresh = 75;
2141
2142 preferred_mode = list_first_entry(&connector->probed_modes,
2143 struct drm_display_mode, head);
2144
2145 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
2146 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
2147
2148 if (cur_mode == preferred_mode)
2149 continue;
2150
2151 /* Largest mode is preferred */
2152 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
2153 preferred_mode = cur_mode;
2154
339d202c
AD
2155 cur_vrefresh = cur_mode->vrefresh ?
2156 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
2157 preferred_vrefresh = preferred_mode->vrefresh ?
2158 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
f453ba04
DA
2159 /* At a given size, try to get closest to target refresh */
2160 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
339d202c
AD
2161 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
2162 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
f453ba04
DA
2163 preferred_mode = cur_mode;
2164 }
2165 }
2166
2167 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
2168}
2169
f6e252ba
AJ
2170static bool
2171mode_is_rb(const struct drm_display_mode *mode)
2172{
2173 return (mode->htotal - mode->hdisplay == 160) &&
2174 (mode->hsync_end - mode->hdisplay == 80) &&
2175 (mode->hsync_end - mode->hsync_start == 32) &&
2176 (mode->vsync_start - mode->vdisplay == 3);
2177}
2178
33c7531d
AJ
2179/*
2180 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
2181 * @dev: Device to duplicate against
2182 * @hsize: Mode width
2183 * @vsize: Mode height
2184 * @fresh: Mode refresh rate
f6e252ba 2185 * @rb: Mode reduced-blanking-ness
33c7531d
AJ
2186 *
2187 * Walk the DMT mode list looking for a match for the given parameters.
db6cf833
TR
2188 *
2189 * Return: A newly allocated copy of the mode, or NULL if not found.
33c7531d 2190 */
1d42bbc8 2191struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
f6e252ba
AJ
2192 int hsize, int vsize, int fresh,
2193 bool rb)
559ee21d 2194{
07a5e632 2195 int i;
559ee21d 2196
a6b21831 2197 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
b1f559ec 2198 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
f8b46a05
AJ
2199 if (hsize != ptr->hdisplay)
2200 continue;
2201 if (vsize != ptr->vdisplay)
2202 continue;
2203 if (fresh != drm_mode_vrefresh(ptr))
2204 continue;
f6e252ba
AJ
2205 if (rb != mode_is_rb(ptr))
2206 continue;
f8b46a05
AJ
2207
2208 return drm_mode_duplicate(dev, ptr);
559ee21d 2209 }
f8b46a05
AJ
2210
2211 return NULL;
559ee21d 2212}
1d42bbc8 2213EXPORT_SYMBOL(drm_mode_find_dmt);
23425cae 2214
d1ff6409
AJ
2215typedef void detailed_cb(struct detailed_timing *timing, void *closure);
2216
4d76a221
AJ
2217static void
2218cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2219{
7304b981 2220 int i, n;
4966b2a9 2221 u8 d = ext[0x02];
4d76a221
AJ
2222 u8 *det_base = ext + d;
2223
7304b981
VS
2224 if (d < 4 || d > 127)
2225 return;
2226
4966b2a9 2227 n = (127 - d) / 18;
4d76a221
AJ
2228 for (i = 0; i < n; i++)
2229 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2230}
2231
cbba98f8
AJ
2232static void
2233vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2234{
2235 unsigned int i, n = min((int)ext[0x02], 6);
2236 u8 *det_base = ext + 5;
2237
2238 if (ext[0x01] != 1)
2239 return; /* unknown version */
2240
2241 for (i = 0; i < n; i++)
2242 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2243}
2244
d1ff6409
AJ
2245static void
2246drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
2247{
2248 int i;
2249 struct edid *edid = (struct edid *)raw_edid;
2250
2251 if (edid == NULL)
2252 return;
2253
2254 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
2255 cb(&(edid->detailed_timings[i]), closure);
2256
4d76a221
AJ
2257 for (i = 1; i <= raw_edid[0x7e]; i++) {
2258 u8 *ext = raw_edid + (i * EDID_LENGTH);
2259 switch (*ext) {
2260 case CEA_EXT:
2261 cea_for_each_detailed_block(ext, cb, closure);
2262 break;
cbba98f8
AJ
2263 case VTB_EXT:
2264 vtb_for_each_detailed_block(ext, cb, closure);
2265 break;
4d76a221
AJ
2266 default:
2267 break;
2268 }
2269 }
d1ff6409
AJ
2270}
2271
2272static void
2273is_rb(struct detailed_timing *t, void *data)
2274{
2275 u8 *r = (u8 *)t;
2276 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
2277 if (r[15] & 0x10)
2278 *(bool *)data = true;
2279}
2280
2281/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
2282static bool
2283drm_monitor_supports_rb(struct edid *edid)
2284{
2285 if (edid->revision >= 4) {
b196a498 2286 bool ret = false;
d1ff6409
AJ
2287 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
2288 return ret;
2289 }
2290
2291 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
2292}
2293
7a374350
AJ
2294static void
2295find_gtf2(struct detailed_timing *t, void *data)
2296{
2297 u8 *r = (u8 *)t;
2298 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
2299 *(u8 **)data = r;
2300}
2301
2302/* Secondary GTF curve kicks in above some break frequency */
2303static int
2304drm_gtf2_hbreak(struct edid *edid)
2305{
2306 u8 *r = NULL;
2307 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2308 return r ? (r[12] * 2) : 0;
2309}
2310
2311static int
2312drm_gtf2_2c(struct edid *edid)
2313{
2314 u8 *r = NULL;
2315 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2316 return r ? r[13] : 0;
2317}
2318
2319static int
2320drm_gtf2_m(struct edid *edid)
2321{
2322 u8 *r = NULL;
2323 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2324 return r ? (r[15] << 8) + r[14] : 0;
2325}
2326
2327static int
2328drm_gtf2_k(struct edid *edid)
2329{
2330 u8 *r = NULL;
2331 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2332 return r ? r[16] : 0;
2333}
2334
2335static int
2336drm_gtf2_2j(struct edid *edid)
2337{
2338 u8 *r = NULL;
2339 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2340 return r ? r[17] : 0;
2341}
2342
2343/**
2344 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2345 * @edid: EDID block to scan
2346 */
2347static int standard_timing_level(struct edid *edid)
2348{
2349 if (edid->revision >= 2) {
2350 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2351 return LEVEL_CVT;
2352 if (drm_gtf2_hbreak(edid))
2353 return LEVEL_GTF2;
bfef04ad
LS
2354 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
2355 return LEVEL_GTF;
7a374350
AJ
2356 }
2357 return LEVEL_DMT;
2358}
2359
23425cae
AJ
2360/*
2361 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2362 * monitors fill with ascii space (0x20) instead.
2363 */
2364static int
2365bad_std_timing(u8 a, u8 b)
2366{
2367 return (a == 0x00 && b == 0x00) ||
2368 (a == 0x01 && b == 0x01) ||
2369 (a == 0x20 && b == 0x20);
2370}
2371
f453ba04
DA
2372/**
2373 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
fc66811c
DV
2374 * @connector: connector of for the EDID block
2375 * @edid: EDID block to scan
f453ba04
DA
2376 * @t: standard timing params
2377 *
2378 * Take the standard timing params (in this case width, aspect, and refresh)
5c61259e 2379 * and convert them into a real mode using CVT/GTF/DMT.
f453ba04 2380 */
7ca6adb3 2381static struct drm_display_mode *
7a374350 2382drm_mode_std(struct drm_connector *connector, struct edid *edid,
464fdeca 2383 struct std_timing *t)
f453ba04 2384{
7ca6adb3
AJ
2385 struct drm_device *dev = connector->dev;
2386 struct drm_display_mode *m, *mode = NULL;
5c61259e
ZY
2387 int hsize, vsize;
2388 int vrefresh_rate;
0454beab
MD
2389 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2390 >> EDID_TIMING_ASPECT_SHIFT;
5c61259e
ZY
2391 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2392 >> EDID_TIMING_VFREQ_SHIFT;
7a374350 2393 int timing_level = standard_timing_level(edid);
5c61259e 2394
23425cae
AJ
2395 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2396 return NULL;
2397
5c61259e
ZY
2398 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2399 hsize = t->hsize * 8 + 248;
2400 /* vrefresh_rate = vfreq + 60 */
2401 vrefresh_rate = vfreq + 60;
2402 /* the vdisplay is calculated based on the aspect ratio */
f066a17d 2403 if (aspect_ratio == 0) {
464fdeca 2404 if (edid->revision < 3)
f066a17d
AJ
2405 vsize = hsize;
2406 else
2407 vsize = (hsize * 10) / 16;
2408 } else if (aspect_ratio == 1)
f453ba04 2409 vsize = (hsize * 3) / 4;
0454beab 2410 else if (aspect_ratio == 2)
f453ba04
DA
2411 vsize = (hsize * 4) / 5;
2412 else
2413 vsize = (hsize * 9) / 16;
a0910c8e
AJ
2414
2415 /* HDTV hack, part 1 */
2416 if (vrefresh_rate == 60 &&
2417 ((hsize == 1360 && vsize == 765) ||
2418 (hsize == 1368 && vsize == 769))) {
2419 hsize = 1366;
2420 vsize = 768;
2421 }
2422
7ca6adb3
AJ
2423 /*
2424 * If this connector already has a mode for this size and refresh
2425 * rate (because it came from detailed or CVT info), use that
2426 * instead. This way we don't have to guess at interlace or
2427 * reduced blanking.
2428 */
522032da 2429 list_for_each_entry(m, &connector->probed_modes, head)
7ca6adb3
AJ
2430 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2431 drm_mode_vrefresh(m) == vrefresh_rate)
2432 return NULL;
2433
a0910c8e
AJ
2434 /* HDTV hack, part 2 */
2435 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2436 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
d50ba256 2437 false);
a5ef6567
JM
2438 if (!mode)
2439 return NULL;
559ee21d 2440 mode->hdisplay = 1366;
a4967de6
AJ
2441 mode->hsync_start = mode->hsync_start - 1;
2442 mode->hsync_end = mode->hsync_end - 1;
559ee21d
ZY
2443 return mode;
2444 }
a0910c8e 2445
559ee21d 2446 /* check whether it can be found in default mode table */
f6e252ba
AJ
2447 if (drm_monitor_supports_rb(edid)) {
2448 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2449 true);
2450 if (mode)
2451 return mode;
2452 }
2453 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
559ee21d
ZY
2454 if (mode)
2455 return mode;
2456
f6e252ba 2457 /* okay, generate it */
5c61259e
ZY
2458 switch (timing_level) {
2459 case LEVEL_DMT:
5c61259e
ZY
2460 break;
2461 case LEVEL_GTF:
2462 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2463 break;
7a374350
AJ
2464 case LEVEL_GTF2:
2465 /*
2466 * This is potentially wrong if there's ever a monitor with
2467 * more than one ranges section, each claiming a different
2468 * secondary GTF curve. Please don't do that.
2469 */
2470 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
fc48f169
TI
2471 if (!mode)
2472 return NULL;
7a374350 2473 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
aefd330e 2474 drm_mode_destroy(dev, mode);
7a374350
AJ
2475 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2476 vrefresh_rate, 0, 0,
2477 drm_gtf2_m(edid),
2478 drm_gtf2_2c(edid),
2479 drm_gtf2_k(edid),
2480 drm_gtf2_2j(edid));
2481 }
2482 break;
5c61259e 2483 case LEVEL_CVT:
d50ba256
DA
2484 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2485 false);
5c61259e
ZY
2486 break;
2487 }
f453ba04
DA
2488 return mode;
2489}
2490
b58db2c6
AJ
2491/*
2492 * EDID is delightfully ambiguous about how interlaced modes are to be
2493 * encoded. Our internal representation is of frame height, but some
2494 * HDTV detailed timings are encoded as field height.
2495 *
2496 * The format list here is from CEA, in frame size. Technically we
2497 * should be checking refresh rate too. Whatever.
2498 */
2499static void
2500drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2501 struct detailed_pixel_timing *pt)
2502{
2503 int i;
2504 static const struct {
2505 int w, h;
2506 } cea_interlaced[] = {
2507 { 1920, 1080 },
2508 { 720, 480 },
2509 { 1440, 480 },
2510 { 2880, 480 },
2511 { 720, 576 },
2512 { 1440, 576 },
2513 { 2880, 576 },
2514 };
b58db2c6
AJ
2515
2516 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2517 return;
2518
3c581411 2519 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
b58db2c6
AJ
2520 if ((mode->hdisplay == cea_interlaced[i].w) &&
2521 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2522 mode->vdisplay *= 2;
2523 mode->vsync_start *= 2;
2524 mode->vsync_end *= 2;
2525 mode->vtotal *= 2;
2526 mode->vtotal |= 1;
2527 }
2528 }
2529
2530 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2531}
2532
f453ba04
DA
2533/**
2534 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2535 * @dev: DRM device (needed to create new mode)
2536 * @edid: EDID block
2537 * @timing: EDID detailed timing info
2538 * @quirks: quirks to apply
2539 *
2540 * An EDID detailed timing block contains enough info for us to create and
2541 * return a new struct drm_display_mode.
2542 */
2543static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2544 struct edid *edid,
2545 struct detailed_timing *timing,
2546 u32 quirks)
2547{
2548 struct drm_display_mode *mode;
2549 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
0454beab
MD
2550 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2551 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2552 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2553 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
e14cbee4
MD
2554 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2555 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
16dad1d7 2556 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
e14cbee4 2557 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
f453ba04 2558
fc438966 2559 /* ignore tiny modes */
0454beab 2560 if (hactive < 64 || vactive < 64)
fc438966
AJ
2561 return NULL;
2562
0454beab 2563 if (pt->misc & DRM_EDID_PT_STEREO) {
c7d015f3 2564 DRM_DEBUG_KMS("stereo mode not supported\n");
f453ba04
DA
2565 return NULL;
2566 }
0454beab 2567 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
c7d015f3 2568 DRM_DEBUG_KMS("composite sync not supported\n");
f453ba04
DA
2569 }
2570
fcb45611
ZY
2571 /* it is incorrect if hsync/vsync width is zero */
2572 if (!hsync_pulse_width || !vsync_pulse_width) {
2573 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2574 "Wrong Hsync/Vsync pulse width\n");
2575 return NULL;
2576 }
bc42aabc
AJ
2577
2578 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2579 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2580 if (!mode)
2581 return NULL;
2582
2583 goto set_size;
2584 }
2585
f453ba04
DA
2586 mode = drm_mode_create(dev);
2587 if (!mode)
2588 return NULL;
2589
f453ba04 2590 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
0454beab
MD
2591 timing->pixel_clock = cpu_to_le16(1088);
2592
2593 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
2594
2595 mode->hdisplay = hactive;
2596 mode->hsync_start = mode->hdisplay + hsync_offset;
2597 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2598 mode->htotal = mode->hdisplay + hblank;
2599
2600 mode->vdisplay = vactive;
2601 mode->vsync_start = mode->vdisplay + vsync_offset;
2602 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2603 mode->vtotal = mode->vdisplay + vblank;
f453ba04 2604
7064fef5
JB
2605 /* Some EDIDs have bogus h/vtotal values */
2606 if (mode->hsync_end > mode->htotal)
2607 mode->htotal = mode->hsync_end + 1;
2608 if (mode->vsync_end > mode->vtotal)
2609 mode->vtotal = mode->vsync_end + 1;
2610
b58db2c6 2611 drm_mode_do_interlace_quirk(mode, pt);
f453ba04
DA
2612
2613 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
0454beab 2614 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
f453ba04
DA
2615 }
2616
0454beab
MD
2617 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2618 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2619 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2620 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
f453ba04 2621
bc42aabc 2622set_size:
e14cbee4
MD
2623 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2624 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
f453ba04
DA
2625
2626 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2627 mode->width_mm *= 10;
2628 mode->height_mm *= 10;
2629 }
2630
2631 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2632 mode->width_mm = edid->width_cm * 10;
2633 mode->height_mm = edid->height_cm * 10;
2634 }
2635
bc42aabc 2636 mode->type = DRM_MODE_TYPE_DRIVER;
c19b3b0f 2637 mode->vrefresh = drm_mode_vrefresh(mode);
bc42aabc
AJ
2638 drm_mode_set_name(mode);
2639
f453ba04
DA
2640 return mode;
2641}
2642
b17e52ef 2643static bool
b1f559ec
CW
2644mode_in_hsync_range(const struct drm_display_mode *mode,
2645 struct edid *edid, u8 *t)
b17e52ef
AJ
2646{
2647 int hsync, hmin, hmax;
2648
2649 hmin = t[7];
2650 if (edid->revision >= 4)
2651 hmin += ((t[4] & 0x04) ? 255 : 0);
2652 hmax = t[8];
2653 if (edid->revision >= 4)
2654 hmax += ((t[4] & 0x08) ? 255 : 0);
07a5e632 2655 hsync = drm_mode_hsync(mode);
07a5e632 2656
b17e52ef
AJ
2657 return (hsync <= hmax && hsync >= hmin);
2658}
2659
2660static bool
b1f559ec
CW
2661mode_in_vsync_range(const struct drm_display_mode *mode,
2662 struct edid *edid, u8 *t)
b17e52ef
AJ
2663{
2664 int vsync, vmin, vmax;
2665
2666 vmin = t[5];
2667 if (edid->revision >= 4)
2668 vmin += ((t[4] & 0x01) ? 255 : 0);
2669 vmax = t[6];
2670 if (edid->revision >= 4)
2671 vmax += ((t[4] & 0x02) ? 255 : 0);
2672 vsync = drm_mode_vrefresh(mode);
2673
2674 return (vsync <= vmax && vsync >= vmin);
2675}
2676
2677static u32
2678range_pixel_clock(struct edid *edid, u8 *t)
2679{
2680 /* unspecified */
2681 if (t[9] == 0 || t[9] == 255)
2682 return 0;
2683
2684 /* 1.4 with CVT support gives us real precision, yay */
2685 if (edid->revision >= 4 && t[10] == 0x04)
2686 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2687
2688 /* 1.3 is pathetic, so fuzz up a bit */
2689 return t[9] * 10000 + 5001;
2690}
2691
b17e52ef 2692static bool
b1f559ec 2693mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
b17e52ef
AJ
2694 struct detailed_timing *timing)
2695{
2696 u32 max_clock;
2697 u8 *t = (u8 *)timing;
2698
2699 if (!mode_in_hsync_range(mode, edid, t))
07a5e632
AJ
2700 return false;
2701
b17e52ef 2702 if (!mode_in_vsync_range(mode, edid, t))
07a5e632
AJ
2703 return false;
2704
b17e52ef 2705 if ((max_clock = range_pixel_clock(edid, t)))
07a5e632
AJ
2706 if (mode->clock > max_clock)
2707 return false;
b17e52ef
AJ
2708
2709 /* 1.4 max horizontal check */
2710 if (edid->revision >= 4 && t[10] == 0x04)
2711 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2712 return false;
2713
2714 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2715 return false;
07a5e632
AJ
2716
2717 return true;
2718}
2719
7b668ebe
TI
2720static bool valid_inferred_mode(const struct drm_connector *connector,
2721 const struct drm_display_mode *mode)
2722{
85f8fcd6 2723 const struct drm_display_mode *m;
7b668ebe
TI
2724 bool ok = false;
2725
2726 list_for_each_entry(m, &connector->probed_modes, head) {
2727 if (mode->hdisplay == m->hdisplay &&
2728 mode->vdisplay == m->vdisplay &&
2729 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2730 return false; /* duplicated */
2731 if (mode->hdisplay <= m->hdisplay &&
2732 mode->vdisplay <= m->vdisplay)
2733 ok = true;
2734 }
2735 return ok;
2736}
2737
b17e52ef 2738static int
cd4cd3de 2739drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
b17e52ef 2740 struct detailed_timing *timing)
07a5e632
AJ
2741{
2742 int i, modes = 0;
2743 struct drm_display_mode *newmode;
2744 struct drm_device *dev = connector->dev;
2745
a6b21831 2746 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
7b668ebe
TI
2747 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2748 valid_inferred_mode(connector, drm_dmt_modes + i)) {
07a5e632
AJ
2749 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2750 if (newmode) {
2751 drm_mode_probed_add(connector, newmode);
2752 modes++;
2753 }
2754 }
2755 }
2756
2757 return modes;
2758}
2759
c09dedb7
TI
2760/* fix up 1366x768 mode from 1368x768;
2761 * GFT/CVT can't express 1366 width which isn't dividable by 8
2762 */
969218fe 2763void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
c09dedb7
TI
2764{
2765 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2766 mode->hdisplay = 1366;
2767 mode->hsync_start--;
2768 mode->hsync_end--;
2769 drm_mode_set_name(mode);
2770 }
2771}
2772
b309bd37
AJ
2773static int
2774drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2775 struct detailed_timing *timing)
2776{
2777 int i, modes = 0;
2778 struct drm_display_mode *newmode;
2779 struct drm_device *dev = connector->dev;
2780
a6b21831 2781 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
b309bd37
AJ
2782 const struct minimode *m = &extra_modes[i];
2783 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
fc48f169
TI
2784 if (!newmode)
2785 return modes;
b309bd37 2786
969218fe 2787 drm_mode_fixup_1366x768(newmode);
7b668ebe
TI
2788 if (!mode_in_range(newmode, edid, timing) ||
2789 !valid_inferred_mode(connector, newmode)) {
b309bd37
AJ
2790 drm_mode_destroy(dev, newmode);
2791 continue;
2792 }
2793
2794 drm_mode_probed_add(connector, newmode);
2795 modes++;
2796 }
2797
2798 return modes;
2799}
2800
2801static int
2802drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2803 struct detailed_timing *timing)
2804{
2805 int i, modes = 0;
2806 struct drm_display_mode *newmode;
2807 struct drm_device *dev = connector->dev;
2808 bool rb = drm_monitor_supports_rb(edid);
2809
a6b21831 2810 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
b309bd37
AJ
2811 const struct minimode *m = &extra_modes[i];
2812 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
fc48f169
TI
2813 if (!newmode)
2814 return modes;
b309bd37 2815
969218fe 2816 drm_mode_fixup_1366x768(newmode);
7b668ebe
TI
2817 if (!mode_in_range(newmode, edid, timing) ||
2818 !valid_inferred_mode(connector, newmode)) {
b309bd37
AJ
2819 drm_mode_destroy(dev, newmode);
2820 continue;
2821 }
2822
2823 drm_mode_probed_add(connector, newmode);
2824 modes++;
2825 }
2826
2827 return modes;
2828}
2829
13931579
AJ
2830static void
2831do_inferred_modes(struct detailed_timing *timing, void *c)
9340d8cf 2832{
13931579
AJ
2833 struct detailed_mode_closure *closure = c;
2834 struct detailed_non_pixel *data = &timing->data.other_data;
b309bd37 2835 struct detailed_data_monitor_range *range = &data->data.range;
9340d8cf 2836
cb21aafe
AJ
2837 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2838 return;
2839
2840 closure->modes += drm_dmt_modes_for_range(closure->connector,
2841 closure->edid,
2842 timing);
b309bd37
AJ
2843
2844 if (!version_greater(closure->edid, 1, 1))
2845 return; /* GTF not defined yet */
2846
2847 switch (range->flags) {
2848 case 0x02: /* secondary gtf, XXX could do more */
2849 case 0x00: /* default gtf */
2850 closure->modes += drm_gtf_modes_for_range(closure->connector,
2851 closure->edid,
2852 timing);
2853 break;
2854 case 0x04: /* cvt, only in 1.4+ */
2855 if (!version_greater(closure->edid, 1, 3))
2856 break;
2857
2858 closure->modes += drm_cvt_modes_for_range(closure->connector,
2859 closure->edid,
2860 timing);
2861 break;
2862 case 0x01: /* just the ranges, no formula */
2863 default:
2864 break;
2865 }
13931579 2866}
69da3015 2867
13931579
AJ
2868static int
2869add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2870{
2871 struct detailed_mode_closure closure = {
d456ea2e
JL
2872 .connector = connector,
2873 .edid = edid,
13931579 2874 };
9340d8cf 2875
13931579
AJ
2876 if (version_greater(edid, 1, 0))
2877 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2878 &closure);
9340d8cf 2879
13931579 2880 return closure.modes;
9340d8cf
AJ
2881}
2882
2255be14
AJ
2883static int
2884drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2885{
2886 int i, j, m, modes = 0;
2887 struct drm_display_mode *mode;
f3a32d74 2888 u8 *est = ((u8 *)timing) + 6;
2255be14
AJ
2889
2890 for (i = 0; i < 6; i++) {
891a7469 2891 for (j = 7; j >= 0; j--) {
2255be14 2892 m = (i * 8) + (7 - j);
3c581411 2893 if (m >= ARRAY_SIZE(est3_modes))
2255be14
AJ
2894 break;
2895 if (est[i] & (1 << j)) {
1d42bbc8
DA
2896 mode = drm_mode_find_dmt(connector->dev,
2897 est3_modes[m].w,
2898 est3_modes[m].h,
f6e252ba
AJ
2899 est3_modes[m].r,
2900 est3_modes[m].rb);
2255be14
AJ
2901 if (mode) {
2902 drm_mode_probed_add(connector, mode);
2903 modes++;
2904 }
2905 }
2906 }
2907 }
2908
2909 return modes;
2910}
2911
13931579
AJ
2912static void
2913do_established_modes(struct detailed_timing *timing, void *c)
9cf00977 2914{
13931579 2915 struct detailed_mode_closure *closure = c;
9cf00977 2916 struct detailed_non_pixel *data = &timing->data.other_data;
9cf00977 2917
13931579
AJ
2918 if (data->type == EDID_DETAIL_EST_TIMINGS)
2919 closure->modes += drm_est3_modes(closure->connector, timing);
2920}
9cf00977 2921
13931579
AJ
2922/**
2923 * add_established_modes - get est. modes from EDID and add them
db6cf833 2924 * @connector: connector to add mode(s) to
13931579
AJ
2925 * @edid: EDID block to scan
2926 *
2927 * Each EDID block contains a bitmap of the supported "established modes" list
2928 * (defined above). Tease them out and add them to the global modes list.
2929 */
2930static int
2931add_established_modes(struct drm_connector *connector, struct edid *edid)
2932{
2933 struct drm_device *dev = connector->dev;
2934 unsigned long est_bits = edid->established_timings.t1 |
2935 (edid->established_timings.t2 << 8) |
2936 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2937 int i, modes = 0;
2938 struct detailed_mode_closure closure = {
d456ea2e
JL
2939 .connector = connector,
2940 .edid = edid,
13931579 2941 };
9cf00977 2942
13931579
AJ
2943 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2944 if (est_bits & (1<<i)) {
2945 struct drm_display_mode *newmode;
2946 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2947 if (newmode) {
2948 drm_mode_probed_add(connector, newmode);
2949 modes++;
2950 }
2951 }
9cf00977
AJ
2952 }
2953
13931579
AJ
2954 if (version_greater(edid, 1, 0))
2955 drm_for_each_detailed_block((u8 *)edid,
2956 do_established_modes, &closure);
2957
2958 return modes + closure.modes;
2959}
2960
2961static void
2962do_standard_modes(struct detailed_timing *timing, void *c)
2963{
2964 struct detailed_mode_closure *closure = c;
2965 struct detailed_non_pixel *data = &timing->data.other_data;
2966 struct drm_connector *connector = closure->connector;
2967 struct edid *edid = closure->edid;
2968
2969 if (data->type == EDID_DETAIL_STD_MODES) {
2970 int i;
9cf00977
AJ
2971 for (i = 0; i < 6; i++) {
2972 struct std_timing *std;
2973 struct drm_display_mode *newmode;
2974
2975 std = &data->data.timings[i];
464fdeca 2976 newmode = drm_mode_std(connector, edid, std);
9cf00977
AJ
2977 if (newmode) {
2978 drm_mode_probed_add(connector, newmode);
13931579 2979 closure->modes++;
9cf00977
AJ
2980 }
2981 }
9cf00977 2982 }
9cf00977
AJ
2983}
2984
f453ba04 2985/**
13931579 2986 * add_standard_modes - get std. modes from EDID and add them
db6cf833 2987 * @connector: connector to add mode(s) to
f453ba04 2988 * @edid: EDID block to scan
f453ba04 2989 *
13931579
AJ
2990 * Standard modes can be calculated using the appropriate standard (DMT,
2991 * GTF or CVT. Grab them from @edid and add them to the list.
f453ba04 2992 */
13931579
AJ
2993static int
2994add_standard_modes(struct drm_connector *connector, struct edid *edid)
f453ba04 2995{
9cf00977 2996 int i, modes = 0;
13931579 2997 struct detailed_mode_closure closure = {
d456ea2e
JL
2998 .connector = connector,
2999 .edid = edid,
13931579
AJ
3000 };
3001
3002 for (i = 0; i < EDID_STD_TIMINGS; i++) {
3003 struct drm_display_mode *newmode;
3004
3005 newmode = drm_mode_std(connector, edid,
464fdeca 3006 &edid->standard_timings[i]);
13931579
AJ
3007 if (newmode) {
3008 drm_mode_probed_add(connector, newmode);
3009 modes++;
3010 }
3011 }
3012
3013 if (version_greater(edid, 1, 0))
3014 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
3015 &closure);
3016
3017 /* XXX should also look for standard codes in VTB blocks */
3018
3019 return modes + closure.modes;
3020}
f453ba04 3021
13931579
AJ
3022static int drm_cvt_modes(struct drm_connector *connector,
3023 struct detailed_timing *timing)
3024{
3025 int i, j, modes = 0;
3026 struct drm_display_mode *newmode;
3027 struct drm_device *dev = connector->dev;
3028 struct cvt_timing *cvt;
3029 const int rates[] = { 60, 85, 75, 60, 50 };
3030 const u8 empty[3] = { 0, 0, 0 };
a327f6b8 3031
13931579
AJ
3032 for (i = 0; i < 4; i++) {
3033 int uninitialized_var(width), height;
3034 cvt = &(timing->data.other_data.data.cvt[i]);
f453ba04 3035
13931579 3036 if (!memcmp(cvt->code, empty, 3))
9cf00977 3037 continue;
f453ba04 3038
13931579
AJ
3039 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
3040 switch (cvt->code[1] & 0x0c) {
3041 case 0x00:
3042 width = height * 4 / 3;
3043 break;
3044 case 0x04:
3045 width = height * 16 / 9;
3046 break;
3047 case 0x08:
3048 width = height * 16 / 10;
3049 break;
3050 case 0x0c:
3051 width = height * 15 / 9;
3052 break;
3053 }
3054
3055 for (j = 1; j < 5; j++) {
3056 if (cvt->code[2] & (1 << j)) {
3057 newmode = drm_cvt_mode(dev, width, height,
3058 rates[j], j == 0,
3059 false, false);
3060 if (newmode) {
3061 drm_mode_probed_add(connector, newmode);
3062 modes++;
3063 }
3064 }
3065 }
f453ba04
DA
3066 }
3067
3068 return modes;
3069}
9cf00977 3070
13931579
AJ
3071static void
3072do_cvt_mode(struct detailed_timing *timing, void *c)
882f0219 3073{
13931579
AJ
3074 struct detailed_mode_closure *closure = c;
3075 struct detailed_non_pixel *data = &timing->data.other_data;
882f0219 3076
13931579
AJ
3077 if (data->type == EDID_DETAIL_CVT_3BYTE)
3078 closure->modes += drm_cvt_modes(closure->connector, timing);
3079}
882f0219 3080
13931579
AJ
3081static int
3082add_cvt_modes(struct drm_connector *connector, struct edid *edid)
3083{
3084 struct detailed_mode_closure closure = {
d456ea2e
JL
3085 .connector = connector,
3086 .edid = edid,
13931579 3087 };
882f0219 3088
13931579
AJ
3089 if (version_greater(edid, 1, 2))
3090 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
882f0219 3091
13931579 3092 /* XXX should also look for CVT codes in VTB blocks */
882f0219 3093
13931579
AJ
3094 return closure.modes;
3095}
3096
fa3a7340
VS
3097static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
3098
13931579
AJ
3099static void
3100do_detailed_mode(struct detailed_timing *timing, void *c)
3101{
3102 struct detailed_mode_closure *closure = c;
3103 struct drm_display_mode *newmode;
3104
3105 if (timing->pixel_clock) {
3106 newmode = drm_mode_detailed(closure->connector->dev,
3107 closure->edid, timing,
3108 closure->quirks);
3109 if (!newmode)
3110 return;
3111
3112 if (closure->preferred)
3113 newmode->type |= DRM_MODE_TYPE_PREFERRED;
3114
fa3a7340
VS
3115 /*
3116 * Detailed modes are limited to 10kHz pixel clock resolution,
3117 * so fix up anything that looks like CEA/HDMI mode, but the clock
3118 * is just slightly off.
3119 */
3120 fixup_detailed_cea_mode_clock(newmode);
3121
13931579
AJ
3122 drm_mode_probed_add(closure->connector, newmode);
3123 closure->modes++;
c2925bde 3124 closure->preferred = false;
882f0219 3125 }
13931579 3126}
882f0219 3127
13931579
AJ
3128/*
3129 * add_detailed_modes - Add modes from detailed timings
3130 * @connector: attached connector
3131 * @edid: EDID block to scan
3132 * @quirks: quirks to apply
3133 */
3134static int
3135add_detailed_modes(struct drm_connector *connector, struct edid *edid,
3136 u32 quirks)
3137{
3138 struct detailed_mode_closure closure = {
d456ea2e
JL
3139 .connector = connector,
3140 .edid = edid,
c2925bde 3141 .preferred = true,
d456ea2e 3142 .quirks = quirks,
13931579
AJ
3143 };
3144
3145 if (closure.preferred && !version_greater(edid, 1, 3))
3146 closure.preferred =
3147 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
3148
3149 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
3150
3151 return closure.modes;
882f0219 3152}
f453ba04 3153
8fe9790d 3154#define AUDIO_BLOCK 0x01
54ac76f8 3155#define VIDEO_BLOCK 0x02
f23c20c8 3156#define VENDOR_BLOCK 0x03
76adaa34 3157#define SPEAKER_BLOCK 0x04
e85959d6 3158#define HDR_STATIC_METADATA_BLOCK 0x6
87563fc0
SS
3159#define USE_EXTENDED_TAG 0x07
3160#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
832d4f2f
SS
3161#define EXT_VIDEO_DATA_BLOCK_420 0x0E
3162#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
8fe9790d 3163#define EDID_BASIC_AUDIO (1 << 6)
a988bc72
LPC
3164#define EDID_CEA_YCRCB444 (1 << 5)
3165#define EDID_CEA_YCRCB422 (1 << 4)
b1edd6a6 3166#define EDID_CEA_VCDB_QS (1 << 6)
8fe9790d 3167
d4e4a31d 3168/*
8fe9790d 3169 * Search EDID for CEA extension block.
f23c20c8 3170 */
170178fe 3171static u8 *drm_find_edid_extension(const struct edid *edid, int ext_id)
f23c20c8 3172{
8fe9790d
ZW
3173 u8 *edid_ext = NULL;
3174 int i;
f23c20c8
ML
3175
3176 /* No EDID or EDID extensions */
3177 if (edid == NULL || edid->extensions == 0)
8fe9790d 3178 return NULL;
f23c20c8 3179
f23c20c8 3180 /* Find CEA extension */
7466f4cc 3181 for (i = 0; i < edid->extensions; i++) {
8fe9790d 3182 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
40d9b043 3183 if (edid_ext[0] == ext_id)
f23c20c8
ML
3184 break;
3185 }
3186
7466f4cc 3187 if (i == edid->extensions)
8fe9790d
ZW
3188 return NULL;
3189
3190 return edid_ext;
3191}
3192
40d9b043 3193
170178fe 3194static u8 *drm_find_displayid_extension(const struct edid *edid)
40d9b043
DA
3195{
3196 return drm_find_edid_extension(edid, DISPLAYID_EXT);
3197}
3198
e28ad544
AR
3199static u8 *drm_find_cea_extension(const struct edid *edid)
3200{
3201 int ret;
3202 int idx = 1;
3203 int length = EDID_LENGTH;
3204 struct displayid_block *block;
3205 u8 *cea;
3206 u8 *displayid;
3207
3208 /* Look for a top level CEA extension block */
3209 cea = drm_find_edid_extension(edid, CEA_EXT);
3210 if (cea)
3211 return cea;
3212
3213 /* CEA blocks can also be found embedded in a DisplayID block */
3214 displayid = drm_find_displayid_extension(edid);
3215 if (!displayid)
3216 return NULL;
3217
3218 ret = validate_displayid(displayid, length, idx);
3219 if (ret)
3220 return NULL;
3221
3222 idx += sizeof(struct displayid_hdr);
3223 for_each_displayid_db(displayid, block, idx, length) {
3224 if (block->tag == DATA_BLOCK_CTA) {
3225 cea = (u8 *)block;
3226 break;
3227 }
3228 }
3229
3230 return cea;
3231}
3232
7befe621
VS
3233static const struct drm_display_mode *cea_mode_for_vic(u8 vic)
3234{
9212f8ee
VS
3235 BUILD_BUG_ON(1 + ARRAY_SIZE(edid_cea_modes_1) - 1 != 127);
3236 BUILD_BUG_ON(193 + ARRAY_SIZE(edid_cea_modes_193) - 1 != 219);
3237
8c1b2bd9
VS
3238 if (vic >= 1 && vic < 1 + ARRAY_SIZE(edid_cea_modes_1))
3239 return &edid_cea_modes_1[vic - 1];
f7655d42
VS
3240 if (vic >= 193 && vic < 193 + ARRAY_SIZE(edid_cea_modes_193))
3241 return &edid_cea_modes_193[vic - 193];
7befe621
VS
3242 return NULL;
3243}
3244
3245static u8 cea_num_vics(void)
3246{
f7655d42 3247 return 193 + ARRAY_SIZE(edid_cea_modes_193);
7befe621
VS
3248}
3249
3250static u8 cea_next_vic(u8 vic)
3251{
8c1b2bd9 3252 if (++vic == 1 + ARRAY_SIZE(edid_cea_modes_1))
f7655d42
VS
3253 vic = 193;
3254 return vic;
7befe621
VS
3255}
3256
e6e79209
VS
3257/*
3258 * Calculate the alternate clock for the CEA mode
3259 * (60Hz vs. 59.94Hz etc.)
3260 */
3261static unsigned int
3262cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
3263{
3264 unsigned int clock = cea_mode->clock;
3265
3266 if (cea_mode->vrefresh % 6 != 0)
3267 return clock;
3268
3269 /*
3270 * edid_cea_modes contains the 59.94Hz
3271 * variant for 240 and 480 line modes,
3272 * and the 60Hz variant otherwise.
3273 */
3274 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
9afd808c 3275 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
e6e79209 3276 else
9afd808c 3277 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
e6e79209
VS
3278
3279 return clock;
3280}
3281
c45a4e46
VS
3282static bool
3283cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
3284{
3285 /*
3286 * For certain VICs the spec allows the vertical
3287 * front porch to vary by one or two lines.
3288 *
3289 * cea_modes[] stores the variant with the shortest
3290 * vertical front porch. We can adjust the mode to
3291 * get the other variants by simply increasing the
3292 * vertical front porch length.
3293 */
7befe621
VS
3294 BUILD_BUG_ON(cea_mode_for_vic(8)->vtotal != 262 ||
3295 cea_mode_for_vic(9)->vtotal != 262 ||
3296 cea_mode_for_vic(12)->vtotal != 262 ||
3297 cea_mode_for_vic(13)->vtotal != 262 ||
3298 cea_mode_for_vic(23)->vtotal != 312 ||
3299 cea_mode_for_vic(24)->vtotal != 312 ||
3300 cea_mode_for_vic(27)->vtotal != 312 ||
3301 cea_mode_for_vic(28)->vtotal != 312);
c45a4e46
VS
3302
3303 if (((vic == 8 || vic == 9 ||
3304 vic == 12 || vic == 13) && mode->vtotal < 263) ||
3305 ((vic == 23 || vic == 24 ||
3306 vic == 27 || vic == 28) && mode->vtotal < 314)) {
3307 mode->vsync_start++;
3308 mode->vsync_end++;
3309 mode->vtotal++;
3310
3311 return true;
3312 }
3313
3314 return false;
3315}
3316
4c6bcf44
VS
3317static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
3318 unsigned int clock_tolerance)
3319{
357768cc 3320 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
d9278b4c 3321 u8 vic;
4c6bcf44
VS
3322
3323 if (!to_match->clock)
3324 return 0;
3325
357768cc
VS
3326 if (to_match->picture_aspect_ratio)
3327 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3328
7befe621
VS
3329 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3330 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
4c6bcf44
VS
3331 unsigned int clock1, clock2;
3332
3333 /* Check both 60Hz and 59.94Hz */
c45a4e46
VS
3334 clock1 = cea_mode.clock;
3335 clock2 = cea_mode_alternate_clock(&cea_mode);
4c6bcf44
VS
3336
3337 if (abs(to_match->clock - clock1) > clock_tolerance &&
3338 abs(to_match->clock - clock2) > clock_tolerance)
3339 continue;
3340
c45a4e46 3341 do {
357768cc 3342 if (drm_mode_match(to_match, &cea_mode, match_flags))
c45a4e46
VS
3343 return vic;
3344 } while (cea_mode_alternate_timings(vic, &cea_mode));
4c6bcf44
VS
3345 }
3346
3347 return 0;
3348}
3349
18316c8c
TR
3350/**
3351 * drm_match_cea_mode - look for a CEA mode matching given mode
3352 * @to_match: display mode
3353 *
db6cf833 3354 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
18316c8c 3355 * mode.
a4799037 3356 */
18316c8c 3357u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
a4799037 3358{
357768cc 3359 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
d9278b4c 3360 u8 vic;
a4799037 3361
a90b590e
VS
3362 if (!to_match->clock)
3363 return 0;
3364
357768cc
VS
3365 if (to_match->picture_aspect_ratio)
3366 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3367
7befe621
VS
3368 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3369 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
a90b590e
VS
3370 unsigned int clock1, clock2;
3371
a90b590e 3372 /* Check both 60Hz and 59.94Hz */
c45a4e46
VS
3373 clock1 = cea_mode.clock;
3374 clock2 = cea_mode_alternate_clock(&cea_mode);
a4799037 3375
c45a4e46
VS
3376 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3377 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3378 continue;
3379
3380 do {
357768cc 3381 if (drm_mode_match(to_match, &cea_mode, match_flags))
c45a4e46
VS
3382 return vic;
3383 } while (cea_mode_alternate_timings(vic, &cea_mode));
a4799037 3384 }
c45a4e46 3385
a4799037
SM
3386 return 0;
3387}
3388EXPORT_SYMBOL(drm_match_cea_mode);
3389
d9278b4c
JN
3390static bool drm_valid_cea_vic(u8 vic)
3391{
7befe621 3392 return cea_mode_for_vic(vic) != NULL;
d9278b4c
JN
3393}
3394
28c03a44 3395static enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
0967e6a5 3396{
7befe621
VS
3397 const struct drm_display_mode *mode = cea_mode_for_vic(video_code);
3398
3399 if (mode)
3400 return mode->picture_aspect_ratio;
3401
3402 return HDMI_PICTURE_ASPECT_NONE;
0967e6a5 3403}
0967e6a5 3404
d2b43473
WL
3405static enum hdmi_picture_aspect drm_get_hdmi_aspect_ratio(const u8 video_code)
3406{
3407 return edid_4k_modes[video_code].picture_aspect_ratio;
3408}
3409
3f2f6533
LD
3410/*
3411 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3412 * specific block).
3f2f6533
LD
3413 */
3414static unsigned int
3415hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3416{
3f2f6533
LD
3417 return cea_mode_alternate_clock(hdmi_mode);
3418}
3419
4c6bcf44
VS
3420static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3421 unsigned int clock_tolerance)
3422{
357768cc 3423 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
d9278b4c 3424 u8 vic;
4c6bcf44
VS
3425
3426 if (!to_match->clock)
3427 return 0;
3428
d2b43473
WL
3429 if (to_match->picture_aspect_ratio)
3430 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3431
d9278b4c
JN
3432 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3433 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
4c6bcf44
VS
3434 unsigned int clock1, clock2;
3435
3436 /* Make sure to also match alternate clocks */
3437 clock1 = hdmi_mode->clock;
3438 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3439
3440 if (abs(to_match->clock - clock1) > clock_tolerance &&
3441 abs(to_match->clock - clock2) > clock_tolerance)
3442 continue;
3443
357768cc 3444 if (drm_mode_match(to_match, hdmi_mode, match_flags))
d9278b4c 3445 return vic;
4c6bcf44
VS
3446 }
3447
3448 return 0;
3449}
3450
3f2f6533
LD
3451/*
3452 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3453 * @to_match: display mode
3454 *
3455 * An HDMI mode is one defined in the HDMI vendor specific block.
3456 *
3457 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3458 */
3459static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3460{
357768cc 3461 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
d9278b4c 3462 u8 vic;
3f2f6533
LD
3463
3464 if (!to_match->clock)
3465 return 0;
3466
d2b43473
WL
3467 if (to_match->picture_aspect_ratio)
3468 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3469
d9278b4c
JN
3470 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3471 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
3f2f6533
LD
3472 unsigned int clock1, clock2;
3473
3474 /* Make sure to also match alternate clocks */
3475 clock1 = hdmi_mode->clock;
3476 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3477
3478 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3479 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
357768cc 3480 drm_mode_match(to_match, hdmi_mode, match_flags))
d9278b4c 3481 return vic;
3f2f6533
LD
3482 }
3483 return 0;
3484}
3485
d9278b4c
JN
3486static bool drm_valid_hdmi_vic(u8 vic)
3487{
3488 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3489}
3490
e6e79209
VS
3491static int
3492add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3493{
3494 struct drm_device *dev = connector->dev;
3495 struct drm_display_mode *mode, *tmp;
3496 LIST_HEAD(list);
3497 int modes = 0;
3498
3499 /* Don't add CEA modes if the CEA extension block is missing */
3500 if (!drm_find_cea_extension(edid))
3501 return 0;
3502
3503 /*
3504 * Go through all probed modes and create a new mode
3505 * with the alternate clock for certain CEA modes.
3506 */
3507 list_for_each_entry(mode, &connector->probed_modes, head) {
3f2f6533 3508 const struct drm_display_mode *cea_mode = NULL;
e6e79209 3509 struct drm_display_mode *newmode;
d9278b4c 3510 u8 vic = drm_match_cea_mode(mode);
e6e79209
VS
3511 unsigned int clock1, clock2;
3512
d9278b4c 3513 if (drm_valid_cea_vic(vic)) {
7befe621 3514 cea_mode = cea_mode_for_vic(vic);
3f2f6533
LD
3515 clock2 = cea_mode_alternate_clock(cea_mode);
3516 } else {
d9278b4c
JN
3517 vic = drm_match_hdmi_mode(mode);
3518 if (drm_valid_hdmi_vic(vic)) {
3519 cea_mode = &edid_4k_modes[vic];
3f2f6533
LD
3520 clock2 = hdmi_mode_alternate_clock(cea_mode);
3521 }
3522 }
e6e79209 3523
3f2f6533
LD
3524 if (!cea_mode)
3525 continue;
e6e79209
VS
3526
3527 clock1 = cea_mode->clock;
e6e79209
VS
3528
3529 if (clock1 == clock2)
3530 continue;
3531
3532 if (mode->clock != clock1 && mode->clock != clock2)
3533 continue;
3534
3535 newmode = drm_mode_duplicate(dev, cea_mode);
3536 if (!newmode)
3537 continue;
3538
27130212
DL
3539 /* Carry over the stereo flags */
3540 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3541
e6e79209
VS
3542 /*
3543 * The current mode could be either variant. Make
3544 * sure to pick the "other" clock for the new mode.
3545 */
3546 if (mode->clock != clock1)
3547 newmode->clock = clock1;
3548 else
3549 newmode->clock = clock2;
3550
3551 list_add_tail(&newmode->head, &list);
3552 }
3553
3554 list_for_each_entry_safe(mode, tmp, &list, head) {
3555 list_del(&mode->head);
3556 drm_mode_probed_add(connector, mode);
3557 modes++;
3558 }
3559
3560 return modes;
3561}
a4799037 3562
8ec6e075
SS
3563static u8 svd_to_vic(u8 svd)
3564{
3565 /* 0-6 bit vic, 7th bit native mode indicator */
3566 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3567 return svd & 127;
3568
3569 return svd;
3570}
3571
aff04ace
TW
3572static struct drm_display_mode *
3573drm_display_mode_from_vic_index(struct drm_connector *connector,
3574 const u8 *video_db, u8 video_len,
3575 u8 video_index)
54ac76f8
CS
3576{
3577 struct drm_device *dev = connector->dev;
aff04ace 3578 struct drm_display_mode *newmode;
d9278b4c 3579 u8 vic;
54ac76f8 3580
aff04ace
TW
3581 if (video_db == NULL || video_index >= video_len)
3582 return NULL;
3583
3584 /* CEA modes are numbered 1..127 */
8ec6e075 3585 vic = svd_to_vic(video_db[video_index]);
d9278b4c 3586 if (!drm_valid_cea_vic(vic))
aff04ace
TW
3587 return NULL;
3588
7befe621 3589 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
409bbf1e
DL
3590 if (!newmode)
3591 return NULL;
3592
aff04ace
TW
3593 newmode->vrefresh = 0;
3594
3595 return newmode;
3596}
3597
832d4f2f
SS
3598/*
3599 * do_y420vdb_modes - Parse YCBCR 420 only modes
3600 * @connector: connector corresponding to the HDMI sink
3601 * @svds: start of the data block of CEA YCBCR 420 VDB
3602 * @len: length of the CEA YCBCR 420 VDB
3603 *
3604 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3605 * which contains modes which can be supported in YCBCR 420
3606 * output format only.
3607 */
3608static int do_y420vdb_modes(struct drm_connector *connector,
3609 const u8 *svds, u8 svds_len)
3610{
3611 int modes = 0, i;
3612 struct drm_device *dev = connector->dev;
3613 struct drm_display_info *info = &connector->display_info;
3614 struct drm_hdmi_info *hdmi = &info->hdmi;
3615
3616 for (i = 0; i < svds_len; i++) {
3617 u8 vic = svd_to_vic(svds[i]);
3618 struct drm_display_mode *newmode;
3619
3620 if (!drm_valid_cea_vic(vic))
3621 continue;
3622
7befe621 3623 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
832d4f2f
SS
3624 if (!newmode)
3625 break;
3626 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3627 drm_mode_probed_add(connector, newmode);
3628 modes++;
3629 }
3630
3631 if (modes > 0)
3632 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3633 return modes;
3634}
3635
3636/*
3637 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3638 * @connector: connector corresponding to the HDMI sink
3639 * @vic: CEA vic for the video mode to be added in the map
3640 *
3641 * Makes an entry for a videomode in the YCBCR 420 bitmap
3642 */
3643static void
3644drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3645{
3646 u8 vic = svd_to_vic(svd);
3647 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3648
3649 if (!drm_valid_cea_vic(vic))
3650 return;
3651
3652 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3653}
3654
aff04ace
TW
3655static int
3656do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
3657{
3658 int i, modes = 0;
832d4f2f 3659 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
aff04ace
TW
3660
3661 for (i = 0; i < len; i++) {
3662 struct drm_display_mode *mode;
3663 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3664 if (mode) {
832d4f2f
SS
3665 /*
3666 * YCBCR420 capability block contains a bitmap which
3667 * gives the index of CEA modes from CEA VDB, which
3668 * can support YCBCR 420 sampling output also (apart
3669 * from RGB/YCBCR444 etc).
3670 * For example, if the bit 0 in bitmap is set,
3671 * first mode in VDB can support YCBCR420 output too.
3672 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3673 */
3674 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3675 drm_add_cmdb_modes(connector, db[i]);
3676
aff04ace
TW
3677 drm_mode_probed_add(connector, mode);
3678 modes++;
54ac76f8
CS
3679 }
3680 }
3681
3682 return modes;
3683}
3684
c858cfca
DL
3685struct stereo_mandatory_mode {
3686 int width, height, vrefresh;
3687 unsigned int flags;
3688};
3689
3690static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
f7e121b7
DL
3691 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3692 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
c858cfca
DL
3693 { 1920, 1080, 50,
3694 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3695 { 1920, 1080, 60,
3696 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
f7e121b7
DL
3697 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3698 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3699 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3700 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
c858cfca
DL
3701};
3702
3703static bool
3704stereo_match_mandatory(const struct drm_display_mode *mode,
3705 const struct stereo_mandatory_mode *stereo_mode)
3706{
3707 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3708
3709 return mode->hdisplay == stereo_mode->width &&
3710 mode->vdisplay == stereo_mode->height &&
3711 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3712 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3713}
3714
c858cfca
DL
3715static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3716{
3717 struct drm_device *dev = connector->dev;
3718 const struct drm_display_mode *mode;
3719 struct list_head stereo_modes;
f7e121b7 3720 int modes = 0, i;
c858cfca
DL
3721
3722 INIT_LIST_HEAD(&stereo_modes);
3723
3724 list_for_each_entry(mode, &connector->probed_modes, head) {
f7e121b7
DL
3725 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3726 const struct stereo_mandatory_mode *mandatory;
c858cfca
DL
3727 struct drm_display_mode *new_mode;
3728
f7e121b7
DL
3729 if (!stereo_match_mandatory(mode,
3730 &stereo_mandatory_modes[i]))
3731 continue;
c858cfca 3732
f7e121b7 3733 mandatory = &stereo_mandatory_modes[i];
c858cfca
DL
3734 new_mode = drm_mode_duplicate(dev, mode);
3735 if (!new_mode)
3736 continue;
3737
f7e121b7 3738 new_mode->flags |= mandatory->flags;
c858cfca
DL
3739 list_add_tail(&new_mode->head, &stereo_modes);
3740 modes++;
f7e121b7 3741 }
c858cfca
DL
3742 }
3743
3744 list_splice_tail(&stereo_modes, &connector->probed_modes);
3745
3746 return modes;
3747}
3748
1deee8d7
DL
3749static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3750{
3751 struct drm_device *dev = connector->dev;
3752 struct drm_display_mode *newmode;
3753
d9278b4c 3754 if (!drm_valid_hdmi_vic(vic)) {
1deee8d7
DL
3755 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3756 return 0;
3757 }
3758
3759 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3760 if (!newmode)
3761 return 0;
3762
3763 drm_mode_probed_add(connector, newmode);
3764
3765 return 1;
3766}
3767
fbf46025
TW
3768static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3769 const u8 *video_db, u8 video_len, u8 video_index)
3770{
fbf46025
TW
3771 struct drm_display_mode *newmode;
3772 int modes = 0;
fbf46025
TW
3773
3774 if (structure & (1 << 0)) {
aff04ace
TW
3775 newmode = drm_display_mode_from_vic_index(connector, video_db,
3776 video_len,
3777 video_index);
fbf46025
TW
3778 if (newmode) {
3779 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3780 drm_mode_probed_add(connector, newmode);
3781 modes++;
3782 }
3783 }
3784 if (structure & (1 << 6)) {
aff04ace
TW
3785 newmode = drm_display_mode_from_vic_index(connector, video_db,
3786 video_len,
3787 video_index);
fbf46025
TW
3788 if (newmode) {
3789 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3790 drm_mode_probed_add(connector, newmode);
3791 modes++;
3792 }
3793 }
3794 if (structure & (1 << 8)) {
aff04ace
TW
3795 newmode = drm_display_mode_from_vic_index(connector, video_db,
3796 video_len,
3797 video_index);
fbf46025 3798 if (newmode) {
89570eeb 3799 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
fbf46025
TW
3800 drm_mode_probed_add(connector, newmode);
3801 modes++;
3802 }
3803 }
3804
3805 return modes;
3806}
3807
7ebe1963
LD
3808/*
3809 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3810 * @connector: connector corresponding to the HDMI sink
3811 * @db: start of the CEA vendor specific block
3812 * @len: length of the CEA block payload, ie. one can access up to db[len]
3813 *
c858cfca
DL
3814 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3815 * also adds the stereo 3d modes when applicable.
7ebe1963
LD
3816 */
3817static int
fbf46025
TW
3818do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3819 const u8 *video_db, u8 video_len)
7ebe1963 3820{
f1781e9b 3821 struct drm_display_info *info = &connector->display_info;
0e5083aa 3822 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
fbf46025
TW
3823 u8 vic_len, hdmi_3d_len = 0;
3824 u16 mask;
3825 u16 structure_all;
7ebe1963
LD
3826
3827 if (len < 8)
3828 goto out;
3829
3830 /* no HDMI_Video_Present */
3831 if (!(db[8] & (1 << 5)))
3832 goto out;
3833
3834 /* Latency_Fields_Present */
3835 if (db[8] & (1 << 7))
3836 offset += 2;
3837
3838 /* I_Latency_Fields_Present */
3839 if (db[8] & (1 << 6))
3840 offset += 2;
3841
3842 /* the declared length is not long enough for the 2 first bytes
3843 * of additional video format capabilities */
c858cfca 3844 if (len < (8 + offset + 2))
7ebe1963
LD
3845 goto out;
3846
c858cfca
DL
3847 /* 3D_Present */
3848 offset++;
fbf46025 3849 if (db[8 + offset] & (1 << 7)) {
c858cfca
DL
3850 modes += add_hdmi_mandatory_stereo_modes(connector);
3851
fbf46025
TW
3852 /* 3D_Multi_present */
3853 multi_present = (db[8 + offset] & 0x60) >> 5;
3854 }
3855
c858cfca 3856 offset++;
7ebe1963 3857 vic_len = db[8 + offset] >> 5;
fbf46025 3858 hdmi_3d_len = db[8 + offset] & 0x1f;
7ebe1963
LD
3859
3860 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
7ebe1963
LD
3861 u8 vic;
3862
3863 vic = db[9 + offset + i];
1deee8d7 3864 modes += add_hdmi_mode(connector, vic);
7ebe1963 3865 }
fbf46025
TW
3866 offset += 1 + vic_len;
3867
0e5083aa
TW
3868 if (multi_present == 1)
3869 multi_len = 2;
3870 else if (multi_present == 2)
3871 multi_len = 4;
3872 else
3873 multi_len = 0;
fbf46025 3874
0e5083aa 3875 if (len < (8 + offset + hdmi_3d_len - 1))
fbf46025
TW
3876 goto out;
3877
0e5083aa 3878 if (hdmi_3d_len < multi_len)
fbf46025
TW
3879 goto out;
3880
0e5083aa
TW
3881 if (multi_present == 1 || multi_present == 2) {
3882 /* 3D_Structure_ALL */
3883 structure_all = (db[8 + offset] << 8) | db[9 + offset];
fbf46025 3884
0e5083aa
TW
3885 /* check if 3D_MASK is present */
3886 if (multi_present == 2)
3887 mask = (db[10 + offset] << 8) | db[11 + offset];
3888 else
3889 mask = 0xffff;
3890
3891 for (i = 0; i < 16; i++) {
3892 if (mask & (1 << i))
3893 modes += add_3d_struct_modes(connector,
3894 structure_all,
3895 video_db,
3896 video_len, i);
3897 }
3898 }
3899
3900 offset += multi_len;
3901
3902 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3903 int vic_index;
3904 struct drm_display_mode *newmode = NULL;
3905 unsigned int newflag = 0;
3906 bool detail_present;
3907
3908 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3909
3910 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3911 break;
3912
3913 /* 2D_VIC_order_X */
3914 vic_index = db[8 + offset + i] >> 4;
3915
3916 /* 3D_Structure_X */
3917 switch (db[8 + offset + i] & 0x0f) {
3918 case 0:
3919 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3920 break;
3921 case 6:
3922 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3923 break;
3924 case 8:
3925 /* 3D_Detail_X */
3926 if ((db[9 + offset + i] >> 4) == 1)
3927 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3928 break;
3929 }
3930
3931 if (newflag != 0) {
3932 newmode = drm_display_mode_from_vic_index(connector,
3933 video_db,
3934 video_len,
3935 vic_index);
3936
3937 if (newmode) {
3938 newmode->flags |= newflag;
3939 drm_mode_probed_add(connector, newmode);
3940 modes++;
3941 }
3942 }
3943
3944 if (detail_present)
3945 i++;
fbf46025 3946 }
7ebe1963
LD
3947
3948out:
f1781e9b
VS
3949 if (modes > 0)
3950 info->has_hdmi_infoframe = true;
7ebe1963
LD
3951 return modes;
3952}
3953
9e50b9d5
VS
3954static int
3955cea_db_payload_len(const u8 *db)
3956{
3957 return db[0] & 0x1f;
3958}
3959
87563fc0
SS
3960static int
3961cea_db_extended_tag(const u8 *db)
3962{
3963 return db[1];
3964}
3965
9e50b9d5
VS
3966static int
3967cea_db_tag(const u8 *db)
3968{
3969 return db[0] >> 5;
3970}
3971
3972static int
3973cea_revision(const u8 *cea)
3974{
3975 return cea[1];
3976}
3977
3978static int
3979cea_db_offsets(const u8 *cea, int *start, int *end)
3980{
e28ad544
AR
3981 /* DisplayID CTA extension blocks and top-level CEA EDID
3982 * block header definitions differ in the following bytes:
3983 * 1) Byte 2 of the header specifies length differently,
3984 * 2) Byte 3 is only present in the CEA top level block.
3985 *
3986 * The different definitions for byte 2 follow.
3987 *
3988 * DisplayID CTA extension block defines byte 2 as:
3989 * Number of payload bytes
3990 *
3991 * CEA EDID block defines byte 2 as:
3992 * Byte number (decimal) within this block where the 18-byte
3993 * DTDs begin. If no non-DTD data is present in this extension
3994 * block, the value should be set to 04h (the byte after next).
3995 * If set to 00h, there are no DTDs present in this block and
3996 * no non-DTD data.
3997 */
3998 if (cea[0] == DATA_BLOCK_CTA) {
3999 *start = 3;
4000 *end = *start + cea[2];
4001 } else if (cea[0] == CEA_EXT) {
4002 /* Data block offset in CEA extension block */
4003 *start = 4;
4004 *end = cea[2];
4005 if (*end == 0)
4006 *end = 127;
4007 if (*end < 4 || *end > 127)
4008 return -ERANGE;
4009 } else {
c7581a41 4010 return -EOPNOTSUPP;
e28ad544
AR
4011 }
4012
9e50b9d5
VS
4013 return 0;
4014}
4015
7ebe1963
LD
4016static bool cea_db_is_hdmi_vsdb(const u8 *db)
4017{
4018 int hdmi_id;
4019
4020 if (cea_db_tag(db) != VENDOR_BLOCK)
4021 return false;
4022
4023 if (cea_db_payload_len(db) < 5)
4024 return false;
4025
4026 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
4027
6cb3b7f1 4028 return hdmi_id == HDMI_IEEE_OUI;
7ebe1963
LD
4029}
4030
50dd1bd1
TR
4031static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
4032{
4033 unsigned int oui;
4034
4035 if (cea_db_tag(db) != VENDOR_BLOCK)
4036 return false;
4037
4038 if (cea_db_payload_len(db) < 7)
4039 return false;
4040
4041 oui = db[3] << 16 | db[2] << 8 | db[1];
4042
4043 return oui == HDMI_FORUM_IEEE_OUI;
4044}
4045
1581b2df
VS
4046static bool cea_db_is_vcdb(const u8 *db)
4047{
4048 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4049 return false;
4050
4051 if (cea_db_payload_len(db) != 2)
4052 return false;
4053
4054 if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
4055 return false;
4056
4057 return true;
4058}
4059
832d4f2f
SS
4060static bool cea_db_is_y420cmdb(const u8 *db)
4061{
4062 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4063 return false;
4064
4065 if (!cea_db_payload_len(db))
4066 return false;
4067
4068 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
4069 return false;
4070
4071 return true;
4072}
4073
4074static bool cea_db_is_y420vdb(const u8 *db)
4075{
4076 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4077 return false;
4078
4079 if (!cea_db_payload_len(db))
4080 return false;
4081
4082 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
4083 return false;
4084
4085 return true;
4086}
4087
9e50b9d5
VS
4088#define for_each_cea_db(cea, i, start, end) \
4089 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
4090
832d4f2f
SS
4091static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
4092 const u8 *db)
4093{
4094 struct drm_display_info *info = &connector->display_info;
4095 struct drm_hdmi_info *hdmi = &info->hdmi;
4096 u8 map_len = cea_db_payload_len(db) - 1;
4097 u8 count;
4098 u64 map = 0;
4099
4100 if (map_len == 0) {
4101 /* All CEA modes support ycbcr420 sampling also.*/
4102 hdmi->y420_cmdb_map = U64_MAX;
4103 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4104 return;
4105 }
4106
4107 /*
4108 * This map indicates which of the existing CEA block modes
4109 * from VDB can support YCBCR420 output too. So if bit=0 is
4110 * set, first mode from VDB can support YCBCR420 output too.
4111 * We will parse and keep this map, before parsing VDB itself
4112 * to avoid going through the same block again and again.
4113 *
4114 * Spec is not clear about max possible size of this block.
4115 * Clamping max bitmap block size at 8 bytes. Every byte can
4116 * address 8 CEA modes, in this way this map can address
4117 * 8*8 = first 64 SVDs.
4118 */
4119 if (WARN_ON_ONCE(map_len > 8))
4120 map_len = 8;
4121
4122 for (count = 0; count < map_len; count++)
4123 map |= (u64)db[2 + count] << (8 * count);
4124
4125 if (map)
4126 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4127
4128 hdmi->y420_cmdb_map = map;
4129}
4130
54ac76f8
CS
4131static int
4132add_cea_modes(struct drm_connector *connector, struct edid *edid)
4133{
13ac3f55 4134 const u8 *cea = drm_find_cea_extension(edid);
fbf46025
TW
4135 const u8 *db, *hdmi = NULL, *video = NULL;
4136 u8 dbl, hdmi_len, video_len = 0;
54ac76f8
CS
4137 int modes = 0;
4138
9e50b9d5
VS
4139 if (cea && cea_revision(cea) >= 3) {
4140 int i, start, end;
4141
4142 if (cea_db_offsets(cea, &start, &end))
4143 return 0;
4144
4145 for_each_cea_db(cea, i, start, end) {
4146 db = &cea[i];
4147 dbl = cea_db_payload_len(db);
4148
fbf46025
TW
4149 if (cea_db_tag(db) == VIDEO_BLOCK) {
4150 video = db + 1;
4151 video_len = dbl;
4152 modes += do_cea_modes(connector, video, dbl);
832d4f2f 4153 } else if (cea_db_is_hdmi_vsdb(db)) {
c858cfca
DL
4154 hdmi = db;
4155 hdmi_len = dbl;
832d4f2f
SS
4156 } else if (cea_db_is_y420vdb(db)) {
4157 const u8 *vdb420 = &db[2];
4158
4159 /* Add 4:2:0(only) modes present in EDID */
4160 modes += do_y420vdb_modes(connector,
4161 vdb420,
4162 dbl - 1);
c858cfca 4163 }
54ac76f8
CS
4164 }
4165 }
4166
c858cfca
DL
4167 /*
4168 * We parse the HDMI VSDB after having added the cea modes as we will
4169 * be patching their flags when the sink supports stereo 3D.
4170 */
4171 if (hdmi)
fbf46025
TW
4172 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4173 video_len);
c858cfca 4174
54ac76f8
CS
4175 return modes;
4176}
4177
fa3a7340
VS
4178static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
4179{
4180 const struct drm_display_mode *cea_mode;
4181 int clock1, clock2, clock;
d9278b4c 4182 u8 vic;
fa3a7340
VS
4183 const char *type;
4184
4c6bcf44
VS
4185 /*
4186 * allow 5kHz clock difference either way to account for
4187 * the 10kHz clock resolution limit of detailed timings.
4188 */
d9278b4c
JN
4189 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
4190 if (drm_valid_cea_vic(vic)) {
fa3a7340 4191 type = "CEA";
7befe621 4192 cea_mode = cea_mode_for_vic(vic);
fa3a7340
VS
4193 clock1 = cea_mode->clock;
4194 clock2 = cea_mode_alternate_clock(cea_mode);
4195 } else {
d9278b4c
JN
4196 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
4197 if (drm_valid_hdmi_vic(vic)) {
fa3a7340 4198 type = "HDMI";
d9278b4c 4199 cea_mode = &edid_4k_modes[vic];
fa3a7340
VS
4200 clock1 = cea_mode->clock;
4201 clock2 = hdmi_mode_alternate_clock(cea_mode);
4202 } else {
4203 return;
4204 }
4205 }
4206
4207 /* pick whichever is closest */
4208 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
4209 clock = clock1;
4210 else
4211 clock = clock2;
4212
4213 if (mode->clock == clock)
4214 return;
4215
4216 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
d9278b4c 4217 type, vic, mode->clock, clock);
fa3a7340
VS
4218 mode->clock = clock;
4219}
4220
e85959d6
US
4221static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
4222{
4223 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4224 return false;
4225
4226 if (db[1] != HDR_STATIC_METADATA_BLOCK)
4227 return false;
4228
4229 if (cea_db_payload_len(db) < 3)
4230 return false;
4231
4232 return true;
4233}
4234
4235static uint8_t eotf_supported(const u8 *edid_ext)
4236{
4237 return edid_ext[2] &
4238 (BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
4239 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
b5e3eed1
VS
4240 BIT(HDMI_EOTF_SMPTE_ST2084) |
4241 BIT(HDMI_EOTF_BT_2100_HLG));
e85959d6
US
4242}
4243
4244static uint8_t hdr_metadata_type(const u8 *edid_ext)
4245{
4246 return edid_ext[3] &
4247 BIT(HDMI_STATIC_METADATA_TYPE1);
4248}
4249
4250static void
4251drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
4252{
4253 u16 len;
4254
4255 len = cea_db_payload_len(db);
4256
4257 connector->hdr_sink_metadata.hdmi_type1.eotf =
4258 eotf_supported(db);
4259 connector->hdr_sink_metadata.hdmi_type1.metadata_type =
4260 hdr_metadata_type(db);
4261
4262 if (len >= 4)
4263 connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
4264 if (len >= 5)
4265 connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
4266 if (len >= 6)
4267 connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
4268}
4269
76adaa34 4270static void
23ebf8b9 4271drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
76adaa34 4272{
8504072a 4273 u8 len = cea_db_payload_len(db);
76adaa34 4274
f7da7785
JN
4275 if (len >= 6 && (db[6] & (1 << 7)))
4276 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
8504072a
VS
4277 if (len >= 8) {
4278 connector->latency_present[0] = db[8] >> 7;
4279 connector->latency_present[1] = (db[8] >> 6) & 1;
4280 }
4281 if (len >= 9)
4282 connector->video_latency[0] = db[9];
4283 if (len >= 10)
4284 connector->audio_latency[0] = db[10];
4285 if (len >= 11)
4286 connector->video_latency[1] = db[11];
4287 if (len >= 12)
4288 connector->audio_latency[1] = db[12];
76adaa34 4289
23ebf8b9
VS
4290 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
4291 "video latency %d %d, "
4292 "audio latency %d %d\n",
4293 connector->latency_present[0],
4294 connector->latency_present[1],
4295 connector->video_latency[0],
4296 connector->video_latency[1],
4297 connector->audio_latency[0],
4298 connector->audio_latency[1]);
76adaa34
WF
4299}
4300
4301static void
4302monitor_name(struct detailed_timing *t, void *data)
4303{
4304 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
4305 *(u8 **)data = t->data.other_data.data.str.str;
14f77fdd
VS
4306}
4307
59f7c0fa
JB
4308static int get_monitor_name(struct edid *edid, char name[13])
4309{
4310 char *edid_name = NULL;
4311 int mnl;
4312
4313 if (!edid || !name)
4314 return 0;
4315
4316 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
4317 for (mnl = 0; edid_name && mnl < 13; mnl++) {
4318 if (edid_name[mnl] == 0x0a)
4319 break;
4320
4321 name[mnl] = edid_name[mnl];
4322 }
4323
4324 return mnl;
4325}
4326
4327/**
4328 * drm_edid_get_monitor_name - fetch the monitor name from the edid
4329 * @edid: monitor EDID information
4330 * @name: pointer to a character array to hold the name of the monitor
4331 * @bufsize: The size of the name buffer (should be at least 14 chars.)
4332 *
4333 */
4334void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
4335{
4336 int name_length;
4337 char buf[13];
4338
4339 if (bufsize <= 0)
4340 return;
4341
4342 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
4343 memcpy(name, buf, name_length);
4344 name[name_length] = '\0';
4345}
4346EXPORT_SYMBOL(drm_edid_get_monitor_name);
4347
42750d39
JN
4348static void clear_eld(struct drm_connector *connector)
4349{
4350 memset(connector->eld, 0, sizeof(connector->eld));
4351
4352 connector->latency_present[0] = false;
4353 connector->latency_present[1] = false;
4354 connector->video_latency[0] = 0;
4355 connector->audio_latency[0] = 0;
4356 connector->video_latency[1] = 0;
4357 connector->audio_latency[1] = 0;
4358}
4359
79436a1c 4360/*
76adaa34
WF
4361 * drm_edid_to_eld - build ELD from EDID
4362 * @connector: connector corresponding to the HDMI/DP sink
4363 * @edid: EDID to parse
4364 *
db6cf833 4365 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
1d1c3665 4366 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
76adaa34 4367 */
79436a1c 4368static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
76adaa34
WF
4369{
4370 uint8_t *eld = connector->eld;
4371 u8 *cea;
76adaa34 4372 u8 *db;
7c018782 4373 int total_sad_count = 0;
76adaa34
WF
4374 int mnl;
4375 int dbl;
4376
42750d39 4377 clear_eld(connector);
85c91580 4378
e9bd0b84
JN
4379 if (!edid)
4380 return;
4381
76adaa34
WF
4382 cea = drm_find_cea_extension(edid);
4383 if (!cea) {
4384 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4385 return;
4386 }
4387
f7da7785
JN
4388 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4389 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
59f7c0fa 4390
f7da7785
JN
4391 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4392 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
76adaa34 4393
f7da7785 4394 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
76adaa34 4395
f7da7785
JN
4396 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4397 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4398 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4399 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
76adaa34 4400
9e50b9d5
VS
4401 if (cea_revision(cea) >= 3) {
4402 int i, start, end;
4403
4404 if (cea_db_offsets(cea, &start, &end)) {
4405 start = 0;
4406 end = 0;
4407 }
4408
4409 for_each_cea_db(cea, i, start, end) {
4410 db = &cea[i];
4411 dbl = cea_db_payload_len(db);
4412
4413 switch (cea_db_tag(db)) {
7c018782
VS
4414 int sad_count;
4415
a0ab734d
CS
4416 case AUDIO_BLOCK:
4417 /* Audio Data Block, contains SADs */
7c018782
VS
4418 sad_count = min(dbl / 3, 15 - total_sad_count);
4419 if (sad_count >= 1)
f7da7785 4420 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
7c018782
VS
4421 &db[1], sad_count * 3);
4422 total_sad_count += sad_count;
a0ab734d
CS
4423 break;
4424 case SPEAKER_BLOCK:
9e50b9d5
VS
4425 /* Speaker Allocation Data Block */
4426 if (dbl >= 1)
f7da7785 4427 eld[DRM_ELD_SPEAKER] = db[1];
a0ab734d
CS
4428 break;
4429 case VENDOR_BLOCK:
4430 /* HDMI Vendor-Specific Data Block */
14f77fdd 4431 if (cea_db_is_hdmi_vsdb(db))
23ebf8b9 4432 drm_parse_hdmi_vsdb_audio(connector, db);
a0ab734d
CS
4433 break;
4434 default:
4435 break;
4436 }
76adaa34 4437 }
9e50b9d5 4438 }
f7da7785 4439 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
76adaa34 4440
1d1c3665
JN
4441 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4442 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4443 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4444 else
4445 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
76adaa34 4446
938fd8aa
JN
4447 eld[DRM_ELD_BASELINE_ELD_LEN] =
4448 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4449
4450 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
7c018782 4451 drm_eld_size(eld), total_sad_count);
76adaa34 4452}
76adaa34 4453
fe214163
RM
4454/**
4455 * drm_edid_to_sad - extracts SADs from EDID
4456 * @edid: EDID to parse
4457 * @sads: pointer that will be set to the extracted SADs
4458 *
4459 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
fe214163 4460 *
db6cf833
TR
4461 * Note: The returned pointer needs to be freed using kfree().
4462 *
4463 * Return: The number of found SADs or negative number on error.
fe214163
RM
4464 */
4465int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4466{
4467 int count = 0;
4468 int i, start, end, dbl;
4469 u8 *cea;
4470
4471 cea = drm_find_cea_extension(edid);
4472 if (!cea) {
4473 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
42908007 4474 return 0;
fe214163
RM
4475 }
4476
4477 if (cea_revision(cea) < 3) {
4478 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
42908007 4479 return 0;
fe214163
RM
4480 }
4481
4482 if (cea_db_offsets(cea, &start, &end)) {
4483 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4484 return -EPROTO;
4485 }
4486
4487 for_each_cea_db(cea, i, start, end) {
4488 u8 *db = &cea[i];
4489
4490 if (cea_db_tag(db) == AUDIO_BLOCK) {
4491 int j;
4492 dbl = cea_db_payload_len(db);
4493
4494 count = dbl / 3; /* SAD is 3B */
4495 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4496 if (!*sads)
4497 return -ENOMEM;
4498 for (j = 0; j < count; j++) {
4499 u8 *sad = &db[1 + j * 3];
4500
4501 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4502 (*sads)[j].channels = sad[0] & 0x7;
4503 (*sads)[j].freq = sad[1] & 0x7F;
4504 (*sads)[j].byte2 = sad[2];
4505 }
4506 break;
4507 }
4508 }
4509
4510 return count;
4511}
4512EXPORT_SYMBOL(drm_edid_to_sad);
4513
d105f476
AD
4514/**
4515 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4516 * @edid: EDID to parse
4517 * @sadb: pointer to the speaker block
4518 *
4519 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
d105f476 4520 *
db6cf833
TR
4521 * Note: The returned pointer needs to be freed using kfree().
4522 *
4523 * Return: The number of found Speaker Allocation Blocks or negative number on
4524 * error.
d105f476
AD
4525 */
4526int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4527{
4528 int count = 0;
4529 int i, start, end, dbl;
4530 const u8 *cea;
4531
4532 cea = drm_find_cea_extension(edid);
4533 if (!cea) {
4534 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
42908007 4535 return 0;
d105f476
AD
4536 }
4537
4538 if (cea_revision(cea) < 3) {
4539 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
42908007 4540 return 0;
d105f476
AD
4541 }
4542
4543 if (cea_db_offsets(cea, &start, &end)) {
4544 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4545 return -EPROTO;
4546 }
4547
4548 for_each_cea_db(cea, i, start, end) {
4549 const u8 *db = &cea[i];
4550
4551 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4552 dbl = cea_db_payload_len(db);
4553
4554 /* Speaker Allocation Data Block */
4555 if (dbl == 3) {
89086bca 4556 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
618e3776
AD
4557 if (!*sadb)
4558 return -ENOMEM;
d105f476
AD
4559 count = dbl;
4560 break;
4561 }
4562 }
4563 }
4564
4565 return count;
4566}
4567EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4568
76adaa34 4569/**
db6cf833 4570 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
76adaa34
WF
4571 * @connector: connector associated with the HDMI/DP sink
4572 * @mode: the display mode
db6cf833
TR
4573 *
4574 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4575 * the sink doesn't support audio or video.
76adaa34
WF
4576 */
4577int drm_av_sync_delay(struct drm_connector *connector,
3a818d35 4578 const struct drm_display_mode *mode)
76adaa34
WF
4579{
4580 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4581 int a, v;
4582
4583 if (!connector->latency_present[0])
4584 return 0;
4585 if (!connector->latency_present[1])
4586 i = 0;
4587
4588 a = connector->audio_latency[i];
4589 v = connector->video_latency[i];
4590
4591 /*
4592 * HDMI/DP sink doesn't support audio or video?
4593 */
4594 if (a == 255 || v == 255)
4595 return 0;
4596
4597 /*
4598 * Convert raw EDID values to millisecond.
4599 * Treat unknown latency as 0ms.
4600 */
4601 if (a)
4602 a = min(2 * (a - 1), 500);
4603 if (v)
4604 v = min(2 * (v - 1), 500);
4605
4606 return max(v - a, 0);
4607}
4608EXPORT_SYMBOL(drm_av_sync_delay);
4609
8fe9790d 4610/**
db6cf833 4611 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
8fe9790d
ZW
4612 * @edid: monitor EDID information
4613 *
4614 * Parse the CEA extension according to CEA-861-B.
db6cf833
TR
4615 *
4616 * Return: True if the monitor is HDMI, false if not or unknown.
8fe9790d
ZW
4617 */
4618bool drm_detect_hdmi_monitor(struct edid *edid)
4619{
4620 u8 *edid_ext;
14f77fdd 4621 int i;
8fe9790d 4622 int start_offset, end_offset;
8fe9790d
ZW
4623
4624 edid_ext = drm_find_cea_extension(edid);
4625 if (!edid_ext)
14f77fdd 4626 return false;
f23c20c8 4627
9e50b9d5 4628 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
14f77fdd 4629 return false;
f23c20c8
ML
4630
4631 /*
4632 * Because HDMI identifier is in Vendor Specific Block,
4633 * search it from all data blocks of CEA extension.
4634 */
9e50b9d5 4635 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
14f77fdd
VS
4636 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4637 return true;
f23c20c8
ML
4638 }
4639
14f77fdd 4640 return false;
f23c20c8
ML
4641}
4642EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4643
8fe9790d
ZW
4644/**
4645 * drm_detect_monitor_audio - check monitor audio capability
fc66811c 4646 * @edid: EDID block to scan
8fe9790d
ZW
4647 *
4648 * Monitor should have CEA extension block.
4649 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4650 * audio' only. If there is any audio extension block and supported
4651 * audio format, assume at least 'basic audio' support, even if 'basic
4652 * audio' is not defined in EDID.
4653 *
db6cf833 4654 * Return: True if the monitor supports audio, false otherwise.
8fe9790d
ZW
4655 */
4656bool drm_detect_monitor_audio(struct edid *edid)
4657{
4658 u8 *edid_ext;
4659 int i, j;
4660 bool has_audio = false;
4661 int start_offset, end_offset;
4662
4663 edid_ext = drm_find_cea_extension(edid);
4664 if (!edid_ext)
4665 goto end;
4666
4667 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4668
4669 if (has_audio) {
4670 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4671 goto end;
4672 }
4673
9e50b9d5
VS
4674 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4675 goto end;
8fe9790d 4676
9e50b9d5
VS
4677 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4678 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
8fe9790d 4679 has_audio = true;
9e50b9d5 4680 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
8fe9790d
ZW
4681 DRM_DEBUG_KMS("CEA audio format %d\n",
4682 (edid_ext[i + j] >> 3) & 0xf);
4683 goto end;
4684 }
4685 }
4686end:
4687 return has_audio;
4688}
4689EXPORT_SYMBOL(drm_detect_monitor_audio);
4690
b1edd6a6 4691
c8127cf0
VS
4692/**
4693 * drm_default_rgb_quant_range - default RGB quantization range
4694 * @mode: display mode
4695 *
4696 * Determine the default RGB quantization range for the mode,
4697 * as specified in CEA-861.
4698 *
4699 * Return: The default RGB quantization range for the mode
4700 */
4701enum hdmi_quantization_range
4702drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4703{
4704 /* All CEA modes other than VIC 1 use limited quantization range. */
4705 return drm_match_cea_mode(mode) > 1 ?
4706 HDMI_QUANTIZATION_RANGE_LIMITED :
4707 HDMI_QUANTIZATION_RANGE_FULL;
4708}
4709EXPORT_SYMBOL(drm_default_rgb_quant_range);
4710
1581b2df
VS
4711static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
4712{
4713 struct drm_display_info *info = &connector->display_info;
4714
4715 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
4716
4717 if (db[2] & EDID_CEA_VCDB_QS)
4718 info->rgb_quant_range_selectable = true;
4719}
4720
e6a9a2c3
SS
4721static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4722 const u8 *db)
4723{
4724 u8 dc_mask;
4725 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4726
4727 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
9068e02f 4728 hdmi->y420_dc_modes = dc_mask;
e6a9a2c3
SS
4729}
4730
afa1c763
SS
4731static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4732 const u8 *hf_vsdb)
4733{
62c58af3
SS
4734 struct drm_display_info *display = &connector->display_info;
4735 struct drm_hdmi_info *hdmi = &display->hdmi;
afa1c763 4736
f1781e9b
VS
4737 display->has_hdmi_infoframe = true;
4738
afa1c763
SS
4739 if (hf_vsdb[6] & 0x80) {
4740 hdmi->scdc.supported = true;
4741 if (hf_vsdb[6] & 0x40)
4742 hdmi->scdc.read_request = true;
4743 }
62c58af3
SS
4744
4745 /*
4746 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4747 * And as per the spec, three factors confirm this:
4748 * * Availability of a HF-VSDB block in EDID (check)
4749 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4750 * * SCDC support available (let's check)
4751 * Lets check it out.
4752 */
4753
4754 if (hf_vsdb[5]) {
4755 /* max clock is 5000 KHz times block value */
4756 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4757 struct drm_scdc *scdc = &hdmi->scdc;
4758
4759 if (max_tmds_clock > 340000) {
4760 display->max_tmds_clock = max_tmds_clock;
4761 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4762 display->max_tmds_clock);
4763 }
4764
4765 if (scdc->supported) {
4766 scdc->scrambling.supported = true;
4767
dbe2d2bf 4768 /* Few sinks support scrambling for clocks < 340M */
62c58af3
SS
4769 if ((hf_vsdb[6] & 0x8))
4770 scdc->scrambling.low_rates = true;
4771 }
4772 }
e6a9a2c3
SS
4773
4774 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
afa1c763
SS
4775}
4776
1cea146a
VS
4777static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4778 const u8 *hdmi)
d0c94692 4779{
1826750f 4780 struct drm_display_info *info = &connector->display_info;
d0c94692
MK
4781 unsigned int dc_bpc = 0;
4782
1cea146a
VS
4783 /* HDMI supports at least 8 bpc */
4784 info->bpc = 8;
d0c94692 4785
1cea146a
VS
4786 if (cea_db_payload_len(hdmi) < 6)
4787 return;
4788
4789 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4790 dc_bpc = 10;
4791 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4792 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4793 connector->name);
4794 }
4795
4796 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4797 dc_bpc = 12;
4798 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4799 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4800 connector->name);
4801 }
4802
4803 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4804 dc_bpc = 16;
4805 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4806 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4807 connector->name);
4808 }
4809
4810 if (dc_bpc == 0) {
4811 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4812 connector->name);
4813 return;
4814 }
4815
4816 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4817 connector->name, dc_bpc);
4818 info->bpc = dc_bpc;
d0c94692
MK
4819
4820 /*
1cea146a
VS
4821 * Deep color support mandates RGB444 support for all video
4822 * modes and forbids YCRCB422 support for all video modes per
4823 * HDMI 1.3 spec.
d0c94692 4824 */
1cea146a 4825 info->color_formats = DRM_COLOR_FORMAT_RGB444;
d0c94692 4826
1cea146a
VS
4827 /* YCRCB444 is optional according to spec. */
4828 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4829 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4830 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4831 connector->name);
4832 }
d0c94692 4833
1cea146a
VS
4834 /*
4835 * Spec says that if any deep color mode is supported at all,
4836 * then deep color 36 bit must be supported.
4837 */
4838 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4839 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4840 connector->name);
4841 }
4842}
d0c94692 4843
23ebf8b9
VS
4844static void
4845drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4846{
4847 struct drm_display_info *info = &connector->display_info;
4848 u8 len = cea_db_payload_len(db);
4849
4850 if (len >= 6)
4851 info->dvi_dual = db[6] & 1;
4852 if (len >= 7)
4853 info->max_tmds_clock = db[7] * 5000;
4854
4855 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4856 "max TMDS clock %d kHz\n",
4857 info->dvi_dual,
4858 info->max_tmds_clock);
4859
4860 drm_parse_hdmi_deep_color_info(connector, db);
4861}
4862
1cea146a 4863static void drm_parse_cea_ext(struct drm_connector *connector,
170178fe 4864 const struct edid *edid)
1cea146a
VS
4865{
4866 struct drm_display_info *info = &connector->display_info;
4867 const u8 *edid_ext;
4868 int i, start, end;
d0c94692 4869
1cea146a
VS
4870 edid_ext = drm_find_cea_extension(edid);
4871 if (!edid_ext)
4872 return;
d0c94692 4873
1cea146a 4874 info->cea_rev = edid_ext[1];
d0c94692 4875
1cea146a
VS
4876 /* The existence of a CEA block should imply RGB support */
4877 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4878 if (edid_ext[3] & EDID_CEA_YCRCB444)
4879 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4880 if (edid_ext[3] & EDID_CEA_YCRCB422)
4881 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
4882
4883 if (cea_db_offsets(edid_ext, &start, &end))
4884 return;
4885
4886 for_each_cea_db(edid_ext, i, start, end) {
4887 const u8 *db = &edid_ext[i];
4888
23ebf8b9
VS
4889 if (cea_db_is_hdmi_vsdb(db))
4890 drm_parse_hdmi_vsdb_video(connector, db);
afa1c763
SS
4891 if (cea_db_is_hdmi_forum_vsdb(db))
4892 drm_parse_hdmi_forum_vsdb(connector, db);
832d4f2f
SS
4893 if (cea_db_is_y420cmdb(db))
4894 drm_parse_y420cmdb_bitmap(connector, db);
1581b2df
VS
4895 if (cea_db_is_vcdb(db))
4896 drm_parse_vcdb(connector, db);
e85959d6
US
4897 if (cea_db_is_hdmi_hdr_metadata_block(db))
4898 drm_parse_hdr_metadata_block(connector, db);
1cea146a 4899 }
d0c94692
MK
4900}
4901
170178fe
KP
4902/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
4903 * all of the values which would have been set from EDID
4904 */
4905void
4906drm_reset_display_info(struct drm_connector *connector)
4907{
4908 struct drm_display_info *info = &connector->display_info;
4909
4910 info->width_mm = 0;
4911 info->height_mm = 0;
4912
4913 info->bpc = 0;
4914 info->color_formats = 0;
4915 info->cea_rev = 0;
4916 info->max_tmds_clock = 0;
4917 info->dvi_dual = false;
4918 info->has_hdmi_infoframe = false;
1581b2df 4919 info->rgb_quant_range_selectable = false;
1f6b8eef 4920 memset(&info->hdmi, 0, sizeof(info->hdmi));
170178fe
KP
4921
4922 info->non_desktop = 0;
4923}
170178fe
KP
4924
4925u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
3b11228b 4926{
1826750f 4927 struct drm_display_info *info = &connector->display_info;
ebec9a7b 4928
170178fe
KP
4929 u32 quirks = edid_get_quirks(edid);
4930
1f6b8eef
VS
4931 drm_reset_display_info(connector);
4932
3b11228b
JB
4933 info->width_mm = edid->width_cm * 10;
4934 info->height_mm = edid->height_cm * 10;
4935
66660d4c
DA
4936 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
4937
170178fe
KP
4938 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
4939
a988bc72 4940 if (edid->revision < 3)
170178fe 4941 return quirks;
3b11228b
JB
4942
4943 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
170178fe 4944 return quirks;
3b11228b 4945
1cea146a 4946 drm_parse_cea_ext(connector, edid);
d0c94692 4947
210a021d
MK
4948 /*
4949 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4950 *
4951 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4952 * tells us to assume 8 bpc color depth if the EDID doesn't have
4953 * extensions which tell otherwise.
4954 */
3bde449f
VS
4955 if (info->bpc == 0 && edid->revision == 3 &&
4956 edid->input & DRM_EDID_DIGITAL_DFP_1_X) {
210a021d
MK
4957 info->bpc = 8;
4958 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4959 connector->name, info->bpc);
4960 }
4961
a988bc72
LPC
4962 /* Only defined for 1.4 with digital displays */
4963 if (edid->revision < 4)
170178fe 4964 return quirks;
a988bc72 4965
3b11228b
JB
4966 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4967 case DRM_EDID_DIGITAL_DEPTH_6:
4968 info->bpc = 6;
4969 break;
4970 case DRM_EDID_DIGITAL_DEPTH_8:
4971 info->bpc = 8;
4972 break;
4973 case DRM_EDID_DIGITAL_DEPTH_10:
4974 info->bpc = 10;
4975 break;
4976 case DRM_EDID_DIGITAL_DEPTH_12:
4977 info->bpc = 12;
4978 break;
4979 case DRM_EDID_DIGITAL_DEPTH_14:
4980 info->bpc = 14;
4981 break;
4982 case DRM_EDID_DIGITAL_DEPTH_16:
4983 info->bpc = 16;
4984 break;
4985 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4986 default:
4987 info->bpc = 0;
4988 break;
4989 }
da05a5a7 4990
d0c94692 4991 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
25933820 4992 connector->name, info->bpc);
d0c94692 4993
a988bc72 4994 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
ee58808d
LPC
4995 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4996 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4997 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4998 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
170178fe 4999 return quirks;
3b11228b
JB
5000}
5001
c9729177
DA
5002static int validate_displayid(u8 *displayid, int length, int idx)
5003{
5004 int i;
5005 u8 csum = 0;
5006 struct displayid_hdr *base;
5007
5008 base = (struct displayid_hdr *)&displayid[idx];
5009
5010 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
5011 base->rev, base->bytes, base->prod_id, base->ext_count);
5012
5013 if (base->bytes + 5 > length - idx)
5014 return -EINVAL;
5015 for (i = idx; i <= base->bytes + 5; i++) {
5016 csum += displayid[i];
5017 }
5018 if (csum) {
813a7878 5019 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
c9729177
DA
5020 return -EINVAL;
5021 }
5022 return 0;
5023}
5024
a39ed680
DA
5025static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
5026 struct displayid_detailed_timings_1 *timings)
5027{
5028 struct drm_display_mode *mode;
5029 unsigned pixel_clock = (timings->pixel_clock[0] |
5030 (timings->pixel_clock[1] << 8) |
5031 (timings->pixel_clock[2] << 16));
5032 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
5033 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
5034 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
5035 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
5036 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
5037 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
5038 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
5039 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
5040 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
5041 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
5042 mode = drm_mode_create(dev);
5043 if (!mode)
5044 return NULL;
5045
5046 mode->clock = pixel_clock * 10;
5047 mode->hdisplay = hactive;
5048 mode->hsync_start = mode->hdisplay + hsync;
5049 mode->hsync_end = mode->hsync_start + hsync_width;
5050 mode->htotal = mode->hdisplay + hblank;
5051
5052 mode->vdisplay = vactive;
5053 mode->vsync_start = mode->vdisplay + vsync;
5054 mode->vsync_end = mode->vsync_start + vsync_width;
5055 mode->vtotal = mode->vdisplay + vblank;
5056
5057 mode->flags = 0;
5058 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
5059 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
5060 mode->type = DRM_MODE_TYPE_DRIVER;
5061
5062 if (timings->flags & 0x80)
5063 mode->type |= DRM_MODE_TYPE_PREFERRED;
5064 mode->vrefresh = drm_mode_vrefresh(mode);
5065 drm_mode_set_name(mode);
5066
5067 return mode;
5068}
5069
5070static int add_displayid_detailed_1_modes(struct drm_connector *connector,
5071 struct displayid_block *block)
5072{
5073 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
5074 int i;
5075 int num_timings;
5076 struct drm_display_mode *newmode;
5077 int num_modes = 0;
5078 /* blocks must be multiple of 20 bytes length */
5079 if (block->num_bytes % 20)
5080 return 0;
5081
5082 num_timings = block->num_bytes / 20;
5083 for (i = 0; i < num_timings; i++) {
5084 struct displayid_detailed_timings_1 *timings = &det->timings[i];
5085
5086 newmode = drm_mode_displayid_detailed(connector->dev, timings);
5087 if (!newmode)
5088 continue;
5089
5090 drm_mode_probed_add(connector, newmode);
5091 num_modes++;
5092 }
5093 return num_modes;
5094}
5095
5096static int add_displayid_detailed_modes(struct drm_connector *connector,
5097 struct edid *edid)
5098{
5099 u8 *displayid;
5100 int ret;
5101 int idx = 1;
5102 int length = EDID_LENGTH;
5103 struct displayid_block *block;
5104 int num_modes = 0;
5105
5106 displayid = drm_find_displayid_extension(edid);
5107 if (!displayid)
5108 return 0;
5109
5110 ret = validate_displayid(displayid, length, idx);
5111 if (ret)
5112 return 0;
5113
5114 idx += sizeof(struct displayid_hdr);
80d42db0 5115 for_each_displayid_db(displayid, block, idx, length) {
a39ed680
DA
5116 switch (block->tag) {
5117 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5118 num_modes += add_displayid_detailed_1_modes(connector, block);
5119 break;
5120 }
5121 }
5122 return num_modes;
5123}
5124
f453ba04
DA
5125/**
5126 * drm_add_edid_modes - add modes from EDID data, if available
5127 * @connector: connector we're probing
db6cf833 5128 * @edid: EDID data
f453ba04 5129 *
b3c6c8bf 5130 * Add the specified modes to the connector's mode list. Also fills out the
c945b8c1
JN
5131 * &drm_display_info structure and ELD in @connector with any information which
5132 * can be derived from the edid.
f453ba04 5133 *
db6cf833 5134 * Return: The number of modes added or 0 if we couldn't find any.
f453ba04
DA
5135 */
5136int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
5137{
5138 int num_modes = 0;
5139 u32 quirks;
5140
5141 if (edid == NULL) {
c945b8c1 5142 clear_eld(connector);
f453ba04
DA
5143 return 0;
5144 }
3c537889 5145 if (!drm_edid_is_valid(edid)) {
c945b8c1 5146 clear_eld(connector);
dcdb1674 5147 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
25933820 5148 connector->name);
f453ba04
DA
5149 return 0;
5150 }
5151
c945b8c1
JN
5152 drm_edid_to_eld(connector, edid);
5153
0f0f8708
SS
5154 /*
5155 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
5156 * To avoid multiple parsing of same block, lets parse that map
5157 * from sink info, before parsing CEA modes.
5158 */
170178fe 5159 quirks = drm_add_display_info(connector, edid);
0f0f8708 5160
c867df70
AJ
5161 /*
5162 * EDID spec says modes should be preferred in this order:
5163 * - preferred detailed mode
5164 * - other detailed modes from base block
5165 * - detailed modes from extension blocks
5166 * - CVT 3-byte code modes
5167 * - standard timing codes
5168 * - established timing codes
5169 * - modes inferred from GTF or CVT range information
5170 *
13931579 5171 * We get this pretty much right.
c867df70
AJ
5172 *
5173 * XXX order for additional mode types in extension blocks?
5174 */
13931579
AJ
5175 num_modes += add_detailed_modes(connector, edid, quirks);
5176 num_modes += add_cvt_modes(connector, edid);
c867df70
AJ
5177 num_modes += add_standard_modes(connector, edid);
5178 num_modes += add_established_modes(connector, edid);
54ac76f8 5179 num_modes += add_cea_modes(connector, edid);
e6e79209 5180 num_modes += add_alternate_cea_modes(connector, edid);
a39ed680 5181 num_modes += add_displayid_detailed_modes(connector, edid);
4d53dc0c
VS
5182 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
5183 num_modes += add_inferred_modes(connector, edid);
f453ba04
DA
5184
5185 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
5186 edid_fixup_preferred(connector, quirks);
5187
e10aec65
MK
5188 if (quirks & EDID_QUIRK_FORCE_6BPC)
5189 connector->display_info.bpc = 6;
5190
49d45a31
RM
5191 if (quirks & EDID_QUIRK_FORCE_8BPC)
5192 connector->display_info.bpc = 8;
5193
e345da82
MK
5194 if (quirks & EDID_QUIRK_FORCE_10BPC)
5195 connector->display_info.bpc = 10;
5196
bc5b9641
MK
5197 if (quirks & EDID_QUIRK_FORCE_12BPC)
5198 connector->display_info.bpc = 12;
5199
f453ba04
DA
5200 return num_modes;
5201}
5202EXPORT_SYMBOL(drm_add_edid_modes);
f0fda0a4
ZY
5203
5204/**
5205 * drm_add_modes_noedid - add modes for the connectors without EDID
5206 * @connector: connector we're probing
5207 * @hdisplay: the horizontal display limit
5208 * @vdisplay: the vertical display limit
5209 *
5210 * Add the specified modes to the connector's mode list. Only when the
5211 * hdisplay/vdisplay is not beyond the given limit, it will be added.
5212 *
db6cf833 5213 * Return: The number of modes added or 0 if we couldn't find any.
f0fda0a4
ZY
5214 */
5215int drm_add_modes_noedid(struct drm_connector *connector,
5216 int hdisplay, int vdisplay)
5217{
5218 int i, count, num_modes = 0;
b1f559ec 5219 struct drm_display_mode *mode;
f0fda0a4
ZY
5220 struct drm_device *dev = connector->dev;
5221
fbb40b28 5222 count = ARRAY_SIZE(drm_dmt_modes);
f0fda0a4
ZY
5223 if (hdisplay < 0)
5224 hdisplay = 0;
5225 if (vdisplay < 0)
5226 vdisplay = 0;
5227
5228 for (i = 0; i < count; i++) {
b1f559ec 5229 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
f0fda0a4
ZY
5230 if (hdisplay && vdisplay) {
5231 /*
5232 * Only when two are valid, they will be used to check
5233 * whether the mode should be added to the mode list of
5234 * the connector.
5235 */
5236 if (ptr->hdisplay > hdisplay ||
5237 ptr->vdisplay > vdisplay)
5238 continue;
5239 }
f985dedb
AJ
5240 if (drm_mode_vrefresh(ptr) > 61)
5241 continue;
f0fda0a4
ZY
5242 mode = drm_mode_duplicate(dev, ptr);
5243 if (mode) {
5244 drm_mode_probed_add(connector, mode);
5245 num_modes++;
5246 }
5247 }
5248 return num_modes;
5249}
5250EXPORT_SYMBOL(drm_add_modes_noedid);
10a85120 5251
db6cf833
TR
5252/**
5253 * drm_set_preferred_mode - Sets the preferred mode of a connector
5254 * @connector: connector whose mode list should be processed
5255 * @hpref: horizontal resolution of preferred mode
5256 * @vpref: vertical resolution of preferred mode
5257 *
5258 * Marks a mode as preferred if it matches the resolution specified by @hpref
5259 * and @vpref.
5260 */
3cf70daf
GH
5261void drm_set_preferred_mode(struct drm_connector *connector,
5262 int hpref, int vpref)
5263{
5264 struct drm_display_mode *mode;
5265
5266 list_for_each_entry(mode, &connector->probed_modes, head) {
db6cf833 5267 if (mode->hdisplay == hpref &&
9d3de138 5268 mode->vdisplay == vpref)
3cf70daf
GH
5269 mode->type |= DRM_MODE_TYPE_PREFERRED;
5270 }
5271}
5272EXPORT_SYMBOL(drm_set_preferred_mode);
5273
13d0add3
VS
5274static bool is_hdmi2_sink(struct drm_connector *connector)
5275{
5276 /*
5277 * FIXME: sil-sii8620 doesn't have a connector around when
5278 * we need one, so we have to be prepared for a NULL connector.
5279 */
5280 if (!connector)
5281 return true;
5282
5283 return connector->display_info.hdmi.scdc.supported ||
5284 connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
5285}
5286
2cdbfd66
US
5287static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
5288{
5289 return sink_eotf & BIT(output_eotf);
5290}
5291
5292/**
5293 * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
5294 * HDR metadata from userspace
5295 * @frame: HDMI DRM infoframe
6ac98829 5296 * @conn_state: Connector state containing HDR metadata
2cdbfd66
US
5297 *
5298 * Return: 0 on success or a negative error code on failure.
5299 */
5300int
5301drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
5302 const struct drm_connector_state *conn_state)
5303{
5304 struct drm_connector *connector;
5305 struct hdr_output_metadata *hdr_metadata;
5306 int err;
5307
5308 if (!frame || !conn_state)
5309 return -EINVAL;
5310
5311 connector = conn_state->connector;
5312
5313 if (!conn_state->hdr_output_metadata)
5314 return -EINVAL;
5315
5316 hdr_metadata = conn_state->hdr_output_metadata->data;
5317
5318 if (!hdr_metadata || !connector)
5319 return -EINVAL;
5320
5321 /* Sink EOTF is Bit map while infoframe is absolute values */
5322 if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
5323 connector->hdr_sink_metadata.hdmi_type1.eotf)) {
5324 DRM_DEBUG_KMS("EOTF Not Supported\n");
5325 return -EINVAL;
5326 }
5327
5328 err = hdmi_drm_infoframe_init(frame);
5329 if (err < 0)
5330 return err;
5331
5332 frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
5333 frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
5334
5335 BUILD_BUG_ON(sizeof(frame->display_primaries) !=
5336 sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
5337 BUILD_BUG_ON(sizeof(frame->white_point) !=
5338 sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
5339
5340 memcpy(&frame->display_primaries,
5341 &hdr_metadata->hdmi_metadata_type1.display_primaries,
5342 sizeof(frame->display_primaries));
5343
5344 memcpy(&frame->white_point,
5345 &hdr_metadata->hdmi_metadata_type1.white_point,
5346 sizeof(frame->white_point));
5347
5348 frame->max_display_mastering_luminance =
5349 hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
5350 frame->min_display_mastering_luminance =
5351 hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
5352 frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
5353 frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
5354
5355 return 0;
5356}
5357EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
5358
949561eb
VS
5359static u8 drm_mode_hdmi_vic(struct drm_connector *connector,
5360 const struct drm_display_mode *mode)
5361{
5362 bool has_hdmi_infoframe = connector ?
5363 connector->display_info.has_hdmi_infoframe : false;
5364
5365 if (!has_hdmi_infoframe)
5366 return 0;
5367
5368 /* No HDMI VIC when signalling 3D video format */
5369 if (mode->flags & DRM_MODE_FLAG_3D_MASK)
5370 return 0;
5371
5372 return drm_match_hdmi_mode(mode);
5373}
5374
cfd6f8c3
VS
5375static u8 drm_mode_cea_vic(struct drm_connector *connector,
5376 const struct drm_display_mode *mode)
5377{
cfd6f8c3
VS
5378 u8 vic;
5379
5380 /*
5381 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5382 * we should send its VIC in vendor infoframes, else send the
5383 * VIC in AVI infoframes. Lets check if this mode is present in
5384 * HDMI 1.4b 4K modes
5385 */
949561eb 5386 if (drm_mode_hdmi_vic(connector, mode))
cfd6f8c3
VS
5387 return 0;
5388
5389 vic = drm_match_cea_mode(mode);
5390
5391 /*
5392 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5393 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5394 * have to make sure we dont break HDMI 1.4 sinks.
5395 */
5396 if (!is_hdmi2_sink(connector) && vic > 64)
5397 return 0;
5398
5399 return vic;
5400}
5401
10a85120
TR
5402/**
5403 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
5404 * data from a DRM display mode
5405 * @frame: HDMI AVI infoframe
13d0add3 5406 * @connector: the connector
10a85120
TR
5407 * @mode: DRM display mode
5408 *
db6cf833 5409 * Return: 0 on success or a negative error code on failure.
10a85120
TR
5410 */
5411int
5412drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
13d0add3
VS
5413 struct drm_connector *connector,
5414 const struct drm_display_mode *mode)
10a85120 5415{
a9c266c2 5416 enum hdmi_picture_aspect picture_aspect;
d2b43473 5417 u8 vic, hdmi_vic;
10a85120
TR
5418 int err;
5419
5420 if (!frame || !mode)
5421 return -EINVAL;
5422
5423 err = hdmi_avi_infoframe_init(frame);
5424 if (err < 0)
5425 return err;
5426
bf02db99
DL
5427 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5428 frame->pixel_repeat = 1;
5429
d2b43473
WL
5430 vic = drm_mode_cea_vic(connector, mode);
5431 hdmi_vic = drm_mode_hdmi_vic(connector, mode);
0c1f528c 5432
10a85120 5433 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
0967e6a5 5434
50525c33
SL
5435 /*
5436 * As some drivers don't support atomic, we can't use connector state.
5437 * So just initialize the frame with default values, just the same way
5438 * as it's done with other properties here.
5439 */
5440 frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
5441 frame->itc = 0;
5442
69ab6d35
VK
5443 /*
5444 * Populate picture aspect ratio from either
d2b43473 5445 * user input (if specified) or from the CEA/HDMI mode lists.
69ab6d35 5446 */
a9c266c2 5447 picture_aspect = mode->picture_aspect_ratio;
d2b43473
WL
5448 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE) {
5449 if (vic)
5450 picture_aspect = drm_get_cea_aspect_ratio(vic);
5451 else if (hdmi_vic)
5452 picture_aspect = drm_get_hdmi_aspect_ratio(hdmi_vic);
5453 }
0967e6a5 5454
a9c266c2
VS
5455 /*
5456 * The infoframe can't convey anything but none, 4:3
5457 * and 16:9, so if the user has asked for anything else
5458 * we can only satisfy it by specifying the right VIC.
5459 */
5460 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
d2b43473
WL
5461 if (vic) {
5462 if (picture_aspect != drm_get_cea_aspect_ratio(vic))
5463 return -EINVAL;
5464 } else if (hdmi_vic) {
5465 if (picture_aspect != drm_get_hdmi_aspect_ratio(hdmi_vic))
5466 return -EINVAL;
5467 } else {
a9c266c2 5468 return -EINVAL;
d2b43473
WL
5469 }
5470
a9c266c2
VS
5471 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
5472 }
5473
d2b43473 5474 frame->video_code = vic;
a9c266c2 5475 frame->picture_aspect = picture_aspect;
10a85120 5476 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
24d01805 5477 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
10a85120
TR
5478
5479 return 0;
5480}
5481EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
83dd0008 5482
0d68b887
US
5483/* HDMI Colorspace Spec Definitions */
5484#define FULL_COLORIMETRY_MASK 0x1FF
5485#define NORMAL_COLORIMETRY_MASK 0x3
5486#define EXTENDED_COLORIMETRY_MASK 0x7
5487#define EXTENDED_ACE_COLORIMETRY_MASK 0xF
5488
5489#define C(x) ((x) << 0)
5490#define EC(x) ((x) << 2)
5491#define ACE(x) ((x) << 5)
5492
5493#define HDMI_COLORIMETRY_NO_DATA 0x0
5494#define HDMI_COLORIMETRY_SMPTE_170M_YCC (C(1) | EC(0) | ACE(0))
5495#define HDMI_COLORIMETRY_BT709_YCC (C(2) | EC(0) | ACE(0))
5496#define HDMI_COLORIMETRY_XVYCC_601 (C(3) | EC(0) | ACE(0))
5497#define HDMI_COLORIMETRY_XVYCC_709 (C(3) | EC(1) | ACE(0))
5498#define HDMI_COLORIMETRY_SYCC_601 (C(3) | EC(2) | ACE(0))
5499#define HDMI_COLORIMETRY_OPYCC_601 (C(3) | EC(3) | ACE(0))
5500#define HDMI_COLORIMETRY_OPRGB (C(3) | EC(4) | ACE(0))
5501#define HDMI_COLORIMETRY_BT2020_CYCC (C(3) | EC(5) | ACE(0))
5502#define HDMI_COLORIMETRY_BT2020_RGB (C(3) | EC(6) | ACE(0))
5503#define HDMI_COLORIMETRY_BT2020_YCC (C(3) | EC(6) | ACE(0))
5504#define HDMI_COLORIMETRY_DCI_P3_RGB_D65 (C(3) | EC(7) | ACE(0))
5505#define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER (C(3) | EC(7) | ACE(1))
5506
5507static const u32 hdmi_colorimetry_val[] = {
5508 [DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
5509 [DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
5510 [DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
5511 [DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
5512 [DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
5513 [DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
5514 [DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
5515 [DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
5516 [DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
5517 [DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
5518 [DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
5519};
5520
5521#undef C
5522#undef EC
5523#undef ACE
5524
5525/**
5526 * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
5527 * colorspace information
5528 * @frame: HDMI AVI infoframe
5529 * @conn_state: connector state
5530 */
5531void
5532drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
5533 const struct drm_connector_state *conn_state)
5534{
5535 u32 colorimetry_val;
5536 u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
5537
5538 if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
5539 colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
5540 else
5541 colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
5542
5543 frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
5544 /*
5545 * ToDo: Extend it for ACE formats as well. Modify the infoframe
5546 * structure and extend it in drivers/video/hdmi
5547 */
5548 frame->extended_colorimetry = (colorimetry_val >> 2) &
5549 EXTENDED_COLORIMETRY_MASK;
5550}
5551EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
5552
a2ce26f8
VS
5553/**
5554 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
5555 * quantization range information
5556 * @frame: HDMI AVI infoframe
13d0add3 5557 * @connector: the connector
779c4c28 5558 * @mode: DRM display mode
a2ce26f8 5559 * @rgb_quant_range: RGB quantization range (Q)
a2ce26f8
VS
5560 */
5561void
5562drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
13d0add3 5563 struct drm_connector *connector,
779c4c28 5564 const struct drm_display_mode *mode,
1581b2df 5565 enum hdmi_quantization_range rgb_quant_range)
a2ce26f8 5566{
1581b2df
VS
5567 const struct drm_display_info *info = &connector->display_info;
5568
a2ce26f8
VS
5569 /*
5570 * CEA-861:
5571 * "A Source shall not send a non-zero Q value that does not correspond
5572 * to the default RGB Quantization Range for the transmitted Picture
5573 * unless the Sink indicates support for the Q bit in a Video
5574 * Capabilities Data Block."
779c4c28
VS
5575 *
5576 * HDMI 2.0 recommends sending non-zero Q when it does match the
5577 * default RGB quantization range for the mode, even when QS=0.
a2ce26f8 5578 */
1581b2df 5579 if (info->rgb_quant_range_selectable ||
779c4c28 5580 rgb_quant_range == drm_default_rgb_quant_range(mode))
a2ce26f8
VS
5581 frame->quantization_range = rgb_quant_range;
5582 else
5583 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
fcc8a22c
VS
5584
5585 /*
5586 * CEA-861-F:
5587 * "When transmitting any RGB colorimetry, the Source should set the
5588 * YQ-field to match the RGB Quantization Range being transmitted
5589 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
5590 * set YQ=1) and the Sink shall ignore the YQ-field."
9271c0ca
VS
5591 *
5592 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
5593 * by non-zero YQ when receiving RGB. There doesn't seem to be any
5594 * good way to tell which version of CEA-861 the sink supports, so
5595 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
5596 * on on CEA-861-F.
fcc8a22c 5597 */
13d0add3 5598 if (!is_hdmi2_sink(connector) ||
9271c0ca 5599 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
fcc8a22c
VS
5600 frame->ycc_quantization_range =
5601 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
5602 else
5603 frame->ycc_quantization_range =
5604 HDMI_YCC_QUANTIZATION_RANGE_FULL;
a2ce26f8
VS
5605}
5606EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
5607
076d9a5d
VS
5608/**
5609 * drm_hdmi_avi_infoframe_bars() - fill the HDMI AVI infoframe
5610 * bar information
5611 * @frame: HDMI AVI infoframe
5612 * @conn_state: connector state
5613 */
5614void
5615drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
5616 const struct drm_connector_state *conn_state)
5617{
5618 frame->right_bar = conn_state->tv.margins.right;
5619 frame->left_bar = conn_state->tv.margins.left;
5620 frame->top_bar = conn_state->tv.margins.top;
5621 frame->bottom_bar = conn_state->tv.margins.bottom;
5622}
5623EXPORT_SYMBOL(drm_hdmi_avi_infoframe_bars);
5624
4eed4a0a
DL
5625static enum hdmi_3d_structure
5626s3d_structure_from_display_mode(const struct drm_display_mode *mode)
5627{
5628 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
5629
5630 switch (layout) {
5631 case DRM_MODE_FLAG_3D_FRAME_PACKING:
5632 return HDMI_3D_STRUCTURE_FRAME_PACKING;
5633 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
5634 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
5635 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
5636 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
5637 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
5638 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
5639 case DRM_MODE_FLAG_3D_L_DEPTH:
5640 return HDMI_3D_STRUCTURE_L_DEPTH;
5641 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
5642 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
5643 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
5644 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
5645 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
5646 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
5647 default:
5648 return HDMI_3D_STRUCTURE_INVALID;
5649 }
5650}
5651
83dd0008
LD
5652/**
5653 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
5654 * data from a DRM display mode
5655 * @frame: HDMI vendor infoframe
f1781e9b 5656 * @connector: the connector
83dd0008
LD
5657 * @mode: DRM display mode
5658 *
5659 * Note that there's is a need to send HDMI vendor infoframes only when using a
5660 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
5661 * function will return -EINVAL, error that can be safely ignored.
5662 *
db6cf833 5663 * Return: 0 on success or a negative error code on failure.
83dd0008
LD
5664 */
5665int
5666drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
f1781e9b 5667 struct drm_connector *connector,
83dd0008
LD
5668 const struct drm_display_mode *mode)
5669{
f1781e9b
VS
5670 /*
5671 * FIXME: sil-sii8620 doesn't have a connector around when
5672 * we need one, so we have to be prepared for a NULL connector.
5673 */
5674 bool has_hdmi_infoframe = connector ?
5675 connector->display_info.has_hdmi_infoframe : false;
83dd0008 5676 int err;
83dd0008
LD
5677
5678 if (!frame || !mode)
5679 return -EINVAL;
5680
f1781e9b
VS
5681 if (!has_hdmi_infoframe)
5682 return -EINVAL;
5683
949561eb
VS
5684 err = hdmi_vendor_infoframe_init(frame);
5685 if (err < 0)
5686 return err;
4eed4a0a 5687
f1781e9b
VS
5688 /*
5689 * Even if it's not absolutely necessary to send the infoframe
5690 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5691 * know that the sink can handle it. This is based on a
5692 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
5693 * have trouble realizing that they shuld switch from 3D to 2D
5694 * mode if the source simply stops sending the infoframe when
5695 * it wants to switch from 3D to 2D.
5696 */
949561eb 5697 frame->vic = drm_mode_hdmi_vic(connector, mode);
f1781e9b 5698 frame->s3d_struct = s3d_structure_from_display_mode(mode);
83dd0008
LD
5699
5700 return 0;
5701}
5702EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
40d9b043 5703
5e546cd5
DA
5704static int drm_parse_tiled_block(struct drm_connector *connector,
5705 struct displayid_block *block)
5706{
5707 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
5708 u16 w, h;
5709 u8 tile_v_loc, tile_h_loc;
5710 u8 num_v_tile, num_h_tile;
5711 struct drm_tile_group *tg;
5712
5713 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5714 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5715
5716 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5717 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5718 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5719 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5720
5721 connector->has_tile = true;
5722 if (tile->tile_cap & 0x80)
5723 connector->tile_is_single_monitor = true;
5724
5725 connector->num_h_tile = num_h_tile + 1;
5726 connector->num_v_tile = num_v_tile + 1;
5727 connector->tile_h_loc = tile_h_loc;
5728 connector->tile_v_loc = tile_v_loc;
5729 connector->tile_h_size = w + 1;
5730 connector->tile_v_size = h + 1;
5731
5732 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5733 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5734 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5735 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5736 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5737
5738 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
5739 if (!tg) {
5740 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
5741 }
5742 if (!tg)
5743 return -ENOMEM;
5744
5745 if (connector->tile_group != tg) {
5746 /* if we haven't got a pointer,
5747 take the reference, drop ref to old tile group */
5748 if (connector->tile_group) {
5749 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5750 }
5751 connector->tile_group = tg;
5752 } else
5753 /* if same tile group, then release the ref we just took. */
5754 drm_mode_put_tile_group(connector->dev, tg);
5755 return 0;
5756}
5757
40d9b043
DA
5758static int drm_parse_display_id(struct drm_connector *connector,
5759 u8 *displayid, int length,
5760 bool is_edid_extension)
5761{
5762 /* if this is an EDID extension the first byte will be 0x70 */
5763 int idx = 0;
40d9b043 5764 struct displayid_block *block;
5e546cd5 5765 int ret;
40d9b043
DA
5766
5767 if (is_edid_extension)
5768 idx = 1;
5769
c9729177
DA
5770 ret = validate_displayid(displayid, length, idx);
5771 if (ret)
5772 return ret;
40d9b043 5773
3a4a2ea3 5774 idx += sizeof(struct displayid_hdr);
80d42db0 5775 for_each_displayid_db(displayid, block, idx, length) {
3a4a2ea3
TB
5776 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5777 block->tag, block->rev, block->num_bytes);
5778
5779 switch (block->tag) {
5780 case DATA_BLOCK_TILED_DISPLAY:
5781 ret = drm_parse_tiled_block(connector, block);
5782 if (ret)
5783 return ret;
5784 break;
a39ed680
DA
5785 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5786 /* handled in mode gathering code. */
5787 break;
e28ad544
AR
5788 case DATA_BLOCK_CTA:
5789 /* handled in the cea parser code. */
5790 break;
3a4a2ea3
TB
5791 default:
5792 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5793 break;
5794 }
40d9b043
DA
5795 }
5796 return 0;
5797}
5798
5799static void drm_get_displayid(struct drm_connector *connector,
5800 struct edid *edid)
5801{
5802 void *displayid = NULL;
5803 int ret;
5804 connector->has_tile = false;
5805 displayid = drm_find_displayid_extension(edid);
5806 if (!displayid) {
5807 /* drop reference to any tile group we had */
5808 goto out_drop_ref;
5809 }
5810
5811 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
5812 if (ret < 0)
5813 goto out_drop_ref;
5814 if (!connector->has_tile)
5815 goto out_drop_ref;
5816 return;
5817out_drop_ref:
5818 if (connector->tile_group) {
5819 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5820 connector->tile_group = NULL;
5821 }
5822 return;
5823}