Commit | Line | Data |
---|---|---|
9aaf880e | 1 | /* |
3efc2fa3 VZ |
2 | * DesignWare High-Definition Multimedia Interface (HDMI) driver |
3 | * | |
4 | * Copyright (C) 2013-2015 Mentor Graphics Inc. | |
9aaf880e | 5 | * Copyright (C) 2011-2013 Freescale Semiconductor, Inc. |
3efc2fa3 | 6 | * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de> |
9aaf880e FE |
7 | * |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License as published by | |
10 | * the Free Software Foundation; either version 2 of the License, or | |
11 | * (at your option) any later version. | |
12 | * | |
9aaf880e | 13 | */ |
b21f4b65 | 14 | #include <linux/module.h> |
9aaf880e FE |
15 | #include <linux/irq.h> |
16 | #include <linux/delay.h> | |
17 | #include <linux/err.h> | |
18 | #include <linux/clk.h> | |
5a819ed6 | 19 | #include <linux/hdmi.h> |
6bcf4953 | 20 | #include <linux/mutex.h> |
9aaf880e | 21 | #include <linux/of_device.h> |
80e2f979 | 22 | #include <linux/regmap.h> |
b90120a9 | 23 | #include <linux/spinlock.h> |
9aaf880e | 24 | |
3d1b35a3 | 25 | #include <drm/drm_of.h> |
9aaf880e | 26 | #include <drm/drmP.h> |
2c5b2ccc | 27 | #include <drm/drm_atomic_helper.h> |
9aaf880e FE |
28 | #include <drm/drm_crtc_helper.h> |
29 | #include <drm/drm_edid.h> | |
30 | #include <drm/drm_encoder_slave.h> | |
b21f4b65 | 31 | #include <drm/bridge/dw_hdmi.h> |
9aaf880e | 32 | |
def23aa7 NA |
33 | #include <uapi/linux/media-bus-format.h> |
34 | #include <uapi/linux/videodev2.h> | |
35 | ||
248a86fc TR |
36 | #include "dw-hdmi.h" |
37 | #include "dw-hdmi-audio.h" | |
a616e63c | 38 | #include "dw-hdmi-cec.h" |
9aaf880e | 39 | |
e84b8d75 RK |
40 | #include <media/cec-notifier.h> |
41 | ||
94bb4dc1 | 42 | #define DDC_SEGMENT_ADDR 0x30 |
e84b8d75 | 43 | |
9aaf880e FE |
44 | #define HDMI_EDID_LEN 512 |
45 | ||
9aaf880e FE |
46 | enum hdmi_datamap { |
47 | RGB444_8B = 0x01, | |
48 | RGB444_10B = 0x03, | |
49 | RGB444_12B = 0x05, | |
50 | RGB444_16B = 0x07, | |
51 | YCbCr444_8B = 0x09, | |
52 | YCbCr444_10B = 0x0B, | |
53 | YCbCr444_12B = 0x0D, | |
54 | YCbCr444_16B = 0x0F, | |
55 | YCbCr422_8B = 0x16, | |
56 | YCbCr422_10B = 0x14, | |
57 | YCbCr422_12B = 0x12, | |
58 | }; | |
59 | ||
9aaf880e FE |
60 | static const u16 csc_coeff_default[3][4] = { |
61 | { 0x2000, 0x0000, 0x0000, 0x0000 }, | |
62 | { 0x0000, 0x2000, 0x0000, 0x0000 }, | |
63 | { 0x0000, 0x0000, 0x2000, 0x0000 } | |
64 | }; | |
65 | ||
66 | static const u16 csc_coeff_rgb_out_eitu601[3][4] = { | |
67 | { 0x2000, 0x6926, 0x74fd, 0x010e }, | |
68 | { 0x2000, 0x2cdd, 0x0000, 0x7e9a }, | |
69 | { 0x2000, 0x0000, 0x38b4, 0x7e3b } | |
70 | }; | |
71 | ||
72 | static const u16 csc_coeff_rgb_out_eitu709[3][4] = { | |
73 | { 0x2000, 0x7106, 0x7a02, 0x00a7 }, | |
74 | { 0x2000, 0x3264, 0x0000, 0x7e6d }, | |
75 | { 0x2000, 0x0000, 0x3b61, 0x7e25 } | |
76 | }; | |
77 | ||
78 | static const u16 csc_coeff_rgb_in_eitu601[3][4] = { | |
79 | { 0x2591, 0x1322, 0x074b, 0x0000 }, | |
80 | { 0x6535, 0x2000, 0x7acc, 0x0200 }, | |
81 | { 0x6acd, 0x7534, 0x2000, 0x0200 } | |
82 | }; | |
83 | ||
84 | static const u16 csc_coeff_rgb_in_eitu709[3][4] = { | |
85 | { 0x2dc5, 0x0d9b, 0x049e, 0x0000 }, | |
86 | { 0x62f0, 0x2000, 0x7d11, 0x0200 }, | |
87 | { 0x6756, 0x78ab, 0x2000, 0x0200 } | |
88 | }; | |
89 | ||
90 | struct hdmi_vmode { | |
9aaf880e FE |
91 | bool mdataenablepolarity; |
92 | ||
93 | unsigned int mpixelclock; | |
94 | unsigned int mpixelrepetitioninput; | |
95 | unsigned int mpixelrepetitionoutput; | |
96 | }; | |
97 | ||
98 | struct hdmi_data_info { | |
def23aa7 NA |
99 | unsigned int enc_in_bus_format; |
100 | unsigned int enc_out_bus_format; | |
101 | unsigned int enc_in_encoding; | |
102 | unsigned int enc_out_encoding; | |
9aaf880e FE |
103 | unsigned int pix_repet_factor; |
104 | unsigned int hdcp_enable; | |
105 | struct hdmi_vmode video_mode; | |
106 | }; | |
107 | ||
3efc2fa3 VZ |
108 | struct dw_hdmi_i2c { |
109 | struct i2c_adapter adap; | |
110 | ||
111 | struct mutex lock; /* used to serialize data transfers */ | |
112 | struct completion cmp; | |
113 | u8 stat; | |
114 | ||
115 | u8 slave_reg; | |
116 | bool is_regaddr; | |
94bb4dc1 | 117 | bool is_segment; |
3efc2fa3 VZ |
118 | }; |
119 | ||
faba6c3c LP |
120 | struct dw_hdmi_phy_data { |
121 | enum dw_hdmi_phy_type type; | |
122 | const char *name; | |
b0e583e5 | 123 | unsigned int gen; |
faba6c3c | 124 | bool has_svsret; |
2ef9dfed KB |
125 | int (*configure)(struct dw_hdmi *hdmi, |
126 | const struct dw_hdmi_plat_data *pdata, | |
127 | unsigned long mpixelclock); | |
faba6c3c LP |
128 | }; |
129 | ||
b21f4b65 | 130 | struct dw_hdmi { |
9aaf880e | 131 | struct drm_connector connector; |
70c963ec | 132 | struct drm_bridge bridge; |
9aaf880e | 133 | |
be41fc55 LP |
134 | unsigned int version; |
135 | ||
136 | struct platform_device *audio; | |
a616e63c | 137 | struct platform_device *cec; |
9aaf880e FE |
138 | struct device *dev; |
139 | struct clk *isfr_clk; | |
140 | struct clk *iahb_clk; | |
ebe32c3e | 141 | struct clk *cec_clk; |
3efc2fa3 | 142 | struct dw_hdmi_i2c *i2c; |
9aaf880e FE |
143 | |
144 | struct hdmi_data_info hdmi_data; | |
b21f4b65 AY |
145 | const struct dw_hdmi_plat_data *plat_data; |
146 | ||
9aaf880e FE |
147 | int vic; |
148 | ||
149 | u8 edid[HDMI_EDID_LEN]; | |
150 | bool cable_plugin; | |
151 | ||
f1585f6e LP |
152 | struct { |
153 | const struct dw_hdmi_phy_ops *ops; | |
154 | const char *name; | |
155 | void *data; | |
156 | bool enabled; | |
157 | } phy; | |
faba6c3c | 158 | |
9aaf880e FE |
159 | struct drm_display_mode previous_mode; |
160 | ||
9aaf880e FE |
161 | struct i2c_adapter *ddc; |
162 | void __iomem *regs; | |
05b1342f | 163 | bool sink_is_hdmi; |
f709ec07 | 164 | bool sink_has_audio; |
9aaf880e | 165 | |
b872a8e1 | 166 | struct mutex mutex; /* for state below and previous_mode */ |
381f05a7 | 167 | enum drm_connector_force force; /* mutex-protected force state */ |
b872a8e1 | 168 | bool disabled; /* DRM has disabled our bridge */ |
381f05a7 | 169 | bool bridge_is_on; /* indicates the bridge is on */ |
aeac23bd RK |
170 | bool rxsense; /* rxsense state */ |
171 | u8 phy_mask; /* desired phy int mask settings */ | |
7cc4ab22 | 172 | u8 mc_clkdis; /* clock disable register */ |
b872a8e1 | 173 | |
b90120a9 | 174 | spinlock_t audio_lock; |
6bcf4953 | 175 | struct mutex audio_mutex; |
9aaf880e | 176 | unsigned int sample_rate; |
b90120a9 RK |
177 | unsigned int audio_cts; |
178 | unsigned int audio_n; | |
179 | bool audio_enable; | |
0cd9d142 | 180 | |
80e2f979 NA |
181 | unsigned int reg_shift; |
182 | struct regmap *regm; | |
a7d555d2 RP |
183 | void (*enable_audio)(struct dw_hdmi *hdmi); |
184 | void (*disable_audio)(struct dw_hdmi *hdmi); | |
e84b8d75 RK |
185 | |
186 | struct cec_notifier *cec_notifier; | |
9aaf880e FE |
187 | }; |
188 | ||
aeac23bd RK |
189 | #define HDMI_IH_PHY_STAT0_RX_SENSE \ |
190 | (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \ | |
191 | HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3) | |
192 | ||
193 | #define HDMI_PHY_RX_SENSE \ | |
194 | (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \ | |
195 | HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3) | |
196 | ||
0cd9d142 AY |
197 | static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset) |
198 | { | |
80e2f979 | 199 | regmap_write(hdmi->regm, offset << hdmi->reg_shift, val); |
0cd9d142 AY |
200 | } |
201 | ||
202 | static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset) | |
203 | { | |
80e2f979 NA |
204 | unsigned int val = 0; |
205 | ||
206 | regmap_read(hdmi->regm, offset << hdmi->reg_shift, &val); | |
207 | ||
208 | return val; | |
0cd9d142 AY |
209 | } |
210 | ||
b21f4b65 | 211 | static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg) |
812bc615 | 212 | { |
80e2f979 | 213 | regmap_update_bits(hdmi->regm, reg << hdmi->reg_shift, mask, data); |
812bc615 RK |
214 | } |
215 | ||
b21f4b65 | 216 | static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg, |
b5878339 | 217 | u8 shift, u8 mask) |
9aaf880e | 218 | { |
812bc615 | 219 | hdmi_modb(hdmi, data << shift, mask, reg); |
9aaf880e FE |
220 | } |
221 | ||
3efc2fa3 VZ |
222 | static void dw_hdmi_i2c_init(struct dw_hdmi *hdmi) |
223 | { | |
224 | /* Software reset */ | |
225 | hdmi_writeb(hdmi, 0x00, HDMI_I2CM_SOFTRSTZ); | |
226 | ||
227 | /* Set Standard Mode speed (determined to be 100KHz on iMX6) */ | |
228 | hdmi_writeb(hdmi, 0x00, HDMI_I2CM_DIV); | |
229 | ||
230 | /* Set done, not acknowledged and arbitration interrupt polarities */ | |
231 | hdmi_writeb(hdmi, HDMI_I2CM_INT_DONE_POL, HDMI_I2CM_INT); | |
232 | hdmi_writeb(hdmi, HDMI_I2CM_CTLINT_NAC_POL | HDMI_I2CM_CTLINT_ARB_POL, | |
233 | HDMI_I2CM_CTLINT); | |
234 | ||
235 | /* Clear DONE and ERROR interrupts */ | |
236 | hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE, | |
237 | HDMI_IH_I2CM_STAT0); | |
238 | ||
239 | /* Mute DONE and ERROR interrupts */ | |
240 | hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE, | |
241 | HDMI_IH_MUTE_I2CM_STAT0); | |
242 | } | |
243 | ||
244 | static int dw_hdmi_i2c_read(struct dw_hdmi *hdmi, | |
245 | unsigned char *buf, unsigned int length) | |
246 | { | |
247 | struct dw_hdmi_i2c *i2c = hdmi->i2c; | |
248 | int stat; | |
249 | ||
250 | if (!i2c->is_regaddr) { | |
251 | dev_dbg(hdmi->dev, "set read register address to 0\n"); | |
252 | i2c->slave_reg = 0x00; | |
253 | i2c->is_regaddr = true; | |
254 | } | |
255 | ||
256 | while (length--) { | |
257 | reinit_completion(&i2c->cmp); | |
258 | ||
259 | hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS); | |
94bb4dc1 NY |
260 | if (i2c->is_segment) |
261 | hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ_EXT, | |
262 | HDMI_I2CM_OPERATION); | |
263 | else | |
264 | hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ, | |
265 | HDMI_I2CM_OPERATION); | |
3efc2fa3 VZ |
266 | |
267 | stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10); | |
268 | if (!stat) | |
269 | return -EAGAIN; | |
270 | ||
271 | /* Check for error condition on the bus */ | |
272 | if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR) | |
273 | return -EIO; | |
274 | ||
275 | *buf++ = hdmi_readb(hdmi, HDMI_I2CM_DATAI); | |
276 | } | |
94bb4dc1 | 277 | i2c->is_segment = false; |
3efc2fa3 VZ |
278 | |
279 | return 0; | |
280 | } | |
281 | ||
282 | static int dw_hdmi_i2c_write(struct dw_hdmi *hdmi, | |
283 | unsigned char *buf, unsigned int length) | |
284 | { | |
285 | struct dw_hdmi_i2c *i2c = hdmi->i2c; | |
286 | int stat; | |
287 | ||
288 | if (!i2c->is_regaddr) { | |
289 | /* Use the first write byte as register address */ | |
290 | i2c->slave_reg = buf[0]; | |
291 | length--; | |
292 | buf++; | |
293 | i2c->is_regaddr = true; | |
294 | } | |
295 | ||
296 | while (length--) { | |
297 | reinit_completion(&i2c->cmp); | |
298 | ||
299 | hdmi_writeb(hdmi, *buf++, HDMI_I2CM_DATAO); | |
300 | hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS); | |
301 | hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_WRITE, | |
302 | HDMI_I2CM_OPERATION); | |
303 | ||
304 | stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10); | |
305 | if (!stat) | |
306 | return -EAGAIN; | |
307 | ||
308 | /* Check for error condition on the bus */ | |
309 | if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR) | |
310 | return -EIO; | |
311 | } | |
312 | ||
313 | return 0; | |
314 | } | |
315 | ||
316 | static int dw_hdmi_i2c_xfer(struct i2c_adapter *adap, | |
317 | struct i2c_msg *msgs, int num) | |
318 | { | |
319 | struct dw_hdmi *hdmi = i2c_get_adapdata(adap); | |
320 | struct dw_hdmi_i2c *i2c = hdmi->i2c; | |
321 | u8 addr = msgs[0].addr; | |
322 | int i, ret = 0; | |
323 | ||
324 | dev_dbg(hdmi->dev, "xfer: num: %d, addr: %#x\n", num, addr); | |
325 | ||
326 | for (i = 0; i < num; i++) { | |
3efc2fa3 VZ |
327 | if (msgs[i].len == 0) { |
328 | dev_dbg(hdmi->dev, | |
329 | "unsupported transfer %d/%d, no data\n", | |
330 | i + 1, num); | |
331 | return -EOPNOTSUPP; | |
332 | } | |
333 | } | |
334 | ||
335 | mutex_lock(&i2c->lock); | |
336 | ||
337 | /* Unmute DONE and ERROR interrupts */ | |
338 | hdmi_writeb(hdmi, 0x00, HDMI_IH_MUTE_I2CM_STAT0); | |
339 | ||
340 | /* Set slave device address taken from the first I2C message */ | |
341 | hdmi_writeb(hdmi, addr, HDMI_I2CM_SLAVE); | |
342 | ||
343 | /* Set slave device register address on transfer */ | |
344 | i2c->is_regaddr = false; | |
345 | ||
94bb4dc1 NY |
346 | /* Set segment pointer for I2C extended read mode operation */ |
347 | i2c->is_segment = false; | |
348 | ||
3efc2fa3 VZ |
349 | for (i = 0; i < num; i++) { |
350 | dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n", | |
351 | i + 1, num, msgs[i].len, msgs[i].flags); | |
94bb4dc1 NY |
352 | if (msgs[i].addr == DDC_SEGMENT_ADDR && msgs[i].len == 1) { |
353 | i2c->is_segment = true; | |
354 | hdmi_writeb(hdmi, DDC_SEGMENT_ADDR, HDMI_I2CM_SEGADDR); | |
355 | hdmi_writeb(hdmi, *msgs[i].buf, HDMI_I2CM_SEGPTR); | |
356 | } else { | |
357 | if (msgs[i].flags & I2C_M_RD) | |
358 | ret = dw_hdmi_i2c_read(hdmi, msgs[i].buf, | |
359 | msgs[i].len); | |
360 | else | |
361 | ret = dw_hdmi_i2c_write(hdmi, msgs[i].buf, | |
362 | msgs[i].len); | |
363 | } | |
3efc2fa3 VZ |
364 | if (ret < 0) |
365 | break; | |
366 | } | |
367 | ||
368 | if (!ret) | |
369 | ret = num; | |
370 | ||
371 | /* Mute DONE and ERROR interrupts */ | |
372 | hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE, | |
373 | HDMI_IH_MUTE_I2CM_STAT0); | |
374 | ||
375 | mutex_unlock(&i2c->lock); | |
376 | ||
377 | return ret; | |
378 | } | |
379 | ||
380 | static u32 dw_hdmi_i2c_func(struct i2c_adapter *adapter) | |
381 | { | |
382 | return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; | |
383 | } | |
384 | ||
385 | static const struct i2c_algorithm dw_hdmi_algorithm = { | |
386 | .master_xfer = dw_hdmi_i2c_xfer, | |
387 | .functionality = dw_hdmi_i2c_func, | |
388 | }; | |
389 | ||
390 | static struct i2c_adapter *dw_hdmi_i2c_adapter(struct dw_hdmi *hdmi) | |
391 | { | |
392 | struct i2c_adapter *adap; | |
393 | struct dw_hdmi_i2c *i2c; | |
394 | int ret; | |
395 | ||
396 | i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL); | |
397 | if (!i2c) | |
398 | return ERR_PTR(-ENOMEM); | |
399 | ||
400 | mutex_init(&i2c->lock); | |
401 | init_completion(&i2c->cmp); | |
402 | ||
403 | adap = &i2c->adap; | |
404 | adap->class = I2C_CLASS_DDC; | |
405 | adap->owner = THIS_MODULE; | |
406 | adap->dev.parent = hdmi->dev; | |
407 | adap->algo = &dw_hdmi_algorithm; | |
408 | strlcpy(adap->name, "DesignWare HDMI", sizeof(adap->name)); | |
409 | i2c_set_adapdata(adap, hdmi); | |
410 | ||
411 | ret = i2c_add_adapter(adap); | |
412 | if (ret) { | |
413 | dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name); | |
414 | devm_kfree(hdmi->dev, i2c); | |
415 | return ERR_PTR(ret); | |
416 | } | |
417 | ||
418 | hdmi->i2c = i2c; | |
419 | ||
420 | dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name); | |
421 | ||
422 | return adap; | |
423 | } | |
424 | ||
351e1354 RK |
425 | static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts, |
426 | unsigned int n) | |
9aaf880e | 427 | { |
622494a3 RK |
428 | /* Must be set/cleared first */ |
429 | hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3); | |
9aaf880e FE |
430 | |
431 | /* nshift factor = 0 */ | |
812bc615 | 432 | hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3); |
9aaf880e | 433 | |
9aaf880e FE |
434 | hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) | |
435 | HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3); | |
622494a3 RK |
436 | hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2); |
437 | hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1); | |
438 | ||
439 | hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3); | |
440 | hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2); | |
441 | hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1); | |
9aaf880e FE |
442 | } |
443 | ||
b195fbdb | 444 | static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk) |
9aaf880e FE |
445 | { |
446 | unsigned int n = (128 * freq) / 1000; | |
d0c96d16 RK |
447 | unsigned int mult = 1; |
448 | ||
449 | while (freq > 48000) { | |
450 | mult *= 2; | |
451 | freq /= 2; | |
452 | } | |
9aaf880e FE |
453 | |
454 | switch (freq) { | |
455 | case 32000: | |
426701d0 | 456 | if (pixel_clk == 25175000) |
b195fbdb | 457 | n = 4576; |
426701d0 | 458 | else if (pixel_clk == 27027000) |
b195fbdb | 459 | n = 4096; |
426701d0 | 460 | else if (pixel_clk == 74176000 || pixel_clk == 148352000) |
9aaf880e FE |
461 | n = 11648; |
462 | else | |
463 | n = 4096; | |
d0c96d16 | 464 | n *= mult; |
9aaf880e FE |
465 | break; |
466 | ||
467 | case 44100: | |
426701d0 | 468 | if (pixel_clk == 25175000) |
9aaf880e | 469 | n = 7007; |
426701d0 | 470 | else if (pixel_clk == 74176000) |
9aaf880e | 471 | n = 17836; |
426701d0 | 472 | else if (pixel_clk == 148352000) |
b195fbdb | 473 | n = 8918; |
9aaf880e FE |
474 | else |
475 | n = 6272; | |
d0c96d16 | 476 | n *= mult; |
9aaf880e FE |
477 | break; |
478 | ||
479 | case 48000: | |
426701d0 | 480 | if (pixel_clk == 25175000) |
b195fbdb | 481 | n = 6864; |
426701d0 | 482 | else if (pixel_clk == 27027000) |
b195fbdb | 483 | n = 6144; |
426701d0 | 484 | else if (pixel_clk == 74176000) |
9aaf880e | 485 | n = 11648; |
426701d0 | 486 | else if (pixel_clk == 148352000) |
b195fbdb | 487 | n = 5824; |
9aaf880e FE |
488 | else |
489 | n = 6144; | |
d0c96d16 | 490 | n *= mult; |
9aaf880e FE |
491 | break; |
492 | ||
493 | default: | |
494 | break; | |
495 | } | |
496 | ||
497 | return n; | |
498 | } | |
499 | ||
b21f4b65 | 500 | static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi, |
b195fbdb | 501 | unsigned long pixel_clk, unsigned int sample_rate) |
9aaf880e | 502 | { |
dfbdaf50 | 503 | unsigned long ftdms = pixel_clk; |
f879b38f | 504 | unsigned int n, cts; |
dfbdaf50 | 505 | u64 tmp; |
9aaf880e | 506 | |
b195fbdb | 507 | n = hdmi_compute_n(sample_rate, pixel_clk); |
9aaf880e | 508 | |
dfbdaf50 RK |
509 | /* |
510 | * Compute the CTS value from the N value. Note that CTS and N | |
511 | * can be up to 20 bits in total, so we need 64-bit math. Also | |
512 | * note that our TDMS clock is not fully accurate; it is accurate | |
513 | * to kHz. This can introduce an unnecessary remainder in the | |
514 | * calculation below, so we don't try to warn about that. | |
515 | */ | |
516 | tmp = (u64)ftdms * n; | |
517 | do_div(tmp, 128 * sample_rate); | |
518 | cts = tmp; | |
519 | ||
520 | dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n", | |
521 | __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000, | |
522 | n, cts); | |
9aaf880e | 523 | |
b90120a9 RK |
524 | spin_lock_irq(&hdmi->audio_lock); |
525 | hdmi->audio_n = n; | |
526 | hdmi->audio_cts = cts; | |
527 | hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0); | |
528 | spin_unlock_irq(&hdmi->audio_lock); | |
9aaf880e FE |
529 | } |
530 | ||
b21f4b65 | 531 | static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi) |
9aaf880e | 532 | { |
6bcf4953 | 533 | mutex_lock(&hdmi->audio_mutex); |
b195fbdb | 534 | hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate); |
6bcf4953 | 535 | mutex_unlock(&hdmi->audio_mutex); |
9aaf880e FE |
536 | } |
537 | ||
b21f4b65 | 538 | static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi) |
9aaf880e | 539 | { |
6bcf4953 | 540 | mutex_lock(&hdmi->audio_mutex); |
f879b38f | 541 | hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock, |
b195fbdb | 542 | hdmi->sample_rate); |
6bcf4953 | 543 | mutex_unlock(&hdmi->audio_mutex); |
9aaf880e FE |
544 | } |
545 | ||
b5814fff RK |
546 | void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate) |
547 | { | |
548 | mutex_lock(&hdmi->audio_mutex); | |
549 | hdmi->sample_rate = rate; | |
550 | hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock, | |
b195fbdb | 551 | hdmi->sample_rate); |
b5814fff RK |
552 | mutex_unlock(&hdmi->audio_mutex); |
553 | } | |
554 | EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate); | |
555 | ||
57fbc055 RP |
556 | static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi, bool enable) |
557 | { | |
7cc4ab22 RK |
558 | if (enable) |
559 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_AUDCLK_DISABLE; | |
560 | else | |
561 | hdmi->mc_clkdis |= HDMI_MC_CLKDIS_AUDCLK_DISABLE; | |
562 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); | |
57fbc055 RP |
563 | } |
564 | ||
a7d555d2 RP |
565 | static void dw_hdmi_ahb_audio_enable(struct dw_hdmi *hdmi) |
566 | { | |
567 | hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n); | |
568 | } | |
569 | ||
570 | static void dw_hdmi_ahb_audio_disable(struct dw_hdmi *hdmi) | |
571 | { | |
572 | hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0); | |
573 | } | |
574 | ||
575 | static void dw_hdmi_i2s_audio_enable(struct dw_hdmi *hdmi) | |
576 | { | |
577 | hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n); | |
57fbc055 RP |
578 | hdmi_enable_audio_clk(hdmi, true); |
579 | } | |
580 | ||
581 | static void dw_hdmi_i2s_audio_disable(struct dw_hdmi *hdmi) | |
582 | { | |
583 | hdmi_enable_audio_clk(hdmi, false); | |
a7d555d2 RP |
584 | } |
585 | ||
b90120a9 RK |
586 | void dw_hdmi_audio_enable(struct dw_hdmi *hdmi) |
587 | { | |
588 | unsigned long flags; | |
589 | ||
590 | spin_lock_irqsave(&hdmi->audio_lock, flags); | |
591 | hdmi->audio_enable = true; | |
a7d555d2 RP |
592 | if (hdmi->enable_audio) |
593 | hdmi->enable_audio(hdmi); | |
b90120a9 RK |
594 | spin_unlock_irqrestore(&hdmi->audio_lock, flags); |
595 | } | |
596 | EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable); | |
597 | ||
598 | void dw_hdmi_audio_disable(struct dw_hdmi *hdmi) | |
599 | { | |
600 | unsigned long flags; | |
601 | ||
602 | spin_lock_irqsave(&hdmi->audio_lock, flags); | |
603 | hdmi->audio_enable = false; | |
a7d555d2 RP |
604 | if (hdmi->disable_audio) |
605 | hdmi->disable_audio(hdmi); | |
b90120a9 RK |
606 | spin_unlock_irqrestore(&hdmi->audio_lock, flags); |
607 | } | |
608 | EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable); | |
609 | ||
def23aa7 NA |
610 | static bool hdmi_bus_fmt_is_rgb(unsigned int bus_format) |
611 | { | |
612 | switch (bus_format) { | |
613 | case MEDIA_BUS_FMT_RGB888_1X24: | |
614 | case MEDIA_BUS_FMT_RGB101010_1X30: | |
615 | case MEDIA_BUS_FMT_RGB121212_1X36: | |
616 | case MEDIA_BUS_FMT_RGB161616_1X48: | |
617 | return true; | |
618 | ||
619 | default: | |
620 | return false; | |
621 | } | |
622 | } | |
623 | ||
624 | static bool hdmi_bus_fmt_is_yuv444(unsigned int bus_format) | |
625 | { | |
626 | switch (bus_format) { | |
627 | case MEDIA_BUS_FMT_YUV8_1X24: | |
628 | case MEDIA_BUS_FMT_YUV10_1X30: | |
629 | case MEDIA_BUS_FMT_YUV12_1X36: | |
630 | case MEDIA_BUS_FMT_YUV16_1X48: | |
631 | return true; | |
632 | ||
633 | default: | |
634 | return false; | |
635 | } | |
636 | } | |
637 | ||
638 | static bool hdmi_bus_fmt_is_yuv422(unsigned int bus_format) | |
639 | { | |
640 | switch (bus_format) { | |
641 | case MEDIA_BUS_FMT_UYVY8_1X16: | |
642 | case MEDIA_BUS_FMT_UYVY10_1X20: | |
643 | case MEDIA_BUS_FMT_UYVY12_1X24: | |
644 | return true; | |
645 | ||
646 | default: | |
647 | return false; | |
648 | } | |
649 | } | |
650 | ||
def23aa7 NA |
651 | static int hdmi_bus_fmt_color_depth(unsigned int bus_format) |
652 | { | |
653 | switch (bus_format) { | |
654 | case MEDIA_BUS_FMT_RGB888_1X24: | |
655 | case MEDIA_BUS_FMT_YUV8_1X24: | |
656 | case MEDIA_BUS_FMT_UYVY8_1X16: | |
657 | case MEDIA_BUS_FMT_UYYVYY8_0_5X24: | |
658 | return 8; | |
659 | ||
660 | case MEDIA_BUS_FMT_RGB101010_1X30: | |
661 | case MEDIA_BUS_FMT_YUV10_1X30: | |
662 | case MEDIA_BUS_FMT_UYVY10_1X20: | |
663 | case MEDIA_BUS_FMT_UYYVYY10_0_5X30: | |
664 | return 10; | |
665 | ||
666 | case MEDIA_BUS_FMT_RGB121212_1X36: | |
667 | case MEDIA_BUS_FMT_YUV12_1X36: | |
668 | case MEDIA_BUS_FMT_UYVY12_1X24: | |
669 | case MEDIA_BUS_FMT_UYYVYY12_0_5X36: | |
670 | return 12; | |
671 | ||
672 | case MEDIA_BUS_FMT_RGB161616_1X48: | |
673 | case MEDIA_BUS_FMT_YUV16_1X48: | |
674 | case MEDIA_BUS_FMT_UYYVYY16_0_5X48: | |
675 | return 16; | |
676 | ||
677 | default: | |
678 | return 0; | |
679 | } | |
680 | } | |
681 | ||
9aaf880e FE |
682 | /* |
683 | * this submodule is responsible for the video data synchronization. | |
684 | * for example, for RGB 4:4:4 input, the data map is defined as | |
685 | * pin{47~40} <==> R[7:0] | |
686 | * pin{31~24} <==> G[7:0] | |
687 | * pin{15~8} <==> B[7:0] | |
688 | */ | |
b21f4b65 | 689 | static void hdmi_video_sample(struct dw_hdmi *hdmi) |
9aaf880e FE |
690 | { |
691 | int color_format = 0; | |
692 | u8 val; | |
693 | ||
def23aa7 NA |
694 | switch (hdmi->hdmi_data.enc_in_bus_format) { |
695 | case MEDIA_BUS_FMT_RGB888_1X24: | |
696 | color_format = 0x01; | |
697 | break; | |
698 | case MEDIA_BUS_FMT_RGB101010_1X30: | |
699 | color_format = 0x03; | |
700 | break; | |
701 | case MEDIA_BUS_FMT_RGB121212_1X36: | |
702 | color_format = 0x05; | |
703 | break; | |
704 | case MEDIA_BUS_FMT_RGB161616_1X48: | |
705 | color_format = 0x07; | |
706 | break; | |
707 | ||
708 | case MEDIA_BUS_FMT_YUV8_1X24: | |
709 | case MEDIA_BUS_FMT_UYYVYY8_0_5X24: | |
710 | color_format = 0x09; | |
711 | break; | |
712 | case MEDIA_BUS_FMT_YUV10_1X30: | |
713 | case MEDIA_BUS_FMT_UYYVYY10_0_5X30: | |
714 | color_format = 0x0B; | |
715 | break; | |
716 | case MEDIA_BUS_FMT_YUV12_1X36: | |
717 | case MEDIA_BUS_FMT_UYYVYY12_0_5X36: | |
718 | color_format = 0x0D; | |
719 | break; | |
720 | case MEDIA_BUS_FMT_YUV16_1X48: | |
721 | case MEDIA_BUS_FMT_UYYVYY16_0_5X48: | |
722 | color_format = 0x0F; | |
723 | break; | |
724 | ||
725 | case MEDIA_BUS_FMT_UYVY8_1X16: | |
726 | color_format = 0x16; | |
727 | break; | |
728 | case MEDIA_BUS_FMT_UYVY10_1X20: | |
729 | color_format = 0x14; | |
730 | break; | |
731 | case MEDIA_BUS_FMT_UYVY12_1X24: | |
732 | color_format = 0x12; | |
733 | break; | |
734 | ||
735 | default: | |
736 | return; | |
9aaf880e FE |
737 | } |
738 | ||
739 | val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE | | |
740 | ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) & | |
741 | HDMI_TX_INVID0_VIDEO_MAPPING_MASK); | |
742 | hdmi_writeb(hdmi, val, HDMI_TX_INVID0); | |
743 | ||
744 | /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */ | |
745 | val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE | | |
746 | HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE | | |
747 | HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE; | |
748 | hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING); | |
749 | hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0); | |
750 | hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1); | |
751 | hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0); | |
752 | hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1); | |
753 | hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0); | |
754 | hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1); | |
755 | } | |
756 | ||
b21f4b65 | 757 | static int is_color_space_conversion(struct dw_hdmi *hdmi) |
9aaf880e | 758 | { |
def23aa7 | 759 | return hdmi->hdmi_data.enc_in_bus_format != hdmi->hdmi_data.enc_out_bus_format; |
9aaf880e FE |
760 | } |
761 | ||
b21f4b65 | 762 | static int is_color_space_decimation(struct dw_hdmi *hdmi) |
9aaf880e | 763 | { |
def23aa7 | 764 | if (!hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_out_bus_format)) |
ba92b225 | 765 | return 0; |
def23aa7 NA |
766 | |
767 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_in_bus_format) || | |
768 | hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_in_bus_format)) | |
ba92b225 | 769 | return 1; |
def23aa7 | 770 | |
ba92b225 | 771 | return 0; |
9aaf880e FE |
772 | } |
773 | ||
b21f4b65 | 774 | static int is_color_space_interpolation(struct dw_hdmi *hdmi) |
9aaf880e | 775 | { |
def23aa7 | 776 | if (!hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_in_bus_format)) |
ba92b225 | 777 | return 0; |
def23aa7 NA |
778 | |
779 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_out_bus_format) || | |
780 | hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) | |
ba92b225 | 781 | return 1; |
def23aa7 | 782 | |
ba92b225 | 783 | return 0; |
9aaf880e FE |
784 | } |
785 | ||
b21f4b65 | 786 | static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi) |
9aaf880e FE |
787 | { |
788 | const u16 (*csc_coeff)[3][4] = &csc_coeff_default; | |
c082f9d7 | 789 | unsigned i; |
9aaf880e | 790 | u32 csc_scale = 1; |
9aaf880e FE |
791 | |
792 | if (is_color_space_conversion(hdmi)) { | |
def23aa7 NA |
793 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_out_bus_format)) { |
794 | if (hdmi->hdmi_data.enc_out_encoding == | |
795 | V4L2_YCBCR_ENC_601) | |
9aaf880e FE |
796 | csc_coeff = &csc_coeff_rgb_out_eitu601; |
797 | else | |
798 | csc_coeff = &csc_coeff_rgb_out_eitu709; | |
def23aa7 NA |
799 | } else if (hdmi_bus_fmt_is_rgb( |
800 | hdmi->hdmi_data.enc_in_bus_format)) { | |
801 | if (hdmi->hdmi_data.enc_out_encoding == | |
802 | V4L2_YCBCR_ENC_601) | |
9aaf880e FE |
803 | csc_coeff = &csc_coeff_rgb_in_eitu601; |
804 | else | |
805 | csc_coeff = &csc_coeff_rgb_in_eitu709; | |
806 | csc_scale = 0; | |
807 | } | |
808 | } | |
809 | ||
c082f9d7 RK |
810 | /* The CSC registers are sequential, alternating MSB then LSB */ |
811 | for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) { | |
812 | u16 coeff_a = (*csc_coeff)[0][i]; | |
813 | u16 coeff_b = (*csc_coeff)[1][i]; | |
814 | u16 coeff_c = (*csc_coeff)[2][i]; | |
815 | ||
b5878339 | 816 | hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2); |
c082f9d7 RK |
817 | hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2); |
818 | hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2); | |
819 | hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2); | |
b5878339 | 820 | hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2); |
c082f9d7 RK |
821 | hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2); |
822 | } | |
9aaf880e | 823 | |
812bc615 RK |
824 | hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK, |
825 | HDMI_CSC_SCALE); | |
9aaf880e FE |
826 | } |
827 | ||
b21f4b65 | 828 | static void hdmi_video_csc(struct dw_hdmi *hdmi) |
9aaf880e FE |
829 | { |
830 | int color_depth = 0; | |
831 | int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE; | |
832 | int decimation = 0; | |
9aaf880e FE |
833 | |
834 | /* YCC422 interpolation to 444 mode */ | |
835 | if (is_color_space_interpolation(hdmi)) | |
836 | interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1; | |
837 | else if (is_color_space_decimation(hdmi)) | |
838 | decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3; | |
839 | ||
def23aa7 NA |
840 | switch (hdmi_bus_fmt_color_depth(hdmi->hdmi_data.enc_out_bus_format)) { |
841 | case 8: | |
9aaf880e | 842 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP; |
def23aa7 NA |
843 | break; |
844 | case 10: | |
9aaf880e | 845 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP; |
def23aa7 NA |
846 | break; |
847 | case 12: | |
9aaf880e | 848 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP; |
def23aa7 NA |
849 | break; |
850 | case 16: | |
9aaf880e | 851 | color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP; |
def23aa7 NA |
852 | break; |
853 | ||
854 | default: | |
9aaf880e | 855 | return; |
def23aa7 | 856 | } |
9aaf880e FE |
857 | |
858 | /* Configure the CSC registers */ | |
859 | hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG); | |
812bc615 RK |
860 | hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK, |
861 | HDMI_CSC_SCALE); | |
9aaf880e | 862 | |
b21f4b65 | 863 | dw_hdmi_update_csc_coeffs(hdmi); |
9aaf880e FE |
864 | } |
865 | ||
866 | /* | |
867 | * HDMI video packetizer is used to packetize the data. | |
868 | * for example, if input is YCC422 mode or repeater is used, | |
869 | * data should be repacked this module can be bypassed. | |
870 | */ | |
b21f4b65 | 871 | static void hdmi_video_packetize(struct dw_hdmi *hdmi) |
9aaf880e FE |
872 | { |
873 | unsigned int color_depth = 0; | |
874 | unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit; | |
875 | unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP; | |
876 | struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data; | |
bebdf664 | 877 | u8 val, vp_conf; |
9aaf880e | 878 | |
def23aa7 NA |
879 | if (hdmi_bus_fmt_is_rgb(hdmi->hdmi_data.enc_out_bus_format) || |
880 | hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) { | |
881 | switch (hdmi_bus_fmt_color_depth( | |
882 | hdmi->hdmi_data.enc_out_bus_format)) { | |
883 | case 8: | |
9aaf880e FE |
884 | color_depth = 4; |
885 | output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS; | |
def23aa7 NA |
886 | break; |
887 | case 10: | |
9aaf880e | 888 | color_depth = 5; |
def23aa7 NA |
889 | break; |
890 | case 12: | |
9aaf880e | 891 | color_depth = 6; |
def23aa7 NA |
892 | break; |
893 | case 16: | |
9aaf880e | 894 | color_depth = 7; |
def23aa7 NA |
895 | break; |
896 | default: | |
897 | output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS; | |
b5878339 | 898 | } |
def23aa7 NA |
899 | } else if (hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_out_bus_format)) { |
900 | switch (hdmi_bus_fmt_color_depth( | |
901 | hdmi->hdmi_data.enc_out_bus_format)) { | |
902 | case 0: | |
903 | case 8: | |
9aaf880e | 904 | remap_size = HDMI_VP_REMAP_YCC422_16bit; |
def23aa7 NA |
905 | break; |
906 | case 10: | |
9aaf880e | 907 | remap_size = HDMI_VP_REMAP_YCC422_20bit; |
def23aa7 NA |
908 | break; |
909 | case 12: | |
9aaf880e | 910 | remap_size = HDMI_VP_REMAP_YCC422_24bit; |
def23aa7 NA |
911 | break; |
912 | ||
913 | default: | |
9aaf880e | 914 | return; |
def23aa7 | 915 | } |
9aaf880e | 916 | output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422; |
b5878339 | 917 | } else { |
9aaf880e | 918 | return; |
b5878339 | 919 | } |
9aaf880e FE |
920 | |
921 | /* set the packetizer registers */ | |
922 | val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) & | |
923 | HDMI_VP_PR_CD_COLOR_DEPTH_MASK) | | |
924 | ((hdmi_data->pix_repet_factor << | |
925 | HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) & | |
926 | HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK); | |
927 | hdmi_writeb(hdmi, val, HDMI_VP_PR_CD); | |
928 | ||
812bc615 RK |
929 | hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE, |
930 | HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF); | |
9aaf880e FE |
931 | |
932 | /* Data from pixel repeater block */ | |
933 | if (hdmi_data->pix_repet_factor > 1) { | |
bebdf664 RK |
934 | vp_conf = HDMI_VP_CONF_PR_EN_ENABLE | |
935 | HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER; | |
9aaf880e | 936 | } else { /* data from packetizer block */ |
bebdf664 RK |
937 | vp_conf = HDMI_VP_CONF_PR_EN_DISABLE | |
938 | HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER; | |
9aaf880e FE |
939 | } |
940 | ||
bebdf664 RK |
941 | hdmi_modb(hdmi, vp_conf, |
942 | HDMI_VP_CONF_PR_EN_MASK | | |
943 | HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF); | |
944 | ||
812bc615 RK |
945 | hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET, |
946 | HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF); | |
9aaf880e FE |
947 | |
948 | hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP); | |
949 | ||
950 | if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) { | |
bebdf664 RK |
951 | vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE | |
952 | HDMI_VP_CONF_PP_EN_ENABLE | | |
953 | HDMI_VP_CONF_YCC422_EN_DISABLE; | |
9aaf880e | 954 | } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) { |
bebdf664 RK |
955 | vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE | |
956 | HDMI_VP_CONF_PP_EN_DISABLE | | |
957 | HDMI_VP_CONF_YCC422_EN_ENABLE; | |
9aaf880e | 958 | } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) { |
bebdf664 RK |
959 | vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE | |
960 | HDMI_VP_CONF_PP_EN_DISABLE | | |
961 | HDMI_VP_CONF_YCC422_EN_DISABLE; | |
9aaf880e FE |
962 | } else { |
963 | return; | |
964 | } | |
965 | ||
bebdf664 RK |
966 | hdmi_modb(hdmi, vp_conf, |
967 | HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK | | |
968 | HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF); | |
969 | ||
812bc615 RK |
970 | hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE | |
971 | HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE, | |
972 | HDMI_VP_STUFF_PP_STUFFING_MASK | | |
973 | HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF); | |
9aaf880e | 974 | |
812bc615 RK |
975 | hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK, |
976 | HDMI_VP_CONF); | |
9aaf880e FE |
977 | } |
978 | ||
f1585f6e LP |
979 | /* ----------------------------------------------------------------------------- |
980 | * Synopsys PHY Handling | |
981 | */ | |
982 | ||
b21f4b65 | 983 | static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi, |
b5878339 | 984 | unsigned char bit) |
9aaf880e | 985 | { |
812bc615 RK |
986 | hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET, |
987 | HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0); | |
9aaf880e FE |
988 | } |
989 | ||
b21f4b65 | 990 | static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec) |
9aaf880e | 991 | { |
a4d3b8b0 AY |
992 | u32 val; |
993 | ||
994 | while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) { | |
9aaf880e FE |
995 | if (msec-- == 0) |
996 | return false; | |
0e6bcf3a | 997 | udelay(1000); |
9aaf880e | 998 | } |
a4d3b8b0 AY |
999 | hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0); |
1000 | ||
9aaf880e FE |
1001 | return true; |
1002 | } | |
1003 | ||
2ef9dfed KB |
1004 | void dw_hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data, |
1005 | unsigned char addr) | |
9aaf880e FE |
1006 | { |
1007 | hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0); | |
1008 | hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR); | |
1009 | hdmi_writeb(hdmi, (unsigned char)(data >> 8), | |
b5878339 | 1010 | HDMI_PHY_I2CM_DATAO_1_ADDR); |
9aaf880e | 1011 | hdmi_writeb(hdmi, (unsigned char)(data >> 0), |
b5878339 | 1012 | HDMI_PHY_I2CM_DATAO_0_ADDR); |
9aaf880e | 1013 | hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE, |
b5878339 | 1014 | HDMI_PHY_I2CM_OPERATION_ADDR); |
9aaf880e FE |
1015 | hdmi_phy_wait_i2c_done(hdmi, 1000); |
1016 | } | |
2ef9dfed | 1017 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_i2c_write); |
9aaf880e | 1018 | |
2fada109 | 1019 | static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable) |
9aaf880e | 1020 | { |
2fada109 | 1021 | hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0, |
9aaf880e FE |
1022 | HDMI_PHY_CONF0_PDZ_OFFSET, |
1023 | HDMI_PHY_CONF0_PDZ_MASK); | |
1024 | } | |
1025 | ||
b21f4b65 | 1026 | static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable) |
9aaf880e FE |
1027 | { |
1028 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, | |
1029 | HDMI_PHY_CONF0_ENTMDS_OFFSET, | |
1030 | HDMI_PHY_CONF0_ENTMDS_MASK); | |
1031 | } | |
1032 | ||
f4104e8f | 1033 | static void dw_hdmi_phy_enable_svsret(struct dw_hdmi *hdmi, u8 enable) |
d346c14e AY |
1034 | { |
1035 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, | |
f4104e8f LP |
1036 | HDMI_PHY_CONF0_SVSRET_OFFSET, |
1037 | HDMI_PHY_CONF0_SVSRET_MASK); | |
d346c14e AY |
1038 | } |
1039 | ||
5765916a | 1040 | void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable) |
9aaf880e FE |
1041 | { |
1042 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, | |
1043 | HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET, | |
1044 | HDMI_PHY_CONF0_GEN2_PDDQ_MASK); | |
1045 | } | |
5765916a | 1046 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_gen2_pddq); |
9aaf880e | 1047 | |
5765916a | 1048 | void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable) |
9aaf880e FE |
1049 | { |
1050 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, | |
1051 | HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET, | |
1052 | HDMI_PHY_CONF0_GEN2_TXPWRON_MASK); | |
1053 | } | |
5765916a | 1054 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_gen2_txpwron); |
9aaf880e | 1055 | |
b21f4b65 | 1056 | static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable) |
9aaf880e FE |
1057 | { |
1058 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, | |
1059 | HDMI_PHY_CONF0_SELDATAENPOL_OFFSET, | |
1060 | HDMI_PHY_CONF0_SELDATAENPOL_MASK); | |
1061 | } | |
1062 | ||
b21f4b65 | 1063 | static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable) |
9aaf880e FE |
1064 | { |
1065 | hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0, | |
1066 | HDMI_PHY_CONF0_SELDIPIF_OFFSET, | |
1067 | HDMI_PHY_CONF0_SELDIPIF_MASK); | |
1068 | } | |
1069 | ||
5765916a JS |
1070 | void dw_hdmi_phy_reset(struct dw_hdmi *hdmi) |
1071 | { | |
1072 | /* PHY reset. The reset signal is active high on Gen2 PHYs. */ | |
1073 | hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_PHYRSTZ, HDMI_MC_PHYRSTZ); | |
1074 | hdmi_writeb(hdmi, 0, HDMI_MC_PHYRSTZ); | |
1075 | } | |
1076 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_reset); | |
1077 | ||
1078 | void dw_hdmi_phy_i2c_set_addr(struct dw_hdmi *hdmi, u8 address) | |
1079 | { | |
1080 | hdmi_phy_test_clear(hdmi, 1); | |
1081 | hdmi_writeb(hdmi, address, HDMI_PHY_I2CM_SLAVE_ADDR); | |
1082 | hdmi_phy_test_clear(hdmi, 0); | |
1083 | } | |
1084 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_i2c_set_addr); | |
1085 | ||
b0e583e5 LP |
1086 | static void dw_hdmi_phy_power_off(struct dw_hdmi *hdmi) |
1087 | { | |
f1585f6e | 1088 | const struct dw_hdmi_phy_data *phy = hdmi->phy.data; |
b0e583e5 LP |
1089 | unsigned int i; |
1090 | u16 val; | |
1091 | ||
1092 | if (phy->gen == 1) { | |
1093 | dw_hdmi_phy_enable_tmds(hdmi, 0); | |
1094 | dw_hdmi_phy_enable_powerdown(hdmi, true); | |
1095 | return; | |
1096 | } | |
1097 | ||
1098 | dw_hdmi_phy_gen2_txpwron(hdmi, 0); | |
1099 | ||
1100 | /* | |
1101 | * Wait for TX_PHY_LOCK to be deasserted to indicate that the PHY went | |
1102 | * to low power mode. | |
1103 | */ | |
1104 | for (i = 0; i < 5; ++i) { | |
1105 | val = hdmi_readb(hdmi, HDMI_PHY_STAT0); | |
1106 | if (!(val & HDMI_PHY_TX_PHY_LOCK)) | |
1107 | break; | |
1108 | ||
1109 | usleep_range(1000, 2000); | |
1110 | } | |
1111 | ||
1112 | if (val & HDMI_PHY_TX_PHY_LOCK) | |
1113 | dev_warn(hdmi->dev, "PHY failed to power down\n"); | |
1114 | else | |
1115 | dev_dbg(hdmi->dev, "PHY powered down in %u iterations\n", i); | |
1116 | ||
1117 | dw_hdmi_phy_gen2_pddq(hdmi, 1); | |
1118 | } | |
1119 | ||
181e0ef0 LP |
1120 | static int dw_hdmi_phy_power_on(struct dw_hdmi *hdmi) |
1121 | { | |
f1585f6e | 1122 | const struct dw_hdmi_phy_data *phy = hdmi->phy.data; |
181e0ef0 LP |
1123 | unsigned int i; |
1124 | u8 val; | |
1125 | ||
1126 | if (phy->gen == 1) { | |
1127 | dw_hdmi_phy_enable_powerdown(hdmi, false); | |
1128 | ||
1129 | /* Toggle TMDS enable. */ | |
1130 | dw_hdmi_phy_enable_tmds(hdmi, 0); | |
1131 | dw_hdmi_phy_enable_tmds(hdmi, 1); | |
1132 | return 0; | |
1133 | } | |
1134 | ||
1135 | dw_hdmi_phy_gen2_txpwron(hdmi, 1); | |
1136 | dw_hdmi_phy_gen2_pddq(hdmi, 0); | |
1137 | ||
1138 | /* Wait for PHY PLL lock */ | |
1139 | for (i = 0; i < 5; ++i) { | |
1140 | val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK; | |
1141 | if (val) | |
1142 | break; | |
1143 | ||
1144 | usleep_range(1000, 2000); | |
1145 | } | |
1146 | ||
1147 | if (!val) { | |
1148 | dev_err(hdmi->dev, "PHY PLL failed to lock\n"); | |
1149 | return -ETIMEDOUT; | |
1150 | } | |
1151 | ||
1152 | dev_dbg(hdmi->dev, "PHY PLL locked %u iterations\n", i); | |
1153 | return 0; | |
1154 | } | |
1155 | ||
2ef9dfed KB |
1156 | /* |
1157 | * PHY configuration function for the DWC HDMI 3D TX PHY. Based on the available | |
1158 | * information the DWC MHL PHY has the same register layout and is thus also | |
1159 | * supported by this function. | |
1160 | */ | |
1161 | static int hdmi_phy_configure_dwc_hdmi_3d_tx(struct dw_hdmi *hdmi, | |
1162 | const struct dw_hdmi_plat_data *pdata, | |
1163 | unsigned long mpixelclock) | |
9aaf880e | 1164 | { |
39cc1535 RK |
1165 | const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg; |
1166 | const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr; | |
1167 | const struct dw_hdmi_phy_config *phy_config = pdata->phy_config; | |
9aaf880e | 1168 | |
39cc1535 RK |
1169 | /* PLL/MPLL Cfg - always match on final entry */ |
1170 | for (; mpll_config->mpixelclock != ~0UL; mpll_config++) | |
2ef9dfed | 1171 | if (mpixelclock <= mpll_config->mpixelclock) |
39cc1535 RK |
1172 | break; |
1173 | ||
1174 | for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++) | |
2ef9dfed | 1175 | if (mpixelclock <= curr_ctrl->mpixelclock) |
39cc1535 RK |
1176 | break; |
1177 | ||
1178 | for (; phy_config->mpixelclock != ~0UL; phy_config++) | |
2ef9dfed | 1179 | if (mpixelclock <= phy_config->mpixelclock) |
39cc1535 RK |
1180 | break; |
1181 | ||
1182 | if (mpll_config->mpixelclock == ~0UL || | |
1183 | curr_ctrl->mpixelclock == ~0UL || | |
2ef9dfed | 1184 | phy_config->mpixelclock == ~0UL) |
39cc1535 | 1185 | return -EINVAL; |
2ef9dfed KB |
1186 | |
1187 | dw_hdmi_phy_i2c_write(hdmi, mpll_config->res[0].cpce, | |
1188 | HDMI_3D_TX_PHY_CPCE_CTRL); | |
1189 | dw_hdmi_phy_i2c_write(hdmi, mpll_config->res[0].gmp, | |
1190 | HDMI_3D_TX_PHY_GMPCTRL); | |
1191 | dw_hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[0], | |
1192 | HDMI_3D_TX_PHY_CURRCTRL); | |
1193 | ||
1194 | dw_hdmi_phy_i2c_write(hdmi, 0, HDMI_3D_TX_PHY_PLLPHBYCTRL); | |
1195 | dw_hdmi_phy_i2c_write(hdmi, HDMI_3D_TX_PHY_MSM_CTRL_CKO_SEL_FB_CLK, | |
1196 | HDMI_3D_TX_PHY_MSM_CTRL); | |
1197 | ||
1198 | dw_hdmi_phy_i2c_write(hdmi, phy_config->term, HDMI_3D_TX_PHY_TXTERM); | |
1199 | dw_hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, | |
1200 | HDMI_3D_TX_PHY_CKSYMTXCTRL); | |
1201 | dw_hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, | |
1202 | HDMI_3D_TX_PHY_VLEVCTRL); | |
1203 | ||
1204 | /* Override and disable clock termination. */ | |
1205 | dw_hdmi_phy_i2c_write(hdmi, HDMI_3D_TX_PHY_CKCALCTRL_OVERRIDE, | |
1206 | HDMI_3D_TX_PHY_CKCALCTRL); | |
1207 | ||
1208 | return 0; | |
1209 | } | |
1210 | ||
1211 | static int hdmi_phy_configure(struct dw_hdmi *hdmi) | |
1212 | { | |
1213 | const struct dw_hdmi_phy_data *phy = hdmi->phy.data; | |
1214 | const struct dw_hdmi_plat_data *pdata = hdmi->plat_data; | |
1215 | unsigned long mpixelclock = hdmi->hdmi_data.video_mode.mpixelclock; | |
1216 | int ret; | |
39cc1535 | 1217 | |
b0e583e5 | 1218 | dw_hdmi_phy_power_off(hdmi); |
9aaf880e | 1219 | |
2668db37 | 1220 | /* Leave low power consumption mode by asserting SVSRET. */ |
f1585f6e | 1221 | if (phy->has_svsret) |
2668db37 LP |
1222 | dw_hdmi_phy_enable_svsret(hdmi, 1); |
1223 | ||
5765916a | 1224 | dw_hdmi_phy_reset(hdmi); |
9aaf880e FE |
1225 | |
1226 | hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST); | |
1227 | ||
5765916a | 1228 | dw_hdmi_phy_i2c_set_addr(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2); |
9aaf880e | 1229 | |
2ef9dfed KB |
1230 | /* Write to the PHY as configured by the platform */ |
1231 | if (pdata->configure_phy) | |
1232 | ret = pdata->configure_phy(hdmi, pdata, mpixelclock); | |
1233 | else | |
1234 | ret = phy->configure(hdmi, pdata, mpixelclock); | |
1235 | if (ret) { | |
1236 | dev_err(hdmi->dev, "PHY configuration failed (clock %lu)\n", | |
1237 | mpixelclock); | |
1238 | return ret; | |
1239 | } | |
9aaf880e | 1240 | |
181e0ef0 | 1241 | return dw_hdmi_phy_power_on(hdmi); |
9aaf880e FE |
1242 | } |
1243 | ||
f1585f6e LP |
1244 | static int dw_hdmi_phy_init(struct dw_hdmi *hdmi, void *data, |
1245 | struct drm_display_mode *mode) | |
9aaf880e FE |
1246 | { |
1247 | int i, ret; | |
9aaf880e FE |
1248 | |
1249 | /* HDMI Phy spec says to do the phy initialization sequence twice */ | |
1250 | for (i = 0; i < 2; i++) { | |
b21f4b65 AY |
1251 | dw_hdmi_phy_sel_data_en_pol(hdmi, 1); |
1252 | dw_hdmi_phy_sel_interface_control(hdmi, 0); | |
9aaf880e | 1253 | |
8b9e1c0d | 1254 | ret = hdmi_phy_configure(hdmi); |
9aaf880e FE |
1255 | if (ret) |
1256 | return ret; | |
1257 | } | |
1258 | ||
9aaf880e FE |
1259 | return 0; |
1260 | } | |
1261 | ||
f1585f6e LP |
1262 | static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data) |
1263 | { | |
1264 | dw_hdmi_phy_power_off(hdmi); | |
1265 | } | |
1266 | ||
5765916a JS |
1267 | enum drm_connector_status dw_hdmi_phy_read_hpd(struct dw_hdmi *hdmi, |
1268 | void *data) | |
f1585f6e LP |
1269 | { |
1270 | return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ? | |
1271 | connector_status_connected : connector_status_disconnected; | |
1272 | } | |
5765916a | 1273 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_read_hpd); |
f1585f6e | 1274 | |
5765916a JS |
1275 | void dw_hdmi_phy_update_hpd(struct dw_hdmi *hdmi, void *data, |
1276 | bool force, bool disabled, bool rxsense) | |
386d3299 NA |
1277 | { |
1278 | u8 old_mask = hdmi->phy_mask; | |
1279 | ||
1280 | if (force || disabled || !rxsense) | |
1281 | hdmi->phy_mask |= HDMI_PHY_RX_SENSE; | |
1282 | else | |
1283 | hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE; | |
1284 | ||
1285 | if (old_mask != hdmi->phy_mask) | |
1286 | hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0); | |
1287 | } | |
5765916a | 1288 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_update_hpd); |
386d3299 | 1289 | |
5765916a | 1290 | void dw_hdmi_phy_setup_hpd(struct dw_hdmi *hdmi, void *data) |
386d3299 NA |
1291 | { |
1292 | /* | |
1293 | * Configure the PHY RX SENSE and HPD interrupts polarities and clear | |
1294 | * any pending interrupt. | |
1295 | */ | |
1296 | hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0); | |
1297 | hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE, | |
1298 | HDMI_IH_PHY_STAT0); | |
1299 | ||
1300 | /* Enable cable hot plug irq. */ | |
1301 | hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0); | |
1302 | ||
1303 | /* Clear and unmute interrupts. */ | |
1304 | hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE, | |
1305 | HDMI_IH_PHY_STAT0); | |
1306 | hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE), | |
1307 | HDMI_IH_MUTE_PHY_STAT0); | |
1308 | } | |
5765916a | 1309 | EXPORT_SYMBOL_GPL(dw_hdmi_phy_setup_hpd); |
386d3299 | 1310 | |
f1585f6e LP |
1311 | static const struct dw_hdmi_phy_ops dw_hdmi_synopsys_phy_ops = { |
1312 | .init = dw_hdmi_phy_init, | |
1313 | .disable = dw_hdmi_phy_disable, | |
1314 | .read_hpd = dw_hdmi_phy_read_hpd, | |
386d3299 NA |
1315 | .update_hpd = dw_hdmi_phy_update_hpd, |
1316 | .setup_hpd = dw_hdmi_phy_setup_hpd, | |
f1585f6e LP |
1317 | }; |
1318 | ||
1319 | /* ----------------------------------------------------------------------------- | |
1320 | * HDMI TX Setup | |
1321 | */ | |
1322 | ||
b21f4b65 | 1323 | static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi) |
9aaf880e | 1324 | { |
812bc615 | 1325 | u8 de; |
9aaf880e FE |
1326 | |
1327 | if (hdmi->hdmi_data.video_mode.mdataenablepolarity) | |
1328 | de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH; | |
1329 | else | |
1330 | de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW; | |
1331 | ||
1332 | /* disable rx detect */ | |
812bc615 RK |
1333 | hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE, |
1334 | HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0); | |
9aaf880e | 1335 | |
812bc615 | 1336 | hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG); |
9aaf880e | 1337 | |
812bc615 RK |
1338 | hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE, |
1339 | HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1); | |
9aaf880e FE |
1340 | } |
1341 | ||
d4ac4cb6 | 1342 | static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode) |
9aaf880e | 1343 | { |
d4ac4cb6 RK |
1344 | struct hdmi_avi_infoframe frame; |
1345 | u8 val; | |
9aaf880e | 1346 | |
d4ac4cb6 | 1347 | /* Initialise info frame from DRM mode */ |
0c1f528c | 1348 | drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false); |
9aaf880e | 1349 | |
def23aa7 | 1350 | if (hdmi_bus_fmt_is_yuv444(hdmi->hdmi_data.enc_out_bus_format)) |
d4ac4cb6 | 1351 | frame.colorspace = HDMI_COLORSPACE_YUV444; |
def23aa7 | 1352 | else if (hdmi_bus_fmt_is_yuv422(hdmi->hdmi_data.enc_out_bus_format)) |
d4ac4cb6 | 1353 | frame.colorspace = HDMI_COLORSPACE_YUV422; |
9aaf880e | 1354 | else |
d4ac4cb6 | 1355 | frame.colorspace = HDMI_COLORSPACE_RGB; |
9aaf880e FE |
1356 | |
1357 | /* Set up colorimetry */ | |
def23aa7 NA |
1358 | switch (hdmi->hdmi_data.enc_out_encoding) { |
1359 | case V4L2_YCBCR_ENC_601: | |
1360 | if (hdmi->hdmi_data.enc_in_encoding == V4L2_YCBCR_ENC_XV601) | |
1361 | frame.colorimetry = HDMI_COLORIMETRY_EXTENDED; | |
1362 | else | |
1363 | frame.colorimetry = HDMI_COLORIMETRY_ITU_601; | |
1364 | frame.extended_colorimetry = | |
d4ac4cb6 | 1365 | HDMI_EXTENDED_COLORIMETRY_XV_YCC_601; |
f40d6560 | 1366 | break; |
def23aa7 NA |
1367 | case V4L2_YCBCR_ENC_709: |
1368 | if (hdmi->hdmi_data.enc_in_encoding == V4L2_YCBCR_ENC_XV709) | |
1369 | frame.colorimetry = HDMI_COLORIMETRY_EXTENDED; | |
1370 | else | |
1371 | frame.colorimetry = HDMI_COLORIMETRY_ITU_709; | |
1372 | frame.extended_colorimetry = | |
d4ac4cb6 | 1373 | HDMI_EXTENDED_COLORIMETRY_XV_YCC_709; |
def23aa7 NA |
1374 | break; |
1375 | default: /* Carries no data */ | |
1376 | frame.colorimetry = HDMI_COLORIMETRY_ITU_601; | |
1377 | frame.extended_colorimetry = | |
1378 | HDMI_EXTENDED_COLORIMETRY_XV_YCC_601; | |
1379 | break; | |
9aaf880e FE |
1380 | } |
1381 | ||
d4ac4cb6 RK |
1382 | frame.scan_mode = HDMI_SCAN_MODE_NONE; |
1383 | ||
1384 | /* | |
1385 | * The Designware IP uses a different byte format from standard | |
1386 | * AVI info frames, though generally the bits are in the correct | |
1387 | * bytes. | |
1388 | */ | |
1389 | ||
1390 | /* | |
b0118e7d JA |
1391 | * AVI data byte 1 differences: Colorspace in bits 0,1 rather than 5,6, |
1392 | * scan info in bits 4,5 rather than 0,1 and active aspect present in | |
1393 | * bit 6 rather than 4. | |
d4ac4cb6 | 1394 | */ |
b0118e7d | 1395 | val = (frame.scan_mode & 3) << 4 | (frame.colorspace & 3); |
d4ac4cb6 RK |
1396 | if (frame.active_aspect & 15) |
1397 | val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT; | |
1398 | if (frame.top_bar || frame.bottom_bar) | |
1399 | val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR; | |
1400 | if (frame.left_bar || frame.right_bar) | |
1401 | val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR; | |
1402 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0); | |
1403 | ||
1404 | /* AVI data byte 2 differences: none */ | |
1405 | val = ((frame.colorimetry & 0x3) << 6) | | |
1406 | ((frame.picture_aspect & 0x3) << 4) | | |
1407 | (frame.active_aspect & 0xf); | |
9aaf880e FE |
1408 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1); |
1409 | ||
d4ac4cb6 RK |
1410 | /* AVI data byte 3 differences: none */ |
1411 | val = ((frame.extended_colorimetry & 0x7) << 4) | | |
1412 | ((frame.quantization_range & 0x3) << 2) | | |
1413 | (frame.nups & 0x3); | |
1414 | if (frame.itc) | |
1415 | val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID; | |
9aaf880e FE |
1416 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2); |
1417 | ||
d4ac4cb6 RK |
1418 | /* AVI data byte 4 differences: none */ |
1419 | val = frame.video_code & 0x7f; | |
1420 | hdmi_writeb(hdmi, val, HDMI_FC_AVIVID); | |
9aaf880e FE |
1421 | |
1422 | /* AVI Data Byte 5- set up input and output pixel repetition */ | |
1423 | val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) << | |
1424 | HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) & | |
1425 | HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) | | |
1426 | ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput << | |
1427 | HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) & | |
1428 | HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK); | |
1429 | hdmi_writeb(hdmi, val, HDMI_FC_PRCONF); | |
1430 | ||
d4ac4cb6 RK |
1431 | /* |
1432 | * AVI data byte 5 differences: content type in 0,1 rather than 4,5, | |
1433 | * ycc range in bits 2,3 rather than 6,7 | |
1434 | */ | |
1435 | val = ((frame.ycc_quantization_range & 0x3) << 2) | | |
1436 | (frame.content_type & 0x3); | |
9aaf880e FE |
1437 | hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3); |
1438 | ||
1439 | /* AVI Data Bytes 6-13 */ | |
d4ac4cb6 RK |
1440 | hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0); |
1441 | hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1); | |
1442 | hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0); | |
1443 | hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1); | |
1444 | hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0); | |
1445 | hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1); | |
1446 | hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0); | |
1447 | hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1); | |
9aaf880e FE |
1448 | } |
1449 | ||
9aa1eca0 NY |
1450 | static void hdmi_config_vendor_specific_infoframe(struct dw_hdmi *hdmi, |
1451 | struct drm_display_mode *mode) | |
1452 | { | |
1453 | struct hdmi_vendor_infoframe frame; | |
1454 | u8 buffer[10]; | |
1455 | ssize_t err; | |
1456 | ||
f1781e9b VS |
1457 | err = drm_hdmi_vendor_infoframe_from_display_mode(&frame, |
1458 | &hdmi->connector, | |
1459 | mode); | |
9aa1eca0 NY |
1460 | if (err < 0) |
1461 | /* | |
1462 | * Going into that statement does not means vendor infoframe | |
1463 | * fails. It just informed us that vendor infoframe is not | |
1464 | * needed for the selected mode. Only 4k or stereoscopic 3D | |
1465 | * mode requires vendor infoframe. So just simply return. | |
1466 | */ | |
1467 | return; | |
1468 | ||
1469 | err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer)); | |
1470 | if (err < 0) { | |
1471 | dev_err(hdmi->dev, "Failed to pack vendor infoframe: %zd\n", | |
1472 | err); | |
1473 | return; | |
1474 | } | |
1475 | hdmi_mask_writeb(hdmi, 0, HDMI_FC_DATAUTO0, HDMI_FC_DATAUTO0_VSD_OFFSET, | |
1476 | HDMI_FC_DATAUTO0_VSD_MASK); | |
1477 | ||
1478 | /* Set the length of HDMI vendor specific InfoFrame payload */ | |
1479 | hdmi_writeb(hdmi, buffer[2], HDMI_FC_VSDSIZE); | |
1480 | ||
1481 | /* Set 24bit IEEE Registration Identifier */ | |
1482 | hdmi_writeb(hdmi, buffer[4], HDMI_FC_VSDIEEEID0); | |
1483 | hdmi_writeb(hdmi, buffer[5], HDMI_FC_VSDIEEEID1); | |
1484 | hdmi_writeb(hdmi, buffer[6], HDMI_FC_VSDIEEEID2); | |
1485 | ||
1486 | /* Set HDMI_Video_Format and HDMI_VIC/3D_Structure */ | |
1487 | hdmi_writeb(hdmi, buffer[7], HDMI_FC_VSDPAYLOAD0); | |
1488 | hdmi_writeb(hdmi, buffer[8], HDMI_FC_VSDPAYLOAD1); | |
1489 | ||
1490 | if (frame.s3d_struct >= HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF) | |
1491 | hdmi_writeb(hdmi, buffer[9], HDMI_FC_VSDPAYLOAD2); | |
1492 | ||
1493 | /* Packet frame interpolation */ | |
1494 | hdmi_writeb(hdmi, 1, HDMI_FC_DATAUTO1); | |
1495 | ||
1496 | /* Auto packets per frame and line spacing */ | |
1497 | hdmi_writeb(hdmi, 0x11, HDMI_FC_DATAUTO2); | |
1498 | ||
1499 | /* Configures the Frame Composer On RDRB mode */ | |
1500 | hdmi_mask_writeb(hdmi, 1, HDMI_FC_DATAUTO0, HDMI_FC_DATAUTO0_VSD_OFFSET, | |
1501 | HDMI_FC_DATAUTO0_VSD_MASK); | |
1502 | } | |
1503 | ||
b21f4b65 | 1504 | static void hdmi_av_composer(struct dw_hdmi *hdmi, |
9aaf880e FE |
1505 | const struct drm_display_mode *mode) |
1506 | { | |
1507 | u8 inv_val; | |
1508 | struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode; | |
1509 | int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len; | |
e80b9f4e | 1510 | unsigned int vdisplay; |
9aaf880e | 1511 | |
9aaf880e FE |
1512 | vmode->mpixelclock = mode->clock * 1000; |
1513 | ||
1514 | dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock); | |
1515 | ||
1516 | /* Set up HDMI_FC_INVIDCONF */ | |
1517 | inv_val = (hdmi->hdmi_data.hdcp_enable ? | |
1518 | HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE : | |
1519 | HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE); | |
1520 | ||
b91eee8c | 1521 | inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ? |
9aaf880e | 1522 | HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH : |
b91eee8c | 1523 | HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW; |
9aaf880e | 1524 | |
b91eee8c | 1525 | inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ? |
9aaf880e | 1526 | HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH : |
b91eee8c | 1527 | HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW; |
9aaf880e FE |
1528 | |
1529 | inv_val |= (vmode->mdataenablepolarity ? | |
1530 | HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH : | |
1531 | HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW); | |
1532 | ||
1533 | if (hdmi->vic == 39) | |
1534 | inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH; | |
1535 | else | |
b91eee8c | 1536 | inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ? |
9aaf880e | 1537 | HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH : |
b91eee8c | 1538 | HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW; |
9aaf880e | 1539 | |
b91eee8c | 1540 | inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ? |
9aaf880e | 1541 | HDMI_FC_INVIDCONF_IN_I_P_INTERLACED : |
b91eee8c | 1542 | HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE; |
9aaf880e | 1543 | |
05b1342f RK |
1544 | inv_val |= hdmi->sink_is_hdmi ? |
1545 | HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE : | |
1546 | HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE; | |
9aaf880e FE |
1547 | |
1548 | hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF); | |
1549 | ||
e80b9f4e RK |
1550 | vdisplay = mode->vdisplay; |
1551 | vblank = mode->vtotal - mode->vdisplay; | |
1552 | v_de_vs = mode->vsync_start - mode->vdisplay; | |
1553 | vsync_len = mode->vsync_end - mode->vsync_start; | |
1554 | ||
1555 | /* | |
1556 | * When we're setting an interlaced mode, we need | |
1557 | * to adjust the vertical timing to suit. | |
1558 | */ | |
1559 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) { | |
1560 | vdisplay /= 2; | |
1561 | vblank /= 2; | |
1562 | v_de_vs /= 2; | |
1563 | vsync_len /= 2; | |
1564 | } | |
1565 | ||
9aaf880e FE |
1566 | /* Set up horizontal active pixel width */ |
1567 | hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1); | |
1568 | hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0); | |
1569 | ||
1570 | /* Set up vertical active lines */ | |
e80b9f4e RK |
1571 | hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1); |
1572 | hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0); | |
9aaf880e FE |
1573 | |
1574 | /* Set up horizontal blanking pixel region width */ | |
1575 | hblank = mode->htotal - mode->hdisplay; | |
1576 | hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1); | |
1577 | hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0); | |
1578 | ||
1579 | /* Set up vertical blanking pixel region width */ | |
9aaf880e FE |
1580 | hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK); |
1581 | ||
1582 | /* Set up HSYNC active edge delay width (in pixel clks) */ | |
1583 | h_de_hs = mode->hsync_start - mode->hdisplay; | |
1584 | hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1); | |
1585 | hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0); | |
1586 | ||
1587 | /* Set up VSYNC active edge delay (in lines) */ | |
9aaf880e FE |
1588 | hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY); |
1589 | ||
1590 | /* Set up HSYNC active pulse width (in pixel clks) */ | |
1591 | hsync_len = mode->hsync_end - mode->hsync_start; | |
1592 | hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1); | |
1593 | hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0); | |
1594 | ||
1595 | /* Set up VSYNC active edge delay (in lines) */ | |
9aaf880e FE |
1596 | hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH); |
1597 | } | |
1598 | ||
9aaf880e | 1599 | /* HDMI Initialization Step B.4 */ |
b21f4b65 | 1600 | static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi) |
9aaf880e | 1601 | { |
9aaf880e FE |
1602 | /* control period minimum duration */ |
1603 | hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR); | |
1604 | hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR); | |
1605 | hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC); | |
1606 | ||
1607 | /* Set to fill TMDS data channels */ | |
1608 | hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM); | |
1609 | hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM); | |
1610 | hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM); | |
1611 | ||
1612 | /* Enable pixel clock and tmds data path */ | |
7cc4ab22 RK |
1613 | hdmi->mc_clkdis |= HDMI_MC_CLKDIS_HDCPCLK_DISABLE | |
1614 | HDMI_MC_CLKDIS_CSCCLK_DISABLE | | |
1615 | HDMI_MC_CLKDIS_AUDCLK_DISABLE | | |
1616 | HDMI_MC_CLKDIS_PREPCLK_DISABLE | | |
1617 | HDMI_MC_CLKDIS_TMDSCLK_DISABLE; | |
1618 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE; | |
1619 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); | |
9aaf880e | 1620 | |
7cc4ab22 RK |
1621 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE; |
1622 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); | |
9aaf880e FE |
1623 | |
1624 | /* Enable csc path */ | |
1625 | if (is_color_space_conversion(hdmi)) { | |
7cc4ab22 RK |
1626 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE; |
1627 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); | |
9aaf880e | 1628 | } |
8b9e1c0d | 1629 | |
14247d7c NA |
1630 | /* Enable color space conversion if needed */ |
1631 | if (is_color_space_conversion(hdmi)) | |
8b9e1c0d LP |
1632 | hdmi_writeb(hdmi, HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH, |
1633 | HDMI_MC_FLOWCTRL); | |
1634 | else | |
1635 | hdmi_writeb(hdmi, HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS, | |
1636 | HDMI_MC_FLOWCTRL); | |
9aaf880e FE |
1637 | } |
1638 | ||
9aaf880e | 1639 | /* Workaround to clear the overflow condition */ |
b21f4b65 | 1640 | static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi) |
9aaf880e | 1641 | { |
be41fc55 LP |
1642 | unsigned int count; |
1643 | unsigned int i; | |
9aaf880e FE |
1644 | u8 val; |
1645 | ||
be41fc55 LP |
1646 | /* |
1647 | * Under some circumstances the Frame Composer arithmetic unit can miss | |
1648 | * an FC register write due to being busy processing the previous one. | |
1649 | * The issue can be worked around by issuing a TMDS software reset and | |
1650 | * then write one of the FC registers several times. | |
1651 | * | |
1652 | * The number of iterations matters and depends on the HDMI TX revision | |
46d1b42b JS |
1653 | * (and possibly on the platform). So far i.MX6Q (v1.30a), i.MX6DL |
1654 | * (v1.31a) and multiple Allwinner SoCs (v1.32a) have been identified | |
1655 | * as needing the workaround, with 4 iterations for v1.30a and 1 | |
1656 | * iteration for others. | |
be41fc55 | 1657 | */ |
9aaf880e | 1658 | |
be41fc55 LP |
1659 | switch (hdmi->version) { |
1660 | case 0x130a: | |
1661 | count = 4; | |
1662 | break; | |
1663 | case 0x131a: | |
46d1b42b | 1664 | case 0x132a: |
be41fc55 LP |
1665 | count = 1; |
1666 | break; | |
1667 | default: | |
9aaf880e FE |
1668 | return; |
1669 | } | |
1670 | ||
be41fc55 LP |
1671 | /* TMDS software reset */ |
1672 | hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ); | |
1673 | ||
1674 | val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF); | |
1675 | for (i = 0; i < count; i++) | |
9aaf880e FE |
1676 | hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF); |
1677 | } | |
1678 | ||
b21f4b65 | 1679 | static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi) |
9aaf880e FE |
1680 | { |
1681 | hdmi_writeb(hdmi, 0, HDMI_FC_MASK2); | |
1682 | hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2); | |
1683 | } | |
1684 | ||
b21f4b65 | 1685 | static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi) |
9aaf880e FE |
1686 | { |
1687 | hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK, | |
1688 | HDMI_IH_MUTE_FC_STAT2); | |
1689 | } | |
1690 | ||
b21f4b65 | 1691 | static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode) |
9aaf880e FE |
1692 | { |
1693 | int ret; | |
1694 | ||
1695 | hdmi_disable_overflow_interrupts(hdmi); | |
1696 | ||
1697 | hdmi->vic = drm_match_cea_mode(mode); | |
1698 | ||
1699 | if (!hdmi->vic) { | |
1700 | dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n"); | |
9aaf880e FE |
1701 | } else { |
1702 | dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic); | |
9aaf880e FE |
1703 | } |
1704 | ||
1705 | if ((hdmi->vic == 6) || (hdmi->vic == 7) || | |
b5878339 AY |
1706 | (hdmi->vic == 21) || (hdmi->vic == 22) || |
1707 | (hdmi->vic == 2) || (hdmi->vic == 3) || | |
1708 | (hdmi->vic == 17) || (hdmi->vic == 18)) | |
def23aa7 | 1709 | hdmi->hdmi_data.enc_out_encoding = V4L2_YCBCR_ENC_601; |
9aaf880e | 1710 | else |
def23aa7 | 1711 | hdmi->hdmi_data.enc_out_encoding = V4L2_YCBCR_ENC_709; |
9aaf880e | 1712 | |
d10ca826 | 1713 | hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0; |
9aaf880e FE |
1714 | hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0; |
1715 | ||
def23aa7 | 1716 | /* TOFIX: Get input format from plat data or fallback to RGB888 */ |
e20c29aa | 1717 | if (hdmi->plat_data->input_bus_format) |
def23aa7 NA |
1718 | hdmi->hdmi_data.enc_in_bus_format = |
1719 | hdmi->plat_data->input_bus_format; | |
1720 | else | |
1721 | hdmi->hdmi_data.enc_in_bus_format = MEDIA_BUS_FMT_RGB888_1X24; | |
1722 | ||
1723 | /* TOFIX: Get input encoding from plat data or fallback to none */ | |
e20c29aa | 1724 | if (hdmi->plat_data->input_bus_encoding) |
def23aa7 NA |
1725 | hdmi->hdmi_data.enc_in_encoding = |
1726 | hdmi->plat_data->input_bus_encoding; | |
1727 | else | |
1728 | hdmi->hdmi_data.enc_in_encoding = V4L2_YCBCR_ENC_DEFAULT; | |
9aaf880e | 1729 | |
def23aa7 NA |
1730 | /* TOFIX: Default to RGB888 output format */ |
1731 | hdmi->hdmi_data.enc_out_bus_format = MEDIA_BUS_FMT_RGB888_1X24; | |
9aaf880e | 1732 | |
9aaf880e FE |
1733 | hdmi->hdmi_data.pix_repet_factor = 0; |
1734 | hdmi->hdmi_data.hdcp_enable = 0; | |
1735 | hdmi->hdmi_data.video_mode.mdataenablepolarity = true; | |
1736 | ||
1737 | /* HDMI Initialization Step B.1 */ | |
1738 | hdmi_av_composer(hdmi, mode); | |
1739 | ||
1740 | /* HDMI Initializateion Step B.2 */ | |
f1585f6e | 1741 | ret = hdmi->phy.ops->init(hdmi, hdmi->phy.data, &hdmi->previous_mode); |
9aaf880e FE |
1742 | if (ret) |
1743 | return ret; | |
f1585f6e | 1744 | hdmi->phy.enabled = true; |
9aaf880e FE |
1745 | |
1746 | /* HDMI Initialization Step B.3 */ | |
b21f4b65 | 1747 | dw_hdmi_enable_video_path(hdmi); |
9aaf880e | 1748 | |
f709ec07 RK |
1749 | if (hdmi->sink_has_audio) { |
1750 | dev_dbg(hdmi->dev, "sink has audio support\n"); | |
9aaf880e FE |
1751 | |
1752 | /* HDMI Initialization Step E - Configure audio */ | |
1753 | hdmi_clk_regenerator_update_pixel_clock(hdmi); | |
57fbc055 | 1754 | hdmi_enable_audio_clk(hdmi, true); |
f709ec07 RK |
1755 | } |
1756 | ||
1757 | /* not for DVI mode */ | |
1758 | if (hdmi->sink_is_hdmi) { | |
1759 | dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__); | |
9aaf880e FE |
1760 | |
1761 | /* HDMI Initialization Step F - Configure AVI InfoFrame */ | |
d4ac4cb6 | 1762 | hdmi_config_AVI(hdmi, mode); |
9aa1eca0 | 1763 | hdmi_config_vendor_specific_infoframe(hdmi, mode); |
05b1342f RK |
1764 | } else { |
1765 | dev_dbg(hdmi->dev, "%s DVI mode\n", __func__); | |
9aaf880e FE |
1766 | } |
1767 | ||
1768 | hdmi_video_packetize(hdmi); | |
1769 | hdmi_video_csc(hdmi); | |
1770 | hdmi_video_sample(hdmi); | |
1771 | hdmi_tx_hdcp_config(hdmi); | |
1772 | ||
b21f4b65 | 1773 | dw_hdmi_clear_overflow(hdmi); |
05b1342f | 1774 | if (hdmi->cable_plugin && hdmi->sink_is_hdmi) |
9aaf880e FE |
1775 | hdmi_enable_overflow_interrupts(hdmi); |
1776 | ||
1777 | return 0; | |
1778 | } | |
1779 | ||
a23d6265 | 1780 | static void dw_hdmi_setup_i2c(struct dw_hdmi *hdmi) |
9aaf880e FE |
1781 | { |
1782 | hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL, | |
1783 | HDMI_PHY_I2CM_INT_ADDR); | |
1784 | ||
1785 | hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL | | |
1786 | HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL, | |
1787 | HDMI_PHY_I2CM_CTLINT_ADDR); | |
9aaf880e FE |
1788 | } |
1789 | ||
b21f4b65 | 1790 | static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi) |
9aaf880e FE |
1791 | { |
1792 | u8 ih_mute; | |
1793 | ||
1794 | /* | |
1795 | * Boot up defaults are: | |
1796 | * HDMI_IH_MUTE = 0x03 (disabled) | |
1797 | * HDMI_IH_MUTE_* = 0x00 (enabled) | |
1798 | * | |
1799 | * Disable top level interrupt bits in HDMI block | |
1800 | */ | |
1801 | ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) | | |
1802 | HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT | | |
1803 | HDMI_IH_MUTE_MUTE_ALL_INTERRUPT; | |
1804 | ||
1805 | hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE); | |
1806 | ||
1807 | /* by default mask all interrupts */ | |
1808 | hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK); | |
1809 | hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0); | |
1810 | hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1); | |
1811 | hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2); | |
1812 | hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0); | |
1813 | hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR); | |
1814 | hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR); | |
1815 | hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT); | |
1816 | hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT); | |
1817 | hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK); | |
1818 | hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK); | |
1819 | hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK); | |
9aaf880e FE |
1820 | hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT); |
1821 | hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT); | |
1822 | ||
1823 | /* Disable interrupts in the IH_MUTE_* registers */ | |
1824 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0); | |
1825 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1); | |
1826 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2); | |
1827 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0); | |
1828 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0); | |
1829 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0); | |
1830 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0); | |
1831 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0); | |
1832 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0); | |
1833 | hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0); | |
1834 | ||
1835 | /* Enable top level interrupt bits in HDMI block */ | |
1836 | ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT | | |
1837 | HDMI_IH_MUTE_MUTE_ALL_INTERRUPT); | |
1838 | hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE); | |
1839 | } | |
1840 | ||
b21f4b65 | 1841 | static void dw_hdmi_poweron(struct dw_hdmi *hdmi) |
9aaf880e | 1842 | { |
381f05a7 | 1843 | hdmi->bridge_is_on = true; |
b21f4b65 | 1844 | dw_hdmi_setup(hdmi, &hdmi->previous_mode); |
9aaf880e FE |
1845 | } |
1846 | ||
b21f4b65 | 1847 | static void dw_hdmi_poweroff(struct dw_hdmi *hdmi) |
9aaf880e | 1848 | { |
f1585f6e LP |
1849 | if (hdmi->phy.enabled) { |
1850 | hdmi->phy.ops->disable(hdmi, hdmi->phy.data); | |
1851 | hdmi->phy.enabled = false; | |
1852 | } | |
1853 | ||
381f05a7 RK |
1854 | hdmi->bridge_is_on = false; |
1855 | } | |
1856 | ||
1857 | static void dw_hdmi_update_power(struct dw_hdmi *hdmi) | |
1858 | { | |
1859 | int force = hdmi->force; | |
1860 | ||
1861 | if (hdmi->disabled) { | |
1862 | force = DRM_FORCE_OFF; | |
1863 | } else if (force == DRM_FORCE_UNSPECIFIED) { | |
aeac23bd | 1864 | if (hdmi->rxsense) |
381f05a7 RK |
1865 | force = DRM_FORCE_ON; |
1866 | else | |
1867 | force = DRM_FORCE_OFF; | |
1868 | } | |
1869 | ||
1870 | if (force == DRM_FORCE_OFF) { | |
1871 | if (hdmi->bridge_is_on) | |
1872 | dw_hdmi_poweroff(hdmi); | |
1873 | } else { | |
1874 | if (!hdmi->bridge_is_on) | |
1875 | dw_hdmi_poweron(hdmi); | |
1876 | } | |
9aaf880e FE |
1877 | } |
1878 | ||
aeac23bd RK |
1879 | /* |
1880 | * Adjust the detection of RXSENSE according to whether we have a forced | |
1881 | * connection mode enabled, or whether we have been disabled. There is | |
1882 | * no point processing RXSENSE interrupts if we have a forced connection | |
1883 | * state, or DRM has us disabled. | |
1884 | * | |
1885 | * We also disable rxsense interrupts when we think we're disconnected | |
1886 | * to avoid floating TDMS signals giving false rxsense interrupts. | |
1887 | * | |
1888 | * Note: we still need to listen for HPD interrupts even when DRM has us | |
1889 | * disabled so that we can detect a connect event. | |
1890 | */ | |
1891 | static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi) | |
1892 | { | |
386d3299 NA |
1893 | if (hdmi->phy.ops->update_hpd) |
1894 | hdmi->phy.ops->update_hpd(hdmi, hdmi->phy.data, | |
1895 | hdmi->force, hdmi->disabled, | |
1896 | hdmi->rxsense); | |
a23d6265 LP |
1897 | } |
1898 | ||
b21f4b65 AY |
1899 | static enum drm_connector_status |
1900 | dw_hdmi_connector_detect(struct drm_connector *connector, bool force) | |
9aaf880e | 1901 | { |
b21f4b65 | 1902 | struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi, |
d94905e0 | 1903 | connector); |
98dbeada | 1904 | |
381f05a7 RK |
1905 | mutex_lock(&hdmi->mutex); |
1906 | hdmi->force = DRM_FORCE_UNSPECIFIED; | |
1907 | dw_hdmi_update_power(hdmi); | |
aeac23bd | 1908 | dw_hdmi_update_phy_mask(hdmi); |
381f05a7 RK |
1909 | mutex_unlock(&hdmi->mutex); |
1910 | ||
f1585f6e | 1911 | return hdmi->phy.ops->read_hpd(hdmi, hdmi->phy.data); |
9aaf880e FE |
1912 | } |
1913 | ||
b21f4b65 | 1914 | static int dw_hdmi_connector_get_modes(struct drm_connector *connector) |
9aaf880e | 1915 | { |
b21f4b65 | 1916 | struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi, |
9aaf880e FE |
1917 | connector); |
1918 | struct edid *edid; | |
6c7e66e6 | 1919 | int ret = 0; |
9aaf880e FE |
1920 | |
1921 | if (!hdmi->ddc) | |
1922 | return 0; | |
1923 | ||
1924 | edid = drm_get_edid(connector, hdmi->ddc); | |
1925 | if (edid) { | |
1926 | dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n", | |
1927 | edid->width_cm, edid->height_cm); | |
1928 | ||
05b1342f | 1929 | hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid); |
f709ec07 | 1930 | hdmi->sink_has_audio = drm_detect_monitor_audio(edid); |
9aaf880e | 1931 | drm_mode_connector_update_edid_property(connector, edid); |
e84b8d75 | 1932 | cec_notifier_set_phys_addr_from_edid(hdmi->cec_notifier, edid); |
9aaf880e FE |
1933 | ret = drm_add_edid_modes(connector, edid); |
1934 | kfree(edid); | |
1935 | } else { | |
1936 | dev_dbg(hdmi->dev, "failed to get edid\n"); | |
1937 | } | |
1938 | ||
6c7e66e6 | 1939 | return ret; |
9aaf880e FE |
1940 | } |
1941 | ||
381f05a7 RK |
1942 | static void dw_hdmi_connector_force(struct drm_connector *connector) |
1943 | { | |
1944 | struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi, | |
1945 | connector); | |
1946 | ||
1947 | mutex_lock(&hdmi->mutex); | |
1948 | hdmi->force = connector->force; | |
1949 | dw_hdmi_update_power(hdmi); | |
aeac23bd | 1950 | dw_hdmi_update_phy_mask(hdmi); |
381f05a7 RK |
1951 | mutex_unlock(&hdmi->mutex); |
1952 | } | |
1953 | ||
dae91e4d | 1954 | static const struct drm_connector_funcs dw_hdmi_connector_funcs = { |
2c5b2ccc MY |
1955 | .fill_modes = drm_helper_probe_single_connector_modes, |
1956 | .detect = dw_hdmi_connector_detect, | |
fdd8326a | 1957 | .destroy = drm_connector_cleanup, |
2c5b2ccc MY |
1958 | .force = dw_hdmi_connector_force, |
1959 | .reset = drm_atomic_helper_connector_reset, | |
1960 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, | |
1961 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, | |
1962 | }; | |
1963 | ||
dae91e4d | 1964 | static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = { |
b21f4b65 | 1965 | .get_modes = dw_hdmi_connector_get_modes, |
c2a441fe | 1966 | .best_encoder = drm_atomic_helper_best_encoder, |
9aaf880e FE |
1967 | }; |
1968 | ||
d2ae94ae LP |
1969 | static int dw_hdmi_bridge_attach(struct drm_bridge *bridge) |
1970 | { | |
1971 | struct dw_hdmi *hdmi = bridge->driver_private; | |
1972 | struct drm_encoder *encoder = bridge->encoder; | |
1973 | struct drm_connector *connector = &hdmi->connector; | |
1974 | ||
1975 | connector->interlace_allowed = 1; | |
1976 | connector->polled = DRM_CONNECTOR_POLL_HPD; | |
1977 | ||
1978 | drm_connector_helper_add(connector, &dw_hdmi_connector_helper_funcs); | |
1979 | ||
1980 | drm_connector_init(bridge->dev, connector, &dw_hdmi_connector_funcs, | |
1981 | DRM_MODE_CONNECTOR_HDMIA); | |
1982 | ||
1983 | drm_mode_connector_attach_encoder(connector, encoder); | |
1984 | ||
1985 | return 0; | |
1986 | } | |
1987 | ||
b0febde7 JA |
1988 | static enum drm_mode_status |
1989 | dw_hdmi_bridge_mode_valid(struct drm_bridge *bridge, | |
1990 | const struct drm_display_mode *mode) | |
6ce2ca58 RP |
1991 | { |
1992 | struct dw_hdmi *hdmi = bridge->driver_private; | |
1993 | struct drm_connector *connector = &hdmi->connector; | |
b0febde7 | 1994 | enum drm_mode_status mode_status = MODE_OK; |
6ce2ca58 | 1995 | |
b0febde7 JA |
1996 | /* We don't support double-clocked modes */ |
1997 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) | |
1998 | return MODE_BAD; | |
1999 | ||
2000 | if (hdmi->plat_data->mode_valid) | |
2001 | mode_status = hdmi->plat_data->mode_valid(connector, mode); | |
2002 | ||
2003 | return mode_status; | |
6ce2ca58 RP |
2004 | } |
2005 | ||
fd30b38c LP |
2006 | static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge, |
2007 | struct drm_display_mode *orig_mode, | |
2008 | struct drm_display_mode *mode) | |
2009 | { | |
2010 | struct dw_hdmi *hdmi = bridge->driver_private; | |
2011 | ||
2012 | mutex_lock(&hdmi->mutex); | |
2013 | ||
2014 | /* Store the display mode for plugin/DKMS poweron events */ | |
2015 | memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode)); | |
2016 | ||
2017 | mutex_unlock(&hdmi->mutex); | |
2018 | } | |
2019 | ||
2020 | static void dw_hdmi_bridge_disable(struct drm_bridge *bridge) | |
2021 | { | |
2022 | struct dw_hdmi *hdmi = bridge->driver_private; | |
2023 | ||
2024 | mutex_lock(&hdmi->mutex); | |
2025 | hdmi->disabled = true; | |
2026 | dw_hdmi_update_power(hdmi); | |
2027 | dw_hdmi_update_phy_mask(hdmi); | |
2028 | mutex_unlock(&hdmi->mutex); | |
2029 | } | |
2030 | ||
2031 | static void dw_hdmi_bridge_enable(struct drm_bridge *bridge) | |
2032 | { | |
2033 | struct dw_hdmi *hdmi = bridge->driver_private; | |
2034 | ||
2035 | mutex_lock(&hdmi->mutex); | |
2036 | hdmi->disabled = false; | |
2037 | dw_hdmi_update_power(hdmi); | |
2038 | dw_hdmi_update_phy_mask(hdmi); | |
2039 | mutex_unlock(&hdmi->mutex); | |
2040 | } | |
2041 | ||
dae91e4d | 2042 | static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = { |
d2ae94ae | 2043 | .attach = dw_hdmi_bridge_attach, |
b21f4b65 AY |
2044 | .enable = dw_hdmi_bridge_enable, |
2045 | .disable = dw_hdmi_bridge_disable, | |
b21f4b65 | 2046 | .mode_set = dw_hdmi_bridge_mode_set, |
b0febde7 | 2047 | .mode_valid = dw_hdmi_bridge_mode_valid, |
3d1b35a3 AY |
2048 | }; |
2049 | ||
3efc2fa3 VZ |
2050 | static irqreturn_t dw_hdmi_i2c_irq(struct dw_hdmi *hdmi) |
2051 | { | |
2052 | struct dw_hdmi_i2c *i2c = hdmi->i2c; | |
2053 | unsigned int stat; | |
2054 | ||
2055 | stat = hdmi_readb(hdmi, HDMI_IH_I2CM_STAT0); | |
2056 | if (!stat) | |
2057 | return IRQ_NONE; | |
2058 | ||
2059 | hdmi_writeb(hdmi, stat, HDMI_IH_I2CM_STAT0); | |
2060 | ||
2061 | i2c->stat = stat; | |
2062 | ||
2063 | complete(&i2c->cmp); | |
2064 | ||
2065 | return IRQ_HANDLED; | |
2066 | } | |
2067 | ||
b21f4b65 | 2068 | static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id) |
d94905e0 | 2069 | { |
b21f4b65 | 2070 | struct dw_hdmi *hdmi = dev_id; |
d94905e0 | 2071 | u8 intr_stat; |
3efc2fa3 VZ |
2072 | irqreturn_t ret = IRQ_NONE; |
2073 | ||
2074 | if (hdmi->i2c) | |
2075 | ret = dw_hdmi_i2c_irq(hdmi); | |
d94905e0 RK |
2076 | |
2077 | intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0); | |
3efc2fa3 | 2078 | if (intr_stat) { |
d94905e0 | 2079 | hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0); |
3efc2fa3 VZ |
2080 | return IRQ_WAKE_THREAD; |
2081 | } | |
d94905e0 | 2082 | |
3efc2fa3 | 2083 | return ret; |
d94905e0 RK |
2084 | } |
2085 | ||
386d3299 NA |
2086 | void __dw_hdmi_setup_rx_sense(struct dw_hdmi *hdmi, bool hpd, bool rx_sense) |
2087 | { | |
2088 | mutex_lock(&hdmi->mutex); | |
2089 | ||
2090 | if (!hdmi->force) { | |
2091 | /* | |
2092 | * If the RX sense status indicates we're disconnected, | |
2093 | * clear the software rxsense status. | |
2094 | */ | |
2095 | if (!rx_sense) | |
2096 | hdmi->rxsense = false; | |
2097 | ||
2098 | /* | |
2099 | * Only set the software rxsense status when both | |
2100 | * rxsense and hpd indicates we're connected. | |
2101 | * This avoids what seems to be bad behaviour in | |
2102 | * at least iMX6S versions of the phy. | |
2103 | */ | |
2104 | if (hpd) | |
2105 | hdmi->rxsense = true; | |
2106 | ||
2107 | dw_hdmi_update_power(hdmi); | |
2108 | dw_hdmi_update_phy_mask(hdmi); | |
2109 | } | |
2110 | mutex_unlock(&hdmi->mutex); | |
2111 | } | |
2112 | ||
2113 | void dw_hdmi_setup_rx_sense(struct device *dev, bool hpd, bool rx_sense) | |
2114 | { | |
2115 | struct dw_hdmi *hdmi = dev_get_drvdata(dev); | |
2116 | ||
2117 | __dw_hdmi_setup_rx_sense(hdmi, hpd, rx_sense); | |
2118 | } | |
2119 | EXPORT_SYMBOL_GPL(dw_hdmi_setup_rx_sense); | |
2120 | ||
b21f4b65 | 2121 | static irqreturn_t dw_hdmi_irq(int irq, void *dev_id) |
9aaf880e | 2122 | { |
b21f4b65 | 2123 | struct dw_hdmi *hdmi = dev_id; |
aeac23bd | 2124 | u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat; |
9aaf880e FE |
2125 | |
2126 | intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0); | |
9aaf880e | 2127 | phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0); |
aeac23bd RK |
2128 | phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0); |
2129 | ||
2130 | phy_pol_mask = 0; | |
2131 | if (intr_stat & HDMI_IH_PHY_STAT0_HPD) | |
2132 | phy_pol_mask |= HDMI_PHY_HPD; | |
2133 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0) | |
2134 | phy_pol_mask |= HDMI_PHY_RX_SENSE0; | |
2135 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1) | |
2136 | phy_pol_mask |= HDMI_PHY_RX_SENSE1; | |
2137 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2) | |
2138 | phy_pol_mask |= HDMI_PHY_RX_SENSE2; | |
2139 | if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3) | |
2140 | phy_pol_mask |= HDMI_PHY_RX_SENSE3; | |
2141 | ||
2142 | if (phy_pol_mask) | |
2143 | hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0); | |
9aaf880e | 2144 | |
aeac23bd RK |
2145 | /* |
2146 | * RX sense tells us whether the TDMS transmitters are detecting | |
2147 | * load - in other words, there's something listening on the | |
2148 | * other end of the link. Use this to decide whether we should | |
2149 | * power on the phy as HPD may be toggled by the sink to merely | |
2150 | * ask the source to re-read the EDID. | |
2151 | */ | |
2152 | if (intr_stat & | |
e84b8d75 | 2153 | (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) { |
386d3299 NA |
2154 | __dw_hdmi_setup_rx_sense(hdmi, |
2155 | phy_stat & HDMI_PHY_HPD, | |
2156 | phy_stat & HDMI_PHY_RX_SENSE); | |
aeac23bd | 2157 | |
e84b8d75 RK |
2158 | if ((phy_stat & (HDMI_PHY_RX_SENSE | HDMI_PHY_HPD)) == 0) |
2159 | cec_notifier_set_phys_addr(hdmi->cec_notifier, | |
2160 | CEC_PHYS_ADDR_INVALID); | |
2161 | } | |
2162 | ||
aeac23bd RK |
2163 | if (intr_stat & HDMI_IH_PHY_STAT0_HPD) { |
2164 | dev_dbg(hdmi->dev, "EVENT=%s\n", | |
2165 | phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout"); | |
ba5d7e61 LP |
2166 | if (hdmi->bridge.dev) |
2167 | drm_helper_hpd_irq_event(hdmi->bridge.dev); | |
9aaf880e FE |
2168 | } |
2169 | ||
2170 | hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0); | |
aeac23bd RK |
2171 | hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE), |
2172 | HDMI_IH_MUTE_PHY_STAT0); | |
9aaf880e FE |
2173 | |
2174 | return IRQ_HANDLED; | |
2175 | } | |
2176 | ||
faba6c3c LP |
2177 | static const struct dw_hdmi_phy_data dw_hdmi_phys[] = { |
2178 | { | |
2179 | .type = DW_HDMI_PHY_DWC_HDMI_TX_PHY, | |
2180 | .name = "DWC HDMI TX PHY", | |
b0e583e5 | 2181 | .gen = 1, |
faba6c3c LP |
2182 | }, { |
2183 | .type = DW_HDMI_PHY_DWC_MHL_PHY_HEAC, | |
2184 | .name = "DWC MHL PHY + HEAC PHY", | |
b0e583e5 | 2185 | .gen = 2, |
faba6c3c | 2186 | .has_svsret = true, |
2ef9dfed | 2187 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
faba6c3c LP |
2188 | }, { |
2189 | .type = DW_HDMI_PHY_DWC_MHL_PHY, | |
2190 | .name = "DWC MHL PHY", | |
b0e583e5 | 2191 | .gen = 2, |
faba6c3c | 2192 | .has_svsret = true, |
2ef9dfed | 2193 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
faba6c3c LP |
2194 | }, { |
2195 | .type = DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY_HEAC, | |
2196 | .name = "DWC HDMI 3D TX PHY + HEAC PHY", | |
b0e583e5 | 2197 | .gen = 2, |
2ef9dfed | 2198 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
faba6c3c LP |
2199 | }, { |
2200 | .type = DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY, | |
2201 | .name = "DWC HDMI 3D TX PHY", | |
b0e583e5 | 2202 | .gen = 2, |
2ef9dfed | 2203 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
faba6c3c LP |
2204 | }, { |
2205 | .type = DW_HDMI_PHY_DWC_HDMI20_TX_PHY, | |
2206 | .name = "DWC HDMI 2.0 TX PHY", | |
b0e583e5 | 2207 | .gen = 2, |
faba6c3c | 2208 | .has_svsret = true, |
c93f6092 | 2209 | .configure = hdmi_phy_configure_dwc_hdmi_3d_tx, |
2ef9dfed KB |
2210 | }, { |
2211 | .type = DW_HDMI_PHY_VENDOR_PHY, | |
2212 | .name = "Vendor PHY", | |
faba6c3c LP |
2213 | } |
2214 | }; | |
2215 | ||
2216 | static int dw_hdmi_detect_phy(struct dw_hdmi *hdmi) | |
2217 | { | |
2218 | unsigned int i; | |
2219 | u8 phy_type; | |
2220 | ||
2221 | phy_type = hdmi_readb(hdmi, HDMI_CONFIG2_ID); | |
2222 | ||
f1585f6e LP |
2223 | if (phy_type == DW_HDMI_PHY_VENDOR_PHY) { |
2224 | /* Vendor PHYs require support from the glue layer. */ | |
2225 | if (!hdmi->plat_data->phy_ops || !hdmi->plat_data->phy_name) { | |
2226 | dev_err(hdmi->dev, | |
2227 | "Vendor HDMI PHY not supported by glue layer\n"); | |
2228 | return -ENODEV; | |
2229 | } | |
2230 | ||
2231 | hdmi->phy.ops = hdmi->plat_data->phy_ops; | |
2232 | hdmi->phy.data = hdmi->plat_data->phy_data; | |
2233 | hdmi->phy.name = hdmi->plat_data->phy_name; | |
2234 | return 0; | |
2235 | } | |
2236 | ||
2237 | /* Synopsys PHYs are handled internally. */ | |
faba6c3c LP |
2238 | for (i = 0; i < ARRAY_SIZE(dw_hdmi_phys); ++i) { |
2239 | if (dw_hdmi_phys[i].type == phy_type) { | |
f1585f6e LP |
2240 | hdmi->phy.ops = &dw_hdmi_synopsys_phy_ops; |
2241 | hdmi->phy.name = dw_hdmi_phys[i].name; | |
2242 | hdmi->phy.data = (void *)&dw_hdmi_phys[i]; | |
2ef9dfed KB |
2243 | |
2244 | if (!dw_hdmi_phys[i].configure && | |
2245 | !hdmi->plat_data->configure_phy) { | |
2246 | dev_err(hdmi->dev, "%s requires platform support\n", | |
2247 | hdmi->phy.name); | |
2248 | return -ENODEV; | |
2249 | } | |
2250 | ||
faba6c3c LP |
2251 | return 0; |
2252 | } | |
2253 | } | |
2254 | ||
f1585f6e | 2255 | dev_err(hdmi->dev, "Unsupported HDMI PHY type (%02x)\n", phy_type); |
faba6c3c LP |
2256 | return -ENODEV; |
2257 | } | |
2258 | ||
a616e63c RK |
2259 | static void dw_hdmi_cec_enable(struct dw_hdmi *hdmi) |
2260 | { | |
2261 | mutex_lock(&hdmi->mutex); | |
2262 | hdmi->mc_clkdis &= ~HDMI_MC_CLKDIS_CECCLK_DISABLE; | |
2263 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); | |
2264 | mutex_unlock(&hdmi->mutex); | |
2265 | } | |
2266 | ||
2267 | static void dw_hdmi_cec_disable(struct dw_hdmi *hdmi) | |
2268 | { | |
2269 | mutex_lock(&hdmi->mutex); | |
2270 | hdmi->mc_clkdis |= HDMI_MC_CLKDIS_CECCLK_DISABLE; | |
2271 | hdmi_writeb(hdmi, hdmi->mc_clkdis, HDMI_MC_CLKDIS); | |
2272 | mutex_unlock(&hdmi->mutex); | |
2273 | } | |
2274 | ||
2275 | static const struct dw_hdmi_cec_ops dw_hdmi_cec_ops = { | |
2276 | .write = hdmi_writeb, | |
2277 | .read = hdmi_readb, | |
2278 | .enable = dw_hdmi_cec_enable, | |
2279 | .disable = dw_hdmi_cec_disable, | |
2280 | }; | |
2281 | ||
80e2f979 NA |
2282 | static const struct regmap_config hdmi_regmap_8bit_config = { |
2283 | .reg_bits = 32, | |
2284 | .val_bits = 8, | |
2285 | .reg_stride = 1, | |
2286 | .max_register = HDMI_I2CM_FS_SCL_LCNT_0_ADDR, | |
2287 | }; | |
2288 | ||
2289 | static const struct regmap_config hdmi_regmap_32bit_config = { | |
2290 | .reg_bits = 32, | |
2291 | .val_bits = 32, | |
2292 | .reg_stride = 4, | |
2293 | .max_register = HDMI_I2CM_FS_SCL_LCNT_0_ADDR << 2, | |
2294 | }; | |
2295 | ||
69497eb9 LP |
2296 | static struct dw_hdmi * |
2297 | __dw_hdmi_probe(struct platform_device *pdev, | |
2298 | const struct dw_hdmi_plat_data *plat_data) | |
9aaf880e | 2299 | { |
c608119d | 2300 | struct device *dev = &pdev->dev; |
17b5001b | 2301 | struct device_node *np = dev->of_node; |
7ed6c665 | 2302 | struct platform_device_info pdevinfo; |
9aaf880e | 2303 | struct device_node *ddc_node; |
a616e63c | 2304 | struct dw_hdmi_cec_data cec; |
b21f4b65 | 2305 | struct dw_hdmi *hdmi; |
80e2f979 | 2306 | struct resource *iores = NULL; |
c608119d | 2307 | int irq; |
3d1b35a3 | 2308 | int ret; |
0cd9d142 | 2309 | u32 val = 1; |
0527e12e LP |
2310 | u8 prod_id0; |
2311 | u8 prod_id1; | |
2761ba6c | 2312 | u8 config0; |
0c674948 | 2313 | u8 config3; |
9aaf880e | 2314 | |
17b5001b | 2315 | hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL); |
9aaf880e | 2316 | if (!hdmi) |
69497eb9 | 2317 | return ERR_PTR(-ENOMEM); |
9aaf880e | 2318 | |
3d1b35a3 | 2319 | hdmi->plat_data = plat_data; |
17b5001b | 2320 | hdmi->dev = dev; |
40678388 | 2321 | hdmi->sample_rate = 48000; |
b872a8e1 | 2322 | hdmi->disabled = true; |
aeac23bd RK |
2323 | hdmi->rxsense = true; |
2324 | hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE); | |
7cc4ab22 | 2325 | hdmi->mc_clkdis = 0x7f; |
9aaf880e | 2326 | |
b872a8e1 | 2327 | mutex_init(&hdmi->mutex); |
6bcf4953 | 2328 | mutex_init(&hdmi->audio_mutex); |
b90120a9 | 2329 | spin_lock_init(&hdmi->audio_lock); |
6bcf4953 | 2330 | |
b5d45901 | 2331 | ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0); |
9aaf880e | 2332 | if (ddc_node) { |
9f04a1f2 | 2333 | hdmi->ddc = of_get_i2c_adapter_by_node(ddc_node); |
c2c38488 AY |
2334 | of_node_put(ddc_node); |
2335 | if (!hdmi->ddc) { | |
9aaf880e | 2336 | dev_dbg(hdmi->dev, "failed to read ddc node\n"); |
69497eb9 | 2337 | return ERR_PTR(-EPROBE_DEFER); |
c2c38488 | 2338 | } |
9aaf880e | 2339 | |
9aaf880e FE |
2340 | } else { |
2341 | dev_dbg(hdmi->dev, "no ddc property found\n"); | |
2342 | } | |
2343 | ||
80e2f979 NA |
2344 | if (!plat_data->regm) { |
2345 | const struct regmap_config *reg_config; | |
2346 | ||
2347 | of_property_read_u32(np, "reg-io-width", &val); | |
2348 | switch (val) { | |
2349 | case 4: | |
2350 | reg_config = &hdmi_regmap_32bit_config; | |
2351 | hdmi->reg_shift = 2; | |
2352 | break; | |
2353 | case 1: | |
2354 | reg_config = &hdmi_regmap_8bit_config; | |
2355 | break; | |
2356 | default: | |
2357 | dev_err(dev, "reg-io-width must be 1 or 4\n"); | |
2358 | return ERR_PTR(-EINVAL); | |
2359 | } | |
2360 | ||
2361 | iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
2362 | hdmi->regs = devm_ioremap_resource(dev, iores); | |
2363 | if (IS_ERR(hdmi->regs)) { | |
2364 | ret = PTR_ERR(hdmi->regs); | |
2365 | goto err_res; | |
2366 | } | |
2367 | ||
2368 | hdmi->regm = devm_regmap_init_mmio(dev, hdmi->regs, reg_config); | |
2369 | if (IS_ERR(hdmi->regm)) { | |
2370 | dev_err(dev, "Failed to configure regmap\n"); | |
2371 | ret = PTR_ERR(hdmi->regm); | |
2372 | goto err_res; | |
2373 | } | |
2374 | } else { | |
2375 | hdmi->regm = plat_data->regm; | |
9f04a1f2 | 2376 | } |
9aaf880e | 2377 | |
9aaf880e FE |
2378 | hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr"); |
2379 | if (IS_ERR(hdmi->isfr_clk)) { | |
2380 | ret = PTR_ERR(hdmi->isfr_clk); | |
b5878339 | 2381 | dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret); |
9f04a1f2 | 2382 | goto err_res; |
9aaf880e FE |
2383 | } |
2384 | ||
2385 | ret = clk_prepare_enable(hdmi->isfr_clk); | |
2386 | if (ret) { | |
b5878339 | 2387 | dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret); |
9f04a1f2 | 2388 | goto err_res; |
9aaf880e FE |
2389 | } |
2390 | ||
2391 | hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb"); | |
2392 | if (IS_ERR(hdmi->iahb_clk)) { | |
2393 | ret = PTR_ERR(hdmi->iahb_clk); | |
b5878339 | 2394 | dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret); |
9aaf880e FE |
2395 | goto err_isfr; |
2396 | } | |
2397 | ||
2398 | ret = clk_prepare_enable(hdmi->iahb_clk); | |
2399 | if (ret) { | |
b5878339 | 2400 | dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret); |
9aaf880e FE |
2401 | goto err_isfr; |
2402 | } | |
2403 | ||
ebe32c3e PHH |
2404 | hdmi->cec_clk = devm_clk_get(hdmi->dev, "cec"); |
2405 | if (PTR_ERR(hdmi->cec_clk) == -ENOENT) { | |
2406 | hdmi->cec_clk = NULL; | |
2407 | } else if (IS_ERR(hdmi->cec_clk)) { | |
2408 | ret = PTR_ERR(hdmi->cec_clk); | |
2409 | if (ret != -EPROBE_DEFER) | |
2410 | dev_err(hdmi->dev, "Cannot get HDMI cec clock: %d\n", | |
2411 | ret); | |
2412 | ||
2413 | hdmi->cec_clk = NULL; | |
2414 | goto err_iahb; | |
2415 | } else { | |
2416 | ret = clk_prepare_enable(hdmi->cec_clk); | |
2417 | if (ret) { | |
2418 | dev_err(hdmi->dev, "Cannot enable HDMI cec clock: %d\n", | |
2419 | ret); | |
2420 | goto err_iahb; | |
2421 | } | |
2422 | } | |
2423 | ||
9aaf880e | 2424 | /* Product and revision IDs */ |
be41fc55 LP |
2425 | hdmi->version = (hdmi_readb(hdmi, HDMI_DESIGN_ID) << 8) |
2426 | | (hdmi_readb(hdmi, HDMI_REVISION_ID) << 0); | |
0527e12e LP |
2427 | prod_id0 = hdmi_readb(hdmi, HDMI_PRODUCT_ID0); |
2428 | prod_id1 = hdmi_readb(hdmi, HDMI_PRODUCT_ID1); | |
2429 | ||
2430 | if (prod_id0 != HDMI_PRODUCT_ID0_HDMI_TX || | |
2431 | (prod_id1 & ~HDMI_PRODUCT_ID1_HDCP) != HDMI_PRODUCT_ID1_HDMI_TX) { | |
2432 | dev_err(dev, "Unsupported HDMI controller (%04x:%02x:%02x)\n", | |
be41fc55 | 2433 | hdmi->version, prod_id0, prod_id1); |
0527e12e LP |
2434 | ret = -ENODEV; |
2435 | goto err_iahb; | |
2436 | } | |
2437 | ||
faba6c3c LP |
2438 | ret = dw_hdmi_detect_phy(hdmi); |
2439 | if (ret < 0) | |
2440 | goto err_iahb; | |
2441 | ||
2442 | dev_info(dev, "Detected HDMI TX controller v%x.%03x %s HDCP (%s)\n", | |
be41fc55 | 2443 | hdmi->version >> 12, hdmi->version & 0xfff, |
faba6c3c | 2444 | prod_id1 & HDMI_PRODUCT_ID1_HDCP ? "with" : "without", |
f1585f6e | 2445 | hdmi->phy.name); |
9aaf880e FE |
2446 | |
2447 | initialize_hdmi_ih_mutes(hdmi); | |
2448 | ||
c608119d | 2449 | irq = platform_get_irq(pdev, 0); |
69497eb9 LP |
2450 | if (irq < 0) { |
2451 | ret = irq; | |
c608119d | 2452 | goto err_iahb; |
69497eb9 | 2453 | } |
c608119d | 2454 | |
639a202c PZ |
2455 | ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq, |
2456 | dw_hdmi_irq, IRQF_SHARED, | |
2457 | dev_name(dev), hdmi); | |
2458 | if (ret) | |
b33ef619 | 2459 | goto err_iahb; |
639a202c | 2460 | |
e84b8d75 RK |
2461 | hdmi->cec_notifier = cec_notifier_get(dev); |
2462 | if (!hdmi->cec_notifier) { | |
2463 | ret = -ENOMEM; | |
2464 | goto err_iahb; | |
2465 | } | |
2466 | ||
9aaf880e FE |
2467 | /* |
2468 | * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator | |
2469 | * N and cts values before enabling phy | |
2470 | */ | |
2471 | hdmi_init_clk_regenerator(hdmi); | |
2472 | ||
3efc2fa3 VZ |
2473 | /* If DDC bus is not specified, try to register HDMI I2C bus */ |
2474 | if (!hdmi->ddc) { | |
2475 | hdmi->ddc = dw_hdmi_i2c_adapter(hdmi); | |
2476 | if (IS_ERR(hdmi->ddc)) | |
2477 | hdmi->ddc = NULL; | |
2478 | } | |
2479 | ||
69497eb9 LP |
2480 | hdmi->bridge.driver_private = hdmi; |
2481 | hdmi->bridge.funcs = &dw_hdmi_bridge_funcs; | |
d5ad7843 | 2482 | #ifdef CONFIG_OF |
69497eb9 | 2483 | hdmi->bridge.of_node = pdev->dev.of_node; |
d5ad7843 | 2484 | #endif |
9aaf880e | 2485 | |
a23d6265 | 2486 | dw_hdmi_setup_i2c(hdmi); |
386d3299 NA |
2487 | if (hdmi->phy.ops->setup_hpd) |
2488 | hdmi->phy.ops->setup_hpd(hdmi, hdmi->phy.data); | |
9aaf880e | 2489 | |
7ed6c665 RK |
2490 | memset(&pdevinfo, 0, sizeof(pdevinfo)); |
2491 | pdevinfo.parent = dev; | |
2492 | pdevinfo.id = PLATFORM_DEVID_AUTO; | |
2493 | ||
2761ba6c | 2494 | config0 = hdmi_readb(hdmi, HDMI_CONFIG0_ID); |
0c674948 | 2495 | config3 = hdmi_readb(hdmi, HDMI_CONFIG3_ID); |
2761ba6c | 2496 | |
80e2f979 | 2497 | if (iores && config3 & HDMI_CONFIG3_AHBAUDDMA) { |
2761ba6c KM |
2498 | struct dw_hdmi_audio_data audio; |
2499 | ||
7ed6c665 RK |
2500 | audio.phys = iores->start; |
2501 | audio.base = hdmi->regs; | |
2502 | audio.irq = irq; | |
2503 | audio.hdmi = hdmi; | |
f5ce4057 | 2504 | audio.eld = hdmi->connector.eld; |
a7d555d2 RP |
2505 | hdmi->enable_audio = dw_hdmi_ahb_audio_enable; |
2506 | hdmi->disable_audio = dw_hdmi_ahb_audio_disable; | |
7ed6c665 RK |
2507 | |
2508 | pdevinfo.name = "dw-hdmi-ahb-audio"; | |
2509 | pdevinfo.data = &audio; | |
2510 | pdevinfo.size_data = sizeof(audio); | |
2511 | pdevinfo.dma_mask = DMA_BIT_MASK(32); | |
2512 | hdmi->audio = platform_device_register_full(&pdevinfo); | |
2761ba6c KM |
2513 | } else if (config0 & HDMI_CONFIG0_I2S) { |
2514 | struct dw_hdmi_i2s_audio_data audio; | |
2515 | ||
2516 | audio.hdmi = hdmi; | |
2517 | audio.write = hdmi_writeb; | |
2518 | audio.read = hdmi_readb; | |
a7d555d2 | 2519 | hdmi->enable_audio = dw_hdmi_i2s_audio_enable; |
57fbc055 | 2520 | hdmi->disable_audio = dw_hdmi_i2s_audio_disable; |
2761ba6c KM |
2521 | |
2522 | pdevinfo.name = "dw-hdmi-i2s-audio"; | |
2523 | pdevinfo.data = &audio; | |
2524 | pdevinfo.size_data = sizeof(audio); | |
2525 | pdevinfo.dma_mask = DMA_BIT_MASK(32); | |
2526 | hdmi->audio = platform_device_register_full(&pdevinfo); | |
7ed6c665 RK |
2527 | } |
2528 | ||
a616e63c RK |
2529 | if (config0 & HDMI_CONFIG0_CEC) { |
2530 | cec.hdmi = hdmi; | |
2531 | cec.ops = &dw_hdmi_cec_ops; | |
2532 | cec.irq = irq; | |
2533 | ||
2534 | pdevinfo.name = "dw-hdmi-cec"; | |
2535 | pdevinfo.data = &cec; | |
2536 | pdevinfo.size_data = sizeof(cec); | |
2537 | pdevinfo.dma_mask = 0; | |
2538 | ||
2539 | hdmi->cec = platform_device_register_full(&pdevinfo); | |
2540 | } | |
2541 | ||
3efc2fa3 VZ |
2542 | /* Reset HDMI DDC I2C master controller and mute I2CM interrupts */ |
2543 | if (hdmi->i2c) | |
2544 | dw_hdmi_i2c_init(hdmi); | |
2545 | ||
c608119d | 2546 | platform_set_drvdata(pdev, hdmi); |
9aaf880e | 2547 | |
69497eb9 | 2548 | return hdmi; |
9aaf880e FE |
2549 | |
2550 | err_iahb: | |
3efc2fa3 VZ |
2551 | if (hdmi->i2c) { |
2552 | i2c_del_adapter(&hdmi->i2c->adap); | |
2553 | hdmi->ddc = NULL; | |
2554 | } | |
2555 | ||
e84b8d75 RK |
2556 | if (hdmi->cec_notifier) |
2557 | cec_notifier_put(hdmi->cec_notifier); | |
2558 | ||
9aaf880e | 2559 | clk_disable_unprepare(hdmi->iahb_clk); |
ebe32c3e PHH |
2560 | if (hdmi->cec_clk) |
2561 | clk_disable_unprepare(hdmi->cec_clk); | |
9aaf880e FE |
2562 | err_isfr: |
2563 | clk_disable_unprepare(hdmi->isfr_clk); | |
9f04a1f2 VZ |
2564 | err_res: |
2565 | i2c_put_adapter(hdmi->ddc); | |
9aaf880e | 2566 | |
69497eb9 | 2567 | return ERR_PTR(ret); |
9aaf880e FE |
2568 | } |
2569 | ||
69497eb9 | 2570 | static void __dw_hdmi_remove(struct dw_hdmi *hdmi) |
9aaf880e | 2571 | { |
7ed6c665 RK |
2572 | if (hdmi->audio && !IS_ERR(hdmi->audio)) |
2573 | platform_device_unregister(hdmi->audio); | |
a616e63c RK |
2574 | if (!IS_ERR(hdmi->cec)) |
2575 | platform_device_unregister(hdmi->cec); | |
7ed6c665 | 2576 | |
d94905e0 RK |
2577 | /* Disable all interrupts */ |
2578 | hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0); | |
2579 | ||
e383bf85 HV |
2580 | if (hdmi->cec_notifier) |
2581 | cec_notifier_put(hdmi->cec_notifier); | |
2582 | ||
9aaf880e FE |
2583 | clk_disable_unprepare(hdmi->iahb_clk); |
2584 | clk_disable_unprepare(hdmi->isfr_clk); | |
ebe32c3e PHH |
2585 | if (hdmi->cec_clk) |
2586 | clk_disable_unprepare(hdmi->cec_clk); | |
3efc2fa3 VZ |
2587 | |
2588 | if (hdmi->i2c) | |
2589 | i2c_del_adapter(&hdmi->i2c->adap); | |
2590 | else | |
2591 | i2c_put_adapter(hdmi->ddc); | |
17b5001b | 2592 | } |
69497eb9 LP |
2593 | |
2594 | /* ----------------------------------------------------------------------------- | |
2595 | * Probe/remove API, used from platforms based on the DRM bridge API. | |
2596 | */ | |
2597 | int dw_hdmi_probe(struct platform_device *pdev, | |
2598 | const struct dw_hdmi_plat_data *plat_data) | |
2599 | { | |
2600 | struct dw_hdmi *hdmi; | |
69497eb9 LP |
2601 | |
2602 | hdmi = __dw_hdmi_probe(pdev, plat_data); | |
2603 | if (IS_ERR(hdmi)) | |
2604 | return PTR_ERR(hdmi); | |
2605 | ||
b678682e | 2606 | drm_bridge_add(&hdmi->bridge); |
69497eb9 LP |
2607 | |
2608 | return 0; | |
2609 | } | |
2610 | EXPORT_SYMBOL_GPL(dw_hdmi_probe); | |
2611 | ||
2612 | void dw_hdmi_remove(struct platform_device *pdev) | |
2613 | { | |
2614 | struct dw_hdmi *hdmi = platform_get_drvdata(pdev); | |
2615 | ||
2616 | drm_bridge_remove(&hdmi->bridge); | |
2617 | ||
2618 | __dw_hdmi_remove(hdmi); | |
2619 | } | |
2620 | EXPORT_SYMBOL_GPL(dw_hdmi_remove); | |
2621 | ||
2622 | /* ----------------------------------------------------------------------------- | |
2623 | * Bind/unbind API, used from platforms based on the component framework. | |
2624 | */ | |
2625 | int dw_hdmi_bind(struct platform_device *pdev, struct drm_encoder *encoder, | |
2626 | const struct dw_hdmi_plat_data *plat_data) | |
2627 | { | |
2628 | struct dw_hdmi *hdmi; | |
2629 | int ret; | |
2630 | ||
2631 | hdmi = __dw_hdmi_probe(pdev, plat_data); | |
2632 | if (IS_ERR(hdmi)) | |
2633 | return PTR_ERR(hdmi); | |
2634 | ||
2635 | ret = drm_bridge_attach(encoder, &hdmi->bridge, NULL); | |
2636 | if (ret) { | |
2637 | dw_hdmi_remove(pdev); | |
2638 | DRM_ERROR("Failed to initialize bridge with drm\n"); | |
2639 | return ret; | |
2640 | } | |
2641 | ||
2642 | return 0; | |
2643 | } | |
2644 | EXPORT_SYMBOL_GPL(dw_hdmi_bind); | |
2645 | ||
2646 | void dw_hdmi_unbind(struct device *dev) | |
2647 | { | |
2648 | struct dw_hdmi *hdmi = dev_get_drvdata(dev); | |
2649 | ||
2650 | __dw_hdmi_remove(hdmi); | |
2651 | } | |
b21f4b65 | 2652 | EXPORT_SYMBOL_GPL(dw_hdmi_unbind); |
9aaf880e FE |
2653 | |
2654 | MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>"); | |
3d1b35a3 AY |
2655 | MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>"); |
2656 | MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>"); | |
3efc2fa3 | 2657 | MODULE_AUTHOR("Vladimir Zapolskiy <vladimir_zapolskiy@mentor.com>"); |
b21f4b65 | 2658 | MODULE_DESCRIPTION("DW HDMI transmitter driver"); |
9aaf880e | 2659 | MODULE_LICENSE("GPL"); |
b21f4b65 | 2660 | MODULE_ALIAS("platform:dw-hdmi"); |