drm/amdkfd: prepare map process for single process debug devices
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdkfd / kfd_priv.h
CommitLineData
d87f36a0 1/* SPDX-License-Identifier: GPL-2.0 OR MIT */
4a488a7a 2/*
d87f36a0 3 * Copyright 2014-2022 Advanced Micro Devices, Inc.
4a488a7a
OG
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef KFD_PRIV_H_INCLUDED
25#define KFD_PRIV_H_INCLUDED
26
27#include <linux/hashtable.h>
28#include <linux/mmu_notifier.h>
dc90f084 29#include <linux/memremap.h>
4a488a7a
OG
30#include <linux/mutex.h>
31#include <linux/types.h>
32#include <linux/atomic.h>
33#include <linux/workqueue.h>
34#include <linux/spinlock.h>
19f6d2a6 35#include <linux/kfd_ioctl.h>
482f0777 36#include <linux/idr.h>
04ad47bd 37#include <linux/kfifo.h>
851a645e 38#include <linux/seq_file.h>
5ce10687 39#include <linux/kref.h>
de9f26bb 40#include <linux/sysfs.h>
6b855f7b 41#include <linux/device_cgroup.h>
1cd4d9ee
SR
42#include <drm/drm_file.h>
43#include <drm/drm_drv.h>
44#include <drm/drm_device.h>
99c7b309 45#include <drm/drm_ioctl.h>
4a488a7a 46#include <kgd_kfd_interface.h>
6d220a7e 47#include <linux/swap.h>
4a488a7a 48
e596b903 49#include "amd_shared.h"
6ae27841 50#include "amdgpu.h"
e596b903 51
af47b390
LA
52#define KFD_MAX_RING_ENTRY_SIZE 8
53
5b5c4e40
EP
54#define KFD_SYSFS_FILE_MODE 0444
55
df03ef93
HK
56/* GPU ID hash width in bits */
57#define KFD_GPU_ID_HASH_WIDTH 16
58
59/* Use upper bits of mmap offset to store KFD driver specific information.
60 * BITS[63:62] - Encode MMAP type
61 * BITS[61:46] - Encode gpu_id. To identify to which GPU the offset belongs to
62 * BITS[45:0] - MMAP offset value
63 *
64 * NOTE: struct vm_area_struct.vm_pgoff uses offset in pages. Hence, these
65 * defines are w.r.t to PAGE_SIZE
66 */
29453755 67#define KFD_MMAP_TYPE_SHIFT 62
df03ef93
HK
68#define KFD_MMAP_TYPE_MASK (0x3ULL << KFD_MMAP_TYPE_SHIFT)
69#define KFD_MMAP_TYPE_DOORBELL (0x3ULL << KFD_MMAP_TYPE_SHIFT)
70#define KFD_MMAP_TYPE_EVENTS (0x2ULL << KFD_MMAP_TYPE_SHIFT)
71#define KFD_MMAP_TYPE_RESERVED_MEM (0x1ULL << KFD_MMAP_TYPE_SHIFT)
d33ea570 72#define KFD_MMAP_TYPE_MMIO (0x0ULL << KFD_MMAP_TYPE_SHIFT)
df03ef93 73
29453755 74#define KFD_MMAP_GPU_ID_SHIFT 46
df03ef93
HK
75#define KFD_MMAP_GPU_ID_MASK (((1ULL << KFD_GPU_ID_HASH_WIDTH) - 1) \
76 << KFD_MMAP_GPU_ID_SHIFT)
77#define KFD_MMAP_GPU_ID(gpu_id) ((((uint64_t)gpu_id) << KFD_MMAP_GPU_ID_SHIFT)\
78 & KFD_MMAP_GPU_ID_MASK)
29453755 79#define KFD_MMAP_GET_GPU_ID(offset) ((offset & KFD_MMAP_GPU_ID_MASK) \
df03ef93
HK
80 >> KFD_MMAP_GPU_ID_SHIFT)
81
ed6e6a34
BG
82/*
83 * When working with cp scheduler we should assign the HIQ manually or via
e7016d8e 84 * the amdgpu driver to a fixed hqd slot, here are the fixed HIQ hqd slot
ed6e6a34
BG
85 * definitions for Kaveri. In Kaveri only the first ME queues participates
86 * in the cp scheduling taking that in mind we set the HIQ slot in the
87 * second ME.
88 */
89#define KFD_CIK_HIQ_PIPE 4
90#define KFD_CIK_HIQ_QUEUE 0
91
5b5c4e40
EP
92/* Macro for allocating structures */
93#define kfd_alloc_struct(ptr_to_struct) \
94 ((typeof(ptr_to_struct)) kzalloc(sizeof(*ptr_to_struct), GFP_KERNEL))
95
19f6d2a6 96#define KFD_MAX_NUM_OF_PROCESSES 512
b8cbab04 97#define KFD_MAX_NUM_OF_QUEUES_PER_PROCESS 1024
19f6d2a6 98
373d7080
FK
99/*
100 * Size of the per-process TBA+TMA buffer: 2 pages
101 *
102 * The first page is the TBA used for the CWSR ISA code. The second
a4497974 103 * page is used as TMA for user-mode trap handler setup in daisy-chain mode.
373d7080
FK
104 */
105#define KFD_CWSR_TBA_TMA_SIZE (PAGE_SIZE * 2)
106#define KFD_CWSR_TMA_OFFSET PAGE_SIZE
107
74523943
YZ
108#define KFD_MAX_NUM_OF_QUEUES_PER_DEVICE \
109 (KFD_MAX_NUM_OF_PROCESSES * \
110 KFD_MAX_NUM_OF_QUEUES_PER_PROCESS)
111
112#define KFD_KERNEL_QUEUE_SIZE 2048
113
14328aa5
PC
114#define KFD_UNMAP_LATENCY_MS (4000)
115
a805889a
MJ
116#define KFD_MAX_SDMA_QUEUES 128
117
1f86805a
YZ
118/*
119 * 512 = 0x200
120 * The doorbell index distance between SDMA RLC (2*i) and (2*i+1) in the
121 * same SDMA engine on SOC15, which has 8-byte doorbells for SDMA.
122 * 512 8-byte doorbell distance (i.e. one page away) ensures that SDMA RLC
123 * (2*i+1) doorbells (in terms of the lower 12 bit address) lie exactly in
124 * the OFFSET and SIZE set in registers like BIF_SDMA0_DOORBELL_RANGE.
125 */
126#define KFD_QUEUE_DOORBELL_MIRROR_OFFSET 512
127
36988070
RB
128/**
129 * enum kfd_ioctl_flags - KFD ioctl flags
130 * Various flags that can be set in &amdkfd_ioctl_desc.flags to control how
131 * userspace can use a given ioctl.
132 */
133enum kfd_ioctl_flags {
134 /*
135 * @KFD_IOC_FLAG_CHECKPOINT_RESTORE:
136 * Certain KFD ioctls such as AMDKFD_IOC_CRIU_OP can potentially
137 * perform privileged operations and load arbitrary data into MQDs and
138 * eventually HQD registers when the queue is mapped by HWS. In order to
139 * prevent this we should perform additional security checks.
140 *
141 * This is equivalent to callers with the CHECKPOINT_RESTORE capability.
142 *
143 * Note: Since earlier versions of docker do not support CHECKPOINT_RESTORE,
144 * we also allow ioctls with SYS_ADMIN capability.
145 */
146 KFD_IOC_FLAG_CHECKPOINT_RESTORE = BIT(0),
147};
19f6d2a6 148/*
b8cbab04
OG
149 * Kernel module parameter to specify maximum number of supported queues per
150 * device
19f6d2a6 151 */
b8cbab04 152extern int max_num_of_queues_per_device;
19f6d2a6 153
ed6e6a34 154
31c21fec
BG
155/* Kernel module parameter to specify the scheduling policy */
156extern int sched_policy;
157
a99c6d4f
FK
158/*
159 * Kernel module parameter to specify the maximum process
160 * number per HW scheduler
161 */
162extern int hws_max_conc_proc;
163
373d7080
FK
164extern int cwsr_enable;
165
81663016
OG
166/*
167 * Kernel module parameter to specify whether to send sigterm to HSA process on
168 * unhandled exception
169 */
170extern int send_sigterm;
171
374200b1
FK
172/*
173 * This kernel module is used to simulate large bar machine on non-large bar
174 * enabled machines.
175 */
176extern int debug_largebar;
177
ebcfd1e2
FK
178/*
179 * Ignore CRAT table during KFD initialization, can be used to work around
180 * broken CRAT tables on some AMD systems
181 */
182extern int ignore_crat;
183
a4497974 184/* Set sh_mem_config.retry_disable on GFX v9 */
75ee6487 185extern int amdgpu_noretry;
bed4f110 186
a4497974 187/* Halt if HWS hang is detected */
0e9a860c
YZ
188extern int halt_if_hws_hang;
189
a4497974 190/* Whether MEC FW support GWS barriers */
29e76462
OZ
191extern bool hws_gws_support;
192
a4497974 193/* Queue preemption timeout in ms */
14328aa5
PC
194extern int queue_preemption_timeout_ms;
195
6d909c5d
OZ
196/*
197 * Don't evict process queues on vm fault
198 */
199extern int amdgpu_no_queue_eviction_on_vm_fault;
200
a4497974 201/* Enable eviction debug messages */
b2057956
FK
202extern bool debug_evictions;
203
fe1f05df
MJ
204extern struct mutex kfd_processes_mutex;
205
ed6e6a34
BG
206enum cache_policy {
207 cache_policy_coherent,
208 cache_policy_noncoherent
209};
210
dd0ae064
GS
211#define KFD_GC_VERSION(dev) ((dev)->adev->ip_versions[GC_HWIP][0])
212#define KFD_IS_SOC15(dev) ((KFD_GC_VERSION(dev)) >= (IP_VERSION(9, 0, 1)))
24294e7b 213#define KFD_SUPPORT_XNACK_PER_PROCESS(dev)\
cebbfdd5
AL
214 ((KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 2)) || \
215 (KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 3)))
ef568db7 216
8dc1db31
MJ
217struct kfd_node;
218
f3a39818 219struct kfd_event_interrupt_class {
8dc1db31 220 bool (*interrupt_isr)(struct kfd_node *dev,
58e69886
LX
221 const uint32_t *ih_ring_entry, uint32_t *patched_ihre,
222 bool *patched_flag);
8dc1db31 223 void (*interrupt_wq)(struct kfd_node *dev,
58e69886 224 const uint32_t *ih_ring_entry);
f3a39818
AL
225};
226
4a488a7a 227struct kfd_device_info {
9d6fa9c7 228 uint32_t gfx_target_version;
f3a39818 229 const struct kfd_event_interrupt_class *event_interrupt_class;
4a488a7a 230 unsigned int max_pasid_bits;
992839ad 231 unsigned int max_no_of_hqd;
ada2b29c 232 unsigned int doorbell_size;
4a488a7a 233 size_t ih_ring_entry_size;
f7c826ad 234 uint8_t num_of_watch_points;
19f6d2a6 235 uint16_t mqd_size_aligned;
373d7080 236 bool supports_cwsr;
64d1c3a4 237 bool needs_iommu_device;
3ee2d00c 238 bool needs_pci_atomics;
fb932dfe 239 uint32_t no_atomic_fw_version;
d5094189 240 unsigned int num_sdma_queues_per_engine;
cc009e61
MJ
241 unsigned int num_reserved_sdma_queues_per_engine;
242 uint64_t reserved_sdma_queues_bitmap;
4a488a7a
OG
243};
244
8dc1db31
MJ
245unsigned int kfd_get_num_sdma_engines(struct kfd_node *kdev);
246unsigned int kfd_get_num_xgmi_sdma_engines(struct kfd_node *kdev);
ee2f17f4 247
36b5c08f
OG
248struct kfd_mem_obj {
249 uint32_t range_start;
250 uint32_t range_end;
251 uint64_t gpu_addr;
252 uint32_t *cpu_ptr;
b91d43dd 253 void *gtt_mem;
36b5c08f
OG
254};
255
44008d7a
YZ
256struct kfd_vmid_info {
257 uint32_t first_vmid_kfd;
258 uint32_t last_vmid_kfd;
259 uint32_t vmid_num_kfd;
260};
261
74c5b85d
MJ
262#define MAX_KFD_NODES 8
263
8dc1db31
MJ
264struct kfd_dev;
265
266struct kfd_node {
a805889a 267 unsigned int node_id;
8dc1db31
MJ
268 struct amdgpu_device *adev; /* Duplicated here along with keeping
269 * a copy in kfd_dev to save a hop
270 */
271 const struct kfd2kgd_calls *kfd2kgd; /* Duplicated here along with
272 * keeping a copy in kfd_dev to
273 * save a hop
274 */
275 struct kfd_vmid_info vm_info;
276 unsigned int id; /* topology stub index */
a75f2271
LL
277 uint32_t xcc_mask; /* Instance mask of XCCs present */
278 struct amdgpu_xcp *xcp;
279
8dc1db31
MJ
280 /* Interrupts */
281 struct kfifo ih_fifo;
282 struct workqueue_struct *ih_wq;
283 struct work_struct interrupt_work;
284 spinlock_t interrupt_lock;
285
286 /*
287 * Interrupts of interest to KFD are copied
288 * from the HW ring into a SW ring.
289 */
290 bool interrupts_active;
5fb34bd9 291 uint32_t interrupt_bitmap; /* Only used for GFX 9.4.3 */
8dc1db31
MJ
292
293 /* QCM Device instance */
294 struct device_queue_manager *dqm;
295
296 /* Global GWS resource shared between processes */
297 void *gws;
298 bool gws_debug_workaround;
299
300 /* Clients watching SMI events */
301 struct list_head smi_clients;
302 spinlock_t smi_lock;
303 uint32_t reset_seq_num;
304
305 /* SRAM ECC flag */
306 atomic_t sram_ecc_flag;
307
308 /*spm process id */
309 unsigned int spm_pasid;
310
311 /* Maximum process number mapped to HW scheduler */
312 unsigned int max_proc_per_quantum;
313
74c5b85d
MJ
314 unsigned int compute_vmid_bitmap;
315
315e29ec
MJ
316 struct kfd_local_mem_info local_mem_info;
317
8dc1db31
MJ
318 struct kfd_dev *kfd;
319};
320
4a488a7a 321struct kfd_dev {
c6c57446 322 struct amdgpu_device *adev;
4a488a7a 323
f0dc99a6 324 struct kfd_device_info device_info;
4a488a7a 325
19f6d2a6
OG
326 phys_addr_t doorbell_base; /* Start of actual doorbells used by
327 * KFD. It is aligned for mapping
328 * into user mode
329 */
339903fa
YZ
330 size_t doorbell_base_dw_offset; /* Offset from the start of the PCI
331 * doorbell BAR to the first KFD
332 * doorbell in dwords. GFX reserves
333 * the segment before this offset.
19f6d2a6 334 */
19f6d2a6
OG
335 u32 __iomem *doorbell_kernel_ptr; /* This is a pointer for a doorbells
336 * page used by kernel queue
337 */
338
4a488a7a
OG
339 struct kgd2kfd_shared_resources shared_resources;
340
cea405b1
XZ
341 const struct kfd2kgd_calls *kfd2kgd;
342 struct mutex doorbell_mutex;
f761d8bd
JP
343 DECLARE_BITMAP(doorbell_available_index,
344 KFD_MAX_NUM_OF_QUEUES_PER_PROCESS);
cea405b1 345
36b5c08f
OG
346 void *gtt_mem;
347 uint64_t gtt_start_gpu_addr;
348 void *gtt_start_cpu_ptr;
349 void *gtt_sa_bitmap;
350 struct mutex gtt_sa_lock;
351 unsigned int gtt_sa_chunk_size;
352 unsigned int gtt_sa_num_of_chunks;
353
ed6e6a34 354 bool init_complete;
fbeb661b 355
5ade6c9c
FK
356 /* Firmware versions */
357 uint16_t mec_fw_version;
29633d0e 358 uint16_t mec2_fw_version;
5ade6c9c
FK
359 uint16_t sdma_fw_version;
360
373d7080
FK
361 /* CWSR */
362 bool cwsr_enabled;
363 const void *cwsr_isa;
364 unsigned int cwsr_isa_size;
0c1690e3
SL
365
366 /* xGMI */
367 uint64_t hive_id;
a4497974 368
d35f00d8 369 bool pci_atomic_requested;
9b54d201 370
6127896f
HR
371 /* Use IOMMU v2 flag */
372 bool use_iommu_v2;
373
f756e631
HK
374 /* Compute Profile ref. count */
375 atomic_t compute_profile;
e09d4fc8 376
59d7115d
MJ
377 struct ida doorbell_ida;
378 unsigned int max_doorbell_slices;
9b498efa
AD
379
380 int noretry;
814ab993 381
74c5b85d
MJ
382 struct kfd_node *nodes[MAX_KFD_NODES];
383 unsigned int num_nodes;
4a488a7a
OG
384};
385
19f6d2a6
OG
386enum kfd_mempool {
387 KFD_MEMPOOL_SYSTEM_CACHEABLE = 1,
388 KFD_MEMPOOL_SYSTEM_WRITECOMBINE = 2,
389 KFD_MEMPOOL_FRAMEBUFFER = 3,
390};
391
4a488a7a
OG
392/* Character device interface */
393int kfd_chardev_init(void);
394void kfd_chardev_exit(void);
4a488a7a 395
241f24f8 396/**
a4497974 397 * enum kfd_unmap_queues_filter - Enum for queue filters.
241f24f8 398 *
7da2bcf8 399 * @KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES: Preempts all queues in the
241f24f8
BG
400 * running queues list.
401 *
d2cb0b21
JK
402 * @KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES: Preempts all non-static queues
403 * in the run list.
404 *
7da2bcf8 405 * @KFD_UNMAP_QUEUES_FILTER_BY_PASID: Preempts queues that belongs to
241f24f8
BG
406 * specific process.
407 *
408 */
7da2bcf8 409enum kfd_unmap_queues_filter {
d2cb0b21
JK
410 KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES = 1,
411 KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES = 2,
412 KFD_UNMAP_QUEUES_FILTER_BY_PASID = 3
241f24f8 413};
19f6d2a6 414
ed8aab45 415/**
a4497974 416 * enum kfd_queue_type - Enum for various queue types.
ed8aab45
BG
417 *
418 * @KFD_QUEUE_TYPE_COMPUTE: Regular user mode queue type.
419 *
a4497974 420 * @KFD_QUEUE_TYPE_SDMA: SDMA user mode queue type.
ed8aab45
BG
421 *
422 * @KFD_QUEUE_TYPE_HIQ: HIQ queue type.
423 *
424 * @KFD_QUEUE_TYPE_DIQ: DIQ queue type.
a4497974
RB
425 *
426 * @KFD_QUEUE_TYPE_SDMA_XGMI: Special SDMA queue for XGMI interface.
ed8aab45
BG
427 */
428enum kfd_queue_type {
429 KFD_QUEUE_TYPE_COMPUTE,
430 KFD_QUEUE_TYPE_SDMA,
431 KFD_QUEUE_TYPE_HIQ,
1b4670f6
OZ
432 KFD_QUEUE_TYPE_DIQ,
433 KFD_QUEUE_TYPE_SDMA_XGMI
ed8aab45
BG
434};
435
6e99df57
BG
436enum kfd_queue_format {
437 KFD_QUEUE_FORMAT_PM4,
438 KFD_QUEUE_FORMAT_AQL
439};
440
0ccbc7cd
OZ
441enum KFD_QUEUE_PRIORITY {
442 KFD_QUEUE_PRIORITY_MINIMUM = 0,
443 KFD_QUEUE_PRIORITY_MAXIMUM = 15
444};
445
ed8aab45
BG
446/**
447 * struct queue_properties
448 *
449 * @type: The queue type.
450 *
451 * @queue_id: Queue identifier.
452 *
453 * @queue_address: Queue ring buffer address.
454 *
455 * @queue_size: Queue ring buffer size.
456 *
457 * @priority: Defines the queue priority relative to other queues in the
458 * process.
459 * This is just an indication and HW scheduling may override the priority as
460 * necessary while keeping the relative prioritization.
461 * the priority granularity is from 0 to f which f is the highest priority.
462 * currently all queues are initialized with the highest priority.
463 *
464 * @queue_percent: This field is partially implemented and currently a zero in
465 * this field defines that the queue is non active.
466 *
467 * @read_ptr: User space address which points to the number of dwords the
468 * cp read from the ring buffer. This field updates automatically by the H/W.
469 *
470 * @write_ptr: Defines the number of dwords written to the ring buffer.
471 *
a4497974
RB
472 * @doorbell_ptr: Notifies the H/W of new packet written to the queue ring
473 * buffer. This field should be similar to write_ptr and the user should
474 * update this field after updating the write_ptr.
ed8aab45
BG
475 *
476 * @doorbell_off: The doorbell offset in the doorbell pci-bar.
477 *
8eabaf54
KR
478 * @is_interop: Defines if this is a interop queue. Interop queue means that
479 * the queue can access both graphics and compute resources.
ed8aab45 480 *
26103436
FK
481 * @is_evicted: Defines if the queue is evicted. Only active queues
482 * are evicted, rendering them inactive.
483 *
484 * @is_active: Defines if the queue is active or not. @is_active and
485 * @is_evicted are protected by the DQM lock.
ed8aab45 486 *
b8020b03
JG
487 * @is_gws: Defines if the queue has been updated to be GWS-capable or not.
488 * @is_gws should be protected by the DQM lock, since changing it can yield the
489 * possibility of updating DQM state on number of GWS queues.
490 *
ed8aab45
BG
491 * @vmid: If the scheduling mode is no cp scheduling the field defines the vmid
492 * of the queue.
493 *
494 * This structure represents the queue properties for each queue no matter if
495 * it's user mode or kernel mode queue.
496 *
497 */
8668dfc3 498
ed8aab45
BG
499struct queue_properties {
500 enum kfd_queue_type type;
6e99df57 501 enum kfd_queue_format format;
ed8aab45
BG
502 unsigned int queue_id;
503 uint64_t queue_address;
504 uint64_t queue_size;
505 uint32_t priority;
506 uint32_t queue_percent;
507 uint32_t *read_ptr;
508 uint32_t *write_ptr;
ada2b29c 509 void __iomem *doorbell_ptr;
ed8aab45
BG
510 uint32_t doorbell_off;
511 bool is_interop;
26103436 512 bool is_evicted;
ed8aab45 513 bool is_active;
b8020b03 514 bool is_gws;
3c8bdb51 515 uint32_t pm4_target_xcc;
ed8aab45
BG
516 /* Not relevant for user mode queues in cp scheduling */
517 unsigned int vmid;
77669eb8
BG
518 /* Relevant only for sdma queues*/
519 uint32_t sdma_engine_id;
520 uint32_t sdma_queue_id;
521 uint32_t sdma_vm_addr;
ff3d04a1
BG
522 /* Relevant only for VI */
523 uint64_t eop_ring_buffer_address;
524 uint32_t eop_ring_buffer_size;
525 uint64_t ctx_save_restore_area_address;
526 uint32_t ctx_save_restore_area_size;
373d7080
FK
527 uint32_t ctl_stack_size;
528 uint64_t tba_addr;
529 uint64_t tma_addr;
ed8aab45
BG
530};
531
bb2d2128
FK
532#define QUEUE_IS_ACTIVE(q) ((q).queue_size > 0 && \
533 (q).queue_address != 0 && \
534 (q).queue_percent > 0 && \
535 !(q).is_evicted)
536
7c695a2c
LY
537enum mqd_update_flag {
538 UPDATE_FLAG_CU_MASK = 0,
539};
540
541struct mqd_update_info {
542 union {
543 struct {
544 uint32_t count; /* Must be a multiple of 32 */
545 uint32_t *ptr;
546 } cu_mask;
547 };
548 enum mqd_update_flag update_flag;
549};
c6e559eb 550
ed8aab45
BG
551/**
552 * struct queue
553 *
554 * @list: Queue linked list.
555 *
a4497974 556 * @mqd: The queue MQD (memory queue descriptor).
ed8aab45
BG
557 *
558 * @mqd_mem_obj: The MQD local gpu memory object.
559 *
560 * @gart_mqd_addr: The MQD gart mc address.
561 *
562 * @properties: The queue properties.
563 *
564 * @mec: Used only in no cp scheduling mode and identifies to micro engine id
a4497974 565 * that the queue should be executed on.
ed8aab45 566 *
8eabaf54
KR
567 * @pipe: Used only in no cp scheduling mode and identifies the queue's pipe
568 * id.
ed8aab45
BG
569 *
570 * @queue: Used only in no cp scheduliong mode and identifies the queue's slot.
571 *
572 * @process: The kfd process that created this queue.
573 *
574 * @device: The kfd device that created this queue.
575 *
eb82da1d
OZ
576 * @gws: Pointing to gws kgd_mem if this is a gws control queue; NULL
577 * otherwise.
578 *
ed8aab45
BG
579 * This structure represents user mode compute queues.
580 * It contains all the necessary data to handle such queues.
581 *
582 */
583
584struct queue {
585 struct list_head list;
586 void *mqd;
587 struct kfd_mem_obj *mqd_mem_obj;
588 uint64_t gart_mqd_addr;
589 struct queue_properties properties;
590
591 uint32_t mec;
592 uint32_t pipe;
593 uint32_t queue;
594
77669eb8 595 unsigned int sdma_id;
ef568db7 596 unsigned int doorbell_id;
77669eb8 597
ed8aab45 598 struct kfd_process *process;
8dc1db31 599 struct kfd_node *device;
eb82da1d 600 void *gws;
6d220a7e
AL
601
602 /* procfs */
603 struct kobject kobj;
cc009e61
MJ
604
605 void *gang_ctx_bo;
606 uint64_t gang_ctx_gpu_addr;
607 void *gang_ctx_cpu_ptr;
e77a541f
GS
608
609 struct amdgpu_bo *wptr_bo;
ed8aab45
BG
610};
611
6e99df57 612enum KFD_MQD_TYPE {
d7c0b047 613 KFD_MQD_TYPE_HIQ = 0, /* for hiq */
85d258f9
BG
614 KFD_MQD_TYPE_CP, /* for cp queues and diq */
615 KFD_MQD_TYPE_SDMA, /* for sdma queues */
59f650a0 616 KFD_MQD_TYPE_DIQ, /* for diq */
6e99df57
BG
617 KFD_MQD_TYPE_MAX
618};
619
0ccbc7cd
OZ
620enum KFD_PIPE_PRIORITY {
621 KFD_PIPE_PRIORITY_CS_LOW = 0,
622 KFD_PIPE_PRIORITY_CS_MEDIUM,
623 KFD_PIPE_PRIORITY_CS_HIGH
624};
625
241f24f8
BG
626struct scheduling_resources {
627 unsigned int vmid_mask;
628 enum kfd_queue_type type;
629 uint64_t queue_mask;
630 uint64_t gws_mask;
631 uint32_t oac_mask;
632 uint32_t gds_heap_base;
633 uint32_t gds_heap_size;
634};
635
636struct process_queue_manager {
637 /* data */
638 struct kfd_process *process;
241f24f8
BG
639 struct list_head queues;
640 unsigned long *queue_slot_bitmap;
641};
642
643struct qcm_process_device {
644 /* The Device Queue Manager that owns this data */
645 struct device_queue_manager *dqm;
646 struct process_queue_manager *pqm;
241f24f8
BG
647 /* Queues list */
648 struct list_head queues_list;
649 struct list_head priv_queue_list;
650
651 unsigned int queue_count;
652 unsigned int vmid;
653 bool is_debug;
26103436 654 unsigned int evicted; /* eviction counter, 0=active */
9fd3f1bf
FK
655
656 /* This flag tells if we should reset all wavefronts on
657 * process termination
658 */
659 bool reset_wavefronts;
660
b8020b03
JG
661 /* This flag tells us if this process has a GWS-capable
662 * queue that will be mapped into the runlist. It's
663 * possible to request a GWS BO, but not have the queue
664 * currently mapped, and this changes how the MAP_PROCESS
665 * PM4 packet is configured.
666 */
667 bool mapped_gws_queue;
668
a4497974 669 /* All the memory management data should be here too */
241f24f8 670 uint64_t gds_context_area;
435e2f97 671 /* Contains page table flags such as AMDGPU_PTE_VALID since gfx9 */
e715c6d0 672 uint64_t page_table_base;
241f24f8
BG
673 uint32_t sh_mem_config;
674 uint32_t sh_mem_bases;
675 uint32_t sh_mem_ape1_base;
676 uint32_t sh_mem_ape1_limit;
241f24f8
BG
677 uint32_t gds_size;
678 uint32_t num_gws;
679 uint32_t num_oac;
6a1c9510 680 uint32_t sh_hidden_private_base;
373d7080
FK
681
682 /* CWSR memory */
68df0f19 683 struct kgd_mem *cwsr_mem;
373d7080 684 void *cwsr_kaddr;
d01994c2 685 uint64_t cwsr_base;
373d7080
FK
686 uint64_t tba_addr;
687 uint64_t tma_addr;
d01994c2
FK
688
689 /* IB memory */
68df0f19 690 struct kgd_mem *ib_mem;
d01994c2 691 uint64_t ib_base;
552764b6 692 void *ib_kaddr;
ef568db7
FK
693
694 /* doorbell resources per process per device */
695 unsigned long *doorbell_bitmap;
241f24f8
BG
696};
697
26103436
FK
698/* KFD Memory Eviction */
699
700/* Approx. wait time before attempting to restore evicted BOs */
701#define PROCESS_RESTORE_TIME_MS 100
702/* Approx. back off time if restore fails due to lack of memory */
703#define PROCESS_BACK_OFF_TIME_MS 100
704/* Approx. time before evicting the process again */
705#define PROCESS_ACTIVE_TIME_MS 10
706
5ec7e028
FK
707/* 8 byte handle containing GPU ID in the most significant 4 bytes and
708 * idr_handle in the least significant 4 bytes
709 */
710#define MAKE_HANDLE(gpu_id, idr_handle) \
711 (((uint64_t)(gpu_id) << 32) + idr_handle)
712#define GET_GPU_ID(handle) (handle >> 32)
713#define GET_IDR_HANDLE(handle) (handle & 0xFFFFFFFF)
714
733fa1f7
YZ
715enum kfd_pdd_bound {
716 PDD_UNBOUND = 0,
717 PDD_BOUND,
718 PDD_BOUND_SUSPENDED,
719};
720
4327bed2 721#define MAX_SYSFS_FILENAME_LEN 15
32cb59f3
MJ
722
723/*
724 * SDMA counter runs at 100MHz frequency.
725 * We display SDMA activity in microsecond granularity in sysfs.
726 * As a result, the divisor is 100.
727 */
728#define SDMA_ACTIVITY_DIVISOR 100
d4566dee 729
19f6d2a6
OG
730/* Data that is per-process-per device. */
731struct kfd_process_device {
19f6d2a6 732 /* The device that owns this data. */
8dc1db31 733 struct kfd_node *dev;
19f6d2a6 734
9fd3f1bf
FK
735 /* The process that owns this kfd_process_device. */
736 struct kfd_process *process;
19f6d2a6 737
45102048
BG
738 /* per-process-per device QCM data structure */
739 struct qcm_process_device qpd;
740
19f6d2a6
OG
741 /*Apertures*/
742 uint64_t lds_base;
743 uint64_t lds_limit;
744 uint64_t gpuvm_base;
745 uint64_t gpuvm_limit;
746 uint64_t scratch_base;
747 uint64_t scratch_limit;
748
403575c4 749 /* VM context for GPUVM allocations */
b84394e2 750 struct file *drm_file;
b40a6ab2 751 void *drm_priv;
8fde0248 752 atomic64_t tlb_seq;
403575c4 753
52b29d73
FK
754 /* GPUVM allocations storage */
755 struct idr alloc_idr;
756
9fd3f1bf
FK
757 /* Flag used to tell the pdd has dequeued from the dqm.
758 * This is used to prevent dev->dqm->ops.process_termination() from
759 * being called twice when it is already called in IOMMU callback
760 * function.
a82918f1 761 */
9fd3f1bf 762 bool already_dequeued;
9593f4d6 763 bool runtime_inuse;
64d1c3a4
FK
764
765 /* Is this process/pasid bound to this device? (amd_iommu_bind_pasid) */
766 enum kfd_pdd_bound bound;
d4566dee
MJ
767
768 /* VRAM usage */
769 uint64_t vram_usage;
770 struct attribute attr_vram;
32cb59f3
MJ
771 char vram_filename[MAX_SYSFS_FILENAME_LEN];
772
773 /* SDMA activity tracking */
774 uint64_t sdma_past_activity_counter;
775 struct attribute attr_sdma;
776 char sdma_filename[MAX_SYSFS_FILENAME_LEN];
4327bed2
PC
777
778 /* Eviction activity tracking */
779 uint64_t last_evict_timestamp;
780 atomic64_t evict_duration_counter;
781 struct attribute attr_evict;
782
783 struct kobject *kobj_stats;
59d7115d 784 unsigned int doorbell_index;
f2fa07b3
RE
785
786 /*
787 * @cu_occupancy: Reports occupancy of Compute Units (CU) of a process
788 * that is associated with device encoded by "this" struct instance. The
789 * value reflects CU usage by all of the waves launched by this process
790 * on this device. A very important property of occupancy parameter is
791 * that its value is a snapshot of current use.
792 *
793 * Following is to be noted regarding how this parameter is reported:
794 *
795 * The number of waves that a CU can launch is limited by couple of
796 * parameters. These are encoded by struct amdgpu_cu_info instance
797 * that is part of every device definition. For GFX9 devices this
798 * translates to 40 waves (simd_per_cu * max_waves_per_simd) when waves
799 * do not use scratch memory and 32 waves (max_scratch_slots_per_cu)
800 * when they do use scratch memory. This could change for future
801 * devices and therefore this example should be considered as a guide.
802 *
803 * All CU's of a device are available for the process. This may not be true
804 * under certain conditions - e.g. CU masking.
805 *
806 * Finally number of CU's that are occupied by a process is affected by both
807 * number of CU's a device has along with number of other competing processes
808 */
809 struct attribute attr_cu_occupancy;
751580b3
PY
810
811 /* sysfs counters for GPU retry fault and page migration tracking */
812 struct kobject *kobj_counters;
813 struct attribute attr_faults;
814 struct attribute attr_page_in;
815 struct attribute attr_page_out;
816 uint64_t faults;
817 uint64_t page_in;
818 uint64_t page_out;
bef153b7
DYS
819 /*
820 * If this process has been checkpointed before, then the user
821 * application will use the original gpu_id on the
822 * checkpointed node to refer to this device.
823 */
824 uint32_t user_gpu_id;
cc009e61
MJ
825
826 void *proc_ctx_bo;
827 uint64_t proc_ctx_gpu_addr;
828 void *proc_ctx_cpu_ptr;
19f6d2a6
OG
829};
830
52a5fdce
AS
831#define qpd_to_pdd(x) container_of(x, struct kfd_process_device, qpd)
832
42de677f
PY
833struct svm_range_list {
834 struct mutex lock;
835 struct rb_root_cached objects;
836 struct list_head list;
4683cfec
PY
837 struct work_struct deferred_list_work;
838 struct list_head deferred_range_list;
c2db32ce 839 struct list_head criu_svm_metadata_list;
4683cfec 840 spinlock_t deferred_list_lock;
8a7c184a 841 atomic_t evicted_ranges;
2e447728 842 atomic_t drain_pagefaults;
8a7c184a 843 struct delayed_work restore_work;
5a75ea56 844 DECLARE_BITMAP(bitmap_supported, MAX_GPU_INSTANCE);
2243f493 845 struct task_struct *faulting_task;
42de677f
PY
846};
847
4a488a7a
OG
848/* Process data */
849struct kfd_process {
19f6d2a6
OG
850 /*
851 * kfd_process are stored in an mm_struct*->kfd_process*
852 * hash table (kfd_processes in kfd_process.c)
853 */
854 struct hlist_node kfd_processes;
855
9b56bb11
FK
856 /*
857 * Opaque pointer to mm_struct. We don't hold a reference to
858 * it so it should never be dereferenced from here. This is
859 * only used for looking up processes by their mm.
860 */
861 void *mm;
19f6d2a6 862
5ce10687
FK
863 struct kref ref;
864 struct work_struct release_work;
865
19f6d2a6
OG
866 struct mutex mutex;
867
868 /*
869 * In any process, the thread that started main() is the lead
870 * thread and outlives the rest.
871 * It is here because amd_iommu_bind_pasid wants a task_struct.
894a8293
FK
872 * It can also be used for safely getting a reference to the
873 * mm_struct of the process.
19f6d2a6
OG
874 */
875 struct task_struct *lead_thread;
876
877 /* We want to receive a notification when the mm_struct is destroyed */
878 struct mmu_notifier mmu_notifier;
879
c7b6bac9 880 u32 pasid;
19f6d2a6
OG
881
882 /*
6ae27841 883 * Array of kfd_process_device pointers,
19f6d2a6
OG
884 * one for each device the process is using.
885 */
6ae27841
AS
886 struct kfd_process_device *pdds[MAX_GPU_INSTANCE];
887 uint32_t n_pdds;
19f6d2a6 888
45102048
BG
889 struct process_queue_manager pqm;
890
19f6d2a6
OG
891 /*Is the user space process 32 bit?*/
892 bool is_32bit_user_mode;
f3a39818
AL
893
894 /* Event-related data */
895 struct mutex event_mutex;
482f0777
FK
896 /* Event ID allocator and lookup */
897 struct idr event_idr;
50cb7dd9 898 /* Event page */
68df0f19 899 u64 signal_handle;
50cb7dd9 900 struct kfd_signal_page *signal_page;
b9a5d0a5 901 size_t signal_mapped_size;
f3a39818 902 size_t signal_event_count;
c986169f 903 bool signal_event_limit_reached;
403575c4
FK
904
905 /* Information used for memory eviction */
906 void *kgd_process_info;
907 /* Eviction fence that is attached to all the BOs of this process. The
908 * fence will be triggered during eviction and new one will be created
909 * during restore
910 */
911 struct dma_fence *ef;
26103436
FK
912
913 /* Work items for evicting and restoring BOs */
914 struct delayed_work eviction_work;
915 struct delayed_work restore_work;
916 /* seqno of the last scheduled eviction */
917 unsigned int last_eviction_seqno;
918 /* Approx. the last timestamp (in jiffies) when the process was
919 * restored after an eviction
920 */
921 unsigned long last_restore_timestamp;
de9f26bb 922
0ab2d753
JK
923 /* Indicates device process is debug attached with reserved vmid. */
924 bool debug_trap_enabled;
925
926 /* per-process-per device debug event fd file */
927 struct file *dbg_ev_file;
928
929 /* If the process is a kfd debugger, we need to know so we can clean
930 * up at exit time. If a process enables debugging on itself, it does
931 * its own clean-up, so we don't set the flag here. We track this by
932 * counting the number of processes this process is debugging.
933 */
934 atomic_t debugged_process_count;
935
936 /* If the process is a debugged, this is the debugger process */
937 struct kfd_process *debugger_process;
938
de9f26bb
KR
939 /* Kobj for our procfs */
940 struct kobject *kobj;
6d220a7e 941 struct kobject *kobj_queues;
de9f26bb 942 struct attribute attr_pasid;
40ce74d1 943
0ab2d753
JK
944 /* Keep track cwsr init */
945 bool has_cwsr;
946
947 /* Exception code enable mask and status */
948 uint64_t exception_enable_mask;
949
42de677f
PY
950 /* shared virtual memory registered by this process */
951 struct svm_range_list svms;
063e33c5
AS
952
953 bool xnack_enabled;
b6485bed
TZ
954
955 atomic_t poison;
cd9f7910
DYS
956 /* Queues are in paused stated because we are in the process of doing a CRIU checkpoint */
957 bool queues_paused;
0ab2d753
JK
958
959 /* Tracks runtime enable status */
960 struct kfd_runtime_info runtime_info;
961
4a488a7a
OG
962};
963
64d1c3a4
FK
964#define KFD_PROCESS_TABLE_SIZE 5 /* bits: 32 entries */
965extern DECLARE_HASHTABLE(kfd_processes_table, KFD_PROCESS_TABLE_SIZE);
966extern struct srcu_struct kfd_processes_srcu;
967
76baee6c 968/**
a4497974
RB
969 * typedef amdkfd_ioctl_t - typedef for ioctl function pointer.
970 *
971 * @filep: pointer to file structure.
972 * @p: amdkfd process pointer.
973 * @data: pointer to arg that was copied from user.
76baee6c 974 *
a4497974 975 * Return: returns ioctl completion code.
76baee6c
OG
976 */
977typedef int amdkfd_ioctl_t(struct file *filep, struct kfd_process *p,
978 void *data);
979
980struct amdkfd_ioctl_desc {
981 unsigned int cmd;
982 int flags;
983 amdkfd_ioctl_t *func;
984 unsigned int cmd_drv;
985 const char *name;
986};
8dc1db31 987bool kfd_dev_is_large_bar(struct kfd_node *dev);
76baee6c 988
1679ae8f 989int kfd_process_create_wq(void);
19f6d2a6 990void kfd_process_destroy_wq(void);
22e3d934 991void kfd_cleanup_processes(void);
0ab2d753 992struct kfd_process *kfd_create_process(struct task_struct *thread);
2243f493 993struct kfd_process *kfd_get_process(const struct task_struct *task);
c7b6bac9 994struct kfd_process *kfd_lookup_process_by_pasid(u32 pasid);
26103436 995struct kfd_process *kfd_lookup_process_by_mm(const struct mm_struct *mm);
2aeb742b
AS
996
997int kfd_process_gpuidx_from_gpuid(struct kfd_process *p, uint32_t gpu_id);
5fb34bd9
AS
998int kfd_process_gpuid_from_node(struct kfd_process *p, struct kfd_node *node,
999 uint32_t *gpuid, uint32_t *gpuidx);
2aeb742b
AS
1000static inline int kfd_process_gpuid_from_gpuidx(struct kfd_process *p,
1001 uint32_t gpuidx, uint32_t *gpuid) {
1002 return gpuidx < p->n_pdds ? p->pdds[gpuidx]->dev->id : -EINVAL;
1003}
1004static inline struct kfd_process_device *kfd_process_device_from_gpuidx(
1005 struct kfd_process *p, uint32_t gpuidx) {
1006 return gpuidx < p->n_pdds ? p->pdds[gpuidx] : NULL;
1007}
1008
abb208a8 1009void kfd_unref_process(struct kfd_process *p);
c7f21978 1010int kfd_process_evict_queues(struct kfd_process *p, uint32_t trigger);
6b95e797 1011int kfd_process_restore_queues(struct kfd_process *p);
26103436
FK
1012void kfd_suspend_all_processes(void);
1013int kfd_resume_all_processes(void);
19f6d2a6 1014
bef153b7
DYS
1015struct kfd_process_device *kfd_process_device_data_by_id(struct kfd_process *process,
1016 uint32_t gpu_id);
1017
1018int kfd_process_get_user_gpu_id(struct kfd_process *p, uint32_t actual_gpu_id);
1019
b84394e2
FK
1020int kfd_process_device_init_vm(struct kfd_process_device *pdd,
1021 struct file *drm_file);
8dc1db31 1022struct kfd_process_device *kfd_bind_process_to_device(struct kfd_node *dev,
733fa1f7 1023 struct kfd_process *p);
8dc1db31 1024struct kfd_process_device *kfd_get_process_device_data(struct kfd_node *dev,
093c7d8c 1025 struct kfd_process *p);
8dc1db31 1026struct kfd_process_device *kfd_create_process_device_data(struct kfd_node *dev,
093c7d8c 1027 struct kfd_process *p);
19f6d2a6 1028
063e33c5
AS
1029bool kfd_process_xnack_mode(struct kfd_process *p, bool supported);
1030
8dc1db31 1031int kfd_reserved_mem_mmap(struct kfd_node *dev, struct kfd_process *process,
373d7080
FK
1032 struct vm_area_struct *vma);
1033
52b29d73
FK
1034/* KFD process API for creating and translating handles */
1035int kfd_process_device_create_obj_handle(struct kfd_process_device *pdd,
1036 void *mem);
1037void *kfd_process_device_translate_handle(struct kfd_process_device *p,
1038 int handle);
1039void kfd_process_device_remove_obj_handle(struct kfd_process_device *pdd,
1040 int handle);
011bbb03 1041struct kfd_process *kfd_lookup_process_by_pid(struct pid *pid);
52b29d73 1042
19f6d2a6
OG
1043/* PASIDs */
1044int kfd_pasid_init(void);
1045void kfd_pasid_exit(void);
1046bool kfd_set_pasid_limit(unsigned int new_limit);
1047unsigned int kfd_get_pasid_limit(void);
c7b6bac9
FY
1048u32 kfd_pasid_alloc(void);
1049void kfd_pasid_free(u32 pasid);
19f6d2a6
OG
1050
1051/* Doorbells */
ef568db7 1052size_t kfd_doorbell_process_slice(struct kfd_dev *kfd);
735df2ba
FK
1053int kfd_doorbell_init(struct kfd_dev *kfd);
1054void kfd_doorbell_fini(struct kfd_dev *kfd);
8dc1db31 1055int kfd_doorbell_mmap(struct kfd_node *dev, struct kfd_process *process,
df03ef93 1056 struct vm_area_struct *vma);
ada2b29c 1057void __iomem *kfd_get_kernel_doorbell(struct kfd_dev *kfd,
19f6d2a6
OG
1058 unsigned int *doorbell_off);
1059void kfd_release_kernel_doorbell(struct kfd_dev *kfd, u32 __iomem *db_addr);
1060u32 read_kernel_doorbell(u32 __iomem *db);
ada2b29c 1061void write_kernel_doorbell(void __iomem *db, u32 value);
9d7d0248 1062void write_kernel_doorbell64(void __iomem *db, u64 value);
339903fa 1063unsigned int kfd_get_doorbell_dw_offset_in_bar(struct kfd_dev *kfd,
59d7115d 1064 struct kfd_process_device *pdd,
ef568db7 1065 unsigned int doorbell_id);
59d7115d
MJ
1066phys_addr_t kfd_get_process_doorbells(struct kfd_process_device *pdd);
1067int kfd_alloc_process_doorbells(struct kfd_dev *kfd,
1068 unsigned int *doorbell_index);
1069void kfd_free_process_doorbells(struct kfd_dev *kfd,
1070 unsigned int doorbell_index);
6e81090b
OG
1071/* GTT Sub-Allocator */
1072
8dc1db31 1073int kfd_gtt_sa_allocate(struct kfd_node *node, unsigned int size,
6e81090b
OG
1074 struct kfd_mem_obj **mem_obj);
1075
8dc1db31 1076int kfd_gtt_sa_free(struct kfd_node *node, struct kfd_mem_obj *mem_obj);
6e81090b 1077
4a488a7a
OG
1078extern struct device *kfd_device;
1079
de9f26bb
KR
1080/* KFD's procfs */
1081void kfd_procfs_init(void);
1082void kfd_procfs_shutdown(void);
6d220a7e
AL
1083int kfd_procfs_add_queue(struct queue *q);
1084void kfd_procfs_del_queue(struct queue *q);
de9f26bb 1085
5b5c4e40
EP
1086/* Topology */
1087int kfd_topology_init(void);
1088void kfd_topology_shutdown(void);
8dc1db31
MJ
1089int kfd_topology_add_device(struct kfd_node *gpu);
1090int kfd_topology_remove_device(struct kfd_node *gpu);
3a87177e
HK
1091struct kfd_topology_device *kfd_topology_device_by_proximity_domain(
1092 uint32_t proximity_domain);
46d18d51
MJ
1093struct kfd_topology_device *kfd_topology_device_by_proximity_domain_no_lock(
1094 uint32_t proximity_domain);
44d8cc6f 1095struct kfd_topology_device *kfd_topology_device_by_id(uint32_t gpu_id);
8dc1db31
MJ
1096struct kfd_node *kfd_device_by_id(uint32_t gpu_id);
1097struct kfd_node *kfd_device_by_pci_dev(const struct pci_dev *pdev);
f5fe7edf
MJ
1098static inline bool kfd_irq_is_from_node(struct kfd_node *node, uint32_t node_id,
1099 uint32_t vmid)
5fb34bd9 1100{
f5fe7edf
MJ
1101 return (node->interrupt_bitmap & (1 << node_id)) != 0 &&
1102 (node->compute_vmid_bitmap & (1 << vmid)) != 0;
5fb34bd9
AS
1103}
1104static inline struct kfd_node *kfd_node_by_irq_ids(struct amdgpu_device *adev,
f5fe7edf 1105 uint32_t node_id, uint32_t vmid) {
5fb34bd9
AS
1106 struct kfd_dev *dev = adev->kfd.dev;
1107 uint32_t i;
1108
1109 if (adev->ip_versions[GC_HWIP][0] != IP_VERSION(9, 4, 3))
1110 return dev->nodes[0];
1111
1112 for (i = 0; i < dev->num_nodes; i++)
f5fe7edf 1113 if (kfd_irq_is_from_node(dev->nodes[i], node_id, vmid))
5fb34bd9
AS
1114 return dev->nodes[i];
1115
1116 return NULL;
1117}
8dc1db31 1118int kfd_topology_enum_kfd_devices(uint8_t idx, struct kfd_node **kdev);
520b8fb7 1119int kfd_numa_node_to_apic_id(int numa_node_id);
6127896f 1120void kfd_double_confirm_iommu_support(struct kfd_dev *gpu);
5b5c4e40 1121
4a488a7a 1122/* Interrupts */
8dc1db31
MJ
1123int kfd_interrupt_init(struct kfd_node *dev);
1124void kfd_interrupt_exit(struct kfd_node *dev);
1125bool enqueue_ih_ring_entry(struct kfd_node *kfd, const void *ih_ring_entry);
1126bool interrupt_is_wanted(struct kfd_node *dev,
58e69886
LX
1127 const uint32_t *ih_ring_entry,
1128 uint32_t *patched_ihre, bool *flag);
4a488a7a 1129
19f6d2a6
OG
1130/* amdkfd Apertures */
1131int kfd_init_apertures(struct kfd_process *process);
1132
7c9631af
JC
1133void kfd_process_set_trap_handler(struct qcm_process_device *qpd,
1134 uint64_t tba_addr,
1135 uint64_t tma_addr);
1136
0ab2d753
JK
1137/* CWSR initialization */
1138int kfd_process_init_cwsr_apu(struct kfd_process *process, struct file *filep);
1139
36988070
RB
1140/* CRIU */
1141/*
1142 * Need to increment KFD_CRIU_PRIV_VERSION each time a change is made to any of the CRIU private
1143 * structures:
1144 * kfd_criu_process_priv_data
1145 * kfd_criu_device_priv_data
1146 * kfd_criu_bo_priv_data
1147 * kfd_criu_queue_priv_data
1148 * kfd_criu_event_priv_data
1149 * kfd_criu_svm_range_priv_data
1150 */
1151
1152#define KFD_CRIU_PRIV_VERSION 1
1153
1154struct kfd_criu_process_priv_data {
1155 uint32_t version;
4717fe3d 1156 uint32_t xnack_mode;
36988070
RB
1157};
1158
1159struct kfd_criu_device_priv_data {
1160 /* For future use */
1161 uint64_t reserved;
1162};
1163
1164struct kfd_criu_bo_priv_data {
5ccbb057
RB
1165 uint64_t user_addr;
1166 uint32_t idr_handle;
1167 uint32_t mapped_gpuids[MAX_GPU_INSTANCE];
36988070
RB
1168};
1169
626f7b31
DYS
1170/*
1171 * The first 4 bytes of kfd_criu_queue_priv_data, kfd_criu_event_priv_data,
1172 * kfd_criu_svm_range_priv_data is the object type
1173 */
1174enum kfd_criu_object_type {
1175 KFD_CRIU_OBJECT_TYPE_QUEUE,
1176 KFD_CRIU_OBJECT_TYPE_EVENT,
1177 KFD_CRIU_OBJECT_TYPE_SVM_RANGE,
1178};
1179
36988070
RB
1180struct kfd_criu_svm_range_priv_data {
1181 uint32_t object_type;
08a987a8
RB
1182 uint64_t start_addr;
1183 uint64_t size;
1184 /* Variable length array of attributes */
d5c83156 1185 struct kfd_ioctl_svm_attribute attrs[];
36988070
RB
1186};
1187
1188struct kfd_criu_queue_priv_data {
1189 uint32_t object_type;
626f7b31
DYS
1190 uint64_t q_address;
1191 uint64_t q_size;
1192 uint64_t read_ptr_addr;
1193 uint64_t write_ptr_addr;
1194 uint64_t doorbell_off;
1195 uint64_t eop_ring_buffer_address;
1196 uint64_t ctx_save_restore_area_address;
1197 uint32_t gpu_id;
1198 uint32_t type;
1199 uint32_t format;
1200 uint32_t q_id;
1201 uint32_t priority;
1202 uint32_t q_percent;
1203 uint32_t doorbell_id;
747eea07 1204 uint32_t gws;
626f7b31
DYS
1205 uint32_t sdma_id;
1206 uint32_t eop_ring_buffer_size;
1207 uint32_t ctx_save_restore_area_size;
1208 uint32_t ctl_stack_size;
1209 uint32_t mqd_size;
36988070
RB
1210};
1211
1212struct kfd_criu_event_priv_data {
1213 uint32_t object_type;
40e8a766
DYS
1214 uint64_t user_handle;
1215 uint32_t event_id;
1216 uint32_t auto_reset;
1217 uint32_t type;
1218 uint32_t signaled;
1219
1220 union {
1221 struct kfd_hsa_memory_exception_data memory_exception_data;
1222 struct kfd_hsa_hw_exception_data hw_exception_data;
1223 };
36988070
RB
1224};
1225
626f7b31
DYS
1226int kfd_process_get_queue_info(struct kfd_process *p,
1227 uint32_t *num_queues,
1228 uint64_t *priv_data_sizes);
1229
1230int kfd_criu_checkpoint_queues(struct kfd_process *p,
1231 uint8_t __user *user_priv_data,
1232 uint64_t *priv_data_offset);
1233
1234int kfd_criu_restore_queue(struct kfd_process *p,
1235 uint8_t __user *user_priv_data,
1236 uint64_t *priv_data_offset,
1237 uint64_t max_priv_data_size);
40e8a766
DYS
1238
1239int kfd_criu_checkpoint_events(struct kfd_process *p,
1240 uint8_t __user *user_priv_data,
1241 uint64_t *priv_data_offset);
1242
1243int kfd_criu_restore_event(struct file *devkfd,
1244 struct kfd_process *p,
1245 uint8_t __user *user_priv_data,
1246 uint64_t *priv_data_offset,
1247 uint64_t max_priv_data_size);
36988070
RB
1248/* CRIU - End */
1249
ed6e6a34 1250/* Queue Context Management */
e88a614c 1251int init_queue(struct queue **q, const struct queue_properties *properties);
ed6e6a34 1252void uninit_queue(struct queue *q);
45102048 1253void print_queue_properties(struct queue_properties *q);
ed6e6a34
BG
1254void print_queue(struct queue *q);
1255
4b8f589b 1256struct mqd_manager *mqd_manager_init_cik(enum KFD_MQD_TYPE type,
8dc1db31 1257 struct kfd_node *dev);
ee04955a 1258struct mqd_manager *mqd_manager_init_cik_hawaii(enum KFD_MQD_TYPE type,
8dc1db31 1259 struct kfd_node *dev);
4b8f589b 1260struct mqd_manager *mqd_manager_init_vi(enum KFD_MQD_TYPE type,
8dc1db31 1261 struct kfd_node *dev);
ee04955a 1262struct mqd_manager *mqd_manager_init_vi_tonga(enum KFD_MQD_TYPE type,
8dc1db31 1263 struct kfd_node *dev);
b91d43dd 1264struct mqd_manager *mqd_manager_init_v9(enum KFD_MQD_TYPE type,
8dc1db31 1265 struct kfd_node *dev);
14328aa5 1266struct mqd_manager *mqd_manager_init_v10(enum KFD_MQD_TYPE type,
8dc1db31 1267 struct kfd_node *dev);
cc009e61 1268struct mqd_manager *mqd_manager_init_v11(enum KFD_MQD_TYPE type,
8dc1db31
MJ
1269 struct kfd_node *dev);
1270struct device_queue_manager *device_queue_manager_init(struct kfd_node *dev);
64c7f8cf 1271void device_queue_manager_uninit(struct device_queue_manager *dqm);
8dc1db31 1272struct kernel_queue *kernel_queue_init(struct kfd_node *dev,
241f24f8 1273 enum kfd_queue_type type);
c2a77fde 1274void kernel_queue_uninit(struct kernel_queue *kq, bool hanging);
03e5b167 1275int kfd_dqm_evict_pasid(struct device_queue_manager *dqm, u32 pasid);
241f24f8 1276
45102048
BG
1277/* Process Queue Manager */
1278struct process_queue_node {
1279 struct queue *q;
1280 struct kernel_queue *kq;
1281 struct list_head process_queue_list;
1282};
1283
9fd3f1bf
FK
1284void kfd_process_dequeue_from_device(struct kfd_process_device *pdd);
1285void kfd_process_dequeue_from_all_devices(struct kfd_process *p);
45102048
BG
1286int pqm_init(struct process_queue_manager *pqm, struct kfd_process *p);
1287void pqm_uninit(struct process_queue_manager *pqm);
1288int pqm_create_queue(struct process_queue_manager *pqm,
8dc1db31 1289 struct kfd_node *dev,
45102048
BG
1290 struct file *f,
1291 struct queue_properties *properties,
e47a8b52 1292 unsigned int *qid,
e77a541f 1293 struct amdgpu_bo *wptr_bo,
8668dfc3 1294 const struct kfd_criu_queue_priv_data *q_data,
42c6c482 1295 const void *restore_mqd,
3a9822d7 1296 const void *restore_ctl_stack,
e47a8b52 1297 uint32_t *p_doorbell_offset_in_process);
45102048 1298int pqm_destroy_queue(struct process_queue_manager *pqm, unsigned int qid);
7c695a2c 1299int pqm_update_queue_properties(struct process_queue_manager *pqm, unsigned int qid,
39e7f331 1300 struct queue_properties *p);
7c695a2c
LY
1301int pqm_update_mqd(struct process_queue_manager *pqm, unsigned int qid,
1302 struct mqd_update_info *minfo);
eb82da1d
OZ
1303int pqm_set_gws(struct process_queue_manager *pqm, unsigned int qid,
1304 void *gws);
fbeb661b
YS
1305struct kernel_queue *pqm_get_kernel_queue(struct process_queue_manager *pqm,
1306 unsigned int qid);
5bb4b78b
OZ
1307struct queue *pqm_get_user_queue(struct process_queue_manager *pqm,
1308 unsigned int qid);
5df099e8
JC
1309int pqm_get_wave_state(struct process_queue_manager *pqm,
1310 unsigned int qid,
1311 void __user *ctl_stack,
1312 u32 *ctl_stack_used_size,
1313 u32 *save_area_used_size);
45102048 1314
b010affe
QH
1315int amdkfd_fence_wait_timeout(uint64_t *fence_addr,
1316 uint64_t fence_value,
14328aa5 1317 unsigned int timeout_ms);
788bf83d 1318
42c6c482
DYS
1319int pqm_get_queue_checkpoint_info(struct process_queue_manager *pqm,
1320 unsigned int qid,
3a9822d7
DYS
1321 u32 *mqd_size,
1322 u32 *ctl_stack_size);
ed6e6a34
BG
1323/* Packet Manager */
1324
64c7f8cf
BG
1325#define KFD_FENCE_COMPLETED (100)
1326#define KFD_FENCE_INIT (10)
241f24f8 1327
ed6e6a34
BG
1328struct packet_manager {
1329 struct device_queue_manager *dqm;
1330 struct kernel_queue *priv_queue;
1331 struct mutex lock;
1332 bool allocated;
1333 struct kfd_mem_obj *ib_buffer_obj;
851a645e 1334 unsigned int ib_size_bytes;
819ec5ac 1335 bool is_over_subscription;
f6e27ff1
FK
1336
1337 const struct packet_manager_funcs *pmf;
1338};
1339
1340struct packet_manager_funcs {
1341 /* Support ASIC-specific packet formats for PM4 packets */
1342 int (*map_process)(struct packet_manager *pm, uint32_t *buffer,
1343 struct qcm_process_device *qpd);
1344 int (*runlist)(struct packet_manager *pm, uint32_t *buffer,
1345 uint64_t ib, size_t ib_size_in_dwords, bool chain);
1346 int (*set_resources)(struct packet_manager *pm, uint32_t *buffer,
1347 struct scheduling_resources *res);
1348 int (*map_queues)(struct packet_manager *pm, uint32_t *buffer,
1349 struct queue *q, bool is_static);
1350 int (*unmap_queues)(struct packet_manager *pm, uint32_t *buffer,
f6e27ff1 1351 enum kfd_unmap_queues_filter mode,
d2cb0b21 1352 uint32_t filter_param, bool reset);
7cee6a68
JK
1353 int (*set_grace_period)(struct packet_manager *pm, uint32_t *buffer,
1354 uint32_t grace_period);
f6e27ff1 1355 int (*query_status)(struct packet_manager *pm, uint32_t *buffer,
b010affe 1356 uint64_t fence_address, uint64_t fence_value);
f6e27ff1
FK
1357 int (*release_mem)(uint64_t gpu_addr, uint32_t *buffer);
1358
1359 /* Packet sizes */
1360 int map_process_size;
1361 int runlist_size;
1362 int set_resources_size;
1363 int map_queues_size;
1364 int unmap_queues_size;
7cee6a68 1365 int set_grace_period_size;
f6e27ff1
FK
1366 int query_status_size;
1367 int release_mem_size;
ed6e6a34
BG
1368};
1369
f6e27ff1 1370extern const struct packet_manager_funcs kfd_vi_pm_funcs;
454150b1 1371extern const struct packet_manager_funcs kfd_v9_pm_funcs;
fd6a440e 1372extern const struct packet_manager_funcs kfd_aldebaran_pm_funcs;
f6e27ff1 1373
64c7f8cf 1374int pm_init(struct packet_manager *pm, struct device_queue_manager *dqm);
c2a77fde 1375void pm_uninit(struct packet_manager *pm, bool hanging);
64c7f8cf
BG
1376int pm_send_set_resources(struct packet_manager *pm,
1377 struct scheduling_resources *res);
1378int pm_send_runlist(struct packet_manager *pm, struct list_head *dqm_queues);
1379int pm_send_query_status(struct packet_manager *pm, uint64_t fence_address,
b010affe 1380 uint64_t fence_value);
64c7f8cf 1381
d2cb0b21 1382int pm_send_unmap_queue(struct packet_manager *pm,
7da2bcf8 1383 enum kfd_unmap_queues_filter mode,
d2cb0b21 1384 uint32_t filter_param, bool reset);
64c7f8cf 1385
241f24f8
BG
1386void pm_release_ib(struct packet_manager *pm);
1387
7cee6a68
JK
1388int pm_update_grace_period(struct packet_manager *pm, uint32_t grace_period);
1389
454150b1
FK
1390/* Following PM funcs can be shared among VI and AI */
1391unsigned int pm_build_pm4_header(unsigned int opcode, size_t packet_size);
454150b1 1392
19f6d2a6 1393uint64_t kfd_get_number_elems(struct kfd_dev *kfd);
19f6d2a6 1394
f3a39818
AL
1395/* Events */
1396extern const struct kfd_event_interrupt_class event_interrupt_class_cik;
ca750681 1397extern const struct kfd_event_interrupt_class event_interrupt_class_v9;
cc009e61 1398extern const struct kfd_event_interrupt_class event_interrupt_class_v11;
ca750681 1399
930c5ff4 1400extern const struct kfd_device_global_init_class device_global_init_class_cik;
f3a39818 1401
c3eb12df 1402int kfd_event_init_process(struct kfd_process *p);
f3a39818
AL
1403void kfd_event_free_process(struct kfd_process *p);
1404int kfd_event_mmap(struct kfd_process *process, struct vm_area_struct *vma);
1405int kfd_wait_on_events(struct kfd_process *p,
59d3e8be 1406 uint32_t num_events, void __user *data,
bea9a56a 1407 bool all, uint32_t *user_timeout_ms,
fdf0c833 1408 uint32_t *wait_result);
c7b6bac9 1409void kfd_signal_event_interrupt(u32 pasid, uint32_t partial_id,
f3a39818 1410 uint32_t valid_id_bits);
8dc1db31 1411void kfd_signal_iommu_event(struct kfd_node *dev,
c7b6bac9
FY
1412 u32 pasid, unsigned long address,
1413 bool is_write_requested, bool is_execute_requested);
1414void kfd_signal_hw_exception_event(u32 pasid);
f3a39818
AL
1415int kfd_set_event(struct kfd_process *p, uint32_t event_id);
1416int kfd_reset_event(struct kfd_process *p, uint32_t event_id);
40e8a766
DYS
1417int kfd_kmap_event_page(struct kfd_process *p, uint64_t event_page_offset);
1418
f3a39818
AL
1419int kfd_event_create(struct file *devkfd, struct kfd_process *p,
1420 uint32_t event_type, bool auto_reset, uint32_t node_id,
1421 uint32_t *event_id, uint32_t *event_trigger_data,
1422 uint64_t *event_page_offset, uint32_t *event_slot_index);
40e8a766
DYS
1423
1424int kfd_get_num_events(struct kfd_process *p);
f3a39818
AL
1425int kfd_event_destroy(struct kfd_process *p, uint32_t event_id);
1426
8dc1db31 1427void kfd_signal_vm_fault_event(struct kfd_node *dev, u32 pasid,
2640c3fa 1428 struct kfd_vm_fault_info *info);
1429
8dc1db31 1430void kfd_signal_reset_event(struct kfd_node *dev);
e42051d2 1431
8dc1db31 1432void kfd_signal_poison_consumed_event(struct kfd_node *dev, u32 pasid);
e2b1f9f5 1433
3543b055 1434void kfd_flush_tlb(struct kfd_process_device *pdd, enum TLB_FLUSH_TYPE type);
403575c4 1435
459ccca5
LY
1436static inline bool kfd_flush_tlb_after_unmap(struct kfd_dev *dev)
1437{
75dda67c
PY
1438 return KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 3) ||
1439 KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 2) ||
1440 (KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 1) && dev->sdma_fw_version >= 18) ||
459ccca5
LY
1441 KFD_GC_VERSION(dev) == IP_VERSION(9, 4, 0);
1442}
1443
e42051d2
SL
1444bool kfd_is_locked(void);
1445
f756e631 1446/* Compute profile */
8dc1db31
MJ
1447void kfd_inc_compute_active(struct kfd_node *dev);
1448void kfd_dec_compute_active(struct kfd_node *dev);
f756e631 1449
6b855f7b
HK
1450/* Cgroup Support */
1451/* Check with device cgroup if @kfd device is accessible */
8dc1db31 1452static inline int kfd_devcgroup_check_permission(struct kfd_node *kfd)
6b855f7b 1453{
eec8fd02 1454#if defined(CONFIG_CGROUP_DEVICE) || defined(CONFIG_CGROUP_BPF)
d69a3b76 1455 struct drm_device *ddev = adev_to_drm(kfd->adev);
6b855f7b 1456
99c7b309 1457 return devcgroup_check_permission(DEVCG_DEV_CHAR, DRM_MAJOR,
6b855f7b
HK
1458 ddev->render->index,
1459 DEVCG_ACC_WRITE | DEVCG_ACC_READ);
1460#else
1461 return 0;
1462#endif
1463}
1464
74c5b85d
MJ
1465static inline bool kfd_is_first_node(struct kfd_node *node)
1466{
1467 return (node == node->kfd->nodes[0]);
1468}
1469
851a645e
FK
1470/* Debugfs */
1471#if defined(CONFIG_DEBUG_FS)
1472
1473void kfd_debugfs_init(void);
1474void kfd_debugfs_fini(void);
1475int kfd_debugfs_mqds_by_process(struct seq_file *m, void *data);
1476int pqm_debugfs_mqds(struct seq_file *m, void *data);
1477int kfd_debugfs_hqds_by_device(struct seq_file *m, void *data);
1478int dqm_debugfs_hqds(struct seq_file *m, void *data);
1479int kfd_debugfs_rls_by_device(struct seq_file *m, void *data);
1480int pm_debugfs_runlist(struct seq_file *m, void *data);
1481
8dc1db31 1482int kfd_debugfs_hang_hws(struct kfd_node *dev);
a29ec470 1483int pm_debugfs_hang_hws(struct packet_manager *pm);
4f942aae 1484int dqm_debugfs_hang_hws(struct device_queue_manager *dqm);
a29ec470 1485
851a645e
FK
1486#else
1487
1488static inline void kfd_debugfs_init(void) {}
1489static inline void kfd_debugfs_fini(void) {}
1490
1491#endif
1492
4a488a7a 1493#endif