drm/amdgpu: wire up emit_wreg for SDMA v2.4
[linux-block.git] / drivers / gpu / drm / amd / amdgpu / sdma_v3_0.c
CommitLineData
aaa36a97
AD
1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
74a5d165 39#include "gca/gfx_8_0_enum.h"
aaa36a97
AD
40#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
51
c65444fe
JZ
52MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
1a5bbb66
DZ
56MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
bb16e3b6 58MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
2cc0c0b5
FC
59MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
60MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
61MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
62MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
c4642a47
JZ
63MODULE_FIRMWARE("amdgpu/polaris12_sdma.bin");
64MODULE_FIRMWARE("amdgpu/polaris12_sdma1.bin");
2cea03de 65
aaa36a97
AD
66
67static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
68{
69 SDMA0_REGISTER_OFFSET,
70 SDMA1_REGISTER_OFFSET
71};
72
73static const u32 golden_settings_tonga_a11[] =
74{
75 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
76 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
77 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
78 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
79 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
80 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
81 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
82 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
83 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
84 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
85};
86
87static const u32 tonga_mgcg_cgcg_init[] =
88{
89 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
90 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
91};
92
1a5bbb66
DZ
93static const u32 golden_settings_fiji_a10[] =
94{
95 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
96 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
97 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
98 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
99 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
100 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
101 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
102 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
103};
104
105static const u32 fiji_mgcg_cgcg_init[] =
106{
107 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
108 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
109};
110
2cc0c0b5 111static const u32 golden_settings_polaris11_a11[] =
2cea03de
FC
112{
113 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
b9934878 114 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
2cea03de
FC
115 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
116 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
117 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
118 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
b9934878 119 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
2cea03de
FC
120 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
121 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
122 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
123};
124
2cc0c0b5 125static const u32 golden_settings_polaris10_a11[] =
2cea03de
FC
126{
127 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
128 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
129 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
130 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
131 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
132 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
133 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
134 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
135 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
136 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
137};
138
aaa36a97
AD
139static const u32 cz_golden_settings_a11[] =
140{
141 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
142 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
143 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
144 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
145 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
146 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
147 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
148 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
149 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
150 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
151 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
152 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
153};
154
155static const u32 cz_mgcg_cgcg_init[] =
156{
157 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
158 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
159};
160
bb16e3b6
SL
161static const u32 stoney_golden_settings_a11[] =
162{
163 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
164 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
165 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
166 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
167};
168
169static const u32 stoney_mgcg_cgcg_init[] =
170{
171 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
172};
173
aaa36a97
AD
174/*
175 * sDMA - System DMA
176 * Starting with CIK, the GPU has new asynchronous
177 * DMA engines. These engines are used for compute
178 * and gfx. There are two DMA engines (SDMA0, SDMA1)
179 * and each one supports 1 ring buffer used for gfx
180 * and 2 queues used for compute.
181 *
182 * The programming model is very similar to the CP
183 * (ring buffer, IBs, etc.), but sDMA has it's own
184 * packet format that is different from the PM4 format
185 * used by the CP. sDMA supports copying data, writing
186 * embedded data, solid fills, and a number of other
187 * things. It also has support for tiling/detiling of
188 * buffers.
189 */
190
191static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
192{
193 switch (adev->asic_type) {
1a5bbb66 194 case CHIP_FIJI:
9c3f2b54
AD
195 amdgpu_device_program_register_sequence(adev,
196 fiji_mgcg_cgcg_init,
197 ARRAY_SIZE(fiji_mgcg_cgcg_init));
198 amdgpu_device_program_register_sequence(adev,
199 golden_settings_fiji_a10,
200 ARRAY_SIZE(golden_settings_fiji_a10));
1a5bbb66 201 break;
aaa36a97 202 case CHIP_TONGA:
9c3f2b54
AD
203 amdgpu_device_program_register_sequence(adev,
204 tonga_mgcg_cgcg_init,
205 ARRAY_SIZE(tonga_mgcg_cgcg_init));
206 amdgpu_device_program_register_sequence(adev,
207 golden_settings_tonga_a11,
208 ARRAY_SIZE(golden_settings_tonga_a11));
aaa36a97 209 break;
2cc0c0b5 210 case CHIP_POLARIS11:
c4642a47 211 case CHIP_POLARIS12:
9c3f2b54
AD
212 amdgpu_device_program_register_sequence(adev,
213 golden_settings_polaris11_a11,
214 ARRAY_SIZE(golden_settings_polaris11_a11));
2cea03de 215 break;
2cc0c0b5 216 case CHIP_POLARIS10:
9c3f2b54
AD
217 amdgpu_device_program_register_sequence(adev,
218 golden_settings_polaris10_a11,
219 ARRAY_SIZE(golden_settings_polaris10_a11));
2cea03de 220 break;
aaa36a97 221 case CHIP_CARRIZO:
9c3f2b54
AD
222 amdgpu_device_program_register_sequence(adev,
223 cz_mgcg_cgcg_init,
224 ARRAY_SIZE(cz_mgcg_cgcg_init));
225 amdgpu_device_program_register_sequence(adev,
226 cz_golden_settings_a11,
227 ARRAY_SIZE(cz_golden_settings_a11));
aaa36a97 228 break;
bb16e3b6 229 case CHIP_STONEY:
9c3f2b54
AD
230 amdgpu_device_program_register_sequence(adev,
231 stoney_mgcg_cgcg_init,
232 ARRAY_SIZE(stoney_mgcg_cgcg_init));
233 amdgpu_device_program_register_sequence(adev,
234 stoney_golden_settings_a11,
235 ARRAY_SIZE(stoney_golden_settings_a11));
bb16e3b6 236 break;
aaa36a97
AD
237 default:
238 break;
239 }
240}
241
14d83e78
ML
242static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
243{
244 int i;
245 for (i = 0; i < adev->sdma.num_instances; i++) {
246 release_firmware(adev->sdma.instance[i].fw);
247 adev->sdma.instance[i].fw = NULL;
248 }
249}
250
aaa36a97
AD
251/**
252 * sdma_v3_0_init_microcode - load ucode images from disk
253 *
254 * @adev: amdgpu_device pointer
255 *
256 * Use the firmware interface to load the ucode images into
257 * the driver (not loaded into hw).
258 * Returns 0 on success, error on failure.
259 */
260static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
261{
262 const char *chip_name;
263 char fw_name[30];
c113ea1c 264 int err = 0, i;
aaa36a97
AD
265 struct amdgpu_firmware_info *info = NULL;
266 const struct common_firmware_header *header = NULL;
595fd013 267 const struct sdma_firmware_header_v1_0 *hdr;
aaa36a97
AD
268
269 DRM_DEBUG("\n");
270
271 switch (adev->asic_type) {
272 case CHIP_TONGA:
273 chip_name = "tonga";
274 break;
1a5bbb66
DZ
275 case CHIP_FIJI:
276 chip_name = "fiji";
277 break;
2cc0c0b5
FC
278 case CHIP_POLARIS11:
279 chip_name = "polaris11";
2cea03de 280 break;
2cc0c0b5
FC
281 case CHIP_POLARIS10:
282 chip_name = "polaris10";
2cea03de 283 break;
c4642a47
JZ
284 case CHIP_POLARIS12:
285 chip_name = "polaris12";
286 break;
aaa36a97
AD
287 case CHIP_CARRIZO:
288 chip_name = "carrizo";
289 break;
bb16e3b6
SL
290 case CHIP_STONEY:
291 chip_name = "stoney";
292 break;
aaa36a97
AD
293 default: BUG();
294 }
295
c113ea1c 296 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97 297 if (i == 0)
c65444fe 298 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
aaa36a97 299 else
c65444fe 300 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
c113ea1c 301 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
aaa36a97
AD
302 if (err)
303 goto out;
c113ea1c 304 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
aaa36a97
AD
305 if (err)
306 goto out;
c113ea1c
AD
307 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
308 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
309 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
310 if (adev->sdma.instance[i].feature_version >= 20)
311 adev->sdma.instance[i].burst_nop = true;
aaa36a97 312
e635ee07 313 if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
aaa36a97
AD
314 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
315 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
c113ea1c 316 info->fw = adev->sdma.instance[i].fw;
aaa36a97
AD
317 header = (const struct common_firmware_header *)info->fw->data;
318 adev->firmware.fw_size +=
319 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
320 }
321 }
322out:
323 if (err) {
7ca85295 324 pr_err("sdma_v3_0: Failed to load firmware \"%s\"\n", fw_name);
c113ea1c
AD
325 for (i = 0; i < adev->sdma.num_instances; i++) {
326 release_firmware(adev->sdma.instance[i].fw);
327 adev->sdma.instance[i].fw = NULL;
aaa36a97
AD
328 }
329 }
330 return err;
331}
332
333/**
334 * sdma_v3_0_ring_get_rptr - get the current read pointer
335 *
336 * @ring: amdgpu ring pointer
337 *
338 * Get the current rptr from the hardware (VI+).
339 */
536fbf94 340static uint64_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
aaa36a97 341{
aaa36a97 342 /* XXX check if swapping is necessary on BE */
d912adef 343 return ring->adev->wb.wb[ring->rptr_offs] >> 2;
aaa36a97
AD
344}
345
346/**
347 * sdma_v3_0_ring_get_wptr - get the current write pointer
348 *
349 * @ring: amdgpu ring pointer
350 *
351 * Get the current wptr from the hardware (VI+).
352 */
536fbf94 353static uint64_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
aaa36a97
AD
354{
355 struct amdgpu_device *adev = ring->adev;
356 u32 wptr;
357
2ffe31de 358 if (ring->use_doorbell || ring->use_pollmem) {
aaa36a97
AD
359 /* XXX check if swapping is necessary on BE */
360 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
361 } else {
c113ea1c 362 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
aaa36a97
AD
363
364 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
365 }
366
367 return wptr;
368}
369
370/**
371 * sdma_v3_0_ring_set_wptr - commit the write pointer
372 *
373 * @ring: amdgpu ring pointer
374 *
375 * Write the wptr back to the hardware (VI+).
376 */
377static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
378{
379 struct amdgpu_device *adev = ring->adev;
380
381 if (ring->use_doorbell) {
3e4b0bd9 382 u32 *wb = (u32 *)&adev->wb.wb[ring->wptr_offs];
aaa36a97 383 /* XXX check if swapping is necessary on BE */
3e4b0bd9 384 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2));
536fbf94 385 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr) << 2);
2ffe31de
PD
386 } else if (ring->use_pollmem) {
387 u32 *wb = (u32 *)&adev->wb.wb[ring->wptr_offs];
388
389 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2));
aaa36a97 390 } else {
c113ea1c 391 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
aaa36a97 392
536fbf94 393 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], lower_32_bits(ring->wptr) << 2);
aaa36a97
AD
394 }
395}
396
ac01db3d
JZ
397static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
398{
c113ea1c 399 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
400 int i;
401
402 for (i = 0; i < count; i++)
403 if (sdma && sdma->burst_nop && (i == 0))
79887142 404 amdgpu_ring_write(ring, ring->funcs->nop |
ac01db3d
JZ
405 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
406 else
79887142 407 amdgpu_ring_write(ring, ring->funcs->nop);
ac01db3d
JZ
408}
409
aaa36a97
AD
410/**
411 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
412 *
413 * @ring: amdgpu ring pointer
414 * @ib: IB object to schedule
415 *
416 * Schedule an IB in the DMA ring (VI).
417 */
418static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
d88bf583 419 struct amdgpu_ib *ib,
c4f46f22 420 unsigned vmid, bool ctx_switch)
aaa36a97 421{
aaa36a97 422 /* IB packet must end on a 8 DW boundary */
536fbf94 423 sdma_v3_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
aaa36a97
AD
424
425 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
c4f46f22 426 SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
aaa36a97
AD
427 /* base must be 32 byte aligned */
428 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
429 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
430 amdgpu_ring_write(ring, ib->length_dw);
431 amdgpu_ring_write(ring, 0);
432 amdgpu_ring_write(ring, 0);
433
434}
435
436/**
d2edb07b 437 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
aaa36a97
AD
438 *
439 * @ring: amdgpu ring pointer
440 *
441 * Emit an hdp flush packet on the requested DMA ring.
442 */
d2edb07b 443static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
aaa36a97
AD
444{
445 u32 ref_and_mask = 0;
446
c113ea1c 447 if (ring == &ring->adev->sdma.instance[0].ring)
aaa36a97
AD
448 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
449 else
450 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
451
452 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
453 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
454 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
455 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
456 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
457 amdgpu_ring_write(ring, ref_and_mask); /* reference */
458 amdgpu_ring_write(ring, ref_and_mask); /* mask */
459 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
460 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
461}
462
cc958e67
CZ
463static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
464{
465 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
466 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
467 amdgpu_ring_write(ring, mmHDP_DEBUG0);
468 amdgpu_ring_write(ring, 1);
469}
470
aaa36a97
AD
471/**
472 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
473 *
474 * @ring: amdgpu ring pointer
475 * @fence: amdgpu fence object
476 *
477 * Add a DMA fence packet to the ring to write
478 * the fence seq number and DMA trap packet to generate
479 * an interrupt if needed (VI).
480 */
481static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 482 unsigned flags)
aaa36a97 483{
890ee23f 484 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
aaa36a97
AD
485 /* write the fence */
486 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
487 amdgpu_ring_write(ring, lower_32_bits(addr));
488 amdgpu_ring_write(ring, upper_32_bits(addr));
489 amdgpu_ring_write(ring, lower_32_bits(seq));
490
491 /* optionally write high bits as well */
890ee23f 492 if (write64bit) {
aaa36a97
AD
493 addr += 4;
494 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
495 amdgpu_ring_write(ring, lower_32_bits(addr));
496 amdgpu_ring_write(ring, upper_32_bits(addr));
497 amdgpu_ring_write(ring, upper_32_bits(seq));
498 }
499
500 /* generate an interrupt */
501 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
502 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
503}
504
aaa36a97
AD
505/**
506 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
507 *
508 * @adev: amdgpu_device pointer
509 *
510 * Stop the gfx async dma ring buffers (VI).
511 */
512static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
513{
c113ea1c
AD
514 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
515 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
aaa36a97
AD
516 u32 rb_cntl, ib_cntl;
517 int i;
518
519 if ((adev->mman.buffer_funcs_ring == sdma0) ||
520 (adev->mman.buffer_funcs_ring == sdma1))
770d13b1 521 amdgpu_ttm_set_active_vram_size(adev, adev->gmc.visible_vram_size);
aaa36a97 522
c113ea1c 523 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
524 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
525 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
526 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
527 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
528 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
529 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
530 }
531 sdma0->ready = false;
532 sdma1->ready = false;
533}
534
535/**
536 * sdma_v3_0_rlc_stop - stop the compute async dma engines
537 *
538 * @adev: amdgpu_device pointer
539 *
540 * Stop the compute async dma queues (VI).
541 */
542static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
543{
544 /* XXX todo */
545}
546
cd06bf68
BG
547/**
548 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
549 *
550 * @adev: amdgpu_device pointer
551 * @enable: enable/disable the DMA MEs context switch.
552 *
553 * Halt or unhalt the async dma engines context switch (VI).
554 */
555static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
556{
a667386c 557 u32 f32_cntl, phase_quantum = 0;
cd06bf68
BG
558 int i;
559
a667386c
FK
560 if (amdgpu_sdma_phase_quantum) {
561 unsigned value = amdgpu_sdma_phase_quantum;
562 unsigned unit = 0;
563
564 while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
565 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
566 value = (value + 1) >> 1;
567 unit++;
568 }
569 if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
570 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
571 value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
572 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
573 unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
574 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
575 WARN_ONCE(1,
576 "clamping sdma_phase_quantum to %uK clock cycles\n",
577 value << unit);
578 }
579 phase_quantum =
580 value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
581 unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
582 }
583
c113ea1c 584 for (i = 0; i < adev->sdma.num_instances; i++) {
cd06bf68 585 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
4048f0f0 586 if (enable) {
cd06bf68
BG
587 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
588 AUTO_CTXSW_ENABLE, 1);
4048f0f0 589 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
590 ATC_L1_ENABLE, 1);
a667386c
FK
591 if (amdgpu_sdma_phase_quantum) {
592 WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
593 phase_quantum);
594 WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
595 phase_quantum);
596 }
4048f0f0 597 } else {
cd06bf68
BG
598 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
599 AUTO_CTXSW_ENABLE, 0);
4048f0f0 600 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
601 ATC_L1_ENABLE, 1);
602 }
603
cd06bf68
BG
604 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
605 }
606}
607
aaa36a97
AD
608/**
609 * sdma_v3_0_enable - stop the async dma engines
610 *
611 * @adev: amdgpu_device pointer
612 * @enable: enable/disable the DMA MEs.
613 *
614 * Halt or unhalt the async dma engines (VI).
615 */
616static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
617{
618 u32 f32_cntl;
619 int i;
620
004e29cc 621 if (!enable) {
aaa36a97
AD
622 sdma_v3_0_gfx_stop(adev);
623 sdma_v3_0_rlc_stop(adev);
624 }
625
c113ea1c 626 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
627 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
628 if (enable)
629 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
630 else
631 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
632 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
633 }
634}
635
636/**
637 * sdma_v3_0_gfx_resume - setup and start the async dma engines
638 *
639 * @adev: amdgpu_device pointer
640 *
641 * Set up the gfx DMA ring buffers and enable them (VI).
642 * Returns 0 for success, error for failure.
643 */
644static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
645{
646 struct amdgpu_ring *ring;
e33dac39 647 u32 rb_cntl, ib_cntl, wptr_poll_cntl;
aaa36a97
AD
648 u32 rb_bufsz;
649 u32 wb_offset;
650 u32 doorbell;
e33dac39 651 u64 wptr_gpu_addr;
aaa36a97
AD
652 int i, j, r;
653
c113ea1c
AD
654 for (i = 0; i < adev->sdma.num_instances; i++) {
655 ring = &adev->sdma.instance[i].ring;
f6bd7942 656 amdgpu_ring_clear_ring(ring);
aaa36a97
AD
657 wb_offset = (ring->rptr_offs * 4);
658
659 mutex_lock(&adev->srbm_mutex);
660 for (j = 0; j < 16; j++) {
661 vi_srbm_select(adev, 0, 0, 0, j);
662 /* SDMA GFX */
663 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
664 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
665 }
666 vi_srbm_select(adev, 0, 0, 0, 0);
667 mutex_unlock(&adev->srbm_mutex);
668
c458fe94
AD
669 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
670 adev->gfx.config.gb_addr_config & 0x70);
671
aaa36a97
AD
672 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
673
674 /* Set ring buffer size in dwords */
675 rb_bufsz = order_base_2(ring->ring_size / 4);
676 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
677 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
678#ifdef __BIG_ENDIAN
679 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
680 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
681 RPTR_WRITEBACK_SWAP_ENABLE, 1);
682#endif
683 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
684
685 /* Initialize the ring buffer's read and write pointers */
78cb9083 686 ring->wptr = 0;
aaa36a97 687 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
78cb9083 688 sdma_v3_0_ring_set_wptr(ring);
d72f7c06
ML
689 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
690 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
aaa36a97
AD
691
692 /* set the wb address whether it's enabled or not */
693 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
694 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
695 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
696 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
697
698 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
699
700 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
701 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
702
aaa36a97
AD
703 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
704
705 if (ring->use_doorbell) {
706 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
707 OFFSET, ring->doorbell_index);
708 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
709 } else {
710 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
711 }
712 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
713
e33dac39
XY
714 /* setup the wptr shadow polling */
715 wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
716
717 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO + sdma_offsets[i],
718 lower_32_bits(wptr_gpu_addr));
719 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI + sdma_offsets[i],
720 upper_32_bits(wptr_gpu_addr));
721 wptr_poll_cntl = RREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i]);
2ffe31de
PD
722 if (ring->use_pollmem)
723 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
724 SDMA0_GFX_RB_WPTR_POLL_CNTL,
725 ENABLE, 1);
e33dac39 726 else
2ffe31de
PD
727 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
728 SDMA0_GFX_RB_WPTR_POLL_CNTL,
729 ENABLE, 0);
e33dac39
XY
730 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i], wptr_poll_cntl);
731
aaa36a97
AD
732 /* enable DMA RB */
733 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
734 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
735
736 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
737 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
738#ifdef __BIG_ENDIAN
739 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
740#endif
741 /* enable DMA IBs */
742 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
743
744 ring->ready = true;
505dfe76 745 }
aaa36a97 746
505dfe76
ML
747 /* unhalt the MEs */
748 sdma_v3_0_enable(adev, true);
749 /* enable sdma ring preemption */
750 sdma_v3_0_ctx_switch_enable(adev, true);
751
752 for (i = 0; i < adev->sdma.num_instances; i++) {
753 ring = &adev->sdma.instance[i].ring;
aaa36a97
AD
754 r = amdgpu_ring_test_ring(ring);
755 if (r) {
756 ring->ready = false;
757 return r;
758 }
759
760 if (adev->mman.buffer_funcs_ring == ring)
770d13b1 761 amdgpu_ttm_set_active_vram_size(adev, adev->gmc.real_vram_size);
aaa36a97
AD
762 }
763
764 return 0;
765}
766
767/**
768 * sdma_v3_0_rlc_resume - setup and start the async dma engines
769 *
770 * @adev: amdgpu_device pointer
771 *
772 * Set up the compute DMA queues and enable them (VI).
773 * Returns 0 for success, error for failure.
774 */
775static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
776{
777 /* XXX todo */
778 return 0;
779}
780
781/**
782 * sdma_v3_0_load_microcode - load the sDMA ME ucode
783 *
784 * @adev: amdgpu_device pointer
785 *
786 * Loads the sDMA0/1 ucode.
787 * Returns 0 for success, -EINVAL if the ucode is not available.
788 */
789static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
790{
791 const struct sdma_firmware_header_v1_0 *hdr;
792 const __le32 *fw_data;
793 u32 fw_size;
794 int i, j;
795
aaa36a97
AD
796 /* halt the MEs */
797 sdma_v3_0_enable(adev, false);
798
c113ea1c
AD
799 for (i = 0; i < adev->sdma.num_instances; i++) {
800 if (!adev->sdma.instance[i].fw)
801 return -EINVAL;
802 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
aaa36a97
AD
803 amdgpu_ucode_print_sdma_hdr(&hdr->header);
804 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
aaa36a97 805 fw_data = (const __le32 *)
c113ea1c 806 (adev->sdma.instance[i].fw->data +
aaa36a97
AD
807 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
808 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
809 for (j = 0; j < fw_size; j++)
810 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
c113ea1c 811 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
aaa36a97
AD
812 }
813
814 return 0;
815}
816
817/**
818 * sdma_v3_0_start - setup and start the async dma engines
819 *
820 * @adev: amdgpu_device pointer
821 *
822 * Set up the DMA engines and enable them (VI).
823 * Returns 0 for success, error for failure.
824 */
825static int sdma_v3_0_start(struct amdgpu_device *adev)
826{
790d84fd 827 int r;
aaa36a97 828
790d84fd
RZ
829 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
830 r = sdma_v3_0_load_microcode(adev);
831 if (r)
832 return r;
aaa36a97
AD
833 }
834
8a1115ff 835 /* disable sdma engine before programing it */
505dfe76
ML
836 sdma_v3_0_ctx_switch_enable(adev, false);
837 sdma_v3_0_enable(adev, false);
aaa36a97
AD
838
839 /* start the gfx rings and rlc compute queues */
840 r = sdma_v3_0_gfx_resume(adev);
841 if (r)
842 return r;
843 r = sdma_v3_0_rlc_resume(adev);
844 if (r)
845 return r;
846
847 return 0;
848}
849
850/**
851 * sdma_v3_0_ring_test_ring - simple async dma engine test
852 *
853 * @ring: amdgpu_ring structure holding ring information
854 *
855 * Test the DMA engine by writing using it to write an
856 * value to memory. (VI).
857 * Returns 0 for success, error for failure.
858 */
859static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
860{
861 struct amdgpu_device *adev = ring->adev;
862 unsigned i;
863 unsigned index;
864 int r;
865 u32 tmp;
866 u64 gpu_addr;
867
131b4b36 868 r = amdgpu_device_wb_get(adev, &index);
aaa36a97
AD
869 if (r) {
870 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
871 return r;
872 }
873
874 gpu_addr = adev->wb.gpu_addr + (index * 4);
875 tmp = 0xCAFEDEAD;
876 adev->wb.wb[index] = cpu_to_le32(tmp);
877
a27de35c 878 r = amdgpu_ring_alloc(ring, 5);
aaa36a97
AD
879 if (r) {
880 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
131b4b36 881 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
882 return r;
883 }
884
885 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
886 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
887 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
888 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
889 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
890 amdgpu_ring_write(ring, 0xDEADBEEF);
a27de35c 891 amdgpu_ring_commit(ring);
aaa36a97
AD
892
893 for (i = 0; i < adev->usec_timeout; i++) {
894 tmp = le32_to_cpu(adev->wb.wb[index]);
895 if (tmp == 0xDEADBEEF)
896 break;
897 DRM_UDELAY(1);
898 }
899
900 if (i < adev->usec_timeout) {
9953b72f 901 DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
aaa36a97
AD
902 } else {
903 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
904 ring->idx, tmp);
905 r = -EINVAL;
906 }
131b4b36 907 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
908
909 return r;
910}
911
912/**
913 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
914 *
915 * @ring: amdgpu_ring structure holding ring information
916 *
917 * Test a simple IB in the DMA ring (VI).
918 * Returns 0 on success, error on failure.
919 */
bbec97aa 920static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
aaa36a97
AD
921{
922 struct amdgpu_device *adev = ring->adev;
923 struct amdgpu_ib ib;
f54d1867 924 struct dma_fence *f = NULL;
aaa36a97 925 unsigned index;
aaa36a97
AD
926 u32 tmp = 0;
927 u64 gpu_addr;
bbec97aa 928 long r;
aaa36a97 929
131b4b36 930 r = amdgpu_device_wb_get(adev, &index);
aaa36a97 931 if (r) {
bbec97aa 932 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
aaa36a97
AD
933 return r;
934 }
935
936 gpu_addr = adev->wb.gpu_addr + (index * 4);
937 tmp = 0xCAFEDEAD;
938 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 939 memset(&ib, 0, sizeof(ib));
b07c60c0 940 r = amdgpu_ib_get(adev, NULL, 256, &ib);
aaa36a97 941 if (r) {
bbec97aa 942 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
0011fdaa 943 goto err0;
aaa36a97
AD
944 }
945
946 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
947 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
948 ib.ptr[1] = lower_32_bits(gpu_addr);
949 ib.ptr[2] = upper_32_bits(gpu_addr);
950 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
951 ib.ptr[4] = 0xDEADBEEF;
952 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
953 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
954 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
955 ib.length_dw = 8;
956
50ddc75e 957 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
0011fdaa
CZ
958 if (r)
959 goto err1;
960
f54d1867 961 r = dma_fence_wait_timeout(f, false, timeout);
bbec97aa
CK
962 if (r == 0) {
963 DRM_ERROR("amdgpu: IB test timed out\n");
964 r = -ETIMEDOUT;
965 goto err1;
966 } else if (r < 0) {
967 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
0011fdaa 968 goto err1;
aaa36a97 969 }
6d44565d
CK
970 tmp = le32_to_cpu(adev->wb.wb[index]);
971 if (tmp == 0xDEADBEEF) {
9953b72f 972 DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
bbec97aa 973 r = 0;
aaa36a97
AD
974 } else {
975 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
976 r = -EINVAL;
977 }
0011fdaa 978err1:
cc55c45d 979 amdgpu_ib_free(adev, &ib, NULL);
f54d1867 980 dma_fence_put(f);
0011fdaa 981err0:
131b4b36 982 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
983 return r;
984}
985
986/**
987 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
988 *
989 * @ib: indirect buffer to fill with commands
990 * @pe: addr of the page entry
991 * @src: src addr to copy from
992 * @count: number of page entries to update
993 *
994 * Update PTEs by copying them from the GART using sDMA (CIK).
995 */
996static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
997 uint64_t pe, uint64_t src,
998 unsigned count)
999{
96105e53
CK
1000 unsigned bytes = count * 8;
1001
1002 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1003 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1004 ib->ptr[ib->length_dw++] = bytes;
1005 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1006 ib->ptr[ib->length_dw++] = lower_32_bits(src);
1007 ib->ptr[ib->length_dw++] = upper_32_bits(src);
1008 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1009 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
aaa36a97
AD
1010}
1011
1012/**
1013 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
1014 *
1015 * @ib: indirect buffer to fill with commands
1016 * @pe: addr of the page entry
de9ea7bd 1017 * @value: dst addr to write into pe
aaa36a97
AD
1018 * @count: number of page entries to update
1019 * @incr: increase next addr by incr bytes
aaa36a97
AD
1020 *
1021 * Update PTEs by writing them manually using sDMA (CIK).
1022 */
de9ea7bd
CK
1023static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
1024 uint64_t value, unsigned count,
1025 uint32_t incr)
aaa36a97 1026{
de9ea7bd
CK
1027 unsigned ndw = count * 2;
1028
1029 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
6bf3f9c3 1030 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
de9ea7bd
CK
1031 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1032 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1033 ib->ptr[ib->length_dw++] = ndw;
4bc07289 1034 for (; ndw > 0; ndw -= 2) {
de9ea7bd
CK
1035 ib->ptr[ib->length_dw++] = lower_32_bits(value);
1036 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1037 value += incr;
aaa36a97
AD
1038 }
1039}
1040
1041/**
1042 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
1043 *
1044 * @ib: indirect buffer to fill with commands
1045 * @pe: addr of the page entry
1046 * @addr: dst addr to write into pe
1047 * @count: number of page entries to update
1048 * @incr: increase next addr by incr bytes
1049 * @flags: access flags
1050 *
1051 * Update the page tables using sDMA (CIK).
1052 */
96105e53 1053static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
aaa36a97 1054 uint64_t addr, unsigned count,
6b777607 1055 uint32_t incr, uint64_t flags)
aaa36a97 1056{
96105e53
CK
1057 /* for physically contiguous pages (vram) */
1058 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
1059 ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
1060 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
b9be700e
JZ
1061 ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
1062 ib->ptr[ib->length_dw++] = upper_32_bits(flags);
96105e53
CK
1063 ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
1064 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
1065 ib->ptr[ib->length_dw++] = incr; /* increment size */
1066 ib->ptr[ib->length_dw++] = 0;
1067 ib->ptr[ib->length_dw++] = count; /* number of entries */
aaa36a97
AD
1068}
1069
1070/**
9e5d5309 1071 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
aaa36a97
AD
1072 *
1073 * @ib: indirect buffer to fill with padding
1074 *
1075 */
9e5d5309 1076static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
aaa36a97 1077{
9e5d5309 1078 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
1079 u32 pad_count;
1080 int i;
1081
1082 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1083 for (i = 0; i < pad_count; i++)
1084 if (sdma && sdma->burst_nop && (i == 0))
1085 ib->ptr[ib->length_dw++] =
1086 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1087 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1088 else
1089 ib->ptr[ib->length_dw++] =
1090 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
aaa36a97
AD
1091}
1092
1093/**
00b7c4ff 1094 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
aaa36a97
AD
1095 *
1096 * @ring: amdgpu_ring pointer
aaa36a97 1097 *
00b7c4ff 1098 * Make sure all previous operations are completed (CIK).
aaa36a97 1099 */
00b7c4ff 1100static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
aaa36a97 1101{
5c55db83
CZ
1102 uint32_t seq = ring->fence_drv.sync_seq;
1103 uint64_t addr = ring->fence_drv.gpu_addr;
1104
1105 /* wait for idle */
1106 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1107 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1108 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1109 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1110 amdgpu_ring_write(ring, addr & 0xfffffffc);
1111 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1112 amdgpu_ring_write(ring, seq); /* reference */
1113 amdgpu_ring_write(ring, 0xfffffff); /* mask */
1114 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1115 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
00b7c4ff 1116}
5c55db83 1117
00b7c4ff
CK
1118/**
1119 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1120 *
1121 * @ring: amdgpu_ring pointer
1122 * @vm: amdgpu_vm pointer
1123 *
1124 * Update the page table base and flush the VM TLB
1125 * using sDMA (VI).
1126 */
1127static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
5a4633c4
CK
1128 unsigned vmid, unsigned pasid,
1129 uint64_t pd_addr)
00b7c4ff 1130{
aaa36a97
AD
1131 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1132 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
c4f46f22
CK
1133 if (vmid < 8) {
1134 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
aaa36a97 1135 } else {
c4f46f22 1136 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8));
aaa36a97
AD
1137 }
1138 amdgpu_ring_write(ring, pd_addr >> 12);
1139
aaa36a97
AD
1140 /* flush TLB */
1141 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1142 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1143 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
c4f46f22 1144 amdgpu_ring_write(ring, 1 << vmid);
aaa36a97
AD
1145
1146 /* wait for flush */
1147 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1148 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1149 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1150 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1151 amdgpu_ring_write(ring, 0);
1152 amdgpu_ring_write(ring, 0); /* reference */
1153 amdgpu_ring_write(ring, 0); /* mask */
1154 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1155 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1156}
1157
5fc3aeeb 1158static int sdma_v3_0_early_init(void *handle)
aaa36a97 1159{
5fc3aeeb 1160 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1161
c113ea1c 1162 switch (adev->asic_type) {
bb16e3b6
SL
1163 case CHIP_STONEY:
1164 adev->sdma.num_instances = 1;
1165 break;
c113ea1c
AD
1166 default:
1167 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1168 break;
1169 }
1170
aaa36a97
AD
1171 sdma_v3_0_set_ring_funcs(adev);
1172 sdma_v3_0_set_buffer_funcs(adev);
1173 sdma_v3_0_set_vm_pte_funcs(adev);
1174 sdma_v3_0_set_irq_funcs(adev);
1175
1176 return 0;
1177}
1178
5fc3aeeb 1179static int sdma_v3_0_sw_init(void *handle)
aaa36a97
AD
1180{
1181 struct amdgpu_ring *ring;
c113ea1c 1182 int r, i;
5fc3aeeb 1183 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1184
1185 /* SDMA trap event */
d766e6a3
AD
1186 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
1187 &adev->sdma.trap_irq);
aaa36a97
AD
1188 if (r)
1189 return r;
1190
1191 /* SDMA Privileged inst */
d766e6a3
AD
1192 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
1193 &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1194 if (r)
1195 return r;
1196
1197 /* SDMA Privileged inst */
d766e6a3
AD
1198 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
1199 &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1200 if (r)
1201 return r;
1202
1203 r = sdma_v3_0_init_microcode(adev);
1204 if (r) {
1205 DRM_ERROR("Failed to load sdma firmware!\n");
1206 return r;
1207 }
1208
c113ea1c
AD
1209 for (i = 0; i < adev->sdma.num_instances; i++) {
1210 ring = &adev->sdma.instance[i].ring;
1211 ring->ring_obj = NULL;
2ffe31de
PD
1212 if (!amdgpu_sriov_vf(adev)) {
1213 ring->use_doorbell = true;
1214 ring->doorbell_index = (i == 0) ?
1215 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
1216 } else {
1217 ring->use_pollmem = true;
1218 }
c113ea1c
AD
1219
1220 sprintf(ring->name, "sdma%d", i);
b38d99c4 1221 r = amdgpu_ring_init(adev, ring, 1024,
c113ea1c
AD
1222 &adev->sdma.trap_irq,
1223 (i == 0) ?
21cd942e
CK
1224 AMDGPU_SDMA_IRQ_TRAP0 :
1225 AMDGPU_SDMA_IRQ_TRAP1);
c113ea1c
AD
1226 if (r)
1227 return r;
1228 }
aaa36a97
AD
1229
1230 return r;
1231}
1232
5fc3aeeb 1233static int sdma_v3_0_sw_fini(void *handle)
aaa36a97 1234{
5fc3aeeb 1235 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 1236 int i;
5fc3aeeb 1237
c113ea1c
AD
1238 for (i = 0; i < adev->sdma.num_instances; i++)
1239 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
aaa36a97 1240
14d83e78 1241 sdma_v3_0_free_microcode(adev);
aaa36a97
AD
1242 return 0;
1243}
1244
5fc3aeeb 1245static int sdma_v3_0_hw_init(void *handle)
aaa36a97
AD
1246{
1247 int r;
5fc3aeeb 1248 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1249
1250 sdma_v3_0_init_golden_registers(adev);
1251
1252 r = sdma_v3_0_start(adev);
1253 if (r)
1254 return r;
1255
1256 return r;
1257}
1258
5fc3aeeb 1259static int sdma_v3_0_hw_fini(void *handle)
aaa36a97 1260{
5fc3aeeb 1261 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1262
cd06bf68 1263 sdma_v3_0_ctx_switch_enable(adev, false);
aaa36a97
AD
1264 sdma_v3_0_enable(adev, false);
1265
1266 return 0;
1267}
1268
5fc3aeeb 1269static int sdma_v3_0_suspend(void *handle)
aaa36a97 1270{
5fc3aeeb 1271 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1272
1273 return sdma_v3_0_hw_fini(adev);
1274}
1275
5fc3aeeb 1276static int sdma_v3_0_resume(void *handle)
aaa36a97 1277{
5fc3aeeb 1278 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1279
1280 return sdma_v3_0_hw_init(adev);
1281}
1282
5fc3aeeb 1283static bool sdma_v3_0_is_idle(void *handle)
aaa36a97 1284{
5fc3aeeb 1285 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1286 u32 tmp = RREG32(mmSRBM_STATUS2);
1287
1288 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1289 SRBM_STATUS2__SDMA1_BUSY_MASK))
1290 return false;
1291
1292 return true;
1293}
1294
5fc3aeeb 1295static int sdma_v3_0_wait_for_idle(void *handle)
aaa36a97
AD
1296{
1297 unsigned i;
1298 u32 tmp;
5fc3aeeb 1299 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1300
1301 for (i = 0; i < adev->usec_timeout; i++) {
1302 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1303 SRBM_STATUS2__SDMA1_BUSY_MASK);
1304
1305 if (!tmp)
1306 return 0;
1307 udelay(1);
1308 }
1309 return -ETIMEDOUT;
1310}
1311
da146d3b 1312static bool sdma_v3_0_check_soft_reset(void *handle)
aaa36a97 1313{
5fc3aeeb 1314 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
e702a680 1315 u32 srbm_soft_reset = 0;
aaa36a97
AD
1316 u32 tmp = RREG32(mmSRBM_STATUS2);
1317
e702a680
CZ
1318 if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
1319 (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
aaa36a97 1320 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
aaa36a97
AD
1321 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1322 }
1323
e702a680 1324 if (srbm_soft_reset) {
e702a680 1325 adev->sdma.srbm_soft_reset = srbm_soft_reset;
da146d3b 1326 return true;
e702a680 1327 } else {
e702a680 1328 adev->sdma.srbm_soft_reset = 0;
da146d3b 1329 return false;
e702a680 1330 }
e702a680
CZ
1331}
1332
1333static int sdma_v3_0_pre_soft_reset(void *handle)
1334{
1335 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1336 u32 srbm_soft_reset = 0;
1337
da146d3b 1338 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1339 return 0;
1340
1341 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1342
1343 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1344 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1345 sdma_v3_0_ctx_switch_enable(adev, false);
1346 sdma_v3_0_enable(adev, false);
1347 }
1348
1349 return 0;
1350}
1351
1352static int sdma_v3_0_post_soft_reset(void *handle)
1353{
1354 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1355 u32 srbm_soft_reset = 0;
1356
da146d3b 1357 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1358 return 0;
1359
1360 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1361
1362 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1363 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1364 sdma_v3_0_gfx_resume(adev);
1365 sdma_v3_0_rlc_resume(adev);
1366 }
1367
1368 return 0;
1369}
1370
1371static int sdma_v3_0_soft_reset(void *handle)
1372{
1373 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1374 u32 srbm_soft_reset = 0;
1375 u32 tmp;
1376
da146d3b 1377 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1378 return 0;
1379
1380 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1381
aaa36a97 1382 if (srbm_soft_reset) {
aaa36a97
AD
1383 tmp = RREG32(mmSRBM_SOFT_RESET);
1384 tmp |= srbm_soft_reset;
1385 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1386 WREG32(mmSRBM_SOFT_RESET, tmp);
1387 tmp = RREG32(mmSRBM_SOFT_RESET);
1388
1389 udelay(50);
1390
1391 tmp &= ~srbm_soft_reset;
1392 WREG32(mmSRBM_SOFT_RESET, tmp);
1393 tmp = RREG32(mmSRBM_SOFT_RESET);
1394
1395 /* Wait a little for things to settle down */
1396 udelay(50);
aaa36a97
AD
1397 }
1398
1399 return 0;
1400}
1401
1402static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1403 struct amdgpu_irq_src *source,
1404 unsigned type,
1405 enum amdgpu_interrupt_state state)
1406{
1407 u32 sdma_cntl;
1408
1409 switch (type) {
1410 case AMDGPU_SDMA_IRQ_TRAP0:
1411 switch (state) {
1412 case AMDGPU_IRQ_STATE_DISABLE:
1413 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1414 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1415 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1416 break;
1417 case AMDGPU_IRQ_STATE_ENABLE:
1418 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1419 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1420 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1421 break;
1422 default:
1423 break;
1424 }
1425 break;
1426 case AMDGPU_SDMA_IRQ_TRAP1:
1427 switch (state) {
1428 case AMDGPU_IRQ_STATE_DISABLE:
1429 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1430 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1431 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1432 break;
1433 case AMDGPU_IRQ_STATE_ENABLE:
1434 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1435 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1436 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1437 break;
1438 default:
1439 break;
1440 }
1441 break;
1442 default:
1443 break;
1444 }
1445 return 0;
1446}
1447
1448static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1449 struct amdgpu_irq_src *source,
1450 struct amdgpu_iv_entry *entry)
1451{
1452 u8 instance_id, queue_id;
1453
1454 instance_id = (entry->ring_id & 0x3) >> 0;
1455 queue_id = (entry->ring_id & 0xc) >> 2;
1456 DRM_DEBUG("IH: SDMA trap\n");
1457 switch (instance_id) {
1458 case 0:
1459 switch (queue_id) {
1460 case 0:
c113ea1c 1461 amdgpu_fence_process(&adev->sdma.instance[0].ring);
aaa36a97
AD
1462 break;
1463 case 1:
1464 /* XXX compute */
1465 break;
1466 case 2:
1467 /* XXX compute */
1468 break;
1469 }
1470 break;
1471 case 1:
1472 switch (queue_id) {
1473 case 0:
c113ea1c 1474 amdgpu_fence_process(&adev->sdma.instance[1].ring);
aaa36a97
AD
1475 break;
1476 case 1:
1477 /* XXX compute */
1478 break;
1479 case 2:
1480 /* XXX compute */
1481 break;
1482 }
1483 break;
1484 }
1485 return 0;
1486}
1487
1488static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1489 struct amdgpu_irq_src *source,
1490 struct amdgpu_iv_entry *entry)
1491{
1492 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1493 schedule_work(&adev->reset_work);
1494 return 0;
1495}
1496
ce22362b 1497static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
3c997d24
EH
1498 struct amdgpu_device *adev,
1499 bool enable)
1500{
1501 uint32_t temp, data;
ce22362b 1502 int i;
3c997d24 1503
e08d53cb 1504 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
ce22362b
AD
1505 for (i = 0; i < adev->sdma.num_instances; i++) {
1506 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1507 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1508 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1509 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1510 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1511 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1512 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1513 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1514 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1515 if (data != temp)
1516 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1517 }
3c997d24 1518 } else {
ce22362b
AD
1519 for (i = 0; i < adev->sdma.num_instances; i++) {
1520 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1521 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
3c997d24
EH
1522 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1523 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1524 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1525 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1526 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1527 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1528 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1529
ce22362b
AD
1530 if (data != temp)
1531 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1532 }
3c997d24
EH
1533 }
1534}
1535
ce22362b 1536static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
3c997d24
EH
1537 struct amdgpu_device *adev,
1538 bool enable)
1539{
1540 uint32_t temp, data;
ce22362b 1541 int i;
3c997d24 1542
e08d53cb 1543 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
ce22362b
AD
1544 for (i = 0; i < adev->sdma.num_instances; i++) {
1545 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1546 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
3c997d24 1547
ce22362b
AD
1548 if (temp != data)
1549 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1550 }
3c997d24 1551 } else {
ce22362b
AD
1552 for (i = 0; i < adev->sdma.num_instances; i++) {
1553 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1554 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
3c997d24 1555
ce22362b
AD
1556 if (temp != data)
1557 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1558 }
3c997d24
EH
1559 }
1560}
1561
5fc3aeeb 1562static int sdma_v3_0_set_clockgating_state(void *handle,
1563 enum amd_clockgating_state state)
aaa36a97 1564{
3c997d24
EH
1565 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1566
ce137c04
ML
1567 if (amdgpu_sriov_vf(adev))
1568 return 0;
1569
3c997d24
EH
1570 switch (adev->asic_type) {
1571 case CHIP_FIJI:
ce22362b
AD
1572 case CHIP_CARRIZO:
1573 case CHIP_STONEY:
1574 sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
7e913664 1575 state == AMD_CG_STATE_GATE);
ce22362b 1576 sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
7e913664 1577 state == AMD_CG_STATE_GATE);
3c997d24
EH
1578 break;
1579 default:
1580 break;
1581 }
aaa36a97
AD
1582 return 0;
1583}
1584
5fc3aeeb 1585static int sdma_v3_0_set_powergating_state(void *handle,
1586 enum amd_powergating_state state)
aaa36a97
AD
1587{
1588 return 0;
1589}
1590
41c360f6
HR
1591static void sdma_v3_0_get_clockgating_state(void *handle, u32 *flags)
1592{
1593 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1594 int data;
1595
ce137c04
ML
1596 if (amdgpu_sriov_vf(adev))
1597 *flags = 0;
1598
41c360f6
HR
1599 /* AMD_CG_SUPPORT_SDMA_MGCG */
1600 data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[0]);
1601 if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK))
1602 *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
1603
1604 /* AMD_CG_SUPPORT_SDMA_LS */
1605 data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[0]);
1606 if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
1607 *flags |= AMD_CG_SUPPORT_SDMA_LS;
1608}
1609
a1255107 1610static const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
88a907d6 1611 .name = "sdma_v3_0",
aaa36a97
AD
1612 .early_init = sdma_v3_0_early_init,
1613 .late_init = NULL,
1614 .sw_init = sdma_v3_0_sw_init,
1615 .sw_fini = sdma_v3_0_sw_fini,
1616 .hw_init = sdma_v3_0_hw_init,
1617 .hw_fini = sdma_v3_0_hw_fini,
1618 .suspend = sdma_v3_0_suspend,
1619 .resume = sdma_v3_0_resume,
1620 .is_idle = sdma_v3_0_is_idle,
1621 .wait_for_idle = sdma_v3_0_wait_for_idle,
e702a680
CZ
1622 .check_soft_reset = sdma_v3_0_check_soft_reset,
1623 .pre_soft_reset = sdma_v3_0_pre_soft_reset,
1624 .post_soft_reset = sdma_v3_0_post_soft_reset,
aaa36a97 1625 .soft_reset = sdma_v3_0_soft_reset,
aaa36a97
AD
1626 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1627 .set_powergating_state = sdma_v3_0_set_powergating_state,
41c360f6 1628 .get_clockgating_state = sdma_v3_0_get_clockgating_state,
aaa36a97
AD
1629};
1630
aaa36a97 1631static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
21cd942e 1632 .type = AMDGPU_RING_TYPE_SDMA,
79887142
CK
1633 .align_mask = 0xf,
1634 .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
536fbf94 1635 .support_64bit_ptrs = false,
aaa36a97
AD
1636 .get_rptr = sdma_v3_0_ring_get_rptr,
1637 .get_wptr = sdma_v3_0_ring_get_wptr,
1638 .set_wptr = sdma_v3_0_ring_set_wptr,
e12f3d7a
CK
1639 .emit_frame_size =
1640 6 + /* sdma_v3_0_ring_emit_hdp_flush */
1641 3 + /* sdma_v3_0_ring_emit_hdp_invalidate */
1642 6 + /* sdma_v3_0_ring_emit_pipeline_sync */
1643 12 + /* sdma_v3_0_ring_emit_vm_flush */
1644 10 + 10 + 10, /* sdma_v3_0_ring_emit_fence x3 for user fence, vm fence */
1645 .emit_ib_size = 7 + 6, /* sdma_v3_0_ring_emit_ib */
aaa36a97
AD
1646 .emit_ib = sdma_v3_0_ring_emit_ib,
1647 .emit_fence = sdma_v3_0_ring_emit_fence,
00b7c4ff 1648 .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
aaa36a97 1649 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
d2edb07b 1650 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
cc958e67 1651 .emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
aaa36a97
AD
1652 .test_ring = sdma_v3_0_ring_test_ring,
1653 .test_ib = sdma_v3_0_ring_test_ib,
ac01db3d 1654 .insert_nop = sdma_v3_0_ring_insert_nop,
9e5d5309 1655 .pad_ib = sdma_v3_0_ring_pad_ib,
aaa36a97
AD
1656};
1657
1658static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1659{
c113ea1c
AD
1660 int i;
1661
1662 for (i = 0; i < adev->sdma.num_instances; i++)
1663 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
aaa36a97
AD
1664}
1665
1666static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1667 .set = sdma_v3_0_set_trap_irq_state,
1668 .process = sdma_v3_0_process_trap_irq,
1669};
1670
1671static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1672 .process = sdma_v3_0_process_illegal_inst_irq,
1673};
1674
1675static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1676{
c113ea1c
AD
1677 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1678 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1679 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
aaa36a97
AD
1680}
1681
1682/**
1683 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1684 *
1685 * @ring: amdgpu_ring structure holding ring information
1686 * @src_offset: src GPU address
1687 * @dst_offset: dst GPU address
1688 * @byte_count: number of bytes to xfer
1689 *
1690 * Copy GPU buffers using the DMA engine (VI).
1691 * Used by the amdgpu ttm implementation to move pages if
1692 * registered as the asic copy callback.
1693 */
c7ae72c0 1694static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1695 uint64_t src_offset,
1696 uint64_t dst_offset,
1697 uint32_t byte_count)
1698{
c7ae72c0
CZ
1699 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1700 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1701 ib->ptr[ib->length_dw++] = byte_count;
1702 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1703 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1704 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1705 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1706 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
aaa36a97
AD
1707}
1708
1709/**
1710 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1711 *
1712 * @ring: amdgpu_ring structure holding ring information
1713 * @src_data: value to write to buffer
1714 * @dst_offset: dst GPU address
1715 * @byte_count: number of bytes to xfer
1716 *
1717 * Fill GPU buffers using the DMA engine (VI).
1718 */
6e7a3840 1719static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1720 uint32_t src_data,
1721 uint64_t dst_offset,
1722 uint32_t byte_count)
1723{
6e7a3840
CZ
1724 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1725 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1726 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1727 ib->ptr[ib->length_dw++] = src_data;
1728 ib->ptr[ib->length_dw++] = byte_count;
aaa36a97
AD
1729}
1730
1731static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
dfe5c2b7 1732 .copy_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
aaa36a97
AD
1733 .copy_num_dw = 7,
1734 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1735
dfe5c2b7 1736 .fill_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
aaa36a97
AD
1737 .fill_num_dw = 5,
1738 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1739};
1740
1741static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1742{
1743 if (adev->mman.buffer_funcs == NULL) {
1744 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
c113ea1c 1745 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
aaa36a97
AD
1746 }
1747}
1748
1749static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
e6d92197 1750 .copy_pte_num_dw = 7,
aaa36a97 1751 .copy_pte = sdma_v3_0_vm_copy_pte,
e6d92197 1752
aaa36a97 1753 .write_pte = sdma_v3_0_vm_write_pte,
7bdc53f9
YZ
1754
1755 /* not 0x3fffff due to HW limitation */
1756 .set_max_nums_pte_pde = 0x3fffe0 >> 3,
1757 .set_pte_pde_num_dw = 10,
aaa36a97 1758 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
aaa36a97
AD
1759};
1760
1761static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1762{
2d55e45a
CK
1763 unsigned i;
1764
aaa36a97
AD
1765 if (adev->vm_manager.vm_pte_funcs == NULL) {
1766 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
2d55e45a
CK
1767 for (i = 0; i < adev->sdma.num_instances; i++)
1768 adev->vm_manager.vm_pte_rings[i] =
1769 &adev->sdma.instance[i].ring;
1770
1771 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
aaa36a97
AD
1772 }
1773}
a1255107
AD
1774
1775const struct amdgpu_ip_block_version sdma_v3_0_ip_block =
1776{
1777 .type = AMD_IP_BLOCK_TYPE_SDMA,
1778 .major = 3,
1779 .minor = 0,
1780 .rev = 0,
1781 .funcs = &sdma_v3_0_ip_funcs,
1782};
1783
1784const struct amdgpu_ip_block_version sdma_v3_1_ip_block =
1785{
1786 .type = AMD_IP_BLOCK_TYPE_SDMA,
1787 .major = 3,
1788 .minor = 1,
1789 .rev = 0,
1790 .funcs = &sdma_v3_0_ip_funcs,
1791};