drm/amdgpu: Revert "add mutex for ba_va->valids/invalids"
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / sdma_v3_0.c
CommitLineData
aaa36a97
AD
1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
74a5d165 39#include "gca/gfx_8_0_enum.h"
aaa36a97
AD
40#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
51
c65444fe
JZ
52MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
1a5bbb66
DZ
56MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
bb16e3b6 58MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
aaa36a97
AD
59
60static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
61{
62 SDMA0_REGISTER_OFFSET,
63 SDMA1_REGISTER_OFFSET
64};
65
66static const u32 golden_settings_tonga_a11[] =
67{
68 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
69 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
70 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
71 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
72 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
73 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
74 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
75 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
76 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
77 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
78};
79
80static const u32 tonga_mgcg_cgcg_init[] =
81{
82 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
83 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
84};
85
1a5bbb66
DZ
86static const u32 golden_settings_fiji_a10[] =
87{
88 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
89 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
90 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
91 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
92 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
93 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
94 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
95 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
96};
97
98static const u32 fiji_mgcg_cgcg_init[] =
99{
100 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
101 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
102};
103
aaa36a97
AD
104static const u32 cz_golden_settings_a11[] =
105{
106 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
107 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
108 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
109 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
110 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
111 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
112 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
113 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
114 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
115 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
116 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
117 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
118};
119
120static const u32 cz_mgcg_cgcg_init[] =
121{
122 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
123 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
124};
125
bb16e3b6
SL
126static const u32 stoney_golden_settings_a11[] =
127{
128 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
129 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
130 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
131 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
132};
133
134static const u32 stoney_mgcg_cgcg_init[] =
135{
136 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
137};
138
aaa36a97
AD
139/*
140 * sDMA - System DMA
141 * Starting with CIK, the GPU has new asynchronous
142 * DMA engines. These engines are used for compute
143 * and gfx. There are two DMA engines (SDMA0, SDMA1)
144 * and each one supports 1 ring buffer used for gfx
145 * and 2 queues used for compute.
146 *
147 * The programming model is very similar to the CP
148 * (ring buffer, IBs, etc.), but sDMA has it's own
149 * packet format that is different from the PM4 format
150 * used by the CP. sDMA supports copying data, writing
151 * embedded data, solid fills, and a number of other
152 * things. It also has support for tiling/detiling of
153 * buffers.
154 */
155
156static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
157{
158 switch (adev->asic_type) {
1a5bbb66
DZ
159 case CHIP_FIJI:
160 amdgpu_program_register_sequence(adev,
161 fiji_mgcg_cgcg_init,
162 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
163 amdgpu_program_register_sequence(adev,
164 golden_settings_fiji_a10,
165 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
166 break;
aaa36a97
AD
167 case CHIP_TONGA:
168 amdgpu_program_register_sequence(adev,
169 tonga_mgcg_cgcg_init,
170 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
171 amdgpu_program_register_sequence(adev,
172 golden_settings_tonga_a11,
173 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
174 break;
175 case CHIP_CARRIZO:
176 amdgpu_program_register_sequence(adev,
177 cz_mgcg_cgcg_init,
178 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
179 amdgpu_program_register_sequence(adev,
180 cz_golden_settings_a11,
181 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
182 break;
bb16e3b6
SL
183 case CHIP_STONEY:
184 amdgpu_program_register_sequence(adev,
185 stoney_mgcg_cgcg_init,
186 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
187 amdgpu_program_register_sequence(adev,
188 stoney_golden_settings_a11,
189 (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
190 break;
aaa36a97
AD
191 default:
192 break;
193 }
194}
195
196/**
197 * sdma_v3_0_init_microcode - load ucode images from disk
198 *
199 * @adev: amdgpu_device pointer
200 *
201 * Use the firmware interface to load the ucode images into
202 * the driver (not loaded into hw).
203 * Returns 0 on success, error on failure.
204 */
205static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
206{
207 const char *chip_name;
208 char fw_name[30];
c113ea1c 209 int err = 0, i;
aaa36a97
AD
210 struct amdgpu_firmware_info *info = NULL;
211 const struct common_firmware_header *header = NULL;
595fd013 212 const struct sdma_firmware_header_v1_0 *hdr;
aaa36a97
AD
213
214 DRM_DEBUG("\n");
215
216 switch (adev->asic_type) {
217 case CHIP_TONGA:
218 chip_name = "tonga";
219 break;
1a5bbb66
DZ
220 case CHIP_FIJI:
221 chip_name = "fiji";
222 break;
aaa36a97
AD
223 case CHIP_CARRIZO:
224 chip_name = "carrizo";
225 break;
bb16e3b6
SL
226 case CHIP_STONEY:
227 chip_name = "stoney";
228 break;
aaa36a97
AD
229 default: BUG();
230 }
231
c113ea1c 232 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97 233 if (i == 0)
c65444fe 234 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
aaa36a97 235 else
c65444fe 236 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
c113ea1c 237 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
aaa36a97
AD
238 if (err)
239 goto out;
c113ea1c 240 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
aaa36a97
AD
241 if (err)
242 goto out;
c113ea1c
AD
243 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
244 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
245 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
246 if (adev->sdma.instance[i].feature_version >= 20)
247 adev->sdma.instance[i].burst_nop = true;
aaa36a97
AD
248
249 if (adev->firmware.smu_load) {
250 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
251 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
c113ea1c 252 info->fw = adev->sdma.instance[i].fw;
aaa36a97
AD
253 header = (const struct common_firmware_header *)info->fw->data;
254 adev->firmware.fw_size +=
255 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
256 }
257 }
258out:
259 if (err) {
260 printk(KERN_ERR
261 "sdma_v3_0: Failed to load firmware \"%s\"\n",
262 fw_name);
c113ea1c
AD
263 for (i = 0; i < adev->sdma.num_instances; i++) {
264 release_firmware(adev->sdma.instance[i].fw);
265 adev->sdma.instance[i].fw = NULL;
aaa36a97
AD
266 }
267 }
268 return err;
269}
270
271/**
272 * sdma_v3_0_ring_get_rptr - get the current read pointer
273 *
274 * @ring: amdgpu ring pointer
275 *
276 * Get the current rptr from the hardware (VI+).
277 */
278static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
279{
280 u32 rptr;
281
282 /* XXX check if swapping is necessary on BE */
283 rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
284
285 return rptr;
286}
287
288/**
289 * sdma_v3_0_ring_get_wptr - get the current write pointer
290 *
291 * @ring: amdgpu ring pointer
292 *
293 * Get the current wptr from the hardware (VI+).
294 */
295static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
296{
297 struct amdgpu_device *adev = ring->adev;
298 u32 wptr;
299
300 if (ring->use_doorbell) {
301 /* XXX check if swapping is necessary on BE */
302 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
303 } else {
c113ea1c 304 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
aaa36a97
AD
305
306 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
307 }
308
309 return wptr;
310}
311
312/**
313 * sdma_v3_0_ring_set_wptr - commit the write pointer
314 *
315 * @ring: amdgpu ring pointer
316 *
317 * Write the wptr back to the hardware (VI+).
318 */
319static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
320{
321 struct amdgpu_device *adev = ring->adev;
322
323 if (ring->use_doorbell) {
324 /* XXX check if swapping is necessary on BE */
325 adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
326 WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
327 } else {
c113ea1c 328 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
aaa36a97
AD
329
330 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
331 }
332}
333
ac01db3d
JZ
334static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
335{
c113ea1c 336 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
337 int i;
338
339 for (i = 0; i < count; i++)
340 if (sdma && sdma->burst_nop && (i == 0))
341 amdgpu_ring_write(ring, ring->nop |
342 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
343 else
344 amdgpu_ring_write(ring, ring->nop);
345}
346
aaa36a97
AD
347/**
348 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
349 *
350 * @ring: amdgpu ring pointer
351 * @ib: IB object to schedule
352 *
353 * Schedule an IB in the DMA ring (VI).
354 */
355static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
356 struct amdgpu_ib *ib)
357{
4ff37a83 358 u32 vmid = ib->vm_id & 0xf;
aaa36a97
AD
359 u32 next_rptr = ring->wptr + 5;
360
aaa36a97
AD
361 while ((next_rptr & 7) != 2)
362 next_rptr++;
363 next_rptr += 6;
364
365 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
366 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
367 amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
368 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
369 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
370 amdgpu_ring_write(ring, next_rptr);
371
aaa36a97 372 /* IB packet must end on a 8 DW boundary */
ac01db3d 373 sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
aaa36a97
AD
374
375 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
376 SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
377 /* base must be 32 byte aligned */
378 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
379 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
380 amdgpu_ring_write(ring, ib->length_dw);
381 amdgpu_ring_write(ring, 0);
382 amdgpu_ring_write(ring, 0);
383
384}
385
386/**
d2edb07b 387 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
aaa36a97
AD
388 *
389 * @ring: amdgpu ring pointer
390 *
391 * Emit an hdp flush packet on the requested DMA ring.
392 */
d2edb07b 393static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
aaa36a97
AD
394{
395 u32 ref_and_mask = 0;
396
c113ea1c 397 if (ring == &ring->adev->sdma.instance[0].ring)
aaa36a97
AD
398 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
399 else
400 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
401
402 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
403 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
404 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
405 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
406 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
407 amdgpu_ring_write(ring, ref_and_mask); /* reference */
408 amdgpu_ring_write(ring, ref_and_mask); /* mask */
409 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
410 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
411}
412
cc958e67
CZ
413static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
414{
415 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
416 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
417 amdgpu_ring_write(ring, mmHDP_DEBUG0);
418 amdgpu_ring_write(ring, 1);
419}
420
aaa36a97
AD
421/**
422 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
423 *
424 * @ring: amdgpu ring pointer
425 * @fence: amdgpu fence object
426 *
427 * Add a DMA fence packet to the ring to write
428 * the fence seq number and DMA trap packet to generate
429 * an interrupt if needed (VI).
430 */
431static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 432 unsigned flags)
aaa36a97 433{
890ee23f 434 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
aaa36a97
AD
435 /* write the fence */
436 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
437 amdgpu_ring_write(ring, lower_32_bits(addr));
438 amdgpu_ring_write(ring, upper_32_bits(addr));
439 amdgpu_ring_write(ring, lower_32_bits(seq));
440
441 /* optionally write high bits as well */
890ee23f 442 if (write64bit) {
aaa36a97
AD
443 addr += 4;
444 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
445 amdgpu_ring_write(ring, lower_32_bits(addr));
446 amdgpu_ring_write(ring, upper_32_bits(addr));
447 amdgpu_ring_write(ring, upper_32_bits(seq));
448 }
449
450 /* generate an interrupt */
451 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
452 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
453}
454
aaa36a97
AD
455/**
456 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
457 *
458 * @adev: amdgpu_device pointer
459 *
460 * Stop the gfx async dma ring buffers (VI).
461 */
462static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
463{
c113ea1c
AD
464 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
465 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
aaa36a97
AD
466 u32 rb_cntl, ib_cntl;
467 int i;
468
469 if ((adev->mman.buffer_funcs_ring == sdma0) ||
470 (adev->mman.buffer_funcs_ring == sdma1))
471 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
472
c113ea1c 473 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
474 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
475 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
476 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
477 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
478 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
479 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
480 }
481 sdma0->ready = false;
482 sdma1->ready = false;
483}
484
485/**
486 * sdma_v3_0_rlc_stop - stop the compute async dma engines
487 *
488 * @adev: amdgpu_device pointer
489 *
490 * Stop the compute async dma queues (VI).
491 */
492static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
493{
494 /* XXX todo */
495}
496
cd06bf68
BG
497/**
498 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
499 *
500 * @adev: amdgpu_device pointer
501 * @enable: enable/disable the DMA MEs context switch.
502 *
503 * Halt or unhalt the async dma engines context switch (VI).
504 */
505static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
506{
507 u32 f32_cntl;
508 int i;
509
c113ea1c 510 for (i = 0; i < adev->sdma.num_instances; i++) {
cd06bf68
BG
511 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
512 if (enable)
513 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
514 AUTO_CTXSW_ENABLE, 1);
515 else
516 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
517 AUTO_CTXSW_ENABLE, 0);
518 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
519 }
520}
521
aaa36a97
AD
522/**
523 * sdma_v3_0_enable - stop the async dma engines
524 *
525 * @adev: amdgpu_device pointer
526 * @enable: enable/disable the DMA MEs.
527 *
528 * Halt or unhalt the async dma engines (VI).
529 */
530static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
531{
532 u32 f32_cntl;
533 int i;
534
535 if (enable == false) {
536 sdma_v3_0_gfx_stop(adev);
537 sdma_v3_0_rlc_stop(adev);
538 }
539
c113ea1c 540 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
541 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
542 if (enable)
543 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
544 else
545 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
546 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
547 }
548}
549
550/**
551 * sdma_v3_0_gfx_resume - setup and start the async dma engines
552 *
553 * @adev: amdgpu_device pointer
554 *
555 * Set up the gfx DMA ring buffers and enable them (VI).
556 * Returns 0 for success, error for failure.
557 */
558static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
559{
560 struct amdgpu_ring *ring;
561 u32 rb_cntl, ib_cntl;
562 u32 rb_bufsz;
563 u32 wb_offset;
564 u32 doorbell;
565 int i, j, r;
566
c113ea1c
AD
567 for (i = 0; i < adev->sdma.num_instances; i++) {
568 ring = &adev->sdma.instance[i].ring;
aaa36a97
AD
569 wb_offset = (ring->rptr_offs * 4);
570
571 mutex_lock(&adev->srbm_mutex);
572 for (j = 0; j < 16; j++) {
573 vi_srbm_select(adev, 0, 0, 0, j);
574 /* SDMA GFX */
575 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
576 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
577 }
578 vi_srbm_select(adev, 0, 0, 0, 0);
579 mutex_unlock(&adev->srbm_mutex);
580
c458fe94
AD
581 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
582 adev->gfx.config.gb_addr_config & 0x70);
583
aaa36a97
AD
584 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
585
586 /* Set ring buffer size in dwords */
587 rb_bufsz = order_base_2(ring->ring_size / 4);
588 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
589 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
590#ifdef __BIG_ENDIAN
591 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
592 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
593 RPTR_WRITEBACK_SWAP_ENABLE, 1);
594#endif
595 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
596
597 /* Initialize the ring buffer's read and write pointers */
598 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
599 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
600
601 /* set the wb address whether it's enabled or not */
602 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
603 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
604 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
605 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
606
607 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
608
609 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
610 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
611
612 ring->wptr = 0;
613 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
614
615 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
616
617 if (ring->use_doorbell) {
618 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
619 OFFSET, ring->doorbell_index);
620 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
621 } else {
622 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
623 }
624 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
625
626 /* enable DMA RB */
627 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
628 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
629
630 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
631 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
632#ifdef __BIG_ENDIAN
633 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
634#endif
635 /* enable DMA IBs */
636 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
637
638 ring->ready = true;
639
640 r = amdgpu_ring_test_ring(ring);
641 if (r) {
642 ring->ready = false;
643 return r;
644 }
645
646 if (adev->mman.buffer_funcs_ring == ring)
647 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
648 }
649
650 return 0;
651}
652
653/**
654 * sdma_v3_0_rlc_resume - setup and start the async dma engines
655 *
656 * @adev: amdgpu_device pointer
657 *
658 * Set up the compute DMA queues and enable them (VI).
659 * Returns 0 for success, error for failure.
660 */
661static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
662{
663 /* XXX todo */
664 return 0;
665}
666
667/**
668 * sdma_v3_0_load_microcode - load the sDMA ME ucode
669 *
670 * @adev: amdgpu_device pointer
671 *
672 * Loads the sDMA0/1 ucode.
673 * Returns 0 for success, -EINVAL if the ucode is not available.
674 */
675static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
676{
677 const struct sdma_firmware_header_v1_0 *hdr;
678 const __le32 *fw_data;
679 u32 fw_size;
680 int i, j;
681
aaa36a97
AD
682 /* halt the MEs */
683 sdma_v3_0_enable(adev, false);
684
c113ea1c
AD
685 for (i = 0; i < adev->sdma.num_instances; i++) {
686 if (!adev->sdma.instance[i].fw)
687 return -EINVAL;
688 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
aaa36a97
AD
689 amdgpu_ucode_print_sdma_hdr(&hdr->header);
690 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
aaa36a97 691 fw_data = (const __le32 *)
c113ea1c 692 (adev->sdma.instance[i].fw->data +
aaa36a97
AD
693 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
694 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
695 for (j = 0; j < fw_size; j++)
696 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
c113ea1c 697 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
aaa36a97
AD
698 }
699
700 return 0;
701}
702
703/**
704 * sdma_v3_0_start - setup and start the async dma engines
705 *
706 * @adev: amdgpu_device pointer
707 *
708 * Set up the DMA engines and enable them (VI).
709 * Returns 0 for success, error for failure.
710 */
711static int sdma_v3_0_start(struct amdgpu_device *adev)
712{
c113ea1c 713 int r, i;
aaa36a97 714
e61710c5 715 if (!adev->pp_enabled) {
ba5c2a87
RZ
716 if (!adev->firmware.smu_load) {
717 r = sdma_v3_0_load_microcode(adev);
c113ea1c 718 if (r)
ba5c2a87
RZ
719 return r;
720 } else {
721 for (i = 0; i < adev->sdma.num_instances; i++) {
722 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
723 (i == 0) ?
724 AMDGPU_UCODE_ID_SDMA0 :
725 AMDGPU_UCODE_ID_SDMA1);
726 if (r)
727 return -EINVAL;
728 }
c113ea1c 729 }
aaa36a97
AD
730 }
731
732 /* unhalt the MEs */
733 sdma_v3_0_enable(adev, true);
cd06bf68
BG
734 /* enable sdma ring preemption */
735 sdma_v3_0_ctx_switch_enable(adev, true);
aaa36a97
AD
736
737 /* start the gfx rings and rlc compute queues */
738 r = sdma_v3_0_gfx_resume(adev);
739 if (r)
740 return r;
741 r = sdma_v3_0_rlc_resume(adev);
742 if (r)
743 return r;
744
745 return 0;
746}
747
748/**
749 * sdma_v3_0_ring_test_ring - simple async dma engine test
750 *
751 * @ring: amdgpu_ring structure holding ring information
752 *
753 * Test the DMA engine by writing using it to write an
754 * value to memory. (VI).
755 * Returns 0 for success, error for failure.
756 */
757static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
758{
759 struct amdgpu_device *adev = ring->adev;
760 unsigned i;
761 unsigned index;
762 int r;
763 u32 tmp;
764 u64 gpu_addr;
765
766 r = amdgpu_wb_get(adev, &index);
767 if (r) {
768 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
769 return r;
770 }
771
772 gpu_addr = adev->wb.gpu_addr + (index * 4);
773 tmp = 0xCAFEDEAD;
774 adev->wb.wb[index] = cpu_to_le32(tmp);
775
a27de35c 776 r = amdgpu_ring_alloc(ring, 5);
aaa36a97
AD
777 if (r) {
778 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
779 amdgpu_wb_free(adev, index);
780 return r;
781 }
782
783 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
784 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
785 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
786 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
787 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
788 amdgpu_ring_write(ring, 0xDEADBEEF);
a27de35c 789 amdgpu_ring_commit(ring);
aaa36a97
AD
790
791 for (i = 0; i < adev->usec_timeout; i++) {
792 tmp = le32_to_cpu(adev->wb.wb[index]);
793 if (tmp == 0xDEADBEEF)
794 break;
795 DRM_UDELAY(1);
796 }
797
798 if (i < adev->usec_timeout) {
799 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
800 } else {
801 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
802 ring->idx, tmp);
803 r = -EINVAL;
804 }
805 amdgpu_wb_free(adev, index);
806
807 return r;
808}
809
810/**
811 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
812 *
813 * @ring: amdgpu_ring structure holding ring information
814 *
815 * Test a simple IB in the DMA ring (VI).
816 * Returns 0 on success, error on failure.
817 */
818static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
819{
820 struct amdgpu_device *adev = ring->adev;
821 struct amdgpu_ib ib;
1763552e 822 struct fence *f = NULL;
aaa36a97
AD
823 unsigned i;
824 unsigned index;
825 int r;
826 u32 tmp = 0;
827 u64 gpu_addr;
828
829 r = amdgpu_wb_get(adev, &index);
830 if (r) {
831 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
832 return r;
833 }
834
835 gpu_addr = adev->wb.gpu_addr + (index * 4);
836 tmp = 0xCAFEDEAD;
837 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 838 memset(&ib, 0, sizeof(ib));
b07c60c0 839 r = amdgpu_ib_get(adev, NULL, 256, &ib);
aaa36a97 840 if (r) {
aaa36a97 841 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
0011fdaa 842 goto err0;
aaa36a97
AD
843 }
844
845 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
846 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
847 ib.ptr[1] = lower_32_bits(gpu_addr);
848 ib.ptr[2] = upper_32_bits(gpu_addr);
849 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
850 ib.ptr[4] = 0xDEADBEEF;
851 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
852 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
853 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
854 ib.length_dw = 8;
855
336d1f5e 856 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
0011fdaa
CZ
857 if (r)
858 goto err1;
859
1763552e 860 r = fence_wait(f, false);
aaa36a97 861 if (r) {
aaa36a97 862 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
0011fdaa 863 goto err1;
aaa36a97
AD
864 }
865 for (i = 0; i < adev->usec_timeout; i++) {
866 tmp = le32_to_cpu(adev->wb.wb[index]);
867 if (tmp == 0xDEADBEEF)
868 break;
869 DRM_UDELAY(1);
870 }
871 if (i < adev->usec_timeout) {
872 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
0011fdaa
CZ
873 ring->idx, i);
874 goto err1;
aaa36a97
AD
875 } else {
876 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
877 r = -EINVAL;
878 }
0011fdaa 879err1:
281b4223 880 fence_put(f);
aaa36a97 881 amdgpu_ib_free(adev, &ib);
0011fdaa 882err0:
aaa36a97
AD
883 amdgpu_wb_free(adev, index);
884 return r;
885}
886
887/**
888 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
889 *
890 * @ib: indirect buffer to fill with commands
891 * @pe: addr of the page entry
892 * @src: src addr to copy from
893 * @count: number of page entries to update
894 *
895 * Update PTEs by copying them from the GART using sDMA (CIK).
896 */
897static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
898 uint64_t pe, uint64_t src,
899 unsigned count)
900{
901 while (count) {
902 unsigned bytes = count * 8;
903 if (bytes > 0x1FFFF8)
904 bytes = 0x1FFFF8;
905
906 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
907 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
908 ib->ptr[ib->length_dw++] = bytes;
909 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
910 ib->ptr[ib->length_dw++] = lower_32_bits(src);
911 ib->ptr[ib->length_dw++] = upper_32_bits(src);
912 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
913 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
914
915 pe += bytes;
916 src += bytes;
917 count -= bytes / 8;
918 }
919}
920
921/**
922 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
923 *
924 * @ib: indirect buffer to fill with commands
925 * @pe: addr of the page entry
926 * @addr: dst addr to write into pe
927 * @count: number of page entries to update
928 * @incr: increase next addr by incr bytes
929 * @flags: access flags
930 *
931 * Update PTEs by writing them manually using sDMA (CIK).
932 */
933static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
b07c9d2a 934 const dma_addr_t *pages_addr, uint64_t pe,
aaa36a97
AD
935 uint64_t addr, unsigned count,
936 uint32_t incr, uint32_t flags)
937{
938 uint64_t value;
939 unsigned ndw;
940
941 while (count) {
942 ndw = count * 2;
943 if (ndw > 0xFFFFE)
944 ndw = 0xFFFFE;
945
946 /* for non-physically contiguous pages (system) */
947 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
948 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
949 ib->ptr[ib->length_dw++] = pe;
950 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
951 ib->ptr[ib->length_dw++] = ndw;
952 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
b07c9d2a 953 value = amdgpu_vm_map_gart(pages_addr, addr);
aaa36a97
AD
954 addr += incr;
955 value |= flags;
956 ib->ptr[ib->length_dw++] = value;
957 ib->ptr[ib->length_dw++] = upper_32_bits(value);
958 }
959 }
960}
961
962/**
963 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
964 *
965 * @ib: indirect buffer to fill with commands
966 * @pe: addr of the page entry
967 * @addr: dst addr to write into pe
968 * @count: number of page entries to update
969 * @incr: increase next addr by incr bytes
970 * @flags: access flags
971 *
972 * Update the page tables using sDMA (CIK).
973 */
974static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
975 uint64_t pe,
976 uint64_t addr, unsigned count,
977 uint32_t incr, uint32_t flags)
978{
979 uint64_t value;
980 unsigned ndw;
981
982 while (count) {
983 ndw = count;
984 if (ndw > 0x7FFFF)
985 ndw = 0x7FFFF;
986
987 if (flags & AMDGPU_PTE_VALID)
988 value = addr;
989 else
990 value = 0;
991
992 /* for physically contiguous pages (vram) */
993 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
994 ib->ptr[ib->length_dw++] = pe; /* dst addr */
995 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
996 ib->ptr[ib->length_dw++] = flags; /* mask */
997 ib->ptr[ib->length_dw++] = 0;
998 ib->ptr[ib->length_dw++] = value; /* value */
999 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1000 ib->ptr[ib->length_dw++] = incr; /* increment size */
1001 ib->ptr[ib->length_dw++] = 0;
1002 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
1003
1004 pe += ndw * 8;
1005 addr += ndw * incr;
1006 count -= ndw;
1007 }
1008}
1009
1010/**
9e5d5309 1011 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
aaa36a97
AD
1012 *
1013 * @ib: indirect buffer to fill with padding
1014 *
1015 */
9e5d5309 1016static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
aaa36a97 1017{
9e5d5309 1018 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
1019 u32 pad_count;
1020 int i;
1021
1022 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1023 for (i = 0; i < pad_count; i++)
1024 if (sdma && sdma->burst_nop && (i == 0))
1025 ib->ptr[ib->length_dw++] =
1026 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1027 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1028 else
1029 ib->ptr[ib->length_dw++] =
1030 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
aaa36a97
AD
1031}
1032
1033/**
1034 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1035 *
1036 * @ring: amdgpu_ring pointer
1037 * @vm: amdgpu_vm pointer
1038 *
1039 * Update the page table base and flush the VM TLB
1040 * using sDMA (VI).
1041 */
1042static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1043 unsigned vm_id, uint64_t pd_addr)
1044{
5c55db83
CZ
1045 uint32_t seq = ring->fence_drv.sync_seq;
1046 uint64_t addr = ring->fence_drv.gpu_addr;
1047
1048 /* wait for idle */
1049 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1050 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1051 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1052 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1053 amdgpu_ring_write(ring, addr & 0xfffffffc);
1054 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1055 amdgpu_ring_write(ring, seq); /* reference */
1056 amdgpu_ring_write(ring, 0xfffffff); /* mask */
1057 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1058 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
1059
aaa36a97
AD
1060 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1061 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1062 if (vm_id < 8) {
1063 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
1064 } else {
1065 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
1066 }
1067 amdgpu_ring_write(ring, pd_addr >> 12);
1068
aaa36a97
AD
1069 /* flush TLB */
1070 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1071 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1072 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
1073 amdgpu_ring_write(ring, 1 << vm_id);
1074
1075 /* wait for flush */
1076 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1077 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1078 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1079 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1080 amdgpu_ring_write(ring, 0);
1081 amdgpu_ring_write(ring, 0); /* reference */
1082 amdgpu_ring_write(ring, 0); /* mask */
1083 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1084 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1085}
1086
5fc3aeeb 1087static int sdma_v3_0_early_init(void *handle)
aaa36a97 1088{
5fc3aeeb 1089 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1090
c113ea1c 1091 switch (adev->asic_type) {
bb16e3b6
SL
1092 case CHIP_STONEY:
1093 adev->sdma.num_instances = 1;
1094 break;
c113ea1c
AD
1095 default:
1096 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1097 break;
1098 }
1099
aaa36a97
AD
1100 sdma_v3_0_set_ring_funcs(adev);
1101 sdma_v3_0_set_buffer_funcs(adev);
1102 sdma_v3_0_set_vm_pte_funcs(adev);
1103 sdma_v3_0_set_irq_funcs(adev);
1104
1105 return 0;
1106}
1107
5fc3aeeb 1108static int sdma_v3_0_sw_init(void *handle)
aaa36a97
AD
1109{
1110 struct amdgpu_ring *ring;
c113ea1c 1111 int r, i;
5fc3aeeb 1112 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1113
1114 /* SDMA trap event */
c113ea1c 1115 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
aaa36a97
AD
1116 if (r)
1117 return r;
1118
1119 /* SDMA Privileged inst */
c113ea1c 1120 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1121 if (r)
1122 return r;
1123
1124 /* SDMA Privileged inst */
c113ea1c 1125 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1126 if (r)
1127 return r;
1128
1129 r = sdma_v3_0_init_microcode(adev);
1130 if (r) {
1131 DRM_ERROR("Failed to load sdma firmware!\n");
1132 return r;
1133 }
1134
c113ea1c
AD
1135 for (i = 0; i < adev->sdma.num_instances; i++) {
1136 ring = &adev->sdma.instance[i].ring;
1137 ring->ring_obj = NULL;
1138 ring->use_doorbell = true;
1139 ring->doorbell_index = (i == 0) ?
1140 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
1141
1142 sprintf(ring->name, "sdma%d", i);
1143 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1144 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1145 &adev->sdma.trap_irq,
1146 (i == 0) ?
1147 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
1148 AMDGPU_RING_TYPE_SDMA);
1149 if (r)
1150 return r;
1151 }
aaa36a97
AD
1152
1153 return r;
1154}
1155
5fc3aeeb 1156static int sdma_v3_0_sw_fini(void *handle)
aaa36a97 1157{
5fc3aeeb 1158 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 1159 int i;
5fc3aeeb 1160
c113ea1c
AD
1161 for (i = 0; i < adev->sdma.num_instances; i++)
1162 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
aaa36a97
AD
1163
1164 return 0;
1165}
1166
5fc3aeeb 1167static int sdma_v3_0_hw_init(void *handle)
aaa36a97
AD
1168{
1169 int r;
5fc3aeeb 1170 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1171
1172 sdma_v3_0_init_golden_registers(adev);
1173
1174 r = sdma_v3_0_start(adev);
1175 if (r)
1176 return r;
1177
1178 return r;
1179}
1180
5fc3aeeb 1181static int sdma_v3_0_hw_fini(void *handle)
aaa36a97 1182{
5fc3aeeb 1183 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1184
cd06bf68 1185 sdma_v3_0_ctx_switch_enable(adev, false);
aaa36a97
AD
1186 sdma_v3_0_enable(adev, false);
1187
1188 return 0;
1189}
1190
5fc3aeeb 1191static int sdma_v3_0_suspend(void *handle)
aaa36a97 1192{
5fc3aeeb 1193 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1194
1195 return sdma_v3_0_hw_fini(adev);
1196}
1197
5fc3aeeb 1198static int sdma_v3_0_resume(void *handle)
aaa36a97 1199{
5fc3aeeb 1200 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1201
1202 return sdma_v3_0_hw_init(adev);
1203}
1204
5fc3aeeb 1205static bool sdma_v3_0_is_idle(void *handle)
aaa36a97 1206{
5fc3aeeb 1207 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1208 u32 tmp = RREG32(mmSRBM_STATUS2);
1209
1210 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1211 SRBM_STATUS2__SDMA1_BUSY_MASK))
1212 return false;
1213
1214 return true;
1215}
1216
5fc3aeeb 1217static int sdma_v3_0_wait_for_idle(void *handle)
aaa36a97
AD
1218{
1219 unsigned i;
1220 u32 tmp;
5fc3aeeb 1221 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1222
1223 for (i = 0; i < adev->usec_timeout; i++) {
1224 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1225 SRBM_STATUS2__SDMA1_BUSY_MASK);
1226
1227 if (!tmp)
1228 return 0;
1229 udelay(1);
1230 }
1231 return -ETIMEDOUT;
1232}
1233
5fc3aeeb 1234static void sdma_v3_0_print_status(void *handle)
aaa36a97
AD
1235{
1236 int i, j;
5fc3aeeb 1237 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1238
1239 dev_info(adev->dev, "VI SDMA registers\n");
1240 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1241 RREG32(mmSRBM_STATUS2));
c113ea1c 1242 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
1243 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1244 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1245 dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
1246 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1247 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1248 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1249 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1250 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1251 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1252 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1253 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1254 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1255 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1256 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1257 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1258 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1259 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1260 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1261 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1262 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1263 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1264 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1265 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1266 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
1267 dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
1268 i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
c458fe94
AD
1269 dev_info(adev->dev, " SDMA%d_TILING_CONFIG=0x%08X\n",
1270 i, RREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i]));
aaa36a97
AD
1271 mutex_lock(&adev->srbm_mutex);
1272 for (j = 0; j < 16; j++) {
1273 vi_srbm_select(adev, 0, 0, 0, j);
1274 dev_info(adev->dev, " VM %d:\n", j);
1275 dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
1276 i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1277 dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
1278 i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1279 }
1280 vi_srbm_select(adev, 0, 0, 0, 0);
1281 mutex_unlock(&adev->srbm_mutex);
1282 }
1283}
1284
5fc3aeeb 1285static int sdma_v3_0_soft_reset(void *handle)
aaa36a97
AD
1286{
1287 u32 srbm_soft_reset = 0;
5fc3aeeb 1288 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1289 u32 tmp = RREG32(mmSRBM_STATUS2);
1290
1291 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1292 /* sdma0 */
1293 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1294 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1295 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1296 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1297 }
1298 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1299 /* sdma1 */
1300 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1301 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1302 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1303 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1304 }
1305
1306 if (srbm_soft_reset) {
5fc3aeeb 1307 sdma_v3_0_print_status((void *)adev);
aaa36a97
AD
1308
1309 tmp = RREG32(mmSRBM_SOFT_RESET);
1310 tmp |= srbm_soft_reset;
1311 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1312 WREG32(mmSRBM_SOFT_RESET, tmp);
1313 tmp = RREG32(mmSRBM_SOFT_RESET);
1314
1315 udelay(50);
1316
1317 tmp &= ~srbm_soft_reset;
1318 WREG32(mmSRBM_SOFT_RESET, tmp);
1319 tmp = RREG32(mmSRBM_SOFT_RESET);
1320
1321 /* Wait a little for things to settle down */
1322 udelay(50);
1323
5fc3aeeb 1324 sdma_v3_0_print_status((void *)adev);
aaa36a97
AD
1325 }
1326
1327 return 0;
1328}
1329
1330static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1331 struct amdgpu_irq_src *source,
1332 unsigned type,
1333 enum amdgpu_interrupt_state state)
1334{
1335 u32 sdma_cntl;
1336
1337 switch (type) {
1338 case AMDGPU_SDMA_IRQ_TRAP0:
1339 switch (state) {
1340 case AMDGPU_IRQ_STATE_DISABLE:
1341 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1342 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1343 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1344 break;
1345 case AMDGPU_IRQ_STATE_ENABLE:
1346 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1347 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1348 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1349 break;
1350 default:
1351 break;
1352 }
1353 break;
1354 case AMDGPU_SDMA_IRQ_TRAP1:
1355 switch (state) {
1356 case AMDGPU_IRQ_STATE_DISABLE:
1357 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1358 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1359 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1360 break;
1361 case AMDGPU_IRQ_STATE_ENABLE:
1362 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1363 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1364 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1365 break;
1366 default:
1367 break;
1368 }
1369 break;
1370 default:
1371 break;
1372 }
1373 return 0;
1374}
1375
1376static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1377 struct amdgpu_irq_src *source,
1378 struct amdgpu_iv_entry *entry)
1379{
1380 u8 instance_id, queue_id;
1381
1382 instance_id = (entry->ring_id & 0x3) >> 0;
1383 queue_id = (entry->ring_id & 0xc) >> 2;
1384 DRM_DEBUG("IH: SDMA trap\n");
1385 switch (instance_id) {
1386 case 0:
1387 switch (queue_id) {
1388 case 0:
c113ea1c 1389 amdgpu_fence_process(&adev->sdma.instance[0].ring);
aaa36a97
AD
1390 break;
1391 case 1:
1392 /* XXX compute */
1393 break;
1394 case 2:
1395 /* XXX compute */
1396 break;
1397 }
1398 break;
1399 case 1:
1400 switch (queue_id) {
1401 case 0:
c113ea1c 1402 amdgpu_fence_process(&adev->sdma.instance[1].ring);
aaa36a97
AD
1403 break;
1404 case 1:
1405 /* XXX compute */
1406 break;
1407 case 2:
1408 /* XXX compute */
1409 break;
1410 }
1411 break;
1412 }
1413 return 0;
1414}
1415
1416static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1417 struct amdgpu_irq_src *source,
1418 struct amdgpu_iv_entry *entry)
1419{
1420 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1421 schedule_work(&adev->reset_work);
1422 return 0;
1423}
1424
3c997d24
EH
1425static void fiji_update_sdma_medium_grain_clock_gating(
1426 struct amdgpu_device *adev,
1427 bool enable)
1428{
1429 uint32_t temp, data;
1430
1431 if (enable) {
1432 temp = data = RREG32(mmSDMA0_CLK_CTRL);
1433 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1434 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1435 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1436 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1437 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1438 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1439 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1440 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1441 if (data != temp)
1442 WREG32(mmSDMA0_CLK_CTRL, data);
1443
1444 temp = data = RREG32(mmSDMA1_CLK_CTRL);
1445 data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1446 SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1447 SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1448 SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1449 SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1450 SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1451 SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1452 SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1453
1454 if (data != temp)
1455 WREG32(mmSDMA1_CLK_CTRL, data);
1456 } else {
1457 temp = data = RREG32(mmSDMA0_CLK_CTRL);
1458 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1459 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1460 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1461 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1462 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1463 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1464 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1465 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1466
1467 if (data != temp)
1468 WREG32(mmSDMA0_CLK_CTRL, data);
1469
1470 temp = data = RREG32(mmSDMA1_CLK_CTRL);
1471 data |= SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1472 SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1473 SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1474 SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1475 SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1476 SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1477 SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1478 SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1479
1480 if (data != temp)
1481 WREG32(mmSDMA1_CLK_CTRL, data);
1482 }
1483}
1484
1485static void fiji_update_sdma_medium_grain_light_sleep(
1486 struct amdgpu_device *adev,
1487 bool enable)
1488{
1489 uint32_t temp, data;
1490
1491 if (enable) {
1492 temp = data = RREG32(mmSDMA0_POWER_CNTL);
1493 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1494
1495 if (temp != data)
1496 WREG32(mmSDMA0_POWER_CNTL, data);
1497
1498 temp = data = RREG32(mmSDMA1_POWER_CNTL);
1499 data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1500
1501 if (temp != data)
1502 WREG32(mmSDMA1_POWER_CNTL, data);
1503 } else {
1504 temp = data = RREG32(mmSDMA0_POWER_CNTL);
1505 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1506
1507 if (temp != data)
1508 WREG32(mmSDMA0_POWER_CNTL, data);
1509
1510 temp = data = RREG32(mmSDMA1_POWER_CNTL);
1511 data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1512
1513 if (temp != data)
1514 WREG32(mmSDMA1_POWER_CNTL, data);
1515 }
1516}
1517
5fc3aeeb 1518static int sdma_v3_0_set_clockgating_state(void *handle,
1519 enum amd_clockgating_state state)
aaa36a97 1520{
3c997d24
EH
1521 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1522
1523 switch (adev->asic_type) {
1524 case CHIP_FIJI:
1525 fiji_update_sdma_medium_grain_clock_gating(adev,
1526 state == AMD_CG_STATE_GATE ? true : false);
1527 fiji_update_sdma_medium_grain_light_sleep(adev,
1528 state == AMD_CG_STATE_GATE ? true : false);
1529 break;
1530 default:
1531 break;
1532 }
aaa36a97
AD
1533 return 0;
1534}
1535
5fc3aeeb 1536static int sdma_v3_0_set_powergating_state(void *handle,
1537 enum amd_powergating_state state)
aaa36a97
AD
1538{
1539 return 0;
1540}
1541
5fc3aeeb 1542const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
aaa36a97
AD
1543 .early_init = sdma_v3_0_early_init,
1544 .late_init = NULL,
1545 .sw_init = sdma_v3_0_sw_init,
1546 .sw_fini = sdma_v3_0_sw_fini,
1547 .hw_init = sdma_v3_0_hw_init,
1548 .hw_fini = sdma_v3_0_hw_fini,
1549 .suspend = sdma_v3_0_suspend,
1550 .resume = sdma_v3_0_resume,
1551 .is_idle = sdma_v3_0_is_idle,
1552 .wait_for_idle = sdma_v3_0_wait_for_idle,
1553 .soft_reset = sdma_v3_0_soft_reset,
1554 .print_status = sdma_v3_0_print_status,
1555 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1556 .set_powergating_state = sdma_v3_0_set_powergating_state,
1557};
1558
aaa36a97
AD
1559static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1560 .get_rptr = sdma_v3_0_ring_get_rptr,
1561 .get_wptr = sdma_v3_0_ring_get_wptr,
1562 .set_wptr = sdma_v3_0_ring_set_wptr,
1563 .parse_cs = NULL,
1564 .emit_ib = sdma_v3_0_ring_emit_ib,
1565 .emit_fence = sdma_v3_0_ring_emit_fence,
aaa36a97 1566 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
d2edb07b 1567 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
cc958e67 1568 .emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
aaa36a97
AD
1569 .test_ring = sdma_v3_0_ring_test_ring,
1570 .test_ib = sdma_v3_0_ring_test_ib,
ac01db3d 1571 .insert_nop = sdma_v3_0_ring_insert_nop,
9e5d5309 1572 .pad_ib = sdma_v3_0_ring_pad_ib,
aaa36a97
AD
1573};
1574
1575static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1576{
c113ea1c
AD
1577 int i;
1578
1579 for (i = 0; i < adev->sdma.num_instances; i++)
1580 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
aaa36a97
AD
1581}
1582
1583static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1584 .set = sdma_v3_0_set_trap_irq_state,
1585 .process = sdma_v3_0_process_trap_irq,
1586};
1587
1588static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1589 .process = sdma_v3_0_process_illegal_inst_irq,
1590};
1591
1592static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1593{
c113ea1c
AD
1594 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1595 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1596 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
aaa36a97
AD
1597}
1598
1599/**
1600 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1601 *
1602 * @ring: amdgpu_ring structure holding ring information
1603 * @src_offset: src GPU address
1604 * @dst_offset: dst GPU address
1605 * @byte_count: number of bytes to xfer
1606 *
1607 * Copy GPU buffers using the DMA engine (VI).
1608 * Used by the amdgpu ttm implementation to move pages if
1609 * registered as the asic copy callback.
1610 */
c7ae72c0 1611static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1612 uint64_t src_offset,
1613 uint64_t dst_offset,
1614 uint32_t byte_count)
1615{
c7ae72c0
CZ
1616 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1617 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1618 ib->ptr[ib->length_dw++] = byte_count;
1619 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1620 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1621 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1622 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1623 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
aaa36a97
AD
1624}
1625
1626/**
1627 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1628 *
1629 * @ring: amdgpu_ring structure holding ring information
1630 * @src_data: value to write to buffer
1631 * @dst_offset: dst GPU address
1632 * @byte_count: number of bytes to xfer
1633 *
1634 * Fill GPU buffers using the DMA engine (VI).
1635 */
6e7a3840 1636static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1637 uint32_t src_data,
1638 uint64_t dst_offset,
1639 uint32_t byte_count)
1640{
6e7a3840
CZ
1641 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1642 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1643 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1644 ib->ptr[ib->length_dw++] = src_data;
1645 ib->ptr[ib->length_dw++] = byte_count;
aaa36a97
AD
1646}
1647
1648static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1649 .copy_max_bytes = 0x1fffff,
1650 .copy_num_dw = 7,
1651 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1652
1653 .fill_max_bytes = 0x1fffff,
1654 .fill_num_dw = 5,
1655 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1656};
1657
1658static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1659{
1660 if (adev->mman.buffer_funcs == NULL) {
1661 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
c113ea1c 1662 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
aaa36a97
AD
1663 }
1664}
1665
1666static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1667 .copy_pte = sdma_v3_0_vm_copy_pte,
1668 .write_pte = sdma_v3_0_vm_write_pte,
1669 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
aaa36a97
AD
1670};
1671
1672static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1673{
2d55e45a
CK
1674 unsigned i;
1675
aaa36a97
AD
1676 if (adev->vm_manager.vm_pte_funcs == NULL) {
1677 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
2d55e45a
CK
1678 for (i = 0; i < adev->sdma.num_instances; i++)
1679 adev->vm_manager.vm_pte_rings[i] =
1680 &adev->sdma.instance[i].ring;
1681
1682 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
aaa36a97
AD
1683 }
1684}