drm/amdgpu: move more interrupt processing into amdgpu_irq.c
[linux-block.git] / drivers / gpu / drm / amd / amdgpu / sdma_v3_0.c
CommitLineData
aaa36a97
AD
1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
74a5d165 39#include "gca/gfx_8_0_enum.h"
aaa36a97
AD
40#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
091aec0b
AG
47#include "ivsrcid/ivsrcid_vislands30.h"
48
aaa36a97
AD
49static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
51static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
52static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
53
c65444fe
JZ
54MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
55MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
56MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
57MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
1a5bbb66
DZ
58MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
59MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
bb16e3b6 60MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
2cc0c0b5
FC
61MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
62MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
63MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
64MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
c4642a47
JZ
65MODULE_FIRMWARE("amdgpu/polaris12_sdma.bin");
66MODULE_FIRMWARE("amdgpu/polaris12_sdma1.bin");
2267e262
LL
67MODULE_FIRMWARE("amdgpu/vegam_sdma.bin");
68MODULE_FIRMWARE("amdgpu/vegam_sdma1.bin");
2cea03de 69
aaa36a97
AD
70
71static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
72{
73 SDMA0_REGISTER_OFFSET,
74 SDMA1_REGISTER_OFFSET
75};
76
77static const u32 golden_settings_tonga_a11[] =
78{
79 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
80 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
81 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
82 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
83 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
84 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
85 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
86 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
87 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
88 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
89};
90
91static const u32 tonga_mgcg_cgcg_init[] =
92{
93 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
94 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
95};
96
1a5bbb66
DZ
97static const u32 golden_settings_fiji_a10[] =
98{
99 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
100 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
101 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
102 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
103 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
104 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
105 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
106 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
107};
108
109static const u32 fiji_mgcg_cgcg_init[] =
110{
111 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
112 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
113};
114
2cc0c0b5 115static const u32 golden_settings_polaris11_a11[] =
2cea03de
FC
116{
117 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
b9934878 118 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
2cea03de
FC
119 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
120 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
121 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
122 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
b9934878 123 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
2cea03de
FC
124 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
125 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
126 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
127};
128
2cc0c0b5 129static const u32 golden_settings_polaris10_a11[] =
2cea03de
FC
130{
131 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
132 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
133 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
134 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
135 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
136 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
137 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
138 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
139 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
140 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
141};
142
aaa36a97
AD
143static const u32 cz_golden_settings_a11[] =
144{
145 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
146 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
147 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
148 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
149 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
150 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
151 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
152 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
153 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
154 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
155 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
156 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
157};
158
159static const u32 cz_mgcg_cgcg_init[] =
160{
161 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
162 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
163};
164
bb16e3b6
SL
165static const u32 stoney_golden_settings_a11[] =
166{
167 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
168 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
169 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
170 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
171};
172
173static const u32 stoney_mgcg_cgcg_init[] =
174{
175 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
176};
177
aaa36a97
AD
178/*
179 * sDMA - System DMA
180 * Starting with CIK, the GPU has new asynchronous
181 * DMA engines. These engines are used for compute
182 * and gfx. There are two DMA engines (SDMA0, SDMA1)
183 * and each one supports 1 ring buffer used for gfx
184 * and 2 queues used for compute.
185 *
186 * The programming model is very similar to the CP
187 * (ring buffer, IBs, etc.), but sDMA has it's own
188 * packet format that is different from the PM4 format
189 * used by the CP. sDMA supports copying data, writing
190 * embedded data, solid fills, and a number of other
191 * things. It also has support for tiling/detiling of
192 * buffers.
193 */
194
195static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
196{
197 switch (adev->asic_type) {
1a5bbb66 198 case CHIP_FIJI:
9c3f2b54
AD
199 amdgpu_device_program_register_sequence(adev,
200 fiji_mgcg_cgcg_init,
201 ARRAY_SIZE(fiji_mgcg_cgcg_init));
202 amdgpu_device_program_register_sequence(adev,
203 golden_settings_fiji_a10,
204 ARRAY_SIZE(golden_settings_fiji_a10));
1a5bbb66 205 break;
aaa36a97 206 case CHIP_TONGA:
9c3f2b54
AD
207 amdgpu_device_program_register_sequence(adev,
208 tonga_mgcg_cgcg_init,
209 ARRAY_SIZE(tonga_mgcg_cgcg_init));
210 amdgpu_device_program_register_sequence(adev,
211 golden_settings_tonga_a11,
212 ARRAY_SIZE(golden_settings_tonga_a11));
aaa36a97 213 break;
2cc0c0b5 214 case CHIP_POLARIS11:
c4642a47 215 case CHIP_POLARIS12:
c3f27c08 216 case CHIP_VEGAM:
9c3f2b54
AD
217 amdgpu_device_program_register_sequence(adev,
218 golden_settings_polaris11_a11,
219 ARRAY_SIZE(golden_settings_polaris11_a11));
2cea03de 220 break;
2cc0c0b5 221 case CHIP_POLARIS10:
9c3f2b54
AD
222 amdgpu_device_program_register_sequence(adev,
223 golden_settings_polaris10_a11,
224 ARRAY_SIZE(golden_settings_polaris10_a11));
2cea03de 225 break;
aaa36a97 226 case CHIP_CARRIZO:
9c3f2b54
AD
227 amdgpu_device_program_register_sequence(adev,
228 cz_mgcg_cgcg_init,
229 ARRAY_SIZE(cz_mgcg_cgcg_init));
230 amdgpu_device_program_register_sequence(adev,
231 cz_golden_settings_a11,
232 ARRAY_SIZE(cz_golden_settings_a11));
aaa36a97 233 break;
bb16e3b6 234 case CHIP_STONEY:
9c3f2b54
AD
235 amdgpu_device_program_register_sequence(adev,
236 stoney_mgcg_cgcg_init,
237 ARRAY_SIZE(stoney_mgcg_cgcg_init));
238 amdgpu_device_program_register_sequence(adev,
239 stoney_golden_settings_a11,
240 ARRAY_SIZE(stoney_golden_settings_a11));
bb16e3b6 241 break;
aaa36a97
AD
242 default:
243 break;
244 }
245}
246
14d83e78
ML
247static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
248{
249 int i;
250 for (i = 0; i < adev->sdma.num_instances; i++) {
251 release_firmware(adev->sdma.instance[i].fw);
252 adev->sdma.instance[i].fw = NULL;
253 }
254}
255
aaa36a97
AD
256/**
257 * sdma_v3_0_init_microcode - load ucode images from disk
258 *
259 * @adev: amdgpu_device pointer
260 *
261 * Use the firmware interface to load the ucode images into
262 * the driver (not loaded into hw).
263 * Returns 0 on success, error on failure.
264 */
265static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
266{
267 const char *chip_name;
268 char fw_name[30];
c113ea1c 269 int err = 0, i;
aaa36a97
AD
270 struct amdgpu_firmware_info *info = NULL;
271 const struct common_firmware_header *header = NULL;
595fd013 272 const struct sdma_firmware_header_v1_0 *hdr;
aaa36a97
AD
273
274 DRM_DEBUG("\n");
275
276 switch (adev->asic_type) {
277 case CHIP_TONGA:
278 chip_name = "tonga";
279 break;
1a5bbb66
DZ
280 case CHIP_FIJI:
281 chip_name = "fiji";
282 break;
2cc0c0b5
FC
283 case CHIP_POLARIS10:
284 chip_name = "polaris10";
2cea03de 285 break;
2267e262
LL
286 case CHIP_POLARIS11:
287 chip_name = "polaris11";
288 break;
c4642a47
JZ
289 case CHIP_POLARIS12:
290 chip_name = "polaris12";
291 break;
2267e262
LL
292 case CHIP_VEGAM:
293 chip_name = "vegam";
294 break;
aaa36a97
AD
295 case CHIP_CARRIZO:
296 chip_name = "carrizo";
297 break;
bb16e3b6
SL
298 case CHIP_STONEY:
299 chip_name = "stoney";
300 break;
aaa36a97
AD
301 default: BUG();
302 }
303
c113ea1c 304 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97 305 if (i == 0)
c65444fe 306 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
aaa36a97 307 else
c65444fe 308 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
c113ea1c 309 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
aaa36a97
AD
310 if (err)
311 goto out;
c113ea1c 312 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
aaa36a97
AD
313 if (err)
314 goto out;
c113ea1c
AD
315 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
316 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
317 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
318 if (adev->sdma.instance[i].feature_version >= 20)
319 adev->sdma.instance[i].burst_nop = true;
aaa36a97 320
e635ee07 321 if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
aaa36a97
AD
322 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
323 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
c113ea1c 324 info->fw = adev->sdma.instance[i].fw;
aaa36a97
AD
325 header = (const struct common_firmware_header *)info->fw->data;
326 adev->firmware.fw_size +=
327 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
328 }
329 }
330out:
331 if (err) {
7ca85295 332 pr_err("sdma_v3_0: Failed to load firmware \"%s\"\n", fw_name);
c113ea1c
AD
333 for (i = 0; i < adev->sdma.num_instances; i++) {
334 release_firmware(adev->sdma.instance[i].fw);
335 adev->sdma.instance[i].fw = NULL;
aaa36a97
AD
336 }
337 }
338 return err;
339}
340
341/**
342 * sdma_v3_0_ring_get_rptr - get the current read pointer
343 *
344 * @ring: amdgpu ring pointer
345 *
346 * Get the current rptr from the hardware (VI+).
347 */
536fbf94 348static uint64_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
aaa36a97 349{
aaa36a97 350 /* XXX check if swapping is necessary on BE */
d912adef 351 return ring->adev->wb.wb[ring->rptr_offs] >> 2;
aaa36a97
AD
352}
353
354/**
355 * sdma_v3_0_ring_get_wptr - get the current write pointer
356 *
357 * @ring: amdgpu ring pointer
358 *
359 * Get the current wptr from the hardware (VI+).
360 */
536fbf94 361static uint64_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
aaa36a97
AD
362{
363 struct amdgpu_device *adev = ring->adev;
364 u32 wptr;
365
2ffe31de 366 if (ring->use_doorbell || ring->use_pollmem) {
aaa36a97
AD
367 /* XXX check if swapping is necessary on BE */
368 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
369 } else {
1cf0abb6 370 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me]) >> 2;
aaa36a97
AD
371 }
372
373 return wptr;
374}
375
376/**
377 * sdma_v3_0_ring_set_wptr - commit the write pointer
378 *
379 * @ring: amdgpu ring pointer
380 *
381 * Write the wptr back to the hardware (VI+).
382 */
383static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
384{
385 struct amdgpu_device *adev = ring->adev;
386
387 if (ring->use_doorbell) {
3e4b0bd9 388 u32 *wb = (u32 *)&adev->wb.wb[ring->wptr_offs];
aaa36a97 389 /* XXX check if swapping is necessary on BE */
3e4b0bd9 390 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2));
536fbf94 391 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr) << 2);
2ffe31de
PD
392 } else if (ring->use_pollmem) {
393 u32 *wb = (u32 *)&adev->wb.wb[ring->wptr_offs];
394
395 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2));
aaa36a97 396 } else {
1cf0abb6 397 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me], lower_32_bits(ring->wptr) << 2);
aaa36a97
AD
398 }
399}
400
ac01db3d
JZ
401static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
402{
c113ea1c 403 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
404 int i;
405
406 for (i = 0; i < count; i++)
407 if (sdma && sdma->burst_nop && (i == 0))
79887142 408 amdgpu_ring_write(ring, ring->funcs->nop |
ac01db3d
JZ
409 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
410 else
79887142 411 amdgpu_ring_write(ring, ring->funcs->nop);
ac01db3d
JZ
412}
413
aaa36a97
AD
414/**
415 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
416 *
417 * @ring: amdgpu ring pointer
418 * @ib: IB object to schedule
419 *
420 * Schedule an IB in the DMA ring (VI).
421 */
422static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
d88bf583 423 struct amdgpu_ib *ib,
c4f46f22 424 unsigned vmid, bool ctx_switch)
aaa36a97 425{
aaa36a97 426 /* IB packet must end on a 8 DW boundary */
536fbf94 427 sdma_v3_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
aaa36a97
AD
428
429 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
c4f46f22 430 SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
aaa36a97
AD
431 /* base must be 32 byte aligned */
432 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
433 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
434 amdgpu_ring_write(ring, ib->length_dw);
435 amdgpu_ring_write(ring, 0);
436 amdgpu_ring_write(ring, 0);
437
438}
439
440/**
d2edb07b 441 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
aaa36a97
AD
442 *
443 * @ring: amdgpu ring pointer
444 *
445 * Emit an hdp flush packet on the requested DMA ring.
446 */
d2edb07b 447static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
aaa36a97
AD
448{
449 u32 ref_and_mask = 0;
450
1cf0abb6 451 if (ring->me == 0)
aaa36a97
AD
452 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
453 else
454 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
455
456 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
457 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
458 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
459 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
460 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
461 amdgpu_ring_write(ring, ref_and_mask); /* reference */
462 amdgpu_ring_write(ring, ref_and_mask); /* mask */
463 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
464 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
465}
466
467/**
468 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
469 *
470 * @ring: amdgpu ring pointer
471 * @fence: amdgpu fence object
472 *
473 * Add a DMA fence packet to the ring to write
474 * the fence seq number and DMA trap packet to generate
475 * an interrupt if needed (VI).
476 */
477static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 478 unsigned flags)
aaa36a97 479{
890ee23f 480 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
aaa36a97
AD
481 /* write the fence */
482 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
483 amdgpu_ring_write(ring, lower_32_bits(addr));
484 amdgpu_ring_write(ring, upper_32_bits(addr));
485 amdgpu_ring_write(ring, lower_32_bits(seq));
486
487 /* optionally write high bits as well */
890ee23f 488 if (write64bit) {
aaa36a97
AD
489 addr += 4;
490 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
491 amdgpu_ring_write(ring, lower_32_bits(addr));
492 amdgpu_ring_write(ring, upper_32_bits(addr));
493 amdgpu_ring_write(ring, upper_32_bits(seq));
494 }
495
496 /* generate an interrupt */
497 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
498 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
499}
500
aaa36a97
AD
501/**
502 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
503 *
504 * @adev: amdgpu_device pointer
505 *
506 * Stop the gfx async dma ring buffers (VI).
507 */
508static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
509{
c113ea1c
AD
510 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
511 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
aaa36a97
AD
512 u32 rb_cntl, ib_cntl;
513 int i;
514
515 if ((adev->mman.buffer_funcs_ring == sdma0) ||
516 (adev->mman.buffer_funcs_ring == sdma1))
57adc4ce 517 amdgpu_ttm_set_buffer_funcs_status(adev, false);
aaa36a97 518
c113ea1c 519 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
520 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
521 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
522 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
523 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
524 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
525 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
526 }
527 sdma0->ready = false;
528 sdma1->ready = false;
529}
530
531/**
532 * sdma_v3_0_rlc_stop - stop the compute async dma engines
533 *
534 * @adev: amdgpu_device pointer
535 *
536 * Stop the compute async dma queues (VI).
537 */
538static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
539{
540 /* XXX todo */
541}
542
cd06bf68
BG
543/**
544 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
545 *
546 * @adev: amdgpu_device pointer
547 * @enable: enable/disable the DMA MEs context switch.
548 *
549 * Halt or unhalt the async dma engines context switch (VI).
550 */
551static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
552{
a667386c 553 u32 f32_cntl, phase_quantum = 0;
cd06bf68
BG
554 int i;
555
a667386c
FK
556 if (amdgpu_sdma_phase_quantum) {
557 unsigned value = amdgpu_sdma_phase_quantum;
558 unsigned unit = 0;
559
560 while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
561 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
562 value = (value + 1) >> 1;
563 unit++;
564 }
565 if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
566 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
567 value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
568 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
569 unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
570 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
571 WARN_ONCE(1,
572 "clamping sdma_phase_quantum to %uK clock cycles\n",
573 value << unit);
574 }
575 phase_quantum =
576 value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
577 unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
578 }
579
c113ea1c 580 for (i = 0; i < adev->sdma.num_instances; i++) {
cd06bf68 581 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
4048f0f0 582 if (enable) {
cd06bf68
BG
583 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
584 AUTO_CTXSW_ENABLE, 1);
4048f0f0 585 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
586 ATC_L1_ENABLE, 1);
a667386c
FK
587 if (amdgpu_sdma_phase_quantum) {
588 WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
589 phase_quantum);
590 WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
591 phase_quantum);
592 }
4048f0f0 593 } else {
cd06bf68
BG
594 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
595 AUTO_CTXSW_ENABLE, 0);
4048f0f0 596 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
597 ATC_L1_ENABLE, 1);
598 }
599
cd06bf68
BG
600 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
601 }
602}
603
aaa36a97
AD
604/**
605 * sdma_v3_0_enable - stop the async dma engines
606 *
607 * @adev: amdgpu_device pointer
608 * @enable: enable/disable the DMA MEs.
609 *
610 * Halt or unhalt the async dma engines (VI).
611 */
612static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
613{
614 u32 f32_cntl;
615 int i;
616
004e29cc 617 if (!enable) {
aaa36a97
AD
618 sdma_v3_0_gfx_stop(adev);
619 sdma_v3_0_rlc_stop(adev);
620 }
621
c113ea1c 622 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
623 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
624 if (enable)
625 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
626 else
627 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
628 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
629 }
630}
631
632/**
633 * sdma_v3_0_gfx_resume - setup and start the async dma engines
634 *
635 * @adev: amdgpu_device pointer
636 *
637 * Set up the gfx DMA ring buffers and enable them (VI).
638 * Returns 0 for success, error for failure.
639 */
640static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
641{
642 struct amdgpu_ring *ring;
e33dac39 643 u32 rb_cntl, ib_cntl, wptr_poll_cntl;
aaa36a97
AD
644 u32 rb_bufsz;
645 u32 wb_offset;
646 u32 doorbell;
e33dac39 647 u64 wptr_gpu_addr;
aaa36a97
AD
648 int i, j, r;
649
c113ea1c
AD
650 for (i = 0; i < adev->sdma.num_instances; i++) {
651 ring = &adev->sdma.instance[i].ring;
f6bd7942 652 amdgpu_ring_clear_ring(ring);
aaa36a97
AD
653 wb_offset = (ring->rptr_offs * 4);
654
655 mutex_lock(&adev->srbm_mutex);
656 for (j = 0; j < 16; j++) {
657 vi_srbm_select(adev, 0, 0, 0, j);
658 /* SDMA GFX */
659 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
660 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
661 }
662 vi_srbm_select(adev, 0, 0, 0, 0);
663 mutex_unlock(&adev->srbm_mutex);
664
c458fe94
AD
665 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
666 adev->gfx.config.gb_addr_config & 0x70);
667
aaa36a97
AD
668 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
669
670 /* Set ring buffer size in dwords */
671 rb_bufsz = order_base_2(ring->ring_size / 4);
672 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
673 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
674#ifdef __BIG_ENDIAN
675 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
676 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
677 RPTR_WRITEBACK_SWAP_ENABLE, 1);
678#endif
679 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
680
681 /* Initialize the ring buffer's read and write pointers */
78cb9083 682 ring->wptr = 0;
aaa36a97 683 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
78cb9083 684 sdma_v3_0_ring_set_wptr(ring);
d72f7c06
ML
685 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
686 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
aaa36a97
AD
687
688 /* set the wb address whether it's enabled or not */
689 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
690 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
691 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
692 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
693
694 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
695
696 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
697 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
698
aaa36a97
AD
699 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
700
701 if (ring->use_doorbell) {
702 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
703 OFFSET, ring->doorbell_index);
704 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
705 } else {
706 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
707 }
708 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
709
e33dac39
XY
710 /* setup the wptr shadow polling */
711 wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
712
713 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO + sdma_offsets[i],
714 lower_32_bits(wptr_gpu_addr));
715 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI + sdma_offsets[i],
716 upper_32_bits(wptr_gpu_addr));
717 wptr_poll_cntl = RREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i]);
4062119b
ED
718 if (ring->use_pollmem) {
719 /*wptr polling is not enogh fast, directly clean the wptr register */
720 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
2ffe31de
PD
721 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
722 SDMA0_GFX_RB_WPTR_POLL_CNTL,
723 ENABLE, 1);
4062119b 724 } else {
2ffe31de
PD
725 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
726 SDMA0_GFX_RB_WPTR_POLL_CNTL,
727 ENABLE, 0);
4062119b 728 }
e33dac39
XY
729 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i], wptr_poll_cntl);
730
aaa36a97
AD
731 /* enable DMA RB */
732 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
733 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
734
735 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
736 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
737#ifdef __BIG_ENDIAN
738 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
739#endif
740 /* enable DMA IBs */
741 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
742
743 ring->ready = true;
505dfe76 744 }
aaa36a97 745
505dfe76
ML
746 /* unhalt the MEs */
747 sdma_v3_0_enable(adev, true);
748 /* enable sdma ring preemption */
749 sdma_v3_0_ctx_switch_enable(adev, true);
750
751 for (i = 0; i < adev->sdma.num_instances; i++) {
752 ring = &adev->sdma.instance[i].ring;
aaa36a97
AD
753 r = amdgpu_ring_test_ring(ring);
754 if (r) {
755 ring->ready = false;
756 return r;
757 }
758
759 if (adev->mman.buffer_funcs_ring == ring)
57adc4ce 760 amdgpu_ttm_set_buffer_funcs_status(adev, true);
aaa36a97
AD
761 }
762
763 return 0;
764}
765
766/**
767 * sdma_v3_0_rlc_resume - setup and start the async dma engines
768 *
769 * @adev: amdgpu_device pointer
770 *
771 * Set up the compute DMA queues and enable them (VI).
772 * Returns 0 for success, error for failure.
773 */
774static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
775{
776 /* XXX todo */
777 return 0;
778}
779
780/**
781 * sdma_v3_0_load_microcode - load the sDMA ME ucode
782 *
783 * @adev: amdgpu_device pointer
784 *
785 * Loads the sDMA0/1 ucode.
786 * Returns 0 for success, -EINVAL if the ucode is not available.
787 */
788static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
789{
790 const struct sdma_firmware_header_v1_0 *hdr;
791 const __le32 *fw_data;
792 u32 fw_size;
793 int i, j;
794
aaa36a97
AD
795 /* halt the MEs */
796 sdma_v3_0_enable(adev, false);
797
c113ea1c
AD
798 for (i = 0; i < adev->sdma.num_instances; i++) {
799 if (!adev->sdma.instance[i].fw)
800 return -EINVAL;
801 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
aaa36a97
AD
802 amdgpu_ucode_print_sdma_hdr(&hdr->header);
803 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
aaa36a97 804 fw_data = (const __le32 *)
c113ea1c 805 (adev->sdma.instance[i].fw->data +
aaa36a97
AD
806 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
807 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
808 for (j = 0; j < fw_size; j++)
809 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
c113ea1c 810 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
aaa36a97
AD
811 }
812
813 return 0;
814}
815
816/**
817 * sdma_v3_0_start - setup and start the async dma engines
818 *
819 * @adev: amdgpu_device pointer
820 *
821 * Set up the DMA engines and enable them (VI).
822 * Returns 0 for success, error for failure.
823 */
824static int sdma_v3_0_start(struct amdgpu_device *adev)
825{
790d84fd 826 int r;
aaa36a97 827
790d84fd
RZ
828 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
829 r = sdma_v3_0_load_microcode(adev);
830 if (r)
831 return r;
aaa36a97
AD
832 }
833
8a1115ff 834 /* disable sdma engine before programing it */
505dfe76
ML
835 sdma_v3_0_ctx_switch_enable(adev, false);
836 sdma_v3_0_enable(adev, false);
aaa36a97
AD
837
838 /* start the gfx rings and rlc compute queues */
839 r = sdma_v3_0_gfx_resume(adev);
840 if (r)
841 return r;
842 r = sdma_v3_0_rlc_resume(adev);
843 if (r)
844 return r;
845
846 return 0;
847}
848
849/**
850 * sdma_v3_0_ring_test_ring - simple async dma engine test
851 *
852 * @ring: amdgpu_ring structure holding ring information
853 *
854 * Test the DMA engine by writing using it to write an
855 * value to memory. (VI).
856 * Returns 0 for success, error for failure.
857 */
858static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
859{
860 struct amdgpu_device *adev = ring->adev;
861 unsigned i;
862 unsigned index;
863 int r;
864 u32 tmp;
865 u64 gpu_addr;
866
131b4b36 867 r = amdgpu_device_wb_get(adev, &index);
aaa36a97
AD
868 if (r) {
869 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
870 return r;
871 }
872
873 gpu_addr = adev->wb.gpu_addr + (index * 4);
874 tmp = 0xCAFEDEAD;
875 adev->wb.wb[index] = cpu_to_le32(tmp);
876
a27de35c 877 r = amdgpu_ring_alloc(ring, 5);
aaa36a97
AD
878 if (r) {
879 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
131b4b36 880 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
881 return r;
882 }
883
884 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
885 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
886 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
887 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
888 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
889 amdgpu_ring_write(ring, 0xDEADBEEF);
a27de35c 890 amdgpu_ring_commit(ring);
aaa36a97
AD
891
892 for (i = 0; i < adev->usec_timeout; i++) {
893 tmp = le32_to_cpu(adev->wb.wb[index]);
894 if (tmp == 0xDEADBEEF)
895 break;
896 DRM_UDELAY(1);
897 }
898
899 if (i < adev->usec_timeout) {
9953b72f 900 DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
aaa36a97
AD
901 } else {
902 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
903 ring->idx, tmp);
904 r = -EINVAL;
905 }
131b4b36 906 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
907
908 return r;
909}
910
911/**
912 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
913 *
914 * @ring: amdgpu_ring structure holding ring information
915 *
916 * Test a simple IB in the DMA ring (VI).
917 * Returns 0 on success, error on failure.
918 */
bbec97aa 919static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
aaa36a97
AD
920{
921 struct amdgpu_device *adev = ring->adev;
922 struct amdgpu_ib ib;
f54d1867 923 struct dma_fence *f = NULL;
aaa36a97 924 unsigned index;
aaa36a97
AD
925 u32 tmp = 0;
926 u64 gpu_addr;
bbec97aa 927 long r;
aaa36a97 928
131b4b36 929 r = amdgpu_device_wb_get(adev, &index);
aaa36a97 930 if (r) {
bbec97aa 931 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
aaa36a97
AD
932 return r;
933 }
934
935 gpu_addr = adev->wb.gpu_addr + (index * 4);
936 tmp = 0xCAFEDEAD;
937 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 938 memset(&ib, 0, sizeof(ib));
b07c60c0 939 r = amdgpu_ib_get(adev, NULL, 256, &ib);
aaa36a97 940 if (r) {
bbec97aa 941 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
0011fdaa 942 goto err0;
aaa36a97
AD
943 }
944
945 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
946 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
947 ib.ptr[1] = lower_32_bits(gpu_addr);
948 ib.ptr[2] = upper_32_bits(gpu_addr);
949 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
950 ib.ptr[4] = 0xDEADBEEF;
951 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
952 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
953 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
954 ib.length_dw = 8;
955
50ddc75e 956 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
0011fdaa
CZ
957 if (r)
958 goto err1;
959
f54d1867 960 r = dma_fence_wait_timeout(f, false, timeout);
bbec97aa
CK
961 if (r == 0) {
962 DRM_ERROR("amdgpu: IB test timed out\n");
963 r = -ETIMEDOUT;
964 goto err1;
965 } else if (r < 0) {
966 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
0011fdaa 967 goto err1;
aaa36a97 968 }
6d44565d
CK
969 tmp = le32_to_cpu(adev->wb.wb[index]);
970 if (tmp == 0xDEADBEEF) {
9953b72f 971 DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
bbec97aa 972 r = 0;
aaa36a97
AD
973 } else {
974 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
975 r = -EINVAL;
976 }
0011fdaa 977err1:
cc55c45d 978 amdgpu_ib_free(adev, &ib, NULL);
f54d1867 979 dma_fence_put(f);
0011fdaa 980err0:
131b4b36 981 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
982 return r;
983}
984
985/**
986 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
987 *
988 * @ib: indirect buffer to fill with commands
989 * @pe: addr of the page entry
990 * @src: src addr to copy from
991 * @count: number of page entries to update
992 *
993 * Update PTEs by copying them from the GART using sDMA (CIK).
994 */
995static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
996 uint64_t pe, uint64_t src,
997 unsigned count)
998{
96105e53
CK
999 unsigned bytes = count * 8;
1000
1001 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1002 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1003 ib->ptr[ib->length_dw++] = bytes;
1004 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1005 ib->ptr[ib->length_dw++] = lower_32_bits(src);
1006 ib->ptr[ib->length_dw++] = upper_32_bits(src);
1007 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1008 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
aaa36a97
AD
1009}
1010
1011/**
1012 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
1013 *
1014 * @ib: indirect buffer to fill with commands
1015 * @pe: addr of the page entry
de9ea7bd 1016 * @value: dst addr to write into pe
aaa36a97
AD
1017 * @count: number of page entries to update
1018 * @incr: increase next addr by incr bytes
aaa36a97
AD
1019 *
1020 * Update PTEs by writing them manually using sDMA (CIK).
1021 */
de9ea7bd
CK
1022static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
1023 uint64_t value, unsigned count,
1024 uint32_t incr)
aaa36a97 1025{
de9ea7bd
CK
1026 unsigned ndw = count * 2;
1027
1028 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
6bf3f9c3 1029 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
de9ea7bd
CK
1030 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1031 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1032 ib->ptr[ib->length_dw++] = ndw;
4bc07289 1033 for (; ndw > 0; ndw -= 2) {
de9ea7bd
CK
1034 ib->ptr[ib->length_dw++] = lower_32_bits(value);
1035 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1036 value += incr;
aaa36a97
AD
1037 }
1038}
1039
1040/**
1041 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
1042 *
1043 * @ib: indirect buffer to fill with commands
1044 * @pe: addr of the page entry
1045 * @addr: dst addr to write into pe
1046 * @count: number of page entries to update
1047 * @incr: increase next addr by incr bytes
1048 * @flags: access flags
1049 *
1050 * Update the page tables using sDMA (CIK).
1051 */
96105e53 1052static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
aaa36a97 1053 uint64_t addr, unsigned count,
6b777607 1054 uint32_t incr, uint64_t flags)
aaa36a97 1055{
96105e53
CK
1056 /* for physically contiguous pages (vram) */
1057 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
1058 ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
1059 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
b9be700e
JZ
1060 ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
1061 ib->ptr[ib->length_dw++] = upper_32_bits(flags);
96105e53
CK
1062 ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
1063 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
1064 ib->ptr[ib->length_dw++] = incr; /* increment size */
1065 ib->ptr[ib->length_dw++] = 0;
1066 ib->ptr[ib->length_dw++] = count; /* number of entries */
aaa36a97
AD
1067}
1068
1069/**
9e5d5309 1070 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
aaa36a97
AD
1071 *
1072 * @ib: indirect buffer to fill with padding
1073 *
1074 */
9e5d5309 1075static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
aaa36a97 1076{
9e5d5309 1077 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
1078 u32 pad_count;
1079 int i;
1080
1081 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1082 for (i = 0; i < pad_count; i++)
1083 if (sdma && sdma->burst_nop && (i == 0))
1084 ib->ptr[ib->length_dw++] =
1085 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1086 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1087 else
1088 ib->ptr[ib->length_dw++] =
1089 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
aaa36a97
AD
1090}
1091
1092/**
00b7c4ff 1093 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
aaa36a97
AD
1094 *
1095 * @ring: amdgpu_ring pointer
aaa36a97 1096 *
00b7c4ff 1097 * Make sure all previous operations are completed (CIK).
aaa36a97 1098 */
00b7c4ff 1099static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
aaa36a97 1100{
5c55db83
CZ
1101 uint32_t seq = ring->fence_drv.sync_seq;
1102 uint64_t addr = ring->fence_drv.gpu_addr;
1103
1104 /* wait for idle */
1105 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1106 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1107 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1108 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1109 amdgpu_ring_write(ring, addr & 0xfffffffc);
1110 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1111 amdgpu_ring_write(ring, seq); /* reference */
4a8e06f7 1112 amdgpu_ring_write(ring, 0xffffffff); /* mask */
5c55db83
CZ
1113 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1114 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
00b7c4ff 1115}
5c55db83 1116
00b7c4ff
CK
1117/**
1118 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1119 *
1120 * @ring: amdgpu_ring pointer
1121 * @vm: amdgpu_vm pointer
1122 *
1123 * Update the page table base and flush the VM TLB
1124 * using sDMA (VI).
1125 */
1126static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
c633c00b 1127 unsigned vmid, uint64_t pd_addr)
00b7c4ff 1128{
c633c00b 1129 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
aaa36a97
AD
1130
1131 /* wait for flush */
1132 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1133 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1134 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1135 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1136 amdgpu_ring_write(ring, 0);
1137 amdgpu_ring_write(ring, 0); /* reference */
1138 amdgpu_ring_write(ring, 0); /* mask */
1139 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1140 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1141}
1142
3d31d4cb
CK
1143static void sdma_v3_0_ring_emit_wreg(struct amdgpu_ring *ring,
1144 uint32_t reg, uint32_t val)
1145{
1146 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1147 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1148 amdgpu_ring_write(ring, reg);
1149 amdgpu_ring_write(ring, val);
1150}
1151
5fc3aeeb 1152static int sdma_v3_0_early_init(void *handle)
aaa36a97 1153{
5fc3aeeb 1154 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1155
c113ea1c 1156 switch (adev->asic_type) {
bb16e3b6
SL
1157 case CHIP_STONEY:
1158 adev->sdma.num_instances = 1;
1159 break;
c113ea1c
AD
1160 default:
1161 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1162 break;
1163 }
1164
aaa36a97
AD
1165 sdma_v3_0_set_ring_funcs(adev);
1166 sdma_v3_0_set_buffer_funcs(adev);
1167 sdma_v3_0_set_vm_pte_funcs(adev);
1168 sdma_v3_0_set_irq_funcs(adev);
1169
1170 return 0;
1171}
1172
5fc3aeeb 1173static int sdma_v3_0_sw_init(void *handle)
aaa36a97
AD
1174{
1175 struct amdgpu_ring *ring;
c113ea1c 1176 int r, i;
5fc3aeeb 1177 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1178
1179 /* SDMA trap event */
091aec0b 1180 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_TRAP,
d766e6a3 1181 &adev->sdma.trap_irq);
aaa36a97
AD
1182 if (r)
1183 return r;
1184
1185 /* SDMA Privileged inst */
d766e6a3
AD
1186 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
1187 &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1188 if (r)
1189 return r;
1190
1191 /* SDMA Privileged inst */
091aec0b 1192 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_SRBM_WRITE,
d766e6a3 1193 &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1194 if (r)
1195 return r;
1196
1197 r = sdma_v3_0_init_microcode(adev);
1198 if (r) {
1199 DRM_ERROR("Failed to load sdma firmware!\n");
1200 return r;
1201 }
1202
c113ea1c
AD
1203 for (i = 0; i < adev->sdma.num_instances; i++) {
1204 ring = &adev->sdma.instance[i].ring;
1205 ring->ring_obj = NULL;
2ffe31de
PD
1206 if (!amdgpu_sriov_vf(adev)) {
1207 ring->use_doorbell = true;
1208 ring->doorbell_index = (i == 0) ?
1209 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
1210 } else {
1211 ring->use_pollmem = true;
1212 }
c113ea1c
AD
1213
1214 sprintf(ring->name, "sdma%d", i);
b38d99c4 1215 r = amdgpu_ring_init(adev, ring, 1024,
c113ea1c
AD
1216 &adev->sdma.trap_irq,
1217 (i == 0) ?
21cd942e
CK
1218 AMDGPU_SDMA_IRQ_TRAP0 :
1219 AMDGPU_SDMA_IRQ_TRAP1);
c113ea1c
AD
1220 if (r)
1221 return r;
1222 }
aaa36a97
AD
1223
1224 return r;
1225}
1226
5fc3aeeb 1227static int sdma_v3_0_sw_fini(void *handle)
aaa36a97 1228{
5fc3aeeb 1229 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 1230 int i;
5fc3aeeb 1231
c113ea1c
AD
1232 for (i = 0; i < adev->sdma.num_instances; i++)
1233 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
aaa36a97 1234
14d83e78 1235 sdma_v3_0_free_microcode(adev);
aaa36a97
AD
1236 return 0;
1237}
1238
5fc3aeeb 1239static int sdma_v3_0_hw_init(void *handle)
aaa36a97
AD
1240{
1241 int r;
5fc3aeeb 1242 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1243
1244 sdma_v3_0_init_golden_registers(adev);
1245
1246 r = sdma_v3_0_start(adev);
1247 if (r)
1248 return r;
1249
1250 return r;
1251}
1252
5fc3aeeb 1253static int sdma_v3_0_hw_fini(void *handle)
aaa36a97 1254{
5fc3aeeb 1255 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1256
cd06bf68 1257 sdma_v3_0_ctx_switch_enable(adev, false);
aaa36a97
AD
1258 sdma_v3_0_enable(adev, false);
1259
1260 return 0;
1261}
1262
5fc3aeeb 1263static int sdma_v3_0_suspend(void *handle)
aaa36a97 1264{
5fc3aeeb 1265 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1266
1267 return sdma_v3_0_hw_fini(adev);
1268}
1269
5fc3aeeb 1270static int sdma_v3_0_resume(void *handle)
aaa36a97 1271{
5fc3aeeb 1272 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1273
1274 return sdma_v3_0_hw_init(adev);
1275}
1276
5fc3aeeb 1277static bool sdma_v3_0_is_idle(void *handle)
aaa36a97 1278{
5fc3aeeb 1279 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1280 u32 tmp = RREG32(mmSRBM_STATUS2);
1281
1282 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1283 SRBM_STATUS2__SDMA1_BUSY_MASK))
1284 return false;
1285
1286 return true;
1287}
1288
5fc3aeeb 1289static int sdma_v3_0_wait_for_idle(void *handle)
aaa36a97
AD
1290{
1291 unsigned i;
1292 u32 tmp;
5fc3aeeb 1293 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1294
1295 for (i = 0; i < adev->usec_timeout; i++) {
1296 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1297 SRBM_STATUS2__SDMA1_BUSY_MASK);
1298
1299 if (!tmp)
1300 return 0;
1301 udelay(1);
1302 }
1303 return -ETIMEDOUT;
1304}
1305
da146d3b 1306static bool sdma_v3_0_check_soft_reset(void *handle)
aaa36a97 1307{
5fc3aeeb 1308 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
e702a680 1309 u32 srbm_soft_reset = 0;
aaa36a97
AD
1310 u32 tmp = RREG32(mmSRBM_STATUS2);
1311
e702a680
CZ
1312 if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
1313 (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
aaa36a97 1314 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
aaa36a97
AD
1315 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1316 }
1317
e702a680 1318 if (srbm_soft_reset) {
e702a680 1319 adev->sdma.srbm_soft_reset = srbm_soft_reset;
da146d3b 1320 return true;
e702a680 1321 } else {
e702a680 1322 adev->sdma.srbm_soft_reset = 0;
da146d3b 1323 return false;
e702a680 1324 }
e702a680
CZ
1325}
1326
1327static int sdma_v3_0_pre_soft_reset(void *handle)
1328{
1329 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1330 u32 srbm_soft_reset = 0;
1331
da146d3b 1332 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1333 return 0;
1334
1335 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1336
1337 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1338 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1339 sdma_v3_0_ctx_switch_enable(adev, false);
1340 sdma_v3_0_enable(adev, false);
1341 }
1342
1343 return 0;
1344}
1345
1346static int sdma_v3_0_post_soft_reset(void *handle)
1347{
1348 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1349 u32 srbm_soft_reset = 0;
1350
da146d3b 1351 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1352 return 0;
1353
1354 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1355
1356 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1357 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1358 sdma_v3_0_gfx_resume(adev);
1359 sdma_v3_0_rlc_resume(adev);
1360 }
1361
1362 return 0;
1363}
1364
1365static int sdma_v3_0_soft_reset(void *handle)
1366{
1367 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1368 u32 srbm_soft_reset = 0;
1369 u32 tmp;
1370
da146d3b 1371 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1372 return 0;
1373
1374 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1375
aaa36a97 1376 if (srbm_soft_reset) {
aaa36a97
AD
1377 tmp = RREG32(mmSRBM_SOFT_RESET);
1378 tmp |= srbm_soft_reset;
1379 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1380 WREG32(mmSRBM_SOFT_RESET, tmp);
1381 tmp = RREG32(mmSRBM_SOFT_RESET);
1382
1383 udelay(50);
1384
1385 tmp &= ~srbm_soft_reset;
1386 WREG32(mmSRBM_SOFT_RESET, tmp);
1387 tmp = RREG32(mmSRBM_SOFT_RESET);
1388
1389 /* Wait a little for things to settle down */
1390 udelay(50);
aaa36a97
AD
1391 }
1392
1393 return 0;
1394}
1395
1396static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1397 struct amdgpu_irq_src *source,
1398 unsigned type,
1399 enum amdgpu_interrupt_state state)
1400{
1401 u32 sdma_cntl;
1402
1403 switch (type) {
1404 case AMDGPU_SDMA_IRQ_TRAP0:
1405 switch (state) {
1406 case AMDGPU_IRQ_STATE_DISABLE:
1407 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1408 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1409 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1410 break;
1411 case AMDGPU_IRQ_STATE_ENABLE:
1412 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1413 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1414 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1415 break;
1416 default:
1417 break;
1418 }
1419 break;
1420 case AMDGPU_SDMA_IRQ_TRAP1:
1421 switch (state) {
1422 case AMDGPU_IRQ_STATE_DISABLE:
1423 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1424 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1425 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1426 break;
1427 case AMDGPU_IRQ_STATE_ENABLE:
1428 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1429 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1430 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1431 break;
1432 default:
1433 break;
1434 }
1435 break;
1436 default:
1437 break;
1438 }
1439 return 0;
1440}
1441
1442static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1443 struct amdgpu_irq_src *source,
1444 struct amdgpu_iv_entry *entry)
1445{
1446 u8 instance_id, queue_id;
1447
1448 instance_id = (entry->ring_id & 0x3) >> 0;
1449 queue_id = (entry->ring_id & 0xc) >> 2;
1450 DRM_DEBUG("IH: SDMA trap\n");
1451 switch (instance_id) {
1452 case 0:
1453 switch (queue_id) {
1454 case 0:
c113ea1c 1455 amdgpu_fence_process(&adev->sdma.instance[0].ring);
aaa36a97
AD
1456 break;
1457 case 1:
1458 /* XXX compute */
1459 break;
1460 case 2:
1461 /* XXX compute */
1462 break;
1463 }
1464 break;
1465 case 1:
1466 switch (queue_id) {
1467 case 0:
c113ea1c 1468 amdgpu_fence_process(&adev->sdma.instance[1].ring);
aaa36a97
AD
1469 break;
1470 case 1:
1471 /* XXX compute */
1472 break;
1473 case 2:
1474 /* XXX compute */
1475 break;
1476 }
1477 break;
1478 }
1479 return 0;
1480}
1481
1482static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1483 struct amdgpu_irq_src *source,
1484 struct amdgpu_iv_entry *entry)
1485{
1486 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1487 schedule_work(&adev->reset_work);
1488 return 0;
1489}
1490
ce22362b 1491static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
3c997d24
EH
1492 struct amdgpu_device *adev,
1493 bool enable)
1494{
1495 uint32_t temp, data;
ce22362b 1496 int i;
3c997d24 1497
e08d53cb 1498 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
ce22362b
AD
1499 for (i = 0; i < adev->sdma.num_instances; i++) {
1500 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1501 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1502 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1503 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1504 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1505 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1506 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1507 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1508 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1509 if (data != temp)
1510 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1511 }
3c997d24 1512 } else {
ce22362b
AD
1513 for (i = 0; i < adev->sdma.num_instances; i++) {
1514 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1515 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
3c997d24
EH
1516 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1517 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1518 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1519 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1520 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1521 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1522 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1523
ce22362b
AD
1524 if (data != temp)
1525 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1526 }
3c997d24
EH
1527 }
1528}
1529
ce22362b 1530static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
3c997d24
EH
1531 struct amdgpu_device *adev,
1532 bool enable)
1533{
1534 uint32_t temp, data;
ce22362b 1535 int i;
3c997d24 1536
e08d53cb 1537 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
ce22362b
AD
1538 for (i = 0; i < adev->sdma.num_instances; i++) {
1539 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1540 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
3c997d24 1541
ce22362b
AD
1542 if (temp != data)
1543 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1544 }
3c997d24 1545 } else {
ce22362b
AD
1546 for (i = 0; i < adev->sdma.num_instances; i++) {
1547 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1548 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
3c997d24 1549
ce22362b
AD
1550 if (temp != data)
1551 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1552 }
3c997d24
EH
1553 }
1554}
1555
5fc3aeeb 1556static int sdma_v3_0_set_clockgating_state(void *handle,
1557 enum amd_clockgating_state state)
aaa36a97 1558{
3c997d24
EH
1559 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1560
ce137c04
ML
1561 if (amdgpu_sriov_vf(adev))
1562 return 0;
1563
3c997d24
EH
1564 switch (adev->asic_type) {
1565 case CHIP_FIJI:
ce22362b
AD
1566 case CHIP_CARRIZO:
1567 case CHIP_STONEY:
1568 sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
7e913664 1569 state == AMD_CG_STATE_GATE);
ce22362b 1570 sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
7e913664 1571 state == AMD_CG_STATE_GATE);
3c997d24
EH
1572 break;
1573 default:
1574 break;
1575 }
aaa36a97
AD
1576 return 0;
1577}
1578
5fc3aeeb 1579static int sdma_v3_0_set_powergating_state(void *handle,
1580 enum amd_powergating_state state)
aaa36a97
AD
1581{
1582 return 0;
1583}
1584
41c360f6
HR
1585static void sdma_v3_0_get_clockgating_state(void *handle, u32 *flags)
1586{
1587 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1588 int data;
1589
ce137c04
ML
1590 if (amdgpu_sriov_vf(adev))
1591 *flags = 0;
1592
41c360f6
HR
1593 /* AMD_CG_SUPPORT_SDMA_MGCG */
1594 data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[0]);
1595 if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK))
1596 *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
1597
1598 /* AMD_CG_SUPPORT_SDMA_LS */
1599 data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[0]);
1600 if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
1601 *flags |= AMD_CG_SUPPORT_SDMA_LS;
1602}
1603
a1255107 1604static const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
88a907d6 1605 .name = "sdma_v3_0",
aaa36a97
AD
1606 .early_init = sdma_v3_0_early_init,
1607 .late_init = NULL,
1608 .sw_init = sdma_v3_0_sw_init,
1609 .sw_fini = sdma_v3_0_sw_fini,
1610 .hw_init = sdma_v3_0_hw_init,
1611 .hw_fini = sdma_v3_0_hw_fini,
1612 .suspend = sdma_v3_0_suspend,
1613 .resume = sdma_v3_0_resume,
1614 .is_idle = sdma_v3_0_is_idle,
1615 .wait_for_idle = sdma_v3_0_wait_for_idle,
e702a680
CZ
1616 .check_soft_reset = sdma_v3_0_check_soft_reset,
1617 .pre_soft_reset = sdma_v3_0_pre_soft_reset,
1618 .post_soft_reset = sdma_v3_0_post_soft_reset,
aaa36a97 1619 .soft_reset = sdma_v3_0_soft_reset,
aaa36a97
AD
1620 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1621 .set_powergating_state = sdma_v3_0_set_powergating_state,
41c360f6 1622 .get_clockgating_state = sdma_v3_0_get_clockgating_state,
aaa36a97
AD
1623};
1624
aaa36a97 1625static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
21cd942e 1626 .type = AMDGPU_RING_TYPE_SDMA,
79887142
CK
1627 .align_mask = 0xf,
1628 .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
536fbf94 1629 .support_64bit_ptrs = false,
aaa36a97
AD
1630 .get_rptr = sdma_v3_0_ring_get_rptr,
1631 .get_wptr = sdma_v3_0_ring_get_wptr,
1632 .set_wptr = sdma_v3_0_ring_set_wptr,
e12f3d7a
CK
1633 .emit_frame_size =
1634 6 + /* sdma_v3_0_ring_emit_hdp_flush */
2ee150cd 1635 3 + /* hdp invalidate */
e12f3d7a 1636 6 + /* sdma_v3_0_ring_emit_pipeline_sync */
49135593 1637 VI_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* sdma_v3_0_ring_emit_vm_flush */
e12f3d7a
CK
1638 10 + 10 + 10, /* sdma_v3_0_ring_emit_fence x3 for user fence, vm fence */
1639 .emit_ib_size = 7 + 6, /* sdma_v3_0_ring_emit_ib */
aaa36a97
AD
1640 .emit_ib = sdma_v3_0_ring_emit_ib,
1641 .emit_fence = sdma_v3_0_ring_emit_fence,
00b7c4ff 1642 .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
aaa36a97 1643 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
d2edb07b 1644 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
aaa36a97
AD
1645 .test_ring = sdma_v3_0_ring_test_ring,
1646 .test_ib = sdma_v3_0_ring_test_ib,
ac01db3d 1647 .insert_nop = sdma_v3_0_ring_insert_nop,
9e5d5309 1648 .pad_ib = sdma_v3_0_ring_pad_ib,
3d31d4cb 1649 .emit_wreg = sdma_v3_0_ring_emit_wreg,
aaa36a97
AD
1650};
1651
1652static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1653{
c113ea1c
AD
1654 int i;
1655
1cf0abb6 1656 for (i = 0; i < adev->sdma.num_instances; i++) {
c113ea1c 1657 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
1cf0abb6
AD
1658 adev->sdma.instance[i].ring.me = i;
1659 }
aaa36a97
AD
1660}
1661
1662static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1663 .set = sdma_v3_0_set_trap_irq_state,
1664 .process = sdma_v3_0_process_trap_irq,
1665};
1666
1667static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1668 .process = sdma_v3_0_process_illegal_inst_irq,
1669};
1670
1671static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1672{
c113ea1c
AD
1673 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1674 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1675 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
aaa36a97
AD
1676}
1677
1678/**
1679 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1680 *
1681 * @ring: amdgpu_ring structure holding ring information
1682 * @src_offset: src GPU address
1683 * @dst_offset: dst GPU address
1684 * @byte_count: number of bytes to xfer
1685 *
1686 * Copy GPU buffers using the DMA engine (VI).
1687 * Used by the amdgpu ttm implementation to move pages if
1688 * registered as the asic copy callback.
1689 */
c7ae72c0 1690static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1691 uint64_t src_offset,
1692 uint64_t dst_offset,
1693 uint32_t byte_count)
1694{
c7ae72c0
CZ
1695 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1696 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1697 ib->ptr[ib->length_dw++] = byte_count;
1698 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1699 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1700 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1701 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1702 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
aaa36a97
AD
1703}
1704
1705/**
1706 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1707 *
1708 * @ring: amdgpu_ring structure holding ring information
1709 * @src_data: value to write to buffer
1710 * @dst_offset: dst GPU address
1711 * @byte_count: number of bytes to xfer
1712 *
1713 * Fill GPU buffers using the DMA engine (VI).
1714 */
6e7a3840 1715static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1716 uint32_t src_data,
1717 uint64_t dst_offset,
1718 uint32_t byte_count)
1719{
6e7a3840
CZ
1720 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1721 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1722 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1723 ib->ptr[ib->length_dw++] = src_data;
1724 ib->ptr[ib->length_dw++] = byte_count;
aaa36a97
AD
1725}
1726
1727static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
dfe5c2b7 1728 .copy_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
aaa36a97
AD
1729 .copy_num_dw = 7,
1730 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1731
dfe5c2b7 1732 .fill_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
aaa36a97
AD
1733 .fill_num_dw = 5,
1734 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1735};
1736
1737static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1738{
f54b30d7
CK
1739 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
1740 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
aaa36a97
AD
1741}
1742
1743static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
e6d92197 1744 .copy_pte_num_dw = 7,
aaa36a97 1745 .copy_pte = sdma_v3_0_vm_copy_pte,
e6d92197 1746
aaa36a97
AD
1747 .write_pte = sdma_v3_0_vm_write_pte,
1748 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
aaa36a97
AD
1749};
1750
1751static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1752{
3798e9a6 1753 struct drm_gpu_scheduler *sched;
2d55e45a
CK
1754 unsigned i;
1755
f54b30d7
CK
1756 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
1757 for (i = 0; i < adev->sdma.num_instances; i++) {
1758 sched = &adev->sdma.instance[i].ring.sched;
1759 adev->vm_manager.vm_pte_rqs[i] =
1760 &sched->sched_rq[DRM_SCHED_PRIORITY_KERNEL];
aaa36a97 1761 }
f54b30d7 1762 adev->vm_manager.vm_pte_num_rqs = adev->sdma.num_instances;
aaa36a97 1763}
a1255107
AD
1764
1765const struct amdgpu_ip_block_version sdma_v3_0_ip_block =
1766{
1767 .type = AMD_IP_BLOCK_TYPE_SDMA,
1768 .major = 3,
1769 .minor = 0,
1770 .rev = 0,
1771 .funcs = &sdma_v3_0_ip_funcs,
1772};
1773
1774const struct amdgpu_ip_block_version sdma_v3_1_ip_block =
1775{
1776 .type = AMD_IP_BLOCK_TYPE_SDMA,
1777 .major = 3,
1778 .minor = 1,
1779 .rev = 0,
1780 .funcs = &sdma_v3_0_ip_funcs,
1781};