Merge branch 'tty-splice' of git://git.kernel.org/pub/scm/linux/kernel/git/torvalds...
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_uvd.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Christian König <deathsimple@vodafone.de>
29 */
30
31#include <linux/firmware.h>
32#include <linux/module.h>
fdf2f6c5 33
d38ceaf9
AD
34#include <drm/drm.h>
35
36#include "amdgpu.h"
37#include "amdgpu_pm.h"
38#include "amdgpu_uvd.h"
39#include "cikd.h"
40#include "uvd/uvd_4_2_d.h"
41
8baaadba
LM
42#include "amdgpu_ras.h"
43
d38ceaf9 44/* 1 second timeout */
08086635 45#define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
4cb5877c
CK
46
47/* Firmware versions for VI */
48#define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
49#define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
50#define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
51#define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
52
8e008dd7 53/* Polaris10/11 firmware version */
4cb5877c 54#define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
d38ceaf9
AD
55
56/* Firmware Names */
d1af7ac2
SJ
57#ifdef CONFIG_DRM_AMDGPU_SI
58#define FIRMWARE_TAHITI "amdgpu/tahiti_uvd.bin"
59#define FIRMWARE_VERDE "amdgpu/verde_uvd.bin"
60#define FIRMWARE_PITCAIRN "amdgpu/pitcairn_uvd.bin"
61#define FIRMWARE_OLAND "amdgpu/oland_uvd.bin"
62#endif
d38ceaf9 63#ifdef CONFIG_DRM_AMDGPU_CIK
ce206464
AD
64#define FIRMWARE_BONAIRE "amdgpu/bonaire_uvd.bin"
65#define FIRMWARE_KABINI "amdgpu/kabini_uvd.bin"
66#define FIRMWARE_KAVERI "amdgpu/kaveri_uvd.bin"
67#define FIRMWARE_HAWAII "amdgpu/hawaii_uvd.bin"
68#define FIRMWARE_MULLINS "amdgpu/mullins_uvd.bin"
d38ceaf9 69#endif
c65444fe
JZ
70#define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
71#define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
974ee3db 72#define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
a39c8cea 73#define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
2cc0c0b5 74#define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
925a51c4 75#define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
c4642a47 76#define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin"
ba8f7ad0 77#define FIRMWARE_VEGAM "amdgpu/vegam_uvd.bin"
d38ceaf9 78
09bfb891 79#define FIRMWARE_VEGA10 "amdgpu/vega10_uvd.bin"
2327e626 80#define FIRMWARE_VEGA12 "amdgpu/vega12_uvd.bin"
cac18c82 81#define FIRMWARE_VEGA20 "amdgpu/vega20_uvd.bin"
09bfb891 82
9181dba6
JZ
83/* These are common relative offsets for all asics, from uvd_7_0_offset.h, */
84#define UVD_GPCOM_VCPU_CMD 0x03c3
85#define UVD_GPCOM_VCPU_DATA0 0x03c4
86#define UVD_GPCOM_VCPU_DATA1 0x03c5
87#define UVD_NO_OP 0x03ff
88#define UVD_BASE_SI 0x3800
09bfb891 89
ce0e124a 90/*
d38ceaf9
AD
91 * amdgpu_uvd_cs_ctx - Command submission parser context
92 *
93 * Used for emulating virtual memory support on UVD 4.2.
94 */
95struct amdgpu_uvd_cs_ctx {
96 struct amdgpu_cs_parser *parser;
97 unsigned reg, count;
98 unsigned data0, data1;
99 unsigned idx;
100 unsigned ib_idx;
101
102 /* does the IB has a msg command */
103 bool has_msg_cmd;
104
105 /* minimum buffer sizes */
106 unsigned *buf_sizes;
107};
108
d1af7ac2
SJ
109#ifdef CONFIG_DRM_AMDGPU_SI
110MODULE_FIRMWARE(FIRMWARE_TAHITI);
111MODULE_FIRMWARE(FIRMWARE_VERDE);
112MODULE_FIRMWARE(FIRMWARE_PITCAIRN);
113MODULE_FIRMWARE(FIRMWARE_OLAND);
114#endif
d38ceaf9
AD
115#ifdef CONFIG_DRM_AMDGPU_CIK
116MODULE_FIRMWARE(FIRMWARE_BONAIRE);
117MODULE_FIRMWARE(FIRMWARE_KABINI);
118MODULE_FIRMWARE(FIRMWARE_KAVERI);
119MODULE_FIRMWARE(FIRMWARE_HAWAII);
120MODULE_FIRMWARE(FIRMWARE_MULLINS);
121#endif
122MODULE_FIRMWARE(FIRMWARE_TONGA);
123MODULE_FIRMWARE(FIRMWARE_CARRIZO);
974ee3db 124MODULE_FIRMWARE(FIRMWARE_FIJI);
a39c8cea 125MODULE_FIRMWARE(FIRMWARE_STONEY);
2cc0c0b5
FC
126MODULE_FIRMWARE(FIRMWARE_POLARIS10);
127MODULE_FIRMWARE(FIRMWARE_POLARIS11);
c4642a47 128MODULE_FIRMWARE(FIRMWARE_POLARIS12);
ba8f7ad0 129MODULE_FIRMWARE(FIRMWARE_VEGAM);
d38ceaf9 130
09bfb891 131MODULE_FIRMWARE(FIRMWARE_VEGA10);
2327e626 132MODULE_FIRMWARE(FIRMWARE_VEGA12);
cac18c82 133MODULE_FIRMWARE(FIRMWARE_VEGA20);
09bfb891 134
d38ceaf9
AD
135static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
136
137int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
138{
139 unsigned long bo_size;
140 const char *fw_name;
141 const struct common_firmware_header *hdr;
5c219927 142 unsigned family_id;
10dd74ea 143 int i, j, r;
d38ceaf9 144
5c53d19b 145 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
d38ceaf9
AD
146
147 switch (adev->asic_type) {
d1af7ac2
SJ
148#ifdef CONFIG_DRM_AMDGPU_SI
149 case CHIP_TAHITI:
150 fw_name = FIRMWARE_TAHITI;
151 break;
152 case CHIP_VERDE:
153 fw_name = FIRMWARE_VERDE;
154 break;
155 case CHIP_PITCAIRN:
156 fw_name = FIRMWARE_PITCAIRN;
157 break;
158 case CHIP_OLAND:
159 fw_name = FIRMWARE_OLAND;
160 break;
161#endif
d38ceaf9
AD
162#ifdef CONFIG_DRM_AMDGPU_CIK
163 case CHIP_BONAIRE:
164 fw_name = FIRMWARE_BONAIRE;
165 break;
166 case CHIP_KABINI:
167 fw_name = FIRMWARE_KABINI;
168 break;
169 case CHIP_KAVERI:
170 fw_name = FIRMWARE_KAVERI;
171 break;
172 case CHIP_HAWAII:
173 fw_name = FIRMWARE_HAWAII;
174 break;
175 case CHIP_MULLINS:
176 fw_name = FIRMWARE_MULLINS;
177 break;
178#endif
179 case CHIP_TONGA:
180 fw_name = FIRMWARE_TONGA;
181 break;
974ee3db
DZ
182 case CHIP_FIJI:
183 fw_name = FIRMWARE_FIJI;
184 break;
d38ceaf9
AD
185 case CHIP_CARRIZO:
186 fw_name = FIRMWARE_CARRIZO;
187 break;
a39c8cea
SL
188 case CHIP_STONEY:
189 fw_name = FIRMWARE_STONEY;
190 break;
2cc0c0b5
FC
191 case CHIP_POLARIS10:
192 fw_name = FIRMWARE_POLARIS10;
38d75817 193 break;
2cc0c0b5
FC
194 case CHIP_POLARIS11:
195 fw_name = FIRMWARE_POLARIS11;
c4642a47 196 break;
2327e626
AD
197 case CHIP_POLARIS12:
198 fw_name = FIRMWARE_POLARIS12;
199 break;
09bfb891
LL
200 case CHIP_VEGA10:
201 fw_name = FIRMWARE_VEGA10;
202 break;
2327e626
AD
203 case CHIP_VEGA12:
204 fw_name = FIRMWARE_VEGA12;
38d75817 205 break;
ba8f7ad0
LL
206 case CHIP_VEGAM:
207 fw_name = FIRMWARE_VEGAM;
208 break;
cac18c82
FX
209 case CHIP_VEGA20:
210 fw_name = FIRMWARE_VEGA20;
211 break;
d38ceaf9
AD
212 default:
213 return -EINVAL;
214 }
215
216 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
217 if (r) {
218 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
219 fw_name);
220 return r;
221 }
222
223 r = amdgpu_ucode_validate(adev->uvd.fw);
224 if (r) {
225 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
226 fw_name);
227 release_firmware(adev->uvd.fw);
228 adev->uvd.fw = NULL;
229 return r;
230 }
231
c0365541
AN
232 /* Set the default UVD handles that the firmware can handle */
233 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
234
d38ceaf9
AD
235 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
236 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
dd06eecb
JZ
237
238 if (adev->asic_type < CHIP_VEGA20) {
5c219927
AD
239 unsigned version_major, version_minor;
240
dd06eecb
JZ
241 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
242 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
0b437e64 243 DRM_INFO("Found UVD firmware Version: %u.%u Family ID: %u\n",
dd06eecb 244 version_major, version_minor, family_id);
5c219927
AD
245
246 /*
247 * Limit the number of UVD handles depending on microcode major
248 * and minor versions. The firmware version which has 40 UVD
249 * instances support is 1.80. So all subsequent versions should
250 * also have the same support.
251 */
252 if ((version_major > 0x01) ||
253 ((version_major == 0x01) && (version_minor >= 0x50)))
254 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
255
256 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
257 (family_id << 8));
258
259 if ((adev->asic_type == CHIP_POLARIS10 ||
260 adev->asic_type == CHIP_POLARIS11) &&
261 (adev->uvd.fw_version < FW_1_66_16))
262 DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
263 version_major, version_minor);
dd06eecb
JZ
264 } else {
265 unsigned int enc_major, enc_minor, dec_minor;
266
267 dec_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
268 enc_minor = (le32_to_cpu(hdr->ucode_version) >> 24) & 0x3f;
269 enc_major = (le32_to_cpu(hdr->ucode_version) >> 30) & 0x3;
0b437e64 270 DRM_INFO("Found UVD firmware ENC: %u.%u DEC: .%u Family ID: %u\n",
dd06eecb 271 enc_major, enc_minor, dec_minor, family_id);
d38ceaf9 272
c0365541
AN
273 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
274
5c219927
AD
275 adev->uvd.fw_version = le32_to_cpu(hdr->ucode_version);
276 }
8e008dd7 277
09bfb891 278 bo_size = AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
c0365541 279 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
09bfb891
LL
280 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
281 bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
282
10dd74ea 283 for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
f1e582eb
AD
284 if (adev->uvd.harvest_config & (1 << j))
285 continue;
10dd74ea
JZ
286 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
287 AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.inst[j].vcpu_bo,
288 &adev->uvd.inst[j].gpu_addr, &adev->uvd.inst[j].cpu_addr);
289 if (r) {
290 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
291 return r;
292 }
5c675bf2 293 }
ead833ec 294
5c675bf2
CK
295 for (i = 0; i < adev->uvd.max_handles; ++i) {
296 atomic_set(&adev->uvd.handles[i], 0);
297 adev->uvd.filp[i] = NULL;
298 }
299
d38ceaf9 300 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
2990a1fc 301 if (!amdgpu_device_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
d38ceaf9
AD
302 adev->uvd.address_64_bit = true;
303
4cb5877c
CK
304 switch (adev->asic_type) {
305 case CHIP_TONGA:
306 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
307 break;
308 case CHIP_CARRIZO:
309 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
310 break;
311 case CHIP_FIJI:
312 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
313 break;
314 case CHIP_STONEY:
315 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
316 break;
317 default:
318 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
319 }
320
d38ceaf9
AD
321 return 0;
322}
323
324int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
325{
10dd74ea 326 int i, j;
d38ceaf9 327
9f875167 328 cancel_delayed_work_sync(&adev->uvd.idle_work);
cdc50176 329 drm_sched_entity_destroy(&adev->uvd.entity);
5c675bf2 330
10dd74ea 331 for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
f1e582eb
AD
332 if (adev->uvd.harvest_config & (1 << j))
333 continue;
c9533d1b 334 kvfree(adev->uvd.inst[j].saved_bo);
ead833ec 335
10dd74ea
JZ
336 amdgpu_bo_free_kernel(&adev->uvd.inst[j].vcpu_bo,
337 &adev->uvd.inst[j].gpu_addr,
338 (void **)&adev->uvd.inst[j].cpu_addr);
d38ceaf9 339
10dd74ea 340 amdgpu_ring_fini(&adev->uvd.inst[j].ring);
4ff184d7 341
10dd74ea
JZ
342 for (i = 0; i < AMDGPU_MAX_UVD_ENC_RINGS; ++i)
343 amdgpu_ring_fini(&adev->uvd.inst[j].ring_enc[i]);
344 }
d38ceaf9
AD
345 release_firmware(adev->uvd.fw);
346
347 return 0;
348}
349
33d5bd07
ED
350/**
351 * amdgpu_uvd_entity_init - init entity
352 *
353 * @adev: amdgpu_device pointer
354 *
355 */
356int amdgpu_uvd_entity_init(struct amdgpu_device *adev)
357{
358 struct amdgpu_ring *ring;
b3ac1766 359 struct drm_gpu_scheduler *sched;
33d5bd07
ED
360 int r;
361
362 ring = &adev->uvd.inst[0].ring;
b3ac1766
ND
363 sched = &ring->sched;
364 r = drm_sched_entity_init(&adev->uvd.entity, DRM_SCHED_PRIORITY_NORMAL,
365 &sched, 1, NULL);
33d5bd07
ED
366 if (r) {
367 DRM_ERROR("Failed setting up UVD kernel entity.\n");
368 return r;
369 }
370
371 return 0;
372}
373
d38ceaf9
AD
374int amdgpu_uvd_suspend(struct amdgpu_device *adev)
375{
3f99dd81
LL
376 unsigned size;
377 void *ptr;
10dd74ea 378 int i, j;
76434f75 379 bool in_ras_intr = amdgpu_ras_intr_triggered();
d38ceaf9 380
5c53d19b
JZ
381 cancel_delayed_work_sync(&adev->uvd.idle_work);
382
5c675bf2
CK
383 /* only valid for physical mode */
384 if (adev->asic_type < CHIP_POLARIS10) {
385 for (i = 0; i < adev->uvd.max_handles; ++i)
386 if (atomic_read(&adev->uvd.handles[i]))
387 break;
388
389 if (i == adev->uvd.max_handles)
390 return 0;
391 }
392
10dd74ea 393 for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
f1e582eb
AD
394 if (adev->uvd.harvest_config & (1 << j))
395 continue;
10dd74ea
JZ
396 if (adev->uvd.inst[j].vcpu_bo == NULL)
397 continue;
d38ceaf9 398
10dd74ea
JZ
399 size = amdgpu_bo_size(adev->uvd.inst[j].vcpu_bo);
400 ptr = adev->uvd.inst[j].cpu_addr;
d38ceaf9 401
c9533d1b 402 adev->uvd.inst[j].saved_bo = kvmalloc(size, GFP_KERNEL);
10dd74ea
JZ
403 if (!adev->uvd.inst[j].saved_bo)
404 return -ENOMEM;
d38ceaf9 405
8baaadba 406 /* re-write 0 since err_event_athub will corrupt VCPU buffer */
76434f75 407 if (in_ras_intr)
8baaadba 408 memset(adev->uvd.inst[j].saved_bo, 0, size);
76434f75 409 else
8baaadba 410 memcpy_fromio(adev->uvd.inst[j].saved_bo, ptr, size);
10dd74ea 411 }
76434f75
LM
412
413 if (in_ras_intr)
414 DRM_WARN("UVD VCPU state may lost due to RAS ERREVENT_ATHUB_INTERRUPT\n");
415
d38ceaf9
AD
416 return 0;
417}
418
419int amdgpu_uvd_resume(struct amdgpu_device *adev)
420{
421 unsigned size;
422 void *ptr;
10dd74ea 423 int i;
d38ceaf9 424
10dd74ea 425 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
f1e582eb
AD
426 if (adev->uvd.harvest_config & (1 << i))
427 continue;
10dd74ea
JZ
428 if (adev->uvd.inst[i].vcpu_bo == NULL)
429 return -EINVAL;
d38ceaf9 430
10dd74ea
JZ
431 size = amdgpu_bo_size(adev->uvd.inst[i].vcpu_bo);
432 ptr = adev->uvd.inst[i].cpu_addr;
d38ceaf9 433
10dd74ea
JZ
434 if (adev->uvd.inst[i].saved_bo != NULL) {
435 memcpy_toio(ptr, adev->uvd.inst[i].saved_bo, size);
c9533d1b 436 kvfree(adev->uvd.inst[i].saved_bo);
10dd74ea
JZ
437 adev->uvd.inst[i].saved_bo = NULL;
438 } else {
439 const struct common_firmware_header *hdr;
440 unsigned offset;
441
442 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
443 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
444 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
445 memcpy_toio(adev->uvd.inst[i].cpu_addr, adev->uvd.fw->data + offset,
446 le32_to_cpu(hdr->ucode_size_bytes));
447 size -= le32_to_cpu(hdr->ucode_size_bytes);
448 ptr += le32_to_cpu(hdr->ucode_size_bytes);
449 }
450 memset_io(ptr, 0, size);
451 /* to restore uvd fence seq */
452 amdgpu_fence_driver_force_completion(&adev->uvd.inst[i].ring);
09bfb891 453 }
d23be4e3 454 }
d38ceaf9
AD
455 return 0;
456}
457
458void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
459{
5c675bf2
CK
460 struct amdgpu_ring *ring = &adev->uvd.inst[0].ring;
461 int i, r;
d38ceaf9 462
5c675bf2
CK
463 for (i = 0; i < adev->uvd.max_handles; ++i) {
464 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
d38ceaf9 465
5c675bf2
CK
466 if (handle != 0 && adev->uvd.filp[i] == filp) {
467 struct dma_fence *fence;
10dd74ea 468
5c675bf2
CK
469 r = amdgpu_uvd_get_destroy_msg(ring, handle, false,
470 &fence);
471 if (r) {
472 DRM_ERROR("Error destroying UVD %d!\n", r);
473 continue;
10dd74ea 474 }
5c675bf2
CK
475
476 dma_fence_wait(fence, false);
477 dma_fence_put(fence);
478
479 adev->uvd.filp[i] = NULL;
480 atomic_set(&adev->uvd.handles[i], 0);
d38ceaf9
AD
481 }
482 }
483}
484
765e7fbf 485static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
d38ceaf9
AD
486{
487 int i;
765e7fbf
CK
488 for (i = 0; i < abo->placement.num_placement; ++i) {
489 abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
490 abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
d38ceaf9
AD
491 }
492}
493
80983e4d
AD
494static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
495{
496 uint32_t lo, hi;
497 uint64_t addr;
498
499 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
500 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
501 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
502
503 return addr;
504}
505
d38ceaf9
AD
506/**
507 * amdgpu_uvd_cs_pass1 - first parsing round
508 *
509 * @ctx: UVD parser context
510 *
511 * Make sure UVD message and feedback buffers are in VRAM and
512 * nobody is violating an 256MB boundary.
513 */
514static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
515{
19be5570 516 struct ttm_operation_ctx tctx = { false, false };
d38ceaf9
AD
517 struct amdgpu_bo_va_mapping *mapping;
518 struct amdgpu_bo *bo;
80983e4d
AD
519 uint32_t cmd;
520 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
d38ceaf9
AD
521 int r = 0;
522
9cca0b8e
CK
523 r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
524 if (r) {
d38ceaf9 525 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
9cca0b8e 526 return r;
d38ceaf9
AD
527 }
528
529 if (!ctx->parser->adev->uvd.address_64_bit) {
530 /* check if it's a message or feedback command */
531 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
532 if (cmd == 0x0 || cmd == 0x3) {
533 /* yes, force it into VRAM */
534 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
c704ab18 535 amdgpu_bo_placement_from_domain(bo, domain);
d38ceaf9
AD
536 }
537 amdgpu_uvd_force_into_uvd_segment(bo);
538
19be5570 539 r = ttm_bo_validate(&bo->tbo, &bo->placement, &tctx);
d38ceaf9
AD
540 }
541
542 return r;
543}
544
545/**
546 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
547 *
ce0e124a 548 * @adev: amdgpu_device pointer
d38ceaf9 549 * @msg: pointer to message structure
05a7e1cf 550 * @buf_sizes: placeholder to put the different buffer lengths
d38ceaf9
AD
551 *
552 * Peek into the decode message and calculate the necessary buffer sizes.
553 */
8e008dd7
SJ
554static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
555 unsigned buf_sizes[])
d38ceaf9
AD
556{
557 unsigned stream_type = msg[4];
558 unsigned width = msg[6];
559 unsigned height = msg[7];
560 unsigned dpb_size = msg[9];
561 unsigned pitch = msg[28];
562 unsigned level = msg[57];
563
564 unsigned width_in_mb = width / 16;
565 unsigned height_in_mb = ALIGN(height / 16, 2);
566 unsigned fs_in_mb = width_in_mb * height_in_mb;
567
21df89a5 568 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
e5a6858d 569 unsigned min_ctx_size = ~0;
d38ceaf9
AD
570
571 image_size = width * height;
572 image_size += image_size / 2;
573 image_size = ALIGN(image_size, 1024);
574
575 switch (stream_type) {
576 case 0: /* H264 */
d38ceaf9
AD
577 switch(level) {
578 case 30:
579 num_dpb_buffer = 8100 / fs_in_mb;
580 break;
581 case 31:
582 num_dpb_buffer = 18000 / fs_in_mb;
583 break;
584 case 32:
585 num_dpb_buffer = 20480 / fs_in_mb;
586 break;
587 case 41:
588 num_dpb_buffer = 32768 / fs_in_mb;
589 break;
590 case 42:
591 num_dpb_buffer = 34816 / fs_in_mb;
592 break;
593 case 50:
594 num_dpb_buffer = 110400 / fs_in_mb;
595 break;
596 case 51:
597 num_dpb_buffer = 184320 / fs_in_mb;
598 break;
599 default:
600 num_dpb_buffer = 184320 / fs_in_mb;
601 break;
602 }
603 num_dpb_buffer++;
604 if (num_dpb_buffer > 17)
605 num_dpb_buffer = 17;
606
607 /* reference picture buffer */
608 min_dpb_size = image_size * num_dpb_buffer;
609
610 /* macroblock context buffer */
611 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
612
613 /* IT surface buffer */
614 min_dpb_size += width_in_mb * height_in_mb * 32;
615 break;
616
617 case 1: /* VC1 */
618
619 /* reference picture buffer */
620 min_dpb_size = image_size * 3;
621
622 /* CONTEXT_BUFFER */
623 min_dpb_size += width_in_mb * height_in_mb * 128;
624
625 /* IT surface buffer */
626 min_dpb_size += width_in_mb * 64;
627
628 /* DB surface buffer */
629 min_dpb_size += width_in_mb * 128;
630
631 /* BP */
632 tmp = max(width_in_mb, height_in_mb);
633 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
634 break;
635
636 case 3: /* MPEG2 */
637
638 /* reference picture buffer */
639 min_dpb_size = image_size * 3;
640 break;
641
642 case 4: /* MPEG4 */
643
644 /* reference picture buffer */
645 min_dpb_size = image_size * 3;
646
647 /* CM */
648 min_dpb_size += width_in_mb * height_in_mb * 64;
649
650 /* IT surface buffer */
651 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
652 break;
653
8e008dd7
SJ
654 case 7: /* H264 Perf */
655 switch(level) {
656 case 30:
657 num_dpb_buffer = 8100 / fs_in_mb;
658 break;
659 case 31:
660 num_dpb_buffer = 18000 / fs_in_mb;
661 break;
662 case 32:
663 num_dpb_buffer = 20480 / fs_in_mb;
664 break;
665 case 41:
666 num_dpb_buffer = 32768 / fs_in_mb;
667 break;
668 case 42:
669 num_dpb_buffer = 34816 / fs_in_mb;
670 break;
671 case 50:
672 num_dpb_buffer = 110400 / fs_in_mb;
673 break;
674 case 51:
675 num_dpb_buffer = 184320 / fs_in_mb;
676 break;
677 default:
678 num_dpb_buffer = 184320 / fs_in_mb;
679 break;
680 }
681 num_dpb_buffer++;
682 if (num_dpb_buffer > 17)
683 num_dpb_buffer = 17;
684
685 /* reference picture buffer */
686 min_dpb_size = image_size * num_dpb_buffer;
687
4cb5877c 688 if (!adev->uvd.use_ctx_buf){
8e008dd7
SJ
689 /* macroblock context buffer */
690 min_dpb_size +=
691 width_in_mb * height_in_mb * num_dpb_buffer * 192;
692
693 /* IT surface buffer */
694 min_dpb_size += width_in_mb * height_in_mb * 32;
695 } else {
696 /* macroblock context buffer */
697 min_ctx_size =
698 width_in_mb * height_in_mb * num_dpb_buffer * 192;
699 }
700 break;
701
d0b83d41
LL
702 case 8: /* MJPEG */
703 min_dpb_size = 0;
704 break;
705
86fa0bdc
CK
706 case 16: /* H265 */
707 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
708 image_size = ALIGN(image_size, 256);
709
710 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
711 min_dpb_size = image_size * num_dpb_buffer;
8c8bac59
BZ
712 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
713 * 16 * num_dpb_buffer + 52 * 1024;
86fa0bdc
CK
714 break;
715
d38ceaf9
AD
716 default:
717 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
718 return -EINVAL;
719 }
720
721 if (width > pitch) {
722 DRM_ERROR("Invalid UVD decoding target pitch!\n");
723 return -EINVAL;
724 }
725
726 if (dpb_size < min_dpb_size) {
727 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
728 dpb_size, min_dpb_size);
729 return -EINVAL;
730 }
731
732 buf_sizes[0x1] = dpb_size;
733 buf_sizes[0x2] = image_size;
8c8bac59 734 buf_sizes[0x4] = min_ctx_size;
8ca606de
GS
735 /* store image width to adjust nb memory pstate */
736 adev->uvd.decode_image_width = width;
d38ceaf9
AD
737 return 0;
738}
739
740/**
741 * amdgpu_uvd_cs_msg - handle UVD message
742 *
743 * @ctx: UVD parser context
744 * @bo: buffer object containing the message
745 * @offset: offset into the buffer object
746 *
747 * Peek into the UVD message and extract the session id.
748 * Make sure that we don't open up to many sessions.
749 */
750static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
751 struct amdgpu_bo *bo, unsigned offset)
752{
753 struct amdgpu_device *adev = ctx->parser->adev;
754 int32_t *msg, msg_type, handle;
d38ceaf9 755 void *ptr;
4127a59e
CK
756 long r;
757 int i;
d38ceaf9
AD
758
759 if (offset & 0x3F) {
5c675bf2 760 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
d38ceaf9
AD
761 return -EINVAL;
762 }
763
d38ceaf9
AD
764 r = amdgpu_bo_kmap(bo, &ptr);
765 if (r) {
5c675bf2 766 DRM_ERROR("Failed mapping the UVD) message (%ld)!\n", r);
d38ceaf9
AD
767 return r;
768 }
769
770 msg = ptr + offset;
771
772 msg_type = msg[1];
773 handle = msg[2];
774
775 if (handle == 0) {
5c675bf2 776 DRM_ERROR("Invalid UVD handle!\n");
d38ceaf9
AD
777 return -EINVAL;
778 }
779
5146419e
LL
780 switch (msg_type) {
781 case 0:
782 /* it's a create msg, calc image size (width * height) */
783 amdgpu_bo_kunmap(bo);
784
785 /* try to alloc a new handle */
c0365541 786 for (i = 0; i < adev->uvd.max_handles; ++i) {
5c675bf2
CK
787 if (atomic_read(&adev->uvd.handles[i]) == handle) {
788 DRM_ERROR(")Handle 0x%x already in use!\n",
789 handle);
5146419e
LL
790 return -EINVAL;
791 }
792
5c675bf2
CK
793 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
794 adev->uvd.filp[i] = ctx->parser->filp;
5146419e
LL
795 return 0;
796 }
797 }
798
5c675bf2 799 DRM_ERROR("No more free UVD handles!\n");
7129d3ae 800 return -ENOSPC;
5146419e
LL
801
802 case 1:
d38ceaf9 803 /* it's a decode msg, calc buffer sizes */
8e008dd7 804 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
d38ceaf9
AD
805 amdgpu_bo_kunmap(bo);
806 if (r)
807 return r;
808
5146419e 809 /* validate the handle */
c0365541 810 for (i = 0; i < adev->uvd.max_handles; ++i) {
5c675bf2
CK
811 if (atomic_read(&adev->uvd.handles[i]) == handle) {
812 if (adev->uvd.filp[i] != ctx->parser->filp) {
813 DRM_ERROR("UVD handle collision detected!\n");
5146419e
LL
814 return -EINVAL;
815 }
816 return 0;
817 }
818 }
819
5c675bf2 820 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
5146419e
LL
821 return -ENOENT;
822
823 case 2:
d38ceaf9 824 /* it's a destroy msg, free the handle */
c0365541 825 for (i = 0; i < adev->uvd.max_handles; ++i)
5c675bf2 826 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
d38ceaf9
AD
827 amdgpu_bo_kunmap(bo);
828 return 0;
d38ceaf9 829
5146419e 830 default:
5c675bf2 831 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
5146419e 832 return -EINVAL;
d38ceaf9 833 }
5146419e 834 BUG();
d38ceaf9
AD
835 return -EINVAL;
836}
837
838/**
839 * amdgpu_uvd_cs_pass2 - second parsing round
840 *
841 * @ctx: UVD parser context
842 *
843 * Patch buffer addresses, make sure buffer sizes are correct.
844 */
845static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
846{
847 struct amdgpu_bo_va_mapping *mapping;
848 struct amdgpu_bo *bo;
80983e4d 849 uint32_t cmd;
d38ceaf9 850 uint64_t start, end;
80983e4d 851 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
d38ceaf9
AD
852 int r;
853
9cca0b8e
CK
854 r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
855 if (r) {
042eb910 856 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
9cca0b8e 857 return r;
042eb910 858 }
d38ceaf9
AD
859
860 start = amdgpu_bo_gpu_offset(bo);
861
a9f87f64 862 end = (mapping->last + 1 - mapping->start);
d38ceaf9
AD
863 end = end * AMDGPU_GPU_PAGE_SIZE + start;
864
a9f87f64 865 addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
d38ceaf9
AD
866 start += addr;
867
7270f839
CK
868 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
869 lower_32_bits(start));
870 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
871 upper_32_bits(start));
d38ceaf9
AD
872
873 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
874 if (cmd < 0x4) {
875 if ((end - start) < ctx->buf_sizes[cmd]) {
876 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
877 (unsigned)(end - start),
878 ctx->buf_sizes[cmd]);
879 return -EINVAL;
880 }
881
8c8bac59
BZ
882 } else if (cmd == 0x206) {
883 if ((end - start) < ctx->buf_sizes[4]) {
884 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
885 (unsigned)(end - start),
886 ctx->buf_sizes[4]);
887 return -EINVAL;
888 }
d38ceaf9
AD
889 } else if ((cmd != 0x100) && (cmd != 0x204)) {
890 DRM_ERROR("invalid UVD command %X!\n", cmd);
891 return -EINVAL;
892 }
893
894 if (!ctx->parser->adev->uvd.address_64_bit) {
895 if ((start >> 28) != ((end - 1) >> 28)) {
896 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
897 start, end);
898 return -EINVAL;
899 }
900
901 if ((cmd == 0 || cmd == 0x3) &&
2bb795f5 902 (start >> 28) != (ctx->parser->adev->uvd.inst->gpu_addr >> 28)) {
d38ceaf9
AD
903 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
904 start, end);
905 return -EINVAL;
906 }
907 }
908
909 if (cmd == 0) {
910 ctx->has_msg_cmd = true;
911 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
912 if (r)
913 return r;
914 } else if (!ctx->has_msg_cmd) {
915 DRM_ERROR("Message needed before other commands are send!\n");
916 return -EINVAL;
917 }
918
919 return 0;
920}
921
922/**
923 * amdgpu_uvd_cs_reg - parse register writes
924 *
925 * @ctx: UVD parser context
926 * @cb: callback function
927 *
928 * Parse the register writes, call cb on each complete command.
929 */
930static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
931 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
932{
50838c8c 933 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
d38ceaf9
AD
934 int i, r;
935
936 ctx->idx++;
937 for (i = 0; i <= ctx->count; ++i) {
938 unsigned reg = ctx->reg + i;
939
940 if (ctx->idx >= ib->length_dw) {
941 DRM_ERROR("Register command after end of CS!\n");
942 return -EINVAL;
943 }
944
945 switch (reg) {
946 case mmUVD_GPCOM_VCPU_DATA0:
947 ctx->data0 = ctx->idx;
948 break;
949 case mmUVD_GPCOM_VCPU_DATA1:
950 ctx->data1 = ctx->idx;
951 break;
952 case mmUVD_GPCOM_VCPU_CMD:
953 r = cb(ctx);
954 if (r)
955 return r;
956 break;
957 case mmUVD_ENGINE_CNTL:
8dd31d74 958 case mmUVD_NO_OP:
d38ceaf9
AD
959 break;
960 default:
961 DRM_ERROR("Invalid reg 0x%X!\n", reg);
962 return -EINVAL;
963 }
964 ctx->idx++;
965 }
966 return 0;
967}
968
969/**
970 * amdgpu_uvd_cs_packets - parse UVD packets
971 *
972 * @ctx: UVD parser context
973 * @cb: callback function
974 *
975 * Parse the command stream packets.
976 */
977static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
978 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
979{
50838c8c 980 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
d38ceaf9
AD
981 int r;
982
983 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
984 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
985 unsigned type = CP_PACKET_GET_TYPE(cmd);
986 switch (type) {
987 case PACKET_TYPE0:
988 ctx->reg = CP_PACKET0_GET_REG(cmd);
989 ctx->count = CP_PACKET_GET_COUNT(cmd);
990 r = amdgpu_uvd_cs_reg(ctx, cb);
991 if (r)
992 return r;
993 break;
994 case PACKET_TYPE2:
995 ++ctx->idx;
996 break;
997 default:
998 DRM_ERROR("Unknown packet type %d !\n", type);
999 return -EINVAL;
1000 }
1001 }
1002 return 0;
1003}
1004
1005/**
1006 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
1007 *
1008 * @parser: Command submission parser context
ce0e124a 1009 * @ib_idx: Which indirect buffer to use
d38ceaf9
AD
1010 *
1011 * Parse the command stream, patch in addresses as necessary.
1012 */
1013int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
1014{
1015 struct amdgpu_uvd_cs_ctx ctx = {};
1016 unsigned buf_sizes[] = {
1017 [0x00000000] = 2048,
8c8bac59
BZ
1018 [0x00000001] = 0xFFFFFFFF,
1019 [0x00000002] = 0xFFFFFFFF,
d38ceaf9 1020 [0x00000003] = 2048,
8c8bac59 1021 [0x00000004] = 0xFFFFFFFF,
d38ceaf9 1022 };
50838c8c 1023 struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
d38ceaf9
AD
1024 int r;
1025
45088efc
CK
1026 parser->job->vm = NULL;
1027 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
1028
d38ceaf9
AD
1029 if (ib->length_dw % 16) {
1030 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
1031 ib->length_dw);
1032 return -EINVAL;
1033 }
1034
1035 ctx.parser = parser;
1036 ctx.buf_sizes = buf_sizes;
1037 ctx.ib_idx = ib_idx;
1038
042eb910
AD
1039 /* first round only required on chips without UVD 64 bit address support */
1040 if (!parser->adev->uvd.address_64_bit) {
1041 /* first round, make sure the buffers are actually in the UVD segment */
1042 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
1043 if (r)
1044 return r;
1045 }
d38ceaf9
AD
1046
1047 /* second round, patch buffer addresses into the command stream */
1048 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
1049 if (r)
1050 return r;
1051
1052 if (!ctx.has_msg_cmd) {
1053 DRM_ERROR("UVD-IBs need a msg command!\n");
1054 return -EINVAL;
1055 }
1056
d38ceaf9
AD
1057 return 0;
1058}
1059
d7af97db 1060static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
f54d1867 1061 bool direct, struct dma_fence **fence)
d38ceaf9 1062{
4ab91cfb
CK
1063 struct amdgpu_device *adev = ring->adev;
1064 struct dma_fence *f = NULL;
d71518b5
CK
1065 struct amdgpu_job *job;
1066 struct amdgpu_ib *ib;
09bfb891 1067 uint32_t data[4];
4ab91cfb
CK
1068 uint64_t addr;
1069 long r;
1070 int i;
9181dba6
JZ
1071 unsigned offset_idx = 0;
1072 unsigned offset[3] = { UVD_BASE_SI, 0, 0 };
d38ceaf9 1073
4ab91cfb
CK
1074 amdgpu_bo_kunmap(bo);
1075 amdgpu_bo_unpin(bo);
d38ceaf9 1076
a7d64de6 1077 if (!ring->adev->uvd.address_64_bit) {
4ab91cfb
CK
1078 struct ttm_operation_ctx ctx = { true, false };
1079
c704ab18 1080 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
d38ceaf9 1081 amdgpu_uvd_force_into_uvd_segment(bo);
4ab91cfb
CK
1082 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1083 if (r)
1084 goto err;
d38ceaf9
AD
1085 }
1086
9ecefb19
CK
1087 r = amdgpu_job_alloc_with_ib(adev, 64, direct ? AMDGPU_IB_POOL_DIRECT :
1088 AMDGPU_IB_POOL_DELAYED, &job);
7b5ec431 1089 if (r)
d71518b5 1090 goto err;
d38ceaf9 1091
09bfb891 1092 if (adev->asic_type >= CHIP_VEGA10) {
9181dba6
JZ
1093 offset_idx = 1 + ring->me;
1094 offset[1] = adev->reg_offset[UVD_HWIP][0][1];
1095 offset[2] = adev->reg_offset[UVD_HWIP][1][1];
09bfb891
LL
1096 }
1097
9181dba6
JZ
1098 data[0] = PACKET0(offset[offset_idx] + UVD_GPCOM_VCPU_DATA0, 0);
1099 data[1] = PACKET0(offset[offset_idx] + UVD_GPCOM_VCPU_DATA1, 0);
1100 data[2] = PACKET0(offset[offset_idx] + UVD_GPCOM_VCPU_CMD, 0);
1101 data[3] = PACKET0(offset[offset_idx] + UVD_NO_OP, 0);
1102
d71518b5 1103 ib = &job->ibs[0];
d38ceaf9 1104 addr = amdgpu_bo_gpu_offset(bo);
09bfb891 1105 ib->ptr[0] = data[0];
7b5ec431 1106 ib->ptr[1] = addr;
09bfb891 1107 ib->ptr[2] = data[1];
7b5ec431 1108 ib->ptr[3] = addr >> 32;
09bfb891 1109 ib->ptr[4] = data[2];
7b5ec431 1110 ib->ptr[5] = 0;
c8b4f288 1111 for (i = 6; i < 16; i += 2) {
09bfb891 1112 ib->ptr[i] = data[3];
c8b4f288
AD
1113 ib->ptr[i+1] = 0;
1114 }
7b5ec431 1115 ib->length_dw = 16;
d38ceaf9 1116
d7af97db 1117 if (direct) {
52791eee 1118 r = dma_resv_wait_timeout_rcu(bo->tbo.base.resv,
4ab91cfb
CK
1119 true, false,
1120 msecs_to_jiffies(10));
1121 if (r == 0)
1122 r = -ETIMEDOUT;
1123 if (r < 0)
1124 goto err_free;
1125
ee913fd9 1126 r = amdgpu_job_submit_direct(job, ring, &f);
d7af97db
CK
1127 if (r)
1128 goto err_free;
d7af97db 1129 } else {
5a5011a7 1130 r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.base.resv,
5d319660
CK
1131 AMDGPU_SYNC_ALWAYS,
1132 AMDGPU_FENCE_OWNER_UNDEFINED);
4ab91cfb
CK
1133 if (r)
1134 goto err_free;
1135
5c675bf2 1136 r = amdgpu_job_submit(job, &adev->uvd.entity,
d7af97db
CK
1137 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
1138 if (r)
1139 goto err_free;
1140 }
d38ceaf9 1141
4ab91cfb
CK
1142 amdgpu_bo_fence(bo, f, false);
1143 amdgpu_bo_unreserve(bo);
1144 amdgpu_bo_unref(&bo);
d38ceaf9 1145
7b5ec431 1146 if (fence)
f54d1867 1147 *fence = dma_fence_get(f);
f54d1867 1148 dma_fence_put(f);
7b5ec431 1149
7b5ec431 1150 return 0;
d71518b5
CK
1151
1152err_free:
1153 amdgpu_job_free(job);
1154
d38ceaf9 1155err:
4ab91cfb
CK
1156 amdgpu_bo_unreserve(bo);
1157 amdgpu_bo_unref(&bo);
d38ceaf9
AD
1158 return r;
1159}
1160
1161/* multiple fence commands without any stream commands in between can
1162 crash the vcpu so just try to emmit a dummy create/destroy msg to
1163 avoid this */
1164int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
f54d1867 1165 struct dma_fence **fence)
d38ceaf9
AD
1166{
1167 struct amdgpu_device *adev = ring->adev;
4ab91cfb 1168 struct amdgpu_bo *bo = NULL;
d38ceaf9
AD
1169 uint32_t *msg;
1170 int r, i;
1171
4ab91cfb
CK
1172 r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
1173 AMDGPU_GEM_DOMAIN_VRAM,
1174 &bo, NULL, (void **)&msg);
d38ceaf9
AD
1175 if (r)
1176 return r;
1177
d38ceaf9
AD
1178 /* stitch together an UVD create msg */
1179 msg[0] = cpu_to_le32(0x00000de4);
1180 msg[1] = cpu_to_le32(0x00000000);
1181 msg[2] = cpu_to_le32(handle);
1182 msg[3] = cpu_to_le32(0x00000000);
1183 msg[4] = cpu_to_le32(0x00000000);
1184 msg[5] = cpu_to_le32(0x00000000);
1185 msg[6] = cpu_to_le32(0x00000000);
1186 msg[7] = cpu_to_le32(0x00000780);
1187 msg[8] = cpu_to_le32(0x00000440);
1188 msg[9] = cpu_to_le32(0x00000000);
1189 msg[10] = cpu_to_le32(0x01b37000);
1190 for (i = 11; i < 1024; ++i)
1191 msg[i] = cpu_to_le32(0x0);
1192
d7af97db 1193 return amdgpu_uvd_send_msg(ring, bo, true, fence);
d38ceaf9
AD
1194}
1195
1196int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
f54d1867 1197 bool direct, struct dma_fence **fence)
d38ceaf9
AD
1198{
1199 struct amdgpu_device *adev = ring->adev;
4ab91cfb 1200 struct amdgpu_bo *bo = NULL;
d38ceaf9
AD
1201 uint32_t *msg;
1202 int r, i;
1203
4ab91cfb
CK
1204 r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
1205 AMDGPU_GEM_DOMAIN_VRAM,
1206 &bo, NULL, (void **)&msg);
d38ceaf9
AD
1207 if (r)
1208 return r;
1209
d38ceaf9
AD
1210 /* stitch together an UVD destroy msg */
1211 msg[0] = cpu_to_le32(0x00000de4);
1212 msg[1] = cpu_to_le32(0x00000002);
1213 msg[2] = cpu_to_le32(handle);
1214 msg[3] = cpu_to_le32(0x00000000);
1215 for (i = 4; i < 1024; ++i)
1216 msg[i] = cpu_to_le32(0x0);
1217
d7af97db 1218 return amdgpu_uvd_send_msg(ring, bo, direct, fence);
d38ceaf9
AD
1219}
1220
1221static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1222{
1223 struct amdgpu_device *adev =
5c53d19b 1224 container_of(work, struct amdgpu_device, uvd.idle_work.work);
4bd2c5dd 1225 unsigned fences = 0, i, j;
6f0fd919
AD
1226
1227 for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
f1e582eb
AD
1228 if (adev->uvd.harvest_config & (1 << i))
1229 continue;
6f0fd919 1230 fences += amdgpu_fence_count_emitted(&adev->uvd.inst[i].ring);
4bd2c5dd
AD
1231 for (j = 0; j < adev->uvd.num_enc_rings; ++j) {
1232 fences += amdgpu_fence_count_emitted(&adev->uvd.inst[i].ring_enc[j]);
1233 }
6f0fd919 1234 }
d38ceaf9 1235
713c0021 1236 if (fences == 0) {
d38ceaf9
AD
1237 if (adev->pm.dpm_enabled) {
1238 amdgpu_dpm_enable_uvd(adev, false);
1239 } else {
1240 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
e38ca2b3 1241 /* shutdown the UVD block */
2990a1fc
AD
1242 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1243 AMD_PG_STATE_GATE);
1244 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1245 AMD_CG_STATE_GATE);
d38ceaf9
AD
1246 }
1247 } else {
5c53d19b 1248 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
d38ceaf9
AD
1249 }
1250}
1251
c4120d55 1252void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
d38ceaf9 1253{
c4120d55 1254 struct amdgpu_device *adev = ring->adev;
14a8032a 1255 bool set_clocks;
d38ceaf9 1256
d9af2259
XY
1257 if (amdgpu_sriov_vf(adev))
1258 return;
1259
5c53d19b 1260 set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
d38ceaf9
AD
1261 if (set_clocks) {
1262 if (adev->pm.dpm_enabled) {
1263 amdgpu_dpm_enable_uvd(adev, true);
1264 } else {
1265 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
2990a1fc
AD
1266 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1267 AMD_CG_STATE_UNGATE);
1268 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1269 AMD_PG_STATE_UNGATE);
d38ceaf9
AD
1270 }
1271 }
1272}
c4120d55
CK
1273
1274void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1275{
14a8032a 1276 if (!amdgpu_sriov_vf(ring->adev))
5c53d19b 1277 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
c4120d55 1278}
8de190c9
CK
1279
1280/**
1281 * amdgpu_uvd_ring_test_ib - test ib execution
1282 *
1283 * @ring: amdgpu_ring pointer
ce0e124a 1284 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
8de190c9
CK
1285 *
1286 * Test if we can successfully execute an IB
1287 */
bbec97aa 1288int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
8de190c9 1289{
f54d1867 1290 struct dma_fence *fence;
bbec97aa 1291 long r;
8de190c9
CK
1292
1293 r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
98079389 1294 if (r)
8de190c9 1295 goto error;
8de190c9
CK
1296
1297 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
98079389 1298 if (r)
8de190c9 1299 goto error;
8de190c9 1300
f54d1867 1301 r = dma_fence_wait_timeout(fence, false, timeout);
98079389 1302 if (r == 0)
bbec97aa 1303 r = -ETIMEDOUT;
98079389 1304 else if (r > 0)
bbec97aa 1305 r = 0;
bbec97aa 1306
f54d1867 1307 dma_fence_put(fence);
c2a4c5b7
JC
1308
1309error:
8de190c9
CK
1310 return r;
1311}
44879b62
AN
1312
1313/**
1314 * amdgpu_uvd_used_handles - returns used UVD handles
1315 *
1316 * @adev: amdgpu_device pointer
1317 *
1318 * Returns the number of UVD handles in use
1319 */
1320uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev)
1321{
1322 unsigned i;
1323 uint32_t used_handles = 0;
1324
1325 for (i = 0; i < adev->uvd.max_handles; ++i) {
1326 /*
1327 * Handles can be freed in any order, and not
1328 * necessarily linear. So we need to count
1329 * all non-zero handles.
1330 */
5c675bf2 1331 if (atomic_read(&adev->uvd.handles[i]))
44879b62
AN
1332 used_handles++;
1333 }
1334
1335 return used_handles;
1336}