drm/ttm: rename bo manager to range manager.
[linux-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_ttm.h
CommitLineData
c632d799
FC
1/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef __AMDGPU_TTM_H__
25#define __AMDGPU_TTM_H__
26
f44ffd67 27#include <linux/dma-direction.h>
1b1f42d8 28#include <drm/gpu_scheduler.h>
f44ffd67 29#include "amdgpu.h"
c632d799 30
283cde69
CK
31#define AMDGPU_PL_GDS (TTM_PL_PRIV + 0)
32#define AMDGPU_PL_GWS (TTM_PL_PRIV + 1)
33#define AMDGPU_PL_OA (TTM_PL_PRIV + 2)
c632d799 34
283cde69
CK
35#define AMDGPU_PL_FLAG_GDS (TTM_PL_FLAG_PRIV << 0)
36#define AMDGPU_PL_FLAG_GWS (TTM_PL_FLAG_PRIV << 1)
37#define AMDGPU_PL_FLAG_OA (TTM_PL_FLAG_PRIV << 2)
c632d799 38
cc25188a
CK
39#define AMDGPU_GTT_MAX_TRANSFER_SIZE 512
40#define AMDGPU_GTT_NUM_TRANSFER_WINDOWS 2
41
ab2f7a5c
FK
42#define AMDGPU_POISON 0xd0bed0be
43
c632d799 44struct amdgpu_mman {
c632d799
FC
45 struct ttm_bo_device bdev;
46 bool mem_global_referenced;
47 bool initialized;
f8f4b9a6 48 void __iomem *aper_base_kaddr;
c632d799
FC
49
50#if defined(CONFIG_DEBUG_FS)
a40cfa0b 51 struct dentry *debugfs_entries[8];
c632d799
FC
52#endif
53
54 /* buffer handling */
55 const struct amdgpu_buffer_funcs *buffer_funcs;
56 struct amdgpu_ring *buffer_funcs_ring;
81988f9c 57 bool buffer_funcs_enabled;
abca90f1
CK
58
59 struct mutex gtt_window_lock;
c632d799 60 /* Scheduler entity for buffer moves */
1b1f42d8 61 struct drm_sched_entity entity;
c632d799
FC
62};
63
1eca5a53
HK
64struct amdgpu_copy_mem {
65 struct ttm_buffer_object *bo;
66 struct ttm_mem_reg *mem;
67 unsigned long offset;
68};
69
158d20d1 70int amdgpu_gtt_mgr_init(struct amdgpu_device *adev, uint64_t gtt_size);
6fe1c543 71void amdgpu_gtt_mgr_fini(struct amdgpu_device *adev);
158d20d1 72int amdgpu_vram_mgr_init(struct amdgpu_device *adev);
6fe1c543 73void amdgpu_vram_mgr_fini(struct amdgpu_device *adev);
bb990bb0 74
3da917b6 75bool amdgpu_gtt_mgr_has_gart_addr(struct ttm_mem_reg *mem);
9255d77d 76uint64_t amdgpu_gtt_mgr_usage(struct ttm_mem_type_manager *man);
c1c7ce8f 77int amdgpu_gtt_mgr_recover(struct ttm_mem_type_manager *man);
bb990bb0 78
ddc21af4 79u64 amdgpu_vram_mgr_bo_visible_size(struct amdgpu_bo *bo);
f44ffd67
CK
80int amdgpu_vram_mgr_alloc_sgt(struct amdgpu_device *adev,
81 struct ttm_mem_reg *mem,
82 struct device *dev,
83 enum dma_data_direction dir,
84 struct sg_table **sgt);
85void amdgpu_vram_mgr_free_sgt(struct amdgpu_device *adev,
86 struct device *dev,
87 enum dma_data_direction dir,
88 struct sg_table *sgt);
3c848bb3
CK
89uint64_t amdgpu_vram_mgr_usage(struct ttm_mem_type_manager *man);
90uint64_t amdgpu_vram_mgr_vis_usage(struct ttm_mem_type_manager *man);
91
c396ef9b 92int amdgpu_ttm_init(struct amdgpu_device *adev);
6f752ec2 93void amdgpu_ttm_late_init(struct amdgpu_device *adev);
c396ef9b 94void amdgpu_ttm_fini(struct amdgpu_device *adev);
57adc4ce
CK
95void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev,
96 bool enable);
c396ef9b 97
fc9c8f54
CK
98int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
99 uint64_t dst_offset, uint32_t byte_count,
52791eee 100 struct dma_resv *resv,
fc9c8f54 101 struct dma_fence **fence, bool direct_submit,
c9dc9cfe 102 bool vm_needs_flush, bool tmz);
1eca5a53 103int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
f0ee63cb
CK
104 const struct amdgpu_copy_mem *src,
105 const struct amdgpu_copy_mem *dst,
effb97cc 106 uint64_t size, bool tmz,
52791eee 107 struct dma_resv *resv,
1eca5a53 108 struct dma_fence **f);
c632d799 109int amdgpu_fill_buffer(struct amdgpu_bo *bo,
44e1baeb 110 uint32_t src_data,
52791eee 111 struct dma_resv *resv,
f54d1867 112 struct dma_fence **fence);
c632d799
FC
113
114int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
c5835bbb 115int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo);
c1c7ce8f 116int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo);
b1a8ef95 117uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type);
c855e250 118
ad595b86 119#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
e5eaa7cc 120int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages);
899fbde1 121bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm);
ad595b86 122#else
e5eaa7cc
PY
123static inline int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo,
124 struct page **pages)
ad595b86
PY
125{
126 return -EPERM;
127}
128static inline bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
129{
130 return false;
131}
132#endif
133
711becf0 134void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages);
711becf0
CK
135int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
136 uint32_t flags);
137bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
138struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
139bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
140 unsigned long end);
141bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
142 int *last_invalidated);
899fbde1 143bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm);
711becf0 144bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
24a8d289 145uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem);
711becf0
CK
146uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
147 struct ttm_mem_reg *mem);
148
c5820361 149int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
c5820361 150
c632d799 151#endif