drm/amdgpu: Add MB_REQ_MSG_READY_TO_RESET response when VF get FLR notification.
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_ras.c
CommitLineData
c030f2e4 1/*
2 * Copyright 2018 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
24#include <linux/debugfs.h>
25#include <linux/list.h>
26#include <linux/module.h>
f867723b 27#include <linux/uaccess.h>
7c6e68c7
AG
28#include <linux/reboot.h>
29#include <linux/syscalls.h>
05adfd80 30#include <linux/pm_runtime.h>
f867723b 31
c030f2e4 32#include "amdgpu.h"
33#include "amdgpu_ras.h"
b404ae82 34#include "amdgpu_atomfirmware.h"
19744f5f 35#include "amdgpu_xgmi.h"
4e644fff 36#include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
f50160cf 37#include "atom.h"
c030f2e4 38
eb0c3cd4
GC
39static const char *RAS_FS_NAME = "ras";
40
c030f2e4 41const char *ras_error_string[] = {
42 "none",
43 "parity",
44 "single_correctable",
45 "multi_uncorrectable",
46 "poison",
47};
48
49const char *ras_block_string[] = {
50 "umc",
51 "sdma",
52 "gfx",
53 "mmhub",
54 "athub",
55 "pcie_bif",
56 "hdp",
57 "xgmi_wafl",
58 "df",
59 "smn",
60 "sem",
61 "mp0",
62 "mp1",
63 "fuse",
64};
65
66#define ras_err_str(i) (ras_error_string[ffs(i)])
67#define ras_block_str(i) (ras_block_string[i])
68
108c6a63 69#define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
70
7cdc2ee3
TZ
71/* inject address is 52 bits */
72#define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52)
73
e4e6a589
LT
74/* typical ECC bad page rate is 1 bad page per 100MB VRAM */
75#define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL)
c84d4670 76
52dd95f2
GC
77enum amdgpu_ras_retire_page_reservation {
78 AMDGPU_RAS_RETIRE_PAGE_RESERVED,
79 AMDGPU_RAS_RETIRE_PAGE_PENDING,
80 AMDGPU_RAS_RETIRE_PAGE_FAULT,
81};
7c6e68c7
AG
82
83atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
84
676deb38
DL
85static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
86 uint64_t addr);
6e4be987
TZ
87static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
88 uint64_t addr);
89
61380faa
JC
90void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
91{
a9d82d2f 92 if (adev && amdgpu_ras_get_context(adev))
61380faa
JC
93 amdgpu_ras_get_context(adev)->error_query_ready = ready;
94}
95
f3167919 96static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
61380faa 97{
a9d82d2f 98 if (adev && amdgpu_ras_get_context(adev))
61380faa
JC
99 return amdgpu_ras_get_context(adev)->error_query_ready;
100
101 return false;
102}
103
cbb8f989
JC
104static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
105{
106 struct ras_err_data err_data = {0, 0, 0, NULL};
107 struct eeprom_table_record err_rec;
108
109 if ((address >= adev->gmc.mc_vram_size) ||
110 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
111 dev_warn(adev->dev,
112 "RAS WARN: input address 0x%llx is invalid.\n",
113 address);
114 return -EINVAL;
115 }
116
117 if (amdgpu_ras_check_bad_page(adev, address)) {
118 dev_warn(adev->dev,
80b0cd0f 119 "RAS WARN: 0x%llx has already been marked as bad page!\n",
cbb8f989
JC
120 address);
121 return 0;
122 }
123
124 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
125
126 err_rec.address = address;
127 err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT;
128 err_rec.ts = (uint64_t)ktime_get_real_seconds();
129 err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;
130
131 err_data.err_addr = &err_rec;
132 err_data.err_addr_cnt = 1;
133
134 if (amdgpu_bad_page_threshold != 0) {
135 amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
136 err_data.err_addr_cnt);
137 amdgpu_ras_save_bad_pages(adev);
138 }
139
140 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
141 dev_warn(adev->dev, "Clear EEPROM:\n");
142 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
143
144 return 0;
145}
146
c030f2e4 147static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
148 size_t size, loff_t *pos)
149{
150 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
151 struct ras_query_if info = {
152 .head = obj->head,
153 };
154 ssize_t s;
155 char val[128];
156
761d86d3 157 if (amdgpu_ras_query_error_status(obj->adev, &info))
c030f2e4 158 return -EINVAL;
159
160 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
161 "ue", info.ue_count,
162 "ce", info.ce_count);
163 if (*pos >= s)
164 return 0;
165
166 s -= *pos;
167 s = min_t(u64, s, size);
168
169
170 if (copy_to_user(buf, &val[*pos], s))
171 return -EINVAL;
172
173 *pos += s;
174
175 return s;
176}
177
c030f2e4 178static const struct file_operations amdgpu_ras_debugfs_ops = {
179 .owner = THIS_MODULE,
180 .read = amdgpu_ras_debugfs_read,
190211ab 181 .write = NULL,
c030f2e4 182 .llseek = default_llseek
183};
184
96ebb307 185static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
186{
187 int i;
188
189 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
190 *block_id = i;
191 if (strcmp(name, ras_block_str(i)) == 0)
192 return 0;
193 }
194 return -EINVAL;
195}
196
197static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
198 const char __user *buf, size_t size,
199 loff_t *pos, struct ras_debug_if *data)
200{
201 ssize_t s = min_t(u64, 64, size);
202 char str[65];
203 char block_name[33];
204 char err[9] = "ue";
205 int op = -1;
206 int block_id;
44494f96 207 uint32_t sub_block;
96ebb307 208 u64 address, value;
209
210 if (*pos)
211 return -EINVAL;
212 *pos = size;
213
214 memset(str, 0, sizeof(str));
215 memset(data, 0, sizeof(*data));
216
217 if (copy_from_user(str, buf, s))
218 return -EINVAL;
219
220 if (sscanf(str, "disable %32s", block_name) == 1)
221 op = 0;
222 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
223 op = 1;
224 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
225 op = 2;
6df23f4c 226 else if (strstr(str, "retire_page") != NULL)
cbb8f989 227 op = 3;
b076296b 228 else if (str[0] && str[1] && str[2] && str[3])
96ebb307 229 /* ascii string, but commands are not matched. */
230 return -EINVAL;
231
232 if (op != -1) {
cbb8f989 233 if (op == 3) {
546aa546
LT
234 if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
235 sscanf(str, "%*s %llu", &address) != 1)
6cb7a1d4 236 return -EINVAL;
cbb8f989
JC
237
238 data->op = op;
239 data->inject.address = address;
240
241 return 0;
242 }
243
96ebb307 244 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
245 return -EINVAL;
246
247 data->head.block = block_id;
e1063493
TZ
248 /* only ue and ce errors are supported */
249 if (!memcmp("ue", err, 2))
250 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
251 else if (!memcmp("ce", err, 2))
252 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
253 else
254 return -EINVAL;
255
96ebb307 256 data->op = op;
257
258 if (op == 2) {
546aa546
LT
259 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
260 &sub_block, &address, &value) != 3 &&
261 sscanf(str, "%*s %*s %*s %u %llu %llu",
6cb7a1d4
LT
262 &sub_block, &address, &value) != 3)
263 return -EINVAL;
44494f96 264 data->head.sub_block_index = sub_block;
96ebb307 265 data->inject.address = address;
266 data->inject.value = value;
267 }
268 } else {
73aa8e1a 269 if (size < sizeof(*data))
96ebb307 270 return -EINVAL;
271
272 if (copy_from_user(data, buf, sizeof(*data)))
273 return -EINVAL;
274 }
275
276 return 0;
277}
7c6e68c7 278
74abc221
TSD
279/**
280 * DOC: AMDGPU RAS debugfs control interface
36ea1bd2 281 *
737c375b 282 * The control interface accepts struct ras_debug_if which has two members.
36ea1bd2 283 *
284 * First member: ras_debug_if::head or ras_debug_if::inject.
96ebb307 285 *
286 * head is used to indicate which IP block will be under control.
36ea1bd2 287 *
288 * head has four members, they are block, type, sub_block_index, name.
289 * block: which IP will be under control.
290 * type: what kind of error will be enabled/disabled/injected.
291 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
292 * name: the name of IP.
293 *
294 * inject has two more members than head, they are address, value.
295 * As their names indicate, inject operation will write the
296 * value to the address.
297 *
ef177d11 298 * The second member: struct ras_debug_if::op.
c688a06b 299 * It has three kinds of operations.
879e723d
AZ
300 *
301 * - 0: disable RAS on the block. Take ::head as its data.
302 * - 1: enable RAS on the block. Take ::head as its data.
303 * - 2: inject errors on the block. Take ::inject as its data.
36ea1bd2 304 *
96ebb307 305 * How to use the interface?
ef177d11 306 *
737c375b 307 * In a program
ef177d11 308 *
737c375b
LT
309 * Copy the struct ras_debug_if in your code and initialize it.
310 * Write the struct to the control interface.
ef177d11 311 *
737c375b 312 * From shell
96ebb307 313 *
879e723d
AZ
314 * .. code-block:: bash
315 *
737c375b
LT
316 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
317 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
318 * echo "inject <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
879e723d 319 *
737c375b 320 * Where N, is the card which you want to affect.
ef177d11 321 *
737c375b
LT
322 * "disable" requires only the block.
323 * "enable" requires the block and error type.
324 * "inject" requires the block, error type, address, and value.
c666bbf0 325 *
737c375b 326 * The block is one of: umc, sdma, gfx, etc.
879e723d 327 * see ras_block_string[] for details
c666bbf0 328 *
737c375b
LT
329 * The error type is one of: ue, ce, where,
330 * ue is multi-uncorrectable
331 * ce is single-correctable
c666bbf0 332 *
737c375b
LT
333 * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
334 * The address and value are hexadecimal numbers, leading 0x is optional.
879e723d 335 *
737c375b 336 * For instance,
879e723d
AZ
337 *
338 * .. code-block:: bash
96ebb307 339 *
44494f96
TZ
340 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
341 * echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
96ebb307 342 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
343 *
737c375b 344 * How to check the result of the operation?
36ea1bd2 345 *
737c375b 346 * To check disable/enable, see "ras" features at,
36ea1bd2 347 * /sys/class/drm/card[0/1/2...]/device/ras/features
348 *
737c375b
LT
349 * To check inject, see the corresponding error count at,
350 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
36ea1bd2 351 *
879e723d 352 * .. note::
ef177d11 353 * Operations are only allowed on blocks which are supported.
737c375b 354 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
ef177d11
AD
355 * to see which blocks support RAS on a particular asic.
356 *
36ea1bd2 357 */
cf696091
LT
358static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
359 const char __user *buf,
360 size_t size, loff_t *pos)
36ea1bd2 361{
362 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
363 struct ras_debug_if data;
364 int ret = 0;
365
61380faa 366 if (!amdgpu_ras_get_error_query_ready(adev)) {
6952e99c
GC
367 dev_warn(adev->dev, "RAS WARN: error injection "
368 "currently inaccessible\n");
43c4d576
JC
369 return size;
370 }
371
96ebb307 372 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
373 if (ret)
cf696091 374 return ret;
36ea1bd2 375
80b0cd0f 376 if (data.op == 3) {
cbb8f989 377 ret = amdgpu_reserve_page_direct(adev, data.inject.address);
80b0cd0f 378 if (!ret)
cbb8f989
JC
379 return size;
380 else
381 return ret;
382 }
383
36ea1bd2 384 if (!amdgpu_ras_is_supported(adev, data.head.block))
385 return -EINVAL;
386
387 switch (data.op) {
388 case 0:
389 ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
390 break;
391 case 1:
392 ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
393 break;
394 case 2:
7cdc2ee3
TZ
395 if ((data.inject.address >= adev->gmc.mc_vram_size) ||
396 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
b0d4783a
GC
397 dev_warn(adev->dev, "RAS WARN: input address "
398 "0x%llx is invalid.",
399 data.inject.address);
7cdc2ee3
TZ
400 ret = -EINVAL;
401 break;
402 }
403
6e4be987
TZ
404 /* umc ce/ue error injection for a bad page is not allowed */
405 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
406 amdgpu_ras_check_bad_page(adev, data.inject.address)) {
c65b0805
LT
407 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
408 "already been marked as bad!\n",
409 data.inject.address);
6e4be987
TZ
410 break;
411 }
412
7cdc2ee3 413 /* data.inject.address is offset instead of absolute gpu address */
36ea1bd2 414 ret = amdgpu_ras_error_inject(adev, &data.inject);
415 break;
96ebb307 416 default:
417 ret = -EINVAL;
418 break;
374bf7bd 419 }
36ea1bd2 420
421 if (ret)
422 return -EINVAL;
423
424 return size;
425}
426
084fe13b
AG
427/**
428 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
429 *
f77c7109 430 * Some boards contain an EEPROM which is used to persistently store a list of
ef177d11 431 * bad pages which experiences ECC errors in vram. This interface provides
f77c7109
AD
432 * a way to reset the EEPROM, e.g., after testing error injection.
433 *
434 * Usage:
435 *
436 * .. code-block:: bash
437 *
438 * echo 1 > ../ras/ras_eeprom_reset
439 *
440 * will reset EEPROM table to 0 entries.
441 *
084fe13b 442 */
cf696091
LT
443static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
444 const char __user *buf,
445 size_t size, loff_t *pos)
084fe13b 446{
bf0b91b7
GC
447 struct amdgpu_device *adev =
448 (struct amdgpu_device *)file_inode(f)->i_private;
084fe13b
AG
449 int ret;
450
bf0b91b7 451 ret = amdgpu_ras_eeprom_reset_table(
cf696091 452 &(amdgpu_ras_get_context(adev)->eeprom_control));
084fe13b 453
63d4c081 454 if (!ret) {
cf696091
LT
455 /* Something was written to EEPROM.
456 */
bf0b91b7
GC
457 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
458 return size;
459 } else {
cf696091 460 return ret;
bf0b91b7 461 }
084fe13b
AG
462}
463
36ea1bd2 464static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
465 .owner = THIS_MODULE,
466 .read = NULL,
467 .write = amdgpu_ras_debugfs_ctrl_write,
468 .llseek = default_llseek
469};
470
084fe13b
AG
471static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
472 .owner = THIS_MODULE,
473 .read = NULL,
474 .write = amdgpu_ras_debugfs_eeprom_write,
475 .llseek = default_llseek
476};
477
f77c7109
AD
478/**
479 * DOC: AMDGPU RAS sysfs Error Count Interface
480 *
ef177d11 481 * It allows the user to read the error count for each IP block on the gpu through
f77c7109
AD
482 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
483 *
484 * It outputs the multiple lines which report the uncorrected (ue) and corrected
485 * (ce) error counts.
486 *
487 * The format of one line is below,
488 *
489 * [ce|ue]: count
490 *
491 * Example:
492 *
493 * .. code-block:: bash
494 *
495 * ue: 0
496 * ce: 1
497 *
498 */
c030f2e4 499static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
500 struct device_attribute *attr, char *buf)
501{
502 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
503 struct ras_query_if info = {
504 .head = obj->head,
505 };
506
61380faa 507 if (!amdgpu_ras_get_error_query_ready(obj->adev))
36000c7a 508 return sysfs_emit(buf, "Query currently inaccessible\n");
43c4d576 509
761d86d3 510 if (amdgpu_ras_query_error_status(obj->adev, &info))
c030f2e4 511 return -EINVAL;
512
1f0d8e37
MJ
513
514 if (obj->adev->asic_type == CHIP_ALDEBARAN) {
515 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
516 DRM_WARN("Failed to reset error counter and error status");
517 }
518
36000c7a
TT
519 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
520 "ce", info.ce_count);
c030f2e4 521}
522
523/* obj begin */
524
525#define get_obj(obj) do { (obj)->use++; } while (0)
526#define alive_obj(obj) ((obj)->use)
527
528static inline void put_obj(struct ras_manager *obj)
529{
f0872686 530 if (obj && (--obj->use == 0))
c030f2e4 531 list_del(&obj->node);
f0872686
BZ
532 if (obj && (obj->use < 0))
533 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
c030f2e4 534}
535
536/* make one obj and return it. */
537static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
538 struct ras_common_if *head)
539{
540 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
541 struct ras_manager *obj;
542
8ab0d6f0 543 if (!adev->ras_enabled || !con)
c030f2e4 544 return NULL;
545
546 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
547 return NULL;
548
549 obj = &con->objs[head->block];
550 /* already exist. return obj? */
551 if (alive_obj(obj))
552 return NULL;
553
554 obj->head = *head;
555 obj->adev = adev;
556 list_add(&obj->node, &con->head);
557 get_obj(obj);
558
559 return obj;
560}
561
562/* return an obj equal to head, or the first when head is NULL */
f2a79be1 563struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
c030f2e4 564 struct ras_common_if *head)
565{
566 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
567 struct ras_manager *obj;
568 int i;
569
8ab0d6f0 570 if (!adev->ras_enabled || !con)
c030f2e4 571 return NULL;
572
573 if (head) {
574 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
575 return NULL;
576
577 obj = &con->objs[head->block];
578
579 if (alive_obj(obj)) {
580 WARN_ON(head->block != obj->head.block);
581 return obj;
582 }
583 } else {
584 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
585 obj = &con->objs[i];
586 if (alive_obj(obj)) {
587 WARN_ON(i != obj->head.block);
588 return obj;
589 }
590 }
591 }
592
593 return NULL;
594}
595/* obj end */
596
597/* feature ctl begin */
598static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
e509965e 599 struct ras_common_if *head)
c030f2e4 600{
8ab0d6f0 601 return adev->ras_hw_enabled & BIT(head->block);
c030f2e4 602}
603
604static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
605 struct ras_common_if *head)
606{
607 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
608
609 return con->features & BIT(head->block);
610}
611
612/*
613 * if obj is not created, then create one.
614 * set feature enable flag.
615 */
616static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
617 struct ras_common_if *head, int enable)
618{
619 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
620 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
621
5caf466a 622 /* If hardware does not support ras, then do not create obj.
623 * But if hardware support ras, we can create the obj.
624 * Ras framework checks con->hw_supported to see if it need do
625 * corresponding initialization.
626 * IP checks con->support to see if it need disable ras.
627 */
c030f2e4 628 if (!amdgpu_ras_is_feature_allowed(adev, head))
629 return 0;
630 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
631 return 0;
632
633 if (enable) {
634 if (!obj) {
635 obj = amdgpu_ras_create_obj(adev, head);
636 if (!obj)
637 return -EINVAL;
638 } else {
639 /* In case we create obj somewhere else */
640 get_obj(obj);
641 }
642 con->features |= BIT(head->block);
643 } else {
644 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
19d0dfda 645 con->features &= ~BIT(head->block);
c030f2e4 646 put_obj(obj);
647 }
648 }
649
650 return 0;
651}
652
653/* wrapper of psp_ras_enable_features */
654int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
655 struct ras_common_if *head, bool enable)
656{
657 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
7fcffecf 658 union ta_ras_cmd_input *info;
c030f2e4 659 int ret;
660
661 if (!con)
662 return -EINVAL;
663
f3729f7b 664 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
7fcffecf
AB
665 if (!info)
666 return -ENOMEM;
667
c030f2e4 668 if (!enable) {
7fcffecf 669 info->disable_features = (struct ta_ras_disable_features_input) {
828cfa29 670 .block_id = amdgpu_ras_block_to_ta(head->block),
671 .error_type = amdgpu_ras_error_to_ta(head->type),
c030f2e4 672 };
673 } else {
7fcffecf 674 info->enable_features = (struct ta_ras_enable_features_input) {
828cfa29 675 .block_id = amdgpu_ras_block_to_ta(head->block),
676 .error_type = amdgpu_ras_error_to_ta(head->type),
c030f2e4 677 };
678 }
679
680 /* Do not enable if it is not allowed. */
681 WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
682 /* Are we alerady in that state we are going to set? */
7fcffecf
AB
683 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
684 ret = 0;
685 goto out;
686 }
c030f2e4 687
bff77e86 688 if (!amdgpu_ras_intr_triggered()) {
7fcffecf 689 ret = psp_ras_enable_features(&adev->psp, info, enable);
bff77e86 690 if (ret) {
011907fd
DL
691 dev_err(adev->dev, "ras %s %s failed %d\n",
692 enable ? "enable":"disable",
693 ras_block_str(head->block),
694 ret);
7fcffecf 695 goto out;
bff77e86 696 }
c030f2e4 697 }
698
699 /* setup the obj */
700 __amdgpu_ras_feature_enable(adev, head, enable);
7fcffecf
AB
701 ret = 0;
702out:
703 kfree(info);
704 return ret;
c030f2e4 705}
706
77de502b 707/* Only used in device probe stage and called only once. */
708int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
709 struct ras_common_if *head, bool enable)
710{
711 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
712 int ret;
713
714 if (!con)
715 return -EINVAL;
716
717 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
7af23ebe 718 if (enable) {
719 /* There is no harm to issue a ras TA cmd regardless of
720 * the currecnt ras state.
721 * If current state == target state, it will do nothing
722 * But sometimes it requests driver to reset and repost
723 * with error code -EAGAIN.
724 */
725 ret = amdgpu_ras_feature_enable(adev, head, 1);
726 /* With old ras TA, we might fail to enable ras.
727 * Log it and just setup the object.
728 * TODO need remove this WA in the future.
729 */
730 if (ret == -EINVAL) {
731 ret = __amdgpu_ras_feature_enable(adev, head, 1);
732 if (!ret)
6952e99c
GC
733 dev_info(adev->dev,
734 "RAS INFO: %s setup object\n",
7af23ebe 735 ras_block_str(head->block));
736 }
737 } else {
738 /* setup the object then issue a ras TA disable cmd.*/
739 ret = __amdgpu_ras_feature_enable(adev, head, 1);
740 if (ret)
741 return ret;
77de502b 742
970fd197
SY
743 /* gfx block ras dsiable cmd must send to ras-ta */
744 if (head->block == AMDGPU_RAS_BLOCK__GFX)
745 con->features |= BIT(head->block);
746
77de502b 747 ret = amdgpu_ras_feature_enable(adev, head, 0);
19d0dfda
SY
748
749 /* clean gfx block ras features flag */
8ab0d6f0 750 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
19d0dfda 751 con->features &= ~BIT(head->block);
7af23ebe 752 }
77de502b 753 } else
754 ret = amdgpu_ras_feature_enable(adev, head, enable);
755
756 return ret;
757}
758
c030f2e4 759static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
760 bool bypass)
761{
762 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
763 struct ras_manager *obj, *tmp;
764
765 list_for_each_entry_safe(obj, tmp, &con->head, node) {
766 /* bypass psp.
767 * aka just release the obj and corresponding flags
768 */
769 if (bypass) {
770 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
771 break;
772 } else {
773 if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
774 break;
775 }
289d513b 776 }
c030f2e4 777
778 return con->features;
779}
780
781static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
782 bool bypass)
783{
784 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
785 int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
786 int i;
191051a1 787 const enum amdgpu_ras_error_type default_ras_type =
788 AMDGPU_RAS_ERROR__NONE;
c030f2e4 789
790 for (i = 0; i < ras_block_count; i++) {
791 struct ras_common_if head = {
792 .block = i,
191051a1 793 .type = default_ras_type,
c030f2e4 794 .sub_block_index = 0,
795 };
796 strcpy(head.name, ras_block_str(i));
797 if (bypass) {
798 /*
799 * bypass psp. vbios enable ras for us.
800 * so just create the obj
801 */
802 if (__amdgpu_ras_feature_enable(adev, &head, 1))
803 break;
804 } else {
805 if (amdgpu_ras_feature_enable(adev, &head, 1))
806 break;
807 }
289d513b 808 }
c030f2e4 809
810 return con->features;
811}
812/* feature ctl end */
813
814/* query/inject/cure begin */
761d86d3 815int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
4d9f771e 816 struct ras_query_if *info)
c030f2e4 817{
818 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
6f102dba 819 struct ras_err_data err_data = {0, 0, 0, NULL};
3e81ee9a 820 int i;
c030f2e4 821
822 if (!obj)
823 return -EINVAL;
c030f2e4 824
939e2258
HZ
825 switch (info->head.block) {
826 case AMDGPU_RAS_BLOCK__UMC:
49070c4e
HZ
827 if (adev->umc.ras_funcs &&
828 adev->umc.ras_funcs->query_ras_error_count)
829 adev->umc.ras_funcs->query_ras_error_count(adev, &err_data);
13b7c46c
TZ
830 /* umc query_ras_error_address is also responsible for clearing
831 * error status
832 */
49070c4e
HZ
833 if (adev->umc.ras_funcs &&
834 adev->umc.ras_funcs->query_ras_error_address)
835 adev->umc.ras_funcs->query_ras_error_address(adev, &err_data);
939e2258 836 break;
3e81ee9a
HZ
837 case AMDGPU_RAS_BLOCK__SDMA:
838 if (adev->sdma.funcs->query_ras_error_count) {
839 for (i = 0; i < adev->sdma.num_instances; i++)
840 adev->sdma.funcs->query_ras_error_count(adev, i,
841 &err_data);
842 }
843 break;
83b0582c 844 case AMDGPU_RAS_BLOCK__GFX:
719a9b33
HZ
845 if (adev->gfx.ras_funcs &&
846 adev->gfx.ras_funcs->query_ras_error_count)
847 adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data);
761d86d3 848
719a9b33
HZ
849 if (adev->gfx.ras_funcs &&
850 adev->gfx.ras_funcs->query_ras_error_status)
851 adev->gfx.ras_funcs->query_ras_error_status(adev);
83b0582c 852 break;
9fb2d8de 853 case AMDGPU_RAS_BLOCK__MMHUB:
8bc7b360
HZ
854 if (adev->mmhub.ras_funcs &&
855 adev->mmhub.ras_funcs->query_ras_error_count)
856 adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data);
761d86d3 857
8bc7b360
HZ
858 if (adev->mmhub.ras_funcs &&
859 adev->mmhub.ras_funcs->query_ras_error_status)
860 adev->mmhub.ras_funcs->query_ras_error_status(adev);
9fb2d8de 861 break;
d7bd680d 862 case AMDGPU_RAS_BLOCK__PCIE_BIF:
6e36f231
HZ
863 if (adev->nbio.ras_funcs &&
864 adev->nbio.ras_funcs->query_ras_error_count)
865 adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data);
d7bd680d 866 break;
ec01fe2d 867 case AMDGPU_RAS_BLOCK__XGMI_WAFL:
52137ca8
HZ
868 if (adev->gmc.xgmi.ras_funcs &&
869 adev->gmc.xgmi.ras_funcs->query_ras_error_count)
870 adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data);
ec01fe2d 871 break;
78871b6c
HZ
872 case AMDGPU_RAS_BLOCK__HDP:
873 if (adev->hdp.ras_funcs &&
874 adev->hdp.ras_funcs->query_ras_error_count)
875 adev->hdp.ras_funcs->query_ras_error_count(adev, &err_data);
876 break;
939e2258
HZ
877 default:
878 break;
879 }
05a58345
TZ
880
881 obj->err_data.ue_count += err_data.ue_count;
882 obj->err_data.ce_count += err_data.ce_count;
883
c030f2e4 884 info->ue_count = obj->err_data.ue_count;
885 info->ce_count = obj->err_data.ce_count;
886
7c6e68c7 887 if (err_data.ce_count) {
a30f1286
HZ
888 if (adev->smuio.funcs &&
889 adev->smuio.funcs->get_socket_id &&
890 adev->smuio.funcs->get_die_id) {
891 dev_info(adev->dev, "socket: %d, die: %d "
892 "%ld correctable hardware errors "
6952e99c
GC
893 "detected in %s block, no user "
894 "action is needed.\n",
a30f1286
HZ
895 adev->smuio.funcs->get_socket_id(adev),
896 adev->smuio.funcs->get_die_id(adev),
6952e99c
GC
897 obj->err_data.ce_count,
898 ras_block_str(info->head.block));
a30f1286
HZ
899 } else {
900 dev_info(adev->dev, "%ld correctable hardware errors "
6952e99c
GC
901 "detected in %s block, no user "
902 "action is needed.\n",
903 obj->err_data.ce_count,
904 ras_block_str(info->head.block));
a30f1286 905 }
7c6e68c7
AG
906 }
907 if (err_data.ue_count) {
a30f1286
HZ
908 if (adev->smuio.funcs &&
909 adev->smuio.funcs->get_socket_id &&
910 adev->smuio.funcs->get_die_id) {
911 dev_info(adev->dev, "socket: %d, die: %d "
912 "%ld uncorrectable hardware errors "
6952e99c 913 "detected in %s block\n",
a30f1286
HZ
914 adev->smuio.funcs->get_socket_id(adev),
915 adev->smuio.funcs->get_die_id(adev),
6952e99c
GC
916 obj->err_data.ue_count,
917 ras_block_str(info->head.block));
a30f1286
HZ
918 } else {
919 dev_info(adev->dev, "%ld uncorrectable hardware errors "
6952e99c
GC
920 "detected in %s block\n",
921 obj->err_data.ue_count,
922 ras_block_str(info->head.block));
a30f1286 923 }
7c6e68c7 924 }
05a58345 925
c030f2e4 926 return 0;
927}
928
761d86d3
DL
929int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
930 enum amdgpu_ras_block block)
931{
932 if (!amdgpu_ras_is_supported(adev, block))
933 return -EINVAL;
934
935 switch (block) {
936 case AMDGPU_RAS_BLOCK__GFX:
719a9b33
HZ
937 if (adev->gfx.ras_funcs &&
938 adev->gfx.ras_funcs->reset_ras_error_count)
939 adev->gfx.ras_funcs->reset_ras_error_count(adev);
761d86d3 940
719a9b33
HZ
941 if (adev->gfx.ras_funcs &&
942 adev->gfx.ras_funcs->reset_ras_error_status)
943 adev->gfx.ras_funcs->reset_ras_error_status(adev);
761d86d3
DL
944 break;
945 case AMDGPU_RAS_BLOCK__MMHUB:
8bc7b360
HZ
946 if (adev->mmhub.ras_funcs &&
947 adev->mmhub.ras_funcs->reset_ras_error_count)
948 adev->mmhub.ras_funcs->reset_ras_error_count(adev);
7780f503
DL
949
950 if (adev->mmhub.ras_funcs &&
951 adev->mmhub.ras_funcs->reset_ras_error_status)
952 adev->mmhub.ras_funcs->reset_ras_error_status(adev);
761d86d3
DL
953 break;
954 case AMDGPU_RAS_BLOCK__SDMA:
955 if (adev->sdma.funcs->reset_ras_error_count)
956 adev->sdma.funcs->reset_ras_error_count(adev);
957 break;
78871b6c
HZ
958 case AMDGPU_RAS_BLOCK__HDP:
959 if (adev->hdp.ras_funcs &&
960 adev->hdp.ras_funcs->reset_ras_error_count)
961 adev->hdp.ras_funcs->reset_ras_error_count(adev);
962 break;
761d86d3
DL
963 default:
964 break;
965 }
966
967 return 0;
968}
969
5c23e9e0 970/* Trigger XGMI/WAFL error */
f3167919 971static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
5c23e9e0
JC
972 struct ta_ras_trigger_error_input *block_info)
973{
974 int ret;
975
976 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
977 dev_warn(adev->dev, "Failed to disallow df cstate");
978
979 if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
980 dev_warn(adev->dev, "Failed to disallow XGMI power down");
981
982 ret = psp_ras_trigger_error(&adev->psp, block_info);
983
984 if (amdgpu_ras_intr_triggered())
985 return ret;
986
987 if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
988 dev_warn(adev->dev, "Failed to allow XGMI power down");
989
fe2d9f5a 990 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
5c23e9e0
JC
991 dev_warn(adev->dev, "Failed to allow df cstate");
992
993 return ret;
994}
995
c030f2e4 996/* wrapper of psp_ras_trigger_error */
997int amdgpu_ras_error_inject(struct amdgpu_device *adev,
998 struct ras_inject_if *info)
999{
1000 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1001 struct ta_ras_trigger_error_input block_info = {
828cfa29 1002 .block_id = amdgpu_ras_block_to_ta(info->head.block),
1003 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
c030f2e4 1004 .sub_block_index = info->head.sub_block_index,
1005 .address = info->address,
1006 .value = info->value,
1007 };
1008 int ret = 0;
1009
1010 if (!obj)
1011 return -EINVAL;
1012
a6c44d25
JC
1013 /* Calculate XGMI relative offset */
1014 if (adev->gmc.xgmi.num_physical_nodes > 1) {
19744f5f
HZ
1015 block_info.address =
1016 amdgpu_xgmi_get_relative_phy_addr(adev,
1017 block_info.address);
a6c44d25
JC
1018 }
1019
83b0582c
DL
1020 switch (info->head.block) {
1021 case AMDGPU_RAS_BLOCK__GFX:
719a9b33
HZ
1022 if (adev->gfx.ras_funcs &&
1023 adev->gfx.ras_funcs->ras_error_inject)
1024 ret = adev->gfx.ras_funcs->ras_error_inject(adev, info);
83b0582c
DL
1025 else
1026 ret = -EINVAL;
1027 break;
1028 case AMDGPU_RAS_BLOCK__UMC:
5a434527 1029 case AMDGPU_RAS_BLOCK__SDMA:
9fb2d8de 1030 case AMDGPU_RAS_BLOCK__MMHUB:
d7bd680d 1031 case AMDGPU_RAS_BLOCK__PCIE_BIF:
83b0582c
DL
1032 ret = psp_ras_trigger_error(&adev->psp, &block_info);
1033 break;
5c23e9e0
JC
1034 case AMDGPU_RAS_BLOCK__XGMI_WAFL:
1035 ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
1036 break;
83b0582c 1037 default:
6952e99c 1038 dev_info(adev->dev, "%s error injection is not supported yet\n",
a5dd40ca 1039 ras_block_str(info->head.block));
83b0582c 1040 ret = -EINVAL;
a5dd40ca
HZ
1041 }
1042
011907fd
DL
1043 if (ret)
1044 dev_err(adev->dev, "ras inject %s failed %d\n",
1045 ras_block_str(info->head.block), ret);
c030f2e4 1046
1047 return ret;
1048}
1049
4d9f771e
LT
1050/**
1051 * amdgpu_ras_query_error_count -- Get error counts of all IPs
1052 * adev: pointer to AMD GPU device
1053 * ce_count: pointer to an integer to be set to the count of correctible errors.
1054 * ue_count: pointer to an integer to be set to the count of uncorrectible
1055 * errors.
1056 *
1057 * If set, @ce_count or @ue_count, count and return the corresponding
1058 * error counts in those integer pointers. Return 0 if the device
1059 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1060 */
1061int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1062 unsigned long *ce_count,
1063 unsigned long *ue_count)
c030f2e4 1064{
1065 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1066 struct ras_manager *obj;
a46751fb 1067 unsigned long ce, ue;
c030f2e4 1068
8ab0d6f0 1069 if (!adev->ras_enabled || !con)
4d9f771e
LT
1070 return -EOPNOTSUPP;
1071
1072 /* Don't count since no reporting.
1073 */
1074 if (!ce_count && !ue_count)
1075 return 0;
c030f2e4 1076
a46751fb
LT
1077 ce = 0;
1078 ue = 0;
c030f2e4 1079 list_for_each_entry(obj, &con->head, node) {
1080 struct ras_query_if info = {
1081 .head = obj->head,
1082 };
4d9f771e 1083 int res;
c030f2e4 1084
4d9f771e
LT
1085 res = amdgpu_ras_query_error_status(adev, &info);
1086 if (res)
1087 return res;
c030f2e4 1088
a46751fb
LT
1089 ce += info.ce_count;
1090 ue += info.ue_count;
c030f2e4 1091 }
1092
a46751fb
LT
1093 if (ce_count)
1094 *ce_count = ce;
1095
1096 if (ue_count)
1097 *ue_count = ue;
4d9f771e
LT
1098
1099 return 0;
c030f2e4 1100}
1101/* query/inject/cure end */
1102
1103
1104/* sysfs begin */
1105
466b1793 1106static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1107 struct ras_badpage **bps, unsigned int *count);
1108
1109static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1110{
1111 switch (flags) {
52dd95f2 1112 case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
466b1793 1113 return "R";
52dd95f2 1114 case AMDGPU_RAS_RETIRE_PAGE_PENDING:
466b1793 1115 return "P";
52dd95f2 1116 case AMDGPU_RAS_RETIRE_PAGE_FAULT:
466b1793 1117 default:
1118 return "F";
aec576f9 1119 }
466b1793 1120}
1121
f77c7109
AD
1122/**
1123 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
466b1793 1124 *
1125 * It allows user to read the bad pages of vram on the gpu through
1126 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1127 *
1128 * It outputs multiple lines, and each line stands for one gpu page.
1129 *
1130 * The format of one line is below,
1131 * gpu pfn : gpu page size : flags
1132 *
1133 * gpu pfn and gpu page size are printed in hex format.
1134 * flags can be one of below character,
f77c7109 1135 *
466b1793 1136 * R: reserved, this gpu page is reserved and not able to use.
f77c7109 1137 *
466b1793 1138 * P: pending for reserve, this gpu page is marked as bad, will be reserved
f77c7109
AD
1139 * in next window of page_reserve.
1140 *
466b1793 1141 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1142 *
f77c7109
AD
1143 * Examples:
1144 *
1145 * .. code-block:: bash
1146 *
1147 * 0x00000001 : 0x00001000 : R
1148 * 0x00000002 : 0x00001000 : P
1149 *
466b1793 1150 */
1151
1152static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1153 struct kobject *kobj, struct bin_attribute *attr,
1154 char *buf, loff_t ppos, size_t count)
1155{
1156 struct amdgpu_ras *con =
1157 container_of(attr, struct amdgpu_ras, badpages_attr);
1158 struct amdgpu_device *adev = con->adev;
1159 const unsigned int element_size =
1160 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
d6ee400e
SA
1161 unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1162 unsigned int end = div64_ul(ppos + count - 1, element_size);
466b1793 1163 ssize_t s = 0;
1164 struct ras_badpage *bps = NULL;
1165 unsigned int bps_count = 0;
1166
1167 memset(buf, 0, count);
1168
1169 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1170 return 0;
1171
1172 for (; start < end && start < bps_count; start++)
1173 s += scnprintf(&buf[s], element_size + 1,
1174 "0x%08x : 0x%08x : %1s\n",
1175 bps[start].bp,
1176 bps[start].size,
1177 amdgpu_ras_badpage_flags_str(bps[start].flags));
1178
1179 kfree(bps);
1180
1181 return s;
1182}
1183
c030f2e4 1184static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1185 struct device_attribute *attr, char *buf)
1186{
1187 struct amdgpu_ras *con =
1188 container_of(attr, struct amdgpu_ras, features_attr);
c030f2e4 1189
5212a3bd 1190 return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
c030f2e4 1191}
1192
f848159b
GC
1193static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1194{
1195 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1196
1197 sysfs_remove_file_from_group(&adev->dev->kobj,
1198 &con->badpages_attr.attr,
1199 RAS_FS_NAME);
1200}
1201
c030f2e4 1202static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1203{
1204 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1205 struct attribute *attrs[] = {
1206 &con->features_attr.attr,
1207 NULL
1208 };
1209 struct attribute_group group = {
eb0c3cd4 1210 .name = RAS_FS_NAME,
c030f2e4 1211 .attrs = attrs,
1212 };
1213
1214 sysfs_remove_group(&adev->dev->kobj, &group);
1215
1216 return 0;
1217}
1218
1219int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1220 struct ras_fs_if *head)
1221{
1222 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1223
1224 if (!obj || obj->attr_inuse)
1225 return -EINVAL;
1226
1227 get_obj(obj);
1228
1229 memcpy(obj->fs_data.sysfs_name,
1230 head->sysfs_name,
1231 sizeof(obj->fs_data.sysfs_name));
1232
1233 obj->sysfs_attr = (struct device_attribute){
1234 .attr = {
1235 .name = obj->fs_data.sysfs_name,
1236 .mode = S_IRUGO,
1237 },
1238 .show = amdgpu_ras_sysfs_read,
1239 };
163def43 1240 sysfs_attr_init(&obj->sysfs_attr.attr);
c030f2e4 1241
1242 if (sysfs_add_file_to_group(&adev->dev->kobj,
1243 &obj->sysfs_attr.attr,
eb0c3cd4 1244 RAS_FS_NAME)) {
c030f2e4 1245 put_obj(obj);
1246 return -EINVAL;
1247 }
1248
1249 obj->attr_inuse = 1;
1250
1251 return 0;
1252}
1253
1254int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1255 struct ras_common_if *head)
1256{
1257 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1258
1259 if (!obj || !obj->attr_inuse)
1260 return -EINVAL;
1261
1262 sysfs_remove_file_from_group(&adev->dev->kobj,
1263 &obj->sysfs_attr.attr,
eb0c3cd4 1264 RAS_FS_NAME);
c030f2e4 1265 obj->attr_inuse = 0;
1266 put_obj(obj);
1267
1268 return 0;
1269}
1270
1271static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1272{
1273 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1274 struct ras_manager *obj, *tmp;
1275
1276 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1277 amdgpu_ras_sysfs_remove(adev, &obj->head);
1278 }
1279
f848159b
GC
1280 if (amdgpu_bad_page_threshold != 0)
1281 amdgpu_ras_sysfs_remove_bad_page_node(adev);
1282
c030f2e4 1283 amdgpu_ras_sysfs_remove_feature_node(adev);
1284
1285 return 0;
1286}
1287/* sysfs end */
1288
ef177d11
AD
1289/**
1290 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1291 *
1292 * Normally when there is an uncorrectable error, the driver will reset
1293 * the GPU to recover. However, in the event of an unrecoverable error,
1294 * the driver provides an interface to reboot the system automatically
1295 * in that event.
1296 *
1297 * The following file in debugfs provides that interface:
1298 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1299 *
1300 * Usage:
1301 *
1302 * .. code-block:: bash
1303 *
1304 * echo true > .../ras/auto_reboot
1305 *
1306 */
c030f2e4 1307/* debugfs begin */
ea1b8c9b 1308static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
36ea1bd2 1309{
1310 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
ef0d7d20
LT
1311 struct drm_minor *minor = adev_to_drm(adev)->primary;
1312 struct dentry *dir;
36ea1bd2 1313
88293c03
ND
1314 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1315 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1316 &amdgpu_ras_debugfs_ctrl_ops);
1317 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1318 &amdgpu_ras_debugfs_eeprom_ops);
7fb64071
LT
1319 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1320 &con->bad_page_cnt_threshold);
ef0d7d20
LT
1321 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1322 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
c65b0805
LT
1323 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1324 &amdgpu_ras_debugfs_eeprom_size_ops);
1325 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1326 S_IRUGO, dir, adev,
1327 &amdgpu_ras_debugfs_eeprom_table_ops);
1328 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
c688a06b
GC
1329
1330 /*
1331 * After one uncorrectable error happens, usually GPU recovery will
1332 * be scheduled. But due to the known problem in GPU recovery failing
1333 * to bring GPU back, below interface provides one direct way to
1334 * user to reboot system automatically in such case within
1335 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1336 * will never be called.
1337 */
88293c03 1338 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
66459e1d
GC
1339
1340 /*
1341 * User could set this not to clean up hardware's error count register
1342 * of RAS IPs during ras recovery.
1343 */
88293c03
ND
1344 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1345 &con->disable_ras_err_cnt_harvest);
1346 return dir;
36ea1bd2 1347}
1348
cedf7884 1349static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
88293c03
ND
1350 struct ras_fs_if *head,
1351 struct dentry *dir)
c030f2e4 1352{
c030f2e4 1353 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
c030f2e4 1354
88293c03 1355 if (!obj || !dir)
450f30ea 1356 return;
c030f2e4 1357
1358 get_obj(obj);
1359
1360 memcpy(obj->fs_data.debugfs_name,
1361 head->debugfs_name,
1362 sizeof(obj->fs_data.debugfs_name));
1363
88293c03
ND
1364 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1365 obj, &amdgpu_ras_debugfs_ops);
c030f2e4 1366}
1367
f9317014
TZ
1368void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1369{
1370 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
88293c03 1371 struct dentry *dir;
c1509f3f 1372 struct ras_manager *obj;
f9317014
TZ
1373 struct ras_fs_if fs_info;
1374
1375 /*
1376 * it won't be called in resume path, no need to check
1377 * suspend and gpu reset status
1378 */
cedf7884 1379 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
f9317014
TZ
1380 return;
1381
88293c03 1382 dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
f9317014 1383
c1509f3f 1384 list_for_each_entry(obj, &con->head, node) {
f9317014
TZ
1385 if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1386 (obj->attr_inuse == 1)) {
1387 sprintf(fs_info.debugfs_name, "%s_err_inject",
1388 ras_block_str(obj->head.block));
1389 fs_info.head = obj->head;
88293c03 1390 amdgpu_ras_debugfs_create(adev, &fs_info, dir);
f9317014
TZ
1391 }
1392 }
1393}
1394
c030f2e4 1395/* debugfs end */
1396
1397/* ras fs */
c3d4d45d
GC
1398static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1399 amdgpu_ras_sysfs_badpages_read, NULL, 0);
1400static DEVICE_ATTR(features, S_IRUGO,
1401 amdgpu_ras_sysfs_features_read, NULL);
c030f2e4 1402static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1403{
c3d4d45d
GC
1404 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1405 struct attribute_group group = {
1406 .name = RAS_FS_NAME,
1407 };
1408 struct attribute *attrs[] = {
1409 &con->features_attr.attr,
1410 NULL
1411 };
1412 struct bin_attribute *bin_attrs[] = {
1413 NULL,
1414 NULL,
1415 };
a069a9eb 1416 int r;
c030f2e4 1417
c3d4d45d
GC
1418 /* add features entry */
1419 con->features_attr = dev_attr_features;
1420 group.attrs = attrs;
1421 sysfs_attr_init(attrs[0]);
1422
1423 if (amdgpu_bad_page_threshold != 0) {
1424 /* add bad_page_features entry */
1425 bin_attr_gpu_vram_bad_pages.private = NULL;
1426 con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1427 bin_attrs[0] = &con->badpages_attr;
1428 group.bin_attrs = bin_attrs;
1429 sysfs_bin_attr_init(bin_attrs[0]);
1430 }
1431
a069a9eb
AD
1432 r = sysfs_create_group(&adev->dev->kobj, &group);
1433 if (r)
1434 dev_err(adev->dev, "Failed to create RAS sysfs group!");
f848159b 1435
c030f2e4 1436 return 0;
1437}
1438
1439static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1440{
88293c03
ND
1441 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1442 struct ras_manager *con_obj, *ip_obj, *tmp;
1443
1444 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1445 list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
1446 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
1447 if (ip_obj)
1448 put_obj(ip_obj);
1449 }
1450 }
1451
c030f2e4 1452 amdgpu_ras_sysfs_remove_all(adev);
1453 return 0;
1454}
1455/* ras fs end */
1456
1457/* ih begin */
1458static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1459{
1460 struct ras_ih_data *data = &obj->ih_data;
1461 struct amdgpu_iv_entry entry;
1462 int ret;
cf04dfd0 1463 struct ras_err_data err_data = {0, 0, 0, NULL};
c030f2e4 1464
1465 while (data->rptr != data->wptr) {
1466 rmb();
1467 memcpy(&entry, &data->ring[data->rptr],
1468 data->element_size);
1469
1470 wmb();
1471 data->rptr = (data->aligned_element_size +
1472 data->rptr) % data->ring_size;
1473
1474 /* Let IP handle its data, maybe we need get the output
1475 * from the callback to udpate the error type/count, etc
1476 */
1477 if (data->cb) {
cf04dfd0 1478 ret = data->cb(obj->adev, &err_data, &entry);
c030f2e4 1479 /* ue will trigger an interrupt, and in that case
1480 * we need do a reset to recovery the whole system.
1481 * But leave IP do that recovery, here we just dispatch
1482 * the error.
1483 */
bd2280da 1484 if (ret == AMDGPU_RAS_SUCCESS) {
51437623
TZ
1485 /* these counts could be left as 0 if
1486 * some blocks do not count error number
1487 */
cf04dfd0 1488 obj->err_data.ue_count += err_data.ue_count;
51437623 1489 obj->err_data.ce_count += err_data.ce_count;
c030f2e4 1490 }
c030f2e4 1491 }
1492 }
1493}
1494
1495static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1496{
1497 struct ras_ih_data *data =
1498 container_of(work, struct ras_ih_data, ih_work);
1499 struct ras_manager *obj =
1500 container_of(data, struct ras_manager, ih_data);
1501
1502 amdgpu_ras_interrupt_handler(obj);
1503}
1504
1505int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1506 struct ras_dispatch_if *info)
1507{
1508 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1509 struct ras_ih_data *data = &obj->ih_data;
1510
1511 if (!obj)
1512 return -EINVAL;
1513
1514 if (data->inuse == 0)
1515 return 0;
1516
1517 /* Might be overflow... */
1518 memcpy(&data->ring[data->wptr], info->entry,
1519 data->element_size);
1520
1521 wmb();
1522 data->wptr = (data->aligned_element_size +
1523 data->wptr) % data->ring_size;
1524
1525 schedule_work(&data->ih_work);
1526
1527 return 0;
1528}
1529
1530int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1531 struct ras_ih_if *info)
1532{
1533 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1534 struct ras_ih_data *data;
1535
1536 if (!obj)
1537 return -EINVAL;
1538
1539 data = &obj->ih_data;
1540 if (data->inuse == 0)
1541 return 0;
1542
1543 cancel_work_sync(&data->ih_work);
1544
1545 kfree(data->ring);
1546 memset(data, 0, sizeof(*data));
1547 put_obj(obj);
1548
1549 return 0;
1550}
1551
1552int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1553 struct ras_ih_if *info)
1554{
1555 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1556 struct ras_ih_data *data;
1557
1558 if (!obj) {
1559 /* in case we registe the IH before enable ras feature */
1560 obj = amdgpu_ras_create_obj(adev, &info->head);
1561 if (!obj)
1562 return -EINVAL;
1563 } else
1564 get_obj(obj);
1565
1566 data = &obj->ih_data;
1567 /* add the callback.etc */
1568 *data = (struct ras_ih_data) {
1569 .inuse = 0,
1570 .cb = info->cb,
1571 .element_size = sizeof(struct amdgpu_iv_entry),
1572 .rptr = 0,
1573 .wptr = 0,
1574 };
1575
1576 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1577
1578 data->aligned_element_size = ALIGN(data->element_size, 8);
1579 /* the ring can store 64 iv entries. */
1580 data->ring_size = 64 * data->aligned_element_size;
1581 data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1582 if (!data->ring) {
1583 put_obj(obj);
1584 return -ENOMEM;
1585 }
1586
1587 /* IH is ready */
1588 data->inuse = 1;
1589
1590 return 0;
1591}
1592
1593static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1594{
1595 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1596 struct ras_manager *obj, *tmp;
1597
1598 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1599 struct ras_ih_if info = {
1600 .head = obj->head,
1601 };
1602 amdgpu_ras_interrupt_remove_handler(adev, &info);
1603 }
1604
1605 return 0;
1606}
1607/* ih end */
1608
313c8fd3
GC
1609/* traversal all IPs except NBIO to query error counter */
1610static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1611{
1612 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1613 struct ras_manager *obj;
1614
8ab0d6f0 1615 if (!adev->ras_enabled || !con)
313c8fd3
GC
1616 return;
1617
1618 list_for_each_entry(obj, &con->head, node) {
1619 struct ras_query_if info = {
1620 .head = obj->head,
1621 };
1622
1623 /*
1624 * PCIE_BIF IP has one different isr by ras controller
1625 * interrupt, the specific ras counter query will be
1626 * done in that isr. So skip such block from common
1627 * sync flood interrupt isr calling.
1628 */
1629 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1630 continue;
1631
761d86d3 1632 amdgpu_ras_query_error_status(adev, &info);
313c8fd3
GC
1633 }
1634}
1635
3f975d0f 1636/* Parse RdRspStatus and WrRspStatus */
cd92df93
LJ
1637static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1638 struct ras_query_if *info)
3f975d0f
SY
1639{
1640 /*
1641 * Only two block need to query read/write
1642 * RspStatus at current state
1643 */
1644 switch (info->head.block) {
1645 case AMDGPU_RAS_BLOCK__GFX:
719a9b33
HZ
1646 if (adev->gfx.ras_funcs &&
1647 adev->gfx.ras_funcs->query_ras_error_status)
1648 adev->gfx.ras_funcs->query_ras_error_status(adev);
3f975d0f
SY
1649 break;
1650 case AMDGPU_RAS_BLOCK__MMHUB:
8bc7b360
HZ
1651 if (adev->mmhub.ras_funcs &&
1652 adev->mmhub.ras_funcs->query_ras_error_status)
1653 adev->mmhub.ras_funcs->query_ras_error_status(adev);
3f975d0f
SY
1654 break;
1655 default:
1656 break;
1657 }
1658}
1659
1660static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1661{
1662 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1663 struct ras_manager *obj;
1664
8ab0d6f0 1665 if (!adev->ras_enabled || !con)
3f975d0f
SY
1666 return;
1667
1668 list_for_each_entry(obj, &con->head, node) {
1669 struct ras_query_if info = {
1670 .head = obj->head,
1671 };
1672
1673 amdgpu_ras_error_status_query(adev, &info);
1674 }
1675}
1676
c030f2e4 1677/* recovery begin */
466b1793 1678
1679/* return 0 on success.
1680 * caller need free bps.
1681 */
1682static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1683 struct ras_badpage **bps, unsigned int *count)
1684{
1685 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1686 struct ras_err_handler_data *data;
1687 int i = 0;
732f2a30 1688 int ret = 0, status;
466b1793 1689
1690 if (!con || !con->eh_data || !bps || !count)
1691 return -EINVAL;
1692
1693 mutex_lock(&con->recovery_lock);
1694 data = con->eh_data;
1695 if (!data || data->count == 0) {
1696 *bps = NULL;
46cf2fec 1697 ret = -EINVAL;
466b1793 1698 goto out;
1699 }
1700
1701 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1702 if (!*bps) {
1703 ret = -ENOMEM;
1704 goto out;
1705 }
1706
1707 for (; i < data->count; i++) {
1708 (*bps)[i] = (struct ras_badpage){
9dc23a63 1709 .bp = data->bps[i].retired_page,
466b1793 1710 .size = AMDGPU_GPU_PAGE_SIZE,
52dd95f2 1711 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
466b1793 1712 };
732f2a30 1713 status = amdgpu_vram_mgr_query_page_status(
676deb38
DL
1714 ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
1715 data->bps[i].retired_page);
732f2a30 1716 if (status == -EBUSY)
52dd95f2 1717 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
732f2a30 1718 else if (status == -ENOENT)
52dd95f2 1719 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
466b1793 1720 }
1721
1722 *count = data->count;
1723out:
1724 mutex_unlock(&con->recovery_lock);
1725 return ret;
1726}
1727
c030f2e4 1728static void amdgpu_ras_do_recovery(struct work_struct *work)
1729{
1730 struct amdgpu_ras *ras =
1731 container_of(work, struct amdgpu_ras, recovery_work);
b3dbd6d3
JC
1732 struct amdgpu_device *remote_adev = NULL;
1733 struct amdgpu_device *adev = ras->adev;
1734 struct list_head device_list, *device_list_handle = NULL;
b3dbd6d3 1735
f75e94d8 1736 if (!ras->disable_ras_err_cnt_harvest) {
d95e8e97
DL
1737 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
1738
f75e94d8
GC
1739 /* Build list of devices to query RAS related errors */
1740 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
1741 device_list_handle = &hive->device_list;
1742 } else {
1743 INIT_LIST_HEAD(&device_list);
1744 list_add_tail(&adev->gmc.xgmi.head, &device_list);
1745 device_list_handle = &device_list;
1746 }
c030f2e4 1747
f75e94d8 1748 list_for_each_entry(remote_adev,
3f975d0f
SY
1749 device_list_handle, gmc.xgmi.head) {
1750 amdgpu_ras_query_err_status(remote_adev);
f75e94d8 1751 amdgpu_ras_log_on_err_counter(remote_adev);
3f975d0f 1752 }
d95e8e97
DL
1753
1754 amdgpu_put_xgmi_hive(hive);
b3dbd6d3 1755 }
313c8fd3 1756
93af20f7 1757 if (amdgpu_device_should_recover_gpu(ras->adev))
2f530724 1758 amdgpu_device_gpu_recover(ras->adev, NULL);
c030f2e4 1759 atomic_set(&ras->in_recovery, 0);
1760}
1761
c030f2e4 1762/* alloc/realloc bps array */
1763static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
1764 struct ras_err_handler_data *data, int pages)
1765{
1766 unsigned int old_space = data->count + data->space_left;
1767 unsigned int new_space = old_space + pages;
9dc23a63
TZ
1768 unsigned int align_space = ALIGN(new_space, 512);
1769 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
9dc23a63 1770
676deb38 1771 if (!bps) {
9dc23a63 1772 kfree(bps);
c030f2e4 1773 return -ENOMEM;
9dc23a63 1774 }
c030f2e4 1775
1776 if (data->bps) {
9dc23a63 1777 memcpy(bps, data->bps,
c030f2e4 1778 data->count * sizeof(*data->bps));
1779 kfree(data->bps);
1780 }
1781
9dc23a63 1782 data->bps = bps;
c030f2e4 1783 data->space_left += align_space - old_space;
1784 return 0;
1785}
1786
1787/* it deal with vram only. */
1788int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
9dc23a63 1789 struct eeprom_table_record *bps, int pages)
c030f2e4 1790{
1791 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
73aa8e1a 1792 struct ras_err_handler_data *data;
c030f2e4 1793 int ret = 0;
676deb38 1794 uint32_t i;
c030f2e4 1795
73aa8e1a 1796 if (!con || !con->eh_data || !bps || pages <= 0)
c030f2e4 1797 return 0;
1798
1799 mutex_lock(&con->recovery_lock);
73aa8e1a 1800 data = con->eh_data;
c030f2e4 1801 if (!data)
1802 goto out;
1803
676deb38
DL
1804 for (i = 0; i < pages; i++) {
1805 if (amdgpu_ras_check_bad_page_unlock(con,
1806 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
1807 continue;
1808
1809 if (!data->space_left &&
1810 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
c030f2e4 1811 ret = -ENOMEM;
1812 goto out;
1813 }
1814
676deb38
DL
1815 amdgpu_vram_mgr_reserve_range(
1816 ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM),
1817 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
1818 AMDGPU_GPU_PAGE_SIZE);
9dc23a63 1819
676deb38
DL
1820 memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
1821 data->count++;
1822 data->space_left--;
1823 }
c030f2e4 1824out:
1825 mutex_unlock(&con->recovery_lock);
1826
1827 return ret;
1828}
1829
78ad00c9
TZ
1830/*
1831 * write error record array to eeprom, the function should be
1832 * protected by recovery_lock
1833 */
22503d80 1834int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
78ad00c9
TZ
1835{
1836 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1837 struct ras_err_handler_data *data;
8a3e801f 1838 struct amdgpu_ras_eeprom_control *control;
78ad00c9
TZ
1839 int save_count;
1840
1841 if (!con || !con->eh_data)
1842 return 0;
1843
8a3e801f 1844 control = &con->eeprom_control;
78ad00c9 1845 data = con->eh_data;
0686627b 1846 save_count = data->count - control->ras_num_recs;
78ad00c9 1847 /* only new entries are saved */
b1628425 1848 if (save_count > 0) {
63d4c081
LT
1849 if (amdgpu_ras_eeprom_append(control,
1850 &data->bps[control->ras_num_recs],
1851 save_count)) {
6952e99c 1852 dev_err(adev->dev, "Failed to save EEPROM table data!");
78ad00c9
TZ
1853 return -EIO;
1854 }
1855
b1628425
GC
1856 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
1857 }
1858
78ad00c9
TZ
1859 return 0;
1860}
1861
1862/*
1863 * read error record array in eeprom and reserve enough space for
1864 * storing new bad pages
1865 */
1866static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
1867{
1868 struct amdgpu_ras_eeprom_control *control =
e4e6a589
LT
1869 &adev->psp.ras.ras->eeprom_control;
1870 struct eeprom_table_record *bps;
1871 int ret;
78ad00c9
TZ
1872
1873 /* no bad page record, skip eeprom access */
0686627b 1874 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
e4e6a589 1875 return 0;
78ad00c9 1876
0686627b 1877 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
78ad00c9
TZ
1878 if (!bps)
1879 return -ENOMEM;
1880
0686627b 1881 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
e4e6a589 1882 if (ret)
6952e99c 1883 dev_err(adev->dev, "Failed to load EEPROM table records!");
e4e6a589 1884 else
0686627b 1885 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
78ad00c9 1886
78ad00c9
TZ
1887 kfree(bps);
1888 return ret;
1889}
1890
676deb38
DL
1891static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
1892 uint64_t addr)
1893{
1894 struct ras_err_handler_data *data = con->eh_data;
1895 int i;
1896
1897 addr >>= AMDGPU_GPU_PAGE_SHIFT;
1898 for (i = 0; i < data->count; i++)
1899 if (addr == data->bps[i].retired_page)
1900 return true;
1901
1902 return false;
1903}
1904
6e4be987
TZ
1905/*
1906 * check if an address belongs to bad page
1907 *
1908 * Note: this check is only for umc block
1909 */
1910static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
1911 uint64_t addr)
1912{
1913 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
6e4be987
TZ
1914 bool ret = false;
1915
1916 if (!con || !con->eh_data)
1917 return ret;
1918
1919 mutex_lock(&con->recovery_lock);
676deb38 1920 ret = amdgpu_ras_check_bad_page_unlock(con, addr);
6e4be987
TZ
1921 mutex_unlock(&con->recovery_lock);
1922 return ret;
1923}
1924
e5c04edf 1925static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
e4e6a589 1926 uint32_t max_count)
c84d4670 1927{
e5c04edf 1928 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
c84d4670
GC
1929
1930 /*
1931 * Justification of value bad_page_cnt_threshold in ras structure
1932 *
1933 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
1934 * in eeprom, and introduce two scenarios accordingly.
1935 *
1936 * Bad page retirement enablement:
1937 * - If amdgpu_bad_page_threshold = -1,
1938 * bad_page_cnt_threshold = typical value by formula.
1939 *
1940 * - When the value from user is 0 < amdgpu_bad_page_threshold <
1941 * max record length in eeprom, use it directly.
1942 *
1943 * Bad page retirement disablement:
1944 * - If amdgpu_bad_page_threshold = 0, bad page retirement
1945 * functionality is disabled, and bad_page_cnt_threshold will
1946 * take no effect.
1947 */
1948
e4e6a589
LT
1949 if (amdgpu_bad_page_threshold < 0) {
1950 u64 val = adev->gmc.mc_vram_size;
c84d4670 1951
e4e6a589 1952 do_div(val, RAS_BAD_PAGE_COVER);
e5c04edf 1953 con->bad_page_cnt_threshold = min(lower_32_bits(val),
e4e6a589 1954 max_count);
e5c04edf 1955 } else {
e4e6a589
LT
1956 con->bad_page_cnt_threshold = min_t(int, max_count,
1957 amdgpu_bad_page_threshold);
c84d4670
GC
1958 }
1959}
1960
1a6fc071 1961int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
c030f2e4 1962{
1963 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4d1337d2 1964 struct ras_err_handler_data **data;
e4e6a589 1965 u32 max_eeprom_records_count = 0;
b82e65a9 1966 bool exc_err_limit = false;
78ad00c9 1967 int ret;
c030f2e4 1968
1d9d2ca8
LT
1969 if (!con)
1970 return 0;
1971
1972 /* Allow access to RAS EEPROM via debugfs, when the ASIC
1973 * supports RAS and debugfs is enabled, but when
1974 * adev->ras_enabled is unset, i.e. when "ras_enable"
1975 * module parameter is set to 0.
1976 */
1977 con->adev = adev;
1978
1979 if (!adev->ras_enabled)
4d1337d2
AG
1980 return 0;
1981
1d9d2ca8 1982 data = &con->eh_data;
1a6fc071
TZ
1983 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
1984 if (!*data) {
1985 ret = -ENOMEM;
1986 goto out;
1987 }
c030f2e4 1988
1989 mutex_init(&con->recovery_lock);
1990 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
1991 atomic_set(&con->in_recovery, 0);
c030f2e4 1992
e4e6a589
LT
1993 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
1994 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
c84d4670 1995
e5086659 1996 /* Todo: During test the SMU might fail to read the eeprom through I2C
1997 * when the GPU is pending on XGMI reset during probe time
1998 * (Mostly after second bus reset), skip it now
1999 */
2000 if (adev->gmc.xgmi.pending_reset)
2001 return 0;
b82e65a9
GC
2002 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
2003 /*
2004 * This calling fails when exc_err_limit is true or
2005 * ret != 0.
2006 */
2007 if (exc_err_limit || ret)
1a6fc071 2008 goto free;
78ad00c9 2009
0686627b 2010 if (con->eeprom_control.ras_num_recs) {
78ad00c9
TZ
2011 ret = amdgpu_ras_load_bad_pages(adev);
2012 if (ret)
1a6fc071 2013 goto free;
513befa6
SY
2014
2015 if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->send_hbm_bad_pages_num)
0686627b 2016 adev->smu.ppt_funcs->send_hbm_bad_pages_num(&adev->smu, con->eeprom_control.ras_num_recs);
78ad00c9 2017 }
c030f2e4 2018
2019 return 0;
1a6fc071 2020
1a6fc071 2021free:
1a6fc071 2022 kfree((*data)->bps);
1a6fc071 2023 kfree(*data);
1995b3a3 2024 con->eh_data = NULL;
1a6fc071 2025out:
cf696091 2026 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
1a6fc071 2027
b82e65a9
GC
2028 /*
2029 * Except error threshold exceeding case, other failure cases in this
2030 * function would not fail amdgpu driver init.
2031 */
2032 if (!exc_err_limit)
2033 ret = 0;
2034 else
2035 ret = -EINVAL;
2036
1a6fc071 2037 return ret;
c030f2e4 2038}
2039
2040static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2041{
2042 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2043 struct ras_err_handler_data *data = con->eh_data;
2044
1a6fc071
TZ
2045 /* recovery_init failed to init it, fini is useless */
2046 if (!data)
2047 return 0;
2048
c030f2e4 2049 cancel_work_sync(&con->recovery_work);
c030f2e4 2050
2051 mutex_lock(&con->recovery_lock);
2052 con->eh_data = NULL;
2053 kfree(data->bps);
2054 kfree(data);
2055 mutex_unlock(&con->recovery_lock);
2056
2057 return 0;
2058}
2059/* recovery end */
2060
a564808e 2061/* return 0 if ras will reset gpu and repost.*/
2062int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
2063 unsigned int block)
2064{
2065 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
2066
2067 if (!ras)
2068 return -EINVAL;
2069
2070 ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
2071 return 0;
2072}
2073
084e2640 2074static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
5436ab94 2075{
084e2640
LT
2076 return adev->asic_type == CHIP_VEGA10 ||
2077 adev->asic_type == CHIP_VEGA20 ||
2078 adev->asic_type == CHIP_ARCTURUS ||
75f06251 2079 adev->asic_type == CHIP_ALDEBARAN ||
084e2640 2080 adev->asic_type == CHIP_SIENNA_CICHLID;
5436ab94
SY
2081}
2082
f50160cf
SY
2083/*
2084 * this is workaround for vega20 workstation sku,
2085 * force enable gfx ras, ignore vbios gfx ras flag
2086 * due to GC EDC can not write
2087 */
e509965e 2088static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
f50160cf
SY
2089{
2090 struct atom_context *ctx = adev->mode_info.atom_context;
2091
2092 if (!ctx)
2093 return;
2094
2095 if (strnstr(ctx->vbios_version, "D16406",
e11d5e0d
SY
2096 sizeof(ctx->vbios_version)) ||
2097 strnstr(ctx->vbios_version, "D36002",
2098 sizeof(ctx->vbios_version)))
8ab0d6f0 2099 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
f50160cf
SY
2100}
2101
5caf466a 2102/*
2103 * check hardware's ras ability which will be saved in hw_supported.
2104 * if hardware does not support ras, we can skip some ras initializtion and
2105 * forbid some ras operations from IP.
2106 * if software itself, say boot parameter, limit the ras ability. We still
2107 * need allow IP do some limited operations, like disable. In such case,
2108 * we have to initialize ras as normal. but need check if operation is
2109 * allowed or not in each function.
2110 */
e509965e 2111static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
c030f2e4 2112{
8ab0d6f0 2113 adev->ras_hw_enabled = adev->ras_enabled = 0;
c030f2e4 2114
88474cca 2115 if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
084e2640 2116 !amdgpu_ras_asic_supported(adev))
5caf466a 2117 return;
b404ae82 2118
75f06251
HZ
2119 if (!adev->gmc.xgmi.connected_to_cpu) {
2120 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2121 dev_info(adev->dev, "MEM ECC is active.\n");
8ab0d6f0 2122 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
e509965e 2123 1 << AMDGPU_RAS_BLOCK__DF);
75f06251
HZ
2124 } else {
2125 dev_info(adev->dev, "MEM ECC is not presented.\n");
2126 }
88474cca 2127
75f06251
HZ
2128 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2129 dev_info(adev->dev, "SRAM ECC is active.\n");
8ab0d6f0 2130 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
e509965e 2131 1 << AMDGPU_RAS_BLOCK__DF);
75f06251
HZ
2132 } else {
2133 dev_info(adev->dev, "SRAM ECC is not presented.\n");
2134 }
2135 } else {
2136 /* driver only manages a few IP blocks RAS feature
2137 * when GPU is connected cpu through XGMI */
8ab0d6f0 2138 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
e509965e
LT
2139 1 << AMDGPU_RAS_BLOCK__SDMA |
2140 1 << AMDGPU_RAS_BLOCK__MMHUB);
75f06251 2141 }
88474cca 2142
e509965e 2143 amdgpu_ras_get_quirks(adev);
f50160cf 2144
88474cca 2145 /* hw_supported needs to be aligned with RAS block mask. */
8ab0d6f0 2146 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
b404ae82 2147
8ab0d6f0
LT
2148 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
2149 adev->ras_hw_enabled & amdgpu_ras_mask;
c030f2e4 2150}
2151
05adfd80
LT
2152static void amdgpu_ras_counte_dw(struct work_struct *work)
2153{
2154 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
2155 ras_counte_delay_work.work);
2156 struct amdgpu_device *adev = con->adev;
a3fbb0d8 2157 struct drm_device *dev = adev_to_drm(adev);
05adfd80
LT
2158 unsigned long ce_count, ue_count;
2159 int res;
2160
2161 res = pm_runtime_get_sync(dev->dev);
2162 if (res < 0)
2163 goto Out;
2164
2165 /* Cache new values.
2166 */
4d9f771e
LT
2167 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
2168 atomic_set(&con->ras_ce_count, ce_count);
2169 atomic_set(&con->ras_ue_count, ue_count);
2170 }
05adfd80
LT
2171
2172 pm_runtime_mark_last_busy(dev->dev);
2173Out:
2174 pm_runtime_put_autosuspend(dev->dev);
2175}
2176
c030f2e4 2177int amdgpu_ras_init(struct amdgpu_device *adev)
2178{
2179 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
4e644fff 2180 int r;
c030f2e4 2181
b404ae82 2182 if (con)
c030f2e4 2183 return 0;
2184
2185 con = kmalloc(sizeof(struct amdgpu_ras) +
2186 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
2187 GFP_KERNEL|__GFP_ZERO);
2188 if (!con)
2189 return -ENOMEM;
2190
05adfd80
LT
2191 con->adev = adev;
2192 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
2193 atomic_set(&con->ras_ce_count, 0);
2194 atomic_set(&con->ras_ue_count, 0);
2195
c030f2e4 2196 con->objs = (struct ras_manager *)(con + 1);
2197
2198 amdgpu_ras_set_context(adev, con);
2199
e509965e
LT
2200 amdgpu_ras_check_supported(adev);
2201
7ddd9770 2202 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
970fd197
SY
2203 /* set gfx block ras context feature for VEGA20 Gaming
2204 * send ras disable cmd to ras ta during ras late init.
2205 */
8ab0d6f0 2206 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
970fd197
SY
2207 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
2208
2209 return 0;
2210 }
2211
5e91160a 2212 r = 0;
5436ab94 2213 goto release_con;
fb2a3607
HZ
2214 }
2215
c030f2e4 2216 con->features = 0;
2217 INIT_LIST_HEAD(&con->head);
108c6a63 2218 /* Might need get this flag from vbios. */
2219 con->flags = RAS_DEFAULT_FLAGS;
c030f2e4 2220
6e36f231
HZ
2221 /* initialize nbio ras function ahead of any other
2222 * ras functions so hardware fatal error interrupt
2223 * can be enabled as early as possible */
2224 switch (adev->asic_type) {
2225 case CHIP_VEGA20:
2226 case CHIP_ARCTURUS:
2227 case CHIP_ALDEBARAN:
2228 if (!adev->gmc.xgmi.connected_to_cpu)
2229 adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs;
2230 break;
2231 default:
2232 /* nbio ras is not available */
2233 break;
2234 }
2235
2236 if (adev->nbio.ras_funcs &&
2237 adev->nbio.ras_funcs->init_ras_controller_interrupt) {
2238 r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev);
4e644fff 2239 if (r)
5436ab94 2240 goto release_con;
4e644fff
HZ
2241 }
2242
6e36f231
HZ
2243 if (adev->nbio.ras_funcs &&
2244 adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) {
2245 r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev);
4e644fff 2246 if (r)
5436ab94 2247 goto release_con;
4e644fff
HZ
2248 }
2249
5e91160a
GC
2250 if (amdgpu_ras_fs_init(adev)) {
2251 r = -EINVAL;
5436ab94 2252 goto release_con;
5e91160a 2253 }
c030f2e4 2254
6952e99c 2255 dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
e509965e 2256 "hardware ability[%x] ras_mask[%x]\n",
8ab0d6f0 2257 adev->ras_hw_enabled, adev->ras_enabled);
e509965e 2258
c030f2e4 2259 return 0;
5436ab94 2260release_con:
c030f2e4 2261 amdgpu_ras_set_context(adev, NULL);
2262 kfree(con);
2263
5e91160a 2264 return r;
c030f2e4 2265}
2266
8f6368a9 2267int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
134d16d5
JC
2268{
2269 if (adev->gmc.xgmi.connected_to_cpu)
2270 return 1;
2271 return 0;
2272}
2273
2274static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
2275 struct ras_common_if *ras_block)
2276{
2277 struct ras_query_if info = {
2278 .head = *ras_block,
2279 };
2280
2281 if (!amdgpu_persistent_edc_harvesting_supported(adev))
2282 return 0;
2283
2284 if (amdgpu_ras_query_error_status(adev, &info) != 0)
2285 DRM_WARN("RAS init harvest failure");
2286
2287 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
2288 DRM_WARN("RAS init harvest reset failure");
2289
2290 return 0;
2291}
2292
b293e891
HZ
2293/* helper function to handle common stuff in ip late init phase */
2294int amdgpu_ras_late_init(struct amdgpu_device *adev,
2295 struct ras_common_if *ras_block,
2296 struct ras_fs_if *fs_info,
2297 struct ras_ih_if *ih_info)
2298{
05adfd80
LT
2299 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2300 unsigned long ue_count, ce_count;
b293e891
HZ
2301 int r;
2302
2303 /* disable RAS feature per IP block if it is not supported */
2304 if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2305 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2306 return 0;
2307 }
2308
2309 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2310 if (r) {
2311 if (r == -EAGAIN) {
2312 /* request gpu reset. will run again */
2313 amdgpu_ras_request_reset_on_boot(adev,
2314 ras_block->block);
2315 return 0;
53b3f8f4 2316 } else if (adev->in_suspend || amdgpu_in_reset(adev)) {
b293e891
HZ
2317 /* in resume phase, if fail to enable ras,
2318 * clean up all ras fs nodes, and disable ras */
2319 goto cleanup;
2320 } else
2321 return r;
2322 }
2323
134d16d5
JC
2324 /* check for errors on warm reset edc persisant supported ASIC */
2325 amdgpu_persistent_edc_harvesting(adev, ras_block);
2326
b293e891 2327 /* in resume phase, no need to create ras fs node */
53b3f8f4 2328 if (adev->in_suspend || amdgpu_in_reset(adev))
b293e891
HZ
2329 return 0;
2330
2331 if (ih_info->cb) {
2332 r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
2333 if (r)
2334 goto interrupt;
2335 }
2336
b293e891
HZ
2337 r = amdgpu_ras_sysfs_create(adev, fs_info);
2338 if (r)
2339 goto sysfs;
2340
05adfd80
LT
2341 /* Those are the cached values at init.
2342 */
4d9f771e
LT
2343 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
2344 atomic_set(&con->ras_ce_count, ce_count);
2345 atomic_set(&con->ras_ue_count, ue_count);
2346 }
05adfd80 2347
b293e891
HZ
2348 return 0;
2349cleanup:
2350 amdgpu_ras_sysfs_remove(adev, ras_block);
2351sysfs:
b293e891
HZ
2352 if (ih_info->cb)
2353 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2354interrupt:
2355 amdgpu_ras_feature_enable(adev, ras_block, 0);
2356 return r;
2357}
2358
2359/* helper function to remove ras fs node and interrupt handler */
2360void amdgpu_ras_late_fini(struct amdgpu_device *adev,
2361 struct ras_common_if *ras_block,
2362 struct ras_ih_if *ih_info)
2363{
2364 if (!ras_block || !ih_info)
2365 return;
2366
2367 amdgpu_ras_sysfs_remove(adev, ras_block);
b293e891 2368 if (ih_info->cb)
f3729f7b 2369 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
b293e891
HZ
2370 amdgpu_ras_feature_enable(adev, ras_block, 0);
2371}
2372
a564808e 2373/* do some init work after IP late init as dependence.
511fdbc3 2374 * and it runs in resume/gpu reset/booting up cases.
a564808e 2375 */
511fdbc3 2376void amdgpu_ras_resume(struct amdgpu_device *adev)
108c6a63 2377{
2378 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2379 struct ras_manager *obj, *tmp;
2380
8ab0d6f0 2381 if (!adev->ras_enabled || !con) {
970fd197
SY
2382 /* clean ras context for VEGA20 Gaming after send ras disable cmd */
2383 amdgpu_release_ras_context(adev);
2384
108c6a63 2385 return;
970fd197 2386 }
108c6a63 2387
108c6a63 2388 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
191051a1 2389 /* Set up all other IPs which are not implemented. There is a
2390 * tricky thing that IP's actual ras error type should be
2391 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2392 * ERROR_NONE make sense anyway.
2393 */
2394 amdgpu_ras_enable_all_features(adev, 1);
2395
2396 /* We enable ras on all hw_supported block, but as boot
2397 * parameter might disable some of them and one or more IP has
2398 * not implemented yet. So we disable them on behalf.
2399 */
108c6a63 2400 list_for_each_entry_safe(obj, tmp, &con->head, node) {
2401 if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2402 amdgpu_ras_feature_enable(adev, &obj->head, 0);
2403 /* there should be no any reference. */
2404 WARN_ON(alive_obj(obj));
2405 }
191051a1 2406 }
108c6a63 2407 }
a564808e 2408
2409 if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
2410 con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
2411 /* setup ras obj state as disabled.
2412 * for init_by_vbios case.
2413 * if we want to enable ras, just enable it in a normal way.
2414 * If we want do disable it, need setup ras obj as enabled,
2415 * then issue another TA disable cmd.
2416 * See feature_enable_on_boot
2417 */
2418 amdgpu_ras_disable_all_features(adev, 1);
61934624 2419 amdgpu_ras_reset_gpu(adev);
a564808e 2420 }
108c6a63 2421}
2422
511fdbc3 2423void amdgpu_ras_suspend(struct amdgpu_device *adev)
2424{
2425 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2426
8ab0d6f0 2427 if (!adev->ras_enabled || !con)
511fdbc3 2428 return;
2429
2430 amdgpu_ras_disable_all_features(adev, 0);
2431 /* Make sure all ras objects are disabled. */
2432 if (con->features)
2433 amdgpu_ras_disable_all_features(adev, 1);
2434}
2435
c030f2e4 2436/* do some fini work before IP fini as dependence */
2437int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2438{
2439 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2440
8ab0d6f0 2441 if (!adev->ras_enabled || !con)
c030f2e4 2442 return 0;
2443
72c8c97b 2444
c030f2e4 2445 /* Need disable ras on all IPs here before ip [hw/sw]fini */
2446 amdgpu_ras_disable_all_features(adev, 0);
2447 amdgpu_ras_recovery_fini(adev);
2448 return 0;
2449}
2450
2451int amdgpu_ras_fini(struct amdgpu_device *adev)
2452{
2453 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2454
8ab0d6f0 2455 if (!adev->ras_enabled || !con)
c030f2e4 2456 return 0;
2457
2458 amdgpu_ras_fs_fini(adev);
2459 amdgpu_ras_interrupt_remove_all(adev);
2460
2461 WARN(con->features, "Feature mask is not cleared");
2462
2463 if (con->features)
2464 amdgpu_ras_disable_all_features(adev, 1);
2465
05adfd80
LT
2466 cancel_delayed_work_sync(&con->ras_counte_delay_work);
2467
c030f2e4 2468 amdgpu_ras_set_context(adev, NULL);
2469 kfree(con);
2470
2471 return 0;
2472}
7c6e68c7
AG
2473
2474void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2475{
e509965e 2476 amdgpu_ras_check_supported(adev);
8ab0d6f0 2477 if (!adev->ras_hw_enabled)
ed606f8a
AG
2478 return;
2479
7c6e68c7 2480 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
6952e99c
GC
2481 dev_info(adev->dev, "uncorrectable hardware error"
2482 "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
d5ea093e 2483
61934624 2484 amdgpu_ras_reset_gpu(adev);
7c6e68c7
AG
2485 }
2486}
bb5c7235
WS
2487
2488bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2489{
2490 if (adev->asic_type == CHIP_VEGA20 &&
2491 adev->pm.fw_version <= 0x283400) {
2492 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2493 amdgpu_ras_intr_triggered();
2494 }
2495
2496 return false;
2497}
970fd197
SY
2498
2499void amdgpu_release_ras_context(struct amdgpu_device *adev)
2500{
2501 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2502
2503 if (!con)
2504 return;
2505
8ab0d6f0 2506 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
970fd197
SY
2507 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
2508 amdgpu_ras_set_context(adev, NULL);
2509 kfree(con);
2510 }
2511}