drm/amdgpu: Handle null atom context in VBIOS info ioctl
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_kms.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
fdf2f6c5 28
d38ceaf9
AD
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
72c8c97b 31#include <drm/drm_drv.h>
45b64fd9 32#include <drm/drm_fb_helper.h>
d38ceaf9
AD
33#include "amdgpu_uvd.h"
34#include "amdgpu_vce.h"
32d8c662 35#include "atom.h"
d38ceaf9
AD
36
37#include <linux/vga_switcheroo.h>
38#include <linux/slab.h>
fdf2f6c5
SR
39#include <linux/uaccess.h>
40#include <linux/pci.h>
d38ceaf9 41#include <linux/pm_runtime.h>
130e0371 42#include "amdgpu_amdkfd.h"
2cddc50e 43#include "amdgpu_gem.h"
5df58525 44#include "amdgpu_display.h"
5cb77114 45#include "amdgpu_ras.h"
e3e84b0a 46#include "amd_pcie.h"
d38ceaf9 47
fdafb359 48void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev)
62d73fbc
EQ
49{
50 struct amdgpu_gpu_instance *gpu_instance;
51 int i;
52
53 mutex_lock(&mgpu_info.mutex);
54
55 for (i = 0; i < mgpu_info.num_gpu; i++) {
56 gpu_instance = &(mgpu_info.gpu_ins[i]);
57 if (gpu_instance->adev == adev) {
58 mgpu_info.gpu_ins[i] =
59 mgpu_info.gpu_ins[mgpu_info.num_gpu - 1];
60 mgpu_info.num_gpu--;
61 if (adev->flags & AMD_IS_APU)
62 mgpu_info.num_apu--;
63 else
64 mgpu_info.num_dgpu--;
65 break;
66 }
67 }
68
69 mutex_unlock(&mgpu_info.mutex);
70}
71
d38ceaf9
AD
72/**
73 * amdgpu_driver_unload_kms - Main unload function for KMS.
74 *
75 * @dev: drm dev pointer
76 *
77 * This is the main unload function for KMS (all asics).
78 * Returns 0 on success.
79 */
11b3c20b 80void amdgpu_driver_unload_kms(struct drm_device *dev)
d38ceaf9 81{
1348969a 82 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9
AD
83
84 if (adev == NULL)
11b3c20b 85 return;
d38ceaf9 86
62d73fbc
EQ
87 amdgpu_unregister_gpu_instance(adev);
88
d38ceaf9 89 if (adev->rmmio == NULL)
8aba21b7 90 return;
d38ceaf9 91
3fa8f89d
S
92 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_UNLOAD))
93 DRM_WARN("smart shift update failed\n");
94
d38ceaf9 95 amdgpu_acpi_fini(adev);
72c8c97b 96 amdgpu_device_fini_hw(adev);
d38ceaf9
AD
97}
98
fdafb359 99void amdgpu_register_gpu_instance(struct amdgpu_device *adev)
62d73fbc
EQ
100{
101 struct amdgpu_gpu_instance *gpu_instance;
102
103 mutex_lock(&mgpu_info.mutex);
104
105 if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) {
106 DRM_ERROR("Cannot register more gpu instance\n");
107 mutex_unlock(&mgpu_info.mutex);
108 return;
109 }
110
111 gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]);
112 gpu_instance->adev = adev;
113 gpu_instance->mgpu_fan_enabled = 0;
114
115 mgpu_info.num_gpu++;
116 if (adev->flags & AMD_IS_APU)
117 mgpu_info.num_apu++;
118 else
119 mgpu_info.num_dgpu++;
120
121 mutex_unlock(&mgpu_info.mutex);
122}
123
d38ceaf9
AD
124/**
125 * amdgpu_driver_load_kms - Main load function for KMS.
126 *
8aba21b7 127 * @adev: pointer to struct amdgpu_device
d38ceaf9
AD
128 * @flags: device flags
129 *
130 * This is the main load function for KMS (all asics).
131 * Returns 0 on success, error on failure.
132 */
8aba21b7 133int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags)
d38ceaf9 134{
8aba21b7 135 struct drm_device *dev;
1daee8b4 136 int r, acpi_status;
d38ceaf9 137
8aba21b7 138 dev = adev_to_drm(adev);
d38ceaf9 139
d38ceaf9
AD
140 /* amdgpu_device_init should report only fatal error
141 * like memory allocation failure or iomapping failure,
142 * or memory manager initialization failure, it must
143 * properly initialize the GPU MC controller and permit
144 * VRAM allocation
145 */
8aba21b7 146 r = amdgpu_device_init(adev, flags);
1daee8b4 147 if (r) {
8f66090b 148 dev_err(dev->dev, "Fatal error during GPU init\n");
d38ceaf9
AD
149 goto out;
150 }
151
9c913f38 152 adev->pm.rpm_mode = AMDGPU_RUNPM_NONE;
b98c6299 153 if (amdgpu_device_supports_px(dev) &&
9c913f38 154 (amdgpu_runtime_pm != 0)) { /* enable PX as runtime mode */
50fe04d4 155 adev->pm.rpm_mode = AMDGPU_RUNPM_PX;
d00a88ab 156 dev_info(adev->dev, "Using ATPX for runtime pm\n");
157e8306 157 } else if (amdgpu_device_supports_boco(dev) &&
9c913f38 158 (amdgpu_runtime_pm != 0)) { /* enable boco as runtime mode */
50fe04d4 159 adev->pm.rpm_mode = AMDGPU_RUNPM_BOCO;
d00a88ab 160 dev_info(adev->dev, "Using BOCO for runtime pm\n");
b38c6968
AD
161 } else if (amdgpu_device_supports_baco(dev) &&
162 (amdgpu_runtime_pm != 0)) {
163 switch (adev->asic_type) {
b38c6968
AD
164 case CHIP_VEGA20:
165 case CHIP_ARCTURUS:
9c913f38 166 /* enable BACO as runpm mode if runpm=1 */
b38c6968 167 if (amdgpu_runtime_pm > 0)
9c913f38 168 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
b38c6968 169 break;
cd527780 170 case CHIP_VEGA10:
9c913f38 171 /* enable BACO as runpm mode if noretry=0 */
9b498efa 172 if (!adev->gmc.noretry)
9c913f38 173 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
cd527780 174 break;
b38c6968 175 default:
9c913f38
GC
176 /* enable BACO as runpm mode on CI+ */
177 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
b38c6968
AD
178 break;
179 }
d1acd68b 180
9c913f38 181 if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO)
d00a88ab 182 dev_info(adev->dev, "Using BACO for runtime pm\n");
b38c6968 183 }
72f058b7 184
d38ceaf9
AD
185 /* Call ACPI methods: require modeset init
186 * but failure is not fatal
187 */
ad36d71b
AP
188
189 acpi_status = amdgpu_acpi_init(adev);
190 if (acpi_status)
8f66090b 191 dev_dbg(dev->dev, "Error during ACPI methods call\n");
d38ceaf9 192
3fa8f89d
S
193 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_LOAD))
194 DRM_WARN("smart shift update failed\n");
195
d38ceaf9 196out:
d0d66b8c 197 if (r)
d38ceaf9 198 amdgpu_driver_unload_kms(dev);
d38ceaf9
AD
199
200 return r;
201}
202
000cab9a
HR
203static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
204 struct drm_amdgpu_query_fw *query_fw,
205 struct amdgpu_device *adev)
206{
207 switch (query_fw->fw_type) {
208 case AMDGPU_INFO_FW_VCE:
209 fw_info->ver = adev->vce.fw_version;
210 fw_info->feature = adev->vce.fb_version;
211 break;
212 case AMDGPU_INFO_FW_UVD:
213 fw_info->ver = adev->uvd.fw_version;
214 fw_info->feature = 0;
215 break;
3ac952b1
AD
216 case AMDGPU_INFO_FW_VCN:
217 fw_info->ver = adev->vcn.fw_version;
218 fw_info->feature = 0;
219 break;
000cab9a 220 case AMDGPU_INFO_FW_GMC:
770d13b1 221 fw_info->ver = adev->gmc.fw_version;
000cab9a
HR
222 fw_info->feature = 0;
223 break;
224 case AMDGPU_INFO_FW_GFX_ME:
225 fw_info->ver = adev->gfx.me_fw_version;
226 fw_info->feature = adev->gfx.me_feature_version;
227 break;
228 case AMDGPU_INFO_FW_GFX_PFP:
229 fw_info->ver = adev->gfx.pfp_fw_version;
230 fw_info->feature = adev->gfx.pfp_feature_version;
231 break;
232 case AMDGPU_INFO_FW_GFX_CE:
233 fw_info->ver = adev->gfx.ce_fw_version;
234 fw_info->feature = adev->gfx.ce_feature_version;
235 break;
236 case AMDGPU_INFO_FW_GFX_RLC:
237 fw_info->ver = adev->gfx.rlc_fw_version;
238 fw_info->feature = adev->gfx.rlc_feature_version;
239 break;
621a6318
HR
240 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
241 fw_info->ver = adev->gfx.rlc_srlc_fw_version;
242 fw_info->feature = adev->gfx.rlc_srlc_feature_version;
243 break;
244 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
245 fw_info->ver = adev->gfx.rlc_srlg_fw_version;
246 fw_info->feature = adev->gfx.rlc_srlg_feature_version;
247 break;
248 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
249 fw_info->ver = adev->gfx.rlc_srls_fw_version;
250 fw_info->feature = adev->gfx.rlc_srls_feature_version;
251 break;
670c6edf
HZ
252 case AMDGPU_INFO_FW_GFX_RLCP:
253 fw_info->ver = adev->gfx.rlcp_ucode_version;
254 fw_info->feature = adev->gfx.rlcp_ucode_feature_version;
255 break;
256 case AMDGPU_INFO_FW_GFX_RLCV:
257 fw_info->ver = adev->gfx.rlcv_ucode_version;
258 fw_info->feature = adev->gfx.rlcv_ucode_feature_version;
259 break;
000cab9a
HR
260 case AMDGPU_INFO_FW_GFX_MEC:
261 if (query_fw->index == 0) {
262 fw_info->ver = adev->gfx.mec_fw_version;
263 fw_info->feature = adev->gfx.mec_feature_version;
264 } else if (query_fw->index == 1) {
265 fw_info->ver = adev->gfx.mec2_fw_version;
266 fw_info->feature = adev->gfx.mec2_feature_version;
267 } else
268 return -EINVAL;
269 break;
270 case AMDGPU_INFO_FW_SMC:
271 fw_info->ver = adev->pm.fw_version;
272 fw_info->feature = 0;
273 break;
9b9ca62d 274 case AMDGPU_INFO_FW_TA:
f399d4de 275 switch (query_fw->index) {
4d5ae731 276 case TA_FW_TYPE_PSP_XGMI:
4320e6f8 277 fw_info->ver = adev->psp.xgmi_context.context.bin_desc.fw_version;
de3a1e33
CL
278 fw_info->feature = adev->psp.xgmi_context.context
279 .bin_desc.feature_version;
f399d4de 280 break;
4d5ae731 281 case TA_FW_TYPE_PSP_RAS:
4320e6f8 282 fw_info->ver = adev->psp.ras_context.context.bin_desc.fw_version;
de3a1e33
CL
283 fw_info->feature = adev->psp.ras_context.context
284 .bin_desc.feature_version;
f399d4de 285 break;
4d5ae731 286 case TA_FW_TYPE_PSP_HDCP:
4320e6f8 287 fw_info->ver = adev->psp.hdcp_context.context.bin_desc.fw_version;
de3a1e33
CL
288 fw_info->feature = adev->psp.hdcp_context.context
289 .bin_desc.feature_version;
f399d4de 290 break;
4d5ae731 291 case TA_FW_TYPE_PSP_DTM:
4320e6f8 292 fw_info->ver = adev->psp.dtm_context.context.bin_desc.fw_version;
de3a1e33
CL
293 fw_info->feature = adev->psp.dtm_context.context
294 .bin_desc.feature_version;
f399d4de 295 break;
4d5ae731 296 case TA_FW_TYPE_PSP_RAP:
4320e6f8 297 fw_info->ver = adev->psp.rap_context.context.bin_desc.fw_version;
de3a1e33
CL
298 fw_info->feature = adev->psp.rap_context.context
299 .bin_desc.feature_version;
4890d4e9 300 break;
e7bdf00e 301 case TA_FW_TYPE_PSP_SECUREDISPLAY:
4320e6f8 302 fw_info->ver = adev->psp.securedisplay_context.context.bin_desc.fw_version;
de3a1e33
CL
303 fw_info->feature =
304 adev->psp.securedisplay_context.context.bin_desc
305 .feature_version;
e7bdf00e 306 break;
f399d4de
C
307 default:
308 return -EINVAL;
9b9ca62d 309 }
310 break;
000cab9a
HR
311 case AMDGPU_INFO_FW_SDMA:
312 if (query_fw->index >= adev->sdma.num_instances)
313 return -EINVAL;
314 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
315 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
316 break;
6a7ed07e 317 case AMDGPU_INFO_FW_SOS:
222e0a71
CL
318 fw_info->ver = adev->psp.sos.fw_version;
319 fw_info->feature = adev->psp.sos.feature_version;
6a7ed07e
HR
320 break;
321 case AMDGPU_INFO_FW_ASD:
de3a1e33
CL
322 fw_info->ver = adev->psp.asd_context.bin_desc.fw_version;
323 fw_info->feature = adev->psp.asd_context.bin_desc.feature_version;
6a7ed07e 324 break;
4d11b4b2
DF
325 case AMDGPU_INFO_FW_DMCU:
326 fw_info->ver = adev->dm.dmcu_fw_version;
327 fw_info->feature = 0;
328 break;
976e51a7
NK
329 case AMDGPU_INFO_FW_DMCUB:
330 fw_info->ver = adev->dm.dmcub_fw_version;
331 fw_info->feature = 0;
332 break;
5120cb54 333 case AMDGPU_INFO_FW_TOC:
222e0a71
CL
334 fw_info->ver = adev->psp.toc.fw_version;
335 fw_info->feature = adev->psp.toc.feature_version;
5120cb54 336 break;
c4381d0e
BZ
337 case AMDGPU_INFO_FW_CAP:
338 fw_info->ver = adev->psp.cap_fw_version;
339 fw_info->feature = adev->psp.cap_feature_version;
340 break;
10faf078 341 case AMDGPU_INFO_FW_MES_KIQ:
1d522b51
GS
342 fw_info->ver = adev->mes.kiq_version & AMDGPU_MES_VERSION_MASK;
343 fw_info->feature = (adev->mes.kiq_version & AMDGPU_MES_FEAT_VERSION_MASK)
344 >> AMDGPU_MES_FEAT_VERSION_SHIFT;
10faf078
YZ
345 break;
346 case AMDGPU_INFO_FW_MES:
1d522b51
GS
347 fw_info->ver = adev->mes.sched_version & AMDGPU_MES_VERSION_MASK;
348 fw_info->feature = (adev->mes.sched_version & AMDGPU_MES_FEAT_VERSION_MASK)
349 >> AMDGPU_MES_FEAT_VERSION_SHIFT;
10faf078 350 break;
b7236296
DF
351 case AMDGPU_INFO_FW_IMU:
352 fw_info->ver = adev->gfx.imu_fw_version;
353 fw_info->feature = 0;
354 break;
5f6e9cdc
LY
355 case AMDGPU_INFO_FW_VPE:
356 fw_info->ver = adev->vpe.fw_version;
357 fw_info->feature = adev->vpe.feature_version;
358 break;
000cab9a
HR
359 default:
360 return -EINVAL;
361 }
362 return 0;
363}
364
a245daf3
CK
365static int amdgpu_hw_ip_info(struct amdgpu_device *adev,
366 struct drm_amdgpu_info *info,
367 struct drm_amdgpu_info_hw_ip *result)
368{
369 uint32_t ib_start_alignment = 0;
370 uint32_t ib_size_alignment = 0;
371 enum amd_ip_block_type type;
1b1f2fec 372 unsigned int num_rings = 0;
a245daf3
CK
373 unsigned int i, j;
374
375 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
376 return -EINVAL;
377
378 switch (info->query_hw_ip.type) {
379 case AMDGPU_HW_IP_GFX:
380 type = AMD_IP_BLOCK_TYPE_GFX;
381 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
c66ed765 382 if (adev->gfx.gfx_ring[i].sched.ready)
1b1f2fec 383 ++num_rings;
a245daf3
CK
384 ib_start_alignment = 32;
385 ib_size_alignment = 32;
386 break;
387 case AMDGPU_HW_IP_COMPUTE:
388 type = AMD_IP_BLOCK_TYPE_GFX;
389 for (i = 0; i < adev->gfx.num_compute_rings; i++)
c66ed765 390 if (adev->gfx.compute_ring[i].sched.ready)
1b1f2fec 391 ++num_rings;
a245daf3
CK
392 ib_start_alignment = 32;
393 ib_size_alignment = 32;
394 break;
395 case AMDGPU_HW_IP_DMA:
396 type = AMD_IP_BLOCK_TYPE_SDMA;
397 for (i = 0; i < adev->sdma.num_instances; i++)
c66ed765 398 if (adev->sdma.instance[i].ring.sched.ready)
1b1f2fec 399 ++num_rings;
a245daf3
CK
400 ib_start_alignment = 256;
401 ib_size_alignment = 4;
402 break;
403 case AMDGPU_HW_IP_UVD:
404 type = AMD_IP_BLOCK_TYPE_UVD;
405 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
406 if (adev->uvd.harvest_config & (1 << i))
407 continue;
1b1f2fec 408
c66ed765 409 if (adev->uvd.inst[i].ring.sched.ready)
1b1f2fec 410 ++num_rings;
a245daf3
CK
411 }
412 ib_start_alignment = 64;
413 ib_size_alignment = 64;
414 break;
415 case AMDGPU_HW_IP_VCE:
416 type = AMD_IP_BLOCK_TYPE_VCE;
417 for (i = 0; i < adev->vce.num_rings; i++)
c66ed765 418 if (adev->vce.ring[i].sched.ready)
1b1f2fec 419 ++num_rings;
a245daf3
CK
420 ib_start_alignment = 4;
421 ib_size_alignment = 1;
422 break;
423 case AMDGPU_HW_IP_UVD_ENC:
424 type = AMD_IP_BLOCK_TYPE_UVD;
425 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
426 if (adev->uvd.harvest_config & (1 << i))
427 continue;
1b1f2fec 428
a245daf3 429 for (j = 0; j < adev->uvd.num_enc_rings; j++)
c66ed765 430 if (adev->uvd.inst[i].ring_enc[j].sched.ready)
1b1f2fec 431 ++num_rings;
a245daf3
CK
432 }
433 ib_start_alignment = 64;
434 ib_size_alignment = 64;
435 break;
436 case AMDGPU_HW_IP_VCN_DEC:
437 type = AMD_IP_BLOCK_TYPE_VCN;
fa739f4b 438 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
56ee5122 439 if (adev->vcn.harvest_config & (1 << i))
cd1fd7b3
JZ
440 continue;
441
fa739f4b
JZ
442 if (adev->vcn.inst[i].ring_dec.sched.ready)
443 ++num_rings;
444 }
a245daf3
CK
445 ib_start_alignment = 16;
446 ib_size_alignment = 16;
447 break;
448 case AMDGPU_HW_IP_VCN_ENC:
449 type = AMD_IP_BLOCK_TYPE_VCN;
fa739f4b 450 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
56ee5122 451 if (adev->vcn.harvest_config & (1 << i))
cd1fd7b3
JZ
452 continue;
453
fa739f4b
JZ
454 for (j = 0; j < adev->vcn.num_enc_rings; j++)
455 if (adev->vcn.inst[i].ring_enc[j].sched.ready)
456 ++num_rings;
457 }
a245daf3
CK
458 ib_start_alignment = 64;
459 ib_size_alignment = 1;
460 break;
461 case AMDGPU_HW_IP_VCN_JPEG:
52f2e779
LL
462 type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
463 AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
464
0388aee7
LL
465 for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) {
466 if (adev->jpeg.harvest_config & (1 << i))
cd1fd7b3
JZ
467 continue;
468
bc224553
JZ
469 for (j = 0; j < adev->jpeg.num_jpeg_rings; j++)
470 if (adev->jpeg.inst[i].ring_dec[j].sched.ready)
471 ++num_rings;
fa739f4b 472 }
a245daf3
CK
473 ib_start_alignment = 16;
474 ib_size_alignment = 16;
475 break;
523c1280
LY
476 case AMDGPU_HW_IP_VPE:
477 type = AMD_IP_BLOCK_TYPE_VPE;
478 if (adev->vpe.ring.sched.ready)
479 ++num_rings;
480 ib_start_alignment = 256;
481 ib_size_alignment = 4;
482 break;
a245daf3
CK
483 default:
484 return -EINVAL;
485 }
486
487 for (i = 0; i < adev->num_ip_blocks; i++)
488 if (adev->ip_blocks[i].version->type == type &&
489 adev->ip_blocks[i].status.valid)
490 break;
491
492 if (i == adev->num_ip_blocks)
493 return 0;
494
1b1f2fec
CK
495 num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type],
496 num_rings);
497
a245daf3
CK
498 result->hw_ip_version_major = adev->ip_blocks[i].version->major;
499 result->hw_ip_version_minor = adev->ip_blocks[i].version->minor;
af14e7c2
AD
500
501 if (adev->asic_type >= CHIP_VEGA10) {
502 switch (type) {
503 case AMD_IP_BLOCK_TYPE_GFX:
504 result->ip_discovery_version = adev->ip_versions[GC_HWIP][0];
505 break;
506 case AMD_IP_BLOCK_TYPE_SDMA:
507 result->ip_discovery_version = adev->ip_versions[SDMA0_HWIP][0];
508 break;
509 case AMD_IP_BLOCK_TYPE_UVD:
510 case AMD_IP_BLOCK_TYPE_VCN:
511 case AMD_IP_BLOCK_TYPE_JPEG:
512 result->ip_discovery_version = adev->ip_versions[UVD_HWIP][0];
513 break;
514 case AMD_IP_BLOCK_TYPE_VCE:
515 result->ip_discovery_version = adev->ip_versions[VCE_HWIP][0];
516 break;
517 default:
518 result->ip_discovery_version = 0;
519 break;
520 }
521 } else {
522 result->ip_discovery_version = 0;
523 }
a245daf3 524 result->capabilities_flags = 0;
1b1f2fec 525 result->available_rings = (1 << num_rings) - 1;
a245daf3
CK
526 result->ib_start_alignment = ib_start_alignment;
527 result->ib_size_alignment = ib_size_alignment;
528 return 0;
529}
530
d38ceaf9
AD
531/*
532 * Userspace get information ioctl
533 */
534/**
535 * amdgpu_info_ioctl - answer a device specific request.
536 *
8970b698 537 * @dev: drm device pointer
d38ceaf9
AD
538 * @data: request object
539 * @filp: drm filp
540 *
541 * This function is used to pass device specific parameters to the userspace
542 * drivers. Examples include: pci device id, pipeline parms, tiling params,
543 * etc. (all asics).
544 * Returns 0 on success, -EINVAL on failure.
545 */
5088d657 546int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
d38ceaf9 547{
1348969a 548 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9
AD
549 struct drm_amdgpu_info *info = data;
550 struct amdgpu_mode_info *minfo = &adev->mode_info;
ec2c467e 551 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
d38ceaf9
AD
552 uint32_t size = info->return_size;
553 struct drm_crtc *crtc;
554 uint32_t ui32 = 0;
555 uint64_t ui64 = 0;
a245daf3 556 int i, found;
5ebbac4b 557 int ui32_size = sizeof(ui32);
d38ceaf9
AD
558
559 if (!info->return_size || !info->return_pointer)
560 return -EINVAL;
561
562 switch (info->query) {
563 case AMDGPU_INFO_ACCEL_WORKING:
564 ui32 = adev->accel_working;
565 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
566 case AMDGPU_INFO_CRTC_FROM_ID:
567 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
568 crtc = (struct drm_crtc *)minfo->crtcs[i];
569 if (crtc && crtc->base.id == info->mode_crtc.id) {
570 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
a0cc8e15 571
d38ceaf9
AD
572 ui32 = amdgpu_crtc->crtc_id;
573 found = 1;
574 break;
575 }
576 }
577 if (!found) {
578 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
579 return -EINVAL;
580 }
581 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
582 case AMDGPU_INFO_HW_IP_INFO: {
583 struct drm_amdgpu_info_hw_ip ip = {};
a245daf3 584 int ret;
d38ceaf9 585
a245daf3
CK
586 ret = amdgpu_hw_ip_info(adev, info, &ip);
587 if (ret)
588 return ret;
d38ceaf9 589
a0cc8e15 590 ret = copy_to_user(out, &ip, min_t(size_t, size, sizeof(ip)));
a245daf3 591 return ret ? -EFAULT : 0;
d38ceaf9
AD
592 }
593 case AMDGPU_INFO_HW_IP_COUNT: {
5fc3aeeb 594 enum amd_ip_block_type type;
d38ceaf9
AD
595 uint32_t count = 0;
596
597 switch (info->query_hw_ip.type) {
598 case AMDGPU_HW_IP_GFX:
5fc3aeeb 599 type = AMD_IP_BLOCK_TYPE_GFX;
d38ceaf9
AD
600 break;
601 case AMDGPU_HW_IP_COMPUTE:
5fc3aeeb 602 type = AMD_IP_BLOCK_TYPE_GFX;
d38ceaf9
AD
603 break;
604 case AMDGPU_HW_IP_DMA:
5fc3aeeb 605 type = AMD_IP_BLOCK_TYPE_SDMA;
d38ceaf9
AD
606 break;
607 case AMDGPU_HW_IP_UVD:
5fc3aeeb 608 type = AMD_IP_BLOCK_TYPE_UVD;
d38ceaf9
AD
609 break;
610 case AMDGPU_HW_IP_VCE:
5fc3aeeb 611 type = AMD_IP_BLOCK_TYPE_VCE;
d38ceaf9 612 break;
63defd3f
LL
613 case AMDGPU_HW_IP_UVD_ENC:
614 type = AMD_IP_BLOCK_TYPE_UVD;
615 break;
bdc799e5 616 case AMDGPU_HW_IP_VCN_DEC:
cefbc598 617 case AMDGPU_HW_IP_VCN_ENC:
bdc799e5
LL
618 type = AMD_IP_BLOCK_TYPE_VCN;
619 break;
52f2e779
LL
620 case AMDGPU_HW_IP_VCN_JPEG:
621 type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
622 AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
623 break;
d38ceaf9
AD
624 default:
625 return -EINVAL;
626 }
627
628 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107
AD
629 if (adev->ip_blocks[i].version->type == type &&
630 adev->ip_blocks[i].status.valid &&
d38ceaf9
AD
631 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
632 count++;
633
634 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
635 }
636 case AMDGPU_INFO_TIMESTAMP:
b95e31fd 637 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
d38ceaf9
AD
638 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
639 case AMDGPU_INFO_FW_VERSION: {
640 struct drm_amdgpu_info_firmware fw_info;
000cab9a 641 int ret;
d38ceaf9
AD
642
643 /* We only support one instance of each IP block right now. */
644 if (info->query_fw.ip_instance != 0)
645 return -EINVAL;
646
000cab9a
HR
647 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
648 if (ret)
649 return ret;
650
d38ceaf9
AD
651 return copy_to_user(out, &fw_info,
652 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
653 }
654 case AMDGPU_INFO_NUM_BYTES_MOVED:
655 ui64 = atomic64_read(&adev->num_bytes_moved);
656 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
83a59b63
MO
657 case AMDGPU_INFO_NUM_EVICTIONS:
658 ui64 = atomic64_read(&adev->num_evictions);
659 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
68e2c5ff
MO
660 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
661 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
662 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
d38ceaf9 663 case AMDGPU_INFO_VRAM_USAGE:
7db47b83 664 ui64 = ttm_resource_manager_usage(&adev->mman.vram_mgr.manager);
d38ceaf9
AD
665 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
666 case AMDGPU_INFO_VIS_VRAM_USAGE:
ec6aae97 667 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
d38ceaf9
AD
668 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
669 case AMDGPU_INFO_GTT_USAGE:
dfa714b8 670 ui64 = ttm_resource_manager_usage(&adev->mman.gtt_mgr.manager);
d38ceaf9
AD
671 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
672 case AMDGPU_INFO_GDS_CONFIG: {
673 struct drm_amdgpu_info_gds gds_info;
674
c92b90cc 675 memset(&gds_info, 0, sizeof(gds_info));
dca29491
CK
676 gds_info.compute_partition_size = adev->gds.gds_size;
677 gds_info.gds_total_size = adev->gds.gds_size;
678 gds_info.gws_per_compute_partition = adev->gds.gws_size;
679 gds_info.oa_per_compute_partition = adev->gds.oa_size;
d38ceaf9
AD
680 return copy_to_user(out, &gds_info,
681 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
682 }
683 case AMDGPU_INFO_VRAM_GTT: {
684 struct drm_amdgpu_info_vram_gtt vram_gtt;
685
a5ccfe5c 686 vram_gtt.vram_size = adev->gmc.real_vram_size -
9d1b3c78
CK
687 atomic64_read(&adev->vram_pin_size) -
688 AMDGPU_VM_RESERVED_VRAM;
689 vram_gtt.vram_cpu_accessible_size =
690 min(adev->gmc.visible_vram_size -
691 atomic64_read(&adev->visible_pin_size),
692 vram_gtt.vram_size);
6c28aed6 693 vram_gtt.gtt_size = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)->size;
a5ccfe5c 694 vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size);
d38ceaf9
AD
695 return copy_to_user(out, &vram_gtt,
696 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
697 }
e0adf6c8
JZ
698 case AMDGPU_INFO_MEMORY: {
699 struct drm_amdgpu_memory_info mem;
9de59bc2 700 struct ttm_resource_manager *gtt_man =
dfa714b8 701 &adev->mman.gtt_mgr.manager;
7db47b83
CK
702 struct ttm_resource_manager *vram_man =
703 &adev->mman.vram_mgr.manager;
dfa714b8 704
e0adf6c8 705 memset(&mem, 0, sizeof(mem));
770d13b1 706 mem.vram.total_heap_size = adev->gmc.real_vram_size;
a5ccfe5c 707 mem.vram.usable_heap_size = adev->gmc.real_vram_size -
9d1b3c78
CK
708 atomic64_read(&adev->vram_pin_size) -
709 AMDGPU_VM_RESERVED_VRAM;
3c848bb3 710 mem.vram.heap_usage =
7db47b83 711 ttm_resource_manager_usage(vram_man);
e0adf6c8
JZ
712 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
713
714 mem.cpu_accessible_vram.total_heap_size =
770d13b1 715 adev->gmc.visible_vram_size;
9d1b3c78
CK
716 mem.cpu_accessible_vram.usable_heap_size =
717 min(adev->gmc.visible_vram_size -
718 atomic64_read(&adev->visible_pin_size),
719 mem.vram.usable_heap_size);
e0adf6c8 720 mem.cpu_accessible_vram.heap_usage =
ec6aae97 721 amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
e0adf6c8
JZ
722 mem.cpu_accessible_vram.max_allocation =
723 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
724
6c28aed6 725 mem.gtt.total_heap_size = gtt_man->size;
a5ccfe5c
MD
726 mem.gtt.usable_heap_size = mem.gtt.total_heap_size -
727 atomic64_read(&adev->gart_pin_size);
dfa714b8 728 mem.gtt.heap_usage = ttm_resource_manager_usage(gtt_man);
e0adf6c8
JZ
729 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
730
731 return copy_to_user(out, &mem,
732 min((size_t)size, sizeof(mem)))
cfa32556
JZ
733 ? -EFAULT : 0;
734 }
d38ceaf9 735 case AMDGPU_INFO_READ_MMR_REG: {
a0cc8e15 736 unsigned int n, alloc_size;
d38ceaf9 737 uint32_t *regs;
a0cc8e15 738 unsigned int se_num = (info->read_mmr_reg.instance >>
d38ceaf9
AD
739 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
740 AMDGPU_INFO_MMR_SE_INDEX_MASK;
a0cc8e15 741 unsigned int sh_num = (info->read_mmr_reg.instance >>
d38ceaf9
AD
742 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
743 AMDGPU_INFO_MMR_SH_INDEX_MASK;
744
745 /* set full masks if the userspace set all bits
a0cc8e15
SS
746 * in the bitfields
747 */
d38ceaf9
AD
748 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
749 se_num = 0xffffffff;
b5b97cab
AD
750 else if (se_num >= AMDGPU_GFX_MAX_SE)
751 return -EINVAL;
d38ceaf9
AD
752 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
753 sh_num = 0xffffffff;
b5b97cab
AD
754 else if (sh_num >= AMDGPU_GFX_MAX_SH_PER_SE)
755 return -EINVAL;
d38ceaf9 756
73d8e6c7
T
757 if (info->read_mmr_reg.count > 128)
758 return -EINVAL;
759
0d2edd37 760 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
d38ceaf9
AD
761 if (!regs)
762 return -ENOMEM;
0d2edd37 763 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
d38ceaf9 764
ca9317b9
AD
765 amdgpu_gfx_off_ctrl(adev, false);
766 for (i = 0; i < info->read_mmr_reg.count; i++) {
d38ceaf9
AD
767 if (amdgpu_asic_read_register(adev, se_num, sh_num,
768 info->read_mmr_reg.dword_offset + i,
769 &regs[i])) {
770 DRM_DEBUG_KMS("unallowed offset %#x\n",
771 info->read_mmr_reg.dword_offset + i);
772 kfree(regs);
ca9317b9 773 amdgpu_gfx_off_ctrl(adev, true);
d38ceaf9
AD
774 return -EFAULT;
775 }
ca9317b9
AD
776 }
777 amdgpu_gfx_off_ctrl(adev, true);
d38ceaf9
AD
778 n = copy_to_user(out, regs, min(size, alloc_size));
779 kfree(regs);
780 return n ? -EFAULT : 0;
781 }
782 case AMDGPU_INFO_DEV_INFO: {
a5a52a43 783 struct drm_amdgpu_info_device *dev_info;
5b565e0e 784 uint64_t vm_size;
e3e84b0a 785 uint32_t pcie_gen_mask;
a5a52a43
LJ
786 int ret;
787
788 dev_info = kzalloc(sizeof(*dev_info), GFP_KERNEL);
789 if (!dev_info)
790 return -ENOMEM;
d38ceaf9 791
8f66090b 792 dev_info->device_id = adev->pdev->device;
a5a52a43
LJ
793 dev_info->chip_rev = adev->rev_id;
794 dev_info->external_rev = adev->external_rev_id;
8f66090b 795 dev_info->pci_rev = adev->pdev->revision;
a5a52a43
LJ
796 dev_info->family = adev->family;
797 dev_info->num_shader_engines = adev->gfx.config.max_shader_engines;
798 dev_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
d38ceaf9 799 /* return all clocks in KHz */
a5a52a43 800 dev_info->gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
32bf7106 801 if (adev->pm.dpm_enabled) {
a5a52a43
LJ
802 dev_info->max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
803 dev_info->max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
88347fa1
EQ
804 dev_info->min_engine_clock = amdgpu_dpm_get_sclk(adev, true) * 10;
805 dev_info->min_memory_clock = amdgpu_dpm_get_mclk(adev, true) * 10;
32bf7106 806 } else {
88347fa1
EQ
807 dev_info->max_engine_clock =
808 dev_info->min_engine_clock =
809 adev->clock.default_sclk * 10;
810 dev_info->max_memory_clock =
811 dev_info->min_memory_clock =
812 adev->clock.default_mclk * 10;
32bf7106 813 }
a5a52a43
LJ
814 dev_info->enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
815 dev_info->num_rb_pipes = adev->gfx.config.max_backends_per_se *
0b10029d 816 adev->gfx.config.max_shader_engines;
a5a52a43 817 dev_info->num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
a5a52a43 818 dev_info->ids_flags = 0;
2f7d10b3 819 if (adev->flags & AMD_IS_APU)
a5a52a43 820 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
02ff519e 821 if (adev->gfx.mcbp)
a5a52a43 822 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
16c642ec 823 if (amdgpu_is_tmz(adev))
a5a52a43 824 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_TMZ;
b299221f
MO
825 if (adev->gfx.config.ta_cntl2_truncate_coord_mode)
826 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD;
5b565e0e
CK
827
828 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
a3e9a15a 829 vm_size -= AMDGPU_VA_RESERVED_SIZE;
6b034e25
CK
830
831 /* Older VCE FW versions are buggy and can handle only 40bits */
09b6f25b
CK
832 if (adev->vce.fw_version &&
833 adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
6b034e25
CK
834 vm_size = min(vm_size, 1ULL << 40);
835
a5a52a43
LJ
836 dev_info->virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
837 dev_info->virtual_address_max =
ad9a5b78 838 min(vm_size, AMDGPU_GMC_HOLE_START);
5b565e0e 839
ad9a5b78 840 if (vm_size > AMDGPU_GMC_HOLE_START) {
a5a52a43
LJ
841 dev_info->high_va_offset = AMDGPU_GMC_HOLE_END;
842 dev_info->high_va_max = AMDGPU_GMC_HOLE_END | vm_size;
5b565e0e 843 }
f4d3da72 844 dev_info->virtual_address_alignment = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
a5a52a43 845 dev_info->pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
f4d3da72 846 dev_info->gart_page_size = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
a5a52a43
LJ
847 dev_info->cu_active_number = adev->gfx.cu_info.number;
848 dev_info->cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
849 dev_info->ce_ram_size = adev->gfx.ce_ram_size;
850 memcpy(&dev_info->cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
dbfe85ea 851 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
a5a52a43 852 memcpy(&dev_info->cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
f705a6f0 853 sizeof(dev_info->cu_bitmap));
a5a52a43
LJ
854 dev_info->vram_type = adev->gmc.vram_type;
855 dev_info->vram_bit_width = adev->gmc.vram_width;
856 dev_info->vce_harvest_config = adev->vce.harvest_config;
857 dev_info->gc_double_offchip_lds_buf =
df6e2c4a 858 adev->gfx.config.double_offchip_lds_buf;
a5a52a43
LJ
859 dev_info->wave_front_size = adev->gfx.cu_info.wave_front_size;
860 dev_info->num_shader_visible_vgprs = adev->gfx.config.max_gprs;
861 dev_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
862 dev_info->num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
863 dev_info->gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
864 dev_info->gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
865 dev_info->max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
bce23e00 866
be9250fb 867 if (adev->family >= AMDGPU_FAMILY_NV)
a5a52a43 868 dev_info->pa_sc_tile_steering_override =
be9250fb
HZ
869 adev->gfx.config.pa_sc_tile_steering_override;
870
a5a52a43 871 dev_info->tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask;
815fb4c9 872
e3e84b0a
MO
873 /* Combine the chip gen mask with the platform (CPU/mobo) mask. */
874 pcie_gen_mask = adev->pm.pcie_gen_mask & (adev->pm.pcie_gen_mask >> 16);
875 dev_info->pcie_gen = fls(pcie_gen_mask);
876 dev_info->pcie_num_lanes =
877 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 ? 32 :
878 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 ? 16 :
879 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 ? 12 :
880 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 ? 8 :
881 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 ? 4 :
882 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 ? 2 : 1;
883
b299221f
MO
884 dev_info->tcp_cache_size = adev->gfx.config.gc_tcp_l1_size;
885 dev_info->num_sqc_per_wgp = adev->gfx.config.gc_num_sqc_per_wgp;
886 dev_info->sqc_data_cache_size = adev->gfx.config.gc_l1_data_cache_size_per_sqc;
887 dev_info->sqc_inst_cache_size = adev->gfx.config.gc_l1_instruction_cache_size_per_sqc;
888 dev_info->gl1c_cache_size = adev->gfx.config.gc_gl1c_size_per_instance *
889 adev->gfx.config.gc_gl1c_per_sa;
890 dev_info->gl2c_cache_size = adev->gfx.config.gc_gl2c_per_gpu;
891 dev_info->mall_size = adev->gmc.mall_size;
892
1ba91b54
AD
893
894 if (adev->gfx.funcs->get_gfx_shadow_info) {
895 struct amdgpu_gfx_shadow_info shadow_info;
896
897 ret = amdgpu_gfx_get_gfx_shadow_info(adev, &shadow_info);
898 if (!ret) {
899 dev_info->shadow_size = shadow_info.shadow_size;
900 dev_info->shadow_alignment = shadow_info.shadow_alignment;
901 dev_info->csa_size = shadow_info.csa_size;
902 dev_info->csa_alignment = shadow_info.csa_alignment;
903 }
904 }
905
a5a52a43
LJ
906 ret = copy_to_user(out, dev_info,
907 min((size_t)size, sizeof(*dev_info))) ? -EFAULT : 0;
908 kfree(dev_info);
909 return ret;
d38ceaf9 910 }
07fecde5 911 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
a0cc8e15 912 unsigned int i;
07fecde5
AD
913 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
914 struct amd_vce_state *vce_state;
915
916 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
917 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
918 if (vce_state) {
919 vce_clk_table.entries[i].sclk = vce_state->sclk;
920 vce_clk_table.entries[i].mclk = vce_state->mclk;
921 vce_clk_table.entries[i].eclk = vce_state->evclk;
922 vce_clk_table.num_valid_entries++;
923 }
924 }
925
926 return copy_to_user(out, &vce_clk_table,
927 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
928 }
40ee5888
EQ
929 case AMDGPU_INFO_VBIOS: {
930 uint32_t bios_size = adev->bios_size;
931
932 switch (info->vbios_info.type) {
933 case AMDGPU_INFO_VBIOS_SIZE:
934 return copy_to_user(out, &bios_size,
935 min((size_t)size, sizeof(bios_size)))
936 ? -EFAULT : 0;
937 case AMDGPU_INFO_VBIOS_IMAGE: {
938 uint8_t *bios;
939 uint32_t bios_offset = info->vbios_info.offset;
940
941 if (bios_offset >= bios_size)
942 return -EINVAL;
943
944 bios = adev->bios + bios_offset;
945 return copy_to_user(out, bios,
946 min((size_t)size, (size_t)(bios_size - bios_offset)))
947 ? -EFAULT : 0;
948 }
29b4c589
JG
949 case AMDGPU_INFO_VBIOS_INFO: {
950 struct drm_amdgpu_info_vbios vbios_info = {};
951 struct atom_context *atom_context;
952
953 atom_context = adev->mode_info.atom_context;
86f2ec22
DF
954 if (atom_context) {
955 memcpy(vbios_info.name, atom_context->name,
956 sizeof(atom_context->name));
957 memcpy(vbios_info.vbios_pn, atom_context->vbios_pn,
958 sizeof(atom_context->vbios_pn));
959 vbios_info.version = atom_context->version;
960 memcpy(vbios_info.vbios_ver_str, atom_context->vbios_ver_str,
961 sizeof(atom_context->vbios_ver_str));
962 memcpy(vbios_info.date, atom_context->date,
963 sizeof(atom_context->date));
964 }
29b4c589
JG
965
966 return copy_to_user(out, &vbios_info,
967 min((size_t)size, sizeof(vbios_info))) ? -EFAULT : 0;
968 }
40ee5888
EQ
969 default:
970 DRM_DEBUG_KMS("Invalid request %d\n",
971 info->vbios_info.type);
972 return -EINVAL;
973 }
974 }
44879b62
AN
975 case AMDGPU_INFO_NUM_HANDLES: {
976 struct drm_amdgpu_info_num_handles handle;
977
978 switch (info->query_hw_ip.type) {
979 case AMDGPU_HW_IP_UVD:
980 /* Starting Polaris, we support unlimited UVD handles */
981 if (adev->asic_type < CHIP_POLARIS10) {
982 handle.uvd_max_handles = adev->uvd.max_handles;
983 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
984
985 return copy_to_user(out, &handle,
986 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
987 } else {
988 return -ENODATA;
989 }
990
991 break;
992 default:
993 return -EINVAL;
994 }
995 }
5ebbac4b 996 case AMDGPU_INFO_SENSOR: {
b13aa109 997 if (!adev->pm.dpm_enabled)
5ebbac4b
AD
998 return -ENOENT;
999
1000 switch (info->sensor_info.type) {
1001 case AMDGPU_INFO_SENSOR_GFX_SCLK:
1002 /* get sclk in Mhz */
1003 if (amdgpu_dpm_read_sensor(adev,
1004 AMDGPU_PP_SENSOR_GFX_SCLK,
1005 (void *)&ui32, &ui32_size)) {
1006 return -EINVAL;
1007 }
1008 ui32 /= 100;
1009 break;
1010 case AMDGPU_INFO_SENSOR_GFX_MCLK:
1011 /* get mclk in Mhz */
1012 if (amdgpu_dpm_read_sensor(adev,
1013 AMDGPU_PP_SENSOR_GFX_MCLK,
1014 (void *)&ui32, &ui32_size)) {
1015 return -EINVAL;
1016 }
1017 ui32 /= 100;
1018 break;
1019 case AMDGPU_INFO_SENSOR_GPU_TEMP:
1020 /* get temperature in millidegrees C */
1021 if (amdgpu_dpm_read_sensor(adev,
1022 AMDGPU_PP_SENSOR_GPU_TEMP,
1023 (void *)&ui32, &ui32_size)) {
1024 return -EINVAL;
1025 }
1026 break;
1027 case AMDGPU_INFO_SENSOR_GPU_LOAD:
1028 /* get GPU load */
1029 if (amdgpu_dpm_read_sensor(adev,
1030 AMDGPU_PP_SENSOR_GPU_LOAD,
1031 (void *)&ui32, &ui32_size)) {
1032 return -EINVAL;
1033 }
1034 break;
1035 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
1036 /* get average GPU power */
1037 if (amdgpu_dpm_read_sensor(adev,
9366c2e8 1038 AMDGPU_PP_SENSOR_GPU_AVG_POWER,
5b79d048 1039 (void *)&ui32, &ui32_size)) {
5ebbac4b
AD
1040 return -EINVAL;
1041 }
5b79d048 1042 ui32 >>= 8;
5ebbac4b
AD
1043 break;
1044 case AMDGPU_INFO_SENSOR_VDDNB:
1045 /* get VDDNB in millivolts */
1046 if (amdgpu_dpm_read_sensor(adev,
1047 AMDGPU_PP_SENSOR_VDDNB,
1048 (void *)&ui32, &ui32_size)) {
1049 return -EINVAL;
1050 }
1051 break;
1052 case AMDGPU_INFO_SENSOR_VDDGFX:
1053 /* get VDDGFX in millivolts */
1054 if (amdgpu_dpm_read_sensor(adev,
1055 AMDGPU_PP_SENSOR_VDDGFX,
1056 (void *)&ui32, &ui32_size)) {
1057 return -EINVAL;
1058 }
1059 break;
60bbade2
RZ
1060 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
1061 /* get stable pstate sclk in Mhz */
1062 if (amdgpu_dpm_read_sensor(adev,
1063 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
1064 (void *)&ui32, &ui32_size)) {
1065 return -EINVAL;
1066 }
1067 ui32 /= 100;
1068 break;
1069 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
1070 /* get stable pstate mclk in Mhz */
1071 if (amdgpu_dpm_read_sensor(adev,
1072 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
1073 (void *)&ui32, &ui32_size)) {
1074 return -EINVAL;
1075 }
1076 ui32 /= 100;
1077 break;
5cfd9784
EQ
1078 case AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK:
1079 /* get peak pstate sclk in Mhz */
1080 if (amdgpu_dpm_read_sensor(adev,
1081 AMDGPU_PP_SENSOR_PEAK_PSTATE_SCLK,
1082 (void *)&ui32, &ui32_size)) {
1083 return -EINVAL;
1084 }
1085 ui32 /= 100;
1086 break;
1087 case AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK:
1088 /* get peak pstate mclk in Mhz */
1089 if (amdgpu_dpm_read_sensor(adev,
1090 AMDGPU_PP_SENSOR_PEAK_PSTATE_MCLK,
1091 (void *)&ui32, &ui32_size)) {
1092 return -EINVAL;
1093 }
1094 ui32 /= 100;
1095 break;
5ebbac4b
AD
1096 default:
1097 DRM_DEBUG_KMS("Invalid request %d\n",
1098 info->sensor_info.type);
1099 return -EINVAL;
1100 }
1101 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
1102 }
1f7251b7
CK
1103 case AMDGPU_INFO_VRAM_LOST_COUNTER:
1104 ui32 = atomic_read(&adev->vram_lost_counter);
1105 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
5cb77114 1106 case AMDGPU_INFO_RAS_ENABLED_FEATURES: {
1107 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1febb00e 1108 uint64_t ras_mask;
5cb77114 1109
1110 if (!ras)
1111 return -EINVAL;
8ab0d6f0 1112 ras_mask = (uint64_t)adev->ras_enabled << 32 | ras->features;
1febb00e 1113
1114 return copy_to_user(out, &ras_mask,
1115 min_t(u64, size, sizeof(ras_mask))) ?
5cb77114 1116 -EFAULT : 0;
1117 }
f35e9bdb
AD
1118 case AMDGPU_INFO_VIDEO_CAPS: {
1119 const struct amdgpu_video_codecs *codecs;
1120 struct drm_amdgpu_info_video_caps *caps;
1121 int r;
1122
bc8ba5f2
AD
1123 if (!adev->asic_funcs->query_video_codecs)
1124 return -EINVAL;
1125
f35e9bdb
AD
1126 switch (info->video_cap.type) {
1127 case AMDGPU_INFO_VIDEO_CAPS_DECODE:
1128 r = amdgpu_asic_query_video_codecs(adev, false, &codecs);
1129 if (r)
1130 return -EINVAL;
1131 break;
1132 case AMDGPU_INFO_VIDEO_CAPS_ENCODE:
1133 r = amdgpu_asic_query_video_codecs(adev, true, &codecs);
1134 if (r)
1135 return -EINVAL;
1136 break;
1137 default:
1138 DRM_DEBUG_KMS("Invalid request %d\n",
1139 info->video_cap.type);
1140 return -EINVAL;
1141 }
1142
1143 caps = kzalloc(sizeof(*caps), GFP_KERNEL);
1144 if (!caps)
1145 return -ENOMEM;
1146
1147 for (i = 0; i < codecs->codec_count; i++) {
1148 int idx = codecs->codec_array[i].codec_type;
1149
1150 switch (idx) {
6f786950
AD
1151 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2:
1152 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4:
1153 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1:
1154 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC:
1155 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC:
1156 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG:
1157 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9:
1158 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1:
f35e9bdb
AD
1159 caps->codec_info[idx].valid = 1;
1160 caps->codec_info[idx].max_width =
1161 codecs->codec_array[i].max_width;
1162 caps->codec_info[idx].max_height =
1163 codecs->codec_array[i].max_height;
1164 caps->codec_info[idx].max_pixels_per_frame =
1165 codecs->codec_array[i].max_pixels_per_frame;
1166 caps->codec_info[idx].max_level =
1167 codecs->codec_array[i].max_level;
1168 break;
1169 default:
1170 break;
1171 }
1172 }
1173 r = copy_to_user(out, caps,
1174 min((size_t)size, sizeof(*caps))) ? -EFAULT : 0;
1175 kfree(caps);
1176 return r;
1177 }
4f18b9a6
BN
1178 case AMDGPU_INFO_MAX_IBS: {
1179 uint32_t max_ibs[AMDGPU_HW_IP_NUM];
1180
1181 for (i = 0; i < AMDGPU_HW_IP_NUM; ++i)
1182 max_ibs[i] = amdgpu_ring_max_ibs(i);
1183
1184 return copy_to_user(out, max_ibs,
1185 min((size_t)size, sizeof(max_ibs))) ? -EFAULT : 0;
1186 }
d38ceaf9
AD
1187 default:
1188 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
1189 return -EINVAL;
1190 }
1191 return 0;
1192}
1193
1194
1195/*
1196 * Outdated mess for old drm with Xorg being in charge (void function now).
1197 */
1198/**
8b7530b1 1199 * amdgpu_driver_lastclose_kms - drm callback for last close
d38ceaf9
AD
1200 *
1201 * @dev: drm dev pointer
1202 *
1694467b 1203 * Switch vga_switcheroo state after last close (all asics).
d38ceaf9
AD
1204 */
1205void amdgpu_driver_lastclose_kms(struct drm_device *dev)
1206{
ab77e02c 1207 drm_fb_helper_lastclose(dev);
d38ceaf9
AD
1208 vga_switcheroo_process_delayed_switch();
1209}
1210
1211/**
1212 * amdgpu_driver_open_kms - drm callback for open
1213 *
1214 * @dev: drm dev pointer
1215 * @file_priv: drm file
1216 *
1217 * On device open, init vm on cayman+ (all asics).
1218 * Returns 0 on success, error on failure.
1219 */
1220int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
1221{
1348969a 1222 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 1223 struct amdgpu_fpriv *fpriv;
5c2ff9a6 1224 int r, pasid;
d38ceaf9 1225
2c486cc4 1226 /* Ensure IB tests are run on ring */
beff74bc 1227 flush_delayed_work(&adev->delayed_init_work);
2c486cc4 1228
7c6e68c7
AG
1229
1230 if (amdgpu_ras_intr_triggered()) {
1231 DRM_ERROR("RAS Intr triggered, device disabled!!");
1232 return -EHWPOISON;
1233 }
1234
d38ceaf9
AD
1235 file_priv->driver_priv = NULL;
1236
1237 r = pm_runtime_get_sync(dev->dev);
1238 if (r < 0)
9ba8923c 1239 goto pm_put;
d38ceaf9
AD
1240
1241 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
dc08267a
AD
1242 if (unlikely(!fpriv)) {
1243 r = -ENOMEM;
1244 goto out_suspend;
1245 }
d38ceaf9 1246
5c2ff9a6
CK
1247 pasid = amdgpu_pasid_alloc(16);
1248 if (pasid < 0) {
1249 dev_warn(adev->dev, "No more PASIDs available!");
1250 pasid = 0;
dc08267a 1251 }
a35455d0 1252
50e63308 1253 r = amdgpu_xcp_open_device(adev, fpriv, file_priv);
5c2ff9a6
CK
1254 if (r)
1255 goto error_pasid;
d38ceaf9 1256
5003ca63 1257 r = amdgpu_vm_init(adev, &fpriv->vm, fpriv->xcp_id);
934deb64 1258 if (r)
50e63308 1259 goto error_pasid;
934deb64 1260
88f7f881
ND
1261 r = amdgpu_vm_set_pasid(adev, &fpriv->vm, pasid);
1262 if (r)
1263 goto error_vm;
1264
b85891bd
JZ
1265 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
1266 if (!fpriv->prt_va) {
1267 r = -ENOMEM;
5c2ff9a6 1268 goto error_vm;
b85891bd
JZ
1269 }
1270
02ff519e 1271 if (adev->gfx.mcbp) {
1e256e27
RZ
1272 uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
1273
1274 r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
1275 &fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE);
5c2ff9a6
CK
1276 if (r)
1277 goto error_vm;
2493664f
ML
1278 }
1279
d38ceaf9 1280 mutex_init(&fpriv->bo_list_lock);
c4f306e3 1281 idr_init_base(&fpriv->bo_list_handles, 1);
d38ceaf9 1282
69493c03 1283 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr, adev);
d38ceaf9
AD
1284
1285 file_priv->driver_priv = fpriv;
5c2ff9a6
CK
1286 goto out_suspend;
1287
1288error_vm:
1289 amdgpu_vm_fini(adev, &fpriv->vm);
1290
1291error_pasid:
88f7f881 1292 if (pasid) {
5c2ff9a6 1293 amdgpu_pasid_free(pasid);
88f7f881
ND
1294 amdgpu_vm_set_pasid(adev, &fpriv->vm, 0);
1295 }
5c2ff9a6
CK
1296
1297 kfree(fpriv);
d38ceaf9 1298
dc08267a 1299out_suspend:
d38ceaf9 1300 pm_runtime_mark_last_busy(dev->dev);
9ba8923c 1301pm_put:
d38ceaf9 1302 pm_runtime_put_autosuspend(dev->dev);
d38ceaf9
AD
1303
1304 return r;
1305}
1306
1307/**
1308 * amdgpu_driver_postclose_kms - drm callback for post close
1309 *
1310 * @dev: drm dev pointer
1311 * @file_priv: drm file
1312 *
1313 * On device post close, tear down vm on cayman+ (all asics).
1314 */
1315void amdgpu_driver_postclose_kms(struct drm_device *dev,
1316 struct drm_file *file_priv)
1317{
1348969a 1318 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9
AD
1319 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1320 struct amdgpu_bo_list *list;
5c2ff9a6 1321 struct amdgpu_bo *pd;
c7b6bac9 1322 u32 pasid;
d38ceaf9
AD
1323 int handle;
1324
1325 if (!fpriv)
1326 return;
1327
04e30c9c 1328 pm_runtime_get_sync(dev->dev);
02537d63 1329
44876ae2 1330 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL)
ef80d30b 1331 amdgpu_uvd_free_handles(adev, file_priv);
44876ae2 1332 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL)
ef80d30b 1333 amdgpu_vce_free_handles(adev, file_priv);
cd437e37 1334
5daff15c
LY
1335 if (fpriv->csa_va) {
1336 uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
1337
1338 WARN_ON(amdgpu_unmap_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
1339 fpriv->csa_va, csa_addr));
0f4b3c68 1340 fpriv->csa_va = NULL;
2493664f
ML
1341 }
1342
5c2ff9a6 1343 pasid = fpriv->vm.pasid;
391629bd 1344 pd = amdgpu_bo_ref(fpriv->vm.root.bo);
b6fba4ec
CK
1345 if (!WARN_ON(amdgpu_bo_reserve(pd, true))) {
1346 amdgpu_vm_bo_del(adev, fpriv->prt_va);
1347 amdgpu_bo_unreserve(pd);
1348 }
5c2ff9a6 1349
8ee3a52e 1350 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
6ffb6b7f 1351 amdgpu_vm_fini(adev, &fpriv->vm);
8ee3a52e 1352
5c2ff9a6 1353 if (pasid)
5a5011a7 1354 amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid);
5c2ff9a6 1355 amdgpu_bo_unref(&pd);
d38ceaf9
AD
1356
1357 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
a0f20845 1358 amdgpu_bo_list_put(list);
d38ceaf9
AD
1359
1360 idr_destroy(&fpriv->bo_list_handles);
1361 mutex_destroy(&fpriv->bo_list_lock);
1362
d38ceaf9
AD
1363 kfree(fpriv);
1364 file_priv->driver_priv = NULL;
d6bda7b4
AD
1365
1366 pm_runtime_mark_last_busy(dev->dev);
1367 pm_runtime_put_autosuspend(dev->dev);
d38ceaf9
AD
1368}
1369
72c8c97b
AG
1370
1371void amdgpu_driver_release_kms(struct drm_device *dev)
1372{
1373 struct amdgpu_device *adev = drm_to_adev(dev);
1374
1375 amdgpu_device_fini_sw(adev);
1376 pci_set_drvdata(adev->pdev, NULL);
1377}
1378
d38ceaf9
AD
1379/*
1380 * VBlank related functions.
1381 */
1382/**
1383 * amdgpu_get_vblank_counter_kms - get frame count
1384 *
e3eff4b5 1385 * @crtc: crtc to get the frame count from
d38ceaf9
AD
1386 *
1387 * Gets the frame count on the requested crtc (all asics).
1388 * Returns frame count on success, -EINVAL on failure.
1389 */
e3eff4b5 1390u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc)
d38ceaf9 1391{
e3eff4b5
TZ
1392 struct drm_device *dev = crtc->dev;
1393 unsigned int pipe = crtc->index;
1348969a 1394 struct amdgpu_device *adev = drm_to_adev(dev);
8e36f9d3
AD
1395 int vpos, hpos, stat;
1396 u32 count;
d38ceaf9 1397
88e72717
TR
1398 if (pipe >= adev->mode_info.num_crtc) {
1399 DRM_ERROR("Invalid crtc %u\n", pipe);
d38ceaf9
AD
1400 return -EINVAL;
1401 }
1402
8e36f9d3
AD
1403 /* The hw increments its frame counter at start of vsync, not at start
1404 * of vblank, as is required by DRM core vblank counter handling.
1405 * Cook the hw count here to make it appear to the caller as if it
1406 * incremented at start of vblank. We measure distance to start of
1407 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
1408 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
1409 * result by 1 to give the proper appearance to caller.
1410 */
1411 if (adev->mode_info.crtcs[pipe]) {
1412 /* Repeat readout if needed to provide stable result if
1413 * we cross start of vsync during the queries.
1414 */
1415 do {
1416 count = amdgpu_display_vblank_get_counter(adev, pipe);
aa8e286a
SL
1417 /* Ask amdgpu_display_get_crtc_scanoutpos to return
1418 * vpos as distance to start of vblank, instead of
1419 * regular vertical scanout pos.
8e36f9d3 1420 */
aa8e286a 1421 stat = amdgpu_display_get_crtc_scanoutpos(
8e36f9d3
AD
1422 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
1423 &vpos, &hpos, NULL, NULL,
1424 &adev->mode_info.crtcs[pipe]->base.hwmode);
1425 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1426
1427 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1428 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1429 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1430 } else {
1431 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1432 pipe, vpos);
1433
1434 /* Bump counter if we are at >= leading edge of vblank,
1435 * but before vsync where vpos would turn negative and
1436 * the hw counter really increments.
1437 */
1438 if (vpos >= 0)
1439 count++;
1440 }
1441 } else {
1442 /* Fallback to use value as is. */
1443 count = amdgpu_display_vblank_get_counter(adev, pipe);
1444 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1445 }
1446
1447 return count;
d38ceaf9
AD
1448}
1449
1450/**
1451 * amdgpu_enable_vblank_kms - enable vblank interrupt
1452 *
e3eff4b5 1453 * @crtc: crtc to enable vblank interrupt for
d38ceaf9
AD
1454 *
1455 * Enable the interrupt on the requested crtc (all asics).
1456 * Returns 0 on success, -EINVAL on failure.
1457 */
e3eff4b5 1458int amdgpu_enable_vblank_kms(struct drm_crtc *crtc)
d38ceaf9 1459{
e3eff4b5
TZ
1460 struct drm_device *dev = crtc->dev;
1461 unsigned int pipe = crtc->index;
1348969a 1462 struct amdgpu_device *adev = drm_to_adev(dev);
734dd01d 1463 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
d38ceaf9
AD
1464
1465 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1466}
1467
1468/**
1469 * amdgpu_disable_vblank_kms - disable vblank interrupt
1470 *
e3eff4b5 1471 * @crtc: crtc to disable vblank interrupt for
d38ceaf9
AD
1472 *
1473 * Disable the interrupt on the requested crtc (all asics).
1474 */
e3eff4b5 1475void amdgpu_disable_vblank_kms(struct drm_crtc *crtc)
d38ceaf9 1476{
e3eff4b5
TZ
1477 struct drm_device *dev = crtc->dev;
1478 unsigned int pipe = crtc->index;
1348969a 1479 struct amdgpu_device *adev = drm_to_adev(dev);
734dd01d 1480 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
d38ceaf9
AD
1481
1482 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1483}
1484
50ab2533
HR
1485/*
1486 * Debugfs info
1487 */
1488#if defined(CONFIG_DEBUG_FS)
1489
98d28ac2 1490static int amdgpu_debugfs_firmware_info_show(struct seq_file *m, void *unused)
50ab2533 1491{
109b4d8c 1492 struct amdgpu_device *adev = m->private;
50ab2533
HR
1493 struct drm_amdgpu_info_firmware fw_info;
1494 struct drm_amdgpu_query_fw query_fw;
32d8c662 1495 struct atom_context *ctx = adev->mode_info.atom_context;
82890466 1496 uint8_t smu_program, smu_major, smu_minor, smu_debug;
50ab2533
HR
1497 int ret, i;
1498
4d5ae731 1499 static const char *ta_fw_name[TA_FW_TYPE_MAX_INDEX] = {
5c65a4b8 1500#define TA_FW_NAME(type)[TA_FW_TYPE_PSP_##type] = #type
4d5ae731
KW
1501 TA_FW_NAME(XGMI),
1502 TA_FW_NAME(RAS),
1503 TA_FW_NAME(HDCP),
1504 TA_FW_NAME(DTM),
1505 TA_FW_NAME(RAP),
e7bdf00e 1506 TA_FW_NAME(SECUREDISPLAY),
4d5ae731
KW
1507#undef TA_FW_NAME
1508 };
1509
50ab2533
HR
1510 /* VCE */
1511 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1512 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1513 if (ret)
1514 return ret;
1515 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1516 fw_info.feature, fw_info.ver);
1517
1518 /* UVD */
1519 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1520 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1521 if (ret)
1522 return ret;
1523 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1524 fw_info.feature, fw_info.ver);
1525
1526 /* GMC */
1527 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1528 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1529 if (ret)
1530 return ret;
1531 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1532 fw_info.feature, fw_info.ver);
1533
1534 /* ME */
1535 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1536 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1537 if (ret)
1538 return ret;
1539 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1540 fw_info.feature, fw_info.ver);
1541
1542 /* PFP */
1543 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1544 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1545 if (ret)
1546 return ret;
1547 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1548 fw_info.feature, fw_info.ver);
1549
1550 /* CE */
1551 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1552 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1553 if (ret)
1554 return ret;
1555 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1556 fw_info.feature, fw_info.ver);
1557
1558 /* RLC */
1559 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1560 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1561 if (ret)
1562 return ret;
1563 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1564 fw_info.feature, fw_info.ver);
1565
621a6318
HR
1566 /* RLC SAVE RESTORE LIST CNTL */
1567 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
1568 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1569 if (ret)
1570 return ret;
1571 seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
1572 fw_info.feature, fw_info.ver);
1573
1574 /* RLC SAVE RESTORE LIST GPM MEM */
1575 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
1576 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1577 if (ret)
1578 return ret;
1579 seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
1580 fw_info.feature, fw_info.ver);
1581
1582 /* RLC SAVE RESTORE LIST SRM MEM */
1583 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
1584 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1585 if (ret)
1586 return ret;
1587 seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
1588 fw_info.feature, fw_info.ver);
1589
670c6edf
HZ
1590 /* RLCP */
1591 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCP;
1592 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1593 if (ret)
1594 return ret;
1595 seq_printf(m, "RLCP feature version: %u, firmware version: 0x%08x\n",
1596 fw_info.feature, fw_info.ver);
1597
1598 /* RLCV */
5c65a4b8 1599 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCV;
670c6edf
HZ
1600 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1601 if (ret)
1602 return ret;
1603 seq_printf(m, "RLCV feature version: %u, firmware version: 0x%08x\n",
1604 fw_info.feature, fw_info.ver);
1605
50ab2533
HR
1606 /* MEC */
1607 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1608 query_fw.index = 0;
1609 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1610 if (ret)
1611 return ret;
1612 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1613 fw_info.feature, fw_info.ver);
1614
1615 /* MEC2 */
d7aca4f0 1616 if (adev->gfx.mec2_fw) {
50ab2533
HR
1617 query_fw.index = 1;
1618 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1619 if (ret)
1620 return ret;
1621 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1622 fw_info.feature, fw_info.ver);
1623 }
1624
b7236296
DF
1625 /* IMU */
1626 query_fw.fw_type = AMDGPU_INFO_FW_IMU;
1627 query_fw.index = 0;
1628 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1629 if (ret)
1630 return ret;
1631 seq_printf(m, "IMU feature version: %u, firmware version: 0x%08x\n",
1632 fw_info.feature, fw_info.ver);
1633
6a7ed07e
HR
1634 /* PSP SOS */
1635 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1636 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1637 if (ret)
1638 return ret;
1639 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1640 fw_info.feature, fw_info.ver);
1641
1642
1643 /* PSP ASD */
1644 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1645 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1646 if (ret)
1647 return ret;
1648 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1649 fw_info.feature, fw_info.ver);
1650
9b9ca62d 1651 query_fw.fw_type = AMDGPU_INFO_FW_TA;
4d5ae731 1652 for (i = TA_FW_TYPE_PSP_XGMI; i < TA_FW_TYPE_MAX_INDEX; i++) {
9b9ca62d 1653 query_fw.index = i;
1654 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1655 if (ret)
1656 continue;
4d5ae731
KW
1657
1658 seq_printf(m, "TA %s feature version: 0x%08x, firmware version: 0x%08x\n",
1659 ta_fw_name[i], fw_info.feature, fw_info.ver);
9b9ca62d 1660 }
1661
50ab2533
HR
1662 /* SMC */
1663 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1664 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1665 if (ret)
1666 return ret;
82890466
ML
1667 smu_program = (fw_info.ver >> 24) & 0xff;
1668 smu_major = (fw_info.ver >> 16) & 0xff;
c92f9096
ML
1669 smu_minor = (fw_info.ver >> 8) & 0xff;
1670 smu_debug = (fw_info.ver >> 0) & 0xff;
82890466
ML
1671 seq_printf(m, "SMC feature version: %u, program: %d, firmware version: 0x%08x (%d.%d.%d)\n",
1672 fw_info.feature, smu_program, fw_info.ver, smu_major, smu_minor, smu_debug);
50ab2533
HR
1673
1674 /* SDMA */
1675 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1676 for (i = 0; i < adev->sdma.num_instances; i++) {
1677 query_fw.index = i;
1678 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1679 if (ret)
1680 return ret;
1681 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1682 i, fw_info.feature, fw_info.ver);
1683 }
1684
3ac952b1
AD
1685 /* VCN */
1686 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1687 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1688 if (ret)
1689 return ret;
1690 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1691 fw_info.feature, fw_info.ver);
1692
4d11b4b2
DF
1693 /* DMCU */
1694 query_fw.fw_type = AMDGPU_INFO_FW_DMCU;
1695 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1696 if (ret)
1697 return ret;
1698 seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n",
1699 fw_info.feature, fw_info.ver);
1700
976e51a7
NK
1701 /* DMCUB */
1702 query_fw.fw_type = AMDGPU_INFO_FW_DMCUB;
1703 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1704 if (ret)
1705 return ret;
1706 seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n",
1707 fw_info.feature, fw_info.ver);
1708
5120cb54
HR
1709 /* TOC */
1710 query_fw.fw_type = AMDGPU_INFO_FW_TOC;
1711 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1712 if (ret)
1713 return ret;
1714 seq_printf(m, "TOC feature version: %u, firmware version: 0x%08x\n",
1715 fw_info.feature, fw_info.ver);
32d8c662 1716
c4381d0e
BZ
1717 /* CAP */
1718 if (adev->psp.cap_fw) {
1719 query_fw.fw_type = AMDGPU_INFO_FW_CAP;
1720 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1721 if (ret)
1722 return ret;
1723 seq_printf(m, "CAP feature version: %u, firmware version: 0x%08x\n",
1724 fw_info.feature, fw_info.ver);
1725 }
1726
10faf078
YZ
1727 /* MES_KIQ */
1728 query_fw.fw_type = AMDGPU_INFO_FW_MES_KIQ;
1729 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1730 if (ret)
1731 return ret;
1732 seq_printf(m, "MES_KIQ feature version: %u, firmware version: 0x%08x\n",
1733 fw_info.feature, fw_info.ver);
1734
1735 /* MES */
1736 query_fw.fw_type = AMDGPU_INFO_FW_MES;
1737 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1738 if (ret)
1739 return ret;
1740 seq_printf(m, "MES feature version: %u, firmware version: 0x%08x\n",
1741 fw_info.feature, fw_info.ver);
1742
5f6e9cdc
LY
1743 /* VPE */
1744 query_fw.fw_type = AMDGPU_INFO_FW_VPE;
1745 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1746 if (ret)
1747 return ret;
1748 seq_printf(m, "VPE feature version: %u, firmware version: 0x%08x\n",
1749 fw_info.feature, fw_info.ver);
1750
adf64e21 1751 seq_printf(m, "VBIOS version: %s\n", ctx->vbios_pn);
32d8c662 1752
50ab2533
HR
1753 return 0;
1754}
1755
98d28ac2
ND
1756DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_firmware_info);
1757
50ab2533
HR
1758#endif
1759
98d28ac2 1760void amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
50ab2533
HR
1761{
1762#if defined(CONFIG_DEBUG_FS)
98d28ac2
ND
1763 struct drm_minor *minor = adev_to_drm(adev)->primary;
1764 struct dentry *root = minor->debugfs_root;
1765
1766 debugfs_create_file("amdgpu_firmware_info", 0444, root,
1767 adev, &amdgpu_debugfs_firmware_info_fops);
1768
50ab2533
HR
1769#endif
1770}