drm/amdgpu: add new INFO ioctl query for the last GPU page fault
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_kms.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
fdf2f6c5 28
d38ceaf9
AD
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
72c8c97b 31#include <drm/drm_drv.h>
45b64fd9 32#include <drm/drm_fb_helper.h>
d38ceaf9
AD
33#include "amdgpu_uvd.h"
34#include "amdgpu_vce.h"
32d8c662 35#include "atom.h"
d38ceaf9
AD
36
37#include <linux/vga_switcheroo.h>
38#include <linux/slab.h>
fdf2f6c5
SR
39#include <linux/uaccess.h>
40#include <linux/pci.h>
d38ceaf9 41#include <linux/pm_runtime.h>
130e0371 42#include "amdgpu_amdkfd.h"
2cddc50e 43#include "amdgpu_gem.h"
5df58525 44#include "amdgpu_display.h"
5cb77114 45#include "amdgpu_ras.h"
e3e84b0a 46#include "amd_pcie.h"
d38ceaf9 47
fdafb359 48void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev)
62d73fbc
EQ
49{
50 struct amdgpu_gpu_instance *gpu_instance;
51 int i;
52
53 mutex_lock(&mgpu_info.mutex);
54
55 for (i = 0; i < mgpu_info.num_gpu; i++) {
56 gpu_instance = &(mgpu_info.gpu_ins[i]);
57 if (gpu_instance->adev == adev) {
58 mgpu_info.gpu_ins[i] =
59 mgpu_info.gpu_ins[mgpu_info.num_gpu - 1];
60 mgpu_info.num_gpu--;
61 if (adev->flags & AMD_IS_APU)
62 mgpu_info.num_apu--;
63 else
64 mgpu_info.num_dgpu--;
65 break;
66 }
67 }
68
69 mutex_unlock(&mgpu_info.mutex);
70}
71
d38ceaf9
AD
72/**
73 * amdgpu_driver_unload_kms - Main unload function for KMS.
74 *
75 * @dev: drm dev pointer
76 *
77 * This is the main unload function for KMS (all asics).
78 * Returns 0 on success.
79 */
11b3c20b 80void amdgpu_driver_unload_kms(struct drm_device *dev)
d38ceaf9 81{
1348969a 82 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9
AD
83
84 if (adev == NULL)
11b3c20b 85 return;
d38ceaf9 86
62d73fbc
EQ
87 amdgpu_unregister_gpu_instance(adev);
88
d38ceaf9 89 if (adev->rmmio == NULL)
8aba21b7 90 return;
d38ceaf9 91
3fa8f89d
S
92 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_UNLOAD))
93 DRM_WARN("smart shift update failed\n");
94
d38ceaf9 95 amdgpu_acpi_fini(adev);
72c8c97b 96 amdgpu_device_fini_hw(adev);
d38ceaf9
AD
97}
98
fdafb359 99void amdgpu_register_gpu_instance(struct amdgpu_device *adev)
62d73fbc
EQ
100{
101 struct amdgpu_gpu_instance *gpu_instance;
102
103 mutex_lock(&mgpu_info.mutex);
104
105 if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) {
106 DRM_ERROR("Cannot register more gpu instance\n");
107 mutex_unlock(&mgpu_info.mutex);
108 return;
109 }
110
111 gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]);
112 gpu_instance->adev = adev;
113 gpu_instance->mgpu_fan_enabled = 0;
114
115 mgpu_info.num_gpu++;
116 if (adev->flags & AMD_IS_APU)
117 mgpu_info.num_apu++;
118 else
119 mgpu_info.num_dgpu++;
120
121 mutex_unlock(&mgpu_info.mutex);
122}
123
d38ceaf9
AD
124/**
125 * amdgpu_driver_load_kms - Main load function for KMS.
126 *
8aba21b7 127 * @adev: pointer to struct amdgpu_device
d38ceaf9
AD
128 * @flags: device flags
129 *
130 * This is the main load function for KMS (all asics).
131 * Returns 0 on success, error on failure.
132 */
8aba21b7 133int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags)
d38ceaf9 134{
8aba21b7 135 struct drm_device *dev;
1daee8b4 136 int r, acpi_status;
d38ceaf9 137
8aba21b7 138 dev = adev_to_drm(adev);
d38ceaf9 139
d38ceaf9
AD
140 /* amdgpu_device_init should report only fatal error
141 * like memory allocation failure or iomapping failure,
142 * or memory manager initialization failure, it must
143 * properly initialize the GPU MC controller and permit
144 * VRAM allocation
145 */
8aba21b7 146 r = amdgpu_device_init(adev, flags);
1daee8b4 147 if (r) {
8f66090b 148 dev_err(dev->dev, "Fatal error during GPU init\n");
d38ceaf9
AD
149 goto out;
150 }
151
9c913f38 152 adev->pm.rpm_mode = AMDGPU_RUNPM_NONE;
b98c6299 153 if (amdgpu_device_supports_px(dev) &&
9c913f38 154 (amdgpu_runtime_pm != 0)) { /* enable PX as runtime mode */
50fe04d4 155 adev->pm.rpm_mode = AMDGPU_RUNPM_PX;
d00a88ab 156 dev_info(adev->dev, "Using ATPX for runtime pm\n");
157e8306 157 } else if (amdgpu_device_supports_boco(dev) &&
9c913f38 158 (amdgpu_runtime_pm != 0)) { /* enable boco as runtime mode */
50fe04d4 159 adev->pm.rpm_mode = AMDGPU_RUNPM_BOCO;
d00a88ab 160 dev_info(adev->dev, "Using BOCO for runtime pm\n");
b38c6968
AD
161 } else if (amdgpu_device_supports_baco(dev) &&
162 (amdgpu_runtime_pm != 0)) {
163 switch (adev->asic_type) {
b38c6968
AD
164 case CHIP_VEGA20:
165 case CHIP_ARCTURUS:
9c913f38 166 /* enable BACO as runpm mode if runpm=1 */
b38c6968 167 if (amdgpu_runtime_pm > 0)
9c913f38 168 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
b38c6968 169 break;
cd527780 170 case CHIP_VEGA10:
9c913f38 171 /* enable BACO as runpm mode if noretry=0 */
9b498efa 172 if (!adev->gmc.noretry)
9c913f38 173 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
cd527780 174 break;
b38c6968 175 default:
9c913f38
GC
176 /* enable BACO as runpm mode on CI+ */
177 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
b38c6968
AD
178 break;
179 }
d1acd68b 180
9c913f38 181 if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO)
d00a88ab 182 dev_info(adev->dev, "Using BACO for runtime pm\n");
b38c6968 183 }
72f058b7 184
d38ceaf9
AD
185 /* Call ACPI methods: require modeset init
186 * but failure is not fatal
187 */
ad36d71b
AP
188
189 acpi_status = amdgpu_acpi_init(adev);
190 if (acpi_status)
8f66090b 191 dev_dbg(dev->dev, "Error during ACPI methods call\n");
d38ceaf9 192
3fa8f89d
S
193 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_LOAD))
194 DRM_WARN("smart shift update failed\n");
195
d38ceaf9 196out:
d0d66b8c 197 if (r)
d38ceaf9 198 amdgpu_driver_unload_kms(dev);
d38ceaf9
AD
199
200 return r;
201}
202
5aba5123
S
203static enum amd_ip_block_type
204 amdgpu_ip_get_block_type(struct amdgpu_device *adev, uint32_t ip)
205{
206 enum amd_ip_block_type type;
207
208 switch (ip) {
209 case AMDGPU_HW_IP_GFX:
210 type = AMD_IP_BLOCK_TYPE_GFX;
211 break;
212 case AMDGPU_HW_IP_COMPUTE:
213 type = AMD_IP_BLOCK_TYPE_GFX;
214 break;
215 case AMDGPU_HW_IP_DMA:
216 type = AMD_IP_BLOCK_TYPE_SDMA;
217 break;
218 case AMDGPU_HW_IP_UVD:
219 case AMDGPU_HW_IP_UVD_ENC:
220 type = AMD_IP_BLOCK_TYPE_UVD;
221 break;
222 case AMDGPU_HW_IP_VCE:
223 type = AMD_IP_BLOCK_TYPE_VCE;
224 break;
225 case AMDGPU_HW_IP_VCN_DEC:
226 case AMDGPU_HW_IP_VCN_ENC:
227 type = AMD_IP_BLOCK_TYPE_VCN;
228 break;
229 case AMDGPU_HW_IP_VCN_JPEG:
230 type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
231 AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
232 break;
233 default:
234 type = AMD_IP_BLOCK_TYPE_NUM;
235 break;
236 }
237
238 return type;
239}
240
000cab9a
HR
241static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
242 struct drm_amdgpu_query_fw *query_fw,
243 struct amdgpu_device *adev)
244{
245 switch (query_fw->fw_type) {
246 case AMDGPU_INFO_FW_VCE:
247 fw_info->ver = adev->vce.fw_version;
248 fw_info->feature = adev->vce.fb_version;
249 break;
250 case AMDGPU_INFO_FW_UVD:
251 fw_info->ver = adev->uvd.fw_version;
252 fw_info->feature = 0;
253 break;
3ac952b1
AD
254 case AMDGPU_INFO_FW_VCN:
255 fw_info->ver = adev->vcn.fw_version;
256 fw_info->feature = 0;
257 break;
000cab9a 258 case AMDGPU_INFO_FW_GMC:
770d13b1 259 fw_info->ver = adev->gmc.fw_version;
000cab9a
HR
260 fw_info->feature = 0;
261 break;
262 case AMDGPU_INFO_FW_GFX_ME:
263 fw_info->ver = adev->gfx.me_fw_version;
264 fw_info->feature = adev->gfx.me_feature_version;
265 break;
266 case AMDGPU_INFO_FW_GFX_PFP:
267 fw_info->ver = adev->gfx.pfp_fw_version;
268 fw_info->feature = adev->gfx.pfp_feature_version;
269 break;
270 case AMDGPU_INFO_FW_GFX_CE:
271 fw_info->ver = adev->gfx.ce_fw_version;
272 fw_info->feature = adev->gfx.ce_feature_version;
273 break;
274 case AMDGPU_INFO_FW_GFX_RLC:
275 fw_info->ver = adev->gfx.rlc_fw_version;
276 fw_info->feature = adev->gfx.rlc_feature_version;
277 break;
621a6318
HR
278 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
279 fw_info->ver = adev->gfx.rlc_srlc_fw_version;
280 fw_info->feature = adev->gfx.rlc_srlc_feature_version;
281 break;
282 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
283 fw_info->ver = adev->gfx.rlc_srlg_fw_version;
284 fw_info->feature = adev->gfx.rlc_srlg_feature_version;
285 break;
286 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
287 fw_info->ver = adev->gfx.rlc_srls_fw_version;
288 fw_info->feature = adev->gfx.rlc_srls_feature_version;
289 break;
670c6edf
HZ
290 case AMDGPU_INFO_FW_GFX_RLCP:
291 fw_info->ver = adev->gfx.rlcp_ucode_version;
292 fw_info->feature = adev->gfx.rlcp_ucode_feature_version;
293 break;
294 case AMDGPU_INFO_FW_GFX_RLCV:
295 fw_info->ver = adev->gfx.rlcv_ucode_version;
296 fw_info->feature = adev->gfx.rlcv_ucode_feature_version;
297 break;
000cab9a
HR
298 case AMDGPU_INFO_FW_GFX_MEC:
299 if (query_fw->index == 0) {
300 fw_info->ver = adev->gfx.mec_fw_version;
301 fw_info->feature = adev->gfx.mec_feature_version;
302 } else if (query_fw->index == 1) {
303 fw_info->ver = adev->gfx.mec2_fw_version;
304 fw_info->feature = adev->gfx.mec2_feature_version;
305 } else
306 return -EINVAL;
307 break;
308 case AMDGPU_INFO_FW_SMC:
309 fw_info->ver = adev->pm.fw_version;
310 fw_info->feature = 0;
311 break;
9b9ca62d 312 case AMDGPU_INFO_FW_TA:
f399d4de 313 switch (query_fw->index) {
4d5ae731 314 case TA_FW_TYPE_PSP_XGMI:
4320e6f8 315 fw_info->ver = adev->psp.xgmi_context.context.bin_desc.fw_version;
de3a1e33
CL
316 fw_info->feature = adev->psp.xgmi_context.context
317 .bin_desc.feature_version;
f399d4de 318 break;
4d5ae731 319 case TA_FW_TYPE_PSP_RAS:
4320e6f8 320 fw_info->ver = adev->psp.ras_context.context.bin_desc.fw_version;
de3a1e33
CL
321 fw_info->feature = adev->psp.ras_context.context
322 .bin_desc.feature_version;
f399d4de 323 break;
4d5ae731 324 case TA_FW_TYPE_PSP_HDCP:
4320e6f8 325 fw_info->ver = adev->psp.hdcp_context.context.bin_desc.fw_version;
de3a1e33
CL
326 fw_info->feature = adev->psp.hdcp_context.context
327 .bin_desc.feature_version;
f399d4de 328 break;
4d5ae731 329 case TA_FW_TYPE_PSP_DTM:
4320e6f8 330 fw_info->ver = adev->psp.dtm_context.context.bin_desc.fw_version;
de3a1e33
CL
331 fw_info->feature = adev->psp.dtm_context.context
332 .bin_desc.feature_version;
f399d4de 333 break;
4d5ae731 334 case TA_FW_TYPE_PSP_RAP:
4320e6f8 335 fw_info->ver = adev->psp.rap_context.context.bin_desc.fw_version;
de3a1e33
CL
336 fw_info->feature = adev->psp.rap_context.context
337 .bin_desc.feature_version;
4890d4e9 338 break;
e7bdf00e 339 case TA_FW_TYPE_PSP_SECUREDISPLAY:
4320e6f8 340 fw_info->ver = adev->psp.securedisplay_context.context.bin_desc.fw_version;
de3a1e33
CL
341 fw_info->feature =
342 adev->psp.securedisplay_context.context.bin_desc
343 .feature_version;
e7bdf00e 344 break;
f399d4de
C
345 default:
346 return -EINVAL;
9b9ca62d 347 }
348 break;
000cab9a
HR
349 case AMDGPU_INFO_FW_SDMA:
350 if (query_fw->index >= adev->sdma.num_instances)
351 return -EINVAL;
352 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
353 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
354 break;
6a7ed07e 355 case AMDGPU_INFO_FW_SOS:
222e0a71
CL
356 fw_info->ver = adev->psp.sos.fw_version;
357 fw_info->feature = adev->psp.sos.feature_version;
6a7ed07e
HR
358 break;
359 case AMDGPU_INFO_FW_ASD:
de3a1e33
CL
360 fw_info->ver = adev->psp.asd_context.bin_desc.fw_version;
361 fw_info->feature = adev->psp.asd_context.bin_desc.feature_version;
6a7ed07e 362 break;
4d11b4b2
DF
363 case AMDGPU_INFO_FW_DMCU:
364 fw_info->ver = adev->dm.dmcu_fw_version;
365 fw_info->feature = 0;
366 break;
976e51a7
NK
367 case AMDGPU_INFO_FW_DMCUB:
368 fw_info->ver = adev->dm.dmcub_fw_version;
369 fw_info->feature = 0;
370 break;
5120cb54 371 case AMDGPU_INFO_FW_TOC:
222e0a71
CL
372 fw_info->ver = adev->psp.toc.fw_version;
373 fw_info->feature = adev->psp.toc.feature_version;
5120cb54 374 break;
c4381d0e
BZ
375 case AMDGPU_INFO_FW_CAP:
376 fw_info->ver = adev->psp.cap_fw_version;
377 fw_info->feature = adev->psp.cap_feature_version;
378 break;
10faf078 379 case AMDGPU_INFO_FW_MES_KIQ:
1d522b51
GS
380 fw_info->ver = adev->mes.kiq_version & AMDGPU_MES_VERSION_MASK;
381 fw_info->feature = (adev->mes.kiq_version & AMDGPU_MES_FEAT_VERSION_MASK)
382 >> AMDGPU_MES_FEAT_VERSION_SHIFT;
10faf078
YZ
383 break;
384 case AMDGPU_INFO_FW_MES:
1d522b51
GS
385 fw_info->ver = adev->mes.sched_version & AMDGPU_MES_VERSION_MASK;
386 fw_info->feature = (adev->mes.sched_version & AMDGPU_MES_FEAT_VERSION_MASK)
387 >> AMDGPU_MES_FEAT_VERSION_SHIFT;
10faf078 388 break;
b7236296
DF
389 case AMDGPU_INFO_FW_IMU:
390 fw_info->ver = adev->gfx.imu_fw_version;
391 fw_info->feature = 0;
392 break;
5f6e9cdc
LY
393 case AMDGPU_INFO_FW_VPE:
394 fw_info->ver = adev->vpe.fw_version;
395 fw_info->feature = adev->vpe.feature_version;
396 break;
000cab9a
HR
397 default:
398 return -EINVAL;
399 }
400 return 0;
401}
402
a245daf3
CK
403static int amdgpu_hw_ip_info(struct amdgpu_device *adev,
404 struct drm_amdgpu_info *info,
405 struct drm_amdgpu_info_hw_ip *result)
406{
407 uint32_t ib_start_alignment = 0;
408 uint32_t ib_size_alignment = 0;
409 enum amd_ip_block_type type;
1b1f2fec 410 unsigned int num_rings = 0;
a245daf3
CK
411 unsigned int i, j;
412
413 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
414 return -EINVAL;
415
416 switch (info->query_hw_ip.type) {
417 case AMDGPU_HW_IP_GFX:
418 type = AMD_IP_BLOCK_TYPE_GFX;
419 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
c66ed765 420 if (adev->gfx.gfx_ring[i].sched.ready)
1b1f2fec 421 ++num_rings;
a245daf3
CK
422 ib_start_alignment = 32;
423 ib_size_alignment = 32;
424 break;
425 case AMDGPU_HW_IP_COMPUTE:
426 type = AMD_IP_BLOCK_TYPE_GFX;
427 for (i = 0; i < adev->gfx.num_compute_rings; i++)
c66ed765 428 if (adev->gfx.compute_ring[i].sched.ready)
1b1f2fec 429 ++num_rings;
a245daf3
CK
430 ib_start_alignment = 32;
431 ib_size_alignment = 32;
432 break;
433 case AMDGPU_HW_IP_DMA:
434 type = AMD_IP_BLOCK_TYPE_SDMA;
435 for (i = 0; i < adev->sdma.num_instances; i++)
c66ed765 436 if (adev->sdma.instance[i].ring.sched.ready)
1b1f2fec 437 ++num_rings;
a245daf3
CK
438 ib_start_alignment = 256;
439 ib_size_alignment = 4;
440 break;
441 case AMDGPU_HW_IP_UVD:
442 type = AMD_IP_BLOCK_TYPE_UVD;
443 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
444 if (adev->uvd.harvest_config & (1 << i))
445 continue;
1b1f2fec 446
c66ed765 447 if (adev->uvd.inst[i].ring.sched.ready)
1b1f2fec 448 ++num_rings;
a245daf3
CK
449 }
450 ib_start_alignment = 64;
451 ib_size_alignment = 64;
452 break;
453 case AMDGPU_HW_IP_VCE:
454 type = AMD_IP_BLOCK_TYPE_VCE;
455 for (i = 0; i < adev->vce.num_rings; i++)
c66ed765 456 if (adev->vce.ring[i].sched.ready)
1b1f2fec 457 ++num_rings;
a245daf3
CK
458 ib_start_alignment = 4;
459 ib_size_alignment = 1;
460 break;
461 case AMDGPU_HW_IP_UVD_ENC:
462 type = AMD_IP_BLOCK_TYPE_UVD;
463 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
464 if (adev->uvd.harvest_config & (1 << i))
465 continue;
1b1f2fec 466
a245daf3 467 for (j = 0; j < adev->uvd.num_enc_rings; j++)
c66ed765 468 if (adev->uvd.inst[i].ring_enc[j].sched.ready)
1b1f2fec 469 ++num_rings;
a245daf3
CK
470 }
471 ib_start_alignment = 64;
472 ib_size_alignment = 64;
473 break;
474 case AMDGPU_HW_IP_VCN_DEC:
475 type = AMD_IP_BLOCK_TYPE_VCN;
fa739f4b 476 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
56ee5122 477 if (adev->vcn.harvest_config & (1 << i))
cd1fd7b3
JZ
478 continue;
479
fa739f4b
JZ
480 if (adev->vcn.inst[i].ring_dec.sched.ready)
481 ++num_rings;
482 }
a245daf3
CK
483 ib_start_alignment = 16;
484 ib_size_alignment = 16;
485 break;
486 case AMDGPU_HW_IP_VCN_ENC:
487 type = AMD_IP_BLOCK_TYPE_VCN;
fa739f4b 488 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
56ee5122 489 if (adev->vcn.harvest_config & (1 << i))
cd1fd7b3
JZ
490 continue;
491
fa739f4b
JZ
492 for (j = 0; j < adev->vcn.num_enc_rings; j++)
493 if (adev->vcn.inst[i].ring_enc[j].sched.ready)
494 ++num_rings;
495 }
a245daf3
CK
496 ib_start_alignment = 64;
497 ib_size_alignment = 1;
498 break;
499 case AMDGPU_HW_IP_VCN_JPEG:
52f2e779
LL
500 type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
501 AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
502
0388aee7
LL
503 for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) {
504 if (adev->jpeg.harvest_config & (1 << i))
cd1fd7b3
JZ
505 continue;
506
bc224553
JZ
507 for (j = 0; j < adev->jpeg.num_jpeg_rings; j++)
508 if (adev->jpeg.inst[i].ring_dec[j].sched.ready)
509 ++num_rings;
fa739f4b 510 }
a245daf3
CK
511 ib_start_alignment = 16;
512 ib_size_alignment = 16;
513 break;
523c1280
LY
514 case AMDGPU_HW_IP_VPE:
515 type = AMD_IP_BLOCK_TYPE_VPE;
516 if (adev->vpe.ring.sched.ready)
517 ++num_rings;
518 ib_start_alignment = 256;
519 ib_size_alignment = 4;
520 break;
a245daf3
CK
521 default:
522 return -EINVAL;
523 }
524
525 for (i = 0; i < adev->num_ip_blocks; i++)
526 if (adev->ip_blocks[i].version->type == type &&
527 adev->ip_blocks[i].status.valid)
528 break;
529
530 if (i == adev->num_ip_blocks)
531 return 0;
532
1b1f2fec
CK
533 num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type],
534 num_rings);
535
a245daf3
CK
536 result->hw_ip_version_major = adev->ip_blocks[i].version->major;
537 result->hw_ip_version_minor = adev->ip_blocks[i].version->minor;
af14e7c2
AD
538
539 if (adev->asic_type >= CHIP_VEGA10) {
540 switch (type) {
541 case AMD_IP_BLOCK_TYPE_GFX:
4e8303cf 542 result->ip_discovery_version =
ff96ddc3 543 IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, GC_HWIP, 0));
af14e7c2
AD
544 break;
545 case AMD_IP_BLOCK_TYPE_SDMA:
4e8303cf 546 result->ip_discovery_version =
ff96ddc3 547 IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, SDMA0_HWIP, 0));
af14e7c2
AD
548 break;
549 case AMD_IP_BLOCK_TYPE_UVD:
550 case AMD_IP_BLOCK_TYPE_VCN:
551 case AMD_IP_BLOCK_TYPE_JPEG:
4e8303cf 552 result->ip_discovery_version =
ff96ddc3 553 IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, UVD_HWIP, 0));
af14e7c2
AD
554 break;
555 case AMD_IP_BLOCK_TYPE_VCE:
4e8303cf 556 result->ip_discovery_version =
ff96ddc3 557 IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, VCE_HWIP, 0));
af14e7c2 558 break;
d11bbace
AD
559 case AMD_IP_BLOCK_TYPE_VPE:
560 result->ip_discovery_version =
ff96ddc3 561 IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, VPE_HWIP, 0));
d11bbace 562 break;
af14e7c2
AD
563 default:
564 result->ip_discovery_version = 0;
565 break;
566 }
567 } else {
568 result->ip_discovery_version = 0;
569 }
a245daf3 570 result->capabilities_flags = 0;
1b1f2fec 571 result->available_rings = (1 << num_rings) - 1;
a245daf3
CK
572 result->ib_start_alignment = ib_start_alignment;
573 result->ib_size_alignment = ib_size_alignment;
574 return 0;
575}
576
d38ceaf9
AD
577/*
578 * Userspace get information ioctl
579 */
580/**
581 * amdgpu_info_ioctl - answer a device specific request.
582 *
8970b698 583 * @dev: drm device pointer
d38ceaf9
AD
584 * @data: request object
585 * @filp: drm filp
586 *
587 * This function is used to pass device specific parameters to the userspace
588 * drivers. Examples include: pci device id, pipeline parms, tiling params,
589 * etc. (all asics).
590 * Returns 0 on success, -EINVAL on failure.
591 */
5088d657 592int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
d38ceaf9 593{
1348969a 594 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9
AD
595 struct drm_amdgpu_info *info = data;
596 struct amdgpu_mode_info *minfo = &adev->mode_info;
ec2c467e 597 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
d38ceaf9
AD
598 uint32_t size = info->return_size;
599 struct drm_crtc *crtc;
600 uint32_t ui32 = 0;
601 uint64_t ui64 = 0;
a245daf3 602 int i, found;
5ebbac4b 603 int ui32_size = sizeof(ui32);
d38ceaf9
AD
604
605 if (!info->return_size || !info->return_pointer)
606 return -EINVAL;
607
608 switch (info->query) {
609 case AMDGPU_INFO_ACCEL_WORKING:
610 ui32 = adev->accel_working;
611 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
612 case AMDGPU_INFO_CRTC_FROM_ID:
613 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
614 crtc = (struct drm_crtc *)minfo->crtcs[i];
615 if (crtc && crtc->base.id == info->mode_crtc.id) {
616 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
a0cc8e15 617
d38ceaf9
AD
618 ui32 = amdgpu_crtc->crtc_id;
619 found = 1;
620 break;
621 }
622 }
623 if (!found) {
624 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
625 return -EINVAL;
626 }
627 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
628 case AMDGPU_INFO_HW_IP_INFO: {
629 struct drm_amdgpu_info_hw_ip ip = {};
a245daf3 630 int ret;
d38ceaf9 631
a245daf3
CK
632 ret = amdgpu_hw_ip_info(adev, info, &ip);
633 if (ret)
634 return ret;
d38ceaf9 635
a0cc8e15 636 ret = copy_to_user(out, &ip, min_t(size_t, size, sizeof(ip)));
a245daf3 637 return ret ? -EFAULT : 0;
d38ceaf9
AD
638 }
639 case AMDGPU_INFO_HW_IP_COUNT: {
5fc3aeeb 640 enum amd_ip_block_type type;
5aba5123 641 struct amdgpu_ip_block *ip_block = NULL;
d38ceaf9
AD
642 uint32_t count = 0;
643
5aba5123
S
644 type = amdgpu_ip_get_block_type(adev, info->query_hw_ip.type);
645 ip_block = amdgpu_device_ip_get_ip_block(adev, type);
646 if (!ip_block || !ip_block->status.valid)
647 return -EINVAL;
648
649 switch (type) {
650 case AMD_IP_BLOCK_TYPE_GFX:
651 case AMD_IP_BLOCK_TYPE_VCE:
652 count = 1;
d38ceaf9 653 break;
5aba5123
S
654 case AMD_IP_BLOCK_TYPE_SDMA:
655 count = adev->sdma.num_instances;
d38ceaf9 656 break;
5aba5123
S
657 case AMD_IP_BLOCK_TYPE_JPEG:
658 count = adev->jpeg.num_jpeg_inst * adev->jpeg.num_jpeg_rings;
63defd3f 659 break;
5aba5123
S
660 case AMD_IP_BLOCK_TYPE_VCN:
661 count = adev->vcn.num_vcn_inst;
bdc799e5 662 break;
5aba5123
S
663 case AMD_IP_BLOCK_TYPE_UVD:
664 count = adev->uvd.num_uvd_inst;
52f2e779 665 break;
5aba5123
S
666 /* For all other IP block types not listed in the switch statement
667 * the ip status is valid here and the instance count is one.
668 */
d38ceaf9 669 default:
5aba5123
S
670 count = 1;
671 break;
d38ceaf9
AD
672 }
673
d38ceaf9
AD
674 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
675 }
676 case AMDGPU_INFO_TIMESTAMP:
b95e31fd 677 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
d38ceaf9
AD
678 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
679 case AMDGPU_INFO_FW_VERSION: {
680 struct drm_amdgpu_info_firmware fw_info;
000cab9a 681 int ret;
d38ceaf9
AD
682
683 /* We only support one instance of each IP block right now. */
684 if (info->query_fw.ip_instance != 0)
685 return -EINVAL;
686
000cab9a
HR
687 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
688 if (ret)
689 return ret;
690
d38ceaf9
AD
691 return copy_to_user(out, &fw_info,
692 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
693 }
694 case AMDGPU_INFO_NUM_BYTES_MOVED:
695 ui64 = atomic64_read(&adev->num_bytes_moved);
696 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
83a59b63
MO
697 case AMDGPU_INFO_NUM_EVICTIONS:
698 ui64 = atomic64_read(&adev->num_evictions);
699 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
68e2c5ff
MO
700 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
701 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
702 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
d38ceaf9 703 case AMDGPU_INFO_VRAM_USAGE:
7db47b83 704 ui64 = ttm_resource_manager_usage(&adev->mman.vram_mgr.manager);
d38ceaf9
AD
705 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
706 case AMDGPU_INFO_VIS_VRAM_USAGE:
ec6aae97 707 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
d38ceaf9
AD
708 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
709 case AMDGPU_INFO_GTT_USAGE:
dfa714b8 710 ui64 = ttm_resource_manager_usage(&adev->mman.gtt_mgr.manager);
d38ceaf9
AD
711 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
712 case AMDGPU_INFO_GDS_CONFIG: {
713 struct drm_amdgpu_info_gds gds_info;
714
c92b90cc 715 memset(&gds_info, 0, sizeof(gds_info));
dca29491
CK
716 gds_info.compute_partition_size = adev->gds.gds_size;
717 gds_info.gds_total_size = adev->gds.gds_size;
718 gds_info.gws_per_compute_partition = adev->gds.gws_size;
719 gds_info.oa_per_compute_partition = adev->gds.oa_size;
d38ceaf9
AD
720 return copy_to_user(out, &gds_info,
721 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
722 }
723 case AMDGPU_INFO_VRAM_GTT: {
724 struct drm_amdgpu_info_vram_gtt vram_gtt;
725
a5ccfe5c 726 vram_gtt.vram_size = adev->gmc.real_vram_size -
9d1b3c78
CK
727 atomic64_read(&adev->vram_pin_size) -
728 AMDGPU_VM_RESERVED_VRAM;
729 vram_gtt.vram_cpu_accessible_size =
730 min(adev->gmc.visible_vram_size -
731 atomic64_read(&adev->visible_pin_size),
732 vram_gtt.vram_size);
6c28aed6 733 vram_gtt.gtt_size = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)->size;
a5ccfe5c 734 vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size);
d38ceaf9
AD
735 return copy_to_user(out, &vram_gtt,
736 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
737 }
e0adf6c8
JZ
738 case AMDGPU_INFO_MEMORY: {
739 struct drm_amdgpu_memory_info mem;
9de59bc2 740 struct ttm_resource_manager *gtt_man =
dfa714b8 741 &adev->mman.gtt_mgr.manager;
7db47b83
CK
742 struct ttm_resource_manager *vram_man =
743 &adev->mman.vram_mgr.manager;
dfa714b8 744
e0adf6c8 745 memset(&mem, 0, sizeof(mem));
770d13b1 746 mem.vram.total_heap_size = adev->gmc.real_vram_size;
a5ccfe5c 747 mem.vram.usable_heap_size = adev->gmc.real_vram_size -
9d1b3c78
CK
748 atomic64_read(&adev->vram_pin_size) -
749 AMDGPU_VM_RESERVED_VRAM;
3c848bb3 750 mem.vram.heap_usage =
7db47b83 751 ttm_resource_manager_usage(vram_man);
e0adf6c8
JZ
752 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
753
754 mem.cpu_accessible_vram.total_heap_size =
770d13b1 755 adev->gmc.visible_vram_size;
9d1b3c78
CK
756 mem.cpu_accessible_vram.usable_heap_size =
757 min(adev->gmc.visible_vram_size -
758 atomic64_read(&adev->visible_pin_size),
759 mem.vram.usable_heap_size);
e0adf6c8 760 mem.cpu_accessible_vram.heap_usage =
ec6aae97 761 amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
e0adf6c8
JZ
762 mem.cpu_accessible_vram.max_allocation =
763 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
764
6c28aed6 765 mem.gtt.total_heap_size = gtt_man->size;
a5ccfe5c
MD
766 mem.gtt.usable_heap_size = mem.gtt.total_heap_size -
767 atomic64_read(&adev->gart_pin_size);
dfa714b8 768 mem.gtt.heap_usage = ttm_resource_manager_usage(gtt_man);
e0adf6c8
JZ
769 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
770
771 return copy_to_user(out, &mem,
772 min((size_t)size, sizeof(mem)))
cfa32556
JZ
773 ? -EFAULT : 0;
774 }
d38ceaf9 775 case AMDGPU_INFO_READ_MMR_REG: {
a0cc8e15 776 unsigned int n, alloc_size;
d38ceaf9 777 uint32_t *regs;
a0cc8e15 778 unsigned int se_num = (info->read_mmr_reg.instance >>
d38ceaf9
AD
779 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
780 AMDGPU_INFO_MMR_SE_INDEX_MASK;
a0cc8e15 781 unsigned int sh_num = (info->read_mmr_reg.instance >>
d38ceaf9
AD
782 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
783 AMDGPU_INFO_MMR_SH_INDEX_MASK;
784
785 /* set full masks if the userspace set all bits
a0cc8e15
SS
786 * in the bitfields
787 */
d38ceaf9
AD
788 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
789 se_num = 0xffffffff;
b5b97cab
AD
790 else if (se_num >= AMDGPU_GFX_MAX_SE)
791 return -EINVAL;
d38ceaf9
AD
792 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
793 sh_num = 0xffffffff;
b5b97cab
AD
794 else if (sh_num >= AMDGPU_GFX_MAX_SH_PER_SE)
795 return -EINVAL;
d38ceaf9 796
73d8e6c7
T
797 if (info->read_mmr_reg.count > 128)
798 return -EINVAL;
799
0d2edd37 800 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
d38ceaf9
AD
801 if (!regs)
802 return -ENOMEM;
0d2edd37 803 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
d38ceaf9 804
ca9317b9
AD
805 amdgpu_gfx_off_ctrl(adev, false);
806 for (i = 0; i < info->read_mmr_reg.count; i++) {
d38ceaf9
AD
807 if (amdgpu_asic_read_register(adev, se_num, sh_num,
808 info->read_mmr_reg.dword_offset + i,
809 &regs[i])) {
810 DRM_DEBUG_KMS("unallowed offset %#x\n",
811 info->read_mmr_reg.dword_offset + i);
812 kfree(regs);
ca9317b9 813 amdgpu_gfx_off_ctrl(adev, true);
d38ceaf9
AD
814 return -EFAULT;
815 }
ca9317b9
AD
816 }
817 amdgpu_gfx_off_ctrl(adev, true);
d38ceaf9
AD
818 n = copy_to_user(out, regs, min(size, alloc_size));
819 kfree(regs);
820 return n ? -EFAULT : 0;
821 }
822 case AMDGPU_INFO_DEV_INFO: {
a5a52a43 823 struct drm_amdgpu_info_device *dev_info;
5b565e0e 824 uint64_t vm_size;
e3e84b0a 825 uint32_t pcie_gen_mask;
a5a52a43
LJ
826 int ret;
827
828 dev_info = kzalloc(sizeof(*dev_info), GFP_KERNEL);
829 if (!dev_info)
830 return -ENOMEM;
d38ceaf9 831
8f66090b 832 dev_info->device_id = adev->pdev->device;
a5a52a43
LJ
833 dev_info->chip_rev = adev->rev_id;
834 dev_info->external_rev = adev->external_rev_id;
8f66090b 835 dev_info->pci_rev = adev->pdev->revision;
a5a52a43
LJ
836 dev_info->family = adev->family;
837 dev_info->num_shader_engines = adev->gfx.config.max_shader_engines;
838 dev_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
d38ceaf9 839 /* return all clocks in KHz */
a5a52a43 840 dev_info->gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
32bf7106 841 if (adev->pm.dpm_enabled) {
a5a52a43
LJ
842 dev_info->max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
843 dev_info->max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
88347fa1
EQ
844 dev_info->min_engine_clock = amdgpu_dpm_get_sclk(adev, true) * 10;
845 dev_info->min_memory_clock = amdgpu_dpm_get_mclk(adev, true) * 10;
32bf7106 846 } else {
88347fa1
EQ
847 dev_info->max_engine_clock =
848 dev_info->min_engine_clock =
849 adev->clock.default_sclk * 10;
850 dev_info->max_memory_clock =
851 dev_info->min_memory_clock =
852 adev->clock.default_mclk * 10;
32bf7106 853 }
a5a52a43
LJ
854 dev_info->enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
855 dev_info->num_rb_pipes = adev->gfx.config.max_backends_per_se *
0b10029d 856 adev->gfx.config.max_shader_engines;
a5a52a43 857 dev_info->num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
a5a52a43 858 dev_info->ids_flags = 0;
2f7d10b3 859 if (adev->flags & AMD_IS_APU)
a5a52a43 860 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
02ff519e 861 if (adev->gfx.mcbp)
a5a52a43 862 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
16c642ec 863 if (amdgpu_is_tmz(adev))
a5a52a43 864 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_TMZ;
b299221f
MO
865 if (adev->gfx.config.ta_cntl2_truncate_coord_mode)
866 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD;
5b565e0e
CK
867
868 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
a3e9a15a 869 vm_size -= AMDGPU_VA_RESERVED_SIZE;
6b034e25
CK
870
871 /* Older VCE FW versions are buggy and can handle only 40bits */
09b6f25b
CK
872 if (adev->vce.fw_version &&
873 adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
6b034e25
CK
874 vm_size = min(vm_size, 1ULL << 40);
875
a5a52a43
LJ
876 dev_info->virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
877 dev_info->virtual_address_max =
ad9a5b78 878 min(vm_size, AMDGPU_GMC_HOLE_START);
5b565e0e 879
ad9a5b78 880 if (vm_size > AMDGPU_GMC_HOLE_START) {
a5a52a43
LJ
881 dev_info->high_va_offset = AMDGPU_GMC_HOLE_END;
882 dev_info->high_va_max = AMDGPU_GMC_HOLE_END | vm_size;
5b565e0e 883 }
f4d3da72 884 dev_info->virtual_address_alignment = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
a5a52a43 885 dev_info->pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
f4d3da72 886 dev_info->gart_page_size = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
a5a52a43
LJ
887 dev_info->cu_active_number = adev->gfx.cu_info.number;
888 dev_info->cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
889 dev_info->ce_ram_size = adev->gfx.ce_ram_size;
890 memcpy(&dev_info->cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
dbfe85ea 891 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
a5a52a43 892 memcpy(&dev_info->cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
f705a6f0 893 sizeof(dev_info->cu_bitmap));
a5a52a43
LJ
894 dev_info->vram_type = adev->gmc.vram_type;
895 dev_info->vram_bit_width = adev->gmc.vram_width;
896 dev_info->vce_harvest_config = adev->vce.harvest_config;
897 dev_info->gc_double_offchip_lds_buf =
df6e2c4a 898 adev->gfx.config.double_offchip_lds_buf;
a5a52a43
LJ
899 dev_info->wave_front_size = adev->gfx.cu_info.wave_front_size;
900 dev_info->num_shader_visible_vgprs = adev->gfx.config.max_gprs;
901 dev_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
902 dev_info->num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
903 dev_info->gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
904 dev_info->gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
905 dev_info->max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
bce23e00 906
be9250fb 907 if (adev->family >= AMDGPU_FAMILY_NV)
a5a52a43 908 dev_info->pa_sc_tile_steering_override =
be9250fb
HZ
909 adev->gfx.config.pa_sc_tile_steering_override;
910
a5a52a43 911 dev_info->tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask;
815fb4c9 912
e3e84b0a
MO
913 /* Combine the chip gen mask with the platform (CPU/mobo) mask. */
914 pcie_gen_mask = adev->pm.pcie_gen_mask & (adev->pm.pcie_gen_mask >> 16);
915 dev_info->pcie_gen = fls(pcie_gen_mask);
916 dev_info->pcie_num_lanes =
917 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 ? 32 :
918 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 ? 16 :
919 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 ? 12 :
920 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 ? 8 :
921 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 ? 4 :
922 adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 ? 2 : 1;
923
b299221f
MO
924 dev_info->tcp_cache_size = adev->gfx.config.gc_tcp_l1_size;
925 dev_info->num_sqc_per_wgp = adev->gfx.config.gc_num_sqc_per_wgp;
926 dev_info->sqc_data_cache_size = adev->gfx.config.gc_l1_data_cache_size_per_sqc;
927 dev_info->sqc_inst_cache_size = adev->gfx.config.gc_l1_instruction_cache_size_per_sqc;
928 dev_info->gl1c_cache_size = adev->gfx.config.gc_gl1c_size_per_instance *
929 adev->gfx.config.gc_gl1c_per_sa;
930 dev_info->gl2c_cache_size = adev->gfx.config.gc_gl2c_per_gpu;
931 dev_info->mall_size = adev->gmc.mall_size;
932
1ba91b54
AD
933
934 if (adev->gfx.funcs->get_gfx_shadow_info) {
935 struct amdgpu_gfx_shadow_info shadow_info;
936
937 ret = amdgpu_gfx_get_gfx_shadow_info(adev, &shadow_info);
938 if (!ret) {
939 dev_info->shadow_size = shadow_info.shadow_size;
940 dev_info->shadow_alignment = shadow_info.shadow_alignment;
941 dev_info->csa_size = shadow_info.csa_size;
942 dev_info->csa_alignment = shadow_info.csa_alignment;
943 }
944 }
945
a5a52a43
LJ
946 ret = copy_to_user(out, dev_info,
947 min((size_t)size, sizeof(*dev_info))) ? -EFAULT : 0;
948 kfree(dev_info);
949 return ret;
d38ceaf9 950 }
07fecde5 951 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
a0cc8e15 952 unsigned int i;
07fecde5
AD
953 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
954 struct amd_vce_state *vce_state;
955
956 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
957 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
958 if (vce_state) {
959 vce_clk_table.entries[i].sclk = vce_state->sclk;
960 vce_clk_table.entries[i].mclk = vce_state->mclk;
961 vce_clk_table.entries[i].eclk = vce_state->evclk;
962 vce_clk_table.num_valid_entries++;
963 }
964 }
965
966 return copy_to_user(out, &vce_clk_table,
967 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
968 }
40ee5888
EQ
969 case AMDGPU_INFO_VBIOS: {
970 uint32_t bios_size = adev->bios_size;
971
972 switch (info->vbios_info.type) {
973 case AMDGPU_INFO_VBIOS_SIZE:
974 return copy_to_user(out, &bios_size,
975 min((size_t)size, sizeof(bios_size)))
976 ? -EFAULT : 0;
977 case AMDGPU_INFO_VBIOS_IMAGE: {
978 uint8_t *bios;
979 uint32_t bios_offset = info->vbios_info.offset;
980
981 if (bios_offset >= bios_size)
982 return -EINVAL;
983
984 bios = adev->bios + bios_offset;
985 return copy_to_user(out, bios,
986 min((size_t)size, (size_t)(bios_size - bios_offset)))
987 ? -EFAULT : 0;
988 }
29b4c589
JG
989 case AMDGPU_INFO_VBIOS_INFO: {
990 struct drm_amdgpu_info_vbios vbios_info = {};
991 struct atom_context *atom_context;
992
993 atom_context = adev->mode_info.atom_context;
86f2ec22
DF
994 if (atom_context) {
995 memcpy(vbios_info.name, atom_context->name,
996 sizeof(atom_context->name));
997 memcpy(vbios_info.vbios_pn, atom_context->vbios_pn,
998 sizeof(atom_context->vbios_pn));
999 vbios_info.version = atom_context->version;
1000 memcpy(vbios_info.vbios_ver_str, atom_context->vbios_ver_str,
1001 sizeof(atom_context->vbios_ver_str));
1002 memcpy(vbios_info.date, atom_context->date,
1003 sizeof(atom_context->date));
1004 }
29b4c589
JG
1005
1006 return copy_to_user(out, &vbios_info,
1007 min((size_t)size, sizeof(vbios_info))) ? -EFAULT : 0;
1008 }
40ee5888
EQ
1009 default:
1010 DRM_DEBUG_KMS("Invalid request %d\n",
1011 info->vbios_info.type);
1012 return -EINVAL;
1013 }
1014 }
44879b62
AN
1015 case AMDGPU_INFO_NUM_HANDLES: {
1016 struct drm_amdgpu_info_num_handles handle;
1017
1018 switch (info->query_hw_ip.type) {
1019 case AMDGPU_HW_IP_UVD:
1020 /* Starting Polaris, we support unlimited UVD handles */
1021 if (adev->asic_type < CHIP_POLARIS10) {
1022 handle.uvd_max_handles = adev->uvd.max_handles;
1023 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
1024
1025 return copy_to_user(out, &handle,
1026 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
1027 } else {
1028 return -ENODATA;
1029 }
1030
1031 break;
1032 default:
1033 return -EINVAL;
1034 }
1035 }
5ebbac4b 1036 case AMDGPU_INFO_SENSOR: {
b13aa109 1037 if (!adev->pm.dpm_enabled)
5ebbac4b
AD
1038 return -ENOENT;
1039
1040 switch (info->sensor_info.type) {
1041 case AMDGPU_INFO_SENSOR_GFX_SCLK:
1042 /* get sclk in Mhz */
1043 if (amdgpu_dpm_read_sensor(adev,
1044 AMDGPU_PP_SENSOR_GFX_SCLK,
1045 (void *)&ui32, &ui32_size)) {
1046 return -EINVAL;
1047 }
1048 ui32 /= 100;
1049 break;
1050 case AMDGPU_INFO_SENSOR_GFX_MCLK:
1051 /* get mclk in Mhz */
1052 if (amdgpu_dpm_read_sensor(adev,
1053 AMDGPU_PP_SENSOR_GFX_MCLK,
1054 (void *)&ui32, &ui32_size)) {
1055 return -EINVAL;
1056 }
1057 ui32 /= 100;
1058 break;
1059 case AMDGPU_INFO_SENSOR_GPU_TEMP:
1060 /* get temperature in millidegrees C */
1061 if (amdgpu_dpm_read_sensor(adev,
1062 AMDGPU_PP_SENSOR_GPU_TEMP,
1063 (void *)&ui32, &ui32_size)) {
1064 return -EINVAL;
1065 }
1066 break;
1067 case AMDGPU_INFO_SENSOR_GPU_LOAD:
1068 /* get GPU load */
1069 if (amdgpu_dpm_read_sensor(adev,
1070 AMDGPU_PP_SENSOR_GPU_LOAD,
1071 (void *)&ui32, &ui32_size)) {
1072 return -EINVAL;
1073 }
1074 break;
1075 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
1076 /* get average GPU power */
1077 if (amdgpu_dpm_read_sensor(adev,
9366c2e8 1078 AMDGPU_PP_SENSOR_GPU_AVG_POWER,
5b79d048 1079 (void *)&ui32, &ui32_size)) {
5ebbac4b
AD
1080 return -EINVAL;
1081 }
5b79d048 1082 ui32 >>= 8;
5ebbac4b
AD
1083 break;
1084 case AMDGPU_INFO_SENSOR_VDDNB:
1085 /* get VDDNB in millivolts */
1086 if (amdgpu_dpm_read_sensor(adev,
1087 AMDGPU_PP_SENSOR_VDDNB,
1088 (void *)&ui32, &ui32_size)) {
1089 return -EINVAL;
1090 }
1091 break;
1092 case AMDGPU_INFO_SENSOR_VDDGFX:
1093 /* get VDDGFX in millivolts */
1094 if (amdgpu_dpm_read_sensor(adev,
1095 AMDGPU_PP_SENSOR_VDDGFX,
1096 (void *)&ui32, &ui32_size)) {
1097 return -EINVAL;
1098 }
1099 break;
60bbade2
RZ
1100 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
1101 /* get stable pstate sclk in Mhz */
1102 if (amdgpu_dpm_read_sensor(adev,
1103 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
1104 (void *)&ui32, &ui32_size)) {
1105 return -EINVAL;
1106 }
1107 ui32 /= 100;
1108 break;
1109 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
1110 /* get stable pstate mclk in Mhz */
1111 if (amdgpu_dpm_read_sensor(adev,
1112 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
1113 (void *)&ui32, &ui32_size)) {
1114 return -EINVAL;
1115 }
1116 ui32 /= 100;
1117 break;
5cfd9784
EQ
1118 case AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK:
1119 /* get peak pstate sclk in Mhz */
1120 if (amdgpu_dpm_read_sensor(adev,
1121 AMDGPU_PP_SENSOR_PEAK_PSTATE_SCLK,
1122 (void *)&ui32, &ui32_size)) {
1123 return -EINVAL;
1124 }
1125 ui32 /= 100;
1126 break;
1127 case AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK:
1128 /* get peak pstate mclk in Mhz */
1129 if (amdgpu_dpm_read_sensor(adev,
1130 AMDGPU_PP_SENSOR_PEAK_PSTATE_MCLK,
1131 (void *)&ui32, &ui32_size)) {
1132 return -EINVAL;
1133 }
1134 ui32 /= 100;
1135 break;
5ebbac4b
AD
1136 default:
1137 DRM_DEBUG_KMS("Invalid request %d\n",
1138 info->sensor_info.type);
1139 return -EINVAL;
1140 }
1141 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
1142 }
1f7251b7
CK
1143 case AMDGPU_INFO_VRAM_LOST_COUNTER:
1144 ui32 = atomic_read(&adev->vram_lost_counter);
1145 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
5cb77114 1146 case AMDGPU_INFO_RAS_ENABLED_FEATURES: {
1147 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1febb00e 1148 uint64_t ras_mask;
5cb77114 1149
1150 if (!ras)
1151 return -EINVAL;
8ab0d6f0 1152 ras_mask = (uint64_t)adev->ras_enabled << 32 | ras->features;
1febb00e 1153
1154 return copy_to_user(out, &ras_mask,
1155 min_t(u64, size, sizeof(ras_mask))) ?
5cb77114 1156 -EFAULT : 0;
1157 }
f35e9bdb
AD
1158 case AMDGPU_INFO_VIDEO_CAPS: {
1159 const struct amdgpu_video_codecs *codecs;
1160 struct drm_amdgpu_info_video_caps *caps;
1161 int r;
1162
bc8ba5f2
AD
1163 if (!adev->asic_funcs->query_video_codecs)
1164 return -EINVAL;
1165
f35e9bdb
AD
1166 switch (info->video_cap.type) {
1167 case AMDGPU_INFO_VIDEO_CAPS_DECODE:
1168 r = amdgpu_asic_query_video_codecs(adev, false, &codecs);
1169 if (r)
1170 return -EINVAL;
1171 break;
1172 case AMDGPU_INFO_VIDEO_CAPS_ENCODE:
1173 r = amdgpu_asic_query_video_codecs(adev, true, &codecs);
1174 if (r)
1175 return -EINVAL;
1176 break;
1177 default:
1178 DRM_DEBUG_KMS("Invalid request %d\n",
1179 info->video_cap.type);
1180 return -EINVAL;
1181 }
1182
1183 caps = kzalloc(sizeof(*caps), GFP_KERNEL);
1184 if (!caps)
1185 return -ENOMEM;
1186
1187 for (i = 0; i < codecs->codec_count; i++) {
1188 int idx = codecs->codec_array[i].codec_type;
1189
1190 switch (idx) {
6f786950
AD
1191 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2:
1192 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4:
1193 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1:
1194 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC:
1195 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC:
1196 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG:
1197 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9:
1198 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1:
f35e9bdb
AD
1199 caps->codec_info[idx].valid = 1;
1200 caps->codec_info[idx].max_width =
1201 codecs->codec_array[i].max_width;
1202 caps->codec_info[idx].max_height =
1203 codecs->codec_array[i].max_height;
1204 caps->codec_info[idx].max_pixels_per_frame =
1205 codecs->codec_array[i].max_pixels_per_frame;
1206 caps->codec_info[idx].max_level =
1207 codecs->codec_array[i].max_level;
1208 break;
1209 default:
1210 break;
1211 }
1212 }
1213 r = copy_to_user(out, caps,
1214 min((size_t)size, sizeof(*caps))) ? -EFAULT : 0;
1215 kfree(caps);
1216 return r;
1217 }
4f18b9a6
BN
1218 case AMDGPU_INFO_MAX_IBS: {
1219 uint32_t max_ibs[AMDGPU_HW_IP_NUM];
1220
1221 for (i = 0; i < AMDGPU_HW_IP_NUM; ++i)
1222 max_ibs[i] = amdgpu_ring_max_ibs(i);
1223
1224 return copy_to_user(out, max_ibs,
1225 min((size_t)size, sizeof(max_ibs))) ? -EFAULT : 0;
1226 }
7a41ed8b
AD
1227 case AMDGPU_INFO_GPUVM_FAULT: {
1228 struct amdgpu_fpriv *fpriv = filp->driver_priv;
1229 struct amdgpu_vm *vm = &fpriv->vm;
1230 struct drm_amdgpu_info_gpuvm_fault gpuvm_fault;
1231 unsigned long flags;
1232
1233 if (!vm)
1234 return -EINVAL;
1235
1236 memset(&gpuvm_fault, 0, sizeof(gpuvm_fault));
1237
1238 xa_lock_irqsave(&adev->vm_manager.pasids, flags);
1239 gpuvm_fault.addr = vm->fault_info.addr;
1240 gpuvm_fault.status = vm->fault_info.status;
1241 gpuvm_fault.vmhub = vm->fault_info.vmhub;
1242 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
1243
1244 return copy_to_user(out, &gpuvm_fault,
1245 min((size_t)size, sizeof(gpuvm_fault))) ? -EFAULT : 0;
1246 }
d38ceaf9
AD
1247 default:
1248 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
1249 return -EINVAL;
1250 }
1251 return 0;
1252}
1253
1254
1255/*
1256 * Outdated mess for old drm with Xorg being in charge (void function now).
1257 */
1258/**
8b7530b1 1259 * amdgpu_driver_lastclose_kms - drm callback for last close
d38ceaf9
AD
1260 *
1261 * @dev: drm dev pointer
1262 *
1694467b 1263 * Switch vga_switcheroo state after last close (all asics).
d38ceaf9
AD
1264 */
1265void amdgpu_driver_lastclose_kms(struct drm_device *dev)
1266{
ab77e02c 1267 drm_fb_helper_lastclose(dev);
d38ceaf9
AD
1268 vga_switcheroo_process_delayed_switch();
1269}
1270
1271/**
1272 * amdgpu_driver_open_kms - drm callback for open
1273 *
1274 * @dev: drm dev pointer
1275 * @file_priv: drm file
1276 *
1277 * On device open, init vm on cayman+ (all asics).
1278 * Returns 0 on success, error on failure.
1279 */
1280int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
1281{
1348969a 1282 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 1283 struct amdgpu_fpriv *fpriv;
5c2ff9a6 1284 int r, pasid;
d38ceaf9 1285
2c486cc4 1286 /* Ensure IB tests are run on ring */
beff74bc 1287 flush_delayed_work(&adev->delayed_init_work);
2c486cc4 1288
7c6e68c7
AG
1289
1290 if (amdgpu_ras_intr_triggered()) {
1291 DRM_ERROR("RAS Intr triggered, device disabled!!");
1292 return -EHWPOISON;
1293 }
1294
d38ceaf9
AD
1295 file_priv->driver_priv = NULL;
1296
1297 r = pm_runtime_get_sync(dev->dev);
1298 if (r < 0)
9ba8923c 1299 goto pm_put;
d38ceaf9
AD
1300
1301 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
dc08267a
AD
1302 if (unlikely(!fpriv)) {
1303 r = -ENOMEM;
1304 goto out_suspend;
1305 }
d38ceaf9 1306
5c2ff9a6
CK
1307 pasid = amdgpu_pasid_alloc(16);
1308 if (pasid < 0) {
1309 dev_warn(adev->dev, "No more PASIDs available!");
1310 pasid = 0;
dc08267a 1311 }
a35455d0 1312
50e63308 1313 r = amdgpu_xcp_open_device(adev, fpriv, file_priv);
5c2ff9a6
CK
1314 if (r)
1315 goto error_pasid;
d38ceaf9 1316
5003ca63 1317 r = amdgpu_vm_init(adev, &fpriv->vm, fpriv->xcp_id);
934deb64 1318 if (r)
50e63308 1319 goto error_pasid;
934deb64 1320
88f7f881
ND
1321 r = amdgpu_vm_set_pasid(adev, &fpriv->vm, pasid);
1322 if (r)
1323 goto error_vm;
1324
b85891bd
JZ
1325 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
1326 if (!fpriv->prt_va) {
1327 r = -ENOMEM;
5c2ff9a6 1328 goto error_vm;
b85891bd
JZ
1329 }
1330
02ff519e 1331 if (adev->gfx.mcbp) {
1e256e27
RZ
1332 uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
1333
1334 r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
1335 &fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE);
5c2ff9a6
CK
1336 if (r)
1337 goto error_vm;
2493664f
ML
1338 }
1339
d38ceaf9 1340 mutex_init(&fpriv->bo_list_lock);
c4f306e3 1341 idr_init_base(&fpriv->bo_list_handles, 1);
d38ceaf9 1342
69493c03 1343 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr, adev);
d38ceaf9
AD
1344
1345 file_priv->driver_priv = fpriv;
5c2ff9a6
CK
1346 goto out_suspend;
1347
1348error_vm:
1349 amdgpu_vm_fini(adev, &fpriv->vm);
1350
1351error_pasid:
88f7f881 1352 if (pasid) {
5c2ff9a6 1353 amdgpu_pasid_free(pasid);
88f7f881
ND
1354 amdgpu_vm_set_pasid(adev, &fpriv->vm, 0);
1355 }
5c2ff9a6
CK
1356
1357 kfree(fpriv);
d38ceaf9 1358
dc08267a 1359out_suspend:
d38ceaf9 1360 pm_runtime_mark_last_busy(dev->dev);
9ba8923c 1361pm_put:
d38ceaf9 1362 pm_runtime_put_autosuspend(dev->dev);
d38ceaf9
AD
1363
1364 return r;
1365}
1366
1367/**
1368 * amdgpu_driver_postclose_kms - drm callback for post close
1369 *
1370 * @dev: drm dev pointer
1371 * @file_priv: drm file
1372 *
1373 * On device post close, tear down vm on cayman+ (all asics).
1374 */
1375void amdgpu_driver_postclose_kms(struct drm_device *dev,
1376 struct drm_file *file_priv)
1377{
1348969a 1378 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9
AD
1379 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1380 struct amdgpu_bo_list *list;
5c2ff9a6 1381 struct amdgpu_bo *pd;
c7b6bac9 1382 u32 pasid;
d38ceaf9
AD
1383 int handle;
1384
1385 if (!fpriv)
1386 return;
1387
04e30c9c 1388 pm_runtime_get_sync(dev->dev);
02537d63 1389
44876ae2 1390 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL)
ef80d30b 1391 amdgpu_uvd_free_handles(adev, file_priv);
44876ae2 1392 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL)
ef80d30b 1393 amdgpu_vce_free_handles(adev, file_priv);
cd437e37 1394
5daff15c
LY
1395 if (fpriv->csa_va) {
1396 uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
1397
1398 WARN_ON(amdgpu_unmap_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
1399 fpriv->csa_va, csa_addr));
0f4b3c68 1400 fpriv->csa_va = NULL;
2493664f
ML
1401 }
1402
5c2ff9a6 1403 pasid = fpriv->vm.pasid;
391629bd 1404 pd = amdgpu_bo_ref(fpriv->vm.root.bo);
b6fba4ec
CK
1405 if (!WARN_ON(amdgpu_bo_reserve(pd, true))) {
1406 amdgpu_vm_bo_del(adev, fpriv->prt_va);
1407 amdgpu_bo_unreserve(pd);
1408 }
5c2ff9a6 1409
8ee3a52e 1410 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
6ffb6b7f 1411 amdgpu_vm_fini(adev, &fpriv->vm);
8ee3a52e 1412
5c2ff9a6 1413 if (pasid)
5a5011a7 1414 amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid);
5c2ff9a6 1415 amdgpu_bo_unref(&pd);
d38ceaf9
AD
1416
1417 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
a0f20845 1418 amdgpu_bo_list_put(list);
d38ceaf9
AD
1419
1420 idr_destroy(&fpriv->bo_list_handles);
1421 mutex_destroy(&fpriv->bo_list_lock);
1422
d38ceaf9
AD
1423 kfree(fpriv);
1424 file_priv->driver_priv = NULL;
d6bda7b4
AD
1425
1426 pm_runtime_mark_last_busy(dev->dev);
1427 pm_runtime_put_autosuspend(dev->dev);
d38ceaf9
AD
1428}
1429
72c8c97b
AG
1430
1431void amdgpu_driver_release_kms(struct drm_device *dev)
1432{
1433 struct amdgpu_device *adev = drm_to_adev(dev);
1434
1435 amdgpu_device_fini_sw(adev);
1436 pci_set_drvdata(adev->pdev, NULL);
1437}
1438
d38ceaf9
AD
1439/*
1440 * VBlank related functions.
1441 */
1442/**
1443 * amdgpu_get_vblank_counter_kms - get frame count
1444 *
e3eff4b5 1445 * @crtc: crtc to get the frame count from
d38ceaf9
AD
1446 *
1447 * Gets the frame count on the requested crtc (all asics).
1448 * Returns frame count on success, -EINVAL on failure.
1449 */
e3eff4b5 1450u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc)
d38ceaf9 1451{
e3eff4b5
TZ
1452 struct drm_device *dev = crtc->dev;
1453 unsigned int pipe = crtc->index;
1348969a 1454 struct amdgpu_device *adev = drm_to_adev(dev);
8e36f9d3
AD
1455 int vpos, hpos, stat;
1456 u32 count;
d38ceaf9 1457
88e72717
TR
1458 if (pipe >= adev->mode_info.num_crtc) {
1459 DRM_ERROR("Invalid crtc %u\n", pipe);
d38ceaf9
AD
1460 return -EINVAL;
1461 }
1462
8e36f9d3
AD
1463 /* The hw increments its frame counter at start of vsync, not at start
1464 * of vblank, as is required by DRM core vblank counter handling.
1465 * Cook the hw count here to make it appear to the caller as if it
1466 * incremented at start of vblank. We measure distance to start of
1467 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
1468 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
1469 * result by 1 to give the proper appearance to caller.
1470 */
1471 if (adev->mode_info.crtcs[pipe]) {
1472 /* Repeat readout if needed to provide stable result if
1473 * we cross start of vsync during the queries.
1474 */
1475 do {
1476 count = amdgpu_display_vblank_get_counter(adev, pipe);
aa8e286a
SL
1477 /* Ask amdgpu_display_get_crtc_scanoutpos to return
1478 * vpos as distance to start of vblank, instead of
1479 * regular vertical scanout pos.
8e36f9d3 1480 */
aa8e286a 1481 stat = amdgpu_display_get_crtc_scanoutpos(
8e36f9d3
AD
1482 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
1483 &vpos, &hpos, NULL, NULL,
1484 &adev->mode_info.crtcs[pipe]->base.hwmode);
1485 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1486
1487 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1488 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1489 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1490 } else {
1491 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1492 pipe, vpos);
1493
1494 /* Bump counter if we are at >= leading edge of vblank,
1495 * but before vsync where vpos would turn negative and
1496 * the hw counter really increments.
1497 */
1498 if (vpos >= 0)
1499 count++;
1500 }
1501 } else {
1502 /* Fallback to use value as is. */
1503 count = amdgpu_display_vblank_get_counter(adev, pipe);
1504 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1505 }
1506
1507 return count;
d38ceaf9
AD
1508}
1509
1510/**
1511 * amdgpu_enable_vblank_kms - enable vblank interrupt
1512 *
e3eff4b5 1513 * @crtc: crtc to enable vblank interrupt for
d38ceaf9
AD
1514 *
1515 * Enable the interrupt on the requested crtc (all asics).
1516 * Returns 0 on success, -EINVAL on failure.
1517 */
e3eff4b5 1518int amdgpu_enable_vblank_kms(struct drm_crtc *crtc)
d38ceaf9 1519{
e3eff4b5
TZ
1520 struct drm_device *dev = crtc->dev;
1521 unsigned int pipe = crtc->index;
1348969a 1522 struct amdgpu_device *adev = drm_to_adev(dev);
734dd01d 1523 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
d38ceaf9
AD
1524
1525 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1526}
1527
1528/**
1529 * amdgpu_disable_vblank_kms - disable vblank interrupt
1530 *
e3eff4b5 1531 * @crtc: crtc to disable vblank interrupt for
d38ceaf9
AD
1532 *
1533 * Disable the interrupt on the requested crtc (all asics).
1534 */
e3eff4b5 1535void amdgpu_disable_vblank_kms(struct drm_crtc *crtc)
d38ceaf9 1536{
e3eff4b5
TZ
1537 struct drm_device *dev = crtc->dev;
1538 unsigned int pipe = crtc->index;
1348969a 1539 struct amdgpu_device *adev = drm_to_adev(dev);
734dd01d 1540 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
d38ceaf9
AD
1541
1542 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1543}
1544
50ab2533
HR
1545/*
1546 * Debugfs info
1547 */
1548#if defined(CONFIG_DEBUG_FS)
1549
98d28ac2 1550static int amdgpu_debugfs_firmware_info_show(struct seq_file *m, void *unused)
50ab2533 1551{
109b4d8c 1552 struct amdgpu_device *adev = m->private;
50ab2533
HR
1553 struct drm_amdgpu_info_firmware fw_info;
1554 struct drm_amdgpu_query_fw query_fw;
32d8c662 1555 struct atom_context *ctx = adev->mode_info.atom_context;
82890466 1556 uint8_t smu_program, smu_major, smu_minor, smu_debug;
50ab2533
HR
1557 int ret, i;
1558
4d5ae731 1559 static const char *ta_fw_name[TA_FW_TYPE_MAX_INDEX] = {
5c65a4b8 1560#define TA_FW_NAME(type)[TA_FW_TYPE_PSP_##type] = #type
4d5ae731
KW
1561 TA_FW_NAME(XGMI),
1562 TA_FW_NAME(RAS),
1563 TA_FW_NAME(HDCP),
1564 TA_FW_NAME(DTM),
1565 TA_FW_NAME(RAP),
e7bdf00e 1566 TA_FW_NAME(SECUREDISPLAY),
4d5ae731
KW
1567#undef TA_FW_NAME
1568 };
1569
50ab2533
HR
1570 /* VCE */
1571 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1572 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1573 if (ret)
1574 return ret;
1575 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1576 fw_info.feature, fw_info.ver);
1577
1578 /* UVD */
1579 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1580 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1581 if (ret)
1582 return ret;
1583 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1584 fw_info.feature, fw_info.ver);
1585
1586 /* GMC */
1587 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1588 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1589 if (ret)
1590 return ret;
1591 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1592 fw_info.feature, fw_info.ver);
1593
1594 /* ME */
1595 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1596 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1597 if (ret)
1598 return ret;
1599 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1600 fw_info.feature, fw_info.ver);
1601
1602 /* PFP */
1603 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1604 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1605 if (ret)
1606 return ret;
1607 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1608 fw_info.feature, fw_info.ver);
1609
1610 /* CE */
1611 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1612 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1613 if (ret)
1614 return ret;
1615 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1616 fw_info.feature, fw_info.ver);
1617
1618 /* RLC */
1619 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1620 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1621 if (ret)
1622 return ret;
1623 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1624 fw_info.feature, fw_info.ver);
1625
621a6318
HR
1626 /* RLC SAVE RESTORE LIST CNTL */
1627 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
1628 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1629 if (ret)
1630 return ret;
1631 seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
1632 fw_info.feature, fw_info.ver);
1633
1634 /* RLC SAVE RESTORE LIST GPM MEM */
1635 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
1636 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1637 if (ret)
1638 return ret;
1639 seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
1640 fw_info.feature, fw_info.ver);
1641
1642 /* RLC SAVE RESTORE LIST SRM MEM */
1643 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
1644 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1645 if (ret)
1646 return ret;
1647 seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
1648 fw_info.feature, fw_info.ver);
1649
670c6edf
HZ
1650 /* RLCP */
1651 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCP;
1652 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1653 if (ret)
1654 return ret;
1655 seq_printf(m, "RLCP feature version: %u, firmware version: 0x%08x\n",
1656 fw_info.feature, fw_info.ver);
1657
1658 /* RLCV */
5c65a4b8 1659 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCV;
670c6edf
HZ
1660 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1661 if (ret)
1662 return ret;
1663 seq_printf(m, "RLCV feature version: %u, firmware version: 0x%08x\n",
1664 fw_info.feature, fw_info.ver);
1665
50ab2533
HR
1666 /* MEC */
1667 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1668 query_fw.index = 0;
1669 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1670 if (ret)
1671 return ret;
1672 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1673 fw_info.feature, fw_info.ver);
1674
1675 /* MEC2 */
d7aca4f0 1676 if (adev->gfx.mec2_fw) {
50ab2533
HR
1677 query_fw.index = 1;
1678 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1679 if (ret)
1680 return ret;
1681 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1682 fw_info.feature, fw_info.ver);
1683 }
1684
b7236296
DF
1685 /* IMU */
1686 query_fw.fw_type = AMDGPU_INFO_FW_IMU;
1687 query_fw.index = 0;
1688 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1689 if (ret)
1690 return ret;
1691 seq_printf(m, "IMU feature version: %u, firmware version: 0x%08x\n",
1692 fw_info.feature, fw_info.ver);
1693
6a7ed07e
HR
1694 /* PSP SOS */
1695 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1696 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1697 if (ret)
1698 return ret;
1699 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1700 fw_info.feature, fw_info.ver);
1701
1702
1703 /* PSP ASD */
1704 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1705 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1706 if (ret)
1707 return ret;
1708 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1709 fw_info.feature, fw_info.ver);
1710
9b9ca62d 1711 query_fw.fw_type = AMDGPU_INFO_FW_TA;
4d5ae731 1712 for (i = TA_FW_TYPE_PSP_XGMI; i < TA_FW_TYPE_MAX_INDEX; i++) {
9b9ca62d 1713 query_fw.index = i;
1714 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1715 if (ret)
1716 continue;
4d5ae731
KW
1717
1718 seq_printf(m, "TA %s feature version: 0x%08x, firmware version: 0x%08x\n",
1719 ta_fw_name[i], fw_info.feature, fw_info.ver);
9b9ca62d 1720 }
1721
50ab2533
HR
1722 /* SMC */
1723 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1724 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1725 if (ret)
1726 return ret;
82890466
ML
1727 smu_program = (fw_info.ver >> 24) & 0xff;
1728 smu_major = (fw_info.ver >> 16) & 0xff;
c92f9096
ML
1729 smu_minor = (fw_info.ver >> 8) & 0xff;
1730 smu_debug = (fw_info.ver >> 0) & 0xff;
82890466
ML
1731 seq_printf(m, "SMC feature version: %u, program: %d, firmware version: 0x%08x (%d.%d.%d)\n",
1732 fw_info.feature, smu_program, fw_info.ver, smu_major, smu_minor, smu_debug);
50ab2533
HR
1733
1734 /* SDMA */
1735 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1736 for (i = 0; i < adev->sdma.num_instances; i++) {
1737 query_fw.index = i;
1738 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1739 if (ret)
1740 return ret;
1741 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1742 i, fw_info.feature, fw_info.ver);
1743 }
1744
3ac952b1
AD
1745 /* VCN */
1746 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1747 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1748 if (ret)
1749 return ret;
1750 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1751 fw_info.feature, fw_info.ver);
1752
4d11b4b2
DF
1753 /* DMCU */
1754 query_fw.fw_type = AMDGPU_INFO_FW_DMCU;
1755 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1756 if (ret)
1757 return ret;
1758 seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n",
1759 fw_info.feature, fw_info.ver);
1760
976e51a7
NK
1761 /* DMCUB */
1762 query_fw.fw_type = AMDGPU_INFO_FW_DMCUB;
1763 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1764 if (ret)
1765 return ret;
1766 seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n",
1767 fw_info.feature, fw_info.ver);
1768
5120cb54
HR
1769 /* TOC */
1770 query_fw.fw_type = AMDGPU_INFO_FW_TOC;
1771 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1772 if (ret)
1773 return ret;
1774 seq_printf(m, "TOC feature version: %u, firmware version: 0x%08x\n",
1775 fw_info.feature, fw_info.ver);
32d8c662 1776
c4381d0e
BZ
1777 /* CAP */
1778 if (adev->psp.cap_fw) {
1779 query_fw.fw_type = AMDGPU_INFO_FW_CAP;
1780 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1781 if (ret)
1782 return ret;
1783 seq_printf(m, "CAP feature version: %u, firmware version: 0x%08x\n",
1784 fw_info.feature, fw_info.ver);
1785 }
1786
10faf078
YZ
1787 /* MES_KIQ */
1788 query_fw.fw_type = AMDGPU_INFO_FW_MES_KIQ;
1789 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1790 if (ret)
1791 return ret;
1792 seq_printf(m, "MES_KIQ feature version: %u, firmware version: 0x%08x\n",
1793 fw_info.feature, fw_info.ver);
1794
1795 /* MES */
1796 query_fw.fw_type = AMDGPU_INFO_FW_MES;
1797 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1798 if (ret)
1799 return ret;
1800 seq_printf(m, "MES feature version: %u, firmware version: 0x%08x\n",
1801 fw_info.feature, fw_info.ver);
1802
5f6e9cdc
LY
1803 /* VPE */
1804 query_fw.fw_type = AMDGPU_INFO_FW_VPE;
1805 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1806 if (ret)
1807 return ret;
1808 seq_printf(m, "VPE feature version: %u, firmware version: 0x%08x\n",
1809 fw_info.feature, fw_info.ver);
1810
adf64e21 1811 seq_printf(m, "VBIOS version: %s\n", ctx->vbios_pn);
32d8c662 1812
50ab2533
HR
1813 return 0;
1814}
1815
98d28ac2
ND
1816DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_firmware_info);
1817
50ab2533
HR
1818#endif
1819
98d28ac2 1820void amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
50ab2533
HR
1821{
1822#if defined(CONFIG_DEBUG_FS)
98d28ac2
ND
1823 struct drm_minor *minor = adev_to_drm(adev)->primary;
1824 struct dentry *root = minor->debugfs_root;
1825
1826 debugfs_create_file("amdgpu_firmware_info", 0444, root,
1827 adev, &amdgpu_debugfs_firmware_info_fops);
1828
50ab2533
HR
1829#endif
1830}