drm/amdgpu: remove redundant memset
[linux-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#include <drm/drmP.h>
26#include <drm/amdgpu_drm.h>
27#include <drm/drm_gem.h>
28#include "amdgpu_drv.h"
29
30#include <drm/drm_pciids.h>
31#include <linux/console.h>
32#include <linux/module.h>
33#include <linux/pm_runtime.h>
34#include <linux/vga_switcheroo.h>
248a1d6f 35#include <drm/drm_crtc_helper.h>
d38ceaf9
AD
36
37#include "amdgpu.h"
38#include "amdgpu_irq.h"
2cddc50e 39#include "amdgpu_gem.h"
d38ceaf9 40
130e0371 41#include "amdgpu_amdkfd.h"
521fb7d0 42#include "kfd_priv.h"
130e0371 43
d38ceaf9
AD
44/*
45 * KMS wrapper.
46 * - 3.0.0 - initial driver
6055f37a 47 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
f84e63f2
MO
48 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
49 * at the end of IBs.
d347ce66 50 * - 3.3.0 - Add VM support for UVD on supported hardware.
83a59b63 51 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
8dd31d74 52 * - 3.5.0 - Add support for new UVD_NO_OP register.
753ad49c 53 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
9cee3c1f 54 * - 3.7.0 - Add support for VCE clock list packet
b62b5931 55 * - 3.8.0 - Add support raster config init in the kernel
ef704318 56 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
a5b11dac 57 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
5ebbac4b 58 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
dfe38bd8 59 * - 3.12.0 - Add query for double offchip LDS buffers
8eafd505 60 * - 3.13.0 - Add PRT support
203eb0cb 61 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
44eb8c1b 62 * - 3.15.0 - Export more gpu info for gfx9
b98b8dbc 63 * - 3.16.0 - Add reserved vmid support
68e2c5ff 64 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
dbfe85ea 65 * - 3.18.0 - Export gpu always on cu bitmap
33476319 66 * - 3.19.0 - Add support for UVD MJPEG decode
fd8bf087 67 * - 3.20.0 - Add support for local BOs
7ca24cf2 68 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
b285f1db 69 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
c057c114 70 * - 3.23.0 - Add query for VRAM lost counter
f8e3e0ee 71 * - 3.24.0 - Add high priority compute support for gfx9
7b158d16 72 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
d240cd9e 73 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
964d0fbf 74 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
d38ceaf9
AD
75 */
76#define KMS_DRIVER_MAJOR 3
964d0fbf 77#define KMS_DRIVER_MINOR 27
d38ceaf9
AD
78#define KMS_DRIVER_PATCHLEVEL 0
79
80int amdgpu_vram_limit = 0;
218b5dcd 81int amdgpu_vis_vram_limit = 0;
83e74db6 82int amdgpu_gart_size = -1; /* auto */
36d38372 83int amdgpu_gtt_size = -1; /* auto */
95844d20 84int amdgpu_moverate = -1; /* auto */
d38ceaf9
AD
85int amdgpu_benchmarking = 0;
86int amdgpu_testing = 0;
87int amdgpu_audio = -1;
88int amdgpu_disp_priority = 0;
89int amdgpu_hw_i2c = 0;
90int amdgpu_pcie_gen2 = -1;
91int amdgpu_msi = -1;
8854695a 92int amdgpu_lockup_timeout = 10000;
d38ceaf9 93int amdgpu_dpm = -1;
e635ee07 94int amdgpu_fw_load_type = -1;
d38ceaf9
AD
95int amdgpu_aspm = -1;
96int amdgpu_runtime_pm = -1;
0b693f0b 97uint amdgpu_ip_block_mask = 0xffffffff;
d38ceaf9
AD
98int amdgpu_bapm = -1;
99int amdgpu_deep_color = 0;
bab4fee7 100int amdgpu_vm_size = -1;
d07f14be 101int amdgpu_vm_fragment_size = -1;
d38ceaf9 102int amdgpu_vm_block_size = -1;
d9c13156 103int amdgpu_vm_fault_stop = 0;
b495bd3a 104int amdgpu_vm_debug = 0;
60bfcd31 105int amdgpu_vram_page_split = 512;
9a4b7d4c 106int amdgpu_vm_update_mode = -1;
d38ceaf9 107int amdgpu_exp_hw_support = 0;
4562236b 108int amdgpu_dc = -1;
b70f014d 109int amdgpu_sched_jobs = 32;
4afcb303 110int amdgpu_sched_hw_submission = 2;
0b693f0b
RZ
111uint amdgpu_pcie_gen_cap = 0;
112uint amdgpu_pcie_lane_cap = 0;
113uint amdgpu_cg_mask = 0xffffffff;
114uint amdgpu_pg_mask = 0xffffffff;
115uint amdgpu_sdma_phase_quantum = 32;
6f8941a2 116char *amdgpu_disable_cu = NULL;
9accf2fd 117char *amdgpu_virtual_display = NULL;
22994e16 118/* OverDrive(bit 14),gfxoff(bit 15),stutter mode(bit 17) disabled by default*/
119uint amdgpu_pp_feature_mask = 0xfffd3fff;
bce23e00
AD
120int amdgpu_ngg = 0;
121int amdgpu_prim_buf_per_se = 0;
122int amdgpu_pos_buf_per_se = 0;
123int amdgpu_cntl_sb_buf_per_se = 0;
124int amdgpu_param_buf_per_se = 0;
65781c78 125int amdgpu_job_hang_limit = 0;
e8835e0e 126int amdgpu_lbpw = -1;
4a75aefe 127int amdgpu_compute_multipipe = -1;
dcebf026 128int amdgpu_gpu_recovery = -1; /* auto */
bfca0289 129int amdgpu_emu_mode = 0;
7951e376 130uint amdgpu_smu_memory_pool_size = 0;
521fb7d0
AL
131/* KFD parameters */
132int sched_policy = KFD_SCHED_POLICY_HWS;
133int hws_max_conc_proc = 8;
134int cwsr_enable = 1;
135int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
136int send_sigterm;
137int debug_largebar;
138int ignore_crat;
139int noretry;
140int halt_if_hws_hang;
d38ceaf9 141
8405cf39
SJ
142/**
143 * DOC: vramlimit (int)
144 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
145 */
d38ceaf9
AD
146MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
147module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
148
8405cf39
SJ
149/**
150 * DOC: vis_vramlimit (int)
151 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
152 */
218b5dcd
JB
153MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
154module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
155
8405cf39
SJ
156/**
157 * DOC: gartsize (uint)
158 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
159 */
a4da14cc 160MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
f9321cc4 161module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
d38ceaf9 162
8405cf39
SJ
163/**
164 * DOC: gttsize (int)
165 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
166 * otherwise 3/4 RAM size).
167 */
36d38372
CK
168MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
169module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
d38ceaf9 170
8405cf39
SJ
171/**
172 * DOC: moverate (int)
173 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
174 */
95844d20
MO
175MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
176module_param_named(moverate, amdgpu_moverate, int, 0600);
177
8405cf39
SJ
178/**
179 * DOC: benchmark (int)
180 * Run benchmarks. The default is 0 (Skip benchmarks).
181 */
d38ceaf9
AD
182MODULE_PARM_DESC(benchmark, "Run benchmark");
183module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
184
8405cf39
SJ
185/**
186 * DOC: test (int)
187 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
188 */
d38ceaf9
AD
189MODULE_PARM_DESC(test, "Run tests");
190module_param_named(test, amdgpu_testing, int, 0444);
191
8405cf39
SJ
192/**
193 * DOC: audio (int)
194 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
195 */
d38ceaf9
AD
196MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
197module_param_named(audio, amdgpu_audio, int, 0444);
198
8405cf39
SJ
199/**
200 * DOC: disp_priority (int)
201 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
202 */
d38ceaf9
AD
203MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
204module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
205
8405cf39
SJ
206/**
207 * DOC: hw_i2c (int)
208 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
209 */
d38ceaf9
AD
210MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
211module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
212
8405cf39
SJ
213/**
214 * DOC: pcie_gen2 (int)
215 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
216 */
d38ceaf9
AD
217MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
218module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
219
8405cf39
SJ
220/**
221 * DOC: msi (int)
222 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
223 */
d38ceaf9
AD
224MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
225module_param_named(msi, amdgpu_msi, int, 0444);
226
8405cf39
SJ
227/**
228 * DOC: lockup_timeout (int)
229 * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
230 * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
231 */
8854695a 232MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
d38ceaf9
AD
233module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
234
8405cf39
SJ
235/**
236 * DOC: dpm (int)
237 * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
238 */
d38ceaf9
AD
239MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
240module_param_named(dpm, amdgpu_dpm, int, 0444);
241
8405cf39
SJ
242/**
243 * DOC: fw_load_type (int)
244 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
245 */
e635ee07
HR
246MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
247module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
d38ceaf9 248
8405cf39
SJ
249/**
250 * DOC: aspm (int)
251 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
252 */
d38ceaf9
AD
253MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
254module_param_named(aspm, amdgpu_aspm, int, 0444);
255
8405cf39
SJ
256/**
257 * DOC: runpm (int)
258 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
259 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
260 */
d38ceaf9
AD
261MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
262module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
263
8405cf39
SJ
264/**
265 * DOC: ip_block_mask (uint)
266 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
267 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
268 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
269 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
270 */
d38ceaf9
AD
271MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
272module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
273
8405cf39
SJ
274/**
275 * DOC: bapm (int)
276 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
277 * The default -1 (auto, enabled)
278 */
d38ceaf9
AD
279MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
280module_param_named(bapm, amdgpu_bapm, int, 0444);
281
8405cf39
SJ
282/**
283 * DOC: deep_color (int)
284 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
285 */
d38ceaf9
AD
286MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
287module_param_named(deep_color, amdgpu_deep_color, int, 0444);
288
8405cf39
SJ
289/**
290 * DOC: vm_size (int)
291 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
292 */
ed885b21 293MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
d38ceaf9 294module_param_named(vm_size, amdgpu_vm_size, int, 0444);
d07f14be 295
8405cf39
SJ
296/**
297 * DOC: vm_fragment_size (int)
298 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
299 */
d07f14be
RH
300MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
301module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
d38ceaf9 302
8405cf39
SJ
303/**
304 * DOC: vm_block_size (int)
305 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
306 */
d38ceaf9
AD
307MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
308module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
309
8405cf39
SJ
310/**
311 * DOC: vm_fault_stop (int)
312 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
313 */
d9c13156
CK
314MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
315module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
316
8405cf39
SJ
317/**
318 * DOC: vm_debug (int)
319 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
320 */
b495bd3a
CK
321MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
322module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
323
8405cf39
SJ
324/**
325 * DOC: vm_update_mode (int)
326 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
327 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
328 */
9a4b7d4c
HK
329MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
330module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
331
8405cf39
SJ
332/**
333 * DOC: vram_page_split (int)
334 * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
335 */
ccfee95c 336MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
6a7f76e7
CK
337module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
338
8405cf39
SJ
339/**
340 * DOC: exp_hw_support (int)
341 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
342 */
d38ceaf9
AD
343MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
344module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
345
8405cf39
SJ
346/**
347 * DOC: dc (int)
348 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
349 */
4562236b
HW
350MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
351module_param_named(dc, amdgpu_dc, int, 0444);
352
8405cf39
SJ
353/**
354 * DOC: sched_jobs (int)
355 * Override the max number of jobs supported in the sw queue. The default is 32.
356 */
b70f014d 357MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
1333f723
JZ
358module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
359
8405cf39
SJ
360/**
361 * DOC: sched_hw_submission (int)
362 * Override the max number of HW submissions. The default is 2.
363 */
4afcb303
JZ
364MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
365module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
366
8405cf39
SJ
367/**
368 * DOC: ppfeaturemask (uint)
369 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
370 * The default is the current set of stable power features.
371 */
5141e9d2 372MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
88826351 373module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
3a74f6f2 374
8405cf39
SJ
375/**
376 * DOC: pcie_gen_cap (uint)
377 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
378 * The default is 0 (automatic for each asic).
379 */
cd474ba0
AD
380MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
381module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
382
8405cf39
SJ
383/**
384 * DOC: pcie_lane_cap (uint)
385 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
386 * The default is 0 (automatic for each asic).
387 */
cd474ba0
AD
388MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
389module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
390
8405cf39
SJ
391/**
392 * DOC: cg_mask (uint)
393 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
394 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
395 */
395d1fb9
NH
396MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
397module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
398
8405cf39
SJ
399/**
400 * DOC: pg_mask (uint)
401 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
402 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
403 */
395d1fb9
NH
404MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
405module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
406
8405cf39
SJ
407/**
408 * DOC: sdma_phase_quantum (uint)
409 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
410 */
a667386c
FK
411MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
412module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
413
8405cf39
SJ
414/**
415 * DOC: disable_cu (charp)
416 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
417 */
6f8941a2
NH
418MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
419module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
420
8405cf39
SJ
421/**
422 * DOC: virtual_display (charp)
423 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
424 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
425 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
426 * device at 26:00.0. The default is NULL.
427 */
0f66356d
ED
428MODULE_PARM_DESC(virtual_display,
429 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
9accf2fd 430module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
e443059d 431
8405cf39
SJ
432/**
433 * DOC: ngg (int)
434 * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
435 */
bce23e00
AD
436MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
437module_param_named(ngg, amdgpu_ngg, int, 0444);
438
8405cf39
SJ
439/**
440 * DOC: prim_buf_per_se (int)
441 * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
442 */
bce23e00
AD
443MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
444module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
445
8405cf39
SJ
446/**
447 * DOC: pos_buf_per_se (int)
448 * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
449 */
bce23e00
AD
450MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
451module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
452
8405cf39
SJ
453/**
454 * DOC: cntl_sb_buf_per_se (int)
455 * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
456 */
bce23e00
AD
457MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
458module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
459
8405cf39
SJ
460/**
461 * DOC: param_buf_per_se (int)
462 * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
463 */
bce23e00
AD
464MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
465module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
466
8405cf39
SJ
467/**
468 * DOC: job_hang_limit (int)
469 * Set how much time allow a job hang and not drop it. The default is 0.
470 */
65781c78
ML
471MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
472module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
473
8405cf39
SJ
474/**
475 * DOC: lbpw (int)
476 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
477 */
e8835e0e
HZ
478MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
479module_param_named(lbpw, amdgpu_lbpw, int, 0444);
bce23e00 480
4a75aefe
AR
481MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
482module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
483
8405cf39
SJ
484/**
485 * DOC: gpu_recovery (int)
486 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
487 */
d869ae09 488MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
dcebf026
AG
489module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
490
8405cf39
SJ
491/**
492 * DOC: emu_mode (int)
493 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
494 */
d869ae09 495MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
bfca0289
SL
496module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
497
8405cf39
SJ
498/**
499 * DOC: si_support (int)
500 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
501 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
502 * otherwise using amdgpu driver.
503 */
6dd13096 504#ifdef CONFIG_DRM_AMDGPU_SI
53efaf56
MD
505
506#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
6dd13096
FK
507int amdgpu_si_support = 0;
508MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
509#else
510int amdgpu_si_support = 1;
511MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
512#endif
513
6dd13096
FK
514module_param_named(si_support, amdgpu_si_support, int, 0444);
515#endif
516
8405cf39
SJ
517/**
518 * DOC: cik_support (int)
519 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
520 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
521 * otherwise using amdgpu driver.
522 */
7df28986 523#ifdef CONFIG_DRM_AMDGPU_CIK
53efaf56
MD
524
525#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
2b059658
MD
526int amdgpu_cik_support = 0;
527MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
528#else
529int amdgpu_cik_support = 1;
530MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
531#endif
532
7df28986
FK
533module_param_named(cik_support, amdgpu_cik_support, int, 0444);
534#endif
535
8405cf39
SJ
536/**
537 * DOC: smu_memory_pool_size (uint)
538 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
539 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
540 */
7951e376
RZ
541MODULE_PARM_DESC(smu_memory_pool_size,
542 "reserve gtt for smu debug usage, 0 = disable,"
543 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
544module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
545
521fb7d0
AL
546/**
547 * DOC: sched_policy (int)
548 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
549 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
550 * assigns queues to HQDs.
551 */
552module_param(sched_policy, int, 0444);
553MODULE_PARM_DESC(sched_policy,
554 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
555
556/**
557 * DOC: hws_max_conc_proc (int)
558 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
559 * number of VMIDs assigned to the HWS, which is also the default.
560 */
561module_param(hws_max_conc_proc, int, 0444);
562MODULE_PARM_DESC(hws_max_conc_proc,
563 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
564
565/**
566 * DOC: cwsr_enable (int)
567 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
568 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
569 * disables it.
570 */
571module_param(cwsr_enable, int, 0444);
572MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
573
574/**
575 * DOC: max_num_of_queues_per_device (int)
576 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
577 * is 4096.
578 */
579module_param(max_num_of_queues_per_device, int, 0444);
580MODULE_PARM_DESC(max_num_of_queues_per_device,
581 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
582
583/**
584 * DOC: send_sigterm (int)
585 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
586 * but just print errors on dmesg. Setting 1 enables sending sigterm.
587 */
588module_param(send_sigterm, int, 0444);
589MODULE_PARM_DESC(send_sigterm,
590 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
591
592/**
593 * DOC: debug_largebar (int)
594 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
595 * system. This limits the VRAM size reported to ROCm applications to the visible
596 * size, usually 256MB.
597 * Default value is 0, diabled.
598 */
599module_param(debug_largebar, int, 0444);
600MODULE_PARM_DESC(debug_largebar,
601 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
602
603/**
604 * DOC: ignore_crat (int)
605 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
606 * table to get information about AMD APUs. This option can serve as a workaround on
607 * systems with a broken CRAT table.
608 */
609module_param(ignore_crat, int, 0444);
610MODULE_PARM_DESC(ignore_crat,
611 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
612
613/**
614 * DOC: noretry (int)
615 * This parameter sets sh_mem_config.retry_disable. Default value, 0, enables retry.
616 * Setting 1 disables retry.
617 * Retry is needed for recoverable page faults.
618 */
619module_param(noretry, int, 0644);
620MODULE_PARM_DESC(noretry,
621 "Set sh_mem_config.retry_disable on Vega10 (0 = retry enabled (default), 1 = retry disabled)");
622
623/**
624 * DOC: halt_if_hws_hang (int)
625 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
626 * Setting 1 enables halt on hang.
627 */
628module_param(halt_if_hws_hang, int, 0644);
629MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
630
f498d9ed 631static const struct pci_device_id pciidlist[] = {
78fbb685
KW
632#ifdef CONFIG_DRM_AMDGPU_SI
633 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
634 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
635 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
636 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
637 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
638 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
639 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
640 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
641 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
642 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
643 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
644 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
645 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
646 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
647 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
648 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
649 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
650 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
651 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
652 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
653 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
654 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
655 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
656 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
657 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
658 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
659 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
660 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
661 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
662 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
663 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
664 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
665 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
666 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
667 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
668 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
669 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
670 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
671 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
672 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
673 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
674 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
675 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
676 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
677 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
678 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
679 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
680 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
681 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
682 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
683 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
684 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
685 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
686 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
687 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
688 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
689 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
690 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
691 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
692 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
693 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
694 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
695 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
696 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
697 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
698 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
699 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
700 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
701 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
702 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
703 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
704 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
705#endif
89330c39
AD
706#ifdef CONFIG_DRM_AMDGPU_CIK
707 /* Kaveri */
2f7d10b3
JZ
708 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
709 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
710 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
711 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
712 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
713 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
714 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
715 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
716 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
717 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
718 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
719 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
720 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
721 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
722 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
723 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
724 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
725 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
726 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
727 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
728 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
729 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
89330c39 730 /* Bonaire */
2f7d10b3
JZ
731 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
732 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
733 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
734 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
89330c39
AD
735 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
736 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
737 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
738 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
739 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
740 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
fb4f1737 741 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
89330c39
AD
742 /* Hawaii */
743 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
744 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
745 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
746 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
747 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
748 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
749 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
750 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
751 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
752 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
753 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
754 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
755 /* Kabini */
2f7d10b3
JZ
756 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
757 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
758 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
759 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
760 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
761 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
762 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
763 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
764 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
765 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
766 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
767 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
768 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
769 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
770 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
771 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
89330c39 772 /* mullins */
2f7d10b3
JZ
773 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
774 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
775 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
776 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
777 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
778 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
779 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
780 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
781 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
782 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
783 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
784 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
785 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
786 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
787 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
788 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
89330c39 789#endif
1256a8b8 790 /* topaz */
dba280b2
AD
791 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
792 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
793 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
794 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
795 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1256a8b8
AD
796 /* tonga */
797 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
798 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
799 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 800 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
801 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
802 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 803 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
804 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
805 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
2da78e21
DZ
806 /* fiji */
807 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
e1d99217 808 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1256a8b8 809 /* carrizo */
2f7d10b3
JZ
810 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
811 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
812 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
813 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
814 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
81b1509a
SL
815 /* stoney */
816 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
2cc0c0b5
FC
817 /* Polaris11 */
818 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 819 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 820 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 821 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 822 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 823 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80
FC
824 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
825 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
826 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5
FC
827 /* Polaris10 */
828 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
829 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
830 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
831 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
832 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
7dae6181 833 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
2cc0c0b5 834 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
835 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
836 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
837 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
838 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
839 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
fc8e9c54
JZ
840 /* Polaris12 */
841 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
842 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
843 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
844 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
845 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
cf8c73af 846 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
6e88491c 847 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
fc8e9c54 848 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
e9307932
LL
849 /* VEGAM */
850 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
851 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
ca2f1cca 852 /* Vega 10 */
dfbf0c14
AD
853 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
854 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
855 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
856 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
857 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
858 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
859 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
860 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
861 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dc53d543
AD
862 /* Vega 12 */
863 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
864 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
865 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
866 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
867 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1204a26e 868 /* Vega 20 */
6dddaeef
AD
869 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
870 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
871 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
872 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
873 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
874 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
df515052 875 /* Raven */
acc34503 876 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
df515052 877
d38ceaf9
AD
878 {0, 0, 0}
879};
880
881MODULE_DEVICE_TABLE(pci, pciidlist);
882
883static struct drm_driver kms_driver;
884
885static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
886{
887 struct apertures_struct *ap;
888 bool primary = false;
889
890 ap = alloc_apertures(1);
891 if (!ap)
892 return -ENOMEM;
893
894 ap->ranges[0].base = pci_resource_start(pdev, 0);
895 ap->ranges[0].size = pci_resource_len(pdev, 0);
896
897#ifdef CONFIG_X86
898 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
899#endif
44adece5 900 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
d38ceaf9
AD
901 kfree(ap);
902
903 return 0;
904}
905
1daee8b4 906
d38ceaf9
AD
907static int amdgpu_pci_probe(struct pci_dev *pdev,
908 const struct pci_device_id *ent)
909{
b58c1131 910 struct drm_device *dev;
d38ceaf9 911 unsigned long flags = ent->driver_data;
1daee8b4 912 int ret, retry = 0;
3fa203af
AD
913 bool supports_atomic = false;
914
915 if (!amdgpu_virtual_display &&
916 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
917 supports_atomic = true;
d38ceaf9 918
2f7d10b3 919 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
d38ceaf9
AD
920 DRM_INFO("This hardware requires experimental hardware support.\n"
921 "See modparam exp_hw_support\n");
922 return -ENODEV;
923 }
924
efb1c658
OG
925 /*
926 * Initialize amdkfd before starting radeon. If it was not loaded yet,
927 * defer radeon probing
928 */
929 ret = amdgpu_amdkfd_init();
930 if (ret == -EPROBE_DEFER)
931 return ret;
932
d38ceaf9
AD
933 /* Get rid of things like offb */
934 ret = amdgpu_kick_out_firmware_fb(pdev);
935 if (ret)
936 return ret;
937
3fa203af
AD
938 /* warn the user if they mix atomic and non-atomic capable GPUs */
939 if ((kms_driver.driver_features & DRIVER_ATOMIC) && !supports_atomic)
940 DRM_ERROR("Mixing atomic and non-atomic capable GPUs!\n");
941 /* support atomic early so the atomic debugfs stuff gets created */
942 if (supports_atomic)
943 kms_driver.driver_features |= DRIVER_ATOMIC;
944
b58c1131
AD
945 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
946 if (IS_ERR(dev))
947 return PTR_ERR(dev);
948
949 ret = pci_enable_device(pdev);
950 if (ret)
951 goto err_free;
952
953 dev->pdev = pdev;
954
955 pci_set_drvdata(pdev, dev);
956
1daee8b4 957retry_init:
b58c1131 958 ret = drm_dev_register(dev, ent->driver_data);
1daee8b4
PD
959 if (ret == -EAGAIN && ++retry <= 3) {
960 DRM_INFO("retry init %d\n", retry);
961 /* Don't request EX mode too frequently which is attacking */
962 msleep(5000);
963 goto retry_init;
964 } else if (ret)
b58c1131
AD
965 goto err_pci;
966
967 return 0;
968
969err_pci:
970 pci_disable_device(pdev);
971err_free:
c3c18309 972 drm_dev_put(dev);
b58c1131 973 return ret;
d38ceaf9
AD
974}
975
976static void
977amdgpu_pci_remove(struct pci_dev *pdev)
978{
979 struct drm_device *dev = pci_get_drvdata(pdev);
980
b58c1131 981 drm_dev_unregister(dev);
c3c18309 982 drm_dev_put(dev);
fd4495e5
XY
983 pci_disable_device(pdev);
984 pci_set_drvdata(pdev, NULL);
d38ceaf9
AD
985}
986
61e11306
AD
987static void
988amdgpu_pci_shutdown(struct pci_dev *pdev)
989{
faefba95
AD
990 struct drm_device *dev = pci_get_drvdata(pdev);
991 struct amdgpu_device *adev = dev->dev_private;
992
61e11306 993 /* if we are running in a VM, make sure the device
00ea8cba
AD
994 * torn down properly on reboot/shutdown.
995 * unfortunately we can't detect certain
996 * hypervisors so just do this all the time.
61e11306 997 */
cdd61df6 998 amdgpu_device_ip_suspend(adev);
61e11306
AD
999}
1000
d38ceaf9
AD
1001static int amdgpu_pmops_suspend(struct device *dev)
1002{
1003 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1004
d38ceaf9 1005 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1006 return amdgpu_device_suspend(drm_dev, true, true);
d38ceaf9
AD
1007}
1008
1009static int amdgpu_pmops_resume(struct device *dev)
1010{
1011 struct pci_dev *pdev = to_pci_dev(dev);
1012 struct drm_device *drm_dev = pci_get_drvdata(pdev);
85e154c2
AD
1013
1014 /* GPU comes up enabled by the bios on resume */
1015 if (amdgpu_device_is_px(drm_dev)) {
1016 pm_runtime_disable(dev);
1017 pm_runtime_set_active(dev);
1018 pm_runtime_enable(dev);
1019 }
1020
810ddc3a 1021 return amdgpu_device_resume(drm_dev, true, true);
d38ceaf9
AD
1022}
1023
1024static int amdgpu_pmops_freeze(struct device *dev)
1025{
1026 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1027
d38ceaf9 1028 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1029 return amdgpu_device_suspend(drm_dev, false, true);
d38ceaf9
AD
1030}
1031
1032static int amdgpu_pmops_thaw(struct device *dev)
1033{
1034 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1035
1036 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1037 return amdgpu_device_resume(drm_dev, false, true);
1038}
1039
1040static int amdgpu_pmops_poweroff(struct device *dev)
1041{
1042 struct pci_dev *pdev = to_pci_dev(dev);
1043
1044 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1045 return amdgpu_device_suspend(drm_dev, true, true);
1046}
1047
1048static int amdgpu_pmops_restore(struct device *dev)
1049{
1050 struct pci_dev *pdev = to_pci_dev(dev);
1051
d38ceaf9 1052 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1053 return amdgpu_device_resume(drm_dev, false, true);
d38ceaf9
AD
1054}
1055
1056static int amdgpu_pmops_runtime_suspend(struct device *dev)
1057{
1058 struct pci_dev *pdev = to_pci_dev(dev);
1059 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1060 int ret;
1061
1062 if (!amdgpu_device_is_px(drm_dev)) {
1063 pm_runtime_forbid(dev);
1064 return -EBUSY;
1065 }
1066
1067 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1068 drm_kms_helper_poll_disable(drm_dev);
d38ceaf9 1069
810ddc3a 1070 ret = amdgpu_device_suspend(drm_dev, false, false);
d38ceaf9
AD
1071 pci_save_state(pdev);
1072 pci_disable_device(pdev);
1073 pci_ignore_hotplug(pdev);
11670975
AD
1074 if (amdgpu_is_atpx_hybrid())
1075 pci_set_power_state(pdev, PCI_D3cold);
522761cb 1076 else if (!amdgpu_has_atpx_dgpu_power_cntl())
7e32aa61 1077 pci_set_power_state(pdev, PCI_D3hot);
d38ceaf9
AD
1078 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1079
1080 return 0;
1081}
1082
1083static int amdgpu_pmops_runtime_resume(struct device *dev)
1084{
1085 struct pci_dev *pdev = to_pci_dev(dev);
1086 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1087 int ret;
1088
1089 if (!amdgpu_device_is_px(drm_dev))
1090 return -EINVAL;
1091
1092 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1093
522761cb
AD
1094 if (amdgpu_is_atpx_hybrid() ||
1095 !amdgpu_has_atpx_dgpu_power_cntl())
1096 pci_set_power_state(pdev, PCI_D0);
d38ceaf9
AD
1097 pci_restore_state(pdev);
1098 ret = pci_enable_device(pdev);
1099 if (ret)
1100 return ret;
1101 pci_set_master(pdev);
1102
810ddc3a 1103 ret = amdgpu_device_resume(drm_dev, false, false);
d38ceaf9 1104 drm_kms_helper_poll_enable(drm_dev);
d38ceaf9
AD
1105 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1106 return 0;
1107}
1108
1109static int amdgpu_pmops_runtime_idle(struct device *dev)
1110{
1111 struct pci_dev *pdev = to_pci_dev(dev);
1112 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1113 struct drm_crtc *crtc;
1114
1115 if (!amdgpu_device_is_px(drm_dev)) {
1116 pm_runtime_forbid(dev);
1117 return -EBUSY;
1118 }
1119
1120 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
1121 if (crtc->enabled) {
1122 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1123 return -EBUSY;
1124 }
1125 }
1126
1127 pm_runtime_mark_last_busy(dev);
1128 pm_runtime_autosuspend(dev);
1129 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1130 return 1;
1131}
1132
1133long amdgpu_drm_ioctl(struct file *filp,
1134 unsigned int cmd, unsigned long arg)
1135{
1136 struct drm_file *file_priv = filp->private_data;
1137 struct drm_device *dev;
1138 long ret;
1139 dev = file_priv->minor->dev;
1140 ret = pm_runtime_get_sync(dev->dev);
1141 if (ret < 0)
1142 return ret;
1143
1144 ret = drm_ioctl(filp, cmd, arg);
1145
1146 pm_runtime_mark_last_busy(dev->dev);
1147 pm_runtime_put_autosuspend(dev->dev);
1148 return ret;
1149}
1150
1151static const struct dev_pm_ops amdgpu_pm_ops = {
1152 .suspend = amdgpu_pmops_suspend,
1153 .resume = amdgpu_pmops_resume,
1154 .freeze = amdgpu_pmops_freeze,
1155 .thaw = amdgpu_pmops_thaw,
74b0b157 1156 .poweroff = amdgpu_pmops_poweroff,
1157 .restore = amdgpu_pmops_restore,
d38ceaf9
AD
1158 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1159 .runtime_resume = amdgpu_pmops_runtime_resume,
1160 .runtime_idle = amdgpu_pmops_runtime_idle,
1161};
1162
48ad368a
AG
1163static int amdgpu_flush(struct file *f, fl_owner_t id)
1164{
1165 struct drm_file *file_priv = f->private_data;
1166 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1167
c49d8280 1168 amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
48ad368a
AG
1169
1170 return 0;
1171}
1172
1173
d38ceaf9
AD
1174static const struct file_operations amdgpu_driver_kms_fops = {
1175 .owner = THIS_MODULE,
1176 .open = drm_open,
48ad368a 1177 .flush = amdgpu_flush,
d38ceaf9
AD
1178 .release = drm_release,
1179 .unlocked_ioctl = amdgpu_drm_ioctl,
1180 .mmap = amdgpu_mmap,
1181 .poll = drm_poll,
1182 .read = drm_read,
1183#ifdef CONFIG_COMPAT
1184 .compat_ioctl = amdgpu_kms_compat_ioctl,
1185#endif
1186};
1187
1bf6ad62
DV
1188static bool
1189amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
1190 bool in_vblank_irq, int *vpos, int *hpos,
1191 ktime_t *stime, ktime_t *etime,
1192 const struct drm_display_mode *mode)
1193{
aa8e286a
SL
1194 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1195 stime, etime, mode);
1bf6ad62
DV
1196}
1197
d38ceaf9
AD
1198static struct drm_driver kms_driver = {
1199 .driver_features =
1200 DRIVER_USE_AGP |
1201 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
660e8558 1202 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
d38ceaf9
AD
1203 .load = amdgpu_driver_load_kms,
1204 .open = amdgpu_driver_open_kms,
d38ceaf9
AD
1205 .postclose = amdgpu_driver_postclose_kms,
1206 .lastclose = amdgpu_driver_lastclose_kms,
d38ceaf9
AD
1207 .unload = amdgpu_driver_unload_kms,
1208 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
1209 .enable_vblank = amdgpu_enable_vblank_kms,
1210 .disable_vblank = amdgpu_disable_vblank_kms,
1bf6ad62
DV
1211 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
1212 .get_scanout_position = amdgpu_get_crtc_scanout_position,
d38ceaf9
AD
1213 .irq_handler = amdgpu_irq_handler,
1214 .ioctls = amdgpu_ioctls_kms,
e7294dee 1215 .gem_free_object_unlocked = amdgpu_gem_object_free,
d38ceaf9
AD
1216 .gem_open_object = amdgpu_gem_object_open,
1217 .gem_close_object = amdgpu_gem_object_close,
1218 .dumb_create = amdgpu_mode_dumb_create,
1219 .dumb_map_offset = amdgpu_mode_dumb_mmap,
d38ceaf9
AD
1220 .fops = &amdgpu_driver_kms_fops,
1221
1222 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1223 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1224 .gem_prime_export = amdgpu_gem_prime_export,
09052fc3 1225 .gem_prime_import = amdgpu_gem_prime_import,
d38ceaf9
AD
1226 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
1227 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
1228 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
1229 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1230 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
dfced2e4 1231 .gem_prime_mmap = amdgpu_gem_prime_mmap,
d38ceaf9
AD
1232
1233 .name = DRIVER_NAME,
1234 .desc = DRIVER_DESC,
1235 .date = DRIVER_DATE,
1236 .major = KMS_DRIVER_MAJOR,
1237 .minor = KMS_DRIVER_MINOR,
1238 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1239};
1240
1241static struct drm_driver *driver;
1242static struct pci_driver *pdriver;
1243
1244static struct pci_driver amdgpu_kms_pci_driver = {
1245 .name = DRIVER_NAME,
1246 .id_table = pciidlist,
1247 .probe = amdgpu_pci_probe,
1248 .remove = amdgpu_pci_remove,
61e11306 1249 .shutdown = amdgpu_pci_shutdown,
d38ceaf9
AD
1250 .driver.pm = &amdgpu_pm_ops,
1251};
1252
d573de2d
RZ
1253
1254
d38ceaf9
AD
1255static int __init amdgpu_init(void)
1256{
245ae5e9
CK
1257 int r;
1258
c60e22f7
TI
1259 if (vgacon_text_force()) {
1260 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1261 return -EINVAL;
1262 }
1263
245ae5e9
CK
1264 r = amdgpu_sync_init();
1265 if (r)
1266 goto error_sync;
1267
1268 r = amdgpu_fence_slab_init();
1269 if (r)
1270 goto error_fence;
1271
d38ceaf9
AD
1272 DRM_INFO("amdgpu kernel modesetting enabled.\n");
1273 driver = &kms_driver;
1274 pdriver = &amdgpu_kms_pci_driver;
d38ceaf9
AD
1275 driver->num_ioctls = amdgpu_max_kms_ioctl;
1276 amdgpu_register_atpx_handler();
d38ceaf9 1277 /* let modprobe override vga console setting */
10631d72 1278 return pci_register_driver(pdriver);
245ae5e9 1279
245ae5e9
CK
1280error_fence:
1281 amdgpu_sync_fini();
1282
1283error_sync:
1284 return r;
d38ceaf9
AD
1285}
1286
1287static void __exit amdgpu_exit(void)
1288{
130e0371 1289 amdgpu_amdkfd_fini();
10631d72 1290 pci_unregister_driver(pdriver);
d38ceaf9 1291 amdgpu_unregister_atpx_handler();
257bf15a 1292 amdgpu_sync_fini();
d573de2d 1293 amdgpu_fence_slab_fini();
d38ceaf9
AD
1294}
1295
1296module_init(amdgpu_init);
1297module_exit(amdgpu_exit);
1298
1299MODULE_AUTHOR(DRIVER_AUTHOR);
1300MODULE_DESCRIPTION(DRIVER_DESC);
1301MODULE_LICENSE("GPL and additional rights");