drm/amdgpu: do not initialise global variables to 0 or NULL
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
d38ceaf9 25#include <drm/amdgpu_drm.h>
fdf2f6c5 26#include <drm/drm_drv.h>
d38ceaf9 27#include <drm/drm_gem.h>
fdf2f6c5 28#include <drm/drm_vblank.h>
8aba21b7 29#include <drm/drm_managed.h>
d38ceaf9
AD
30#include "amdgpu_drv.h"
31
32#include <drm/drm_pciids.h>
33#include <linux/console.h>
34#include <linux/module.h>
35#include <linux/pm_runtime.h>
36#include <linux/vga_switcheroo.h>
fcd70cd3 37#include <drm/drm_probe_helper.h>
c7d8b782 38#include <linux/mmu_notifier.h>
d38ceaf9
AD
39
40#include "amdgpu.h"
41#include "amdgpu_irq.h"
2fbd6f94 42#include "amdgpu_dma_buf.h"
d38ceaf9 43
130e0371
OG
44#include "amdgpu_amdkfd.h"
45
7c6e68c7
AG
46#include "amdgpu_ras.h"
47
d38ceaf9
AD
48/*
49 * KMS wrapper.
50 * - 3.0.0 - initial driver
6055f37a 51 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
f84e63f2
MO
52 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
53 * at the end of IBs.
d347ce66 54 * - 3.3.0 - Add VM support for UVD on supported hardware.
83a59b63 55 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
8dd31d74 56 * - 3.5.0 - Add support for new UVD_NO_OP register.
753ad49c 57 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
9cee3c1f 58 * - 3.7.0 - Add support for VCE clock list packet
b62b5931 59 * - 3.8.0 - Add support raster config init in the kernel
ef704318 60 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
a5b11dac 61 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
5ebbac4b 62 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
dfe38bd8 63 * - 3.12.0 - Add query for double offchip LDS buffers
8eafd505 64 * - 3.13.0 - Add PRT support
203eb0cb 65 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
44eb8c1b 66 * - 3.15.0 - Export more gpu info for gfx9
b98b8dbc 67 * - 3.16.0 - Add reserved vmid support
68e2c5ff 68 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
dbfe85ea 69 * - 3.18.0 - Export gpu always on cu bitmap
33476319 70 * - 3.19.0 - Add support for UVD MJPEG decode
fd8bf087 71 * - 3.20.0 - Add support for local BOs
7ca24cf2 72 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
b285f1db 73 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
c057c114 74 * - 3.23.0 - Add query for VRAM lost counter
f8e3e0ee 75 * - 3.24.0 - Add high priority compute support for gfx9
7b158d16 76 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
d240cd9e 77 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
964d0fbf 78 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
67dd1a36 79 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
41cca166 80 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID
767e06a9 81 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE.
df8368be 82 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC
1afeb314 83 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS.
635e2c5f 84 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS.
965ebe3d 85 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches
815fb4c9 86 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask
664fe85a 87 * - 3.36.0 - Allow reading more status registers on si/cik
ff532461 88 * - 3.37.0 - L2 is invalidated before SDMA IBs, needed for correctness
43c8546b 89 * - 3.38.0 - Add AMDGPU_IB_FLAG_EMIT_MEM_SYNC
174b328b 90 * - 3.39.0 - DMABUF implicit sync does a full pipeline sync
16c642ec 91 * - 3.40.0 - Add AMDGPU_IDS_FLAGS_TMZ
d38ceaf9
AD
92 */
93#define KMS_DRIVER_MAJOR 3
16c642ec 94#define KMS_DRIVER_MINOR 40
d38ceaf9
AD
95#define KMS_DRIVER_PATCHLEVEL 0
96
87fb7833
DV
97int amdgpu_vram_limit;
98int amdgpu_vis_vram_limit;
83e74db6 99int amdgpu_gart_size = -1; /* auto */
36d38372 100int amdgpu_gtt_size = -1; /* auto */
95844d20 101int amdgpu_moverate = -1; /* auto */
87fb7833
DV
102int amdgpu_benchmarking;
103int amdgpu_testing;
d38ceaf9 104int amdgpu_audio = -1;
87fb7833
DV
105int amdgpu_disp_priority;
106int amdgpu_hw_i2c;
d38ceaf9
AD
107int amdgpu_pcie_gen2 = -1;
108int amdgpu_msi = -1;
f440ff44 109char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
d38ceaf9 110int amdgpu_dpm = -1;
e635ee07 111int amdgpu_fw_load_type = -1;
d38ceaf9
AD
112int amdgpu_aspm = -1;
113int amdgpu_runtime_pm = -1;
0b693f0b 114uint amdgpu_ip_block_mask = 0xffffffff;
d38ceaf9 115int amdgpu_bapm = -1;
87fb7833 116int amdgpu_deep_color;
bab4fee7 117int amdgpu_vm_size = -1;
d07f14be 118int amdgpu_vm_fragment_size = -1;
d38ceaf9 119int amdgpu_vm_block_size = -1;
87fb7833
DV
120int amdgpu_vm_fault_stop;
121int amdgpu_vm_debug;
9a4b7d4c 122int amdgpu_vm_update_mode = -1;
87fb7833 123int amdgpu_exp_hw_support;
4562236b 124int amdgpu_dc = -1;
b70f014d 125int amdgpu_sched_jobs = 32;
4afcb303 126int amdgpu_sched_hw_submission = 2;
87fb7833
DV
127uint amdgpu_pcie_gen_cap;
128uint amdgpu_pcie_lane_cap;
0b693f0b
RZ
129uint amdgpu_cg_mask = 0xffffffff;
130uint amdgpu_pg_mask = 0xffffffff;
131uint amdgpu_sdma_phase_quantum = 32;
6f8941a2 132char *amdgpu_disable_cu = NULL;
9accf2fd 133char *amdgpu_virtual_display = NULL;
00544006
HR
134/* OverDrive(bit 14) disabled by default*/
135uint amdgpu_pp_feature_mask = 0xffffbfff;
87fb7833
DV
136uint amdgpu_force_long_training;
137int amdgpu_job_hang_limit;
e8835e0e 138int amdgpu_lbpw = -1;
4a75aefe 139int amdgpu_compute_multipipe = -1;
dcebf026 140int amdgpu_gpu_recovery = -1; /* auto */
87fb7833
DV
141int amdgpu_emu_mode;
142uint amdgpu_smu_memory_pool_size;
191a3c04
EQ
143/*
144 * FBC (bit 0) disabled by default
145 * MULTI_MON_PP_MCLK_SWITCH (bit 1) enabled by default
146 * - With this, for multiple monitors in sync(e.g. with the same model),
147 * mclk switching will be allowed. And the mclk will be not foced to the
148 * highest. That helps saving some idle power.
149 * DISABLE_FRACTIONAL_PWM (bit 2) disabled by default
150 * PSR (bit 3) disabled by default
151 */
152uint amdgpu_dc_feature_mask = 2;
87fb7833 153uint amdgpu_dc_debug_mask;
5bfca069 154int amdgpu_async_gfx_ring = 1;
87fb7833 155int amdgpu_mcbp;
63e2fef6 156int amdgpu_discovery = -1;
87fb7833 157int amdgpu_mes;
d5cc02d9 158int amdgpu_noretry = -1;
4e66d7d2 159int amdgpu_force_asic_type = -1;
87fb7833 160int amdgpu_tmz;
273da6ff 161int amdgpu_reset_method = -1; /* auto */
a300de40 162int amdgpu_num_kcq = -1;
7875a226 163
62d73fbc
EQ
164struct amdgpu_mgpu_info mgpu_info = {
165 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
166};
1218252f 167int amdgpu_ras_enable = -1;
e53aec7e 168uint amdgpu_ras_mask = 0xffffffff;
acc0204c 169int amdgpu_bad_page_threshold = -1;
d38ceaf9 170
8405cf39
SJ
171/**
172 * DOC: vramlimit (int)
173 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
174 */
d38ceaf9
AD
175MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
176module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
177
8405cf39
SJ
178/**
179 * DOC: vis_vramlimit (int)
180 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
181 */
218b5dcd
JB
182MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
183module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
184
8405cf39
SJ
185/**
186 * DOC: gartsize (uint)
187 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
188 */
a4da14cc 189MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
f9321cc4 190module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
d38ceaf9 191
8405cf39
SJ
192/**
193 * DOC: gttsize (int)
194 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
195 * otherwise 3/4 RAM size).
196 */
36d38372
CK
197MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
198module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
d38ceaf9 199
8405cf39
SJ
200/**
201 * DOC: moverate (int)
202 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
203 */
95844d20
MO
204MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
205module_param_named(moverate, amdgpu_moverate, int, 0600);
206
8405cf39
SJ
207/**
208 * DOC: benchmark (int)
209 * Run benchmarks. The default is 0 (Skip benchmarks).
210 */
d38ceaf9
AD
211MODULE_PARM_DESC(benchmark, "Run benchmark");
212module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
213
8405cf39
SJ
214/**
215 * DOC: test (int)
216 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
217 */
d38ceaf9
AD
218MODULE_PARM_DESC(test, "Run tests");
219module_param_named(test, amdgpu_testing, int, 0444);
220
8405cf39
SJ
221/**
222 * DOC: audio (int)
223 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
224 */
d38ceaf9
AD
225MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
226module_param_named(audio, amdgpu_audio, int, 0444);
227
8405cf39
SJ
228/**
229 * DOC: disp_priority (int)
230 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
231 */
d38ceaf9
AD
232MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
233module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
234
8405cf39
SJ
235/**
236 * DOC: hw_i2c (int)
237 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
238 */
d38ceaf9
AD
239MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
240module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
241
8405cf39
SJ
242/**
243 * DOC: pcie_gen2 (int)
244 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
245 */
d38ceaf9
AD
246MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
247module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
248
8405cf39
SJ
249/**
250 * DOC: msi (int)
251 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
252 */
d38ceaf9
AD
253MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
254module_param_named(msi, amdgpu_msi, int, 0444);
255
8405cf39 256/**
912dfc84
EQ
257 * DOC: lockup_timeout (string)
258 * Set GPU scheduler timeout value in ms.
259 *
260 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or
261 * multiple values specified. 0 and negative values are invalidated. They will be adjusted
879e723d
AZ
262 * to the default timeout.
263 *
264 * - With one value specified, the setting will apply to all non-compute jobs.
265 * - With multiple values specified, the first one will be for GFX.
266 * The second one is for Compute. The third and fourth ones are
267 * for SDMA and Video.
268 *
912dfc84
EQ
269 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video)
270 * jobs is 10000. And there is no timeout enforced on compute jobs.
271 */
bcccee89
ED
272MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and infinity timeout for compute jobs; "
273 "for passthrough or sriov, 10000 for all jobs."
71cc9ef3 274 " 0: keep default value. negative: infinity timeout), "
bcccee89
ED
275 "format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; "
276 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video].");
912dfc84 277module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444);
d38ceaf9 278
8405cf39
SJ
279/**
280 * DOC: dpm (int)
54b998ca
HZ
281 * Override for dynamic power management setting
282 * (0 = disable, 1 = enable, 2 = enable sw smu driver for vega20)
283 * The default is -1 (auto).
8405cf39 284 */
d38ceaf9
AD
285MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
286module_param_named(dpm, amdgpu_dpm, int, 0444);
287
8405cf39
SJ
288/**
289 * DOC: fw_load_type (int)
290 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
291 */
e635ee07
HR
292MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
293module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
d38ceaf9 294
8405cf39
SJ
295/**
296 * DOC: aspm (int)
297 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
298 */
d38ceaf9
AD
299MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
300module_param_named(aspm, amdgpu_aspm, int, 0444);
301
8405cf39
SJ
302/**
303 * DOC: runpm (int)
304 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
305 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
306 */
d38ceaf9
AD
307MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
308module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
309
8405cf39
SJ
310/**
311 * DOC: ip_block_mask (uint)
312 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
313 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
314 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
315 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
316 */
d38ceaf9
AD
317MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
318module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
319
8405cf39
SJ
320/**
321 * DOC: bapm (int)
322 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
323 * The default -1 (auto, enabled)
324 */
d38ceaf9
AD
325MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
326module_param_named(bapm, amdgpu_bapm, int, 0444);
327
8405cf39
SJ
328/**
329 * DOC: deep_color (int)
330 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
331 */
d38ceaf9
AD
332MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
333module_param_named(deep_color, amdgpu_deep_color, int, 0444);
334
8405cf39
SJ
335/**
336 * DOC: vm_size (int)
337 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
338 */
ed885b21 339MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
d38ceaf9 340module_param_named(vm_size, amdgpu_vm_size, int, 0444);
d07f14be 341
8405cf39
SJ
342/**
343 * DOC: vm_fragment_size (int)
344 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
345 */
d07f14be
RH
346MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
347module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
d38ceaf9 348
8405cf39
SJ
349/**
350 * DOC: vm_block_size (int)
351 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
352 */
d38ceaf9
AD
353MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
354module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
355
8405cf39
SJ
356/**
357 * DOC: vm_fault_stop (int)
358 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
359 */
d9c13156
CK
360MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
361module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
362
8405cf39
SJ
363/**
364 * DOC: vm_debug (int)
365 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
366 */
b495bd3a
CK
367MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
368module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
369
8405cf39
SJ
370/**
371 * DOC: vm_update_mode (int)
372 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
373 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
374 */
9a4b7d4c
HK
375MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
376module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
377
8405cf39
SJ
378/**
379 * DOC: exp_hw_support (int)
380 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
381 */
d38ceaf9
AD
382MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
383module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
384
8405cf39
SJ
385/**
386 * DOC: dc (int)
387 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
388 */
4562236b
HW
389MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
390module_param_named(dc, amdgpu_dc, int, 0444);
391
8405cf39
SJ
392/**
393 * DOC: sched_jobs (int)
394 * Override the max number of jobs supported in the sw queue. The default is 32.
395 */
b70f014d 396MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
1333f723
JZ
397module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
398
8405cf39
SJ
399/**
400 * DOC: sched_hw_submission (int)
401 * Override the max number of HW submissions. The default is 2.
402 */
4afcb303
JZ
403MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
404module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
405
8405cf39 406/**
7427a7a0 407 * DOC: ppfeaturemask (hexint)
8405cf39
SJ
408 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
409 * The default is the current set of stable power features.
410 */
5141e9d2 411MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
7427a7a0 412module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, hexint, 0444);
3a74f6f2 413
367039bf
TY
414/**
415 * DOC: forcelongtraining (uint)
416 * Force long memory training in resume.
417 * The default is zero, indicates short training in resume.
418 */
419MODULE_PARM_DESC(forcelongtraining, "force memory long training");
420module_param_named(forcelongtraining, amdgpu_force_long_training, uint, 0444);
421
8405cf39
SJ
422/**
423 * DOC: pcie_gen_cap (uint)
424 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
425 * The default is 0 (automatic for each asic).
426 */
cd474ba0
AD
427MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
428module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
429
8405cf39
SJ
430/**
431 * DOC: pcie_lane_cap (uint)
432 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
433 * The default is 0 (automatic for each asic).
434 */
cd474ba0
AD
435MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
436module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
437
8405cf39
SJ
438/**
439 * DOC: cg_mask (uint)
440 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
441 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
442 */
395d1fb9
NH
443MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
444module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
445
8405cf39
SJ
446/**
447 * DOC: pg_mask (uint)
448 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
449 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
450 */
395d1fb9
NH
451MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
452module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
453
8405cf39
SJ
454/**
455 * DOC: sdma_phase_quantum (uint)
456 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
457 */
a667386c
FK
458MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
459module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
460
8405cf39
SJ
461/**
462 * DOC: disable_cu (charp)
463 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
464 */
6f8941a2
NH
465MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
466module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
467
8405cf39
SJ
468/**
469 * DOC: virtual_display (charp)
470 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
471 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
472 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
473 * device at 26:00.0. The default is NULL.
474 */
0f66356d
ED
475MODULE_PARM_DESC(virtual_display,
476 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
9accf2fd 477module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
e443059d 478
8405cf39
SJ
479/**
480 * DOC: job_hang_limit (int)
481 * Set how much time allow a job hang and not drop it. The default is 0.
482 */
65781c78
ML
483MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
484module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
485
8405cf39
SJ
486/**
487 * DOC: lbpw (int)
488 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
489 */
e8835e0e
HZ
490MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
491module_param_named(lbpw, amdgpu_lbpw, int, 0444);
bce23e00 492
4a75aefe
AR
493MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
494module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
495
8405cf39
SJ
496/**
497 * DOC: gpu_recovery (int)
498 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
499 */
d869ae09 500MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
dcebf026
AG
501module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
502
8405cf39
SJ
503/**
504 * DOC: emu_mode (int)
505 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
506 */
d869ae09 507MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
bfca0289
SL
508module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
509
1218252f 510/**
2f3940e9 511 * DOC: ras_enable (int)
1218252f 512 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))
513 */
2f3940e9 514MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))");
1218252f 515module_param_named(ras_enable, amdgpu_ras_enable, int, 0444);
516
517/**
2f3940e9 518 * DOC: ras_mask (uint)
1218252f 519 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1
520 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h
521 */
2f3940e9 522MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1");
1218252f 523module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444);
524
8405cf39
SJ
525/**
526 * DOC: si_support (int)
527 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
528 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
529 * otherwise using amdgpu driver.
530 */
6dd13096 531#ifdef CONFIG_DRM_AMDGPU_SI
53efaf56
MD
532
533#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
6dd13096
FK
534int amdgpu_si_support = 0;
535MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
536#else
537int amdgpu_si_support = 1;
538MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
539#endif
540
6dd13096
FK
541module_param_named(si_support, amdgpu_si_support, int, 0444);
542#endif
543
8405cf39
SJ
544/**
545 * DOC: cik_support (int)
546 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
547 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
548 * otherwise using amdgpu driver.
549 */
7df28986 550#ifdef CONFIG_DRM_AMDGPU_CIK
53efaf56
MD
551
552#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
2b059658
MD
553int amdgpu_cik_support = 0;
554MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
555#else
556int amdgpu_cik_support = 1;
557MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
558#endif
559
7df28986
FK
560module_param_named(cik_support, amdgpu_cik_support, int, 0444);
561#endif
562
8405cf39
SJ
563/**
564 * DOC: smu_memory_pool_size (uint)
565 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
566 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
567 */
7951e376
RZ
568MODULE_PARM_DESC(smu_memory_pool_size,
569 "reserve gtt for smu debug usage, 0 = disable,"
570 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
571module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
572
51bcce46
HZ
573/**
574 * DOC: async_gfx_ring (int)
575 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities
576 */
577MODULE_PARM_DESC(async_gfx_ring,
5bfca069 578 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))");
51bcce46
HZ
579module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444);
580
40562787
AD
581/**
582 * DOC: mcbp (int)
583 * It is used to enable mid command buffer preemption. (0 = disabled (default), 1 = enabled)
584 */
b239c017
JX
585MODULE_PARM_DESC(mcbp,
586 "Enable Mid-command buffer preemption (0 = disabled (default), 1 = enabled)");
587module_param_named(mcbp, amdgpu_mcbp, int, 0444);
588
40562787
AD
589/**
590 * DOC: discovery (int)
591 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM.
63e2fef6 592 * (-1 = auto (default), 0 = disabled, 1 = enabled)
40562787 593 */
a190d1c7
XY
594MODULE_PARM_DESC(discovery,
595 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM");
596module_param_named(discovery, amdgpu_discovery, int, 0444);
597
40562787
AD
598/**
599 * DOC: mes (int)
600 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute.
601 * (0 = disabled (default), 1 = enabled)
602 */
38487284
JX
603MODULE_PARM_DESC(mes,
604 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)");
605module_param_named(mes, amdgpu_mes, int, 0444);
606
d5cc02d9
AD
607/**
608 * DOC: noretry (int)
609 * Disable retry faults in the GPU memory controller.
610 * (0 = retry enabled, 1 = retry disabled, -1 auto (default))
611 */
75ee6487 612MODULE_PARM_DESC(noretry,
d5cc02d9 613 "Disable retry faults (0 = retry enabled, 1 = retry disabled, -1 auto (default))");
75ee6487
FK
614module_param_named(noretry, amdgpu_noretry, int, 0644);
615
4e66d7d2
YZ
616/**
617 * DOC: force_asic_type (int)
618 * A non negative value used to specify the asic type for all supported GPUs.
619 */
620MODULE_PARM_DESC(force_asic_type,
621 "A non negative value used to specify the asic type for all supported GPUs");
622module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444);
623
624
625
2690262e 626#ifdef CONFIG_HSA_AMD
521fb7d0
AL
627/**
628 * DOC: sched_policy (int)
629 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
630 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
631 * assigns queues to HQDs.
632 */
2690262e 633int sched_policy = KFD_SCHED_POLICY_HWS;
521fb7d0
AL
634module_param(sched_policy, int, 0444);
635MODULE_PARM_DESC(sched_policy,
636 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
637
638/**
639 * DOC: hws_max_conc_proc (int)
640 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
641 * number of VMIDs assigned to the HWS, which is also the default.
642 */
2690262e 643int hws_max_conc_proc = 8;
521fb7d0
AL
644module_param(hws_max_conc_proc, int, 0444);
645MODULE_PARM_DESC(hws_max_conc_proc,
646 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
647
648/**
649 * DOC: cwsr_enable (int)
650 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
651 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
652 * disables it.
653 */
2690262e 654int cwsr_enable = 1;
521fb7d0
AL
655module_param(cwsr_enable, int, 0444);
656MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
657
658/**
659 * DOC: max_num_of_queues_per_device (int)
660 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
661 * is 4096.
662 */
2690262e 663int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
521fb7d0
AL
664module_param(max_num_of_queues_per_device, int, 0444);
665MODULE_PARM_DESC(max_num_of_queues_per_device,
666 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
667
668/**
669 * DOC: send_sigterm (int)
670 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
671 * but just print errors on dmesg. Setting 1 enables sending sigterm.
672 */
2690262e 673int send_sigterm;
521fb7d0
AL
674module_param(send_sigterm, int, 0444);
675MODULE_PARM_DESC(send_sigterm,
676 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
677
678/**
679 * DOC: debug_largebar (int)
680 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
681 * system. This limits the VRAM size reported to ROCm applications to the visible
682 * size, usually 256MB.
683 * Default value is 0, diabled.
684 */
2690262e 685int debug_largebar;
521fb7d0
AL
686module_param(debug_largebar, int, 0444);
687MODULE_PARM_DESC(debug_largebar,
688 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
689
690/**
691 * DOC: ignore_crat (int)
692 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
693 * table to get information about AMD APUs. This option can serve as a workaround on
694 * systems with a broken CRAT table.
6127896f
HR
695 *
696 * Default is auto (according to asic type, iommu_v2, and crat table, to decide
697 * whehter use CRAT)
521fb7d0 698 */
2690262e 699int ignore_crat;
521fb7d0
AL
700module_param(ignore_crat, int, 0444);
701MODULE_PARM_DESC(ignore_crat,
6127896f 702 "Ignore CRAT table during KFD initialization (0 = auto (default), 1 = ignore CRAT)");
521fb7d0 703
521fb7d0
AL
704/**
705 * DOC: halt_if_hws_hang (int)
706 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
707 * Setting 1 enables halt on hang.
708 */
2690262e 709int halt_if_hws_hang;
521fb7d0
AL
710module_param(halt_if_hws_hang, int, 0644);
711MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
29e76462
OZ
712
713/**
714 * DOC: hws_gws_support(bool)
29633d0e
JG
715 * Assume that HWS supports GWS barriers regardless of what firmware version
716 * check says. Default value: false (rely on MEC2 firmware version check).
29e76462
OZ
717 */
718bool hws_gws_support;
719module_param(hws_gws_support, bool, 0444);
29633d0e 720MODULE_PARM_DESC(hws_gws_support, "Assume MEC2 FW supports GWS barriers (false = rely on FW version check (Default), true = force supported)");
14328aa5
PC
721
722/**
723 * DOC: queue_preemption_timeout_ms (int)
724 * queue preemption timeout in ms (1 = Minimum, 9000 = default)
725 */
f51af435 726int queue_preemption_timeout_ms = 9000;
14328aa5
PC
727module_param(queue_preemption_timeout_ms, int, 0644);
728MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)");
b2057956
FK
729
730/**
731 * DOC: debug_evictions(bool)
732 * Enable extra debug messages to help determine the cause of evictions
733 */
734bool debug_evictions;
735module_param(debug_evictions, bool, 0644);
736MODULE_PARM_DESC(debug_evictions, "enable eviction debug messages (false = default)");
b80f050f
PY
737
738/**
739 * DOC: no_system_mem_limit(bool)
740 * Disable system memory limit, to support multiple process shared memory
741 */
742bool no_system_mem_limit;
743module_param(no_system_mem_limit, bool, 0644);
744MODULE_PARM_DESC(no_system_mem_limit, "disable system memory limit (false = default)");
745
2690262e 746#endif
521fb7d0 747
7875a226
AD
748/**
749 * DOC: dcfeaturemask (uint)
750 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
751 * The default is the current set of stable display features.
752 */
753MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
754module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
755
8a791dab
HW
756/**
757 * DOC: dcdebugmask (uint)
758 * Override display features enabled. See enum DC_DEBUG_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
759 */
760MODULE_PARM_DESC(dcdebugmask, "all debug options disabled (default))");
761module_param_named(dcdebugmask, amdgpu_dc_debug_mask, uint, 0444);
762
ad4de27f
NK
763/**
764 * DOC: abmlevel (uint)
765 * Override the default ABM (Adaptive Backlight Management) level used for DC
766 * enabled hardware. Requires DMCU to be supported and loaded.
767 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by
768 * default. Values 1-4 control the maximum allowable brightness reduction via
769 * the ABM algorithm, with 1 being the least reduction and 4 being the most
770 * reduction.
771 *
772 * Defaults to 0, or disabled. Userspace can still override this level later
773 * after boot.
774 */
87fb7833 775uint amdgpu_dm_abm_level;
ad4de27f
NK
776MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) ");
777module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444);
778
d7ccb38d
HR
779/**
780 * DOC: tmz (int)
781 * Trusted Memory Zone (TMZ) is a method to protect data being written
782 * to or read from memory.
783 *
784 * The default value: 0 (off). TODO: change to auto till it is completed.
785 */
786MODULE_PARM_DESC(tmz, "Enable TMZ feature (-1 = auto, 0 = off (default), 1 = on)");
787module_param_named(tmz, amdgpu_tmz, int, 0444);
788
273da6ff
WS
789/**
790 * DOC: reset_method (int)
791 * GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)
792 */
793MODULE_PARM_DESC(reset_method, "GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)");
794module_param_named(reset_method, amdgpu_reset_method, int, 0444);
795
acc0204c
GC
796/**
797 * DOC: bad_page_threshold (int)
798 * Bad page threshold is to specify the threshold value of faulty pages
799 * detected by RAS ECC, that may result in GPU entering bad status if total
800 * faulty pages by ECC exceed threshold value and leave it for user's further
801 * check.
802 */
803MODULE_PARM_DESC(bad_page_threshold, "Bad page threshold(-1 = auto(default value), 0 = disable bad page retirement)");
804module_param_named(bad_page_threshold, amdgpu_bad_page_threshold, int, 0444);
805
a300de40
ML
806MODULE_PARM_DESC(num_kcq, "number of kernel compute queue user want to setup (8 if set to greater than 8 or less than 0, only affect gfx 8+)");
807module_param_named(num_kcq, amdgpu_num_kcq, int, 0444);
808
f498d9ed 809static const struct pci_device_id pciidlist[] = {
78fbb685
KW
810#ifdef CONFIG_DRM_AMDGPU_SI
811 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
812 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
813 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
814 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
815 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
816 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
817 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
818 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
819 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
820 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
821 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
822 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
823 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
824 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
825 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
826 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
827 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
828 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
829 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
830 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
831 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
832 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
833 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
834 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
835 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
836 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
837 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
838 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
839 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
840 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
841 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
842 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
843 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
844 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
845 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
846 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
847 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
848 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
849 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
850 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
851 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
852 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
853 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
854 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
855 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
856 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
857 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
858 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
859 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
860 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
861 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
862 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
863 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
864 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
865 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
866 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
867 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
868 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
869 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
870 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
871 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
872 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
873 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
874 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
875 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
876 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
877 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
878 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
879 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
880 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
881 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
882 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
883#endif
89330c39
AD
884#ifdef CONFIG_DRM_AMDGPU_CIK
885 /* Kaveri */
2f7d10b3
JZ
886 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
887 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
888 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
889 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
890 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
891 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
892 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
893 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
894 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
895 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
896 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
897 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
898 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
899 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
900 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
901 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
902 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
903 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
904 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
905 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
906 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
907 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
89330c39 908 /* Bonaire */
2f7d10b3
JZ
909 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
910 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
911 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
912 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
89330c39
AD
913 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
914 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
915 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
916 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
917 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
918 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
fb4f1737 919 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
89330c39
AD
920 /* Hawaii */
921 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
922 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
923 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
924 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
925 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
926 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
927 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
928 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
929 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
930 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
931 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
932 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
933 /* Kabini */
2f7d10b3
JZ
934 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
935 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
936 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
937 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
938 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
939 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
940 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
941 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
942 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
943 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
944 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
945 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
946 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
947 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
948 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
949 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
89330c39 950 /* mullins */
2f7d10b3
JZ
951 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
952 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
953 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
954 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
955 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
956 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
957 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
958 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
959 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
960 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
961 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
962 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
963 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
964 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
965 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
966 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
89330c39 967#endif
1256a8b8 968 /* topaz */
dba280b2
AD
969 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
970 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
971 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
972 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
973 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1256a8b8
AD
974 /* tonga */
975 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
976 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
977 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 978 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
979 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
980 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 981 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
982 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
983 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
2da78e21
DZ
984 /* fiji */
985 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
e1d99217 986 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1256a8b8 987 /* carrizo */
2f7d10b3
JZ
988 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
989 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
990 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
991 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
992 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
81b1509a
SL
993 /* stoney */
994 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
2cc0c0b5
FC
995 /* Polaris11 */
996 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 997 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 998 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 999 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 1000 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 1001 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80
FC
1002 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1003 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1004 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5
FC
1005 /* Polaris10 */
1006 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
1007 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1008 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1009 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1010 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
7dae6181 1011 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
2cc0c0b5 1012 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
1013 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1014 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1015 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1016 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1017 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
30f3984e 1018 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
fc8e9c54
JZ
1019 /* Polaris12 */
1020 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1021 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1022 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1023 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1024 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
cf8c73af 1025 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
6e88491c 1026 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
fc8e9c54 1027 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
e9307932
LL
1028 /* VEGAM */
1029 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1030 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
f6653a0e 1031 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
ca2f1cca 1032 /* Vega 10 */
dfbf0c14
AD
1033 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1034 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1035 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1036 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1037 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1038 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1039 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
1040 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1041 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1042 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 1043 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
1044 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1045 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1046 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 1047 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dc53d543
AD
1048 /* Vega 12 */
1049 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1050 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1051 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1052 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1053 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1204a26e 1054 /* Vega 20 */
6dddaeef
AD
1055 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1056 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1057 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1058 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
ec5b2020 1059 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
6dddaeef
AD
1060 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1061 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
df515052 1062 /* Raven */
acc34503 1063 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
741deade 1064 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
48c69cda 1065 /* Arcturus */
a08a4dae
AD
1066 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
1067 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
1068 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
ea207b29 1069 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
bd1c0fdf
AD
1070 /* Navi10 */
1071 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1072 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1073 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
4f56d9d4 1074 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
bd1c0fdf 1075 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
4f56d9d4 1076 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
8a5223b9 1077 {0x1002, 0x731E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
bd1c0fdf 1078 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
26051720 1079 /* Navi14 */
b62d9554
AD
1080 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1081 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1082 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1083 {0x1002, 0x734F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
df515052 1084
61bdb39c 1085 /* Renoir */
23fe1390 1086 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
61bdb39c 1087
10e85054 1088 /* Navi12 */
d34c7b7b
AD
1089 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12},
1090 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12},
10e85054 1091
61278d14
LG
1092 /* Sienna_Cichlid */
1093 {0x1002, 0x73A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1094 {0x1002, 0x73A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1095 {0x1002, 0x73A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1096 {0x1002, 0x73AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1097 {0x1002, 0x73AE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1098 {0x1002, 0x73BF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1099
894052d6
HR
1100 /* Van Gogh */
1101 {0x1002, 0x163F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VANGOGH|AMD_IS_APU},
1102
d38ceaf9
AD
1103 {0, 0, 0}
1104};
1105
1106MODULE_DEVICE_TABLE(pci, pciidlist);
1107
1108static struct drm_driver kms_driver;
1109
d38ceaf9
AD
1110static int amdgpu_pci_probe(struct pci_dev *pdev,
1111 const struct pci_device_id *ent)
1112{
8aba21b7 1113 struct drm_device *ddev;
c6385e50 1114 struct amdgpu_device *adev;
d38ceaf9 1115 unsigned long flags = ent->driver_data;
1daee8b4 1116 int ret, retry = 0;
3fa203af
AD
1117 bool supports_atomic = false;
1118
1119 if (!amdgpu_virtual_display &&
1120 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
1121 supports_atomic = true;
d38ceaf9 1122
2f7d10b3 1123 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
d38ceaf9
AD
1124 DRM_INFO("This hardware requires experimental hardware support.\n"
1125 "See modparam exp_hw_support\n");
1126 return -ENODEV;
1127 }
1128
ea68573d
AD
1129 /* Due to hardware bugs, S/G Display on raven requires a 1:1 IOMMU mapping,
1130 * however, SME requires an indirect IOMMU mapping because the encryption
1131 * bit is beyond the DMA mask of the chip.
1132 */
1133 if (mem_encrypt_active() && ((flags & AMD_ASIC_MASK) == CHIP_RAVEN)) {
1134 dev_info(&pdev->dev,
1135 "SME is not compatible with RAVEN\n");
1136 return -ENOTSUPP;
1137 }
1138
984d7a92
HG
1139#ifdef CONFIG_DRM_AMDGPU_SI
1140 if (!amdgpu_si_support) {
1141 switch (flags & AMD_ASIC_MASK) {
1142 case CHIP_TAHITI:
1143 case CHIP_PITCAIRN:
1144 case CHIP_VERDE:
1145 case CHIP_OLAND:
1146 case CHIP_HAINAN:
1147 dev_info(&pdev->dev,
1148 "SI support provided by radeon.\n");
1149 dev_info(&pdev->dev,
1150 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
1151 );
1152 return -ENODEV;
1153 }
1154 }
1155#endif
1156#ifdef CONFIG_DRM_AMDGPU_CIK
1157 if (!amdgpu_cik_support) {
1158 switch (flags & AMD_ASIC_MASK) {
1159 case CHIP_KAVERI:
1160 case CHIP_BONAIRE:
1161 case CHIP_HAWAII:
1162 case CHIP_KABINI:
1163 case CHIP_MULLINS:
1164 dev_info(&pdev->dev,
1165 "CIK support provided by radeon.\n");
1166 dev_info(&pdev->dev,
1167 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
1168 );
1169 return -ENODEV;
1170 }
1171 }
1172#endif
1173
d38ceaf9 1174 /* Get rid of things like offb */
35616a4a 1175 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "amdgpudrmfb");
d38ceaf9
AD
1176 if (ret)
1177 return ret;
1178
8aba21b7
LT
1179 adev = kzalloc(sizeof(*adev), GFP_KERNEL);
1180 if (!adev)
1181 return -ENOMEM;
1182
1183 adev->dev = &pdev->dev;
1184 adev->pdev = pdev;
1185 ddev = adev_to_drm(adev);
1186 ret = drm_dev_init(ddev, &kms_driver, &pdev->dev);
1187 if (ret)
1188 goto err_free;
1189
3d7248d7 1190 drmm_add_final_kfree(ddev, adev);
b58c1131 1191
351c4dbe 1192 if (!supports_atomic)
8aba21b7 1193 ddev->driver_features &= ~DRIVER_ATOMIC;
351c4dbe 1194
b58c1131
AD
1195 ret = pci_enable_device(pdev);
1196 if (ret)
1197 goto err_free;
1198
8aba21b7
LT
1199 ddev->pdev = pdev;
1200 pci_set_drvdata(pdev, ddev);
b58c1131 1201
8aba21b7 1202 ret = amdgpu_driver_load_kms(adev, ent->driver_data);
7504d3bb
LC
1203 if (ret)
1204 goto err_pci;
c6385e50 1205
1daee8b4 1206retry_init:
8aba21b7 1207 ret = drm_dev_register(ddev, ent->driver_data);
1daee8b4
PD
1208 if (ret == -EAGAIN && ++retry <= 3) {
1209 DRM_INFO("retry init %d\n", retry);
1210 /* Don't request EX mode too frequently which is attacking */
1211 msleep(5000);
1212 goto retry_init;
8aba21b7 1213 } else if (ret) {
b58c1131 1214 goto err_pci;
8aba21b7 1215 }
b58c1131 1216
c6385e50
AD
1217 ret = amdgpu_debugfs_init(adev);
1218 if (ret)
1219 DRM_ERROR("Creating debugfs files failed (%d).\n", ret);
1220
b58c1131
AD
1221 return 0;
1222
1223err_pci:
1224 pci_disable_device(pdev);
1225err_free:
8aba21b7 1226 drm_dev_put(ddev);
b58c1131 1227 return ret;
d38ceaf9
AD
1228}
1229
1230static void
1231amdgpu_pci_remove(struct pci_dev *pdev)
1232{
1233 struct drm_device *dev = pci_get_drvdata(pdev);
1234
56f074d8
CK
1235#ifdef MODULE
1236 if (THIS_MODULE->state != MODULE_STATE_GOING)
1237#endif
1238 DRM_ERROR("Hotplug removal is not supported\n");
88b35d83 1239 drm_dev_unplug(dev);
c6385e50 1240 amdgpu_driver_unload_kms(dev);
fd4495e5
XY
1241 pci_disable_device(pdev);
1242 pci_set_drvdata(pdev, NULL);
6c26d558 1243 drm_dev_put(dev);
d38ceaf9
AD
1244}
1245
61e11306
AD
1246static void
1247amdgpu_pci_shutdown(struct pci_dev *pdev)
1248{
faefba95 1249 struct drm_device *dev = pci_get_drvdata(pdev);
1348969a 1250 struct amdgpu_device *adev = drm_to_adev(dev);
faefba95 1251
7c6e68c7
AG
1252 if (amdgpu_ras_intr_triggered())
1253 return;
1254
61e11306 1255 /* if we are running in a VM, make sure the device
00ea8cba
AD
1256 * torn down properly on reboot/shutdown.
1257 * unfortunately we can't detect certain
1258 * hypervisors so just do this all the time.
61e11306 1259 */
05cac1ae
ND
1260 if (!amdgpu_passthrough(adev))
1261 adev->mp1_state = PP_MP1_STATE_UNLOAD;
cdd61df6 1262 amdgpu_device_ip_suspend(adev);
a3a09142 1263 adev->mp1_state = PP_MP1_STATE_NONE;
61e11306
AD
1264}
1265
d38ceaf9
AD
1266static int amdgpu_pmops_suspend(struct device *dev)
1267{
911d8b30 1268 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1269
de185019 1270 return amdgpu_device_suspend(drm_dev, true);
d38ceaf9
AD
1271}
1272
1273static int amdgpu_pmops_resume(struct device *dev)
1274{
911d8b30 1275 struct drm_device *drm_dev = dev_get_drvdata(dev);
85e154c2 1276
de185019 1277 return amdgpu_device_resume(drm_dev, true);
d38ceaf9
AD
1278}
1279
1280static int amdgpu_pmops_freeze(struct device *dev)
1281{
911d8b30 1282 struct drm_device *drm_dev = dev_get_drvdata(dev);
1348969a 1283 struct amdgpu_device *adev = drm_to_adev(drm_dev);
897483d8 1284 int r;
74b0b157 1285
85625e64 1286 adev->in_hibernate = true;
de185019 1287 r = amdgpu_device_suspend(drm_dev, true);
85625e64 1288 adev->in_hibernate = false;
897483d8
AD
1289 if (r)
1290 return r;
1291 return amdgpu_asic_reset(adev);
d38ceaf9
AD
1292}
1293
1294static int amdgpu_pmops_thaw(struct device *dev)
1295{
911d8b30 1296 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1297
de185019 1298 return amdgpu_device_resume(drm_dev, true);
74b0b157 1299}
1300
1301static int amdgpu_pmops_poweroff(struct device *dev)
1302{
911d8b30 1303 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1304
de185019 1305 return amdgpu_device_suspend(drm_dev, true);
74b0b157 1306}
1307
1308static int amdgpu_pmops_restore(struct device *dev)
1309{
911d8b30 1310 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1311
de185019 1312 return amdgpu_device_resume(drm_dev, true);
d38ceaf9
AD
1313}
1314
1315static int amdgpu_pmops_runtime_suspend(struct device *dev)
1316{
1317 struct pci_dev *pdev = to_pci_dev(dev);
1318 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1348969a 1319 struct amdgpu_device *adev = drm_to_adev(drm_dev);
719423f6 1320 int ret, i;
d38ceaf9 1321
6ae6c7d4 1322 if (!adev->runpm) {
d38ceaf9
AD
1323 pm_runtime_forbid(dev);
1324 return -EBUSY;
1325 }
1326
719423f6
AD
1327 /* wait for all rings to drain before suspending */
1328 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1329 struct amdgpu_ring *ring = adev->rings[i];
1330 if (ring && ring->sched.ready) {
1331 ret = amdgpu_fence_wait_empty(ring);
1332 if (ret)
1333 return -EBUSY;
1334 }
1335 }
1336
f0f7ddfc 1337 adev->in_runpm = true;
b97e9d47
AD
1338 if (amdgpu_device_supports_boco(drm_dev))
1339 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
d38ceaf9 1340 drm_kms_helper_poll_disable(drm_dev);
d38ceaf9 1341
de185019 1342 ret = amdgpu_device_suspend(drm_dev, false);
70bedd68
RB
1343 if (ret)
1344 return ret;
1345
b97e9d47 1346 if (amdgpu_device_supports_boco(drm_dev)) {
562b49fc
AD
1347 /* Only need to handle PCI state in the driver for ATPX
1348 * PCI core handles it for _PR3.
1349 */
1350 if (amdgpu_is_atpx_hybrid()) {
1351 pci_ignore_hotplug(pdev);
1352 } else {
c1dd4aa6 1353 amdgpu_device_cache_pci_state(pdev);
562b49fc
AD
1354 pci_disable_device(pdev);
1355 pci_ignore_hotplug(pdev);
b97e9d47 1356 pci_set_power_state(pdev, PCI_D3cold);
562b49fc 1357 }
b97e9d47 1358 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
19134317
AD
1359 } else if (amdgpu_device_supports_baco(drm_dev)) {
1360 amdgpu_device_baco_enter(drm_dev);
b97e9d47 1361 }
d38ceaf9
AD
1362
1363 return 0;
1364}
1365
1366static int amdgpu_pmops_runtime_resume(struct device *dev)
1367{
1368 struct pci_dev *pdev = to_pci_dev(dev);
1369 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1348969a 1370 struct amdgpu_device *adev = drm_to_adev(drm_dev);
d38ceaf9
AD
1371 int ret;
1372
6ae6c7d4 1373 if (!adev->runpm)
d38ceaf9
AD
1374 return -EINVAL;
1375
b97e9d47
AD
1376 if (amdgpu_device_supports_boco(drm_dev)) {
1377 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1378
562b49fc
AD
1379 /* Only need to handle PCI state in the driver for ATPX
1380 * PCI core handles it for _PR3.
1381 */
1382 if (amdgpu_is_atpx_hybrid()) {
1383 pci_set_master(pdev);
1384 } else {
b97e9d47 1385 pci_set_power_state(pdev, PCI_D0);
c1dd4aa6 1386 amdgpu_device_load_pci_state(pdev);
562b49fc
AD
1387 ret = pci_enable_device(pdev);
1388 if (ret)
1389 return ret;
1390 pci_set_master(pdev);
1391 }
19134317
AD
1392 } else if (amdgpu_device_supports_baco(drm_dev)) {
1393 amdgpu_device_baco_exit(drm_dev);
b97e9d47 1394 }
de185019 1395 ret = amdgpu_device_resume(drm_dev, false);
d38ceaf9 1396 drm_kms_helper_poll_enable(drm_dev);
b97e9d47
AD
1397 if (amdgpu_device_supports_boco(drm_dev))
1398 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
f0f7ddfc 1399 adev->in_runpm = false;
d38ceaf9
AD
1400 return 0;
1401}
1402
1403static int amdgpu_pmops_runtime_idle(struct device *dev)
1404{
911d8b30 1405 struct drm_device *drm_dev = dev_get_drvdata(dev);
1348969a 1406 struct amdgpu_device *adev = drm_to_adev(drm_dev);
97f6a21b
AG
1407 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1408 int ret = 1;
d38ceaf9 1409
6ae6c7d4 1410 if (!adev->runpm) {
d38ceaf9
AD
1411 pm_runtime_forbid(dev);
1412 return -EBUSY;
1413 }
1414
97f6a21b
AG
1415 if (amdgpu_device_has_dc_support(adev)) {
1416 struct drm_crtc *crtc;
1417
1418 drm_modeset_lock_all(drm_dev);
1419
1420 drm_for_each_crtc(crtc, drm_dev) {
1421 if (crtc->state->active) {
1422 ret = -EBUSY;
1423 break;
1424 }
d38ceaf9 1425 }
97f6a21b
AG
1426
1427 drm_modeset_unlock_all(drm_dev);
1428
1429 } else {
1430 struct drm_connector *list_connector;
1431 struct drm_connector_list_iter iter;
1432
1433 mutex_lock(&drm_dev->mode_config.mutex);
1434 drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL);
1435
1436 drm_connector_list_iter_begin(drm_dev, &iter);
1437 drm_for_each_connector_iter(list_connector, &iter) {
1438 if (list_connector->dpms == DRM_MODE_DPMS_ON) {
1439 ret = -EBUSY;
1440 break;
1441 }
1442 }
1443
1444 drm_connector_list_iter_end(&iter);
1445
1446 drm_modeset_unlock(&drm_dev->mode_config.connection_mutex);
1447 mutex_unlock(&drm_dev->mode_config.mutex);
d38ceaf9
AD
1448 }
1449
97f6a21b
AG
1450 if (ret == -EBUSY)
1451 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1452
d38ceaf9
AD
1453 pm_runtime_mark_last_busy(dev);
1454 pm_runtime_autosuspend(dev);
97f6a21b 1455 return ret;
d38ceaf9
AD
1456}
1457
1458long amdgpu_drm_ioctl(struct file *filp,
1459 unsigned int cmd, unsigned long arg)
1460{
1461 struct drm_file *file_priv = filp->private_data;
1462 struct drm_device *dev;
1463 long ret;
1464 dev = file_priv->minor->dev;
1465 ret = pm_runtime_get_sync(dev->dev);
1466 if (ret < 0)
5509ac65 1467 goto out;
d38ceaf9
AD
1468
1469 ret = drm_ioctl(filp, cmd, arg);
1470
1471 pm_runtime_mark_last_busy(dev->dev);
5509ac65 1472out:
d38ceaf9
AD
1473 pm_runtime_put_autosuspend(dev->dev);
1474 return ret;
1475}
1476
1477static const struct dev_pm_ops amdgpu_pm_ops = {
1478 .suspend = amdgpu_pmops_suspend,
1479 .resume = amdgpu_pmops_resume,
1480 .freeze = amdgpu_pmops_freeze,
1481 .thaw = amdgpu_pmops_thaw,
74b0b157 1482 .poweroff = amdgpu_pmops_poweroff,
1483 .restore = amdgpu_pmops_restore,
d38ceaf9
AD
1484 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1485 .runtime_resume = amdgpu_pmops_runtime_resume,
1486 .runtime_idle = amdgpu_pmops_runtime_idle,
1487};
1488
48ad368a
AG
1489static int amdgpu_flush(struct file *f, fl_owner_t id)
1490{
1491 struct drm_file *file_priv = f->private_data;
1492 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
56753e73 1493 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY;
48ad368a 1494
56753e73
CK
1495 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout);
1496 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
48ad368a 1497
56753e73 1498 return timeout >= 0 ? 0 : timeout;
48ad368a
AG
1499}
1500
d38ceaf9
AD
1501static const struct file_operations amdgpu_driver_kms_fops = {
1502 .owner = THIS_MODULE,
1503 .open = drm_open,
48ad368a 1504 .flush = amdgpu_flush,
d38ceaf9
AD
1505 .release = drm_release,
1506 .unlocked_ioctl = amdgpu_drm_ioctl,
1507 .mmap = amdgpu_mmap,
1508 .poll = drm_poll,
1509 .read = drm_read,
1510#ifdef CONFIG_COMPAT
1511 .compat_ioctl = amdgpu_kms_compat_ioctl,
1512#endif
1513};
1514
021830d2
BN
1515int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv)
1516{
f3729f7b 1517 struct drm_file *file;
021830d2
BN
1518
1519 if (!filp)
1520 return -EINVAL;
1521
1522 if (filp->f_op != &amdgpu_driver_kms_fops) {
1523 return -EINVAL;
1524 }
1525
1526 file = filp->private_data;
1527 *fpriv = file->driver_priv;
1528 return 0;
1529}
1530
d38ceaf9
AD
1531static struct drm_driver kms_driver = {
1532 .driver_features =
f3ed6739 1533 DRIVER_ATOMIC |
1ff49481 1534 DRIVER_GEM |
db4ff423
CZ
1535 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ |
1536 DRIVER_SYNCOBJ_TIMELINE,
d38ceaf9 1537 .open = amdgpu_driver_open_kms,
d38ceaf9
AD
1538 .postclose = amdgpu_driver_postclose_kms,
1539 .lastclose = amdgpu_driver_lastclose_kms,
d38ceaf9
AD
1540 .irq_handler = amdgpu_irq_handler,
1541 .ioctls = amdgpu_ioctls_kms,
e7294dee 1542 .gem_free_object_unlocked = amdgpu_gem_object_free,
d38ceaf9
AD
1543 .gem_open_object = amdgpu_gem_object_open,
1544 .gem_close_object = amdgpu_gem_object_close,
1545 .dumb_create = amdgpu_mode_dumb_create,
1546 .dumb_map_offset = amdgpu_mode_dumb_mmap,
d38ceaf9
AD
1547 .fops = &amdgpu_driver_kms_fops,
1548
1549 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1550 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1551 .gem_prime_export = amdgpu_gem_prime_export,
09052fc3 1552 .gem_prime_import = amdgpu_gem_prime_import,
d38ceaf9
AD
1553 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1554 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
dfced2e4 1555 .gem_prime_mmap = amdgpu_gem_prime_mmap,
d38ceaf9
AD
1556
1557 .name = DRIVER_NAME,
1558 .desc = DRIVER_DESC,
1559 .date = DRIVER_DATE,
1560 .major = KMS_DRIVER_MAJOR,
1561 .minor = KMS_DRIVER_MINOR,
1562 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1563};
1564
c9a6b82f
AG
1565static struct pci_error_handlers amdgpu_pci_err_handler = {
1566 .error_detected = amdgpu_pci_error_detected,
1567 .mmio_enabled = amdgpu_pci_mmio_enabled,
1568 .slot_reset = amdgpu_pci_slot_reset,
1569 .resume = amdgpu_pci_resume,
1570};
1571
d38ceaf9
AD
1572static struct pci_driver amdgpu_kms_pci_driver = {
1573 .name = DRIVER_NAME,
1574 .id_table = pciidlist,
1575 .probe = amdgpu_pci_probe,
1576 .remove = amdgpu_pci_remove,
61e11306 1577 .shutdown = amdgpu_pci_shutdown,
d38ceaf9 1578 .driver.pm = &amdgpu_pm_ops,
c9a6b82f 1579 .err_handler = &amdgpu_pci_err_handler,
d38ceaf9
AD
1580};
1581
1582static int __init amdgpu_init(void)
1583{
245ae5e9
CK
1584 int r;
1585
c60e22f7
TI
1586 if (vgacon_text_force()) {
1587 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1588 return -EINVAL;
1589 }
1590
245ae5e9
CK
1591 r = amdgpu_sync_init();
1592 if (r)
1593 goto error_sync;
1594
1595 r = amdgpu_fence_slab_init();
1596 if (r)
1597 goto error_fence;
1598
d38ceaf9 1599 DRM_INFO("amdgpu kernel modesetting enabled.\n");
448d1051 1600 kms_driver.num_ioctls = amdgpu_max_kms_ioctl;
d38ceaf9 1601 amdgpu_register_atpx_handler();
03a1c08d
FK
1602
1603 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
1604 amdgpu_amdkfd_init();
1605
d38ceaf9 1606 /* let modprobe override vga console setting */
448d1051 1607 return pci_register_driver(&amdgpu_kms_pci_driver);
245ae5e9 1608
245ae5e9
CK
1609error_fence:
1610 amdgpu_sync_fini();
1611
1612error_sync:
1613 return r;
d38ceaf9
AD
1614}
1615
1616static void __exit amdgpu_exit(void)
1617{
130e0371 1618 amdgpu_amdkfd_fini();
448d1051 1619 pci_unregister_driver(&amdgpu_kms_pci_driver);
d38ceaf9 1620 amdgpu_unregister_atpx_handler();
257bf15a 1621 amdgpu_sync_fini();
d573de2d 1622 amdgpu_fence_slab_fini();
c7d8b782 1623 mmu_notifier_synchronize();
d38ceaf9
AD
1624}
1625
1626module_init(amdgpu_init);
1627module_exit(amdgpu_exit);
1628
1629MODULE_AUTHOR(DRIVER_AUTHOR);
1630MODULE_DESCRIPTION(DRIVER_DESC);
1631MODULE_LICENSE("GPL and additional rights");