drm/amdgpu: move pci_save_state into suspend path
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
d38ceaf9 25#include <drm/amdgpu_drm.h>
fdf2f6c5 26#include <drm/drm_drv.h>
d38ceaf9 27#include <drm/drm_gem.h>
fdf2f6c5 28#include <drm/drm_vblank.h>
d38ceaf9
AD
29#include "amdgpu_drv.h"
30
31#include <drm/drm_pciids.h>
32#include <linux/console.h>
33#include <linux/module.h>
fdf2f6c5 34#include <linux/pci.h>
d38ceaf9
AD
35#include <linux/pm_runtime.h>
36#include <linux/vga_switcheroo.h>
fcd70cd3 37#include <drm/drm_probe_helper.h>
d38ceaf9
AD
38
39#include "amdgpu.h"
40#include "amdgpu_irq.h"
2fbd6f94 41#include "amdgpu_dma_buf.h"
d38ceaf9 42
130e0371
OG
43#include "amdgpu_amdkfd.h"
44
7c6e68c7
AG
45#include "amdgpu_ras.h"
46
d38ceaf9
AD
47/*
48 * KMS wrapper.
49 * - 3.0.0 - initial driver
6055f37a 50 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
f84e63f2
MO
51 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
52 * at the end of IBs.
d347ce66 53 * - 3.3.0 - Add VM support for UVD on supported hardware.
83a59b63 54 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
8dd31d74 55 * - 3.5.0 - Add support for new UVD_NO_OP register.
753ad49c 56 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
9cee3c1f 57 * - 3.7.0 - Add support for VCE clock list packet
b62b5931 58 * - 3.8.0 - Add support raster config init in the kernel
ef704318 59 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
a5b11dac 60 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
5ebbac4b 61 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
dfe38bd8 62 * - 3.12.0 - Add query for double offchip LDS buffers
8eafd505 63 * - 3.13.0 - Add PRT support
203eb0cb 64 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
44eb8c1b 65 * - 3.15.0 - Export more gpu info for gfx9
b98b8dbc 66 * - 3.16.0 - Add reserved vmid support
68e2c5ff 67 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
dbfe85ea 68 * - 3.18.0 - Export gpu always on cu bitmap
33476319 69 * - 3.19.0 - Add support for UVD MJPEG decode
fd8bf087 70 * - 3.20.0 - Add support for local BOs
7ca24cf2 71 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
b285f1db 72 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
c057c114 73 * - 3.23.0 - Add query for VRAM lost counter
f8e3e0ee 74 * - 3.24.0 - Add high priority compute support for gfx9
7b158d16 75 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
d240cd9e 76 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
964d0fbf 77 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
67dd1a36 78 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
41cca166 79 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID
767e06a9 80 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE.
df8368be 81 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC
1afeb314 82 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS.
635e2c5f 83 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS.
965ebe3d 84 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches
cf21e76a 85 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask
d38ceaf9
AD
86 */
87#define KMS_DRIVER_MAJOR 3
cf21e76a 88#define KMS_DRIVER_MINOR 35
d38ceaf9
AD
89#define KMS_DRIVER_PATCHLEVEL 0
90
91int amdgpu_vram_limit = 0;
218b5dcd 92int amdgpu_vis_vram_limit = 0;
83e74db6 93int amdgpu_gart_size = -1; /* auto */
36d38372 94int amdgpu_gtt_size = -1; /* auto */
95844d20 95int amdgpu_moverate = -1; /* auto */
d38ceaf9
AD
96int amdgpu_benchmarking = 0;
97int amdgpu_testing = 0;
98int amdgpu_audio = -1;
99int amdgpu_disp_priority = 0;
100int amdgpu_hw_i2c = 0;
101int amdgpu_pcie_gen2 = -1;
102int amdgpu_msi = -1;
912dfc84 103char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENTH];
d38ceaf9 104int amdgpu_dpm = -1;
e635ee07 105int amdgpu_fw_load_type = -1;
d38ceaf9
AD
106int amdgpu_aspm = -1;
107int amdgpu_runtime_pm = -1;
0b693f0b 108uint amdgpu_ip_block_mask = 0xffffffff;
d38ceaf9
AD
109int amdgpu_bapm = -1;
110int amdgpu_deep_color = 0;
bab4fee7 111int amdgpu_vm_size = -1;
d07f14be 112int amdgpu_vm_fragment_size = -1;
d38ceaf9 113int amdgpu_vm_block_size = -1;
d9c13156 114int amdgpu_vm_fault_stop = 0;
b495bd3a 115int amdgpu_vm_debug = 0;
9a4b7d4c 116int amdgpu_vm_update_mode = -1;
d38ceaf9 117int amdgpu_exp_hw_support = 0;
4562236b 118int amdgpu_dc = -1;
b70f014d 119int amdgpu_sched_jobs = 32;
4afcb303 120int amdgpu_sched_hw_submission = 2;
0b693f0b
RZ
121uint amdgpu_pcie_gen_cap = 0;
122uint amdgpu_pcie_lane_cap = 0;
123uint amdgpu_cg_mask = 0xffffffff;
124uint amdgpu_pg_mask = 0xffffffff;
125uint amdgpu_sdma_phase_quantum = 32;
6f8941a2 126char *amdgpu_disable_cu = NULL;
9accf2fd 127char *amdgpu_virtual_display = NULL;
00544006
HR
128/* OverDrive(bit 14) disabled by default*/
129uint amdgpu_pp_feature_mask = 0xffffbfff;
65781c78 130int amdgpu_job_hang_limit = 0;
e8835e0e 131int amdgpu_lbpw = -1;
4a75aefe 132int amdgpu_compute_multipipe = -1;
dcebf026 133int amdgpu_gpu_recovery = -1; /* auto */
bfca0289 134int amdgpu_emu_mode = 0;
7951e376 135uint amdgpu_smu_memory_pool_size = 0;
7875a226
AD
136/* FBC (bit 0) disabled by default*/
137uint amdgpu_dc_feature_mask = 0;
5bfca069 138int amdgpu_async_gfx_ring = 1;
b239c017 139int amdgpu_mcbp = 0;
63e2fef6 140int amdgpu_discovery = -1;
38487284 141int amdgpu_mes = 0;
51bfac71 142int amdgpu_noretry = 1;
4e66d7d2 143int amdgpu_force_asic_type = -1;
7875a226 144
62d73fbc
EQ
145struct amdgpu_mgpu_info mgpu_info = {
146 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
147};
1218252f 148int amdgpu_ras_enable = -1;
e53aec7e 149uint amdgpu_ras_mask = 0xffffffff;
d38ceaf9 150
8405cf39
SJ
151/**
152 * DOC: vramlimit (int)
153 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
154 */
d38ceaf9
AD
155MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
156module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
157
8405cf39
SJ
158/**
159 * DOC: vis_vramlimit (int)
160 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
161 */
218b5dcd
JB
162MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
163module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
164
8405cf39
SJ
165/**
166 * DOC: gartsize (uint)
167 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
168 */
a4da14cc 169MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
f9321cc4 170module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
d38ceaf9 171
8405cf39
SJ
172/**
173 * DOC: gttsize (int)
174 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
175 * otherwise 3/4 RAM size).
176 */
36d38372
CK
177MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
178module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
d38ceaf9 179
8405cf39
SJ
180/**
181 * DOC: moverate (int)
182 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
183 */
95844d20
MO
184MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
185module_param_named(moverate, amdgpu_moverate, int, 0600);
186
8405cf39
SJ
187/**
188 * DOC: benchmark (int)
189 * Run benchmarks. The default is 0 (Skip benchmarks).
190 */
d38ceaf9
AD
191MODULE_PARM_DESC(benchmark, "Run benchmark");
192module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
193
8405cf39
SJ
194/**
195 * DOC: test (int)
196 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
197 */
d38ceaf9
AD
198MODULE_PARM_DESC(test, "Run tests");
199module_param_named(test, amdgpu_testing, int, 0444);
200
8405cf39
SJ
201/**
202 * DOC: audio (int)
203 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
204 */
d38ceaf9
AD
205MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
206module_param_named(audio, amdgpu_audio, int, 0444);
207
8405cf39
SJ
208/**
209 * DOC: disp_priority (int)
210 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
211 */
d38ceaf9
AD
212MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
213module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
214
8405cf39
SJ
215/**
216 * DOC: hw_i2c (int)
217 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
218 */
d38ceaf9
AD
219MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
220module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
221
8405cf39
SJ
222/**
223 * DOC: pcie_gen2 (int)
224 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
225 */
d38ceaf9
AD
226MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
227module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
228
8405cf39
SJ
229/**
230 * DOC: msi (int)
231 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
232 */
d38ceaf9
AD
233MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
234module_param_named(msi, amdgpu_msi, int, 0444);
235
8405cf39 236/**
912dfc84
EQ
237 * DOC: lockup_timeout (string)
238 * Set GPU scheduler timeout value in ms.
239 *
240 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or
241 * multiple values specified. 0 and negative values are invalidated. They will be adjusted
879e723d
AZ
242 * to the default timeout.
243 *
244 * - With one value specified, the setting will apply to all non-compute jobs.
245 * - With multiple values specified, the first one will be for GFX.
246 * The second one is for Compute. The third and fourth ones are
247 * for SDMA and Video.
248 *
912dfc84
EQ
249 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video)
250 * jobs is 10000. And there is no timeout enforced on compute jobs.
251 */
bcccee89
ED
252MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and infinity timeout for compute jobs; "
253 "for passthrough or sriov, 10000 for all jobs."
71cc9ef3 254 " 0: keep default value. negative: infinity timeout), "
bcccee89
ED
255 "format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; "
256 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video].");
912dfc84 257module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444);
d38ceaf9 258
8405cf39
SJ
259/**
260 * DOC: dpm (int)
54b998ca
HZ
261 * Override for dynamic power management setting
262 * (0 = disable, 1 = enable, 2 = enable sw smu driver for vega20)
263 * The default is -1 (auto).
8405cf39 264 */
d38ceaf9
AD
265MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
266module_param_named(dpm, amdgpu_dpm, int, 0444);
267
8405cf39
SJ
268/**
269 * DOC: fw_load_type (int)
270 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
271 */
e635ee07
HR
272MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
273module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
d38ceaf9 274
8405cf39
SJ
275/**
276 * DOC: aspm (int)
277 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
278 */
d38ceaf9
AD
279MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
280module_param_named(aspm, amdgpu_aspm, int, 0444);
281
8405cf39
SJ
282/**
283 * DOC: runpm (int)
284 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
285 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
286 */
d38ceaf9
AD
287MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
288module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
289
8405cf39
SJ
290/**
291 * DOC: ip_block_mask (uint)
292 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
293 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
294 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
295 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
296 */
d38ceaf9
AD
297MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
298module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
299
8405cf39
SJ
300/**
301 * DOC: bapm (int)
302 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
303 * The default -1 (auto, enabled)
304 */
d38ceaf9
AD
305MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
306module_param_named(bapm, amdgpu_bapm, int, 0444);
307
8405cf39
SJ
308/**
309 * DOC: deep_color (int)
310 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
311 */
d38ceaf9
AD
312MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
313module_param_named(deep_color, amdgpu_deep_color, int, 0444);
314
8405cf39
SJ
315/**
316 * DOC: vm_size (int)
317 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
318 */
ed885b21 319MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
d38ceaf9 320module_param_named(vm_size, amdgpu_vm_size, int, 0444);
d07f14be 321
8405cf39
SJ
322/**
323 * DOC: vm_fragment_size (int)
324 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
325 */
d07f14be
RH
326MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
327module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
d38ceaf9 328
8405cf39
SJ
329/**
330 * DOC: vm_block_size (int)
331 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
332 */
d38ceaf9
AD
333MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
334module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
335
8405cf39
SJ
336/**
337 * DOC: vm_fault_stop (int)
338 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
339 */
d9c13156
CK
340MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
341module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
342
8405cf39
SJ
343/**
344 * DOC: vm_debug (int)
345 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
346 */
b495bd3a
CK
347MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
348module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
349
8405cf39
SJ
350/**
351 * DOC: vm_update_mode (int)
352 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
353 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
354 */
9a4b7d4c
HK
355MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
356module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
357
8405cf39
SJ
358/**
359 * DOC: exp_hw_support (int)
360 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
361 */
d38ceaf9
AD
362MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
363module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
364
8405cf39
SJ
365/**
366 * DOC: dc (int)
367 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
368 */
4562236b
HW
369MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
370module_param_named(dc, amdgpu_dc, int, 0444);
371
8405cf39
SJ
372/**
373 * DOC: sched_jobs (int)
374 * Override the max number of jobs supported in the sw queue. The default is 32.
375 */
b70f014d 376MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
1333f723
JZ
377module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
378
8405cf39
SJ
379/**
380 * DOC: sched_hw_submission (int)
381 * Override the max number of HW submissions. The default is 2.
382 */
4afcb303
JZ
383MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
384module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
385
8405cf39
SJ
386/**
387 * DOC: ppfeaturemask (uint)
388 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
389 * The default is the current set of stable power features.
390 */
5141e9d2 391MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
88826351 392module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
3a74f6f2 393
8405cf39
SJ
394/**
395 * DOC: pcie_gen_cap (uint)
396 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
397 * The default is 0 (automatic for each asic).
398 */
cd474ba0
AD
399MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
400module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
401
8405cf39
SJ
402/**
403 * DOC: pcie_lane_cap (uint)
404 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
405 * The default is 0 (automatic for each asic).
406 */
cd474ba0
AD
407MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
408module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
409
8405cf39
SJ
410/**
411 * DOC: cg_mask (uint)
412 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
413 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
414 */
395d1fb9
NH
415MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
416module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
417
8405cf39
SJ
418/**
419 * DOC: pg_mask (uint)
420 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
421 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
422 */
395d1fb9
NH
423MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
424module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
425
8405cf39
SJ
426/**
427 * DOC: sdma_phase_quantum (uint)
428 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
429 */
a667386c
FK
430MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
431module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
432
8405cf39
SJ
433/**
434 * DOC: disable_cu (charp)
435 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
436 */
6f8941a2
NH
437MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
438module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
439
8405cf39
SJ
440/**
441 * DOC: virtual_display (charp)
442 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
443 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
444 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
445 * device at 26:00.0. The default is NULL.
446 */
0f66356d
ED
447MODULE_PARM_DESC(virtual_display,
448 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
9accf2fd 449module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
e443059d 450
8405cf39
SJ
451/**
452 * DOC: job_hang_limit (int)
453 * Set how much time allow a job hang and not drop it. The default is 0.
454 */
65781c78
ML
455MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
456module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
457
8405cf39
SJ
458/**
459 * DOC: lbpw (int)
460 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
461 */
e8835e0e
HZ
462MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
463module_param_named(lbpw, amdgpu_lbpw, int, 0444);
bce23e00 464
4a75aefe
AR
465MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
466module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
467
8405cf39
SJ
468/**
469 * DOC: gpu_recovery (int)
470 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
471 */
d869ae09 472MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
dcebf026
AG
473module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
474
8405cf39
SJ
475/**
476 * DOC: emu_mode (int)
477 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
478 */
d869ae09 479MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
bfca0289
SL
480module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
481
1218252f 482/**
2f3940e9 483 * DOC: ras_enable (int)
1218252f 484 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))
485 */
2f3940e9 486MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))");
1218252f 487module_param_named(ras_enable, amdgpu_ras_enable, int, 0444);
488
489/**
2f3940e9 490 * DOC: ras_mask (uint)
1218252f 491 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1
492 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h
493 */
2f3940e9 494MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1");
1218252f 495module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444);
496
8405cf39
SJ
497/**
498 * DOC: si_support (int)
499 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
500 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
501 * otherwise using amdgpu driver.
502 */
6dd13096 503#ifdef CONFIG_DRM_AMDGPU_SI
53efaf56
MD
504
505#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
6dd13096
FK
506int amdgpu_si_support = 0;
507MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
508#else
509int amdgpu_si_support = 1;
510MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
511#endif
512
6dd13096
FK
513module_param_named(si_support, amdgpu_si_support, int, 0444);
514#endif
515
8405cf39
SJ
516/**
517 * DOC: cik_support (int)
518 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
519 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
520 * otherwise using amdgpu driver.
521 */
7df28986 522#ifdef CONFIG_DRM_AMDGPU_CIK
53efaf56
MD
523
524#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
2b059658
MD
525int amdgpu_cik_support = 0;
526MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
527#else
528int amdgpu_cik_support = 1;
529MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
530#endif
531
7df28986
FK
532module_param_named(cik_support, amdgpu_cik_support, int, 0444);
533#endif
534
8405cf39
SJ
535/**
536 * DOC: smu_memory_pool_size (uint)
537 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
538 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
539 */
7951e376
RZ
540MODULE_PARM_DESC(smu_memory_pool_size,
541 "reserve gtt for smu debug usage, 0 = disable,"
542 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
543module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
544
51bcce46
HZ
545/**
546 * DOC: async_gfx_ring (int)
547 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities
548 */
549MODULE_PARM_DESC(async_gfx_ring,
5bfca069 550 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))");
51bcce46
HZ
551module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444);
552
40562787
AD
553/**
554 * DOC: mcbp (int)
555 * It is used to enable mid command buffer preemption. (0 = disabled (default), 1 = enabled)
556 */
b239c017
JX
557MODULE_PARM_DESC(mcbp,
558 "Enable Mid-command buffer preemption (0 = disabled (default), 1 = enabled)");
559module_param_named(mcbp, amdgpu_mcbp, int, 0444);
560
40562787
AD
561/**
562 * DOC: discovery (int)
563 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM.
63e2fef6 564 * (-1 = auto (default), 0 = disabled, 1 = enabled)
40562787 565 */
a190d1c7
XY
566MODULE_PARM_DESC(discovery,
567 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM");
568module_param_named(discovery, amdgpu_discovery, int, 0444);
569
40562787
AD
570/**
571 * DOC: mes (int)
572 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute.
573 * (0 = disabled (default), 1 = enabled)
574 */
38487284
JX
575MODULE_PARM_DESC(mes,
576 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)");
577module_param_named(mes, amdgpu_mes, int, 0444);
578
75ee6487 579MODULE_PARM_DESC(noretry,
51bfac71 580 "Disable retry faults (0 = retry enabled, 1 = retry disabled (default))");
75ee6487
FK
581module_param_named(noretry, amdgpu_noretry, int, 0644);
582
4e66d7d2
YZ
583/**
584 * DOC: force_asic_type (int)
585 * A non negative value used to specify the asic type for all supported GPUs.
586 */
587MODULE_PARM_DESC(force_asic_type,
588 "A non negative value used to specify the asic type for all supported GPUs");
589module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444);
590
591
592
2690262e 593#ifdef CONFIG_HSA_AMD
521fb7d0
AL
594/**
595 * DOC: sched_policy (int)
596 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
597 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
598 * assigns queues to HQDs.
599 */
2690262e 600int sched_policy = KFD_SCHED_POLICY_HWS;
521fb7d0
AL
601module_param(sched_policy, int, 0444);
602MODULE_PARM_DESC(sched_policy,
603 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
604
605/**
606 * DOC: hws_max_conc_proc (int)
607 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
608 * number of VMIDs assigned to the HWS, which is also the default.
609 */
2690262e 610int hws_max_conc_proc = 8;
521fb7d0
AL
611module_param(hws_max_conc_proc, int, 0444);
612MODULE_PARM_DESC(hws_max_conc_proc,
613 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
614
615/**
616 * DOC: cwsr_enable (int)
617 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
618 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
619 * disables it.
620 */
2690262e 621int cwsr_enable = 1;
521fb7d0
AL
622module_param(cwsr_enable, int, 0444);
623MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
624
625/**
626 * DOC: max_num_of_queues_per_device (int)
627 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
628 * is 4096.
629 */
2690262e 630int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
521fb7d0
AL
631module_param(max_num_of_queues_per_device, int, 0444);
632MODULE_PARM_DESC(max_num_of_queues_per_device,
633 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
634
635/**
636 * DOC: send_sigterm (int)
637 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
638 * but just print errors on dmesg. Setting 1 enables sending sigterm.
639 */
2690262e 640int send_sigterm;
521fb7d0
AL
641module_param(send_sigterm, int, 0444);
642MODULE_PARM_DESC(send_sigterm,
643 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
644
645/**
646 * DOC: debug_largebar (int)
647 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
648 * system. This limits the VRAM size reported to ROCm applications to the visible
649 * size, usually 256MB.
650 * Default value is 0, diabled.
651 */
2690262e 652int debug_largebar;
521fb7d0
AL
653module_param(debug_largebar, int, 0444);
654MODULE_PARM_DESC(debug_largebar,
655 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
656
657/**
658 * DOC: ignore_crat (int)
659 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
660 * table to get information about AMD APUs. This option can serve as a workaround on
661 * systems with a broken CRAT table.
662 */
2690262e 663int ignore_crat;
521fb7d0
AL
664module_param(ignore_crat, int, 0444);
665MODULE_PARM_DESC(ignore_crat,
666 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
667
521fb7d0
AL
668/**
669 * DOC: halt_if_hws_hang (int)
670 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
671 * Setting 1 enables halt on hang.
672 */
2690262e 673int halt_if_hws_hang;
521fb7d0
AL
674module_param(halt_if_hws_hang, int, 0644);
675MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
29e76462
OZ
676
677/**
678 * DOC: hws_gws_support(bool)
679 * Whether HWS support gws barriers. Default value: false (not supported)
680 * This will be replaced with a MEC firmware version check once firmware
681 * is ready
682 */
683bool hws_gws_support;
684module_param(hws_gws_support, bool, 0444);
685MODULE_PARM_DESC(hws_gws_support, "MEC FW support gws barriers (false = not supported (Default), true = supported)");
14328aa5
PC
686
687/**
688 * DOC: queue_preemption_timeout_ms (int)
689 * queue preemption timeout in ms (1 = Minimum, 9000 = default)
690 */
f51af435 691int queue_preemption_timeout_ms = 9000;
14328aa5
PC
692module_param(queue_preemption_timeout_ms, int, 0644);
693MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)");
2690262e 694#endif
521fb7d0 695
7875a226
AD
696/**
697 * DOC: dcfeaturemask (uint)
698 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
699 * The default is the current set of stable display features.
700 */
701MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
702module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
703
ad4de27f
NK
704/**
705 * DOC: abmlevel (uint)
706 * Override the default ABM (Adaptive Backlight Management) level used for DC
707 * enabled hardware. Requires DMCU to be supported and loaded.
708 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by
709 * default. Values 1-4 control the maximum allowable brightness reduction via
710 * the ABM algorithm, with 1 being the least reduction and 4 being the most
711 * reduction.
712 *
713 * Defaults to 0, or disabled. Userspace can still override this level later
714 * after boot.
715 */
716uint amdgpu_dm_abm_level = 0;
717MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) ");
718module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444);
719
f498d9ed 720static const struct pci_device_id pciidlist[] = {
78fbb685
KW
721#ifdef CONFIG_DRM_AMDGPU_SI
722 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
723 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
724 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
725 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
726 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
727 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
728 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
729 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
730 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
731 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
732 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
733 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
734 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
735 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
736 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
737 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
738 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
739 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
740 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
741 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
742 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
743 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
744 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
745 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
746 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
747 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
748 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
749 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
750 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
751 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
752 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
753 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
754 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
755 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
756 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
757 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
758 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
759 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
760 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
761 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
762 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
763 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
764 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
765 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
766 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
767 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
768 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
769 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
770 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
771 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
772 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
773 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
774 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
775 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
776 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
777 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
778 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
779 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
780 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
781 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
782 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
783 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
784 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
785 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
786 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
787 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
788 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
789 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
790 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
791 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
792 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
793 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
794#endif
89330c39
AD
795#ifdef CONFIG_DRM_AMDGPU_CIK
796 /* Kaveri */
2f7d10b3
JZ
797 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
798 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
799 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
800 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
801 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
802 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
803 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
804 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
805 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
806 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
807 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
808 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
809 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
810 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
811 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
812 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
813 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
814 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
815 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
816 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
817 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
818 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
89330c39 819 /* Bonaire */
2f7d10b3
JZ
820 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
821 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
822 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
823 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
89330c39
AD
824 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
825 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
826 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
827 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
828 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
829 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
fb4f1737 830 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
89330c39
AD
831 /* Hawaii */
832 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
833 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
834 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
835 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
836 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
837 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
838 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
839 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
840 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
841 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
842 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
843 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
844 /* Kabini */
2f7d10b3
JZ
845 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
846 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
847 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
848 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
849 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
850 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
851 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
852 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
853 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
854 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
855 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
856 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
857 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
858 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
859 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
860 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
89330c39 861 /* mullins */
2f7d10b3
JZ
862 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
863 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
864 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
865 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
866 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
867 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
868 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
869 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
870 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
871 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
872 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
873 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
874 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
875 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
876 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
877 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
89330c39 878#endif
1256a8b8 879 /* topaz */
dba280b2
AD
880 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
881 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
882 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
883 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
884 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1256a8b8
AD
885 /* tonga */
886 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
887 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
888 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 889 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
890 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
891 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 892 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
893 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
894 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
2da78e21
DZ
895 /* fiji */
896 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
e1d99217 897 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1256a8b8 898 /* carrizo */
2f7d10b3
JZ
899 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
900 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
901 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
902 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
903 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
81b1509a
SL
904 /* stoney */
905 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
2cc0c0b5
FC
906 /* Polaris11 */
907 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 908 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 909 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 910 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 911 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 912 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80
FC
913 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
914 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
915 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5
FC
916 /* Polaris10 */
917 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
918 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
919 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
920 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
921 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
7dae6181 922 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
2cc0c0b5 923 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
924 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
925 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
926 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
927 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
928 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
30f3984e 929 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
fc8e9c54
JZ
930 /* Polaris12 */
931 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
932 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
933 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
934 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
935 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
cf8c73af 936 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
6e88491c 937 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
fc8e9c54 938 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
e9307932
LL
939 /* VEGAM */
940 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
941 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
f6653a0e 942 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
ca2f1cca 943 /* Vega 10 */
dfbf0c14
AD
944 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
945 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
946 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
947 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
948 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
949 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
950 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
951 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
952 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
953 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 954 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
955 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
956 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
957 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 958 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dc53d543
AD
959 /* Vega 12 */
960 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
961 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
962 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
963 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
964 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1204a26e 965 /* Vega 20 */
6dddaeef
AD
966 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
967 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
968 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
969 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
ec5b2020 970 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
6dddaeef
AD
971 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
972 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
df515052 973 /* Raven */
acc34503 974 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
741deade 975 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
48c69cda 976 /* Arcturus */
a08a4dae
AD
977 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
978 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
979 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
ea207b29 980 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
bd1c0fdf
AD
981 /* Navi10 */
982 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
983 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
984 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
4f56d9d4 985 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
bd1c0fdf 986 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
4f56d9d4 987 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
bd1c0fdf 988 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
26051720 989 /* Navi14 */
ade9a34e
AD
990 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14|AMD_EXP_HW_SUPPORT},
991 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14|AMD_EXP_HW_SUPPORT},
992 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14|AMD_EXP_HW_SUPPORT},
df515052 993
61bdb39c 994 /* Renoir */
b8cf3219 995 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU|AMD_EXP_HW_SUPPORT},
61bdb39c 996
57516cdd 997 /* Navi12 */
ade9a34e 998 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12|AMD_EXP_HW_SUPPORT},
57d4f3b7 999 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12|AMD_EXP_HW_SUPPORT},
57516cdd 1000
d38ceaf9
AD
1001 {0, 0, 0}
1002};
1003
1004MODULE_DEVICE_TABLE(pci, pciidlist);
1005
1006static struct drm_driver kms_driver;
1007
d38ceaf9
AD
1008static int amdgpu_pci_probe(struct pci_dev *pdev,
1009 const struct pci_device_id *ent)
1010{
b58c1131 1011 struct drm_device *dev;
d38ceaf9 1012 unsigned long flags = ent->driver_data;
1daee8b4 1013 int ret, retry = 0;
3fa203af
AD
1014 bool supports_atomic = false;
1015
1016 if (!amdgpu_virtual_display &&
1017 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
1018 supports_atomic = true;
d38ceaf9 1019
2f7d10b3 1020 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
d38ceaf9
AD
1021 DRM_INFO("This hardware requires experimental hardware support.\n"
1022 "See modparam exp_hw_support\n");
1023 return -ENODEV;
1024 }
1025
402c60d7
HG
1026#ifdef CONFIG_DRM_AMDGPU_SI
1027 if (!amdgpu_si_support) {
1028 switch (flags & AMD_ASIC_MASK) {
1029 case CHIP_TAHITI:
1030 case CHIP_PITCAIRN:
1031 case CHIP_VERDE:
1032 case CHIP_OLAND:
1033 case CHIP_HAINAN:
1034 dev_info(&pdev->dev,
1035 "SI support provided by radeon.\n");
1036 dev_info(&pdev->dev,
1037 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
1038 );
1039 return -ENODEV;
1040 }
1041 }
1042#endif
1043#ifdef CONFIG_DRM_AMDGPU_CIK
1044 if (!amdgpu_cik_support) {
1045 switch (flags & AMD_ASIC_MASK) {
1046 case CHIP_KAVERI:
1047 case CHIP_BONAIRE:
1048 case CHIP_HAWAII:
1049 case CHIP_KABINI:
1050 case CHIP_MULLINS:
1051 dev_info(&pdev->dev,
1052 "CIK support provided by radeon.\n");
1053 dev_info(&pdev->dev,
1054 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
1055 );
1056 return -ENODEV;
1057 }
1058 }
1059#endif
1060
d38ceaf9 1061 /* Get rid of things like offb */
a62dfac0 1062 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "amdgpudrmfb");
d38ceaf9
AD
1063 if (ret)
1064 return ret;
1065
b58c1131
AD
1066 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
1067 if (IS_ERR(dev))
1068 return PTR_ERR(dev);
1069
351c4dbe
VS
1070 if (!supports_atomic)
1071 dev->driver_features &= ~DRIVER_ATOMIC;
1072
b58c1131
AD
1073 ret = pci_enable_device(pdev);
1074 if (ret)
1075 goto err_free;
1076
1077 dev->pdev = pdev;
1078
1079 pci_set_drvdata(pdev, dev);
1080
1daee8b4 1081retry_init:
b58c1131 1082 ret = drm_dev_register(dev, ent->driver_data);
1daee8b4
PD
1083 if (ret == -EAGAIN && ++retry <= 3) {
1084 DRM_INFO("retry init %d\n", retry);
1085 /* Don't request EX mode too frequently which is attacking */
1086 msleep(5000);
1087 goto retry_init;
1088 } else if (ret)
b58c1131
AD
1089 goto err_pci;
1090
1091 return 0;
1092
1093err_pci:
1094 pci_disable_device(pdev);
1095err_free:
c3c18309 1096 drm_dev_put(dev);
b58c1131 1097 return ret;
d38ceaf9
AD
1098}
1099
1100static void
1101amdgpu_pci_remove(struct pci_dev *pdev)
1102{
1103 struct drm_device *dev = pci_get_drvdata(pdev);
1104
56f074d8
CK
1105#ifdef MODULE
1106 if (THIS_MODULE->state != MODULE_STATE_GOING)
1107#endif
1108 DRM_ERROR("Hotplug removal is not supported\n");
88b35d83 1109 drm_dev_unplug(dev);
ba3bf37e 1110 drm_dev_put(dev);
fd4495e5
XY
1111 pci_disable_device(pdev);
1112 pci_set_drvdata(pdev, NULL);
d38ceaf9
AD
1113}
1114
61e11306
AD
1115static void
1116amdgpu_pci_shutdown(struct pci_dev *pdev)
1117{
faefba95
AD
1118 struct drm_device *dev = pci_get_drvdata(pdev);
1119 struct amdgpu_device *adev = dev->dev_private;
1120
7c6e68c7
AG
1121 if (amdgpu_ras_intr_triggered())
1122 return;
1123
61e11306 1124 /* if we are running in a VM, make sure the device
00ea8cba
AD
1125 * torn down properly on reboot/shutdown.
1126 * unfortunately we can't detect certain
1127 * hypervisors so just do this all the time.
61e11306 1128 */
a3a09142 1129 adev->mp1_state = PP_MP1_STATE_UNLOAD;
cdd61df6 1130 amdgpu_device_ip_suspend(adev);
a3a09142 1131 adev->mp1_state = PP_MP1_STATE_NONE;
61e11306
AD
1132}
1133
d38ceaf9
AD
1134static int amdgpu_pmops_suspend(struct device *dev)
1135{
911d8b30 1136 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1137
810ddc3a 1138 return amdgpu_device_suspend(drm_dev, true, true);
d38ceaf9
AD
1139}
1140
1141static int amdgpu_pmops_resume(struct device *dev)
1142{
911d8b30 1143 struct drm_device *drm_dev = dev_get_drvdata(dev);
85e154c2
AD
1144
1145 /* GPU comes up enabled by the bios on resume */
1146 if (amdgpu_device_is_px(drm_dev)) {
1147 pm_runtime_disable(dev);
1148 pm_runtime_set_active(dev);
1149 pm_runtime_enable(dev);
1150 }
1151
810ddc3a 1152 return amdgpu_device_resume(drm_dev, true, true);
d38ceaf9
AD
1153}
1154
1155static int amdgpu_pmops_freeze(struct device *dev)
1156{
911d8b30 1157 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1158
810ddc3a 1159 return amdgpu_device_suspend(drm_dev, false, true);
d38ceaf9
AD
1160}
1161
1162static int amdgpu_pmops_thaw(struct device *dev)
1163{
911d8b30 1164 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1165
74b0b157 1166 return amdgpu_device_resume(drm_dev, false, true);
1167}
1168
1169static int amdgpu_pmops_poweroff(struct device *dev)
1170{
911d8b30 1171 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1172
74b0b157 1173 return amdgpu_device_suspend(drm_dev, true, true);
1174}
1175
1176static int amdgpu_pmops_restore(struct device *dev)
1177{
911d8b30 1178 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1179
810ddc3a 1180 return amdgpu_device_resume(drm_dev, false, true);
d38ceaf9
AD
1181}
1182
1183static int amdgpu_pmops_runtime_suspend(struct device *dev)
1184{
1185 struct pci_dev *pdev = to_pci_dev(dev);
1186 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1187 int ret;
1188
1189 if (!amdgpu_device_is_px(drm_dev)) {
1190 pm_runtime_forbid(dev);
1191 return -EBUSY;
1192 }
1193
1194 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1195 drm_kms_helper_poll_disable(drm_dev);
d38ceaf9 1196
810ddc3a 1197 ret = amdgpu_device_suspend(drm_dev, false, false);
d38ceaf9
AD
1198 pci_save_state(pdev);
1199 pci_disable_device(pdev);
1200 pci_ignore_hotplug(pdev);
11670975
AD
1201 if (amdgpu_is_atpx_hybrid())
1202 pci_set_power_state(pdev, PCI_D3cold);
522761cb 1203 else if (!amdgpu_has_atpx_dgpu_power_cntl())
7e32aa61 1204 pci_set_power_state(pdev, PCI_D3hot);
d38ceaf9
AD
1205 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1206
1207 return 0;
1208}
1209
1210static int amdgpu_pmops_runtime_resume(struct device *dev)
1211{
1212 struct pci_dev *pdev = to_pci_dev(dev);
1213 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1214 int ret;
1215
1216 if (!amdgpu_device_is_px(drm_dev))
1217 return -EINVAL;
1218
1219 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1220
522761cb
AD
1221 if (amdgpu_is_atpx_hybrid() ||
1222 !amdgpu_has_atpx_dgpu_power_cntl())
1223 pci_set_power_state(pdev, PCI_D0);
d38ceaf9
AD
1224 pci_restore_state(pdev);
1225 ret = pci_enable_device(pdev);
1226 if (ret)
1227 return ret;
1228 pci_set_master(pdev);
1229
810ddc3a 1230 ret = amdgpu_device_resume(drm_dev, false, false);
d38ceaf9 1231 drm_kms_helper_poll_enable(drm_dev);
d38ceaf9
AD
1232 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1233 return 0;
1234}
1235
1236static int amdgpu_pmops_runtime_idle(struct device *dev)
1237{
911d8b30 1238 struct drm_device *drm_dev = dev_get_drvdata(dev);
d38ceaf9
AD
1239 struct drm_crtc *crtc;
1240
1241 if (!amdgpu_device_is_px(drm_dev)) {
1242 pm_runtime_forbid(dev);
1243 return -EBUSY;
1244 }
1245
1246 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
1247 if (crtc->enabled) {
1248 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1249 return -EBUSY;
1250 }
1251 }
1252
1253 pm_runtime_mark_last_busy(dev);
1254 pm_runtime_autosuspend(dev);
1255 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1256 return 1;
1257}
1258
1259long amdgpu_drm_ioctl(struct file *filp,
1260 unsigned int cmd, unsigned long arg)
1261{
1262 struct drm_file *file_priv = filp->private_data;
1263 struct drm_device *dev;
1264 long ret;
1265 dev = file_priv->minor->dev;
1266 ret = pm_runtime_get_sync(dev->dev);
1267 if (ret < 0)
1268 return ret;
1269
1270 ret = drm_ioctl(filp, cmd, arg);
1271
1272 pm_runtime_mark_last_busy(dev->dev);
1273 pm_runtime_put_autosuspend(dev->dev);
1274 return ret;
1275}
1276
1277static const struct dev_pm_ops amdgpu_pm_ops = {
1278 .suspend = amdgpu_pmops_suspend,
1279 .resume = amdgpu_pmops_resume,
1280 .freeze = amdgpu_pmops_freeze,
1281 .thaw = amdgpu_pmops_thaw,
74b0b157 1282 .poweroff = amdgpu_pmops_poweroff,
1283 .restore = amdgpu_pmops_restore,
d38ceaf9
AD
1284 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1285 .runtime_resume = amdgpu_pmops_runtime_resume,
1286 .runtime_idle = amdgpu_pmops_runtime_idle,
1287};
1288
48ad368a
AG
1289static int amdgpu_flush(struct file *f, fl_owner_t id)
1290{
1291 struct drm_file *file_priv = f->private_data;
1292 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
56753e73 1293 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY;
48ad368a 1294
56753e73
CK
1295 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout);
1296 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
48ad368a 1297
56753e73 1298 return timeout >= 0 ? 0 : timeout;
48ad368a
AG
1299}
1300
d38ceaf9
AD
1301static const struct file_operations amdgpu_driver_kms_fops = {
1302 .owner = THIS_MODULE,
1303 .open = drm_open,
48ad368a 1304 .flush = amdgpu_flush,
d38ceaf9
AD
1305 .release = drm_release,
1306 .unlocked_ioctl = amdgpu_drm_ioctl,
1307 .mmap = amdgpu_mmap,
1308 .poll = drm_poll,
1309 .read = drm_read,
1310#ifdef CONFIG_COMPAT
1311 .compat_ioctl = amdgpu_kms_compat_ioctl,
1312#endif
1313};
1314
021830d2
BN
1315int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv)
1316{
1317 struct drm_file *file;
1318
1319 if (!filp)
1320 return -EINVAL;
1321
1322 if (filp->f_op != &amdgpu_driver_kms_fops) {
1323 return -EINVAL;
1324 }
1325
1326 file = filp->private_data;
1327 *fpriv = file->driver_priv;
1328 return 0;
1329}
1330
1bf6ad62
DV
1331static bool
1332amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
1333 bool in_vblank_irq, int *vpos, int *hpos,
1334 ktime_t *stime, ktime_t *etime,
1335 const struct drm_display_mode *mode)
1336{
aa8e286a
SL
1337 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1338 stime, etime, mode);
1bf6ad62
DV
1339}
1340
d38ceaf9
AD
1341static struct drm_driver kms_driver = {
1342 .driver_features =
351c4dbe 1343 DRIVER_USE_AGP | DRIVER_ATOMIC |
1ff49481 1344 DRIVER_GEM |
0424fdaf 1345 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
d38ceaf9
AD
1346 .load = amdgpu_driver_load_kms,
1347 .open = amdgpu_driver_open_kms,
d38ceaf9
AD
1348 .postclose = amdgpu_driver_postclose_kms,
1349 .lastclose = amdgpu_driver_lastclose_kms,
d38ceaf9
AD
1350 .unload = amdgpu_driver_unload_kms,
1351 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
1352 .enable_vblank = amdgpu_enable_vblank_kms,
1353 .disable_vblank = amdgpu_disable_vblank_kms,
1bf6ad62
DV
1354 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
1355 .get_scanout_position = amdgpu_get_crtc_scanout_position,
d38ceaf9
AD
1356 .irq_handler = amdgpu_irq_handler,
1357 .ioctls = amdgpu_ioctls_kms,
e7294dee 1358 .gem_free_object_unlocked = amdgpu_gem_object_free,
d38ceaf9
AD
1359 .gem_open_object = amdgpu_gem_object_open,
1360 .gem_close_object = amdgpu_gem_object_close,
1361 .dumb_create = amdgpu_mode_dumb_create,
1362 .dumb_map_offset = amdgpu_mode_dumb_mmap,
d38ceaf9
AD
1363 .fops = &amdgpu_driver_kms_fops,
1364
1365 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1366 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1367 .gem_prime_export = amdgpu_gem_prime_export,
09052fc3 1368 .gem_prime_import = amdgpu_gem_prime_import,
d38ceaf9
AD
1369 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
1370 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
1371 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1372 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
dfced2e4 1373 .gem_prime_mmap = amdgpu_gem_prime_mmap,
d38ceaf9
AD
1374
1375 .name = DRIVER_NAME,
1376 .desc = DRIVER_DESC,
1377 .date = DRIVER_DATE,
1378 .major = KMS_DRIVER_MAJOR,
1379 .minor = KMS_DRIVER_MINOR,
1380 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1381};
1382
d38ceaf9
AD
1383static struct pci_driver amdgpu_kms_pci_driver = {
1384 .name = DRIVER_NAME,
1385 .id_table = pciidlist,
1386 .probe = amdgpu_pci_probe,
1387 .remove = amdgpu_pci_remove,
61e11306 1388 .shutdown = amdgpu_pci_shutdown,
d38ceaf9
AD
1389 .driver.pm = &amdgpu_pm_ops,
1390};
1391
d573de2d
RZ
1392
1393
d38ceaf9
AD
1394static int __init amdgpu_init(void)
1395{
245ae5e9
CK
1396 int r;
1397
c60e22f7
TI
1398 if (vgacon_text_force()) {
1399 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1400 return -EINVAL;
1401 }
1402
245ae5e9
CK
1403 r = amdgpu_sync_init();
1404 if (r)
1405 goto error_sync;
1406
1407 r = amdgpu_fence_slab_init();
1408 if (r)
1409 goto error_fence;
1410
d38ceaf9 1411 DRM_INFO("amdgpu kernel modesetting enabled.\n");
448d1051 1412 kms_driver.num_ioctls = amdgpu_max_kms_ioctl;
d38ceaf9 1413 amdgpu_register_atpx_handler();
03a1c08d
FK
1414
1415 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
1416 amdgpu_amdkfd_init();
1417
d38ceaf9 1418 /* let modprobe override vga console setting */
448d1051 1419 return pci_register_driver(&amdgpu_kms_pci_driver);
245ae5e9 1420
245ae5e9
CK
1421error_fence:
1422 amdgpu_sync_fini();
1423
1424error_sync:
1425 return r;
d38ceaf9
AD
1426}
1427
1428static void __exit amdgpu_exit(void)
1429{
130e0371 1430 amdgpu_amdkfd_fini();
448d1051 1431 pci_unregister_driver(&amdgpu_kms_pci_driver);
d38ceaf9 1432 amdgpu_unregister_atpx_handler();
257bf15a 1433 amdgpu_sync_fini();
d573de2d 1434 amdgpu_fence_slab_fini();
d38ceaf9
AD
1435}
1436
1437module_init(amdgpu_init);
1438module_exit(amdgpu_exit);
1439
1440MODULE_AUTHOR(DRIVER_AUTHOR);
1441MODULE_DESCRIPTION(DRIVER_DESC);
1442MODULE_LICENSE("GPL and additional rights");