drm/amdgpu: Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#include <drm/drmP.h>
26#include <drm/amdgpu_drm.h>
27#include <drm/drm_gem.h>
28#include "amdgpu_drv.h"
29
30#include <drm/drm_pciids.h>
31#include <linux/console.h>
32#include <linux/module.h>
33#include <linux/pm_runtime.h>
34#include <linux/vga_switcheroo.h>
248a1d6f 35#include <drm/drm_crtc_helper.h>
d38ceaf9
AD
36
37#include "amdgpu.h"
38#include "amdgpu_irq.h"
2cddc50e 39#include "amdgpu_gem.h"
d38ceaf9 40
130e0371
OG
41#include "amdgpu_amdkfd.h"
42
d38ceaf9
AD
43/*
44 * KMS wrapper.
45 * - 3.0.0 - initial driver
6055f37a 46 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
f84e63f2
MO
47 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
48 * at the end of IBs.
d347ce66 49 * - 3.3.0 - Add VM support for UVD on supported hardware.
83a59b63 50 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
8dd31d74 51 * - 3.5.0 - Add support for new UVD_NO_OP register.
753ad49c 52 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
9cee3c1f 53 * - 3.7.0 - Add support for VCE clock list packet
b62b5931 54 * - 3.8.0 - Add support raster config init in the kernel
ef704318 55 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
a5b11dac 56 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
5ebbac4b 57 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
dfe38bd8 58 * - 3.12.0 - Add query for double offchip LDS buffers
8eafd505 59 * - 3.13.0 - Add PRT support
203eb0cb 60 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
44eb8c1b 61 * - 3.15.0 - Export more gpu info for gfx9
b98b8dbc 62 * - 3.16.0 - Add reserved vmid support
68e2c5ff 63 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
dbfe85ea 64 * - 3.18.0 - Export gpu always on cu bitmap
33476319 65 * - 3.19.0 - Add support for UVD MJPEG decode
fd8bf087 66 * - 3.20.0 - Add support for local BOs
7ca24cf2 67 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
b285f1db 68 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
c057c114 69 * - 3.23.0 - Add query for VRAM lost counter
f8e3e0ee 70 * - 3.24.0 - Add high priority compute support for gfx9
7b158d16 71 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
d240cd9e 72 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
964d0fbf 73 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
67dd1a36 74 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
d38ceaf9
AD
75 */
76#define KMS_DRIVER_MAJOR 3
67dd1a36 77#define KMS_DRIVER_MINOR 28
d38ceaf9
AD
78#define KMS_DRIVER_PATCHLEVEL 0
79
80int amdgpu_vram_limit = 0;
218b5dcd 81int amdgpu_vis_vram_limit = 0;
83e74db6 82int amdgpu_gart_size = -1; /* auto */
36d38372 83int amdgpu_gtt_size = -1; /* auto */
95844d20 84int amdgpu_moverate = -1; /* auto */
d38ceaf9
AD
85int amdgpu_benchmarking = 0;
86int amdgpu_testing = 0;
87int amdgpu_audio = -1;
88int amdgpu_disp_priority = 0;
89int amdgpu_hw_i2c = 0;
90int amdgpu_pcie_gen2 = -1;
91int amdgpu_msi = -1;
8854695a 92int amdgpu_lockup_timeout = 10000;
d38ceaf9 93int amdgpu_dpm = -1;
e635ee07 94int amdgpu_fw_load_type = -1;
d38ceaf9
AD
95int amdgpu_aspm = -1;
96int amdgpu_runtime_pm = -1;
0b693f0b 97uint amdgpu_ip_block_mask = 0xffffffff;
d38ceaf9
AD
98int amdgpu_bapm = -1;
99int amdgpu_deep_color = 0;
bab4fee7 100int amdgpu_vm_size = -1;
d07f14be 101int amdgpu_vm_fragment_size = -1;
d38ceaf9 102int amdgpu_vm_block_size = -1;
d9c13156 103int amdgpu_vm_fault_stop = 0;
b495bd3a 104int amdgpu_vm_debug = 0;
60bfcd31 105int amdgpu_vram_page_split = 512;
9a4b7d4c 106int amdgpu_vm_update_mode = -1;
d38ceaf9 107int amdgpu_exp_hw_support = 0;
4562236b 108int amdgpu_dc = -1;
b70f014d 109int amdgpu_sched_jobs = 32;
4afcb303 110int amdgpu_sched_hw_submission = 2;
0b693f0b
RZ
111uint amdgpu_pcie_gen_cap = 0;
112uint amdgpu_pcie_lane_cap = 0;
113uint amdgpu_cg_mask = 0xffffffff;
114uint amdgpu_pg_mask = 0xffffffff;
115uint amdgpu_sdma_phase_quantum = 32;
6f8941a2 116char *amdgpu_disable_cu = NULL;
9accf2fd 117char *amdgpu_virtual_display = NULL;
9d064be1
CK
118/* OverDrive(bit 14),gfxoff(bit 15),stutter mode(bit 17) disabled by default*/
119uint amdgpu_pp_feature_mask = 0xfffd3fff;
bce23e00
AD
120int amdgpu_ngg = 0;
121int amdgpu_prim_buf_per_se = 0;
122int amdgpu_pos_buf_per_se = 0;
123int amdgpu_cntl_sb_buf_per_se = 0;
124int amdgpu_param_buf_per_se = 0;
65781c78 125int amdgpu_job_hang_limit = 0;
e8835e0e 126int amdgpu_lbpw = -1;
4a75aefe 127int amdgpu_compute_multipipe = -1;
dcebf026 128int amdgpu_gpu_recovery = -1; /* auto */
bfca0289 129int amdgpu_emu_mode = 0;
7951e376 130uint amdgpu_smu_memory_pool_size = 0;
7875a226
AD
131/* FBC (bit 0) disabled by default*/
132uint amdgpu_dc_feature_mask = 0;
133
62d73fbc
EQ
134struct amdgpu_mgpu_info mgpu_info = {
135 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
136};
d38ceaf9 137
8405cf39
SJ
138/**
139 * DOC: vramlimit (int)
140 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
141 */
d38ceaf9
AD
142MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
143module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
144
8405cf39
SJ
145/**
146 * DOC: vis_vramlimit (int)
147 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
148 */
218b5dcd
JB
149MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
150module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
151
8405cf39
SJ
152/**
153 * DOC: gartsize (uint)
154 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
155 */
a4da14cc 156MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
f9321cc4 157module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
d38ceaf9 158
8405cf39
SJ
159/**
160 * DOC: gttsize (int)
161 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
162 * otherwise 3/4 RAM size).
163 */
36d38372
CK
164MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
165module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
d38ceaf9 166
8405cf39
SJ
167/**
168 * DOC: moverate (int)
169 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
170 */
95844d20
MO
171MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
172module_param_named(moverate, amdgpu_moverate, int, 0600);
173
8405cf39
SJ
174/**
175 * DOC: benchmark (int)
176 * Run benchmarks. The default is 0 (Skip benchmarks).
177 */
d38ceaf9
AD
178MODULE_PARM_DESC(benchmark, "Run benchmark");
179module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
180
8405cf39
SJ
181/**
182 * DOC: test (int)
183 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
184 */
d38ceaf9
AD
185MODULE_PARM_DESC(test, "Run tests");
186module_param_named(test, amdgpu_testing, int, 0444);
187
8405cf39
SJ
188/**
189 * DOC: audio (int)
190 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
191 */
d38ceaf9
AD
192MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
193module_param_named(audio, amdgpu_audio, int, 0444);
194
8405cf39
SJ
195/**
196 * DOC: disp_priority (int)
197 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
198 */
d38ceaf9
AD
199MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
200module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
201
8405cf39
SJ
202/**
203 * DOC: hw_i2c (int)
204 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
205 */
d38ceaf9
AD
206MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
207module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
208
8405cf39
SJ
209/**
210 * DOC: pcie_gen2 (int)
211 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
212 */
d38ceaf9
AD
213MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
214module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
215
8405cf39
SJ
216/**
217 * DOC: msi (int)
218 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
219 */
d38ceaf9
AD
220MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
221module_param_named(msi, amdgpu_msi, int, 0444);
222
8405cf39
SJ
223/**
224 * DOC: lockup_timeout (int)
225 * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
226 * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
227 */
8854695a 228MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
d38ceaf9
AD
229module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
230
8405cf39
SJ
231/**
232 * DOC: dpm (int)
233 * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
234 */
d38ceaf9
AD
235MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
236module_param_named(dpm, amdgpu_dpm, int, 0444);
237
8405cf39
SJ
238/**
239 * DOC: fw_load_type (int)
240 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
241 */
e635ee07
HR
242MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
243module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
d38ceaf9 244
8405cf39
SJ
245/**
246 * DOC: aspm (int)
247 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
248 */
d38ceaf9
AD
249MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
250module_param_named(aspm, amdgpu_aspm, int, 0444);
251
8405cf39
SJ
252/**
253 * DOC: runpm (int)
254 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
255 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
256 */
d38ceaf9
AD
257MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
258module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
259
8405cf39
SJ
260/**
261 * DOC: ip_block_mask (uint)
262 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
263 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
264 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
265 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
266 */
d38ceaf9
AD
267MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
268module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
269
8405cf39
SJ
270/**
271 * DOC: bapm (int)
272 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
273 * The default -1 (auto, enabled)
274 */
d38ceaf9
AD
275MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
276module_param_named(bapm, amdgpu_bapm, int, 0444);
277
8405cf39
SJ
278/**
279 * DOC: deep_color (int)
280 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
281 */
d38ceaf9
AD
282MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
283module_param_named(deep_color, amdgpu_deep_color, int, 0444);
284
8405cf39
SJ
285/**
286 * DOC: vm_size (int)
287 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
288 */
ed885b21 289MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
d38ceaf9 290module_param_named(vm_size, amdgpu_vm_size, int, 0444);
d07f14be 291
8405cf39
SJ
292/**
293 * DOC: vm_fragment_size (int)
294 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
295 */
d07f14be
RH
296MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
297module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
d38ceaf9 298
8405cf39
SJ
299/**
300 * DOC: vm_block_size (int)
301 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
302 */
d38ceaf9
AD
303MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
304module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
305
8405cf39
SJ
306/**
307 * DOC: vm_fault_stop (int)
308 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
309 */
d9c13156
CK
310MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
311module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
312
8405cf39
SJ
313/**
314 * DOC: vm_debug (int)
315 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
316 */
b495bd3a
CK
317MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
318module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
319
8405cf39
SJ
320/**
321 * DOC: vm_update_mode (int)
322 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
323 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
324 */
9a4b7d4c
HK
325MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
326module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
327
8405cf39
SJ
328/**
329 * DOC: vram_page_split (int)
330 * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
331 */
ccfee95c 332MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
6a7f76e7
CK
333module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
334
8405cf39
SJ
335/**
336 * DOC: exp_hw_support (int)
337 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
338 */
d38ceaf9
AD
339MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
340module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
341
8405cf39
SJ
342/**
343 * DOC: dc (int)
344 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
345 */
4562236b
HW
346MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
347module_param_named(dc, amdgpu_dc, int, 0444);
348
8405cf39
SJ
349/**
350 * DOC: sched_jobs (int)
351 * Override the max number of jobs supported in the sw queue. The default is 32.
352 */
b70f014d 353MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
1333f723
JZ
354module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
355
8405cf39
SJ
356/**
357 * DOC: sched_hw_submission (int)
358 * Override the max number of HW submissions. The default is 2.
359 */
4afcb303
JZ
360MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
361module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
362
8405cf39
SJ
363/**
364 * DOC: ppfeaturemask (uint)
365 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
366 * The default is the current set of stable power features.
367 */
5141e9d2 368MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
88826351 369module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
3a74f6f2 370
8405cf39
SJ
371/**
372 * DOC: pcie_gen_cap (uint)
373 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
374 * The default is 0 (automatic for each asic).
375 */
cd474ba0
AD
376MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
377module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
378
8405cf39
SJ
379/**
380 * DOC: pcie_lane_cap (uint)
381 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
382 * The default is 0 (automatic for each asic).
383 */
cd474ba0
AD
384MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
385module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
386
8405cf39
SJ
387/**
388 * DOC: cg_mask (uint)
389 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
390 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
391 */
395d1fb9
NH
392MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
393module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
394
8405cf39
SJ
395/**
396 * DOC: pg_mask (uint)
397 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
398 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
399 */
395d1fb9
NH
400MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
401module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
402
8405cf39
SJ
403/**
404 * DOC: sdma_phase_quantum (uint)
405 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
406 */
a667386c
FK
407MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
408module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
409
8405cf39
SJ
410/**
411 * DOC: disable_cu (charp)
412 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
413 */
6f8941a2
NH
414MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
415module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
416
8405cf39
SJ
417/**
418 * DOC: virtual_display (charp)
419 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
420 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
421 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
422 * device at 26:00.0. The default is NULL.
423 */
0f66356d
ED
424MODULE_PARM_DESC(virtual_display,
425 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
9accf2fd 426module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
e443059d 427
8405cf39
SJ
428/**
429 * DOC: ngg (int)
430 * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
431 */
bce23e00
AD
432MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
433module_param_named(ngg, amdgpu_ngg, int, 0444);
434
8405cf39
SJ
435/**
436 * DOC: prim_buf_per_se (int)
437 * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
438 */
bce23e00
AD
439MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
440module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
441
8405cf39
SJ
442/**
443 * DOC: pos_buf_per_se (int)
444 * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
445 */
bce23e00
AD
446MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
447module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
448
8405cf39
SJ
449/**
450 * DOC: cntl_sb_buf_per_se (int)
451 * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
452 */
bce23e00
AD
453MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
454module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
455
8405cf39
SJ
456/**
457 * DOC: param_buf_per_se (int)
3198ec5d
CIK
458 * Override the size of Off-Chip Parameter Cache per Shader Engine in Byte.
459 * The default is 0 (depending on gfx).
8405cf39 460 */
3198ec5d 461MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Parameter Cache per Shader Engine (default depending on gfx)");
bce23e00
AD
462module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
463
8405cf39
SJ
464/**
465 * DOC: job_hang_limit (int)
466 * Set how much time allow a job hang and not drop it. The default is 0.
467 */
65781c78
ML
468MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
469module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
470
8405cf39
SJ
471/**
472 * DOC: lbpw (int)
473 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
474 */
e8835e0e
HZ
475MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
476module_param_named(lbpw, amdgpu_lbpw, int, 0444);
bce23e00 477
4a75aefe
AR
478MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
479module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
480
8405cf39
SJ
481/**
482 * DOC: gpu_recovery (int)
483 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
484 */
d869ae09 485MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
dcebf026
AG
486module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
487
8405cf39
SJ
488/**
489 * DOC: emu_mode (int)
490 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
491 */
d869ae09 492MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
bfca0289
SL
493module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
494
8405cf39
SJ
495/**
496 * DOC: si_support (int)
497 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
498 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
499 * otherwise using amdgpu driver.
500 */
6dd13096 501#ifdef CONFIG_DRM_AMDGPU_SI
53efaf56
MD
502
503#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
6dd13096
FK
504int amdgpu_si_support = 0;
505MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
506#else
507int amdgpu_si_support = 1;
508MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
509#endif
510
6dd13096
FK
511module_param_named(si_support, amdgpu_si_support, int, 0444);
512#endif
513
8405cf39
SJ
514/**
515 * DOC: cik_support (int)
516 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
517 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
518 * otherwise using amdgpu driver.
519 */
7df28986 520#ifdef CONFIG_DRM_AMDGPU_CIK
53efaf56
MD
521
522#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
2b059658
MD
523int amdgpu_cik_support = 0;
524MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
525#else
526int amdgpu_cik_support = 1;
527MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
528#endif
529
7df28986
FK
530module_param_named(cik_support, amdgpu_cik_support, int, 0444);
531#endif
532
8405cf39
SJ
533/**
534 * DOC: smu_memory_pool_size (uint)
535 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
536 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
537 */
7951e376
RZ
538MODULE_PARM_DESC(smu_memory_pool_size,
539 "reserve gtt for smu debug usage, 0 = disable,"
540 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
541module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
542
2690262e 543#ifdef CONFIG_HSA_AMD
521fb7d0
AL
544/**
545 * DOC: sched_policy (int)
546 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
547 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
548 * assigns queues to HQDs.
549 */
2690262e 550int sched_policy = KFD_SCHED_POLICY_HWS;
521fb7d0
AL
551module_param(sched_policy, int, 0444);
552MODULE_PARM_DESC(sched_policy,
553 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
554
555/**
556 * DOC: hws_max_conc_proc (int)
557 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
558 * number of VMIDs assigned to the HWS, which is also the default.
559 */
2690262e 560int hws_max_conc_proc = 8;
521fb7d0
AL
561module_param(hws_max_conc_proc, int, 0444);
562MODULE_PARM_DESC(hws_max_conc_proc,
563 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
564
565/**
566 * DOC: cwsr_enable (int)
567 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
568 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
569 * disables it.
570 */
2690262e 571int cwsr_enable = 1;
521fb7d0
AL
572module_param(cwsr_enable, int, 0444);
573MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
574
575/**
576 * DOC: max_num_of_queues_per_device (int)
577 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
578 * is 4096.
579 */
2690262e 580int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
521fb7d0
AL
581module_param(max_num_of_queues_per_device, int, 0444);
582MODULE_PARM_DESC(max_num_of_queues_per_device,
583 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
584
585/**
586 * DOC: send_sigterm (int)
587 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
588 * but just print errors on dmesg. Setting 1 enables sending sigterm.
589 */
2690262e 590int send_sigterm;
521fb7d0
AL
591module_param(send_sigterm, int, 0444);
592MODULE_PARM_DESC(send_sigterm,
593 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
594
595/**
596 * DOC: debug_largebar (int)
597 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
598 * system. This limits the VRAM size reported to ROCm applications to the visible
599 * size, usually 256MB.
600 * Default value is 0, diabled.
601 */
2690262e 602int debug_largebar;
521fb7d0
AL
603module_param(debug_largebar, int, 0444);
604MODULE_PARM_DESC(debug_largebar,
605 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
606
607/**
608 * DOC: ignore_crat (int)
609 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
610 * table to get information about AMD APUs. This option can serve as a workaround on
611 * systems with a broken CRAT table.
612 */
2690262e 613int ignore_crat;
521fb7d0
AL
614module_param(ignore_crat, int, 0444);
615MODULE_PARM_DESC(ignore_crat,
616 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
617
618/**
619 * DOC: noretry (int)
620 * This parameter sets sh_mem_config.retry_disable. Default value, 0, enables retry.
621 * Setting 1 disables retry.
622 * Retry is needed for recoverable page faults.
623 */
2690262e 624int noretry;
521fb7d0
AL
625module_param(noretry, int, 0644);
626MODULE_PARM_DESC(noretry,
627 "Set sh_mem_config.retry_disable on Vega10 (0 = retry enabled (default), 1 = retry disabled)");
628
629/**
630 * DOC: halt_if_hws_hang (int)
631 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
632 * Setting 1 enables halt on hang.
633 */
2690262e 634int halt_if_hws_hang;
521fb7d0
AL
635module_param(halt_if_hws_hang, int, 0644);
636MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
2690262e 637#endif
521fb7d0 638
7875a226
AD
639/**
640 * DOC: dcfeaturemask (uint)
641 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
642 * The default is the current set of stable display features.
643 */
644MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
645module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
646
f498d9ed 647static const struct pci_device_id pciidlist[] = {
78fbb685
KW
648#ifdef CONFIG_DRM_AMDGPU_SI
649 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
650 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
651 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
652 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
653 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
654 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
655 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
656 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
657 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
658 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
659 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
660 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
661 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
662 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
663 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
664 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
665 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
666 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
667 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
668 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
669 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
670 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
671 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
672 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
673 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
674 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
675 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
676 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
677 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
678 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
679 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
680 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
681 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
682 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
683 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
684 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
685 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
686 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
687 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
688 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
689 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
690 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
691 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
692 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
693 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
694 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
695 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
696 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
697 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
698 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
699 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
700 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
701 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
702 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
703 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
704 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
705 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
706 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
707 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
708 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
709 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
710 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
711 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
712 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
713 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
714 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
715 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
716 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
717 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
718 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
719 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
720 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
721#endif
89330c39
AD
722#ifdef CONFIG_DRM_AMDGPU_CIK
723 /* Kaveri */
2f7d10b3
JZ
724 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
725 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
726 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
727 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
728 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
729 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
730 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
731 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
732 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
733 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
734 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
735 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
736 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
737 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
738 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
739 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
740 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
741 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
742 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
743 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
744 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
745 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
89330c39 746 /* Bonaire */
2f7d10b3
JZ
747 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
748 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
749 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
750 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
89330c39
AD
751 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
752 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
753 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
754 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
755 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
756 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
fb4f1737 757 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
89330c39
AD
758 /* Hawaii */
759 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
760 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
761 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
762 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
763 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
764 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
765 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
766 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
767 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
768 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
769 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
770 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
771 /* Kabini */
2f7d10b3
JZ
772 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
773 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
774 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
775 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
776 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
777 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
778 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
779 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
780 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
781 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
782 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
783 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
784 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
785 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
786 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
787 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
89330c39 788 /* mullins */
2f7d10b3
JZ
789 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
790 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
791 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
792 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
793 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
794 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
795 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
796 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
797 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
798 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
799 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
800 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
801 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
802 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
803 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
804 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
89330c39 805#endif
1256a8b8 806 /* topaz */
dba280b2
AD
807 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
808 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
809 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
810 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
811 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1256a8b8
AD
812 /* tonga */
813 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
814 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
815 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 816 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
817 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
818 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 819 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
820 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
821 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
2da78e21
DZ
822 /* fiji */
823 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
e1d99217 824 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1256a8b8 825 /* carrizo */
2f7d10b3
JZ
826 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
827 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
828 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
829 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
830 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
81b1509a
SL
831 /* stoney */
832 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
2cc0c0b5
FC
833 /* Polaris11 */
834 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 835 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 836 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 837 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 838 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 839 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80
FC
840 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
841 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
842 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5
FC
843 /* Polaris10 */
844 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
845 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
846 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
847 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
848 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
7dae6181 849 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
2cc0c0b5 850 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
851 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
852 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
853 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
854 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
855 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
30f3984e 856 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
fc8e9c54
JZ
857 /* Polaris12 */
858 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
859 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
860 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
861 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
862 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
cf8c73af 863 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
6e88491c 864 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
fc8e9c54 865 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
e9307932
LL
866 /* VEGAM */
867 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
868 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
f6653a0e 869 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
ca2f1cca 870 /* Vega 10 */
dfbf0c14
AD
871 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
872 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
873 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
874 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
875 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
876 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
877 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
878 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
879 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
880 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 881 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
882 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
883 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
884 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 885 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dc53d543
AD
886 /* Vega 12 */
887 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
888 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
889 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
890 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
891 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1204a26e 892 /* Vega 20 */
6dddaeef
AD
893 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
894 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
895 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
896 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
ec5b2020 897 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
6dddaeef
AD
898 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
899 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
df515052 900 /* Raven */
acc34503 901 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
741deade 902 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
df515052 903
d38ceaf9
AD
904 {0, 0, 0}
905};
906
907MODULE_DEVICE_TABLE(pci, pciidlist);
908
909static struct drm_driver kms_driver;
910
d38ceaf9
AD
911static int amdgpu_pci_probe(struct pci_dev *pdev,
912 const struct pci_device_id *ent)
913{
b58c1131 914 struct drm_device *dev;
d38ceaf9 915 unsigned long flags = ent->driver_data;
1daee8b4 916 int ret, retry = 0;
3fa203af
AD
917 bool supports_atomic = false;
918
919 if (!amdgpu_virtual_display &&
920 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
921 supports_atomic = true;
d38ceaf9 922
2f7d10b3 923 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
d38ceaf9
AD
924 DRM_INFO("This hardware requires experimental hardware support.\n"
925 "See modparam exp_hw_support\n");
926 return -ENODEV;
927 }
928
929 /* Get rid of things like offb */
a62dfac0 930 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "amdgpudrmfb");
d38ceaf9
AD
931 if (ret)
932 return ret;
933
b58c1131
AD
934 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
935 if (IS_ERR(dev))
936 return PTR_ERR(dev);
937
351c4dbe
VS
938 if (!supports_atomic)
939 dev->driver_features &= ~DRIVER_ATOMIC;
940
b58c1131
AD
941 ret = pci_enable_device(pdev);
942 if (ret)
943 goto err_free;
944
945 dev->pdev = pdev;
946
947 pci_set_drvdata(pdev, dev);
948
1daee8b4 949retry_init:
b58c1131 950 ret = drm_dev_register(dev, ent->driver_data);
1daee8b4
PD
951 if (ret == -EAGAIN && ++retry <= 3) {
952 DRM_INFO("retry init %d\n", retry);
953 /* Don't request EX mode too frequently which is attacking */
954 msleep(5000);
955 goto retry_init;
956 } else if (ret)
b58c1131
AD
957 goto err_pci;
958
959 return 0;
960
961err_pci:
962 pci_disable_device(pdev);
963err_free:
c3c18309 964 drm_dev_put(dev);
b58c1131 965 return ret;
d38ceaf9
AD
966}
967
968static void
969amdgpu_pci_remove(struct pci_dev *pdev)
970{
971 struct drm_device *dev = pci_get_drvdata(pdev);
972
88b35d83
AG
973 DRM_ERROR("Device removal is currently not supported outside of fbcon\n");
974 drm_dev_unplug(dev);
fd4495e5
XY
975 pci_disable_device(pdev);
976 pci_set_drvdata(pdev, NULL);
d38ceaf9
AD
977}
978
61e11306
AD
979static void
980amdgpu_pci_shutdown(struct pci_dev *pdev)
981{
faefba95
AD
982 struct drm_device *dev = pci_get_drvdata(pdev);
983 struct amdgpu_device *adev = dev->dev_private;
984
61e11306 985 /* if we are running in a VM, make sure the device
00ea8cba
AD
986 * torn down properly on reboot/shutdown.
987 * unfortunately we can't detect certain
988 * hypervisors so just do this all the time.
61e11306 989 */
cdd61df6 990 amdgpu_device_ip_suspend(adev);
61e11306
AD
991}
992
d38ceaf9
AD
993static int amdgpu_pmops_suspend(struct device *dev)
994{
995 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 996
d38ceaf9 997 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 998 return amdgpu_device_suspend(drm_dev, true, true);
d38ceaf9
AD
999}
1000
1001static int amdgpu_pmops_resume(struct device *dev)
1002{
1003 struct pci_dev *pdev = to_pci_dev(dev);
1004 struct drm_device *drm_dev = pci_get_drvdata(pdev);
85e154c2
AD
1005
1006 /* GPU comes up enabled by the bios on resume */
1007 if (amdgpu_device_is_px(drm_dev)) {
1008 pm_runtime_disable(dev);
1009 pm_runtime_set_active(dev);
1010 pm_runtime_enable(dev);
1011 }
1012
810ddc3a 1013 return amdgpu_device_resume(drm_dev, true, true);
d38ceaf9
AD
1014}
1015
1016static int amdgpu_pmops_freeze(struct device *dev)
1017{
1018 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1019
d38ceaf9 1020 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1021 return amdgpu_device_suspend(drm_dev, false, true);
d38ceaf9
AD
1022}
1023
1024static int amdgpu_pmops_thaw(struct device *dev)
1025{
1026 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1027
1028 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1029 return amdgpu_device_resume(drm_dev, false, true);
1030}
1031
1032static int amdgpu_pmops_poweroff(struct device *dev)
1033{
1034 struct pci_dev *pdev = to_pci_dev(dev);
1035
1036 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1037 return amdgpu_device_suspend(drm_dev, true, true);
1038}
1039
1040static int amdgpu_pmops_restore(struct device *dev)
1041{
1042 struct pci_dev *pdev = to_pci_dev(dev);
1043
d38ceaf9 1044 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1045 return amdgpu_device_resume(drm_dev, false, true);
d38ceaf9
AD
1046}
1047
1048static int amdgpu_pmops_runtime_suspend(struct device *dev)
1049{
1050 struct pci_dev *pdev = to_pci_dev(dev);
1051 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1052 int ret;
1053
1054 if (!amdgpu_device_is_px(drm_dev)) {
1055 pm_runtime_forbid(dev);
1056 return -EBUSY;
1057 }
1058
1059 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1060 drm_kms_helper_poll_disable(drm_dev);
d38ceaf9 1061
810ddc3a 1062 ret = amdgpu_device_suspend(drm_dev, false, false);
d38ceaf9
AD
1063 pci_save_state(pdev);
1064 pci_disable_device(pdev);
1065 pci_ignore_hotplug(pdev);
11670975
AD
1066 if (amdgpu_is_atpx_hybrid())
1067 pci_set_power_state(pdev, PCI_D3cold);
522761cb 1068 else if (!amdgpu_has_atpx_dgpu_power_cntl())
7e32aa61 1069 pci_set_power_state(pdev, PCI_D3hot);
d38ceaf9
AD
1070 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1071
1072 return 0;
1073}
1074
1075static int amdgpu_pmops_runtime_resume(struct device *dev)
1076{
1077 struct pci_dev *pdev = to_pci_dev(dev);
1078 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1079 int ret;
1080
1081 if (!amdgpu_device_is_px(drm_dev))
1082 return -EINVAL;
1083
1084 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1085
522761cb
AD
1086 if (amdgpu_is_atpx_hybrid() ||
1087 !amdgpu_has_atpx_dgpu_power_cntl())
1088 pci_set_power_state(pdev, PCI_D0);
d38ceaf9
AD
1089 pci_restore_state(pdev);
1090 ret = pci_enable_device(pdev);
1091 if (ret)
1092 return ret;
1093 pci_set_master(pdev);
1094
810ddc3a 1095 ret = amdgpu_device_resume(drm_dev, false, false);
d38ceaf9 1096 drm_kms_helper_poll_enable(drm_dev);
d38ceaf9
AD
1097 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1098 return 0;
1099}
1100
1101static int amdgpu_pmops_runtime_idle(struct device *dev)
1102{
1103 struct pci_dev *pdev = to_pci_dev(dev);
1104 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1105 struct drm_crtc *crtc;
1106
1107 if (!amdgpu_device_is_px(drm_dev)) {
1108 pm_runtime_forbid(dev);
1109 return -EBUSY;
1110 }
1111
1112 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
1113 if (crtc->enabled) {
1114 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1115 return -EBUSY;
1116 }
1117 }
1118
1119 pm_runtime_mark_last_busy(dev);
1120 pm_runtime_autosuspend(dev);
1121 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1122 return 1;
1123}
1124
1125long amdgpu_drm_ioctl(struct file *filp,
1126 unsigned int cmd, unsigned long arg)
1127{
1128 struct drm_file *file_priv = filp->private_data;
1129 struct drm_device *dev;
1130 long ret;
1131 dev = file_priv->minor->dev;
1132 ret = pm_runtime_get_sync(dev->dev);
1133 if (ret < 0)
1134 return ret;
1135
1136 ret = drm_ioctl(filp, cmd, arg);
1137
1138 pm_runtime_mark_last_busy(dev->dev);
1139 pm_runtime_put_autosuspend(dev->dev);
1140 return ret;
1141}
1142
1143static const struct dev_pm_ops amdgpu_pm_ops = {
1144 .suspend = amdgpu_pmops_suspend,
1145 .resume = amdgpu_pmops_resume,
1146 .freeze = amdgpu_pmops_freeze,
1147 .thaw = amdgpu_pmops_thaw,
74b0b157 1148 .poweroff = amdgpu_pmops_poweroff,
1149 .restore = amdgpu_pmops_restore,
d38ceaf9
AD
1150 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1151 .runtime_resume = amdgpu_pmops_runtime_resume,
1152 .runtime_idle = amdgpu_pmops_runtime_idle,
1153};
1154
48ad368a
AG
1155static int amdgpu_flush(struct file *f, fl_owner_t id)
1156{
1157 struct drm_file *file_priv = f->private_data;
1158 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1159
c49d8280 1160 amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
48ad368a
AG
1161
1162 return 0;
1163}
1164
1165
d38ceaf9
AD
1166static const struct file_operations amdgpu_driver_kms_fops = {
1167 .owner = THIS_MODULE,
1168 .open = drm_open,
48ad368a 1169 .flush = amdgpu_flush,
d38ceaf9
AD
1170 .release = drm_release,
1171 .unlocked_ioctl = amdgpu_drm_ioctl,
1172 .mmap = amdgpu_mmap,
1173 .poll = drm_poll,
1174 .read = drm_read,
1175#ifdef CONFIG_COMPAT
1176 .compat_ioctl = amdgpu_kms_compat_ioctl,
1177#endif
1178};
1179
1bf6ad62
DV
1180static bool
1181amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
1182 bool in_vblank_irq, int *vpos, int *hpos,
1183 ktime_t *stime, ktime_t *etime,
1184 const struct drm_display_mode *mode)
1185{
aa8e286a
SL
1186 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1187 stime, etime, mode);
1bf6ad62
DV
1188}
1189
d38ceaf9
AD
1190static struct drm_driver kms_driver = {
1191 .driver_features =
351c4dbe 1192 DRIVER_USE_AGP | DRIVER_ATOMIC |
d38ceaf9 1193 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
660e8558 1194 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
d38ceaf9
AD
1195 .load = amdgpu_driver_load_kms,
1196 .open = amdgpu_driver_open_kms,
d38ceaf9
AD
1197 .postclose = amdgpu_driver_postclose_kms,
1198 .lastclose = amdgpu_driver_lastclose_kms,
d38ceaf9
AD
1199 .unload = amdgpu_driver_unload_kms,
1200 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
1201 .enable_vblank = amdgpu_enable_vblank_kms,
1202 .disable_vblank = amdgpu_disable_vblank_kms,
1bf6ad62
DV
1203 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
1204 .get_scanout_position = amdgpu_get_crtc_scanout_position,
d38ceaf9
AD
1205 .irq_handler = amdgpu_irq_handler,
1206 .ioctls = amdgpu_ioctls_kms,
e7294dee 1207 .gem_free_object_unlocked = amdgpu_gem_object_free,
d38ceaf9
AD
1208 .gem_open_object = amdgpu_gem_object_open,
1209 .gem_close_object = amdgpu_gem_object_close,
1210 .dumb_create = amdgpu_mode_dumb_create,
1211 .dumb_map_offset = amdgpu_mode_dumb_mmap,
d38ceaf9
AD
1212 .fops = &amdgpu_driver_kms_fops,
1213
1214 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1215 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1216 .gem_prime_export = amdgpu_gem_prime_export,
09052fc3 1217 .gem_prime_import = amdgpu_gem_prime_import,
d38ceaf9
AD
1218 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
1219 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
1220 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
1221 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1222 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
dfced2e4 1223 .gem_prime_mmap = amdgpu_gem_prime_mmap,
d38ceaf9
AD
1224
1225 .name = DRIVER_NAME,
1226 .desc = DRIVER_DESC,
1227 .date = DRIVER_DATE,
1228 .major = KMS_DRIVER_MAJOR,
1229 .minor = KMS_DRIVER_MINOR,
1230 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1231};
1232
d38ceaf9
AD
1233static struct pci_driver amdgpu_kms_pci_driver = {
1234 .name = DRIVER_NAME,
1235 .id_table = pciidlist,
1236 .probe = amdgpu_pci_probe,
1237 .remove = amdgpu_pci_remove,
61e11306 1238 .shutdown = amdgpu_pci_shutdown,
d38ceaf9
AD
1239 .driver.pm = &amdgpu_pm_ops,
1240};
1241
d573de2d
RZ
1242
1243
d38ceaf9
AD
1244static int __init amdgpu_init(void)
1245{
245ae5e9
CK
1246 int r;
1247
c60e22f7
TI
1248 if (vgacon_text_force()) {
1249 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1250 return -EINVAL;
1251 }
1252
245ae5e9
CK
1253 r = amdgpu_sync_init();
1254 if (r)
1255 goto error_sync;
1256
1257 r = amdgpu_fence_slab_init();
1258 if (r)
1259 goto error_fence;
1260
d38ceaf9 1261 DRM_INFO("amdgpu kernel modesetting enabled.\n");
448d1051 1262 kms_driver.num_ioctls = amdgpu_max_kms_ioctl;
d38ceaf9 1263 amdgpu_register_atpx_handler();
03a1c08d
FK
1264
1265 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
1266 amdgpu_amdkfd_init();
1267
d38ceaf9 1268 /* let modprobe override vga console setting */
448d1051 1269 return pci_register_driver(&amdgpu_kms_pci_driver);
245ae5e9 1270
245ae5e9
CK
1271error_fence:
1272 amdgpu_sync_fini();
1273
1274error_sync:
1275 return r;
d38ceaf9
AD
1276}
1277
1278static void __exit amdgpu_exit(void)
1279{
130e0371 1280 amdgpu_amdkfd_fini();
448d1051 1281 pci_unregister_driver(&amdgpu_kms_pci_driver);
d38ceaf9 1282 amdgpu_unregister_atpx_handler();
257bf15a 1283 amdgpu_sync_fini();
d573de2d 1284 amdgpu_fence_slab_fini();
d38ceaf9
AD
1285}
1286
1287module_init(amdgpu_init);
1288module_exit(amdgpu_exit);
1289
1290MODULE_AUTHOR(DRIVER_AUTHOR);
1291MODULE_DESCRIPTION(DRIVER_DESC);
1292MODULE_LICENSE("GPL and additional rights");