drm/amdgpu: enable HDP clock gatting
[linux-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
d38ceaf9 25#include <drm/amdgpu_drm.h>
fdf2f6c5 26#include <drm/drm_drv.h>
d38ceaf9 27#include <drm/drm_gem.h>
fdf2f6c5 28#include <drm/drm_vblank.h>
d38ceaf9
AD
29#include "amdgpu_drv.h"
30
31#include <drm/drm_pciids.h>
32#include <linux/console.h>
33#include <linux/module.h>
fdf2f6c5 34#include <linux/pci.h>
d38ceaf9
AD
35#include <linux/pm_runtime.h>
36#include <linux/vga_switcheroo.h>
fcd70cd3 37#include <drm/drm_probe_helper.h>
c7d8b782 38#include <linux/mmu_notifier.h>
d38ceaf9
AD
39
40#include "amdgpu.h"
41#include "amdgpu_irq.h"
2fbd6f94 42#include "amdgpu_dma_buf.h"
d38ceaf9 43
130e0371
OG
44#include "amdgpu_amdkfd.h"
45
7c6e68c7
AG
46#include "amdgpu_ras.h"
47
d38ceaf9
AD
48/*
49 * KMS wrapper.
50 * - 3.0.0 - initial driver
6055f37a 51 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
f84e63f2
MO
52 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
53 * at the end of IBs.
d347ce66 54 * - 3.3.0 - Add VM support for UVD on supported hardware.
83a59b63 55 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
8dd31d74 56 * - 3.5.0 - Add support for new UVD_NO_OP register.
753ad49c 57 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
9cee3c1f 58 * - 3.7.0 - Add support for VCE clock list packet
b62b5931 59 * - 3.8.0 - Add support raster config init in the kernel
ef704318 60 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
a5b11dac 61 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
5ebbac4b 62 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
dfe38bd8 63 * - 3.12.0 - Add query for double offchip LDS buffers
8eafd505 64 * - 3.13.0 - Add PRT support
203eb0cb 65 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
44eb8c1b 66 * - 3.15.0 - Export more gpu info for gfx9
b98b8dbc 67 * - 3.16.0 - Add reserved vmid support
68e2c5ff 68 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
dbfe85ea 69 * - 3.18.0 - Export gpu always on cu bitmap
33476319 70 * - 3.19.0 - Add support for UVD MJPEG decode
fd8bf087 71 * - 3.20.0 - Add support for local BOs
7ca24cf2 72 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
b285f1db 73 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
c057c114 74 * - 3.23.0 - Add query for VRAM lost counter
f8e3e0ee 75 * - 3.24.0 - Add high priority compute support for gfx9
7b158d16 76 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
d240cd9e 77 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
964d0fbf 78 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
67dd1a36 79 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
41cca166 80 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID
767e06a9 81 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE.
df8368be 82 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC
1afeb314 83 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS.
635e2c5f 84 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS.
965ebe3d 85 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches
815fb4c9 86 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask
664fe85a 87 * - 3.36.0 - Allow reading more status registers on si/cik
ff532461 88 * - 3.37.0 - L2 is invalidated before SDMA IBs, needed for correctness
43c8546b 89 * - 3.38.0 - Add AMDGPU_IB_FLAG_EMIT_MEM_SYNC
174b328b 90 * - 3.39.0 - DMABUF implicit sync does a full pipeline sync
16c642ec 91 * - 3.40.0 - Add AMDGPU_IDS_FLAGS_TMZ
d38ceaf9
AD
92 */
93#define KMS_DRIVER_MAJOR 3
16c642ec 94#define KMS_DRIVER_MINOR 40
d38ceaf9
AD
95#define KMS_DRIVER_PATCHLEVEL 0
96
97int amdgpu_vram_limit = 0;
218b5dcd 98int amdgpu_vis_vram_limit = 0;
83e74db6 99int amdgpu_gart_size = -1; /* auto */
36d38372 100int amdgpu_gtt_size = -1; /* auto */
95844d20 101int amdgpu_moverate = -1; /* auto */
d38ceaf9
AD
102int amdgpu_benchmarking = 0;
103int amdgpu_testing = 0;
104int amdgpu_audio = -1;
105int amdgpu_disp_priority = 0;
106int amdgpu_hw_i2c = 0;
107int amdgpu_pcie_gen2 = -1;
108int amdgpu_msi = -1;
f440ff44 109char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
d38ceaf9 110int amdgpu_dpm = -1;
e635ee07 111int amdgpu_fw_load_type = -1;
d38ceaf9
AD
112int amdgpu_aspm = -1;
113int amdgpu_runtime_pm = -1;
0b693f0b 114uint amdgpu_ip_block_mask = 0xffffffff;
d38ceaf9
AD
115int amdgpu_bapm = -1;
116int amdgpu_deep_color = 0;
bab4fee7 117int amdgpu_vm_size = -1;
d07f14be 118int amdgpu_vm_fragment_size = -1;
d38ceaf9 119int amdgpu_vm_block_size = -1;
d9c13156 120int amdgpu_vm_fault_stop = 0;
b495bd3a 121int amdgpu_vm_debug = 0;
9a4b7d4c 122int amdgpu_vm_update_mode = -1;
d38ceaf9 123int amdgpu_exp_hw_support = 0;
4562236b 124int amdgpu_dc = -1;
b70f014d 125int amdgpu_sched_jobs = 32;
4afcb303 126int amdgpu_sched_hw_submission = 2;
0b693f0b
RZ
127uint amdgpu_pcie_gen_cap = 0;
128uint amdgpu_pcie_lane_cap = 0;
129uint amdgpu_cg_mask = 0xffffffff;
130uint amdgpu_pg_mask = 0xffffffff;
131uint amdgpu_sdma_phase_quantum = 32;
6f8941a2 132char *amdgpu_disable_cu = NULL;
9accf2fd 133char *amdgpu_virtual_display = NULL;
00544006
HR
134/* OverDrive(bit 14) disabled by default*/
135uint amdgpu_pp_feature_mask = 0xffffbfff;
367039bf 136uint amdgpu_force_long_training = 0;
65781c78 137int amdgpu_job_hang_limit = 0;
e8835e0e 138int amdgpu_lbpw = -1;
4a75aefe 139int amdgpu_compute_multipipe = -1;
dcebf026 140int amdgpu_gpu_recovery = -1; /* auto */
bfca0289 141int amdgpu_emu_mode = 0;
7951e376 142uint amdgpu_smu_memory_pool_size = 0;
7875a226
AD
143/* FBC (bit 0) disabled by default*/
144uint amdgpu_dc_feature_mask = 0;
8a791dab 145uint amdgpu_dc_debug_mask = 0;
5bfca069 146int amdgpu_async_gfx_ring = 1;
b239c017 147int amdgpu_mcbp = 0;
63e2fef6 148int amdgpu_discovery = -1;
38487284 149int amdgpu_mes = 0;
7aec9ec1 150int amdgpu_noretry;
4e66d7d2 151int amdgpu_force_asic_type = -1;
d7ccb38d 152int amdgpu_tmz = 0;
273da6ff 153int amdgpu_reset_method = -1; /* auto */
a300de40 154int amdgpu_num_kcq = -1;
7875a226 155
62d73fbc
EQ
156struct amdgpu_mgpu_info mgpu_info = {
157 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
158};
1218252f 159int amdgpu_ras_enable = -1;
e53aec7e 160uint amdgpu_ras_mask = 0xffffffff;
acc0204c 161int amdgpu_bad_page_threshold = -1;
d38ceaf9 162
8405cf39
SJ
163/**
164 * DOC: vramlimit (int)
165 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
166 */
d38ceaf9
AD
167MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
168module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
169
8405cf39
SJ
170/**
171 * DOC: vis_vramlimit (int)
172 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
173 */
218b5dcd
JB
174MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
175module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
176
8405cf39
SJ
177/**
178 * DOC: gartsize (uint)
179 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
180 */
a4da14cc 181MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
f9321cc4 182module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
d38ceaf9 183
8405cf39
SJ
184/**
185 * DOC: gttsize (int)
186 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
187 * otherwise 3/4 RAM size).
188 */
36d38372
CK
189MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
190module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
d38ceaf9 191
8405cf39
SJ
192/**
193 * DOC: moverate (int)
194 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
195 */
95844d20
MO
196MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
197module_param_named(moverate, amdgpu_moverate, int, 0600);
198
8405cf39
SJ
199/**
200 * DOC: benchmark (int)
201 * Run benchmarks. The default is 0 (Skip benchmarks).
202 */
d38ceaf9
AD
203MODULE_PARM_DESC(benchmark, "Run benchmark");
204module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
205
8405cf39
SJ
206/**
207 * DOC: test (int)
208 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
209 */
d38ceaf9
AD
210MODULE_PARM_DESC(test, "Run tests");
211module_param_named(test, amdgpu_testing, int, 0444);
212
8405cf39
SJ
213/**
214 * DOC: audio (int)
215 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
216 */
d38ceaf9
AD
217MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
218module_param_named(audio, amdgpu_audio, int, 0444);
219
8405cf39
SJ
220/**
221 * DOC: disp_priority (int)
222 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
223 */
d38ceaf9
AD
224MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
225module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
226
8405cf39
SJ
227/**
228 * DOC: hw_i2c (int)
229 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
230 */
d38ceaf9
AD
231MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
232module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
233
8405cf39
SJ
234/**
235 * DOC: pcie_gen2 (int)
236 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
237 */
d38ceaf9
AD
238MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
239module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
240
8405cf39
SJ
241/**
242 * DOC: msi (int)
243 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
244 */
d38ceaf9
AD
245MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
246module_param_named(msi, amdgpu_msi, int, 0444);
247
8405cf39 248/**
912dfc84
EQ
249 * DOC: lockup_timeout (string)
250 * Set GPU scheduler timeout value in ms.
251 *
252 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or
253 * multiple values specified. 0 and negative values are invalidated. They will be adjusted
879e723d
AZ
254 * to the default timeout.
255 *
256 * - With one value specified, the setting will apply to all non-compute jobs.
257 * - With multiple values specified, the first one will be for GFX.
258 * The second one is for Compute. The third and fourth ones are
259 * for SDMA and Video.
260 *
912dfc84
EQ
261 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video)
262 * jobs is 10000. And there is no timeout enforced on compute jobs.
263 */
bcccee89
ED
264MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and infinity timeout for compute jobs; "
265 "for passthrough or sriov, 10000 for all jobs."
71cc9ef3 266 " 0: keep default value. negative: infinity timeout), "
bcccee89
ED
267 "format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; "
268 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video].");
912dfc84 269module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444);
d38ceaf9 270
8405cf39
SJ
271/**
272 * DOC: dpm (int)
54b998ca
HZ
273 * Override for dynamic power management setting
274 * (0 = disable, 1 = enable, 2 = enable sw smu driver for vega20)
275 * The default is -1 (auto).
8405cf39 276 */
d38ceaf9
AD
277MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
278module_param_named(dpm, amdgpu_dpm, int, 0444);
279
8405cf39
SJ
280/**
281 * DOC: fw_load_type (int)
282 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
283 */
e635ee07
HR
284MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
285module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
d38ceaf9 286
8405cf39
SJ
287/**
288 * DOC: aspm (int)
289 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
290 */
d38ceaf9
AD
291MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
292module_param_named(aspm, amdgpu_aspm, int, 0444);
293
8405cf39
SJ
294/**
295 * DOC: runpm (int)
296 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
297 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
298 */
d38ceaf9
AD
299MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
300module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
301
8405cf39
SJ
302/**
303 * DOC: ip_block_mask (uint)
304 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
305 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
306 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
307 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
308 */
d38ceaf9
AD
309MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
310module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
311
8405cf39
SJ
312/**
313 * DOC: bapm (int)
314 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
315 * The default -1 (auto, enabled)
316 */
d38ceaf9
AD
317MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
318module_param_named(bapm, amdgpu_bapm, int, 0444);
319
8405cf39
SJ
320/**
321 * DOC: deep_color (int)
322 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
323 */
d38ceaf9
AD
324MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
325module_param_named(deep_color, amdgpu_deep_color, int, 0444);
326
8405cf39
SJ
327/**
328 * DOC: vm_size (int)
329 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
330 */
ed885b21 331MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
d38ceaf9 332module_param_named(vm_size, amdgpu_vm_size, int, 0444);
d07f14be 333
8405cf39
SJ
334/**
335 * DOC: vm_fragment_size (int)
336 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
337 */
d07f14be
RH
338MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
339module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
d38ceaf9 340
8405cf39
SJ
341/**
342 * DOC: vm_block_size (int)
343 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
344 */
d38ceaf9
AD
345MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
346module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
347
8405cf39
SJ
348/**
349 * DOC: vm_fault_stop (int)
350 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
351 */
d9c13156
CK
352MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
353module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
354
8405cf39
SJ
355/**
356 * DOC: vm_debug (int)
357 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
358 */
b495bd3a
CK
359MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
360module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
361
8405cf39
SJ
362/**
363 * DOC: vm_update_mode (int)
364 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
365 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
366 */
9a4b7d4c
HK
367MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
368module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
369
8405cf39
SJ
370/**
371 * DOC: exp_hw_support (int)
372 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
373 */
d38ceaf9
AD
374MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
375module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
376
8405cf39
SJ
377/**
378 * DOC: dc (int)
379 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
380 */
4562236b
HW
381MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
382module_param_named(dc, amdgpu_dc, int, 0444);
383
8405cf39
SJ
384/**
385 * DOC: sched_jobs (int)
386 * Override the max number of jobs supported in the sw queue. The default is 32.
387 */
b70f014d 388MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
1333f723
JZ
389module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
390
8405cf39
SJ
391/**
392 * DOC: sched_hw_submission (int)
393 * Override the max number of HW submissions. The default is 2.
394 */
4afcb303
JZ
395MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
396module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
397
8405cf39
SJ
398/**
399 * DOC: ppfeaturemask (uint)
400 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
401 * The default is the current set of stable power features.
402 */
5141e9d2 403MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
88826351 404module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
3a74f6f2 405
367039bf
TY
406/**
407 * DOC: forcelongtraining (uint)
408 * Force long memory training in resume.
409 * The default is zero, indicates short training in resume.
410 */
411MODULE_PARM_DESC(forcelongtraining, "force memory long training");
412module_param_named(forcelongtraining, amdgpu_force_long_training, uint, 0444);
413
8405cf39
SJ
414/**
415 * DOC: pcie_gen_cap (uint)
416 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
417 * The default is 0 (automatic for each asic).
418 */
cd474ba0
AD
419MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
420module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
421
8405cf39
SJ
422/**
423 * DOC: pcie_lane_cap (uint)
424 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
425 * The default is 0 (automatic for each asic).
426 */
cd474ba0
AD
427MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
428module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
429
8405cf39
SJ
430/**
431 * DOC: cg_mask (uint)
432 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
433 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
434 */
395d1fb9
NH
435MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
436module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
437
8405cf39
SJ
438/**
439 * DOC: pg_mask (uint)
440 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
441 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
442 */
395d1fb9
NH
443MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
444module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
445
8405cf39
SJ
446/**
447 * DOC: sdma_phase_quantum (uint)
448 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
449 */
a667386c
FK
450MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
451module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
452
8405cf39
SJ
453/**
454 * DOC: disable_cu (charp)
455 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
456 */
6f8941a2
NH
457MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
458module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
459
8405cf39
SJ
460/**
461 * DOC: virtual_display (charp)
462 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
463 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
464 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
465 * device at 26:00.0. The default is NULL.
466 */
0f66356d
ED
467MODULE_PARM_DESC(virtual_display,
468 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
9accf2fd 469module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
e443059d 470
8405cf39
SJ
471/**
472 * DOC: job_hang_limit (int)
473 * Set how much time allow a job hang and not drop it. The default is 0.
474 */
65781c78
ML
475MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
476module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
477
8405cf39
SJ
478/**
479 * DOC: lbpw (int)
480 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
481 */
e8835e0e
HZ
482MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
483module_param_named(lbpw, amdgpu_lbpw, int, 0444);
bce23e00 484
4a75aefe
AR
485MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
486module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
487
8405cf39
SJ
488/**
489 * DOC: gpu_recovery (int)
490 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
491 */
d869ae09 492MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
dcebf026
AG
493module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
494
8405cf39
SJ
495/**
496 * DOC: emu_mode (int)
497 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
498 */
d869ae09 499MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
bfca0289
SL
500module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
501
1218252f 502/**
2f3940e9 503 * DOC: ras_enable (int)
1218252f 504 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))
505 */
2f3940e9 506MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))");
1218252f 507module_param_named(ras_enable, amdgpu_ras_enable, int, 0444);
508
509/**
2f3940e9 510 * DOC: ras_mask (uint)
1218252f 511 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1
512 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h
513 */
2f3940e9 514MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1");
1218252f 515module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444);
516
8405cf39
SJ
517/**
518 * DOC: si_support (int)
519 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
520 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
521 * otherwise using amdgpu driver.
522 */
6dd13096 523#ifdef CONFIG_DRM_AMDGPU_SI
53efaf56
MD
524
525#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
6dd13096
FK
526int amdgpu_si_support = 0;
527MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
528#else
529int amdgpu_si_support = 1;
530MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
531#endif
532
6dd13096
FK
533module_param_named(si_support, amdgpu_si_support, int, 0444);
534#endif
535
8405cf39
SJ
536/**
537 * DOC: cik_support (int)
538 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
539 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
540 * otherwise using amdgpu driver.
541 */
7df28986 542#ifdef CONFIG_DRM_AMDGPU_CIK
53efaf56
MD
543
544#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
2b059658
MD
545int amdgpu_cik_support = 0;
546MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
547#else
548int amdgpu_cik_support = 1;
549MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
550#endif
551
7df28986
FK
552module_param_named(cik_support, amdgpu_cik_support, int, 0444);
553#endif
554
8405cf39
SJ
555/**
556 * DOC: smu_memory_pool_size (uint)
557 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
558 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
559 */
7951e376
RZ
560MODULE_PARM_DESC(smu_memory_pool_size,
561 "reserve gtt for smu debug usage, 0 = disable,"
562 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
563module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
564
51bcce46
HZ
565/**
566 * DOC: async_gfx_ring (int)
567 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities
568 */
569MODULE_PARM_DESC(async_gfx_ring,
5bfca069 570 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))");
51bcce46
HZ
571module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444);
572
40562787
AD
573/**
574 * DOC: mcbp (int)
575 * It is used to enable mid command buffer preemption. (0 = disabled (default), 1 = enabled)
576 */
b239c017
JX
577MODULE_PARM_DESC(mcbp,
578 "Enable Mid-command buffer preemption (0 = disabled (default), 1 = enabled)");
579module_param_named(mcbp, amdgpu_mcbp, int, 0444);
580
40562787
AD
581/**
582 * DOC: discovery (int)
583 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM.
63e2fef6 584 * (-1 = auto (default), 0 = disabled, 1 = enabled)
40562787 585 */
a190d1c7
XY
586MODULE_PARM_DESC(discovery,
587 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM");
588module_param_named(discovery, amdgpu_discovery, int, 0444);
589
40562787
AD
590/**
591 * DOC: mes (int)
592 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute.
593 * (0 = disabled (default), 1 = enabled)
594 */
38487284
JX
595MODULE_PARM_DESC(mes,
596 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)");
597module_param_named(mes, amdgpu_mes, int, 0444);
598
75ee6487 599MODULE_PARM_DESC(noretry,
7aec9ec1 600 "Disable retry faults (0 = retry enabled (default), 1 = retry disabled)");
75ee6487
FK
601module_param_named(noretry, amdgpu_noretry, int, 0644);
602
4e66d7d2
YZ
603/**
604 * DOC: force_asic_type (int)
605 * A non negative value used to specify the asic type for all supported GPUs.
606 */
607MODULE_PARM_DESC(force_asic_type,
608 "A non negative value used to specify the asic type for all supported GPUs");
609module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444);
610
611
612
2690262e 613#ifdef CONFIG_HSA_AMD
521fb7d0
AL
614/**
615 * DOC: sched_policy (int)
616 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
617 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
618 * assigns queues to HQDs.
619 */
2690262e 620int sched_policy = KFD_SCHED_POLICY_HWS;
521fb7d0
AL
621module_param(sched_policy, int, 0444);
622MODULE_PARM_DESC(sched_policy,
623 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
624
625/**
626 * DOC: hws_max_conc_proc (int)
627 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
628 * number of VMIDs assigned to the HWS, which is also the default.
629 */
2690262e 630int hws_max_conc_proc = 8;
521fb7d0
AL
631module_param(hws_max_conc_proc, int, 0444);
632MODULE_PARM_DESC(hws_max_conc_proc,
633 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
634
635/**
636 * DOC: cwsr_enable (int)
637 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
638 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
639 * disables it.
640 */
2690262e 641int cwsr_enable = 1;
521fb7d0
AL
642module_param(cwsr_enable, int, 0444);
643MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
644
645/**
646 * DOC: max_num_of_queues_per_device (int)
647 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
648 * is 4096.
649 */
2690262e 650int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
521fb7d0
AL
651module_param(max_num_of_queues_per_device, int, 0444);
652MODULE_PARM_DESC(max_num_of_queues_per_device,
653 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
654
655/**
656 * DOC: send_sigterm (int)
657 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
658 * but just print errors on dmesg. Setting 1 enables sending sigterm.
659 */
2690262e 660int send_sigterm;
521fb7d0
AL
661module_param(send_sigterm, int, 0444);
662MODULE_PARM_DESC(send_sigterm,
663 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
664
665/**
666 * DOC: debug_largebar (int)
667 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
668 * system. This limits the VRAM size reported to ROCm applications to the visible
669 * size, usually 256MB.
670 * Default value is 0, diabled.
671 */
2690262e 672int debug_largebar;
521fb7d0
AL
673module_param(debug_largebar, int, 0444);
674MODULE_PARM_DESC(debug_largebar,
675 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
676
677/**
678 * DOC: ignore_crat (int)
679 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
680 * table to get information about AMD APUs. This option can serve as a workaround on
681 * systems with a broken CRAT table.
682 */
2690262e 683int ignore_crat;
521fb7d0
AL
684module_param(ignore_crat, int, 0444);
685MODULE_PARM_DESC(ignore_crat,
686 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
687
521fb7d0
AL
688/**
689 * DOC: halt_if_hws_hang (int)
690 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
691 * Setting 1 enables halt on hang.
692 */
2690262e 693int halt_if_hws_hang;
521fb7d0
AL
694module_param(halt_if_hws_hang, int, 0644);
695MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
29e76462
OZ
696
697/**
698 * DOC: hws_gws_support(bool)
29633d0e
JG
699 * Assume that HWS supports GWS barriers regardless of what firmware version
700 * check says. Default value: false (rely on MEC2 firmware version check).
29e76462
OZ
701 */
702bool hws_gws_support;
703module_param(hws_gws_support, bool, 0444);
29633d0e 704MODULE_PARM_DESC(hws_gws_support, "Assume MEC2 FW supports GWS barriers (false = rely on FW version check (Default), true = force supported)");
14328aa5
PC
705
706/**
707 * DOC: queue_preemption_timeout_ms (int)
708 * queue preemption timeout in ms (1 = Minimum, 9000 = default)
709 */
f51af435 710int queue_preemption_timeout_ms = 9000;
14328aa5
PC
711module_param(queue_preemption_timeout_ms, int, 0644);
712MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)");
b2057956
FK
713
714/**
715 * DOC: debug_evictions(bool)
716 * Enable extra debug messages to help determine the cause of evictions
717 */
718bool debug_evictions;
719module_param(debug_evictions, bool, 0644);
720MODULE_PARM_DESC(debug_evictions, "enable eviction debug messages (false = default)");
b80f050f
PY
721
722/**
723 * DOC: no_system_mem_limit(bool)
724 * Disable system memory limit, to support multiple process shared memory
725 */
726bool no_system_mem_limit;
727module_param(no_system_mem_limit, bool, 0644);
728MODULE_PARM_DESC(no_system_mem_limit, "disable system memory limit (false = default)");
729
2690262e 730#endif
521fb7d0 731
7875a226
AD
732/**
733 * DOC: dcfeaturemask (uint)
734 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
735 * The default is the current set of stable display features.
736 */
737MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
738module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
739
8a791dab
HW
740/**
741 * DOC: dcdebugmask (uint)
742 * Override display features enabled. See enum DC_DEBUG_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
743 */
744MODULE_PARM_DESC(dcdebugmask, "all debug options disabled (default))");
745module_param_named(dcdebugmask, amdgpu_dc_debug_mask, uint, 0444);
746
ad4de27f
NK
747/**
748 * DOC: abmlevel (uint)
749 * Override the default ABM (Adaptive Backlight Management) level used for DC
750 * enabled hardware. Requires DMCU to be supported and loaded.
751 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by
752 * default. Values 1-4 control the maximum allowable brightness reduction via
753 * the ABM algorithm, with 1 being the least reduction and 4 being the most
754 * reduction.
755 *
756 * Defaults to 0, or disabled. Userspace can still override this level later
757 * after boot.
758 */
759uint amdgpu_dm_abm_level = 0;
760MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) ");
761module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444);
762
d7ccb38d
HR
763/**
764 * DOC: tmz (int)
765 * Trusted Memory Zone (TMZ) is a method to protect data being written
766 * to or read from memory.
767 *
768 * The default value: 0 (off). TODO: change to auto till it is completed.
769 */
770MODULE_PARM_DESC(tmz, "Enable TMZ feature (-1 = auto, 0 = off (default), 1 = on)");
771module_param_named(tmz, amdgpu_tmz, int, 0444);
772
273da6ff
WS
773/**
774 * DOC: reset_method (int)
775 * GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)
776 */
777MODULE_PARM_DESC(reset_method, "GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)");
778module_param_named(reset_method, amdgpu_reset_method, int, 0444);
779
acc0204c
GC
780/**
781 * DOC: bad_page_threshold (int)
782 * Bad page threshold is to specify the threshold value of faulty pages
783 * detected by RAS ECC, that may result in GPU entering bad status if total
784 * faulty pages by ECC exceed threshold value and leave it for user's further
785 * check.
786 */
787MODULE_PARM_DESC(bad_page_threshold, "Bad page threshold(-1 = auto(default value), 0 = disable bad page retirement)");
788module_param_named(bad_page_threshold, amdgpu_bad_page_threshold, int, 0444);
789
a300de40
ML
790MODULE_PARM_DESC(num_kcq, "number of kernel compute queue user want to setup (8 if set to greater than 8 or less than 0, only affect gfx 8+)");
791module_param_named(num_kcq, amdgpu_num_kcq, int, 0444);
792
f498d9ed 793static const struct pci_device_id pciidlist[] = {
78fbb685
KW
794#ifdef CONFIG_DRM_AMDGPU_SI
795 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
796 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
797 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
798 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
799 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
800 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
801 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
802 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
803 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
804 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
805 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
806 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
807 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
808 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
809 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
810 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
811 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
812 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
813 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
814 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
815 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
816 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
817 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
818 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
819 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
820 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
821 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
822 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
823 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
824 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
825 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
826 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
827 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
828 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
829 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
830 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
831 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
832 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
833 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
834 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
835 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
836 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
837 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
838 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
839 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
840 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
841 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
842 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
843 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
844 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
845 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
846 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
847 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
848 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
849 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
850 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
851 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
852 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
853 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
854 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
855 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
856 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
857 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
858 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
859 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
860 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
861 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
862 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
863 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
864 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
865 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
866 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
867#endif
89330c39
AD
868#ifdef CONFIG_DRM_AMDGPU_CIK
869 /* Kaveri */
2f7d10b3
JZ
870 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
871 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
872 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
873 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
874 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
875 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
876 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
877 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
878 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
879 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
880 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
881 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
882 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
883 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
884 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
885 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
886 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
887 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
888 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
889 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
890 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
891 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
89330c39 892 /* Bonaire */
2f7d10b3
JZ
893 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
894 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
895 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
896 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
89330c39
AD
897 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
898 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
899 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
900 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
901 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
902 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
fb4f1737 903 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
89330c39
AD
904 /* Hawaii */
905 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
906 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
907 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
908 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
909 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
910 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
911 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
912 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
913 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
914 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
915 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
916 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
917 /* Kabini */
2f7d10b3
JZ
918 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
919 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
920 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
921 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
922 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
923 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
924 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
925 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
926 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
927 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
928 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
929 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
930 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
931 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
932 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
933 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
89330c39 934 /* mullins */
2f7d10b3
JZ
935 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
936 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
937 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
938 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
939 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
940 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
941 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
942 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
943 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
944 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
945 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
946 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
947 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
948 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
949 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
950 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
89330c39 951#endif
1256a8b8 952 /* topaz */
dba280b2
AD
953 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
954 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
955 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
956 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
957 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1256a8b8
AD
958 /* tonga */
959 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
960 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
961 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 962 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
963 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
964 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 965 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
966 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
967 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
2da78e21
DZ
968 /* fiji */
969 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
e1d99217 970 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1256a8b8 971 /* carrizo */
2f7d10b3
JZ
972 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
973 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
974 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
975 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
976 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
81b1509a
SL
977 /* stoney */
978 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
2cc0c0b5
FC
979 /* Polaris11 */
980 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 981 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 982 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 983 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 984 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 985 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80
FC
986 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
987 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
988 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5
FC
989 /* Polaris10 */
990 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
991 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
992 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
993 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
994 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
7dae6181 995 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
2cc0c0b5 996 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
997 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
998 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
999 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1000 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1001 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
30f3984e 1002 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
fc8e9c54
JZ
1003 /* Polaris12 */
1004 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1005 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1006 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1007 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1008 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
cf8c73af 1009 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
6e88491c 1010 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
fc8e9c54 1011 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
e9307932
LL
1012 /* VEGAM */
1013 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1014 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
f6653a0e 1015 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
ca2f1cca 1016 /* Vega 10 */
dfbf0c14
AD
1017 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1018 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1019 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1020 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1021 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1022 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1023 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
1024 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1025 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1026 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 1027 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
2244b588
AD
1028 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1029 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1030 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dfbf0c14 1031 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dc53d543
AD
1032 /* Vega 12 */
1033 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1034 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1035 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1036 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1037 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1204a26e 1038 /* Vega 20 */
6dddaeef
AD
1039 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1040 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1041 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1042 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
ec5b2020 1043 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
6dddaeef
AD
1044 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1045 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
df515052 1046 /* Raven */
acc34503 1047 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
741deade 1048 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
48c69cda 1049 /* Arcturus */
a08a4dae
AD
1050 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
1051 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
1052 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
ea207b29 1053 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS|AMD_EXP_HW_SUPPORT},
bd1c0fdf
AD
1054 /* Navi10 */
1055 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1056 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1057 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
4f56d9d4 1058 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
bd1c0fdf 1059 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
4f56d9d4 1060 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
bd1c0fdf 1061 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
26051720 1062 /* Navi14 */
b62d9554
AD
1063 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1064 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1065 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1066 {0x1002, 0x734F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
df515052 1067
61bdb39c 1068 /* Renoir */
23fe1390 1069 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
61bdb39c 1070
10e85054 1071 /* Navi12 */
e16a7cbc 1072 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12|AMD_EXP_HW_SUPPORT},
57d4f3b7 1073 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12|AMD_EXP_HW_SUPPORT},
10e85054 1074
d38ceaf9
AD
1075 {0, 0, 0}
1076};
1077
1078MODULE_DEVICE_TABLE(pci, pciidlist);
1079
1080static struct drm_driver kms_driver;
1081
d38ceaf9
AD
1082static int amdgpu_pci_probe(struct pci_dev *pdev,
1083 const struct pci_device_id *ent)
1084{
b58c1131 1085 struct drm_device *dev;
c6385e50 1086 struct amdgpu_device *adev;
d38ceaf9 1087 unsigned long flags = ent->driver_data;
1daee8b4 1088 int ret, retry = 0;
3fa203af
AD
1089 bool supports_atomic = false;
1090
1091 if (!amdgpu_virtual_display &&
1092 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
1093 supports_atomic = true;
d38ceaf9 1094
2f7d10b3 1095 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
d38ceaf9
AD
1096 DRM_INFO("This hardware requires experimental hardware support.\n"
1097 "See modparam exp_hw_support\n");
1098 return -ENODEV;
1099 }
1100
984d7a92
HG
1101#ifdef CONFIG_DRM_AMDGPU_SI
1102 if (!amdgpu_si_support) {
1103 switch (flags & AMD_ASIC_MASK) {
1104 case CHIP_TAHITI:
1105 case CHIP_PITCAIRN:
1106 case CHIP_VERDE:
1107 case CHIP_OLAND:
1108 case CHIP_HAINAN:
1109 dev_info(&pdev->dev,
1110 "SI support provided by radeon.\n");
1111 dev_info(&pdev->dev,
1112 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
1113 );
1114 return -ENODEV;
1115 }
1116 }
1117#endif
1118#ifdef CONFIG_DRM_AMDGPU_CIK
1119 if (!amdgpu_cik_support) {
1120 switch (flags & AMD_ASIC_MASK) {
1121 case CHIP_KAVERI:
1122 case CHIP_BONAIRE:
1123 case CHIP_HAWAII:
1124 case CHIP_KABINI:
1125 case CHIP_MULLINS:
1126 dev_info(&pdev->dev,
1127 "CIK support provided by radeon.\n");
1128 dev_info(&pdev->dev,
1129 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
1130 );
1131 return -ENODEV;
1132 }
1133 }
1134#endif
1135
d38ceaf9 1136 /* Get rid of things like offb */
35616a4a 1137 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "amdgpudrmfb");
d38ceaf9
AD
1138 if (ret)
1139 return ret;
1140
b58c1131
AD
1141 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
1142 if (IS_ERR(dev))
1143 return PTR_ERR(dev);
1144
351c4dbe
VS
1145 if (!supports_atomic)
1146 dev->driver_features &= ~DRIVER_ATOMIC;
1147
b58c1131
AD
1148 ret = pci_enable_device(pdev);
1149 if (ret)
1150 goto err_free;
1151
1152 dev->pdev = pdev;
1153
1154 pci_set_drvdata(pdev, dev);
1155
7504d3bb
LC
1156 ret = amdgpu_driver_load_kms(dev, ent->driver_data);
1157 if (ret)
1158 goto err_pci;
c6385e50 1159
1daee8b4 1160retry_init:
b58c1131 1161 ret = drm_dev_register(dev, ent->driver_data);
1daee8b4
PD
1162 if (ret == -EAGAIN && ++retry <= 3) {
1163 DRM_INFO("retry init %d\n", retry);
1164 /* Don't request EX mode too frequently which is attacking */
1165 msleep(5000);
1166 goto retry_init;
1167 } else if (ret)
b58c1131
AD
1168 goto err_pci;
1169
c6385e50
AD
1170 adev = dev->dev_private;
1171 ret = amdgpu_debugfs_init(adev);
1172 if (ret)
1173 DRM_ERROR("Creating debugfs files failed (%d).\n", ret);
1174
b58c1131
AD
1175 return 0;
1176
1177err_pci:
1178 pci_disable_device(pdev);
1179err_free:
c3c18309 1180 drm_dev_put(dev);
b58c1131 1181 return ret;
d38ceaf9
AD
1182}
1183
1184static void
1185amdgpu_pci_remove(struct pci_dev *pdev)
1186{
1187 struct drm_device *dev = pci_get_drvdata(pdev);
1188
56f074d8
CK
1189#ifdef MODULE
1190 if (THIS_MODULE->state != MODULE_STATE_GOING)
1191#endif
1192 DRM_ERROR("Hotplug removal is not supported\n");
88b35d83 1193 drm_dev_unplug(dev);
c6385e50 1194 amdgpu_driver_unload_kms(dev);
fd4495e5
XY
1195 pci_disable_device(pdev);
1196 pci_set_drvdata(pdev, NULL);
6c26d558 1197 drm_dev_put(dev);
d38ceaf9
AD
1198}
1199
61e11306
AD
1200static void
1201amdgpu_pci_shutdown(struct pci_dev *pdev)
1202{
faefba95
AD
1203 struct drm_device *dev = pci_get_drvdata(pdev);
1204 struct amdgpu_device *adev = dev->dev_private;
1205
7c6e68c7
AG
1206 if (amdgpu_ras_intr_triggered())
1207 return;
1208
61e11306 1209 /* if we are running in a VM, make sure the device
00ea8cba
AD
1210 * torn down properly on reboot/shutdown.
1211 * unfortunately we can't detect certain
1212 * hypervisors so just do this all the time.
61e11306 1213 */
05cac1ae
ND
1214 if (!amdgpu_passthrough(adev))
1215 adev->mp1_state = PP_MP1_STATE_UNLOAD;
cdd61df6 1216 amdgpu_device_ip_suspend(adev);
a3a09142 1217 adev->mp1_state = PP_MP1_STATE_NONE;
61e11306
AD
1218}
1219
d38ceaf9
AD
1220static int amdgpu_pmops_suspend(struct device *dev)
1221{
911d8b30 1222 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1223
de185019 1224 return amdgpu_device_suspend(drm_dev, true);
d38ceaf9
AD
1225}
1226
1227static int amdgpu_pmops_resume(struct device *dev)
1228{
911d8b30 1229 struct drm_device *drm_dev = dev_get_drvdata(dev);
85e154c2 1230
de185019 1231 return amdgpu_device_resume(drm_dev, true);
d38ceaf9
AD
1232}
1233
1234static int amdgpu_pmops_freeze(struct device *dev)
1235{
911d8b30 1236 struct drm_device *drm_dev = dev_get_drvdata(dev);
897483d8
AD
1237 struct amdgpu_device *adev = drm_dev->dev_private;
1238 int r;
74b0b157 1239
85625e64 1240 adev->in_hibernate = true;
de185019 1241 r = amdgpu_device_suspend(drm_dev, true);
85625e64 1242 adev->in_hibernate = false;
897483d8
AD
1243 if (r)
1244 return r;
1245 return amdgpu_asic_reset(adev);
d38ceaf9
AD
1246}
1247
1248static int amdgpu_pmops_thaw(struct device *dev)
1249{
911d8b30 1250 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1251
de185019 1252 return amdgpu_device_resume(drm_dev, true);
74b0b157 1253}
1254
1255static int amdgpu_pmops_poweroff(struct device *dev)
1256{
911d8b30 1257 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1258
de185019 1259 return amdgpu_device_suspend(drm_dev, true);
74b0b157 1260}
1261
1262static int amdgpu_pmops_restore(struct device *dev)
1263{
911d8b30 1264 struct drm_device *drm_dev = dev_get_drvdata(dev);
74b0b157 1265
de185019 1266 return amdgpu_device_resume(drm_dev, true);
d38ceaf9
AD
1267}
1268
1269static int amdgpu_pmops_runtime_suspend(struct device *dev)
1270{
1271 struct pci_dev *pdev = to_pci_dev(dev);
1272 struct drm_device *drm_dev = pci_get_drvdata(pdev);
6ae6c7d4 1273 struct amdgpu_device *adev = drm_dev->dev_private;
719423f6 1274 int ret, i;
d38ceaf9 1275
6ae6c7d4 1276 if (!adev->runpm) {
d38ceaf9
AD
1277 pm_runtime_forbid(dev);
1278 return -EBUSY;
1279 }
1280
719423f6
AD
1281 /* wait for all rings to drain before suspending */
1282 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1283 struct amdgpu_ring *ring = adev->rings[i];
1284 if (ring && ring->sched.ready) {
1285 ret = amdgpu_fence_wait_empty(ring);
1286 if (ret)
1287 return -EBUSY;
1288 }
1289 }
1290
f0f7ddfc 1291 adev->in_runpm = true;
b97e9d47
AD
1292 if (amdgpu_device_supports_boco(drm_dev))
1293 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
d38ceaf9 1294 drm_kms_helper_poll_disable(drm_dev);
d38ceaf9 1295
de185019 1296 ret = amdgpu_device_suspend(drm_dev, false);
70bedd68
RB
1297 if (ret)
1298 return ret;
1299
b97e9d47 1300 if (amdgpu_device_supports_boco(drm_dev)) {
562b49fc
AD
1301 /* Only need to handle PCI state in the driver for ATPX
1302 * PCI core handles it for _PR3.
1303 */
1304 if (amdgpu_is_atpx_hybrid()) {
1305 pci_ignore_hotplug(pdev);
1306 } else {
1307 pci_save_state(pdev);
1308 pci_disable_device(pdev);
1309 pci_ignore_hotplug(pdev);
b97e9d47 1310 pci_set_power_state(pdev, PCI_D3cold);
562b49fc 1311 }
b97e9d47 1312 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
19134317
AD
1313 } else if (amdgpu_device_supports_baco(drm_dev)) {
1314 amdgpu_device_baco_enter(drm_dev);
b97e9d47 1315 }
d38ceaf9
AD
1316
1317 return 0;
1318}
1319
1320static int amdgpu_pmops_runtime_resume(struct device *dev)
1321{
1322 struct pci_dev *pdev = to_pci_dev(dev);
1323 struct drm_device *drm_dev = pci_get_drvdata(pdev);
6ae6c7d4 1324 struct amdgpu_device *adev = drm_dev->dev_private;
d38ceaf9
AD
1325 int ret;
1326
6ae6c7d4 1327 if (!adev->runpm)
d38ceaf9
AD
1328 return -EINVAL;
1329
b97e9d47
AD
1330 if (amdgpu_device_supports_boco(drm_dev)) {
1331 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1332
562b49fc
AD
1333 /* Only need to handle PCI state in the driver for ATPX
1334 * PCI core handles it for _PR3.
1335 */
1336 if (amdgpu_is_atpx_hybrid()) {
1337 pci_set_master(pdev);
1338 } else {
b97e9d47 1339 pci_set_power_state(pdev, PCI_D0);
562b49fc
AD
1340 pci_restore_state(pdev);
1341 ret = pci_enable_device(pdev);
1342 if (ret)
1343 return ret;
1344 pci_set_master(pdev);
1345 }
19134317
AD
1346 } else if (amdgpu_device_supports_baco(drm_dev)) {
1347 amdgpu_device_baco_exit(drm_dev);
b97e9d47 1348 }
de185019 1349 ret = amdgpu_device_resume(drm_dev, false);
d38ceaf9 1350 drm_kms_helper_poll_enable(drm_dev);
b97e9d47
AD
1351 if (amdgpu_device_supports_boco(drm_dev))
1352 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
f0f7ddfc 1353 adev->in_runpm = false;
d38ceaf9
AD
1354 return 0;
1355}
1356
1357static int amdgpu_pmops_runtime_idle(struct device *dev)
1358{
911d8b30 1359 struct drm_device *drm_dev = dev_get_drvdata(dev);
6ae6c7d4 1360 struct amdgpu_device *adev = drm_dev->dev_private;
97f6a21b
AG
1361 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1362 int ret = 1;
d38ceaf9 1363
6ae6c7d4 1364 if (!adev->runpm) {
d38ceaf9
AD
1365 pm_runtime_forbid(dev);
1366 return -EBUSY;
1367 }
1368
97f6a21b
AG
1369 if (amdgpu_device_has_dc_support(adev)) {
1370 struct drm_crtc *crtc;
1371
1372 drm_modeset_lock_all(drm_dev);
1373
1374 drm_for_each_crtc(crtc, drm_dev) {
1375 if (crtc->state->active) {
1376 ret = -EBUSY;
1377 break;
1378 }
d38ceaf9 1379 }
97f6a21b
AG
1380
1381 drm_modeset_unlock_all(drm_dev);
1382
1383 } else {
1384 struct drm_connector *list_connector;
1385 struct drm_connector_list_iter iter;
1386
1387 mutex_lock(&drm_dev->mode_config.mutex);
1388 drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL);
1389
1390 drm_connector_list_iter_begin(drm_dev, &iter);
1391 drm_for_each_connector_iter(list_connector, &iter) {
1392 if (list_connector->dpms == DRM_MODE_DPMS_ON) {
1393 ret = -EBUSY;
1394 break;
1395 }
1396 }
1397
1398 drm_connector_list_iter_end(&iter);
1399
1400 drm_modeset_unlock(&drm_dev->mode_config.connection_mutex);
1401 mutex_unlock(&drm_dev->mode_config.mutex);
d38ceaf9
AD
1402 }
1403
97f6a21b
AG
1404 if (ret == -EBUSY)
1405 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1406
d38ceaf9
AD
1407 pm_runtime_mark_last_busy(dev);
1408 pm_runtime_autosuspend(dev);
97f6a21b 1409 return ret;
d38ceaf9
AD
1410}
1411
1412long amdgpu_drm_ioctl(struct file *filp,
1413 unsigned int cmd, unsigned long arg)
1414{
1415 struct drm_file *file_priv = filp->private_data;
1416 struct drm_device *dev;
1417 long ret;
1418 dev = file_priv->minor->dev;
1419 ret = pm_runtime_get_sync(dev->dev);
1420 if (ret < 0)
5509ac65 1421 goto out;
d38ceaf9
AD
1422
1423 ret = drm_ioctl(filp, cmd, arg);
1424
1425 pm_runtime_mark_last_busy(dev->dev);
5509ac65 1426out:
d38ceaf9
AD
1427 pm_runtime_put_autosuspend(dev->dev);
1428 return ret;
1429}
1430
1431static const struct dev_pm_ops amdgpu_pm_ops = {
1432 .suspend = amdgpu_pmops_suspend,
1433 .resume = amdgpu_pmops_resume,
1434 .freeze = amdgpu_pmops_freeze,
1435 .thaw = amdgpu_pmops_thaw,
74b0b157 1436 .poweroff = amdgpu_pmops_poweroff,
1437 .restore = amdgpu_pmops_restore,
d38ceaf9
AD
1438 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1439 .runtime_resume = amdgpu_pmops_runtime_resume,
1440 .runtime_idle = amdgpu_pmops_runtime_idle,
1441};
1442
48ad368a
AG
1443static int amdgpu_flush(struct file *f, fl_owner_t id)
1444{
1445 struct drm_file *file_priv = f->private_data;
1446 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
56753e73 1447 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY;
48ad368a 1448
56753e73
CK
1449 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout);
1450 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
48ad368a 1451
56753e73 1452 return timeout >= 0 ? 0 : timeout;
48ad368a
AG
1453}
1454
d38ceaf9
AD
1455static const struct file_operations amdgpu_driver_kms_fops = {
1456 .owner = THIS_MODULE,
1457 .open = drm_open,
48ad368a 1458 .flush = amdgpu_flush,
d38ceaf9
AD
1459 .release = drm_release,
1460 .unlocked_ioctl = amdgpu_drm_ioctl,
1461 .mmap = amdgpu_mmap,
1462 .poll = drm_poll,
1463 .read = drm_read,
1464#ifdef CONFIG_COMPAT
1465 .compat_ioctl = amdgpu_kms_compat_ioctl,
1466#endif
1467};
1468
021830d2
BN
1469int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv)
1470{
1471 struct drm_file *file;
1472
1473 if (!filp)
1474 return -EINVAL;
1475
1476 if (filp->f_op != &amdgpu_driver_kms_fops) {
1477 return -EINVAL;
1478 }
1479
1480 file = filp->private_data;
1481 *fpriv = file->driver_priv;
1482 return 0;
1483}
1484
d38ceaf9
AD
1485static struct drm_driver kms_driver = {
1486 .driver_features =
f3ed6739 1487 DRIVER_ATOMIC |
1ff49481 1488 DRIVER_GEM |
db4ff423
CZ
1489 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ |
1490 DRIVER_SYNCOBJ_TIMELINE,
d38ceaf9 1491 .open = amdgpu_driver_open_kms,
d38ceaf9
AD
1492 .postclose = amdgpu_driver_postclose_kms,
1493 .lastclose = amdgpu_driver_lastclose_kms,
d38ceaf9
AD
1494 .irq_handler = amdgpu_irq_handler,
1495 .ioctls = amdgpu_ioctls_kms,
e7294dee 1496 .gem_free_object_unlocked = amdgpu_gem_object_free,
d38ceaf9
AD
1497 .gem_open_object = amdgpu_gem_object_open,
1498 .gem_close_object = amdgpu_gem_object_close,
1499 .dumb_create = amdgpu_mode_dumb_create,
1500 .dumb_map_offset = amdgpu_mode_dumb_mmap,
d38ceaf9
AD
1501 .fops = &amdgpu_driver_kms_fops,
1502
1503 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1504 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1505 .gem_prime_export = amdgpu_gem_prime_export,
09052fc3 1506 .gem_prime_import = amdgpu_gem_prime_import,
d38ceaf9
AD
1507 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1508 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
dfced2e4 1509 .gem_prime_mmap = amdgpu_gem_prime_mmap,
d38ceaf9
AD
1510
1511 .name = DRIVER_NAME,
1512 .desc = DRIVER_DESC,
1513 .date = DRIVER_DATE,
1514 .major = KMS_DRIVER_MAJOR,
1515 .minor = KMS_DRIVER_MINOR,
1516 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1517};
1518
d38ceaf9
AD
1519static struct pci_driver amdgpu_kms_pci_driver = {
1520 .name = DRIVER_NAME,
1521 .id_table = pciidlist,
1522 .probe = amdgpu_pci_probe,
1523 .remove = amdgpu_pci_remove,
61e11306 1524 .shutdown = amdgpu_pci_shutdown,
d38ceaf9
AD
1525 .driver.pm = &amdgpu_pm_ops,
1526};
1527
d573de2d
RZ
1528
1529
d38ceaf9
AD
1530static int __init amdgpu_init(void)
1531{
245ae5e9
CK
1532 int r;
1533
c60e22f7
TI
1534 if (vgacon_text_force()) {
1535 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1536 return -EINVAL;
1537 }
1538
245ae5e9
CK
1539 r = amdgpu_sync_init();
1540 if (r)
1541 goto error_sync;
1542
1543 r = amdgpu_fence_slab_init();
1544 if (r)
1545 goto error_fence;
1546
d38ceaf9 1547 DRM_INFO("amdgpu kernel modesetting enabled.\n");
448d1051 1548 kms_driver.num_ioctls = amdgpu_max_kms_ioctl;
d38ceaf9 1549 amdgpu_register_atpx_handler();
03a1c08d
FK
1550
1551 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
1552 amdgpu_amdkfd_init();
1553
d38ceaf9 1554 /* let modprobe override vga console setting */
448d1051 1555 return pci_register_driver(&amdgpu_kms_pci_driver);
245ae5e9 1556
245ae5e9
CK
1557error_fence:
1558 amdgpu_sync_fini();
1559
1560error_sync:
1561 return r;
d38ceaf9
AD
1562}
1563
1564static void __exit amdgpu_exit(void)
1565{
130e0371 1566 amdgpu_amdkfd_fini();
448d1051 1567 pci_unregister_driver(&amdgpu_kms_pci_driver);
d38ceaf9 1568 amdgpu_unregister_atpx_handler();
257bf15a 1569 amdgpu_sync_fini();
d573de2d 1570 amdgpu_fence_slab_fini();
c7d8b782 1571 mmu_notifier_synchronize();
d38ceaf9
AD
1572}
1573
1574module_init(amdgpu_init);
1575module_exit(amdgpu_exit);
1576
1577MODULE_AUTHOR(DRIVER_AUTHOR);
1578MODULE_DESCRIPTION(DRIVER_DESC);
1579MODULE_LICENSE("GPL and additional rights");