drm/amdgpu: Disable verbose for p2p dist calc
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
4a74c38c 33#include <linux/iommu.h>
901e2be2 34#include <linux/pci.h>
3d8785f6
SA
35#include <linux/devcoredump.h>
36#include <generated/utsrelease.h>
08a2fd23 37#include <linux/pci-p2pdma.h>
fdf2f6c5 38
4562236b 39#include <drm/drm_atomic_helper.h>
fcd70cd3 40#include <drm/drm_probe_helper.h>
d38ceaf9
AD
41#include <drm/amdgpu_drm.h>
42#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
44#include <linux/efi.h>
45#include "amdgpu.h"
f4b373f4 46#include "amdgpu_trace.h"
d38ceaf9
AD
47#include "amdgpu_i2c.h"
48#include "atom.h"
49#include "amdgpu_atombios.h"
a5bde2f9 50#include "amdgpu_atomfirmware.h"
d0dd7f0c 51#include "amd_pcie.h"
33f34802
KW
52#ifdef CONFIG_DRM_AMDGPU_SI
53#include "si.h"
54#endif
a2e73f56
AD
55#ifdef CONFIG_DRM_AMDGPU_CIK
56#include "cik.h"
57#endif
aaa36a97 58#include "vi.h"
460826e6 59#include "soc15.h"
0a5b8c7b 60#include "nv.h"
d38ceaf9 61#include "bif/bif_4_1_d.h"
bec86378 62#include <linux/firmware.h>
89041940 63#include "amdgpu_vf_error.h"
d38ceaf9 64
ba997709 65#include "amdgpu_amdkfd.h"
d2f52ac8 66#include "amdgpu_pm.h"
d38ceaf9 67
5183411b 68#include "amdgpu_xgmi.h"
c030f2e4 69#include "amdgpu_ras.h"
9c7c85f7 70#include "amdgpu_pmu.h"
bd607166 71#include "amdgpu_fru_eeprom.h"
04442bf7 72#include "amdgpu_reset.h"
5183411b 73
d5ea093e 74#include <linux/suspend.h>
c6a6e2db 75#include <drm/task_barrier.h>
3f12acc8 76#include <linux/pm_runtime.h>
d5ea093e 77
f89f8c6b
AG
78#include <drm/drm_drv.h>
79
e2a75f88 80MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 81MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 82MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 83MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 84MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 85MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
42b325e5 86MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
e2a75f88 87
2dc80b00 88#define AMDGPU_RESUME_MS 2000
7258fa31
SK
89#define AMDGPU_MAX_RETRY_LIMIT 2
90#define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
2dc80b00 91
050091ab 92const char *amdgpu_asic_name[] = {
da69c161
KW
93 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
96 "OLAND",
97 "HAINAN",
d38ceaf9
AD
98 "BONAIRE",
99 "KAVERI",
100 "KABINI",
101 "HAWAII",
102 "MULLINS",
103 "TOPAZ",
104 "TONGA",
48299f95 105 "FIJI",
d38ceaf9 106 "CARRIZO",
139f4917 107 "STONEY",
2cc0c0b5
FC
108 "POLARIS10",
109 "POLARIS11",
c4642a47 110 "POLARIS12",
48ff108d 111 "VEGAM",
d4196f01 112 "VEGA10",
8fab806a 113 "VEGA12",
956fcddc 114 "VEGA20",
2ca8a5d2 115 "RAVEN",
d6c3b24e 116 "ARCTURUS",
1eee4228 117 "RENOIR",
d46b417a 118 "ALDEBARAN",
852a6626 119 "NAVI10",
d0f56dc2 120 "CYAN_SKILLFISH",
87dbad02 121 "NAVI14",
9802f5d7 122 "NAVI12",
ccaf72d3 123 "SIENNA_CICHLID",
ddd8fbe7 124 "NAVY_FLOUNDER",
4f1e9a76 125 "VANGOGH",
a2468e04 126 "DIMGREY_CAVEFISH",
6f169591 127 "BEIGE_GOBY",
ee9236b7 128 "YELLOW_CARP",
3ae695d6 129 "IP DISCOVERY",
d38ceaf9
AD
130 "LAST",
131};
132
dcea6e65
KR
133/**
134 * DOC: pcie_replay_count
135 *
136 * The amdgpu driver provides a sysfs API for reporting the total number
137 * of PCIe replays (NAKs)
138 * The file pcie_replay_count is used for this and returns the total
139 * number of replays as a sum of the NAKs generated and NAKs received
140 */
141
142static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
143 struct device_attribute *attr, char *buf)
144{
145 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 146 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
147 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
148
36000c7a 149 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
150}
151
152static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
153 amdgpu_device_get_pcie_replay_count, NULL);
154
5494d864
AD
155static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
156
bd607166
KR
157/**
158 * DOC: product_name
159 *
160 * The amdgpu driver provides a sysfs API for reporting the product name
161 * for the device
162 * The file serial_number is used for this and returns the product name
163 * as returned from the FRU.
164 * NOTE: This is only available for certain server cards
165 */
166
167static ssize_t amdgpu_device_get_product_name(struct device *dev,
168 struct device_attribute *attr, char *buf)
169{
170 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 171 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 172
36000c7a 173 return sysfs_emit(buf, "%s\n", adev->product_name);
bd607166
KR
174}
175
176static DEVICE_ATTR(product_name, S_IRUGO,
177 amdgpu_device_get_product_name, NULL);
178
179/**
180 * DOC: product_number
181 *
182 * The amdgpu driver provides a sysfs API for reporting the part number
183 * for the device
184 * The file serial_number is used for this and returns the part number
185 * as returned from the FRU.
186 * NOTE: This is only available for certain server cards
187 */
188
189static ssize_t amdgpu_device_get_product_number(struct device *dev,
190 struct device_attribute *attr, char *buf)
191{
192 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 193 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 194
36000c7a 195 return sysfs_emit(buf, "%s\n", adev->product_number);
bd607166
KR
196}
197
198static DEVICE_ATTR(product_number, S_IRUGO,
199 amdgpu_device_get_product_number, NULL);
200
201/**
202 * DOC: serial_number
203 *
204 * The amdgpu driver provides a sysfs API for reporting the serial number
205 * for the device
206 * The file serial_number is used for this and returns the serial number
207 * as returned from the FRU.
208 * NOTE: This is only available for certain server cards
209 */
210
211static ssize_t amdgpu_device_get_serial_number(struct device *dev,
212 struct device_attribute *attr, char *buf)
213{
214 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 215 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 216
36000c7a 217 return sysfs_emit(buf, "%s\n", adev->serial);
bd607166
KR
218}
219
220static DEVICE_ATTR(serial_number, S_IRUGO,
221 amdgpu_device_get_serial_number, NULL);
222
fd496ca8 223/**
b98c6299 224 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
225 *
226 * @dev: drm_device pointer
227 *
b98c6299 228 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
229 * otherwise return false.
230 */
b98c6299 231bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
232{
233 struct amdgpu_device *adev = drm_to_adev(dev);
234
b98c6299 235 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
236 return true;
237 return false;
238}
239
e3ecdffa 240/**
0330b848 241 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
242 *
243 * @dev: drm_device pointer
244 *
b98c6299 245 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
246 * otherwise return false.
247 */
31af062a 248bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 249{
1348969a 250 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 251
b98c6299
AD
252 if (adev->has_pr3 ||
253 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
254 return true;
255 return false;
256}
257
a69cba42
AD
258/**
259 * amdgpu_device_supports_baco - Does the device support BACO
260 *
261 * @dev: drm_device pointer
262 *
263 * Returns true if the device supporte BACO,
264 * otherwise return false.
265 */
266bool amdgpu_device_supports_baco(struct drm_device *dev)
267{
1348969a 268 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
269
270 return amdgpu_asic_supports_baco(adev);
271}
272
3fa8f89d
S
273/**
274 * amdgpu_device_supports_smart_shift - Is the device dGPU with
275 * smart shift support
276 *
277 * @dev: drm_device pointer
278 *
279 * Returns true if the device is a dGPU with Smart Shift support,
280 * otherwise returns false.
281 */
282bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
283{
284 return (amdgpu_device_supports_boco(dev) &&
285 amdgpu_acpi_is_power_shift_control_supported());
286}
287
6e3cd2a9
MCC
288/*
289 * VRAM access helper functions
290 */
291
e35e2b11 292/**
048af66b 293 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
e35e2b11
TY
294 *
295 * @adev: amdgpu_device pointer
296 * @pos: offset of the buffer in vram
297 * @buf: virtual address of the buffer in system memory
298 * @size: read/write size, sizeof(@buf) must > @size
299 * @write: true - write to vram, otherwise - read from vram
300 */
048af66b
KW
301void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
302 void *buf, size_t size, bool write)
e35e2b11 303{
e35e2b11 304 unsigned long flags;
048af66b
KW
305 uint32_t hi = ~0, tmp = 0;
306 uint32_t *data = buf;
ce05ac56 307 uint64_t last;
f89f8c6b 308 int idx;
ce05ac56 309
c58a863b 310 if (!drm_dev_enter(adev_to_drm(adev), &idx))
f89f8c6b 311 return;
9d11eb0d 312
048af66b
KW
313 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
314
315 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
316 for (last = pos + size; pos < last; pos += 4) {
317 tmp = pos >> 31;
318
319 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
320 if (tmp != hi) {
321 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
322 hi = tmp;
323 }
324 if (write)
325 WREG32_NO_KIQ(mmMM_DATA, *data++);
326 else
327 *data++ = RREG32_NO_KIQ(mmMM_DATA);
328 }
329
330 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
331 drm_dev_exit(idx);
332}
333
334/**
bbe04dec 335 * amdgpu_device_aper_access - access vram by vram aperature
048af66b
KW
336 *
337 * @adev: amdgpu_device pointer
338 * @pos: offset of the buffer in vram
339 * @buf: virtual address of the buffer in system memory
340 * @size: read/write size, sizeof(@buf) must > @size
341 * @write: true - write to vram, otherwise - read from vram
342 *
343 * The return value means how many bytes have been transferred.
344 */
345size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
346 void *buf, size_t size, bool write)
347{
9d11eb0d 348#ifdef CONFIG_64BIT
048af66b
KW
349 void __iomem *addr;
350 size_t count = 0;
351 uint64_t last;
352
353 if (!adev->mman.aper_base_kaddr)
354 return 0;
355
9d11eb0d
CK
356 last = min(pos + size, adev->gmc.visible_vram_size);
357 if (last > pos) {
048af66b
KW
358 addr = adev->mman.aper_base_kaddr + pos;
359 count = last - pos;
9d11eb0d
CK
360
361 if (write) {
362 memcpy_toio(addr, buf, count);
363 mb();
810085dd 364 amdgpu_device_flush_hdp(adev, NULL);
9d11eb0d 365 } else {
810085dd 366 amdgpu_device_invalidate_hdp(adev, NULL);
9d11eb0d
CK
367 mb();
368 memcpy_fromio(buf, addr, count);
369 }
370
9d11eb0d 371 }
048af66b
KW
372
373 return count;
374#else
375 return 0;
9d11eb0d 376#endif
048af66b 377}
9d11eb0d 378
048af66b
KW
379/**
380 * amdgpu_device_vram_access - read/write a buffer in vram
381 *
382 * @adev: amdgpu_device pointer
383 * @pos: offset of the buffer in vram
384 * @buf: virtual address of the buffer in system memory
385 * @size: read/write size, sizeof(@buf) must > @size
386 * @write: true - write to vram, otherwise - read from vram
387 */
388void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
389 void *buf, size_t size, bool write)
390{
391 size_t count;
e35e2b11 392
048af66b
KW
393 /* try to using vram apreature to access vram first */
394 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
395 size -= count;
396 if (size) {
397 /* using MM to access rest vram */
398 pos += count;
399 buf += count;
400 amdgpu_device_mm_access(adev, pos, buf, size, write);
e35e2b11
TY
401 }
402}
403
d38ceaf9 404/*
f7ee1874 405 * register access helper functions.
d38ceaf9 406 */
56b53c0b
DL
407
408/* Check if hw access should be skipped because of hotplug or device error */
409bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
410{
7afefb81 411 if (adev->no_hw_access)
56b53c0b
DL
412 return true;
413
414#ifdef CONFIG_LOCKDEP
415 /*
416 * This is a bit complicated to understand, so worth a comment. What we assert
417 * here is that the GPU reset is not running on another thread in parallel.
418 *
419 * For this we trylock the read side of the reset semaphore, if that succeeds
420 * we know that the reset is not running in paralell.
421 *
422 * If the trylock fails we assert that we are either already holding the read
423 * side of the lock or are the reset thread itself and hold the write side of
424 * the lock.
425 */
426 if (in_task()) {
d0fb18b5
AG
427 if (down_read_trylock(&adev->reset_domain->sem))
428 up_read(&adev->reset_domain->sem);
56b53c0b 429 else
d0fb18b5 430 lockdep_assert_held(&adev->reset_domain->sem);
56b53c0b
DL
431 }
432#endif
433 return false;
434}
435
e3ecdffa 436/**
f7ee1874 437 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
438 *
439 * @adev: amdgpu_device pointer
440 * @reg: dword aligned register offset
441 * @acc_flags: access flags which require special behavior
442 *
443 * Returns the 32 bit value from the offset specified.
444 */
f7ee1874
HZ
445uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
446 uint32_t reg, uint32_t acc_flags)
d38ceaf9 447{
f4b373f4
TSD
448 uint32_t ret;
449
56b53c0b 450 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
451 return 0;
452
f7ee1874
HZ
453 if ((reg * 4) < adev->rmmio_size) {
454 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
455 amdgpu_sriov_runtime(adev) &&
d0fb18b5 456 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 457 ret = amdgpu_kiq_rreg(adev, reg);
d0fb18b5 458 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
459 } else {
460 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
461 }
462 } else {
463 ret = adev->pcie_rreg(adev, reg * 4);
81202807 464 }
bc992ba5 465
f7ee1874 466 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 467
f4b373f4 468 return ret;
d38ceaf9
AD
469}
470
421a2a30
ML
471/*
472 * MMIO register read with bytes helper functions
473 * @offset:bytes offset from MMIO start
474 *
475*/
476
e3ecdffa
AD
477/**
478 * amdgpu_mm_rreg8 - read a memory mapped IO register
479 *
480 * @adev: amdgpu_device pointer
481 * @offset: byte aligned register offset
482 *
483 * Returns the 8 bit value from the offset specified.
484 */
7cbbc745
AG
485uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
486{
56b53c0b 487 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
488 return 0;
489
421a2a30
ML
490 if (offset < adev->rmmio_size)
491 return (readb(adev->rmmio + offset));
492 BUG();
493}
494
495/*
496 * MMIO register write with bytes helper functions
497 * @offset:bytes offset from MMIO start
498 * @value: the value want to be written to the register
499 *
500*/
e3ecdffa
AD
501/**
502 * amdgpu_mm_wreg8 - read a memory mapped IO register
503 *
504 * @adev: amdgpu_device pointer
505 * @offset: byte aligned register offset
506 * @value: 8 bit value to write
507 *
508 * Writes the value specified to the offset specified.
509 */
7cbbc745
AG
510void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
511{
56b53c0b 512 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
513 return;
514
421a2a30
ML
515 if (offset < adev->rmmio_size)
516 writeb(value, adev->rmmio + offset);
517 else
518 BUG();
519}
520
e3ecdffa 521/**
f7ee1874 522 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
523 *
524 * @adev: amdgpu_device pointer
525 * @reg: dword aligned register offset
526 * @v: 32 bit value to write to the register
527 * @acc_flags: access flags which require special behavior
528 *
529 * Writes the value specified to the offset specified.
530 */
f7ee1874
HZ
531void amdgpu_device_wreg(struct amdgpu_device *adev,
532 uint32_t reg, uint32_t v,
533 uint32_t acc_flags)
d38ceaf9 534{
56b53c0b 535 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
536 return;
537
f7ee1874
HZ
538 if ((reg * 4) < adev->rmmio_size) {
539 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
540 amdgpu_sriov_runtime(adev) &&
d0fb18b5 541 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 542 amdgpu_kiq_wreg(adev, reg, v);
d0fb18b5 543 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
544 } else {
545 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
546 }
547 } else {
548 adev->pcie_wreg(adev, reg * 4, v);
81202807 549 }
bc992ba5 550
f7ee1874 551 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 552}
d38ceaf9 553
03f2abb0 554/**
4cc9f86f 555 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
2e0cc4d4 556 *
71579346
RB
557 * @adev: amdgpu_device pointer
558 * @reg: mmio/rlc register
559 * @v: value to write
560 *
561 * this function is invoked only for the debugfs register access
03f2abb0 562 */
f7ee1874
HZ
563void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
564 uint32_t reg, uint32_t v)
2e0cc4d4 565{
56b53c0b 566 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
567 return;
568
2e0cc4d4 569 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
570 adev->gfx.rlc.funcs &&
571 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4 572 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
1b2dc99e 573 return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
4cc9f86f
TSD
574 } else if ((reg * 4) >= adev->rmmio_size) {
575 adev->pcie_wreg(adev, reg * 4, v);
f7ee1874
HZ
576 } else {
577 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 578 }
d38ceaf9
AD
579}
580
d38ceaf9
AD
581/**
582 * amdgpu_mm_rdoorbell - read a doorbell dword
583 *
584 * @adev: amdgpu_device pointer
585 * @index: doorbell index
586 *
587 * Returns the value in the doorbell aperture at the
588 * requested doorbell index (CIK).
589 */
590u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
591{
56b53c0b 592 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
593 return 0;
594
d38ceaf9
AD
595 if (index < adev->doorbell.num_doorbells) {
596 return readl(adev->doorbell.ptr + index);
597 } else {
598 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
599 return 0;
600 }
601}
602
603/**
604 * amdgpu_mm_wdoorbell - write a doorbell dword
605 *
606 * @adev: amdgpu_device pointer
607 * @index: doorbell index
608 * @v: value to write
609 *
610 * Writes @v to the doorbell aperture at the
611 * requested doorbell index (CIK).
612 */
613void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
614{
56b53c0b 615 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
616 return;
617
d38ceaf9
AD
618 if (index < adev->doorbell.num_doorbells) {
619 writel(v, adev->doorbell.ptr + index);
620 } else {
621 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
622 }
623}
624
832be404
KW
625/**
626 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
627 *
628 * @adev: amdgpu_device pointer
629 * @index: doorbell index
630 *
631 * Returns the value in the doorbell aperture at the
632 * requested doorbell index (VEGA10+).
633 */
634u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
635{
56b53c0b 636 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
637 return 0;
638
832be404
KW
639 if (index < adev->doorbell.num_doorbells) {
640 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
641 } else {
642 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
643 return 0;
644 }
645}
646
647/**
648 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
649 *
650 * @adev: amdgpu_device pointer
651 * @index: doorbell index
652 * @v: value to write
653 *
654 * Writes @v to the doorbell aperture at the
655 * requested doorbell index (VEGA10+).
656 */
657void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
658{
56b53c0b 659 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
660 return;
661
832be404
KW
662 if (index < adev->doorbell.num_doorbells) {
663 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
664 } else {
665 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
666 }
667}
668
1bba3683
HZ
669/**
670 * amdgpu_device_indirect_rreg - read an indirect register
671 *
672 * @adev: amdgpu_device pointer
673 * @pcie_index: mmio register offset
674 * @pcie_data: mmio register offset
22f453fb 675 * @reg_addr: indirect register address to read from
1bba3683
HZ
676 *
677 * Returns the value of indirect register @reg_addr
678 */
679u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
680 u32 pcie_index, u32 pcie_data,
681 u32 reg_addr)
682{
683 unsigned long flags;
684 u32 r;
685 void __iomem *pcie_index_offset;
686 void __iomem *pcie_data_offset;
687
688 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
689 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
690 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
691
692 writel(reg_addr, pcie_index_offset);
693 readl(pcie_index_offset);
694 r = readl(pcie_data_offset);
695 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
696
697 return r;
698}
699
700/**
701 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
702 *
703 * @adev: amdgpu_device pointer
704 * @pcie_index: mmio register offset
705 * @pcie_data: mmio register offset
22f453fb 706 * @reg_addr: indirect register address to read from
1bba3683
HZ
707 *
708 * Returns the value of indirect register @reg_addr
709 */
710u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
711 u32 pcie_index, u32 pcie_data,
712 u32 reg_addr)
713{
714 unsigned long flags;
715 u64 r;
716 void __iomem *pcie_index_offset;
717 void __iomem *pcie_data_offset;
718
719 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
720 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
721 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
722
723 /* read low 32 bits */
724 writel(reg_addr, pcie_index_offset);
725 readl(pcie_index_offset);
726 r = readl(pcie_data_offset);
727 /* read high 32 bits */
728 writel(reg_addr + 4, pcie_index_offset);
729 readl(pcie_index_offset);
730 r |= ((u64)readl(pcie_data_offset) << 32);
731 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
732
733 return r;
734}
735
736/**
737 * amdgpu_device_indirect_wreg - write an indirect register address
738 *
739 * @adev: amdgpu_device pointer
740 * @pcie_index: mmio register offset
741 * @pcie_data: mmio register offset
742 * @reg_addr: indirect register offset
743 * @reg_data: indirect register data
744 *
745 */
746void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
747 u32 pcie_index, u32 pcie_data,
748 u32 reg_addr, u32 reg_data)
749{
750 unsigned long flags;
751 void __iomem *pcie_index_offset;
752 void __iomem *pcie_data_offset;
753
754 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
755 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
756 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
757
758 writel(reg_addr, pcie_index_offset);
759 readl(pcie_index_offset);
760 writel(reg_data, pcie_data_offset);
761 readl(pcie_data_offset);
762 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
763}
764
765/**
766 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
767 *
768 * @adev: amdgpu_device pointer
769 * @pcie_index: mmio register offset
770 * @pcie_data: mmio register offset
771 * @reg_addr: indirect register offset
772 * @reg_data: indirect register data
773 *
774 */
775void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
776 u32 pcie_index, u32 pcie_data,
777 u32 reg_addr, u64 reg_data)
778{
779 unsigned long flags;
780 void __iomem *pcie_index_offset;
781 void __iomem *pcie_data_offset;
782
783 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
784 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
785 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
786
787 /* write low 32 bits */
788 writel(reg_addr, pcie_index_offset);
789 readl(pcie_index_offset);
790 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
791 readl(pcie_data_offset);
792 /* write high 32 bits */
793 writel(reg_addr + 4, pcie_index_offset);
794 readl(pcie_index_offset);
795 writel((u32)(reg_data >> 32), pcie_data_offset);
796 readl(pcie_data_offset);
797 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
798}
799
d38ceaf9
AD
800/**
801 * amdgpu_invalid_rreg - dummy reg read function
802 *
982a820b 803 * @adev: amdgpu_device pointer
d38ceaf9
AD
804 * @reg: offset of register
805 *
806 * Dummy register read function. Used for register blocks
807 * that certain asics don't have (all asics).
808 * Returns the value in the register.
809 */
810static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
811{
812 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
813 BUG();
814 return 0;
815}
816
817/**
818 * amdgpu_invalid_wreg - dummy reg write function
819 *
982a820b 820 * @adev: amdgpu_device pointer
d38ceaf9
AD
821 * @reg: offset of register
822 * @v: value to write to the register
823 *
824 * Dummy register read function. Used for register blocks
825 * that certain asics don't have (all asics).
826 */
827static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
828{
829 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
830 reg, v);
831 BUG();
832}
833
4fa1c6a6
TZ
834/**
835 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
836 *
982a820b 837 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
838 * @reg: offset of register
839 *
840 * Dummy register read function. Used for register blocks
841 * that certain asics don't have (all asics).
842 * Returns the value in the register.
843 */
844static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
845{
846 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
847 BUG();
848 return 0;
849}
850
851/**
852 * amdgpu_invalid_wreg64 - dummy reg write function
853 *
982a820b 854 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
855 * @reg: offset of register
856 * @v: value to write to the register
857 *
858 * Dummy register read function. Used for register blocks
859 * that certain asics don't have (all asics).
860 */
861static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
862{
863 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
864 reg, v);
865 BUG();
866}
867
d38ceaf9
AD
868/**
869 * amdgpu_block_invalid_rreg - dummy reg read function
870 *
982a820b 871 * @adev: amdgpu_device pointer
d38ceaf9
AD
872 * @block: offset of instance
873 * @reg: offset of register
874 *
875 * Dummy register read function. Used for register blocks
876 * that certain asics don't have (all asics).
877 * Returns the value in the register.
878 */
879static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
880 uint32_t block, uint32_t reg)
881{
882 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
883 reg, block);
884 BUG();
885 return 0;
886}
887
888/**
889 * amdgpu_block_invalid_wreg - dummy reg write function
890 *
982a820b 891 * @adev: amdgpu_device pointer
d38ceaf9
AD
892 * @block: offset of instance
893 * @reg: offset of register
894 * @v: value to write to the register
895 *
896 * Dummy register read function. Used for register blocks
897 * that certain asics don't have (all asics).
898 */
899static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
900 uint32_t block,
901 uint32_t reg, uint32_t v)
902{
903 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
904 reg, block, v);
905 BUG();
906}
907
4d2997ab
AD
908/**
909 * amdgpu_device_asic_init - Wrapper for atom asic_init
910 *
982a820b 911 * @adev: amdgpu_device pointer
4d2997ab
AD
912 *
913 * Does any asic specific work and then calls atom asic init.
914 */
915static int amdgpu_device_asic_init(struct amdgpu_device *adev)
916{
917 amdgpu_asic_pre_asic_init(adev);
918
85d1bcc6
HZ
919 if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
920 return amdgpu_atomfirmware_asic_init(adev, true);
921 else
922 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
4d2997ab
AD
923}
924
e3ecdffa
AD
925/**
926 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
927 *
982a820b 928 * @adev: amdgpu_device pointer
e3ecdffa
AD
929 *
930 * Allocates a scratch page of VRAM for use by various things in the
931 * driver.
932 */
06ec9070 933static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 934{
a4a02777
CK
935 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
936 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
937 &adev->vram_scratch.robj,
938 &adev->vram_scratch.gpu_addr,
939 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
940}
941
e3ecdffa
AD
942/**
943 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
944 *
982a820b 945 * @adev: amdgpu_device pointer
e3ecdffa
AD
946 *
947 * Frees the VRAM scratch page.
948 */
06ec9070 949static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 950{
078af1a3 951 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
952}
953
954/**
9c3f2b54 955 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
956 *
957 * @adev: amdgpu_device pointer
958 * @registers: pointer to the register array
959 * @array_size: size of the register array
960 *
961 * Programs an array or registers with and and or masks.
962 * This is a helper for setting golden registers.
963 */
9c3f2b54
AD
964void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
965 const u32 *registers,
966 const u32 array_size)
d38ceaf9
AD
967{
968 u32 tmp, reg, and_mask, or_mask;
969 int i;
970
971 if (array_size % 3)
972 return;
973
974 for (i = 0; i < array_size; i +=3) {
975 reg = registers[i + 0];
976 and_mask = registers[i + 1];
977 or_mask = registers[i + 2];
978
979 if (and_mask == 0xffffffff) {
980 tmp = or_mask;
981 } else {
982 tmp = RREG32(reg);
983 tmp &= ~and_mask;
e0d07657
HZ
984 if (adev->family >= AMDGPU_FAMILY_AI)
985 tmp |= (or_mask & and_mask);
986 else
987 tmp |= or_mask;
d38ceaf9
AD
988 }
989 WREG32(reg, tmp);
990 }
991}
992
e3ecdffa
AD
993/**
994 * amdgpu_device_pci_config_reset - reset the GPU
995 *
996 * @adev: amdgpu_device pointer
997 *
998 * Resets the GPU using the pci config reset sequence.
999 * Only applicable to asics prior to vega10.
1000 */
8111c387 1001void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
1002{
1003 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1004}
1005
af484df8
AD
1006/**
1007 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1008 *
1009 * @adev: amdgpu_device pointer
1010 *
1011 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1012 */
1013int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1014{
1015 return pci_reset_function(adev->pdev);
1016}
1017
d38ceaf9
AD
1018/*
1019 * GPU doorbell aperture helpers function.
1020 */
1021/**
06ec9070 1022 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
1023 *
1024 * @adev: amdgpu_device pointer
1025 *
1026 * Init doorbell driver information (CIK)
1027 * Returns 0 on success, error on failure.
1028 */
06ec9070 1029static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 1030{
6585661d 1031
705e519e
CK
1032 /* No doorbell on SI hardware generation */
1033 if (adev->asic_type < CHIP_BONAIRE) {
1034 adev->doorbell.base = 0;
1035 adev->doorbell.size = 0;
1036 adev->doorbell.num_doorbells = 0;
1037 adev->doorbell.ptr = NULL;
1038 return 0;
1039 }
1040
d6895ad3
CK
1041 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1042 return -EINVAL;
1043
22357775
AD
1044 amdgpu_asic_init_doorbell_index(adev);
1045
d38ceaf9
AD
1046 /* doorbell bar mapping */
1047 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1048 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1049
de33a329
JX
1050 if (adev->enable_mes) {
1051 adev->doorbell.num_doorbells =
1052 adev->doorbell.size / sizeof(u32);
1053 } else {
1054 adev->doorbell.num_doorbells =
1055 min_t(u32, adev->doorbell.size / sizeof(u32),
1056 adev->doorbell_index.max_assignment+1);
1057 if (adev->doorbell.num_doorbells == 0)
1058 return -EINVAL;
1059
1060 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
1061 * paging queue doorbell use the second page. The
1062 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1063 * doorbells are in the first page. So with paging queue enabled,
1064 * the max num_doorbells should + 1 page (0x400 in dword)
1065 */
1066 if (adev->asic_type >= CHIP_VEGA10)
1067 adev->doorbell.num_doorbells += 0x400;
1068 }
ec3db8a6 1069
8972e5d2
CK
1070 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1071 adev->doorbell.num_doorbells *
1072 sizeof(u32));
1073 if (adev->doorbell.ptr == NULL)
d38ceaf9 1074 return -ENOMEM;
d38ceaf9
AD
1075
1076 return 0;
1077}
1078
1079/**
06ec9070 1080 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
1081 *
1082 * @adev: amdgpu_device pointer
1083 *
1084 * Tear down doorbell driver information (CIK)
1085 */
06ec9070 1086static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1087{
1088 iounmap(adev->doorbell.ptr);
1089 adev->doorbell.ptr = NULL;
1090}
1091
22cb0164 1092
d38ceaf9
AD
1093
1094/*
06ec9070 1095 * amdgpu_device_wb_*()
455a7bc2 1096 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1097 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1098 */
1099
1100/**
06ec9070 1101 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1102 *
1103 * @adev: amdgpu_device pointer
1104 *
1105 * Disables Writeback and frees the Writeback memory (all asics).
1106 * Used at driver shutdown.
1107 */
06ec9070 1108static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1109{
1110 if (adev->wb.wb_obj) {
a76ed485
AD
1111 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1112 &adev->wb.gpu_addr,
1113 (void **)&adev->wb.wb);
d38ceaf9
AD
1114 adev->wb.wb_obj = NULL;
1115 }
1116}
1117
1118/**
03f2abb0 1119 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
d38ceaf9
AD
1120 *
1121 * @adev: amdgpu_device pointer
1122 *
455a7bc2 1123 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1124 * Used at driver startup.
1125 * Returns 0 on success or an -error on failure.
1126 */
06ec9070 1127static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1128{
1129 int r;
1130
1131 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1132 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1133 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1134 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1135 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1136 (void **)&adev->wb.wb);
d38ceaf9
AD
1137 if (r) {
1138 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1139 return r;
1140 }
d38ceaf9
AD
1141
1142 adev->wb.num_wb = AMDGPU_MAX_WB;
1143 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1144
1145 /* clear wb memory */
73469585 1146 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1147 }
1148
1149 return 0;
1150}
1151
1152/**
131b4b36 1153 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1154 *
1155 * @adev: amdgpu_device pointer
1156 * @wb: wb index
1157 *
1158 * Allocate a wb slot for use by the driver (all asics).
1159 * Returns 0 on success or -EINVAL on failure.
1160 */
131b4b36 1161int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1162{
1163 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1164
97407b63 1165 if (offset < adev->wb.num_wb) {
7014285a 1166 __set_bit(offset, adev->wb.used);
63ae07ca 1167 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1168 return 0;
1169 } else {
1170 return -EINVAL;
1171 }
1172}
1173
d38ceaf9 1174/**
131b4b36 1175 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1176 *
1177 * @adev: amdgpu_device pointer
1178 * @wb: wb index
1179 *
1180 * Free a wb slot allocated for use by the driver (all asics)
1181 */
131b4b36 1182void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1183{
73469585 1184 wb >>= 3;
d38ceaf9 1185 if (wb < adev->wb.num_wb)
73469585 1186 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1187}
1188
d6895ad3
CK
1189/**
1190 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1191 *
1192 * @adev: amdgpu_device pointer
1193 *
1194 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1195 * to fail, but if any of the BARs is not accessible after the size we abort
1196 * driver loading by returning -ENODEV.
1197 */
1198int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1199{
453f617a 1200 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1201 struct pci_bus *root;
1202 struct resource *res;
1203 unsigned i;
d6895ad3
CK
1204 u16 cmd;
1205 int r;
1206
0c03b912 1207 /* Bypass for VF */
1208 if (amdgpu_sriov_vf(adev))
1209 return 0;
1210
b7221f2b
AD
1211 /* skip if the bios has already enabled large BAR */
1212 if (adev->gmc.real_vram_size &&
1213 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1214 return 0;
1215
31b8adab
CK
1216 /* Check if the root BUS has 64bit memory resources */
1217 root = adev->pdev->bus;
1218 while (root->parent)
1219 root = root->parent;
1220
1221 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1222 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1223 res->start > 0x100000000ull)
1224 break;
1225 }
1226
1227 /* Trying to resize is pointless without a root hub window above 4GB */
1228 if (!res)
1229 return 0;
1230
453f617a
ND
1231 /* Limit the BAR size to what is available */
1232 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1233 rbar_size);
1234
d6895ad3
CK
1235 /* Disable memory decoding while we change the BAR addresses and size */
1236 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1237 pci_write_config_word(adev->pdev, PCI_COMMAND,
1238 cmd & ~PCI_COMMAND_MEMORY);
1239
1240 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 1241 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
1242 if (adev->asic_type >= CHIP_BONAIRE)
1243 pci_release_resource(adev->pdev, 2);
1244
1245 pci_release_resource(adev->pdev, 0);
1246
1247 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1248 if (r == -ENOSPC)
1249 DRM_INFO("Not enough PCI address space for a large BAR.");
1250 else if (r && r != -ENOTSUPP)
1251 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1252
1253 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1254
1255 /* When the doorbell or fb BAR isn't available we have no chance of
1256 * using the device.
1257 */
06ec9070 1258 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
1259 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1260 return -ENODEV;
1261
1262 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1263
1264 return 0;
1265}
a05502e5 1266
d38ceaf9
AD
1267/*
1268 * GPU helpers function.
1269 */
1270/**
39c640c0 1271 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1272 *
1273 * @adev: amdgpu_device pointer
1274 *
c836fec5
JQ
1275 * Check if the asic has been initialized (all asics) at driver startup
1276 * or post is needed if hw reset is performed.
1277 * Returns true if need or false if not.
d38ceaf9 1278 */
39c640c0 1279bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1280{
1281 uint32_t reg;
1282
bec86378
ML
1283 if (amdgpu_sriov_vf(adev))
1284 return false;
1285
1286 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1287 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1288 * some old smc fw still need driver do vPost otherwise gpu hang, while
1289 * those smc fw version above 22.15 doesn't have this flaw, so we force
1290 * vpost executed for smc version below 22.15
bec86378
ML
1291 */
1292 if (adev->asic_type == CHIP_FIJI) {
1293 int err;
1294 uint32_t fw_ver;
1295 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1296 /* force vPost if error occured */
1297 if (err)
1298 return true;
1299
1300 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1301 if (fw_ver < 0x00160e00)
1302 return true;
bec86378 1303 }
bec86378 1304 }
91fe77eb 1305
e3c1b071 1306 /* Don't post if we need to reset whole hive on init */
1307 if (adev->gmc.xgmi.pending_reset)
1308 return false;
1309
91fe77eb 1310 if (adev->has_hw_reset) {
1311 adev->has_hw_reset = false;
1312 return true;
1313 }
1314
1315 /* bios scratch used on CIK+ */
1316 if (adev->asic_type >= CHIP_BONAIRE)
1317 return amdgpu_atombios_scratch_need_asic_init(adev);
1318
1319 /* check MEM_SIZE for older asics */
1320 reg = amdgpu_asic_get_config_memsize(adev);
1321
1322 if ((reg != 0) && (reg != 0xffffffff))
1323 return false;
1324
1325 return true;
bec86378
ML
1326}
1327
0ab5d711
ML
1328/**
1329 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1330 *
1331 * @adev: amdgpu_device pointer
1332 *
1333 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1334 * be set for this device.
1335 *
1336 * Returns true if it should be used or false if not.
1337 */
1338bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1339{
1340 switch (amdgpu_aspm) {
1341 case -1:
1342 break;
1343 case 0:
1344 return false;
1345 case 1:
1346 return true;
1347 default:
1348 return false;
1349 }
1350 return pcie_aspm_enabled(adev->pdev);
1351}
1352
d38ceaf9
AD
1353/* if we get transitioned to only one device, take VGA back */
1354/**
06ec9070 1355 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9 1356 *
bf44e8ce 1357 * @pdev: PCI device pointer
d38ceaf9
AD
1358 * @state: enable/disable vga decode
1359 *
1360 * Enable/disable vga decode (all asics).
1361 * Returns VGA resource flags.
1362 */
bf44e8ce
CH
1363static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1364 bool state)
d38ceaf9 1365{
bf44e8ce 1366 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
d38ceaf9
AD
1367 amdgpu_asic_set_vga_state(adev, state);
1368 if (state)
1369 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1370 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1371 else
1372 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1373}
1374
e3ecdffa
AD
1375/**
1376 * amdgpu_device_check_block_size - validate the vm block size
1377 *
1378 * @adev: amdgpu_device pointer
1379 *
1380 * Validates the vm block size specified via module parameter.
1381 * The vm block size defines number of bits in page table versus page directory,
1382 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1383 * page table and the remaining bits are in the page directory.
1384 */
06ec9070 1385static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1386{
1387 /* defines number of bits in page table versus page directory,
1388 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1389 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
1390 if (amdgpu_vm_block_size == -1)
1391 return;
a1adf8be 1392
bab4fee7 1393 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1394 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1395 amdgpu_vm_block_size);
97489129 1396 amdgpu_vm_block_size = -1;
a1adf8be 1397 }
a1adf8be
CZ
1398}
1399
e3ecdffa
AD
1400/**
1401 * amdgpu_device_check_vm_size - validate the vm size
1402 *
1403 * @adev: amdgpu_device pointer
1404 *
1405 * Validates the vm size in GB specified via module parameter.
1406 * The VM size is the size of the GPU virtual memory space in GB.
1407 */
06ec9070 1408static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1409{
64dab074
AD
1410 /* no need to check the default value */
1411 if (amdgpu_vm_size == -1)
1412 return;
1413
83ca145d
ZJ
1414 if (amdgpu_vm_size < 1) {
1415 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1416 amdgpu_vm_size);
f3368128 1417 amdgpu_vm_size = -1;
83ca145d 1418 }
83ca145d
ZJ
1419}
1420
7951e376
RZ
1421static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1422{
1423 struct sysinfo si;
a9d4fe2f 1424 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1425 uint64_t total_memory;
1426 uint64_t dram_size_seven_GB = 0x1B8000000;
1427 uint64_t dram_size_three_GB = 0xB8000000;
1428
1429 if (amdgpu_smu_memory_pool_size == 0)
1430 return;
1431
1432 if (!is_os_64) {
1433 DRM_WARN("Not 64-bit OS, feature not supported\n");
1434 goto def_value;
1435 }
1436 si_meminfo(&si);
1437 total_memory = (uint64_t)si.totalram * si.mem_unit;
1438
1439 if ((amdgpu_smu_memory_pool_size == 1) ||
1440 (amdgpu_smu_memory_pool_size == 2)) {
1441 if (total_memory < dram_size_three_GB)
1442 goto def_value1;
1443 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1444 (amdgpu_smu_memory_pool_size == 8)) {
1445 if (total_memory < dram_size_seven_GB)
1446 goto def_value1;
1447 } else {
1448 DRM_WARN("Smu memory pool size not supported\n");
1449 goto def_value;
1450 }
1451 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1452
1453 return;
1454
1455def_value1:
1456 DRM_WARN("No enough system memory\n");
1457def_value:
1458 adev->pm.smu_prv_buffer_size = 0;
1459}
1460
9f6a7857
HR
1461static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1462{
1463 if (!(adev->flags & AMD_IS_APU) ||
1464 adev->asic_type < CHIP_RAVEN)
1465 return 0;
1466
1467 switch (adev->asic_type) {
1468 case CHIP_RAVEN:
1469 if (adev->pdev->device == 0x15dd)
1470 adev->apu_flags |= AMD_APU_IS_RAVEN;
1471 if (adev->pdev->device == 0x15d8)
1472 adev->apu_flags |= AMD_APU_IS_PICASSO;
1473 break;
1474 case CHIP_RENOIR:
1475 if ((adev->pdev->device == 0x1636) ||
1476 (adev->pdev->device == 0x164c))
1477 adev->apu_flags |= AMD_APU_IS_RENOIR;
1478 else
1479 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1480 break;
1481 case CHIP_VANGOGH:
1482 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1483 break;
1484 case CHIP_YELLOW_CARP:
1485 break;
d0f56dc2 1486 case CHIP_CYAN_SKILLFISH:
dfcc3e8c
AD
1487 if ((adev->pdev->device == 0x13FE) ||
1488 (adev->pdev->device == 0x143F))
d0f56dc2
TZ
1489 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1490 break;
9f6a7857 1491 default:
4eaf21b7 1492 break;
9f6a7857
HR
1493 }
1494
1495 return 0;
1496}
1497
d38ceaf9 1498/**
06ec9070 1499 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1500 *
1501 * @adev: amdgpu_device pointer
1502 *
1503 * Validates certain module parameters and updates
1504 * the associated values used by the driver (all asics).
1505 */
912dfc84 1506static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1507{
5b011235
CZ
1508 if (amdgpu_sched_jobs < 4) {
1509 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1510 amdgpu_sched_jobs);
1511 amdgpu_sched_jobs = 4;
76117507 1512 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
1513 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1514 amdgpu_sched_jobs);
1515 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1516 }
d38ceaf9 1517
83e74db6 1518 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1519 /* gart size must be greater or equal to 32M */
1520 dev_warn(adev->dev, "gart size (%d) too small\n",
1521 amdgpu_gart_size);
83e74db6 1522 amdgpu_gart_size = -1;
d38ceaf9
AD
1523 }
1524
36d38372 1525 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1526 /* gtt size must be greater or equal to 32M */
36d38372
CK
1527 dev_warn(adev->dev, "gtt size (%d) too small\n",
1528 amdgpu_gtt_size);
1529 amdgpu_gtt_size = -1;
d38ceaf9
AD
1530 }
1531
d07f14be
RH
1532 /* valid range is between 4 and 9 inclusive */
1533 if (amdgpu_vm_fragment_size != -1 &&
1534 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1535 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1536 amdgpu_vm_fragment_size = -1;
1537 }
1538
5d5bd5e3
KW
1539 if (amdgpu_sched_hw_submission < 2) {
1540 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1541 amdgpu_sched_hw_submission);
1542 amdgpu_sched_hw_submission = 2;
1543 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1544 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1545 amdgpu_sched_hw_submission);
1546 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1547 }
1548
2656fd23
AG
1549 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1550 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1551 amdgpu_reset_method = -1;
1552 }
1553
7951e376
RZ
1554 amdgpu_device_check_smu_prv_buffer_size(adev);
1555
06ec9070 1556 amdgpu_device_check_vm_size(adev);
d38ceaf9 1557
06ec9070 1558 amdgpu_device_check_block_size(adev);
6a7f76e7 1559
19aede77 1560 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1561
e3c00faa 1562 return 0;
d38ceaf9
AD
1563}
1564
1565/**
1566 * amdgpu_switcheroo_set_state - set switcheroo state
1567 *
1568 * @pdev: pci dev pointer
1694467b 1569 * @state: vga_switcheroo state
d38ceaf9
AD
1570 *
1571 * Callback for the switcheroo driver. Suspends or resumes the
1572 * the asics before or after it is powered up using ACPI methods.
1573 */
8aba21b7
LT
1574static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1575 enum vga_switcheroo_state state)
d38ceaf9
AD
1576{
1577 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1578 int r;
d38ceaf9 1579
b98c6299 1580 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1581 return;
1582
1583 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1584 pr_info("switched on\n");
d38ceaf9
AD
1585 /* don't suspend or resume card normally */
1586 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1587
8f66090b
TZ
1588 pci_set_power_state(pdev, PCI_D0);
1589 amdgpu_device_load_pci_state(pdev);
1590 r = pci_enable_device(pdev);
de185019
AD
1591 if (r)
1592 DRM_WARN("pci_enable_device failed (%d)\n", r);
1593 amdgpu_device_resume(dev, true);
d38ceaf9 1594
d38ceaf9 1595 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1596 } else {
dd4fa6c1 1597 pr_info("switched off\n");
d38ceaf9 1598 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1599 amdgpu_device_suspend(dev, true);
8f66090b 1600 amdgpu_device_cache_pci_state(pdev);
de185019 1601 /* Shut down the device */
8f66090b
TZ
1602 pci_disable_device(pdev);
1603 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1604 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1605 }
1606}
1607
1608/**
1609 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1610 *
1611 * @pdev: pci dev pointer
1612 *
1613 * Callback for the switcheroo driver. Check of the switcheroo
1614 * state can be changed.
1615 * Returns true if the state can be changed, false if not.
1616 */
1617static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1618{
1619 struct drm_device *dev = pci_get_drvdata(pdev);
1620
1621 /*
1622 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1623 * locking inversion with the driver load path. And the access here is
1624 * completely racy anyway. So don't bother with locking for now.
1625 */
7e13ad89 1626 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1627}
1628
1629static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1630 .set_gpu_state = amdgpu_switcheroo_set_state,
1631 .reprobe = NULL,
1632 .can_switch = amdgpu_switcheroo_can_switch,
1633};
1634
e3ecdffa
AD
1635/**
1636 * amdgpu_device_ip_set_clockgating_state - set the CG state
1637 *
87e3f136 1638 * @dev: amdgpu_device pointer
e3ecdffa
AD
1639 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1640 * @state: clockgating state (gate or ungate)
1641 *
1642 * Sets the requested clockgating state for all instances of
1643 * the hardware IP specified.
1644 * Returns the error code from the last instance.
1645 */
43fa561f 1646int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1647 enum amd_ip_block_type block_type,
1648 enum amd_clockgating_state state)
d38ceaf9 1649{
43fa561f 1650 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1651 int i, r = 0;
1652
1653 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1654 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1655 continue;
c722865a
RZ
1656 if (adev->ip_blocks[i].version->type != block_type)
1657 continue;
1658 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1659 continue;
1660 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1661 (void *)adev, state);
1662 if (r)
1663 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1664 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1665 }
1666 return r;
1667}
1668
e3ecdffa
AD
1669/**
1670 * amdgpu_device_ip_set_powergating_state - set the PG state
1671 *
87e3f136 1672 * @dev: amdgpu_device pointer
e3ecdffa
AD
1673 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1674 * @state: powergating state (gate or ungate)
1675 *
1676 * Sets the requested powergating state for all instances of
1677 * the hardware IP specified.
1678 * Returns the error code from the last instance.
1679 */
43fa561f 1680int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1681 enum amd_ip_block_type block_type,
1682 enum amd_powergating_state state)
d38ceaf9 1683{
43fa561f 1684 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1685 int i, r = 0;
1686
1687 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1688 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1689 continue;
c722865a
RZ
1690 if (adev->ip_blocks[i].version->type != block_type)
1691 continue;
1692 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1693 continue;
1694 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1695 (void *)adev, state);
1696 if (r)
1697 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1698 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1699 }
1700 return r;
1701}
1702
e3ecdffa
AD
1703/**
1704 * amdgpu_device_ip_get_clockgating_state - get the CG state
1705 *
1706 * @adev: amdgpu_device pointer
1707 * @flags: clockgating feature flags
1708 *
1709 * Walks the list of IPs on the device and updates the clockgating
1710 * flags for each IP.
1711 * Updates @flags with the feature flags for each hardware IP where
1712 * clockgating is enabled.
1713 */
2990a1fc 1714void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
25faeddc 1715 u64 *flags)
6cb2d4e4
HR
1716{
1717 int i;
1718
1719 for (i = 0; i < adev->num_ip_blocks; i++) {
1720 if (!adev->ip_blocks[i].status.valid)
1721 continue;
1722 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1723 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1724 }
1725}
1726
e3ecdffa
AD
1727/**
1728 * amdgpu_device_ip_wait_for_idle - wait for idle
1729 *
1730 * @adev: amdgpu_device pointer
1731 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1732 *
1733 * Waits for the request hardware IP to be idle.
1734 * Returns 0 for success or a negative error code on failure.
1735 */
2990a1fc
AD
1736int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1737 enum amd_ip_block_type block_type)
5dbbb60b
AD
1738{
1739 int i, r;
1740
1741 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1742 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1743 continue;
a1255107
AD
1744 if (adev->ip_blocks[i].version->type == block_type) {
1745 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1746 if (r)
1747 return r;
1748 break;
1749 }
1750 }
1751 return 0;
1752
1753}
1754
e3ecdffa
AD
1755/**
1756 * amdgpu_device_ip_is_idle - is the hardware IP idle
1757 *
1758 * @adev: amdgpu_device pointer
1759 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1760 *
1761 * Check if the hardware IP is idle or not.
1762 * Returns true if it the IP is idle, false if not.
1763 */
2990a1fc
AD
1764bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1765 enum amd_ip_block_type block_type)
5dbbb60b
AD
1766{
1767 int i;
1768
1769 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1770 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1771 continue;
a1255107
AD
1772 if (adev->ip_blocks[i].version->type == block_type)
1773 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1774 }
1775 return true;
1776
1777}
1778
e3ecdffa
AD
1779/**
1780 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1781 *
1782 * @adev: amdgpu_device pointer
87e3f136 1783 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1784 *
1785 * Returns a pointer to the hardware IP block structure
1786 * if it exists for the asic, otherwise NULL.
1787 */
2990a1fc
AD
1788struct amdgpu_ip_block *
1789amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1790 enum amd_ip_block_type type)
d38ceaf9
AD
1791{
1792 int i;
1793
1794 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1795 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1796 return &adev->ip_blocks[i];
1797
1798 return NULL;
1799}
1800
1801/**
2990a1fc 1802 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1803 *
1804 * @adev: amdgpu_device pointer
5fc3aeeb 1805 * @type: enum amd_ip_block_type
d38ceaf9
AD
1806 * @major: major version
1807 * @minor: minor version
1808 *
1809 * return 0 if equal or greater
1810 * return 1 if smaller or the ip_block doesn't exist
1811 */
2990a1fc
AD
1812int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1813 enum amd_ip_block_type type,
1814 u32 major, u32 minor)
d38ceaf9 1815{
2990a1fc 1816 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1817
a1255107
AD
1818 if (ip_block && ((ip_block->version->major > major) ||
1819 ((ip_block->version->major == major) &&
1820 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1821 return 0;
1822
1823 return 1;
1824}
1825
a1255107 1826/**
2990a1fc 1827 * amdgpu_device_ip_block_add
a1255107
AD
1828 *
1829 * @adev: amdgpu_device pointer
1830 * @ip_block_version: pointer to the IP to add
1831 *
1832 * Adds the IP block driver information to the collection of IPs
1833 * on the asic.
1834 */
2990a1fc
AD
1835int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1836 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1837{
1838 if (!ip_block_version)
1839 return -EINVAL;
1840
7bd939d0
LG
1841 switch (ip_block_version->type) {
1842 case AMD_IP_BLOCK_TYPE_VCN:
1843 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1844 return 0;
1845 break;
1846 case AMD_IP_BLOCK_TYPE_JPEG:
1847 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1848 return 0;
1849 break;
1850 default:
1851 break;
1852 }
1853
e966a725 1854 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1855 ip_block_version->funcs->name);
1856
a1255107
AD
1857 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1858
1859 return 0;
1860}
1861
e3ecdffa
AD
1862/**
1863 * amdgpu_device_enable_virtual_display - enable virtual display feature
1864 *
1865 * @adev: amdgpu_device pointer
1866 *
1867 * Enabled the virtual display feature if the user has enabled it via
1868 * the module parameter virtual_display. This feature provides a virtual
1869 * display hardware on headless boards or in virtualized environments.
1870 * This function parses and validates the configuration string specified by
1871 * the user and configues the virtual display configuration (number of
1872 * virtual connectors, crtcs, etc.) specified.
1873 */
483ef985 1874static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1875{
1876 adev->enable_virtual_display = false;
1877
1878 if (amdgpu_virtual_display) {
8f66090b 1879 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1880 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1881
1882 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1883 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1884 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1885 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1886 if (!strcmp("all", pciaddname)
1887 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1888 long num_crtc;
1889 int res = -1;
1890
9accf2fd 1891 adev->enable_virtual_display = true;
0f66356d
ED
1892
1893 if (pciaddname_tmp)
1894 res = kstrtol(pciaddname_tmp, 10,
1895 &num_crtc);
1896
1897 if (!res) {
1898 if (num_crtc < 1)
1899 num_crtc = 1;
1900 if (num_crtc > 6)
1901 num_crtc = 6;
1902 adev->mode_info.num_crtc = num_crtc;
1903 } else {
1904 adev->mode_info.num_crtc = 1;
1905 }
9accf2fd
ED
1906 break;
1907 }
1908 }
1909
0f66356d
ED
1910 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1911 amdgpu_virtual_display, pci_address_name,
1912 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1913
1914 kfree(pciaddstr);
1915 }
1916}
1917
e3ecdffa
AD
1918/**
1919 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1920 *
1921 * @adev: amdgpu_device pointer
1922 *
1923 * Parses the asic configuration parameters specified in the gpu info
1924 * firmware and makes them availale to the driver for use in configuring
1925 * the asic.
1926 * Returns 0 on success, -EINVAL on failure.
1927 */
e2a75f88
AD
1928static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1929{
e2a75f88 1930 const char *chip_name;
c0a43457 1931 char fw_name[40];
e2a75f88
AD
1932 int err;
1933 const struct gpu_info_firmware_header_v1_0 *hdr;
1934
ab4fe3e1
HR
1935 adev->firmware.gpu_info_fw = NULL;
1936
72de33f8 1937 if (adev->mman.discovery_bin) {
cc375d8c
TY
1938 /*
1939 * FIXME: The bounding box is still needed by Navi12, so
e24d0e91 1940 * temporarily read it from gpu_info firmware. Should be dropped
cc375d8c
TY
1941 * when DAL no longer needs it.
1942 */
1943 if (adev->asic_type != CHIP_NAVI12)
1944 return 0;
258620d0
AD
1945 }
1946
e2a75f88 1947 switch (adev->asic_type) {
e2a75f88
AD
1948 default:
1949 return 0;
1950 case CHIP_VEGA10:
1951 chip_name = "vega10";
1952 break;
3f76dced
AD
1953 case CHIP_VEGA12:
1954 chip_name = "vega12";
1955 break;
2d2e5e7e 1956 case CHIP_RAVEN:
54f78a76 1957 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1958 chip_name = "raven2";
54f78a76 1959 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1960 chip_name = "picasso";
54c4d17e
FX
1961 else
1962 chip_name = "raven";
2d2e5e7e 1963 break;
65e60f6e
LM
1964 case CHIP_ARCTURUS:
1965 chip_name = "arcturus";
1966 break;
42b325e5
XY
1967 case CHIP_NAVI12:
1968 chip_name = "navi12";
1969 break;
e2a75f88
AD
1970 }
1971
1972 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 1973 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
1974 if (err) {
1975 dev_err(adev->dev,
1976 "Failed to load gpu_info firmware \"%s\"\n",
1977 fw_name);
1978 goto out;
1979 }
ab4fe3e1 1980 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
1981 if (err) {
1982 dev_err(adev->dev,
1983 "Failed to validate gpu_info firmware \"%s\"\n",
1984 fw_name);
1985 goto out;
1986 }
1987
ab4fe3e1 1988 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1989 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1990
1991 switch (hdr->version_major) {
1992 case 1:
1993 {
1994 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 1995 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
1996 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1997
cc375d8c
TY
1998 /*
1999 * Should be droped when DAL no longer needs it.
2000 */
2001 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
2002 goto parse_soc_bounding_box;
2003
b5ab16bf
AD
2004 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2005 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2006 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2007 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 2008 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
2009 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2010 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2011 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2012 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2013 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 2014 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
2015 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2016 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
2017 adev->gfx.cu_info.max_waves_per_simd =
2018 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2019 adev->gfx.cu_info.max_scratch_slots_per_cu =
2020 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2021 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 2022 if (hdr->version_minor >= 1) {
35c2e910
HZ
2023 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2024 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2025 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2026 adev->gfx.config.num_sc_per_sh =
2027 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2028 adev->gfx.config.num_packer_per_sc =
2029 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2030 }
ec51d3fa
XY
2031
2032parse_soc_bounding_box:
ec51d3fa
XY
2033 /*
2034 * soc bounding box info is not integrated in disocovery table,
258620d0 2035 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 2036 */
48321c3d
HW
2037 if (hdr->version_minor == 2) {
2038 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2039 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2040 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2041 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2042 }
e2a75f88
AD
2043 break;
2044 }
2045 default:
2046 dev_err(adev->dev,
2047 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2048 err = -EINVAL;
2049 goto out;
2050 }
2051out:
e2a75f88
AD
2052 return err;
2053}
2054
e3ecdffa
AD
2055/**
2056 * amdgpu_device_ip_early_init - run early init for hardware IPs
2057 *
2058 * @adev: amdgpu_device pointer
2059 *
2060 * Early initialization pass for hardware IPs. The hardware IPs that make
2061 * up each asic are discovered each IP's early_init callback is run. This
2062 * is the first stage in initializing the asic.
2063 * Returns 0 on success, negative error code on failure.
2064 */
06ec9070 2065static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 2066{
901e2be2
AD
2067 struct drm_device *dev = adev_to_drm(adev);
2068 struct pci_dev *parent;
aaa36a97 2069 int i, r;
d38ceaf9 2070
483ef985 2071 amdgpu_device_enable_virtual_display(adev);
a6be7570 2072
00a979f3 2073 if (amdgpu_sriov_vf(adev)) {
00a979f3 2074 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
2075 if (r)
2076 return r;
00a979f3
WS
2077 }
2078
d38ceaf9 2079 switch (adev->asic_type) {
33f34802
KW
2080#ifdef CONFIG_DRM_AMDGPU_SI
2081 case CHIP_VERDE:
2082 case CHIP_TAHITI:
2083 case CHIP_PITCAIRN:
2084 case CHIP_OLAND:
2085 case CHIP_HAINAN:
295d0daf 2086 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
2087 r = si_set_ip_blocks(adev);
2088 if (r)
2089 return r;
2090 break;
2091#endif
a2e73f56
AD
2092#ifdef CONFIG_DRM_AMDGPU_CIK
2093 case CHIP_BONAIRE:
2094 case CHIP_HAWAII:
2095 case CHIP_KAVERI:
2096 case CHIP_KABINI:
2097 case CHIP_MULLINS:
e1ad2d53 2098 if (adev->flags & AMD_IS_APU)
a2e73f56 2099 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
2100 else
2101 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
2102
2103 r = cik_set_ip_blocks(adev);
2104 if (r)
2105 return r;
2106 break;
2107#endif
da87c30b
AD
2108 case CHIP_TOPAZ:
2109 case CHIP_TONGA:
2110 case CHIP_FIJI:
2111 case CHIP_POLARIS10:
2112 case CHIP_POLARIS11:
2113 case CHIP_POLARIS12:
2114 case CHIP_VEGAM:
2115 case CHIP_CARRIZO:
2116 case CHIP_STONEY:
2117 if (adev->flags & AMD_IS_APU)
2118 adev->family = AMDGPU_FAMILY_CZ;
2119 else
2120 adev->family = AMDGPU_FAMILY_VI;
2121
2122 r = vi_set_ip_blocks(adev);
2123 if (r)
2124 return r;
2125 break;
d38ceaf9 2126 default:
63352b7f
AD
2127 r = amdgpu_discovery_set_ip_blocks(adev);
2128 if (r)
2129 return r;
2130 break;
d38ceaf9
AD
2131 }
2132
901e2be2
AD
2133 if (amdgpu_has_atpx() &&
2134 (amdgpu_is_atpx_hybrid() ||
2135 amdgpu_has_atpx_dgpu_power_cntl()) &&
2136 ((adev->flags & AMD_IS_APU) == 0) &&
2137 !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2138 adev->flags |= AMD_IS_PX;
2139
85ac2021
AD
2140 if (!(adev->flags & AMD_IS_APU)) {
2141 parent = pci_upstream_bridge(adev->pdev);
2142 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2143 }
901e2be2 2144
c004d44e 2145 amdgpu_amdkfd_device_probe(adev);
1884734a 2146
3b94fb10 2147 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2148 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2149 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2150 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2151 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2152
d38ceaf9
AD
2153 for (i = 0; i < adev->num_ip_blocks; i++) {
2154 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
2155 DRM_ERROR("disabled ip block: %d <%s>\n",
2156 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2157 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2158 } else {
a1255107
AD
2159 if (adev->ip_blocks[i].version->funcs->early_init) {
2160 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2161 if (r == -ENOENT) {
a1255107 2162 adev->ip_blocks[i].status.valid = false;
2c1a2784 2163 } else if (r) {
a1255107
AD
2164 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2165 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2166 return r;
2c1a2784 2167 } else {
a1255107 2168 adev->ip_blocks[i].status.valid = true;
2c1a2784 2169 }
974e6b64 2170 } else {
a1255107 2171 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2172 }
d38ceaf9 2173 }
21a249ca
AD
2174 /* get the vbios after the asic_funcs are set up */
2175 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2176 r = amdgpu_device_parse_gpu_info_fw(adev);
2177 if (r)
2178 return r;
2179
21a249ca
AD
2180 /* Read BIOS */
2181 if (!amdgpu_get_bios(adev))
2182 return -EINVAL;
2183
2184 r = amdgpu_atombios_init(adev);
2185 if (r) {
2186 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2187 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2188 return r;
2189 }
77eabc6f
PJZ
2190
2191 /*get pf2vf msg info at it's earliest time*/
2192 if (amdgpu_sriov_vf(adev))
2193 amdgpu_virt_init_data_exchange(adev);
2194
21a249ca 2195 }
d38ceaf9
AD
2196 }
2197
395d1fb9
NH
2198 adev->cg_flags &= amdgpu_cg_mask;
2199 adev->pg_flags &= amdgpu_pg_mask;
2200
d38ceaf9
AD
2201 return 0;
2202}
2203
0a4f2520
RZ
2204static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2205{
2206 int i, r;
2207
2208 for (i = 0; i < adev->num_ip_blocks; i++) {
2209 if (!adev->ip_blocks[i].status.sw)
2210 continue;
2211 if (adev->ip_blocks[i].status.hw)
2212 continue;
2213 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2214 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2215 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2216 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2217 if (r) {
2218 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2219 adev->ip_blocks[i].version->funcs->name, r);
2220 return r;
2221 }
2222 adev->ip_blocks[i].status.hw = true;
2223 }
2224 }
2225
2226 return 0;
2227}
2228
2229static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2230{
2231 int i, r;
2232
2233 for (i = 0; i < adev->num_ip_blocks; i++) {
2234 if (!adev->ip_blocks[i].status.sw)
2235 continue;
2236 if (adev->ip_blocks[i].status.hw)
2237 continue;
2238 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2239 if (r) {
2240 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2241 adev->ip_blocks[i].version->funcs->name, r);
2242 return r;
2243 }
2244 adev->ip_blocks[i].status.hw = true;
2245 }
2246
2247 return 0;
2248}
2249
7a3e0bb2
RZ
2250static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2251{
2252 int r = 0;
2253 int i;
80f41f84 2254 uint32_t smu_version;
7a3e0bb2
RZ
2255
2256 if (adev->asic_type >= CHIP_VEGA10) {
2257 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2258 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2259 continue;
2260
e3c1b071 2261 if (!adev->ip_blocks[i].status.sw)
2262 continue;
2263
482f0e53
ML
2264 /* no need to do the fw loading again if already done*/
2265 if (adev->ip_blocks[i].status.hw == true)
2266 break;
2267
53b3f8f4 2268 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2269 r = adev->ip_blocks[i].version->funcs->resume(adev);
2270 if (r) {
2271 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2272 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2273 return r;
2274 }
2275 } else {
2276 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2277 if (r) {
2278 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2279 adev->ip_blocks[i].version->funcs->name, r);
2280 return r;
7a3e0bb2 2281 }
7a3e0bb2 2282 }
482f0e53
ML
2283
2284 adev->ip_blocks[i].status.hw = true;
2285 break;
7a3e0bb2
RZ
2286 }
2287 }
482f0e53 2288
8973d9ec
ED
2289 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2290 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2291
80f41f84 2292 return r;
7a3e0bb2
RZ
2293}
2294
5fd8518d
AG
2295static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2296{
2297 long timeout;
2298 int r, i;
2299
2300 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2301 struct amdgpu_ring *ring = adev->rings[i];
2302
2303 /* No need to setup the GPU scheduler for rings that don't need it */
2304 if (!ring || ring->no_scheduler)
2305 continue;
2306
2307 switch (ring->funcs->type) {
2308 case AMDGPU_RING_TYPE_GFX:
2309 timeout = adev->gfx_timeout;
2310 break;
2311 case AMDGPU_RING_TYPE_COMPUTE:
2312 timeout = adev->compute_timeout;
2313 break;
2314 case AMDGPU_RING_TYPE_SDMA:
2315 timeout = adev->sdma_timeout;
2316 break;
2317 default:
2318 timeout = adev->video_timeout;
2319 break;
2320 }
2321
2322 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2323 ring->num_hw_submission, amdgpu_job_hang_limit,
8ab62eda
JG
2324 timeout, adev->reset_domain->wq,
2325 ring->sched_score, ring->name,
2326 adev->dev);
5fd8518d
AG
2327 if (r) {
2328 DRM_ERROR("Failed to create scheduler on ring %s.\n",
2329 ring->name);
2330 return r;
2331 }
2332 }
2333
2334 return 0;
2335}
2336
2337
e3ecdffa
AD
2338/**
2339 * amdgpu_device_ip_init - run init for hardware IPs
2340 *
2341 * @adev: amdgpu_device pointer
2342 *
2343 * Main initialization pass for hardware IPs. The list of all the hardware
2344 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2345 * are run. sw_init initializes the software state associated with each IP
2346 * and hw_init initializes the hardware associated with each IP.
2347 * Returns 0 on success, negative error code on failure.
2348 */
06ec9070 2349static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2350{
2351 int i, r;
2352
c030f2e4 2353 r = amdgpu_ras_init(adev);
2354 if (r)
2355 return r;
2356
d38ceaf9 2357 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2358 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2359 continue;
a1255107 2360 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2361 if (r) {
a1255107
AD
2362 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2363 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2364 goto init_failed;
2c1a2784 2365 }
a1255107 2366 adev->ip_blocks[i].status.sw = true;
bfca0289 2367
c1c39032
AD
2368 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2369 /* need to do common hw init early so everything is set up for gmc */
2370 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2371 if (r) {
2372 DRM_ERROR("hw_init %d failed %d\n", i, r);
2373 goto init_failed;
2374 }
2375 adev->ip_blocks[i].status.hw = true;
2376 } else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2377 /* need to do gmc hw init early so we can allocate gpu mem */
892deb48
VS
2378 /* Try to reserve bad pages early */
2379 if (amdgpu_sriov_vf(adev))
2380 amdgpu_virt_exchange_data(adev);
2381
06ec9070 2382 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
2383 if (r) {
2384 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 2385 goto init_failed;
2c1a2784 2386 }
a1255107 2387 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2388 if (r) {
2389 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2390 goto init_failed;
2c1a2784 2391 }
06ec9070 2392 r = amdgpu_device_wb_init(adev);
2c1a2784 2393 if (r) {
06ec9070 2394 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2395 goto init_failed;
2c1a2784 2396 }
a1255107 2397 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2398
2399 /* right after GMC hw init, we create CSA */
f92d5c61 2400 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
2401 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2402 AMDGPU_GEM_DOMAIN_VRAM,
2403 AMDGPU_CSA_SIZE);
2493664f
ML
2404 if (r) {
2405 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2406 goto init_failed;
2493664f
ML
2407 }
2408 }
d38ceaf9
AD
2409 }
2410 }
2411
c9ffa427 2412 if (amdgpu_sriov_vf(adev))
22c16d25 2413 amdgpu_virt_init_data_exchange(adev);
c9ffa427 2414
533aed27
AG
2415 r = amdgpu_ib_pool_init(adev);
2416 if (r) {
2417 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2418 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2419 goto init_failed;
2420 }
2421
c8963ea4
RZ
2422 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2423 if (r)
72d3f592 2424 goto init_failed;
0a4f2520
RZ
2425
2426 r = amdgpu_device_ip_hw_init_phase1(adev);
2427 if (r)
72d3f592 2428 goto init_failed;
0a4f2520 2429
7a3e0bb2
RZ
2430 r = amdgpu_device_fw_loading(adev);
2431 if (r)
72d3f592 2432 goto init_failed;
7a3e0bb2 2433
0a4f2520
RZ
2434 r = amdgpu_device_ip_hw_init_phase2(adev);
2435 if (r)
72d3f592 2436 goto init_failed;
d38ceaf9 2437
121a2bc6
AG
2438 /*
2439 * retired pages will be loaded from eeprom and reserved here,
2440 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2441 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2442 * for I2C communication which only true at this point.
b82e65a9
GC
2443 *
2444 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2445 * failure from bad gpu situation and stop amdgpu init process
2446 * accordingly. For other failed cases, it will still release all
2447 * the resource and print error message, rather than returning one
2448 * negative value to upper level.
121a2bc6
AG
2449 *
2450 * Note: theoretically, this should be called before all vram allocations
2451 * to protect retired page from abusing
2452 */
b82e65a9
GC
2453 r = amdgpu_ras_recovery_init(adev);
2454 if (r)
2455 goto init_failed;
121a2bc6 2456
cfbb6b00
AG
2457 /**
2458 * In case of XGMI grab extra reference for reset domain for this device
2459 */
a4c63caf 2460 if (adev->gmc.xgmi.num_physical_nodes > 1) {
cfbb6b00 2461 if (amdgpu_xgmi_add_device(adev) == 0) {
46c67660 2462 if (!amdgpu_sriov_vf(adev)) {
2efc30f0
VC
2463 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2464
46c67660 2465 if (!hive->reset_domain ||
2466 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2467 r = -ENOENT;
2468 amdgpu_put_xgmi_hive(hive);
2469 goto init_failed;
2470 }
2471
2472 /* Drop the early temporary reset domain we created for device */
2473 amdgpu_reset_put_reset_domain(adev->reset_domain);
2474 adev->reset_domain = hive->reset_domain;
9dfa4860 2475 amdgpu_put_xgmi_hive(hive);
cfbb6b00 2476 }
a4c63caf
AG
2477 }
2478 }
2479
5fd8518d
AG
2480 r = amdgpu_device_init_schedulers(adev);
2481 if (r)
2482 goto init_failed;
e3c1b071 2483
2484 /* Don't init kfd if whole hive need to be reset during init */
c004d44e 2485 if (!adev->gmc.xgmi.pending_reset)
e3c1b071 2486 amdgpu_amdkfd_device_init(adev);
c6332b97 2487
bd607166
KR
2488 amdgpu_fru_get_product_info(adev);
2489
72d3f592 2490init_failed:
c9ffa427 2491 if (amdgpu_sriov_vf(adev))
c6332b97 2492 amdgpu_virt_release_full_gpu(adev, true);
2493
72d3f592 2494 return r;
d38ceaf9
AD
2495}
2496
e3ecdffa
AD
2497/**
2498 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2499 *
2500 * @adev: amdgpu_device pointer
2501 *
2502 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2503 * this function before a GPU reset. If the value is retained after a
2504 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2505 */
06ec9070 2506static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2507{
2508 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2509}
2510
e3ecdffa
AD
2511/**
2512 * amdgpu_device_check_vram_lost - check if vram is valid
2513 *
2514 * @adev: amdgpu_device pointer
2515 *
2516 * Checks the reset magic value written to the gart pointer in VRAM.
2517 * The driver calls this after a GPU reset to see if the contents of
2518 * VRAM is lost or now.
2519 * returns true if vram is lost, false if not.
2520 */
06ec9070 2521static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2522{
dadce777
EQ
2523 if (memcmp(adev->gart.ptr, adev->reset_magic,
2524 AMDGPU_RESET_MAGIC_NUM))
2525 return true;
2526
53b3f8f4 2527 if (!amdgpu_in_reset(adev))
dadce777
EQ
2528 return false;
2529
2530 /*
2531 * For all ASICs with baco/mode1 reset, the VRAM is
2532 * always assumed to be lost.
2533 */
2534 switch (amdgpu_asic_reset_method(adev)) {
2535 case AMD_RESET_METHOD_BACO:
2536 case AMD_RESET_METHOD_MODE1:
2537 return true;
2538 default:
2539 return false;
2540 }
0c49e0b8
CZ
2541}
2542
e3ecdffa 2543/**
1112a46b 2544 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2545 *
2546 * @adev: amdgpu_device pointer
b8b72130 2547 * @state: clockgating state (gate or ungate)
e3ecdffa 2548 *
e3ecdffa 2549 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2550 * set_clockgating_state callbacks are run.
2551 * Late initialization pass enabling clockgating for hardware IPs.
2552 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2553 * Returns 0 on success, negative error code on failure.
2554 */
fdd34271 2555
5d89bb2d
LL
2556int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2557 enum amd_clockgating_state state)
d38ceaf9 2558{
1112a46b 2559 int i, j, r;
d38ceaf9 2560
4a2ba394
SL
2561 if (amdgpu_emu_mode == 1)
2562 return 0;
2563
1112a46b
RZ
2564 for (j = 0; j < adev->num_ip_blocks; j++) {
2565 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2566 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2567 continue;
5d70a549
PV
2568 /* skip CG for GFX on S0ix */
2569 if (adev->in_s0ix &&
2570 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2571 continue;
4a446d55 2572 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2573 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2574 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2575 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2576 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2577 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2578 /* enable clockgating to save power */
a1255107 2579 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2580 state);
4a446d55
AD
2581 if (r) {
2582 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2583 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2584 return r;
2585 }
b0b00ff1 2586 }
d38ceaf9 2587 }
06b18f61 2588
c9f96fd5
RZ
2589 return 0;
2590}
2591
5d89bb2d
LL
2592int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2593 enum amd_powergating_state state)
c9f96fd5 2594{
1112a46b 2595 int i, j, r;
06b18f61 2596
c9f96fd5
RZ
2597 if (amdgpu_emu_mode == 1)
2598 return 0;
2599
1112a46b
RZ
2600 for (j = 0; j < adev->num_ip_blocks; j++) {
2601 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2602 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2603 continue;
5d70a549
PV
2604 /* skip PG for GFX on S0ix */
2605 if (adev->in_s0ix &&
2606 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2607 continue;
c9f96fd5
RZ
2608 /* skip CG for VCE/UVD, it's handled specially */
2609 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2610 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2611 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2612 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2613 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2614 /* enable powergating to save power */
2615 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2616 state);
c9f96fd5
RZ
2617 if (r) {
2618 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2619 adev->ip_blocks[i].version->funcs->name, r);
2620 return r;
2621 }
2622 }
2623 }
2dc80b00
S
2624 return 0;
2625}
2626
beff74bc
AD
2627static int amdgpu_device_enable_mgpu_fan_boost(void)
2628{
2629 struct amdgpu_gpu_instance *gpu_ins;
2630 struct amdgpu_device *adev;
2631 int i, ret = 0;
2632
2633 mutex_lock(&mgpu_info.mutex);
2634
2635 /*
2636 * MGPU fan boost feature should be enabled
2637 * only when there are two or more dGPUs in
2638 * the system
2639 */
2640 if (mgpu_info.num_dgpu < 2)
2641 goto out;
2642
2643 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2644 gpu_ins = &(mgpu_info.gpu_ins[i]);
2645 adev = gpu_ins->adev;
2646 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2647 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2648 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2649 if (ret)
2650 break;
2651
2652 gpu_ins->mgpu_fan_enabled = 1;
2653 }
2654 }
2655
2656out:
2657 mutex_unlock(&mgpu_info.mutex);
2658
2659 return ret;
2660}
2661
e3ecdffa
AD
2662/**
2663 * amdgpu_device_ip_late_init - run late init for hardware IPs
2664 *
2665 * @adev: amdgpu_device pointer
2666 *
2667 * Late initialization pass for hardware IPs. The list of all the hardware
2668 * IPs that make up the asic is walked and the late_init callbacks are run.
2669 * late_init covers any special initialization that an IP requires
2670 * after all of the have been initialized or something that needs to happen
2671 * late in the init process.
2672 * Returns 0 on success, negative error code on failure.
2673 */
06ec9070 2674static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2675{
60599a03 2676 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2677 int i = 0, r;
2678
2679 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2680 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2681 continue;
2682 if (adev->ip_blocks[i].version->funcs->late_init) {
2683 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2684 if (r) {
2685 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2686 adev->ip_blocks[i].version->funcs->name, r);
2687 return r;
2688 }
2dc80b00 2689 }
73f847db 2690 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2691 }
2692
867e24ca 2693 r = amdgpu_ras_late_init(adev);
2694 if (r) {
2695 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2696 return r;
2697 }
2698
a891d239
DL
2699 amdgpu_ras_set_error_query_ready(adev, true);
2700
1112a46b
RZ
2701 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2702 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2703
06ec9070 2704 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2705
beff74bc
AD
2706 r = amdgpu_device_enable_mgpu_fan_boost();
2707 if (r)
2708 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2709
4da8b639 2710 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2711 if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2712 adev->asic_type == CHIP_ALDEBARAN ))
bc143d8b 2713 amdgpu_dpm_handle_passthrough_sbr(adev, true);
60599a03
EQ
2714
2715 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2716 mutex_lock(&mgpu_info.mutex);
2717
2718 /*
2719 * Reset device p-state to low as this was booted with high.
2720 *
2721 * This should be performed only after all devices from the same
2722 * hive get initialized.
2723 *
2724 * However, it's unknown how many device in the hive in advance.
2725 * As this is counted one by one during devices initializations.
2726 *
2727 * So, we wait for all XGMI interlinked devices initialized.
2728 * This may bring some delays as those devices may come from
2729 * different hives. But that should be OK.
2730 */
2731 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2732 for (i = 0; i < mgpu_info.num_gpu; i++) {
2733 gpu_instance = &(mgpu_info.gpu_ins[i]);
2734 if (gpu_instance->adev->flags & AMD_IS_APU)
2735 continue;
2736
d84a430d
JK
2737 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2738 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2739 if (r) {
2740 DRM_ERROR("pstate setting failed (%d).\n", r);
2741 break;
2742 }
2743 }
2744 }
2745
2746 mutex_unlock(&mgpu_info.mutex);
2747 }
2748
d38ceaf9
AD
2749 return 0;
2750}
2751
613aa3ea
LY
2752/**
2753 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2754 *
2755 * @adev: amdgpu_device pointer
2756 *
2757 * For ASICs need to disable SMC first
2758 */
2759static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2760{
2761 int i, r;
2762
2763 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2764 return;
2765
2766 for (i = 0; i < adev->num_ip_blocks; i++) {
2767 if (!adev->ip_blocks[i].status.hw)
2768 continue;
2769 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2770 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2771 /* XXX handle errors */
2772 if (r) {
2773 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2774 adev->ip_blocks[i].version->funcs->name, r);
2775 }
2776 adev->ip_blocks[i].status.hw = false;
2777 break;
2778 }
2779 }
2780}
2781
e9669fb7 2782static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
d38ceaf9
AD
2783{
2784 int i, r;
2785
e9669fb7
AG
2786 for (i = 0; i < adev->num_ip_blocks; i++) {
2787 if (!adev->ip_blocks[i].version->funcs->early_fini)
2788 continue;
5278a159 2789
e9669fb7
AG
2790 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2791 if (r) {
2792 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2793 adev->ip_blocks[i].version->funcs->name, r);
2794 }
2795 }
c030f2e4 2796
05df1f01 2797 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2798 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2799
7270e895
TY
2800 amdgpu_amdkfd_suspend(adev, false);
2801
613aa3ea
LY
2802 /* Workaroud for ASICs need to disable SMC first */
2803 amdgpu_device_smu_fini_early(adev);
3e96dbfd 2804
d38ceaf9 2805 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2806 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2807 continue;
8201a67a 2808
a1255107 2809 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2810 /* XXX handle errors */
2c1a2784 2811 if (r) {
a1255107
AD
2812 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2813 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2814 }
8201a67a 2815
a1255107 2816 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2817 }
2818
6effad8a
GC
2819 if (amdgpu_sriov_vf(adev)) {
2820 if (amdgpu_virt_release_full_gpu(adev, false))
2821 DRM_ERROR("failed to release exclusive mode on fini\n");
2822 }
2823
e9669fb7
AG
2824 return 0;
2825}
2826
2827/**
2828 * amdgpu_device_ip_fini - run fini for hardware IPs
2829 *
2830 * @adev: amdgpu_device pointer
2831 *
2832 * Main teardown pass for hardware IPs. The list of all the hardware
2833 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2834 * are run. hw_fini tears down the hardware associated with each IP
2835 * and sw_fini tears down any software state associated with each IP.
2836 * Returns 0 on success, negative error code on failure.
2837 */
2838static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2839{
2840 int i, r;
2841
2842 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2843 amdgpu_virt_release_ras_err_handler_data(adev);
2844
e9669fb7
AG
2845 if (adev->gmc.xgmi.num_physical_nodes > 1)
2846 amdgpu_xgmi_remove_device(adev);
2847
c004d44e 2848 amdgpu_amdkfd_device_fini_sw(adev);
9950cda2 2849
d38ceaf9 2850 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2851 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2852 continue;
c12aba3a
ML
2853
2854 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2855 amdgpu_ucode_free_bo(adev);
1e256e27 2856 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2857 amdgpu_device_wb_fini(adev);
2858 amdgpu_device_vram_scratch_fini(adev);
533aed27 2859 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2860 }
2861
a1255107 2862 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2863 /* XXX handle errors */
2c1a2784 2864 if (r) {
a1255107
AD
2865 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2866 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2867 }
a1255107
AD
2868 adev->ip_blocks[i].status.sw = false;
2869 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2870 }
2871
a6dcfd9c 2872 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2873 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2874 continue;
a1255107
AD
2875 if (adev->ip_blocks[i].version->funcs->late_fini)
2876 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2877 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2878 }
2879
c030f2e4 2880 amdgpu_ras_fini(adev);
2881
d38ceaf9
AD
2882 return 0;
2883}
2884
e3ecdffa 2885/**
beff74bc 2886 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2887 *
1112a46b 2888 * @work: work_struct.
e3ecdffa 2889 */
beff74bc 2890static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2891{
2892 struct amdgpu_device *adev =
beff74bc 2893 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2894 int r;
2895
2896 r = amdgpu_ib_ring_tests(adev);
2897 if (r)
2898 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2899}
2900
1e317b99
RZ
2901static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2902{
2903 struct amdgpu_device *adev =
2904 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2905
90a92662
MD
2906 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2907 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2908
2909 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2910 adev->gfx.gfx_off_state = true;
1e317b99
RZ
2911}
2912
e3ecdffa 2913/**
e7854a03 2914 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2915 *
2916 * @adev: amdgpu_device pointer
2917 *
2918 * Main suspend function for hardware IPs. The list of all the hardware
2919 * IPs that make up the asic is walked, clockgating is disabled and the
2920 * suspend callbacks are run. suspend puts the hardware and software state
2921 * in each IP into a state suitable for suspend.
2922 * Returns 0 on success, negative error code on failure.
2923 */
e7854a03
AD
2924static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2925{
2926 int i, r;
2927
50ec83f0
AD
2928 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2929 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2930
e7854a03
AD
2931 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2932 if (!adev->ip_blocks[i].status.valid)
2933 continue;
2b9f7848 2934
e7854a03 2935 /* displays are handled separately */
2b9f7848
ND
2936 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2937 continue;
2938
2939 /* XXX handle errors */
2940 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2941 /* XXX handle errors */
2942 if (r) {
2943 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2944 adev->ip_blocks[i].version->funcs->name, r);
2945 return r;
e7854a03 2946 }
2b9f7848
ND
2947
2948 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2949 }
2950
e7854a03
AD
2951 return 0;
2952}
2953
2954/**
2955 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2956 *
2957 * @adev: amdgpu_device pointer
2958 *
2959 * Main suspend function for hardware IPs. The list of all the hardware
2960 * IPs that make up the asic is walked, clockgating is disabled and the
2961 * suspend callbacks are run. suspend puts the hardware and software state
2962 * in each IP into a state suitable for suspend.
2963 * Returns 0 on success, negative error code on failure.
2964 */
2965static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2966{
2967 int i, r;
2968
557f42a2 2969 if (adev->in_s0ix)
bc143d8b 2970 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
34416931 2971
d38ceaf9 2972 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2973 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2974 continue;
e7854a03
AD
2975 /* displays are handled in phase1 */
2976 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2977 continue;
bff77e86
LM
2978 /* PSP lost connection when err_event_athub occurs */
2979 if (amdgpu_ras_intr_triggered() &&
2980 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2981 adev->ip_blocks[i].status.hw = false;
2982 continue;
2983 }
e3c1b071 2984
2985 /* skip unnecessary suspend if we do not initialize them yet */
2986 if (adev->gmc.xgmi.pending_reset &&
2987 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2988 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2989 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2990 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2991 adev->ip_blocks[i].status.hw = false;
2992 continue;
2993 }
557f42a2 2994
32ff160d
AD
2995 /* skip suspend of gfx and psp for S0ix
2996 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2997 * like at runtime. PSP is also part of the always on hardware
2998 * so no need to suspend it.
2999 */
557f42a2 3000 if (adev->in_s0ix &&
32ff160d
AD
3001 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3002 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
557f42a2
AD
3003 continue;
3004
d38ceaf9 3005 /* XXX handle errors */
a1255107 3006 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 3007 /* XXX handle errors */
2c1a2784 3008 if (r) {
a1255107
AD
3009 DRM_ERROR("suspend of IP block <%s> failed %d\n",
3010 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 3011 }
876923fb 3012 adev->ip_blocks[i].status.hw = false;
a3a09142 3013 /* handle putting the SMC in the appropriate state */
86b93fd6
JZ
3014 if(!amdgpu_sriov_vf(adev)){
3015 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3016 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3017 if (r) {
3018 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3019 adev->mp1_state, r);
3020 return r;
3021 }
a3a09142
AD
3022 }
3023 }
d38ceaf9
AD
3024 }
3025
3026 return 0;
3027}
3028
e7854a03
AD
3029/**
3030 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3031 *
3032 * @adev: amdgpu_device pointer
3033 *
3034 * Main suspend function for hardware IPs. The list of all the hardware
3035 * IPs that make up the asic is walked, clockgating is disabled and the
3036 * suspend callbacks are run. suspend puts the hardware and software state
3037 * in each IP into a state suitable for suspend.
3038 * Returns 0 on success, negative error code on failure.
3039 */
3040int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3041{
3042 int r;
3043
3c73683c
JC
3044 if (amdgpu_sriov_vf(adev)) {
3045 amdgpu_virt_fini_data_exchange(adev);
e7819644 3046 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 3047 }
e7819644 3048
e7854a03
AD
3049 r = amdgpu_device_ip_suspend_phase1(adev);
3050 if (r)
3051 return r;
3052 r = amdgpu_device_ip_suspend_phase2(adev);
3053
e7819644
YT
3054 if (amdgpu_sriov_vf(adev))
3055 amdgpu_virt_release_full_gpu(adev, false);
3056
e7854a03
AD
3057 return r;
3058}
3059
06ec9070 3060static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3061{
3062 int i, r;
3063
2cb681b6 3064 static enum amd_ip_block_type ip_order[] = {
2cb681b6 3065 AMD_IP_BLOCK_TYPE_COMMON,
c1c39032 3066 AMD_IP_BLOCK_TYPE_GMC,
39186aef 3067 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
3068 AMD_IP_BLOCK_TYPE_IH,
3069 };
a90ad3c2 3070
95ea3dbc 3071 for (i = 0; i < adev->num_ip_blocks; i++) {
2cb681b6
ML
3072 int j;
3073 struct amdgpu_ip_block *block;
a90ad3c2 3074
4cd2a96d
J
3075 block = &adev->ip_blocks[i];
3076 block->status.hw = false;
2cb681b6 3077
4cd2a96d 3078 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 3079
4cd2a96d 3080 if (block->version->type != ip_order[j] ||
2cb681b6
ML
3081 !block->status.valid)
3082 continue;
3083
3084 r = block->version->funcs->hw_init(adev);
0aaeefcc 3085 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3086 if (r)
3087 return r;
482f0e53 3088 block->status.hw = true;
a90ad3c2
ML
3089 }
3090 }
3091
3092 return 0;
3093}
3094
06ec9070 3095static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3096{
3097 int i, r;
3098
2cb681b6
ML
3099 static enum amd_ip_block_type ip_order[] = {
3100 AMD_IP_BLOCK_TYPE_SMC,
3101 AMD_IP_BLOCK_TYPE_DCE,
3102 AMD_IP_BLOCK_TYPE_GFX,
3103 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c 3104 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07
JJ
3105 AMD_IP_BLOCK_TYPE_VCE,
3106 AMD_IP_BLOCK_TYPE_VCN
2cb681b6 3107 };
a90ad3c2 3108
2cb681b6
ML
3109 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3110 int j;
3111 struct amdgpu_ip_block *block;
a90ad3c2 3112
2cb681b6
ML
3113 for (j = 0; j < adev->num_ip_blocks; j++) {
3114 block = &adev->ip_blocks[j];
3115
3116 if (block->version->type != ip_order[i] ||
482f0e53
ML
3117 !block->status.valid ||
3118 block->status.hw)
2cb681b6
ML
3119 continue;
3120
895bd048
JZ
3121 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3122 r = block->version->funcs->resume(adev);
3123 else
3124 r = block->version->funcs->hw_init(adev);
3125
0aaeefcc 3126 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3127 if (r)
3128 return r;
482f0e53 3129 block->status.hw = true;
a90ad3c2
ML
3130 }
3131 }
3132
3133 return 0;
3134}
3135
e3ecdffa
AD
3136/**
3137 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3138 *
3139 * @adev: amdgpu_device pointer
3140 *
3141 * First resume function for hardware IPs. The list of all the hardware
3142 * IPs that make up the asic is walked and the resume callbacks are run for
3143 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3144 * after a suspend and updates the software state as necessary. This
3145 * function is also used for restoring the GPU after a GPU reset.
3146 * Returns 0 on success, negative error code on failure.
3147 */
06ec9070 3148static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
3149{
3150 int i, r;
3151
a90ad3c2 3152 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3153 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 3154 continue;
a90ad3c2 3155 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
3156 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3157 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 3158
fcf0649f
CZ
3159 r = adev->ip_blocks[i].version->funcs->resume(adev);
3160 if (r) {
3161 DRM_ERROR("resume of IP block <%s> failed %d\n",
3162 adev->ip_blocks[i].version->funcs->name, r);
3163 return r;
3164 }
482f0e53 3165 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
3166 }
3167 }
3168
3169 return 0;
3170}
3171
e3ecdffa
AD
3172/**
3173 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3174 *
3175 * @adev: amdgpu_device pointer
3176 *
3177 * First resume function for hardware IPs. The list of all the hardware
3178 * IPs that make up the asic is walked and the resume callbacks are run for
3179 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3180 * functional state after a suspend and updates the software state as
3181 * necessary. This function is also used for restoring the GPU after a GPU
3182 * reset.
3183 * Returns 0 on success, negative error code on failure.
3184 */
06ec9070 3185static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
3186{
3187 int i, r;
3188
3189 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3190 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 3191 continue;
fcf0649f 3192 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3193 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
3194 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3195 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 3196 continue;
a1255107 3197 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 3198 if (r) {
a1255107
AD
3199 DRM_ERROR("resume of IP block <%s> failed %d\n",
3200 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 3201 return r;
2c1a2784 3202 }
482f0e53 3203 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
3204 }
3205
3206 return 0;
3207}
3208
e3ecdffa
AD
3209/**
3210 * amdgpu_device_ip_resume - run resume for hardware IPs
3211 *
3212 * @adev: amdgpu_device pointer
3213 *
3214 * Main resume function for hardware IPs. The hardware IPs
3215 * are split into two resume functions because they are
3216 * are also used in in recovering from a GPU reset and some additional
3217 * steps need to be take between them. In this case (S3/S4) they are
3218 * run sequentially.
3219 * Returns 0 on success, negative error code on failure.
3220 */
06ec9070 3221static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
3222{
3223 int r;
3224
9cec53c1
JZ
3225 r = amdgpu_amdkfd_resume_iommu(adev);
3226 if (r)
3227 return r;
3228
06ec9070 3229 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
3230 if (r)
3231 return r;
7a3e0bb2
RZ
3232
3233 r = amdgpu_device_fw_loading(adev);
3234 if (r)
3235 return r;
3236
06ec9070 3237 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3238
3239 return r;
3240}
3241
e3ecdffa
AD
3242/**
3243 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3244 *
3245 * @adev: amdgpu_device pointer
3246 *
3247 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3248 */
4e99a44e 3249static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3250{
6867e1b5
ML
3251 if (amdgpu_sriov_vf(adev)) {
3252 if (adev->is_atom_fw) {
58ff791a 3253 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
6867e1b5
ML
3254 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3255 } else {
3256 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3257 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3258 }
3259
3260 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3261 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3262 }
048765ad
AR
3263}
3264
e3ecdffa
AD
3265/**
3266 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3267 *
3268 * @asic_type: AMD asic type
3269 *
3270 * Check if there is DC (new modesetting infrastructre) support for an asic.
3271 * returns true if DC has support, false if not.
3272 */
4562236b
HW
3273bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3274{
3275 switch (asic_type) {
0637d417
AD
3276#ifdef CONFIG_DRM_AMDGPU_SI
3277 case CHIP_HAINAN:
3278#endif
3279 case CHIP_TOPAZ:
3280 /* chips with no display hardware */
3281 return false;
4562236b 3282#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3283 case CHIP_TAHITI:
3284 case CHIP_PITCAIRN:
3285 case CHIP_VERDE:
3286 case CHIP_OLAND:
2d32ffd6
AD
3287 /*
3288 * We have systems in the wild with these ASICs that require
3289 * LVDS and VGA support which is not supported with DC.
3290 *
3291 * Fallback to the non-DC driver here by default so as not to
3292 * cause regressions.
3293 */
3294#if defined(CONFIG_DRM_AMD_DC_SI)
3295 return amdgpu_dc > 0;
3296#else
3297 return false;
64200c46 3298#endif
4562236b 3299 case CHIP_BONAIRE:
0d6fbccb 3300 case CHIP_KAVERI:
367e6687
AD
3301 case CHIP_KABINI:
3302 case CHIP_MULLINS:
d9fda248
HW
3303 /*
3304 * We have systems in the wild with these ASICs that require
b5a0168e 3305 * VGA support which is not supported with DC.
d9fda248
HW
3306 *
3307 * Fallback to the non-DC driver here by default so as not to
3308 * cause regressions.
3309 */
3310 return amdgpu_dc > 0;
f7f12b25 3311 default:
fd187853 3312 return amdgpu_dc != 0;
f7f12b25 3313#else
4562236b 3314 default:
93b09a9a 3315 if (amdgpu_dc > 0)
044a48f4 3316 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
93b09a9a 3317 "but isn't supported by ASIC, ignoring\n");
4562236b 3318 return false;
f7f12b25 3319#endif
4562236b
HW
3320 }
3321}
3322
3323/**
3324 * amdgpu_device_has_dc_support - check if dc is supported
3325 *
982a820b 3326 * @adev: amdgpu_device pointer
4562236b
HW
3327 *
3328 * Returns true for supported, false for not supported
3329 */
3330bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3331{
f74e78ca 3332 if (amdgpu_sriov_vf(adev) ||
abaf210c
AS
3333 adev->enable_virtual_display ||
3334 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
2555039d
XY
3335 return false;
3336
4562236b
HW
3337 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3338}
3339
d4535e2c
AG
3340static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3341{
3342 struct amdgpu_device *adev =
3343 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3344 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3345
c6a6e2db
AG
3346 /* It's a bug to not have a hive within this function */
3347 if (WARN_ON(!hive))
3348 return;
3349
3350 /*
3351 * Use task barrier to synchronize all xgmi reset works across the
3352 * hive. task_barrier_enter and task_barrier_exit will block
3353 * until all the threads running the xgmi reset works reach
3354 * those points. task_barrier_full will do both blocks.
3355 */
3356 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3357
3358 task_barrier_enter(&hive->tb);
4a580877 3359 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3360
3361 if (adev->asic_reset_res)
3362 goto fail;
3363
3364 task_barrier_exit(&hive->tb);
4a580877 3365 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3366
3367 if (adev->asic_reset_res)
3368 goto fail;
43c4d576 3369
5e67bba3 3370 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3371 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3372 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
c6a6e2db
AG
3373 } else {
3374
3375 task_barrier_full(&hive->tb);
3376 adev->asic_reset_res = amdgpu_asic_reset(adev);
3377 }
ce316fa5 3378
c6a6e2db 3379fail:
d4535e2c 3380 if (adev->asic_reset_res)
fed184e9 3381 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3382 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3383 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3384}
3385
71f98027
AD
3386static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3387{
3388 char *input = amdgpu_lockup_timeout;
3389 char *timeout_setting = NULL;
3390 int index = 0;
3391 long timeout;
3392 int ret = 0;
3393
3394 /*
67387dfe
AD
3395 * By default timeout for non compute jobs is 10000
3396 * and 60000 for compute jobs.
71f98027 3397 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3398 * jobs are 60000 by default.
71f98027
AD
3399 */
3400 adev->gfx_timeout = msecs_to_jiffies(10000);
3401 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3402 if (amdgpu_sriov_vf(adev))
3403 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3404 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
71f98027 3405 else
67387dfe 3406 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027 3407
f440ff44 3408 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3409 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3410 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3411 ret = kstrtol(timeout_setting, 0, &timeout);
3412 if (ret)
3413 return ret;
3414
3415 if (timeout == 0) {
3416 index++;
3417 continue;
3418 } else if (timeout < 0) {
3419 timeout = MAX_SCHEDULE_TIMEOUT;
127aedf9
CK
3420 dev_warn(adev->dev, "lockup timeout disabled");
3421 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
71f98027
AD
3422 } else {
3423 timeout = msecs_to_jiffies(timeout);
3424 }
3425
3426 switch (index++) {
3427 case 0:
3428 adev->gfx_timeout = timeout;
3429 break;
3430 case 1:
3431 adev->compute_timeout = timeout;
3432 break;
3433 case 2:
3434 adev->sdma_timeout = timeout;
3435 break;
3436 case 3:
3437 adev->video_timeout = timeout;
3438 break;
3439 default:
3440 break;
3441 }
3442 }
3443 /*
3444 * There is only one value specified and
3445 * it should apply to all non-compute jobs.
3446 */
bcccee89 3447 if (index == 1) {
71f98027 3448 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3449 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3450 adev->compute_timeout = adev->gfx_timeout;
3451 }
71f98027
AD
3452 }
3453
3454 return ret;
3455}
d4535e2c 3456
4a74c38c
PY
3457/**
3458 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3459 *
3460 * @adev: amdgpu_device pointer
3461 *
3462 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3463 */
3464static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3465{
3466 struct iommu_domain *domain;
3467
3468 domain = iommu_get_domain_for_dev(adev->dev);
3469 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3470 adev->ram_is_direct_mapped = true;
3471}
3472
77f3a5cd
ND
3473static const struct attribute *amdgpu_dev_attributes[] = {
3474 &dev_attr_product_name.attr,
3475 &dev_attr_product_number.attr,
3476 &dev_attr_serial_number.attr,
3477 &dev_attr_pcie_replay_count.attr,
3478 NULL
3479};
3480
d38ceaf9
AD
3481/**
3482 * amdgpu_device_init - initialize the driver
3483 *
3484 * @adev: amdgpu_device pointer
d38ceaf9
AD
3485 * @flags: driver flags
3486 *
3487 * Initializes the driver info and hw (all asics).
3488 * Returns 0 for success or an error on failure.
3489 * Called at driver startup.
3490 */
3491int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3492 uint32_t flags)
3493{
8aba21b7
LT
3494 struct drm_device *ddev = adev_to_drm(adev);
3495 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3496 int r, i;
b98c6299 3497 bool px = false;
95844d20 3498 u32 max_MBps;
d38ceaf9
AD
3499
3500 adev->shutdown = false;
d38ceaf9 3501 adev->flags = flags;
4e66d7d2
YZ
3502
3503 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3504 adev->asic_type = amdgpu_force_asic_type;
3505 else
3506 adev->asic_type = flags & AMD_ASIC_MASK;
3507
d38ceaf9 3508 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3509 if (amdgpu_emu_mode == 1)
8bdab6bb 3510 adev->usec_timeout *= 10;
770d13b1 3511 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3512 adev->accel_working = false;
3513 adev->num_rings = 0;
68ce8b24 3514 RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
d38ceaf9
AD
3515 adev->mman.buffer_funcs = NULL;
3516 adev->mman.buffer_funcs_ring = NULL;
3517 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3518 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3519 adev->gmc.gmc_funcs = NULL;
7bd939d0 3520 adev->harvest_ip_mask = 0x0;
f54d1867 3521 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3522 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3523
3524 adev->smc_rreg = &amdgpu_invalid_rreg;
3525 adev->smc_wreg = &amdgpu_invalid_wreg;
3526 adev->pcie_rreg = &amdgpu_invalid_rreg;
3527 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
3528 adev->pciep_rreg = &amdgpu_invalid_rreg;
3529 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3530 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3531 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3532 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3533 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3534 adev->didt_rreg = &amdgpu_invalid_rreg;
3535 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3536 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3537 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3538 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3539 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3540
3e39ab90
AD
3541 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3542 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3543 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3544
3545 /* mutex initialization are all done here so we
3546 * can recall function without having locking issues */
0e5ca0d1 3547 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3548 mutex_init(&adev->pm.mutex);
3549 mutex_init(&adev->gfx.gpu_clock_mutex);
3550 mutex_init(&adev->srbm_mutex);
b8866c26 3551 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3552 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 3553 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3554 mutex_init(&adev->mn_lock);
e23b74aa 3555 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3556 hash_init(adev->mn_hash);
32eaeae0 3557 mutex_init(&adev->psp.mutex);
bd052211 3558 mutex_init(&adev->notifier_lock);
8cda7a4f 3559 mutex_init(&adev->pm.stable_pstate_ctx_lock);
f113cc32 3560 mutex_init(&adev->benchmark_mutex);
d38ceaf9 3561
ab3b9de6 3562 amdgpu_device_init_apu_flags(adev);
9f6a7857 3563
912dfc84
EQ
3564 r = amdgpu_device_check_arguments(adev);
3565 if (r)
3566 return r;
d38ceaf9 3567
d38ceaf9
AD
3568 spin_lock_init(&adev->mmio_idx_lock);
3569 spin_lock_init(&adev->smc_idx_lock);
3570 spin_lock_init(&adev->pcie_idx_lock);
3571 spin_lock_init(&adev->uvd_ctx_idx_lock);
3572 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3573 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3574 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3575 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3576 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3577
0c4e7fa5
CZ
3578 INIT_LIST_HEAD(&adev->shadow_list);
3579 mutex_init(&adev->shadow_list_lock);
3580
655ce9cb 3581 INIT_LIST_HEAD(&adev->reset_list);
3582
6492e1b0 3583 INIT_LIST_HEAD(&adev->ras_list);
3584
beff74bc
AD
3585 INIT_DELAYED_WORK(&adev->delayed_init_work,
3586 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3587 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3588 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3589
d4535e2c
AG
3590 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3591
d23ee13f 3592 adev->gfx.gfx_off_req_count = 1;
0ad7347a
AA
3593 adev->gfx.gfx_off_residency = 0;
3594 adev->gfx.gfx_off_entrycount = 0;
b6e79d9a 3595 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3596
b265bdbd
EQ
3597 atomic_set(&adev->throttling_logging_enabled, 1);
3598 /*
3599 * If throttling continues, logging will be performed every minute
3600 * to avoid log flooding. "-1" is subtracted since the thermal
3601 * throttling interrupt comes every second. Thus, the total logging
3602 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3603 * for throttling interrupt) = 60 seconds.
3604 */
3605 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3606 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3607
0fa49558
AX
3608 /* Registers mapping */
3609 /* TODO: block userspace mapping of io register */
da69c161
KW
3610 if (adev->asic_type >= CHIP_BONAIRE) {
3611 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3612 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3613 } else {
3614 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3615 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3616 }
d38ceaf9 3617
6c08e0ef
EQ
3618 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3619 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3620
d38ceaf9
AD
3621 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3622 if (adev->rmmio == NULL) {
3623 return -ENOMEM;
3624 }
3625 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3626 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3627
5494d864
AD
3628 amdgpu_device_get_pcie_info(adev);
3629
b239c017
JX
3630 if (amdgpu_mcbp)
3631 DRM_INFO("MCBP is enabled\n");
3632
436afdfa
PY
3633 /*
3634 * Reset domain needs to be present early, before XGMI hive discovered
3635 * (if any) and intitialized to use reset sem and in_gpu reset flag
3636 * early on during init and before calling to RREG32.
3637 */
3638 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3639 if (!adev->reset_domain)
3640 return -ENOMEM;
3641
3aa0115d
ML
3642 /* detect hw virtualization here */
3643 amdgpu_detect_virtualization(adev);
3644
dffa11b4
ML
3645 r = amdgpu_device_get_job_timeout_settings(adev);
3646 if (r) {
3647 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4ef87d8f 3648 return r;
a190d1c7
XY
3649 }
3650
d38ceaf9 3651 /* early init functions */
06ec9070 3652 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3653 if (r)
4ef87d8f 3654 return r;
d38ceaf9 3655
4d33e704
SK
3656 /* Enable TMZ based on IP_VERSION */
3657 amdgpu_gmc_tmz_set(adev);
3658
957b0787 3659 amdgpu_gmc_noretry_set(adev);
4a0165f0
VS
3660 /* Need to get xgmi info early to decide the reset behavior*/
3661 if (adev->gmc.xgmi.supported) {
3662 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3663 if (r)
3664 return r;
3665 }
3666
8e6d0b69 3667 /* enable PCIE atomic ops */
3668 if (amdgpu_sriov_vf(adev))
3669 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
e15c9d06 3670 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
8e6d0b69 3671 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3672 else
3673 adev->have_atomics_support =
3674 !pci_enable_atomic_ops_to_root(adev->pdev,
3675 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3676 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3677 if (!adev->have_atomics_support)
3678 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3679
6585661d
OZ
3680 /* doorbell bar mapping and doorbell index init*/
3681 amdgpu_device_doorbell_init(adev);
3682
9475a943
SL
3683 if (amdgpu_emu_mode == 1) {
3684 /* post the asic on emulation mode */
3685 emu_soc_asic_init(adev);
bfca0289 3686 goto fence_driver_init;
9475a943 3687 }
bfca0289 3688
04442bf7
LL
3689 amdgpu_reset_init(adev);
3690
4e99a44e
ML
3691 /* detect if we are with an SRIOV vbios */
3692 amdgpu_device_detect_sriov_bios(adev);
048765ad 3693
95e8e59e
AD
3694 /* check if we need to reset the asic
3695 * E.g., driver was not cleanly unloaded previously, etc.
3696 */
f14899fd 3697 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3698 if (adev->gmc.xgmi.num_physical_nodes) {
3699 dev_info(adev->dev, "Pending hive reset.\n");
3700 adev->gmc.xgmi.pending_reset = true;
3701 /* Only need to init necessary block for SMU to handle the reset */
3702 for (i = 0; i < adev->num_ip_blocks; i++) {
3703 if (!adev->ip_blocks[i].status.valid)
3704 continue;
3705 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3706 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3707 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3708 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3709 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3710 adev->ip_blocks[i].version->funcs->name);
3711 adev->ip_blocks[i].status.hw = true;
3712 }
3713 }
3714 } else {
3715 r = amdgpu_asic_reset(adev);
3716 if (r) {
3717 dev_err(adev->dev, "asic reset on init failed\n");
3718 goto failed;
3719 }
95e8e59e
AD
3720 }
3721 }
3722
8f66090b 3723 pci_enable_pcie_error_reporting(adev->pdev);
c9a6b82f 3724
d38ceaf9 3725 /* Post card if necessary */
39c640c0 3726 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3727 if (!adev->bios) {
bec86378 3728 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3729 r = -EINVAL;
3730 goto failed;
d38ceaf9 3731 }
bec86378 3732 DRM_INFO("GPU posting now...\n");
4d2997ab 3733 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3734 if (r) {
3735 dev_err(adev->dev, "gpu post error!\n");
3736 goto failed;
3737 }
d38ceaf9
AD
3738 }
3739
88b64e95
AD
3740 if (adev->is_atom_fw) {
3741 /* Initialize clocks */
3742 r = amdgpu_atomfirmware_get_clock_info(adev);
3743 if (r) {
3744 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 3745 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
3746 goto failed;
3747 }
3748 } else {
a5bde2f9
AD
3749 /* Initialize clocks */
3750 r = amdgpu_atombios_get_clock_info(adev);
3751 if (r) {
3752 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 3753 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 3754 goto failed;
a5bde2f9
AD
3755 }
3756 /* init i2c buses */
4562236b
HW
3757 if (!amdgpu_device_has_dc_support(adev))
3758 amdgpu_atombios_i2c_init(adev);
2c1a2784 3759 }
d38ceaf9 3760
bfca0289 3761fence_driver_init:
d38ceaf9 3762 /* Fence driver */
067f44c8 3763 r = amdgpu_fence_driver_sw_init(adev);
2c1a2784 3764 if (r) {
067f44c8 3765 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
e23b74aa 3766 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3767 goto failed;
2c1a2784 3768 }
d38ceaf9
AD
3769
3770 /* init the mode config */
4a580877 3771 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3772
06ec9070 3773 r = amdgpu_device_ip_init(adev);
d38ceaf9 3774 if (r) {
8840a387 3775 /* failed in exclusive mode due to timeout */
3776 if (amdgpu_sriov_vf(adev) &&
3777 !amdgpu_sriov_runtime(adev) &&
3778 amdgpu_virt_mmio_blocked(adev) &&
3779 !amdgpu_virt_wait_reset(adev)) {
3780 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
3781 /* Don't send request since VF is inactive. */
3782 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3783 adev->virt.ops = NULL;
8840a387 3784 r = -EAGAIN;
970fd197 3785 goto release_ras_con;
8840a387 3786 }
06ec9070 3787 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3788 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3789 goto release_ras_con;
d38ceaf9
AD
3790 }
3791
8d35a259
LG
3792 amdgpu_fence_driver_hw_init(adev);
3793
d69b8971
YZ
3794 dev_info(adev->dev,
3795 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3796 adev->gfx.config.max_shader_engines,
3797 adev->gfx.config.max_sh_per_se,
3798 adev->gfx.config.max_cu_per_sh,
3799 adev->gfx.cu_info.number);
3800
d38ceaf9
AD
3801 adev->accel_working = true;
3802
e59c0205
AX
3803 amdgpu_vm_check_compute_bug(adev);
3804
95844d20
MO
3805 /* Initialize the buffer migration limit. */
3806 if (amdgpu_moverate >= 0)
3807 max_MBps = amdgpu_moverate;
3808 else
3809 max_MBps = 8; /* Allow 8 MB/s. */
3810 /* Get a log2 for easy divisions. */
3811 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3812
d2f52ac8 3813 r = amdgpu_pm_sysfs_init(adev);
7c868b59
YT
3814 if (r) {
3815 adev->pm_sysfs_en = false;
d2f52ac8 3816 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
7c868b59
YT
3817 } else
3818 adev->pm_sysfs_en = true;
d2f52ac8 3819
5bb23532 3820 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3821 if (r) {
3822 adev->ucode_sysfs_en = false;
5bb23532 3823 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3824 } else
3825 adev->ucode_sysfs_en = true;
5bb23532 3826
8424f2cc
LG
3827 r = amdgpu_psp_sysfs_init(adev);
3828 if (r) {
3829 adev->psp_sysfs_en = false;
3830 if (!amdgpu_sriov_vf(adev))
3831 DRM_ERROR("Creating psp sysfs failed\n");
3832 } else
3833 adev->psp_sysfs_en = true;
3834
b0adca4d
EQ
3835 /*
3836 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3837 * Otherwise the mgpu fan boost feature will be skipped due to the
3838 * gpu instance is counted less.
3839 */
3840 amdgpu_register_gpu_instance(adev);
3841
d38ceaf9
AD
3842 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3843 * explicit gating rather than handling it automatically.
3844 */
e3c1b071 3845 if (!adev->gmc.xgmi.pending_reset) {
3846 r = amdgpu_device_ip_late_init(adev);
3847 if (r) {
3848 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3849 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3850 goto release_ras_con;
e3c1b071 3851 }
3852 /* must succeed. */
3853 amdgpu_ras_resume(adev);
3854 queue_delayed_work(system_wq, &adev->delayed_init_work,
3855 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3856 }
d38ceaf9 3857
2c738637
ML
3858 if (amdgpu_sriov_vf(adev))
3859 flush_delayed_work(&adev->delayed_init_work);
3860
77f3a5cd 3861 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3862 if (r)
77f3a5cd 3863 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3864
d155bef0
AB
3865 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3866 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3867 if (r)
3868 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3869
c1dd4aa6
AG
3870 /* Have stored pci confspace at hand for restore in sudden PCI error */
3871 if (amdgpu_device_cache_pci_state(adev->pdev))
3872 pci_restore_state(pdev);
3873
8c3dd61c
KHF
3874 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3875 /* this will fail for cards that aren't VGA class devices, just
3876 * ignore it */
3877 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
bf44e8ce 3878 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
8c3dd61c
KHF
3879
3880 if (amdgpu_device_supports_px(ddev)) {
3881 px = true;
3882 vga_switcheroo_register_client(adev->pdev,
3883 &amdgpu_switcheroo_ops, px);
3884 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3885 }
3886
e3c1b071 3887 if (adev->gmc.xgmi.pending_reset)
3888 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3889 msecs_to_jiffies(AMDGPU_RESUME_MS));
3890
4a74c38c
PY
3891 amdgpu_device_check_iommu_direct_map(adev);
3892
d38ceaf9 3893 return 0;
83ba126a 3894
970fd197
SY
3895release_ras_con:
3896 amdgpu_release_ras_context(adev);
3897
83ba126a 3898failed:
89041940 3899 amdgpu_vf_error_trans_all(adev);
8840a387 3900
83ba126a 3901 return r;
d38ceaf9
AD
3902}
3903
07775fc1
AG
3904static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3905{
62d5f9f7 3906
07775fc1
AG
3907 /* Clear all CPU mappings pointing to this device */
3908 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3909
3910 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3911 amdgpu_device_doorbell_fini(adev);
3912
3913 iounmap(adev->rmmio);
3914 adev->rmmio = NULL;
3915 if (adev->mman.aper_base_kaddr)
3916 iounmap(adev->mman.aper_base_kaddr);
3917 adev->mman.aper_base_kaddr = NULL;
3918
3919 /* Memory manager related */
3920 if (!adev->gmc.xgmi.connected_to_cpu) {
3921 arch_phys_wc_del(adev->gmc.vram_mtrr);
3922 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3923 }
3924}
3925
d38ceaf9 3926/**
bbe04dec 3927 * amdgpu_device_fini_hw - tear down the driver
d38ceaf9
AD
3928 *
3929 * @adev: amdgpu_device pointer
3930 *
3931 * Tear down the driver info (all asics).
3932 * Called at driver shutdown.
3933 */
72c8c97b 3934void amdgpu_device_fini_hw(struct amdgpu_device *adev)
d38ceaf9 3935{
aac89168 3936 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3937 flush_delayed_work(&adev->delayed_init_work);
d0d13fe8 3938 adev->shutdown = true;
9f875167 3939
752c683d
ML
3940 /* make sure IB test finished before entering exclusive mode
3941 * to avoid preemption on IB test
3942 * */
519b8b76 3943 if (amdgpu_sriov_vf(adev)) {
752c683d 3944 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3945 amdgpu_virt_fini_data_exchange(adev);
3946 }
752c683d 3947
e5b03032
ML
3948 /* disable all interrupts */
3949 amdgpu_irq_disable_all(adev);
ff97cba8 3950 if (adev->mode_info.mode_config_initialized){
1053b9c9 3951 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4a580877 3952 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3953 else
4a580877 3954 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3955 }
8d35a259 3956 amdgpu_fence_driver_hw_fini(adev);
72c8c97b 3957
98f56188
YY
3958 if (adev->mman.initialized) {
3959 flush_delayed_work(&adev->mman.bdev.wq);
3960 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3961 }
3962
7c868b59
YT
3963 if (adev->pm_sysfs_en)
3964 amdgpu_pm_sysfs_fini(adev);
72c8c97b
AG
3965 if (adev->ucode_sysfs_en)
3966 amdgpu_ucode_sysfs_fini(adev);
8424f2cc
LG
3967 if (adev->psp_sysfs_en)
3968 amdgpu_psp_sysfs_fini(adev);
72c8c97b
AG
3969 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3970
232d1d43
SY
3971 /* disable ras feature must before hw fini */
3972 amdgpu_ras_pre_fini(adev);
3973
e9669fb7 3974 amdgpu_device_ip_fini_early(adev);
d10d0daa 3975
a3848df6
YW
3976 amdgpu_irq_fini_hw(adev);
3977
b6fd6e0f
SK
3978 if (adev->mman.initialized)
3979 ttm_device_clear_dma_mappings(&adev->mman.bdev);
894c6890 3980
d10d0daa 3981 amdgpu_gart_dummy_page_fini(adev);
07775fc1 3982
fac53471 3983 amdgpu_device_unmap_mmio(adev);
87172e89 3984
72c8c97b
AG
3985}
3986
3987void amdgpu_device_fini_sw(struct amdgpu_device *adev)
3988{
62d5f9f7
LS
3989 int idx;
3990
8d35a259 3991 amdgpu_fence_driver_sw_fini(adev);
a5c5d8d5 3992 amdgpu_device_ip_fini(adev);
75e1658e
ND
3993 release_firmware(adev->firmware.gpu_info_fw);
3994 adev->firmware.gpu_info_fw = NULL;
d38ceaf9 3995 adev->accel_working = false;
68ce8b24 3996 dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
04442bf7
LL
3997
3998 amdgpu_reset_fini(adev);
3999
d38ceaf9 4000 /* free i2c buses */
4562236b
HW
4001 if (!amdgpu_device_has_dc_support(adev))
4002 amdgpu_i2c_fini(adev);
bfca0289
SL
4003
4004 if (amdgpu_emu_mode != 1)
4005 amdgpu_atombios_fini(adev);
4006
d38ceaf9
AD
4007 kfree(adev->bios);
4008 adev->bios = NULL;
b98c6299 4009 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
84c8b22e 4010 vga_switcheroo_unregister_client(adev->pdev);
83ba126a 4011 vga_switcheroo_fini_domain_pm_ops(adev->dev);
b98c6299 4012 }
38d6be81 4013 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
b8779475 4014 vga_client_unregister(adev->pdev);
e9bc1bf7 4015
62d5f9f7
LS
4016 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4017
4018 iounmap(adev->rmmio);
4019 adev->rmmio = NULL;
4020 amdgpu_device_doorbell_fini(adev);
4021 drm_dev_exit(idx);
4022 }
4023
d155bef0
AB
4024 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4025 amdgpu_pmu_fini(adev);
72de33f8 4026 if (adev->mman.discovery_bin)
a190d1c7 4027 amdgpu_discovery_fini(adev);
72c8c97b 4028
cfbb6b00
AG
4029 amdgpu_reset_put_reset_domain(adev->reset_domain);
4030 adev->reset_domain = NULL;
4031
72c8c97b
AG
4032 kfree(adev->pci_state);
4033
d38ceaf9
AD
4034}
4035
58144d28
ND
4036/**
4037 * amdgpu_device_evict_resources - evict device resources
4038 * @adev: amdgpu device object
4039 *
4040 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4041 * of the vram memory type. Mainly used for evicting device resources
4042 * at suspend time.
4043 *
4044 */
4045static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
4046{
e53d9665
ML
4047 /* No need to evict vram on APUs for suspend to ram or s2idle */
4048 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
58144d28
ND
4049 return;
4050
4051 if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
4052 DRM_WARN("evicting device resources failed\n");
4053
4054}
d38ceaf9
AD
4055
4056/*
4057 * Suspend & resume.
4058 */
4059/**
810ddc3a 4060 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 4061 *
87e3f136 4062 * @dev: drm dev pointer
87e3f136 4063 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
4064 *
4065 * Puts the hw in the suspend state (all asics).
4066 * Returns 0 for success or an error on failure.
4067 * Called at driver suspend.
4068 */
de185019 4069int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 4070{
a2e15b0e 4071 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 4072
d38ceaf9
AD
4073 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4074 return 0;
4075
44779b43 4076 adev->in_suspend = true;
3fa8f89d
S
4077
4078 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4079 DRM_WARN("smart shift update failed\n");
4080
d38ceaf9
AD
4081 drm_kms_helper_poll_disable(dev);
4082
5f818173 4083 if (fbcon)
087451f3 4084 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5f818173 4085
beff74bc 4086 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 4087
5e6932fe 4088 amdgpu_ras_suspend(adev);
4089
2196927b 4090 amdgpu_device_ip_suspend_phase1(adev);
fe1053b7 4091
c004d44e 4092 if (!adev->in_s0ix)
5d3a2d95 4093 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 4094
58144d28 4095 amdgpu_device_evict_resources(adev);
d38ceaf9 4096
8d35a259 4097 amdgpu_fence_driver_hw_fini(adev);
d38ceaf9 4098
2196927b 4099 amdgpu_device_ip_suspend_phase2(adev);
d38ceaf9 4100
d38ceaf9
AD
4101 return 0;
4102}
4103
4104/**
810ddc3a 4105 * amdgpu_device_resume - initiate device resume
d38ceaf9 4106 *
87e3f136 4107 * @dev: drm dev pointer
87e3f136 4108 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
4109 *
4110 * Bring the hw back to operating state (all asics).
4111 * Returns 0 for success or an error on failure.
4112 * Called at driver resume.
4113 */
de185019 4114int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 4115{
1348969a 4116 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 4117 int r = 0;
d38ceaf9
AD
4118
4119 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4120 return 0;
4121
62498733 4122 if (adev->in_s0ix)
bc143d8b 4123 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
628c36d7 4124
d38ceaf9 4125 /* post card */
39c640c0 4126 if (amdgpu_device_need_post(adev)) {
4d2997ab 4127 r = amdgpu_device_asic_init(adev);
74b0b157 4128 if (r)
aac89168 4129 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 4130 }
d38ceaf9 4131
06ec9070 4132 r = amdgpu_device_ip_resume(adev);
e6707218 4133 if (r) {
aac89168 4134 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 4135 return r;
e6707218 4136 }
8d35a259 4137 amdgpu_fence_driver_hw_init(adev);
5ceb54c6 4138
06ec9070 4139 r = amdgpu_device_ip_late_init(adev);
03161a6e 4140 if (r)
4d3b9ae5 4141 return r;
d38ceaf9 4142
beff74bc
AD
4143 queue_delayed_work(system_wq, &adev->delayed_init_work,
4144 msecs_to_jiffies(AMDGPU_RESUME_MS));
4145
c004d44e 4146 if (!adev->in_s0ix) {
5d3a2d95
AD
4147 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4148 if (r)
4149 return r;
4150 }
756e6880 4151
96a5d8d4 4152 /* Make sure IB tests flushed */
beff74bc 4153 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 4154
a2e15b0e 4155 if (fbcon)
087451f3 4156 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
d38ceaf9
AD
4157
4158 drm_kms_helper_poll_enable(dev);
23a1a9e5 4159
5e6932fe 4160 amdgpu_ras_resume(adev);
4161
23a1a9e5
L
4162 /*
4163 * Most of the connector probing functions try to acquire runtime pm
4164 * refs to ensure that the GPU is powered on when connector polling is
4165 * performed. Since we're calling this from a runtime PM callback,
4166 * trying to acquire rpm refs will cause us to deadlock.
4167 *
4168 * Since we're guaranteed to be holding the rpm lock, it's safe to
4169 * temporarily disable the rpm helpers so this doesn't deadlock us.
4170 */
4171#ifdef CONFIG_PM
4172 dev->dev->power.disable_depth++;
4173#endif
4562236b
HW
4174 if (!amdgpu_device_has_dc_support(adev))
4175 drm_helper_hpd_irq_event(dev);
4176 else
4177 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
4178#ifdef CONFIG_PM
4179 dev->dev->power.disable_depth--;
4180#endif
44779b43
RZ
4181 adev->in_suspend = false;
4182
3fa8f89d
S
4183 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4184 DRM_WARN("smart shift update failed\n");
4185
4d3b9ae5 4186 return 0;
d38ceaf9
AD
4187}
4188
e3ecdffa
AD
4189/**
4190 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4191 *
4192 * @adev: amdgpu_device pointer
4193 *
4194 * The list of all the hardware IPs that make up the asic is walked and
4195 * the check_soft_reset callbacks are run. check_soft_reset determines
4196 * if the asic is still hung or not.
4197 * Returns true if any of the IPs are still in a hung state, false if not.
4198 */
06ec9070 4199static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
4200{
4201 int i;
4202 bool asic_hang = false;
4203
f993d628
ML
4204 if (amdgpu_sriov_vf(adev))
4205 return true;
4206
8bc04c29
AD
4207 if (amdgpu_asic_need_full_reset(adev))
4208 return true;
4209
63fbf42f 4210 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4211 if (!adev->ip_blocks[i].status.valid)
63fbf42f 4212 continue;
a1255107
AD
4213 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4214 adev->ip_blocks[i].status.hang =
4215 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4216 if (adev->ip_blocks[i].status.hang) {
aac89168 4217 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
4218 asic_hang = true;
4219 }
4220 }
4221 return asic_hang;
4222}
4223
e3ecdffa
AD
4224/**
4225 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4226 *
4227 * @adev: amdgpu_device pointer
4228 *
4229 * The list of all the hardware IPs that make up the asic is walked and the
4230 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4231 * handles any IP specific hardware or software state changes that are
4232 * necessary for a soft reset to succeed.
4233 * Returns 0 on success, negative error code on failure.
4234 */
06ec9070 4235static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
4236{
4237 int i, r = 0;
4238
4239 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4240 if (!adev->ip_blocks[i].status.valid)
d31a501e 4241 continue;
a1255107
AD
4242 if (adev->ip_blocks[i].status.hang &&
4243 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4244 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
4245 if (r)
4246 return r;
4247 }
4248 }
4249
4250 return 0;
4251}
4252
e3ecdffa
AD
4253/**
4254 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4255 *
4256 * @adev: amdgpu_device pointer
4257 *
4258 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4259 * reset is necessary to recover.
4260 * Returns true if a full asic reset is required, false if not.
4261 */
06ec9070 4262static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 4263{
da146d3b
AD
4264 int i;
4265
8bc04c29
AD
4266 if (amdgpu_asic_need_full_reset(adev))
4267 return true;
4268
da146d3b 4269 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4270 if (!adev->ip_blocks[i].status.valid)
da146d3b 4271 continue;
a1255107
AD
4272 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4273 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4274 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
4275 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4276 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 4277 if (adev->ip_blocks[i].status.hang) {
aac89168 4278 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
4279 return true;
4280 }
4281 }
35d782fe
CZ
4282 }
4283 return false;
4284}
4285
e3ecdffa
AD
4286/**
4287 * amdgpu_device_ip_soft_reset - do a soft reset
4288 *
4289 * @adev: amdgpu_device pointer
4290 *
4291 * The list of all the hardware IPs that make up the asic is walked and the
4292 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4293 * IP specific hardware or software state changes that are necessary to soft
4294 * reset the IP.
4295 * Returns 0 on success, negative error code on failure.
4296 */
06ec9070 4297static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4298{
4299 int i, r = 0;
4300
4301 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4302 if (!adev->ip_blocks[i].status.valid)
35d782fe 4303 continue;
a1255107
AD
4304 if (adev->ip_blocks[i].status.hang &&
4305 adev->ip_blocks[i].version->funcs->soft_reset) {
4306 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
4307 if (r)
4308 return r;
4309 }
4310 }
4311
4312 return 0;
4313}
4314
e3ecdffa
AD
4315/**
4316 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4317 *
4318 * @adev: amdgpu_device pointer
4319 *
4320 * The list of all the hardware IPs that make up the asic is walked and the
4321 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4322 * handles any IP specific hardware or software state changes that are
4323 * necessary after the IP has been soft reset.
4324 * Returns 0 on success, negative error code on failure.
4325 */
06ec9070 4326static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4327{
4328 int i, r = 0;
4329
4330 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4331 if (!adev->ip_blocks[i].status.valid)
35d782fe 4332 continue;
a1255107
AD
4333 if (adev->ip_blocks[i].status.hang &&
4334 adev->ip_blocks[i].version->funcs->post_soft_reset)
4335 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
4336 if (r)
4337 return r;
4338 }
4339
4340 return 0;
4341}
4342
e3ecdffa 4343/**
c33adbc7 4344 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4345 *
4346 * @adev: amdgpu_device pointer
4347 *
4348 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4349 * restore things like GPUVM page tables after a GPU reset where
4350 * the contents of VRAM might be lost.
403009bf
CK
4351 *
4352 * Returns:
4353 * 0 on success, negative error code on failure.
e3ecdffa 4354 */
c33adbc7 4355static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4356{
c41d1cf6 4357 struct dma_fence *fence = NULL, *next = NULL;
403009bf 4358 struct amdgpu_bo *shadow;
e18aaea7 4359 struct amdgpu_bo_vm *vmbo;
403009bf 4360 long r = 1, tmo;
c41d1cf6
ML
4361
4362 if (amdgpu_sriov_runtime(adev))
b045d3af 4363 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4364 else
4365 tmo = msecs_to_jiffies(100);
4366
aac89168 4367 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4368 mutex_lock(&adev->shadow_list_lock);
e18aaea7
ND
4369 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4370 shadow = &vmbo->bo;
403009bf 4371 /* No need to recover an evicted BO */
d3116756
CK
4372 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4373 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4374 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
403009bf
CK
4375 continue;
4376
4377 r = amdgpu_bo_restore_shadow(shadow, &next);
4378 if (r)
4379 break;
4380
c41d1cf6 4381 if (fence) {
1712fb1a 4382 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4383 dma_fence_put(fence);
4384 fence = next;
1712fb1a 4385 if (tmo == 0) {
4386 r = -ETIMEDOUT;
c41d1cf6 4387 break;
1712fb1a 4388 } else if (tmo < 0) {
4389 r = tmo;
4390 break;
4391 }
403009bf
CK
4392 } else {
4393 fence = next;
c41d1cf6 4394 }
c41d1cf6
ML
4395 }
4396 mutex_unlock(&adev->shadow_list_lock);
4397
403009bf
CK
4398 if (fence)
4399 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4400 dma_fence_put(fence);
4401
1712fb1a 4402 if (r < 0 || tmo <= 0) {
aac89168 4403 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4404 return -EIO;
4405 }
c41d1cf6 4406
aac89168 4407 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4408 return 0;
c41d1cf6
ML
4409}
4410
a90ad3c2 4411
e3ecdffa 4412/**
06ec9070 4413 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4414 *
982a820b 4415 * @adev: amdgpu_device pointer
87e3f136 4416 * @from_hypervisor: request from hypervisor
5740682e
ML
4417 *
4418 * do VF FLR and reinitialize Asic
3f48c681 4419 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4420 */
4421static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4422 bool from_hypervisor)
5740682e
ML
4423{
4424 int r;
a5f67c93 4425 struct amdgpu_hive_info *hive = NULL;
7258fa31 4426 int retry_limit = 0;
5740682e 4427
7258fa31 4428retry:
c004d44e 4429 amdgpu_amdkfd_pre_reset(adev);
428890a3 4430
5740682e
ML
4431 if (from_hypervisor)
4432 r = amdgpu_virt_request_full_gpu(adev, true);
4433 else
4434 r = amdgpu_virt_reset_gpu(adev);
4435 if (r)
4436 return r;
a90ad3c2
ML
4437
4438 /* Resume IP prior to SMC */
06ec9070 4439 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4440 if (r)
4441 goto error;
a90ad3c2 4442
c9ffa427 4443 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4444
7a3e0bb2
RZ
4445 r = amdgpu_device_fw_loading(adev);
4446 if (r)
4447 return r;
4448
a90ad3c2 4449 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4450 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4451 if (r)
4452 goto error;
a90ad3c2 4453
a5f67c93
ZL
4454 hive = amdgpu_get_xgmi_hive(adev);
4455 /* Update PSP FW topology after reset */
4456 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4457 r = amdgpu_xgmi_update_topology(hive, adev);
4458
4459 if (hive)
4460 amdgpu_put_xgmi_hive(hive);
4461
4462 if (!r) {
4463 amdgpu_irq_gpu_reset_resume_helper(adev);
4464 r = amdgpu_ib_ring_tests(adev);
9c12f5cd 4465
c004d44e 4466 amdgpu_amdkfd_post_reset(adev);
a5f67c93 4467 }
a90ad3c2 4468
abc34253 4469error:
c41d1cf6 4470 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4471 amdgpu_inc_vram_lost(adev);
c33adbc7 4472 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4473 }
437f3e0b 4474 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2 4475
7258fa31
SK
4476 if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4477 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4478 retry_limit++;
4479 goto retry;
4480 } else
4481 DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4482 }
4483
a90ad3c2
ML
4484 return r;
4485}
4486
9a1cddd6 4487/**
4488 * amdgpu_device_has_job_running - check if there is any job in mirror list
4489 *
982a820b 4490 * @adev: amdgpu_device pointer
9a1cddd6 4491 *
4492 * check if there is any job in mirror list
4493 */
4494bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4495{
4496 int i;
4497 struct drm_sched_job *job;
4498
4499 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4500 struct amdgpu_ring *ring = adev->rings[i];
4501
4502 if (!ring || !ring->sched.thread)
4503 continue;
4504
4505 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4506 job = list_first_entry_or_null(&ring->sched.pending_list,
4507 struct drm_sched_job, list);
9a1cddd6 4508 spin_unlock(&ring->sched.job_list_lock);
4509 if (job)
4510 return true;
4511 }
4512 return false;
4513}
4514
12938fad
CK
4515/**
4516 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4517 *
982a820b 4518 * @adev: amdgpu_device pointer
12938fad
CK
4519 *
4520 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4521 * a hung GPU.
4522 */
4523bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4524{
12938fad 4525
3ba7b418
AG
4526 if (amdgpu_gpu_recovery == 0)
4527 goto disabled;
4528
d3ef9d57
CG
4529 if (!amdgpu_device_ip_check_soft_reset(adev)) {
4530 dev_info(adev->dev,"Timeout, but no hardware hang detected.\n");
4531 return false;
4532 }
4533
3ba7b418
AG
4534 if (amdgpu_sriov_vf(adev))
4535 return true;
4536
4537 if (amdgpu_gpu_recovery == -1) {
4538 switch (adev->asic_type) {
b3523c45
AD
4539#ifdef CONFIG_DRM_AMDGPU_SI
4540 case CHIP_VERDE:
4541 case CHIP_TAHITI:
4542 case CHIP_PITCAIRN:
4543 case CHIP_OLAND:
4544 case CHIP_HAINAN:
4545#endif
4546#ifdef CONFIG_DRM_AMDGPU_CIK
4547 case CHIP_KAVERI:
4548 case CHIP_KABINI:
4549 case CHIP_MULLINS:
4550#endif
4551 case CHIP_CARRIZO:
4552 case CHIP_STONEY:
4553 case CHIP_CYAN_SKILLFISH:
3ba7b418 4554 goto disabled;
b3523c45
AD
4555 default:
4556 break;
3ba7b418 4557 }
12938fad
CK
4558 }
4559
4560 return true;
3ba7b418
AG
4561
4562disabled:
aac89168 4563 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4564 return false;
12938fad
CK
4565}
4566
5c03e584
FX
4567int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4568{
4569 u32 i;
4570 int ret = 0;
4571
4572 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4573
4574 dev_info(adev->dev, "GPU mode1 reset\n");
4575
4576 /* disable BM */
4577 pci_clear_master(adev->pdev);
4578
4579 amdgpu_device_cache_pci_state(adev->pdev);
4580
4581 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4582 dev_info(adev->dev, "GPU smu mode1 reset\n");
4583 ret = amdgpu_dpm_mode1_reset(adev);
4584 } else {
4585 dev_info(adev->dev, "GPU psp mode1 reset\n");
4586 ret = psp_gpu_reset(adev);
4587 }
4588
4589 if (ret)
4590 dev_err(adev->dev, "GPU mode1 reset failed\n");
4591
4592 amdgpu_device_load_pci_state(adev->pdev);
4593
4594 /* wait for asic to come out of reset */
4595 for (i = 0; i < adev->usec_timeout; i++) {
4596 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4597
4598 if (memsize != 0xffffffff)
4599 break;
4600 udelay(1);
4601 }
4602
4603 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4604 return ret;
4605}
5c6dd71e 4606
e3c1b071 4607int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4608 struct amdgpu_reset_context *reset_context)
26bc5340 4609{
5c1e6fa4 4610 int i, r = 0;
04442bf7
LL
4611 struct amdgpu_job *job = NULL;
4612 bool need_full_reset =
4613 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4614
4615 if (reset_context->reset_req_dev == adev)
4616 job = reset_context->job;
71182665 4617
b602ca5f
TZ
4618 if (amdgpu_sriov_vf(adev)) {
4619 /* stop the data exchange thread */
4620 amdgpu_virt_fini_data_exchange(adev);
4621 }
4622
9e225fb9
AG
4623 amdgpu_fence_driver_isr_toggle(adev, true);
4624
71182665 4625 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4626 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4627 struct amdgpu_ring *ring = adev->rings[i];
4628
51687759 4629 if (!ring || !ring->sched.thread)
0875dc9e 4630 continue;
5740682e 4631
c530b02f
JZ
4632 /*clear job fence from fence drv to avoid force_completion
4633 *leave NULL and vm flush fence in fence drv */
5c1e6fa4 4634 amdgpu_fence_driver_clear_job_fences(ring);
c530b02f 4635
2f9d4084
ML
4636 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4637 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4638 }
d38ceaf9 4639
9e225fb9
AG
4640 amdgpu_fence_driver_isr_toggle(adev, false);
4641
ff99849b 4642 if (job && job->vm)
222b5f04
AG
4643 drm_sched_increase_karma(&job->base);
4644
04442bf7 4645 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
404b277b
LL
4646 /* If reset handler not implemented, continue; otherwise return */
4647 if (r == -ENOSYS)
4648 r = 0;
4649 else
04442bf7
LL
4650 return r;
4651
1d721ed6 4652 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4653 if (!amdgpu_sriov_vf(adev)) {
4654
4655 if (!need_full_reset)
4656 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4657
d3ef9d57 4658 if (!need_full_reset && amdgpu_gpu_recovery) {
26bc5340
AG
4659 amdgpu_device_ip_pre_soft_reset(adev);
4660 r = amdgpu_device_ip_soft_reset(adev);
4661 amdgpu_device_ip_post_soft_reset(adev);
4662 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4663 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4664 need_full_reset = true;
4665 }
4666 }
4667
4668 if (need_full_reset)
4669 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4670 if (need_full_reset)
4671 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4672 else
4673 clear_bit(AMDGPU_NEED_FULL_RESET,
4674 &reset_context->flags);
26bc5340
AG
4675 }
4676
4677 return r;
4678}
4679
15fd09a0
SA
4680static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4681{
15fd09a0
SA
4682 int i;
4683
38a15ad9 4684 lockdep_assert_held(&adev->reset_domain->sem);
15fd09a0
SA
4685
4686 for (i = 0; i < adev->num_regs; i++) {
651d7ee6
SA
4687 adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
4688 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
4689 adev->reset_dump_reg_value[i]);
15fd09a0
SA
4690 }
4691
4692 return 0;
4693}
4694
3d8785f6
SA
4695#ifdef CONFIG_DEV_COREDUMP
4696static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
4697 size_t count, void *data, size_t datalen)
4698{
4699 struct drm_printer p;
4700 struct amdgpu_device *adev = data;
4701 struct drm_print_iterator iter;
4702 int i;
4703
4704 iter.data = buffer;
4705 iter.offset = 0;
4706 iter.start = offset;
4707 iter.remain = count;
4708
4709 p = drm_coredump_printer(&iter);
4710
4711 drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
4712 drm_printf(&p, "kernel: " UTS_RELEASE "\n");
4713 drm_printf(&p, "module: " KBUILD_MODNAME "\n");
4714 drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
4715 if (adev->reset_task_info.pid)
4716 drm_printf(&p, "process_name: %s PID: %d\n",
4717 adev->reset_task_info.process_name,
4718 adev->reset_task_info.pid);
4719
4720 if (adev->reset_vram_lost)
4721 drm_printf(&p, "VRAM is lost due to GPU reset!\n");
4722 if (adev->num_regs) {
4723 drm_printf(&p, "AMDGPU register dumps:\nOffset: Value:\n");
4724
4725 for (i = 0; i < adev->num_regs; i++)
4726 drm_printf(&p, "0x%08x: 0x%08x\n",
4727 adev->reset_dump_reg_list[i],
4728 adev->reset_dump_reg_value[i]);
4729 }
4730
4731 return count - iter.remain;
4732}
4733
4734static void amdgpu_devcoredump_free(void *data)
4735{
4736}
4737
4738static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
4739{
4740 struct drm_device *dev = adev_to_drm(adev);
4741
4742 ktime_get_ts64(&adev->reset_time);
4743 dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_KERNEL,
4744 amdgpu_devcoredump_read, amdgpu_devcoredump_free);
4745}
4746#endif
4747
04442bf7
LL
4748int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4749 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4750{
4751 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4752 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340 4753 int r = 0;
f5c7e779 4754 bool gpu_reset_for_dev_remove = 0;
26bc5340 4755
04442bf7
LL
4756 /* Try reset handler method first */
4757 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4758 reset_list);
15fd09a0 4759 amdgpu_reset_reg_dumps(tmp_adev);
0a83bb35
LL
4760
4761 reset_context->reset_device_list = device_list_handle;
04442bf7 4762 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
404b277b
LL
4763 /* If reset handler not implemented, continue; otherwise return */
4764 if (r == -ENOSYS)
4765 r = 0;
4766 else
04442bf7
LL
4767 return r;
4768
4769 /* Reset handler not implemented, use the default method */
4770 need_full_reset =
4771 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4772 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4773
f5c7e779
YC
4774 gpu_reset_for_dev_remove =
4775 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
4776 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4777
26bc5340 4778 /*
655ce9cb 4779 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4780 * to allow proper links negotiation in FW (within 1 sec)
4781 */
7ac71382 4782 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4783 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4784 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4785 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4786 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4787 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4788 r = -EALREADY;
4789 } else
4790 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4791
041a62bc 4792 if (r) {
aac89168 4793 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4794 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4795 break;
ce316fa5
LM
4796 }
4797 }
4798
041a62bc
AG
4799 /* For XGMI wait for all resets to complete before proceed */
4800 if (!r) {
655ce9cb 4801 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4802 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4803 flush_work(&tmp_adev->xgmi_reset_work);
4804 r = tmp_adev->asic_reset_res;
4805 if (r)
4806 break;
ce316fa5
LM
4807 }
4808 }
4809 }
ce316fa5 4810 }
26bc5340 4811
43c4d576 4812 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4813 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5e67bba3 4814 if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4815 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4816 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
43c4d576
JC
4817 }
4818
00eaa571 4819 amdgpu_ras_intr_cleared();
43c4d576 4820 }
00eaa571 4821
f5c7e779
YC
4822 /* Since the mode1 reset affects base ip blocks, the
4823 * phase1 ip blocks need to be resumed. Otherwise there
4824 * will be a BIOS signature error and the psp bootloader
4825 * can't load kdb on the next amdgpu install.
4826 */
4827 if (gpu_reset_for_dev_remove) {
4828 list_for_each_entry(tmp_adev, device_list_handle, reset_list)
4829 amdgpu_device_ip_resume_phase1(tmp_adev);
4830
4831 goto end;
4832 }
4833
655ce9cb 4834 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4835 if (need_full_reset) {
4836 /* post card */
e3c1b071 4837 r = amdgpu_device_asic_init(tmp_adev);
4838 if (r) {
aac89168 4839 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4840 } else {
26bc5340 4841 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
9cec53c1
JZ
4842 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4843 if (r)
4844 goto out;
4845
26bc5340
AG
4846 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4847 if (r)
4848 goto out;
4849
4850 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
3d8785f6
SA
4851#ifdef CONFIG_DEV_COREDUMP
4852 tmp_adev->reset_vram_lost = vram_lost;
4853 memset(&tmp_adev->reset_task_info, 0,
4854 sizeof(tmp_adev->reset_task_info));
4855 if (reset_context->job && reset_context->job->vm)
4856 tmp_adev->reset_task_info =
4857 reset_context->job->vm->task_info;
4858 amdgpu_reset_capture_coredumpm(tmp_adev);
4859#endif
26bc5340 4860 if (vram_lost) {
77e7f829 4861 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4862 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4863 }
4864
26bc5340
AG
4865 r = amdgpu_device_fw_loading(tmp_adev);
4866 if (r)
4867 return r;
4868
4869 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4870 if (r)
4871 goto out;
4872
4873 if (vram_lost)
4874 amdgpu_device_fill_reset_magic(tmp_adev);
4875
fdafb359
EQ
4876 /*
4877 * Add this ASIC as tracked as reset was already
4878 * complete successfully.
4879 */
4880 amdgpu_register_gpu_instance(tmp_adev);
4881
04442bf7
LL
4882 if (!reset_context->hive &&
4883 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4884 amdgpu_xgmi_add_device(tmp_adev);
4885
7c04ca50 4886 r = amdgpu_device_ip_late_init(tmp_adev);
4887 if (r)
4888 goto out;
4889
087451f3 4890 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
565d1941 4891
e8fbaf03
GC
4892 /*
4893 * The GPU enters bad state once faulty pages
4894 * by ECC has reached the threshold, and ras
4895 * recovery is scheduled next. So add one check
4896 * here to break recovery if it indeed exceeds
4897 * bad page threshold, and remind user to
4898 * retire this GPU or setting one bigger
4899 * bad_page_threshold value to fix this once
4900 * probing driver again.
4901 */
11003c68 4902 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
4903 /* must succeed. */
4904 amdgpu_ras_resume(tmp_adev);
4905 } else {
4906 r = -EINVAL;
4907 goto out;
4908 }
e79a04d5 4909
26bc5340 4910 /* Update PSP FW topology after reset */
04442bf7
LL
4911 if (reset_context->hive &&
4912 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4913 r = amdgpu_xgmi_update_topology(
4914 reset_context->hive, tmp_adev);
26bc5340
AG
4915 }
4916 }
4917
26bc5340
AG
4918out:
4919 if (!r) {
4920 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4921 r = amdgpu_ib_ring_tests(tmp_adev);
4922 if (r) {
4923 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
26bc5340
AG
4924 need_full_reset = true;
4925 r = -EAGAIN;
4926 goto end;
4927 }
4928 }
4929
4930 if (!r)
4931 r = amdgpu_device_recover_vram(tmp_adev);
4932 else
4933 tmp_adev->asic_reset_res = r;
4934 }
4935
4936end:
04442bf7
LL
4937 if (need_full_reset)
4938 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4939 else
4940 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
4941 return r;
4942}
4943
e923be99 4944static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
26bc5340 4945{
5740682e 4946
a3a09142
AD
4947 switch (amdgpu_asic_reset_method(adev)) {
4948 case AMD_RESET_METHOD_MODE1:
4949 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4950 break;
4951 case AMD_RESET_METHOD_MODE2:
4952 adev->mp1_state = PP_MP1_STATE_RESET;
4953 break;
4954 default:
4955 adev->mp1_state = PP_MP1_STATE_NONE;
4956 break;
4957 }
26bc5340 4958}
d38ceaf9 4959
e923be99 4960static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
26bc5340 4961{
89041940 4962 amdgpu_vf_error_trans_all(adev);
a3a09142 4963 adev->mp1_state = PP_MP1_STATE_NONE;
91fb309d
HC
4964}
4965
3f12acc8
EQ
4966static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4967{
4968 struct pci_dev *p = NULL;
4969
4970 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4971 adev->pdev->bus->number, 1);
4972 if (p) {
4973 pm_runtime_enable(&(p->dev));
4974 pm_runtime_resume(&(p->dev));
4975 }
4976}
4977
4978static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4979{
4980 enum amd_reset_method reset_method;
4981 struct pci_dev *p = NULL;
4982 u64 expires;
4983
4984 /*
4985 * For now, only BACO and mode1 reset are confirmed
4986 * to suffer the audio issue without proper suspended.
4987 */
4988 reset_method = amdgpu_asic_reset_method(adev);
4989 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4990 (reset_method != AMD_RESET_METHOD_MODE1))
4991 return -EINVAL;
4992
4993 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4994 adev->pdev->bus->number, 1);
4995 if (!p)
4996 return -ENODEV;
4997
4998 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4999 if (!expires)
5000 /*
5001 * If we cannot get the audio device autosuspend delay,
5002 * a fixed 4S interval will be used. Considering 3S is
5003 * the audio controller default autosuspend delay setting.
5004 * 4S used here is guaranteed to cover that.
5005 */
54b7feb9 5006 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
5007
5008 while (!pm_runtime_status_suspended(&(p->dev))) {
5009 if (!pm_runtime_suspend(&(p->dev)))
5010 break;
5011
5012 if (expires < ktime_get_mono_fast_ns()) {
5013 dev_warn(adev->dev, "failed to suspend display audio\n");
5014 /* TODO: abort the succeeding gpu reset? */
5015 return -ETIMEDOUT;
5016 }
5017 }
5018
5019 pm_runtime_disable(&(p->dev));
5020
5021 return 0;
5022}
5023
9d8d96be 5024static void amdgpu_device_recheck_guilty_jobs(
04442bf7
LL
5025 struct amdgpu_device *adev, struct list_head *device_list_handle,
5026 struct amdgpu_reset_context *reset_context)
e6c6338f
JZ
5027{
5028 int i, r = 0;
5029
5030 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5031 struct amdgpu_ring *ring = adev->rings[i];
5032 int ret = 0;
5033 struct drm_sched_job *s_job;
5034
5035 if (!ring || !ring->sched.thread)
5036 continue;
5037
5038 s_job = list_first_entry_or_null(&ring->sched.pending_list,
5039 struct drm_sched_job, list);
5040 if (s_job == NULL)
5041 continue;
5042
5043 /* clear job's guilty and depend the folowing step to decide the real one */
5044 drm_sched_reset_karma(s_job);
5045 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
5046
9ae55f03
AG
5047 if (!s_job->s_fence->parent) {
5048 DRM_WARN("Failed to get a HW fence for job!");
5049 continue;
5050 }
5051
e6c6338f
JZ
5052 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
5053 if (ret == 0) { /* timeout */
5054 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
5055 ring->sched.name, s_job->id);
5056
9ae55f03
AG
5057
5058 amdgpu_fence_driver_isr_toggle(adev, true);
5059
5060 /* Clear this failed job from fence array */
5061 amdgpu_fence_driver_clear_job_fences(ring);
5062
5063 amdgpu_fence_driver_isr_toggle(adev, false);
5064
5065 /* Since the job won't signal and we go for
5066 * another resubmit drop this parent pointer
5067 */
5068 dma_fence_put(s_job->s_fence->parent);
5069 s_job->s_fence->parent = NULL;
5070
e6c6338f
JZ
5071 /* set guilty */
5072 drm_sched_increase_karma(s_job);
72fadb13 5073 amdgpu_reset_prepare_hwcontext(adev, reset_context);
e6c6338f
JZ
5074retry:
5075 /* do hw reset */
5076 if (amdgpu_sriov_vf(adev)) {
5077 amdgpu_virt_fini_data_exchange(adev);
5078 r = amdgpu_device_reset_sriov(adev, false);
5079 if (r)
5080 adev->asic_reset_res = r;
5081 } else {
04442bf7
LL
5082 clear_bit(AMDGPU_SKIP_HW_RESET,
5083 &reset_context->flags);
5084 r = amdgpu_do_asic_reset(device_list_handle,
5085 reset_context);
e6c6338f
JZ
5086 if (r && r == -EAGAIN)
5087 goto retry;
5088 }
5089
5090 /*
5091 * add reset counter so that the following
5092 * resubmitted job could flush vmid
5093 */
5094 atomic_inc(&adev->gpu_reset_counter);
5095 continue;
5096 }
5097
5098 /* got the hw fence, signal finished fence */
5099 atomic_dec(ring->sched.score);
5100 dma_fence_get(&s_job->s_fence->finished);
5101 dma_fence_signal(&s_job->s_fence->finished);
5102 dma_fence_put(&s_job->s_fence->finished);
5103
5104 /* remove node from list and free the job */
5105 spin_lock(&ring->sched.job_list_lock);
5106 list_del_init(&s_job->list);
5107 spin_unlock(&ring->sched.job_list_lock);
5108 ring->sched.ops->free_job(s_job);
5109 }
5110}
5111
d193b12b 5112static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
247c7b0d
AG
5113{
5114 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5115
5116#if defined(CONFIG_DEBUG_FS)
5117 if (!amdgpu_sriov_vf(adev))
5118 cancel_work(&adev->reset_work);
5119#endif
5120
5121 if (adev->kfd.dev)
5122 cancel_work(&adev->kfd.reset_work);
5123
5124 if (amdgpu_sriov_vf(adev))
5125 cancel_work(&adev->virt.flr_work);
5126
5127 if (con && adev->ras_enabled)
5128 cancel_work(&con->recovery_work);
5129
5130}
5131
5132
26bc5340 5133/**
6e9c65f7 5134 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
26bc5340 5135 *
982a820b 5136 * @adev: amdgpu_device pointer
26bc5340
AG
5137 * @job: which job trigger hang
5138 *
5139 * Attempt to reset the GPU if it has hung (all asics).
5140 * Attempt to do soft-reset or full-reset and reinitialize Asic
5141 * Returns 0 for success or an error on failure.
5142 */
5143
cf727044 5144int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
f1549c09
LG
5145 struct amdgpu_job *job,
5146 struct amdgpu_reset_context *reset_context)
26bc5340 5147{
1d721ed6 5148 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 5149 bool job_signaled = false;
26bc5340 5150 struct amdgpu_hive_info *hive = NULL;
26bc5340 5151 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 5152 int i, r = 0;
bb5c7235 5153 bool need_emergency_restart = false;
3f12acc8 5154 bool audio_suspended = false;
e6c6338f 5155 int tmp_vram_lost_counter;
f5c7e779
YC
5156 bool gpu_reset_for_dev_remove = false;
5157
5158 gpu_reset_for_dev_remove =
5159 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
5160 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340 5161
6e3cd2a9 5162 /*
bb5c7235
WS
5163 * Special case: RAS triggered and full reset isn't supported
5164 */
5165 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5166
d5ea093e
AG
5167 /*
5168 * Flush RAM to disk so that after reboot
5169 * the user can read log and see why the system rebooted.
5170 */
bb5c7235 5171 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
5172 DRM_WARN("Emergency reboot.");
5173
5174 ksys_sync_helper();
5175 emergency_restart();
5176 }
5177
b823821f 5178 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 5179 need_emergency_restart ? "jobs stop":"reset");
26bc5340 5180
175ac6ec
ZL
5181 if (!amdgpu_sriov_vf(adev))
5182 hive = amdgpu_get_xgmi_hive(adev);
681260df 5183 if (hive)
53b3f8f4 5184 mutex_lock(&hive->hive_lock);
26bc5340 5185
f1549c09
LG
5186 reset_context->job = job;
5187 reset_context->hive = hive;
dac6b808 5188
9e94d22c
EQ
5189 /*
5190 * Build list of devices to reset.
5191 * In case we are in XGMI hive mode, resort the device list
5192 * to put adev in the 1st position.
5193 */
5194 INIT_LIST_HEAD(&device_list);
175ac6ec 5195 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
83d29a5f 5196 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
655ce9cb 5197 list_add_tail(&tmp_adev->reset_list, &device_list);
83d29a5f
YC
5198 if (gpu_reset_for_dev_remove && adev->shutdown)
5199 tmp_adev->shutdown = true;
5200 }
655ce9cb 5201 if (!list_is_first(&adev->reset_list, &device_list))
5202 list_rotate_to_front(&adev->reset_list, &device_list);
5203 device_list_handle = &device_list;
26bc5340 5204 } else {
655ce9cb 5205 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
5206 device_list_handle = &device_list;
5207 }
5208
e923be99
AG
5209 /* We need to lock reset domain only once both for XGMI and single device */
5210 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5211 reset_list);
3675c2f2 5212 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
e923be99 5213
1d721ed6 5214 /* block all schedulers and reset given job's ring */
655ce9cb 5215 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f287a3c5 5216
e923be99 5217 amdgpu_device_set_mp1_state(tmp_adev);
f287a3c5 5218
3f12acc8
EQ
5219 /*
5220 * Try to put the audio codec into suspend state
5221 * before gpu reset started.
5222 *
5223 * Due to the power domain of the graphics device
5224 * is shared with AZ power domain. Without this,
5225 * we may change the audio hardware from behind
5226 * the audio driver's back. That will trigger
5227 * some audio codec errors.
5228 */
5229 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5230 audio_suspended = true;
5231
9e94d22c
EQ
5232 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5233
52fb44cf
EQ
5234 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5235
c004d44e 5236 if (!amdgpu_sriov_vf(tmp_adev))
428890a3 5237 amdgpu_amdkfd_pre_reset(tmp_adev);
9e94d22c 5238
12ffa55d
AG
5239 /*
5240 * Mark these ASICs to be reseted as untracked first
5241 * And add them back after reset completed
5242 */
5243 amdgpu_unregister_gpu_instance(tmp_adev);
5244
163d4cd2 5245 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
565d1941 5246
f1c1314b 5247 /* disable ras on ALL IPs */
bb5c7235 5248 if (!need_emergency_restart &&
b823821f 5249 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 5250 amdgpu_ras_suspend(tmp_adev);
5251
1d721ed6
AG
5252 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5253 struct amdgpu_ring *ring = tmp_adev->rings[i];
5254
5255 if (!ring || !ring->sched.thread)
5256 continue;
5257
0b2d2c2e 5258 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 5259
bb5c7235 5260 if (need_emergency_restart)
7c6e68c7 5261 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 5262 }
8f8c80f4 5263 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
5264 }
5265
bb5c7235 5266 if (need_emergency_restart)
7c6e68c7
AG
5267 goto skip_sched_resume;
5268
1d721ed6
AG
5269 /*
5270 * Must check guilty signal here since after this point all old
5271 * HW fences are force signaled.
5272 *
5273 * job->base holds a reference to parent fence
5274 */
f6a3f660 5275 if (job && dma_fence_is_signaled(&job->hw_fence)) {
1d721ed6 5276 job_signaled = true;
1d721ed6
AG
5277 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5278 goto skip_hw_reset;
5279 }
5280
26bc5340 5281retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 5282 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f5c7e779
YC
5283 if (gpu_reset_for_dev_remove) {
5284 /* Workaroud for ASICs need to disable SMC first */
5285 amdgpu_device_smu_fini_early(tmp_adev);
5286 }
f1549c09 5287 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
26bc5340
AG
5288 /*TODO Should we stop ?*/
5289 if (r) {
aac89168 5290 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 5291 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
5292 tmp_adev->asic_reset_res = r;
5293 }
247c7b0d
AG
5294
5295 /*
5296 * Drop all pending non scheduler resets. Scheduler resets
5297 * were already dropped during drm_sched_stop
5298 */
d193b12b 5299 amdgpu_device_stop_pending_resets(tmp_adev);
26bc5340
AG
5300 }
5301
e6c6338f 5302 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
26bc5340 5303 /* Actual ASIC resets if needed.*/
4f30d920 5304 /* Host driver will handle XGMI hive reset for SRIOV */
26bc5340
AG
5305 if (amdgpu_sriov_vf(adev)) {
5306 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5307 if (r)
5308 adev->asic_reset_res = r;
950d6425
SY
5309
5310 /* Aldebaran supports ras in SRIOV, so need resume ras during reset */
5311 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2))
5312 amdgpu_ras_resume(adev);
26bc5340 5313 } else {
f1549c09 5314 r = amdgpu_do_asic_reset(device_list_handle, reset_context);
dac6b808
VZ
5315 if (r && r == -EAGAIN) {
5316 set_bit(AMDGPU_SKIP_MODE2_RESET, &reset_context->flags);
5317 adev->asic_reset_res = 0;
26bc5340 5318 goto retry;
dac6b808 5319 }
f5c7e779
YC
5320
5321 if (!r && gpu_reset_for_dev_remove)
5322 goto recover_end;
26bc5340
AG
5323 }
5324
1d721ed6
AG
5325skip_hw_reset:
5326
26bc5340 5327 /* Post ASIC reset for all devs .*/
655ce9cb 5328 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 5329
e6c6338f
JZ
5330 /*
5331 * Sometimes a later bad compute job can block a good gfx job as gfx
5332 * and compute ring share internal GC HW mutually. We add an additional
5333 * guilty jobs recheck step to find the real guilty job, it synchronously
5334 * submits and pends for the first job being signaled. If it gets timeout,
5335 * we identify it as a real guilty job.
5336 */
5337 if (amdgpu_gpu_recovery == 2 &&
5338 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
04442bf7 5339 amdgpu_device_recheck_guilty_jobs(
f1549c09 5340 tmp_adev, device_list_handle, reset_context);
e6c6338f 5341
1d721ed6
AG
5342 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5343 struct amdgpu_ring *ring = tmp_adev->rings[i];
5344
5345 if (!ring || !ring->sched.thread)
5346 continue;
5347
5348 /* No point to resubmit jobs if we didn't HW reset*/
5349 if (!tmp_adev->asic_reset_res && !job_signaled)
5350 drm_sched_resubmit_jobs(&ring->sched);
5351
5352 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5353 }
5354
ed67f729
JX
5355 if (adev->enable_mes)
5356 amdgpu_mes_self_test(tmp_adev);
5357
1053b9c9 5358 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
4a580877 5359 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6
AG
5360 }
5361
7258fa31
SK
5362 if (tmp_adev->asic_reset_res)
5363 r = tmp_adev->asic_reset_res;
5364
1d721ed6 5365 tmp_adev->asic_reset_res = 0;
26bc5340
AG
5366
5367 if (r) {
5368 /* bad news, how to tell it to userspace ? */
12ffa55d 5369 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
5370 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5371 } else {
12ffa55d 5372 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
3fa8f89d
S
5373 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5374 DRM_WARN("smart shift update failed\n");
26bc5340 5375 }
7c6e68c7 5376 }
26bc5340 5377
7c6e68c7 5378skip_sched_resume:
655ce9cb 5379 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
428890a3 5380 /* unlock kfd: SRIOV would do it separately */
c004d44e 5381 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
428890a3 5382 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 5383
5384 /* kfd_post_reset will do nothing if kfd device is not initialized,
5385 * need to bring up kfd here if it's not be initialized before
5386 */
5387 if (!adev->kfd.init_complete)
5388 amdgpu_amdkfd_device_init(adev);
5389
3f12acc8
EQ
5390 if (audio_suspended)
5391 amdgpu_device_resume_display_audio(tmp_adev);
e923be99
AG
5392
5393 amdgpu_device_unset_mp1_state(tmp_adev);
26bc5340
AG
5394 }
5395
f5c7e779 5396recover_end:
e923be99
AG
5397 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5398 reset_list);
5399 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5400
9e94d22c 5401 if (hive) {
9e94d22c 5402 mutex_unlock(&hive->hive_lock);
d95e8e97 5403 amdgpu_put_xgmi_hive(hive);
9e94d22c 5404 }
26bc5340 5405
f287a3c5 5406 if (r)
26bc5340 5407 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
ab9a0b1f
AG
5408
5409 atomic_set(&adev->reset_domain->reset_res, r);
d38ceaf9
AD
5410 return r;
5411}
5412
e3ecdffa
AD
5413/**
5414 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5415 *
5416 * @adev: amdgpu_device pointer
5417 *
5418 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5419 * and lanes) of the slot the device is in. Handles APUs and
5420 * virtualized environments where PCIE config space may not be available.
5421 */
5494d864 5422static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 5423{
5d9a6330 5424 struct pci_dev *pdev;
c5313457
HK
5425 enum pci_bus_speed speed_cap, platform_speed_cap;
5426 enum pcie_link_width platform_link_width;
d0dd7f0c 5427
cd474ba0
AD
5428 if (amdgpu_pcie_gen_cap)
5429 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 5430
cd474ba0
AD
5431 if (amdgpu_pcie_lane_cap)
5432 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 5433
cd474ba0
AD
5434 /* covers APUs as well */
5435 if (pci_is_root_bus(adev->pdev->bus)) {
5436 if (adev->pm.pcie_gen_mask == 0)
5437 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5438 if (adev->pm.pcie_mlw_mask == 0)
5439 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 5440 return;
cd474ba0 5441 }
d0dd7f0c 5442
c5313457
HK
5443 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5444 return;
5445
dbaa922b
AD
5446 pcie_bandwidth_available(adev->pdev, NULL,
5447 &platform_speed_cap, &platform_link_width);
c5313457 5448
cd474ba0 5449 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
5450 /* asic caps */
5451 pdev = adev->pdev;
5452 speed_cap = pcie_get_speed_cap(pdev);
5453 if (speed_cap == PCI_SPEED_UNKNOWN) {
5454 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
5455 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5456 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 5457 } else {
2b3a1f51
FX
5458 if (speed_cap == PCIE_SPEED_32_0GT)
5459 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5460 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5461 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5462 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5463 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5464 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5465 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5466 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5467 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5468 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5469 else if (speed_cap == PCIE_SPEED_8_0GT)
5470 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5471 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5472 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5473 else if (speed_cap == PCIE_SPEED_5_0GT)
5474 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5475 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5476 else
5477 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5478 }
5479 /* platform caps */
c5313457 5480 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5481 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5482 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5483 } else {
2b3a1f51
FX
5484 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5485 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5486 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5487 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5488 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5489 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5490 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5491 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5492 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5493 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5494 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5495 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5496 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5497 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5498 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5499 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5500 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5501 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5502 else
5503 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5504
cd474ba0
AD
5505 }
5506 }
5507 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5508 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5509 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5510 } else {
c5313457 5511 switch (platform_link_width) {
5d9a6330 5512 case PCIE_LNK_X32:
cd474ba0
AD
5513 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5514 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5515 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5516 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5517 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5518 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5519 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5520 break;
5d9a6330 5521 case PCIE_LNK_X16:
cd474ba0
AD
5522 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5523 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5524 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5525 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5526 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5527 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5528 break;
5d9a6330 5529 case PCIE_LNK_X12:
cd474ba0
AD
5530 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5531 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5532 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5533 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5534 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5535 break;
5d9a6330 5536 case PCIE_LNK_X8:
cd474ba0
AD
5537 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5538 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5539 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5540 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5541 break;
5d9a6330 5542 case PCIE_LNK_X4:
cd474ba0
AD
5543 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5544 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5545 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5546 break;
5d9a6330 5547 case PCIE_LNK_X2:
cd474ba0
AD
5548 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5549 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5550 break;
5d9a6330 5551 case PCIE_LNK_X1:
cd474ba0
AD
5552 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5553 break;
5554 default:
5555 break;
5556 }
d0dd7f0c
AD
5557 }
5558 }
5559}
d38ceaf9 5560
08a2fd23
RE
5561/**
5562 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
5563 *
5564 * @adev: amdgpu_device pointer
5565 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
5566 *
5567 * Return true if @peer_adev can access (DMA) @adev through the PCIe
5568 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
5569 * @peer_adev.
5570 */
5571bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
5572 struct amdgpu_device *peer_adev)
5573{
5574#ifdef CONFIG_HSA_AMD_P2P
5575 uint64_t address_mask = peer_adev->dev->dma_mask ?
5576 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
5577 resource_size_t aper_limit =
5578 adev->gmc.aper_base + adev->gmc.aper_size - 1;
ab23c5b9
AS
5579 bool p2p_access = !adev->gmc.xgmi.connected_to_cpu &&
5580 !(pci_p2pdma_distance_many(adev->pdev,
d0fa84f1 5581 &peer_adev->dev, 1, false) < 0);
08a2fd23
RE
5582
5583 return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
5584 adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
5585 !(adev->gmc.aper_base & address_mask ||
5586 aper_limit & address_mask));
5587#else
5588 return false;
5589#endif
5590}
5591
361dbd01
AD
5592int amdgpu_device_baco_enter(struct drm_device *dev)
5593{
1348969a 5594 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5595 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5596
4a580877 5597 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5598 return -ENOTSUPP;
5599
8ab0d6f0 5600 if (ras && adev->ras_enabled &&
acdae216 5601 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5602 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5603
9530273e 5604 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5605}
5606
5607int amdgpu_device_baco_exit(struct drm_device *dev)
5608{
1348969a 5609 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5610 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5611 int ret = 0;
361dbd01 5612
4a580877 5613 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5614 return -ENOTSUPP;
5615
9530273e
EQ
5616 ret = amdgpu_dpm_baco_exit(adev);
5617 if (ret)
5618 return ret;
7a22677b 5619
8ab0d6f0 5620 if (ras && adev->ras_enabled &&
acdae216 5621 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5622 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5623
1bece222
CL
5624 if (amdgpu_passthrough(adev) &&
5625 adev->nbio.funcs->clear_doorbell_interrupt)
5626 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5627
7a22677b 5628 return 0;
361dbd01 5629}
c9a6b82f
AG
5630
5631/**
5632 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5633 * @pdev: PCI device struct
5634 * @state: PCI channel state
5635 *
5636 * Description: Called when a PCI error is detected.
5637 *
5638 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5639 */
5640pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5641{
5642 struct drm_device *dev = pci_get_drvdata(pdev);
5643 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5644 int i;
c9a6b82f
AG
5645
5646 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5647
6894305c
AG
5648 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5649 DRM_WARN("No support for XGMI hive yet...");
5650 return PCI_ERS_RESULT_DISCONNECT;
5651 }
5652
e17e27f9
GC
5653 adev->pci_channel_state = state;
5654
c9a6b82f
AG
5655 switch (state) {
5656 case pci_channel_io_normal:
5657 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5658 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5659 case pci_channel_io_frozen:
5660 /*
d0fb18b5 5661 * Locking adev->reset_domain->sem will prevent any external access
acd89fca
AG
5662 * to GPU during PCI error recovery
5663 */
3675c2f2 5664 amdgpu_device_lock_reset_domain(adev->reset_domain);
e923be99 5665 amdgpu_device_set_mp1_state(adev);
acd89fca
AG
5666
5667 /*
5668 * Block any work scheduling as we do for regular GPU reset
5669 * for the duration of the recovery
5670 */
5671 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5672 struct amdgpu_ring *ring = adev->rings[i];
5673
5674 if (!ring || !ring->sched.thread)
5675 continue;
5676
5677 drm_sched_stop(&ring->sched, NULL);
5678 }
8f8c80f4 5679 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5680 return PCI_ERS_RESULT_NEED_RESET;
5681 case pci_channel_io_perm_failure:
5682 /* Permanent error, prepare for device removal */
5683 return PCI_ERS_RESULT_DISCONNECT;
5684 }
5685
5686 return PCI_ERS_RESULT_NEED_RESET;
5687}
5688
5689/**
5690 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5691 * @pdev: pointer to PCI device
5692 */
5693pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5694{
5695
5696 DRM_INFO("PCI error: mmio enabled callback!!\n");
5697
5698 /* TODO - dump whatever for debugging purposes */
5699
5700 /* This called only if amdgpu_pci_error_detected returns
5701 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5702 * works, no need to reset slot.
5703 */
5704
5705 return PCI_ERS_RESULT_RECOVERED;
5706}
5707
5708/**
5709 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5710 * @pdev: PCI device struct
5711 *
5712 * Description: This routine is called by the pci error recovery
5713 * code after the PCI slot has been reset, just before we
5714 * should resume normal operations.
5715 */
5716pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5717{
5718 struct drm_device *dev = pci_get_drvdata(pdev);
5719 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5720 int r, i;
04442bf7 5721 struct amdgpu_reset_context reset_context;
362c7b91 5722 u32 memsize;
7ac71382 5723 struct list_head device_list;
c9a6b82f
AG
5724
5725 DRM_INFO("PCI error: slot reset callback!!\n");
5726
04442bf7
LL
5727 memset(&reset_context, 0, sizeof(reset_context));
5728
7ac71382 5729 INIT_LIST_HEAD(&device_list);
655ce9cb 5730 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5731
362c7b91
AG
5732 /* wait for asic to come out of reset */
5733 msleep(500);
5734
7ac71382 5735 /* Restore PCI confspace */
c1dd4aa6 5736 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5737
362c7b91
AG
5738 /* confirm ASIC came out of reset */
5739 for (i = 0; i < adev->usec_timeout; i++) {
5740 memsize = amdgpu_asic_get_config_memsize(adev);
5741
5742 if (memsize != 0xffffffff)
5743 break;
5744 udelay(1);
5745 }
5746 if (memsize == 0xffffffff) {
5747 r = -ETIME;
5748 goto out;
5749 }
5750
04442bf7
LL
5751 reset_context.method = AMD_RESET_METHOD_NONE;
5752 reset_context.reset_req_dev = adev;
5753 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5754 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
dac6b808 5755 set_bit(AMDGPU_SKIP_MODE2_RESET, &reset_context.flags);
04442bf7 5756
7afefb81 5757 adev->no_hw_access = true;
04442bf7 5758 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
7afefb81 5759 adev->no_hw_access = false;
c9a6b82f
AG
5760 if (r)
5761 goto out;
5762
04442bf7 5763 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5764
5765out:
c9a6b82f 5766 if (!r) {
c1dd4aa6
AG
5767 if (amdgpu_device_cache_pci_state(adev->pdev))
5768 pci_restore_state(adev->pdev);
5769
c9a6b82f
AG
5770 DRM_INFO("PCIe error recovery succeeded\n");
5771 } else {
5772 DRM_ERROR("PCIe error recovery failed, err:%d", r);
e923be99
AG
5773 amdgpu_device_unset_mp1_state(adev);
5774 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f
AG
5775 }
5776
5777 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5778}
5779
5780/**
5781 * amdgpu_pci_resume() - resume normal ops after PCI reset
5782 * @pdev: pointer to PCI device
5783 *
5784 * Called when the error recovery driver tells us that its
505199a3 5785 * OK to resume normal operation.
c9a6b82f
AG
5786 */
5787void amdgpu_pci_resume(struct pci_dev *pdev)
5788{
5789 struct drm_device *dev = pci_get_drvdata(pdev);
5790 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5791 int i;
c9a6b82f 5792
c9a6b82f
AG
5793
5794 DRM_INFO("PCI error: resume callback!!\n");
acd89fca 5795
e17e27f9
GC
5796 /* Only continue execution for the case of pci_channel_io_frozen */
5797 if (adev->pci_channel_state != pci_channel_io_frozen)
5798 return;
5799
acd89fca
AG
5800 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5801 struct amdgpu_ring *ring = adev->rings[i];
5802
5803 if (!ring || !ring->sched.thread)
5804 continue;
5805
5806
5807 drm_sched_resubmit_jobs(&ring->sched);
5808 drm_sched_start(&ring->sched, true);
5809 }
5810
e923be99
AG
5811 amdgpu_device_unset_mp1_state(adev);
5812 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f 5813}
c1dd4aa6
AG
5814
5815bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5816{
5817 struct drm_device *dev = pci_get_drvdata(pdev);
5818 struct amdgpu_device *adev = drm_to_adev(dev);
5819 int r;
5820
5821 r = pci_save_state(pdev);
5822 if (!r) {
5823 kfree(adev->pci_state);
5824
5825 adev->pci_state = pci_store_saved_state(pdev);
5826
5827 if (!adev->pci_state) {
5828 DRM_ERROR("Failed to store PCI saved state");
5829 return false;
5830 }
5831 } else {
5832 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5833 return false;
5834 }
5835
5836 return true;
5837}
5838
5839bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5840{
5841 struct drm_device *dev = pci_get_drvdata(pdev);
5842 struct amdgpu_device *adev = drm_to_adev(dev);
5843 int r;
5844
5845 if (!adev->pci_state)
5846 return false;
5847
5848 r = pci_load_saved_state(pdev, adev->pci_state);
5849
5850 if (!r) {
5851 pci_restore_state(pdev);
5852 } else {
5853 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5854 return false;
5855 }
5856
5857 return true;
5858}
5859
810085dd
EH
5860void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5861 struct amdgpu_ring *ring)
5862{
5863#ifdef CONFIG_X86_64
b818a5d3 5864 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5865 return;
5866#endif
5867 if (adev->gmc.xgmi.connected_to_cpu)
5868 return;
5869
5870 if (ring && ring->funcs->emit_hdp_flush)
5871 amdgpu_ring_emit_hdp_flush(ring);
5872 else
5873 amdgpu_asic_flush_hdp(adev, ring);
5874}
c1dd4aa6 5875
810085dd
EH
5876void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5877 struct amdgpu_ring *ring)
5878{
5879#ifdef CONFIG_X86_64
b818a5d3 5880 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5881 return;
5882#endif
5883 if (adev->gmc.xgmi.connected_to_cpu)
5884 return;
c1dd4aa6 5885
810085dd
EH
5886 amdgpu_asic_invalidate_hdp(adev, ring);
5887}
34f3a4a9 5888
89a7a870
AG
5889int amdgpu_in_reset(struct amdgpu_device *adev)
5890{
5891 return atomic_read(&adev->reset_domain->in_gpu_reset);
5892 }
5893
34f3a4a9
LY
5894/**
5895 * amdgpu_device_halt() - bring hardware to some kind of halt state
5896 *
5897 * @adev: amdgpu_device pointer
5898 *
5899 * Bring hardware to some kind of halt state so that no one can touch it
5900 * any more. It will help to maintain error context when error occurred.
5901 * Compare to a simple hang, the system will keep stable at least for SSH
5902 * access. Then it should be trivial to inspect the hardware state and
5903 * see what's going on. Implemented as following:
5904 *
5905 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5906 * clears all CPU mappings to device, disallows remappings through page faults
5907 * 2. amdgpu_irq_disable_all() disables all interrupts
5908 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5909 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5910 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5911 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5912 * flush any in flight DMA operations
5913 */
5914void amdgpu_device_halt(struct amdgpu_device *adev)
5915{
5916 struct pci_dev *pdev = adev->pdev;
e0f943b4 5917 struct drm_device *ddev = adev_to_drm(adev);
34f3a4a9
LY
5918
5919 drm_dev_unplug(ddev);
5920
5921 amdgpu_irq_disable_all(adev);
5922
5923 amdgpu_fence_driver_hw_fini(adev);
5924
5925 adev->no_hw_access = true;
5926
5927 amdgpu_device_unmap_mmio(adev);
5928
5929 pci_disable_device(pdev);
5930 pci_wait_for_pending_transaction(pdev);
5931}
86700a40
XD
5932
5933u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5934 u32 reg)
5935{
5936 unsigned long flags, address, data;
5937 u32 r;
5938
5939 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5940 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5941
5942 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5943 WREG32(address, reg * 4);
5944 (void)RREG32(address);
5945 r = RREG32(data);
5946 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5947 return r;
5948}
5949
5950void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5951 u32 reg, u32 v)
5952{
5953 unsigned long flags, address, data;
5954
5955 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5956 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5957
5958 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5959 WREG32(address, reg * 4);
5960 (void)RREG32(address);
5961 WREG32(data, v);
5962 (void)RREG32(data);
5963 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5964}
68ce8b24
CK
5965
5966/**
5967 * amdgpu_device_switch_gang - switch to a new gang
5968 * @adev: amdgpu_device pointer
5969 * @gang: the gang to switch to
5970 *
5971 * Try to switch to a new gang.
5972 * Returns: NULL if we switched to the new gang or a reference to the current
5973 * gang leader.
5974 */
5975struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
5976 struct dma_fence *gang)
5977{
5978 struct dma_fence *old = NULL;
5979
5980 do {
5981 dma_fence_put(old);
5982 rcu_read_lock();
5983 old = dma_fence_get_rcu_safe(&adev->gang_submit);
5984 rcu_read_unlock();
5985
5986 if (old == gang)
5987 break;
5988
5989 if (!dma_fence_is_signaled(old))
5990 return old;
5991
5992 } while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
5993 old, gang) != old);
5994
5995 dma_fence_put(old);
5996 return NULL;
5997}