drm/amdgpu: check df_funcs and its callback pointers
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
fdf2f6c5 33
4562236b 34#include <drm/drm_atomic_helper.h>
fcd70cd3 35#include <drm/drm_probe_helper.h>
d38ceaf9
AD
36#include <drm/amdgpu_drm.h>
37#include <linux/vgaarb.h>
38#include <linux/vga_switcheroo.h>
39#include <linux/efi.h>
40#include "amdgpu.h"
f4b373f4 41#include "amdgpu_trace.h"
d38ceaf9
AD
42#include "amdgpu_i2c.h"
43#include "atom.h"
44#include "amdgpu_atombios.h"
a5bde2f9 45#include "amdgpu_atomfirmware.h"
d0dd7f0c 46#include "amd_pcie.h"
33f34802
KW
47#ifdef CONFIG_DRM_AMDGPU_SI
48#include "si.h"
49#endif
a2e73f56
AD
50#ifdef CONFIG_DRM_AMDGPU_CIK
51#include "cik.h"
52#endif
aaa36a97 53#include "vi.h"
460826e6 54#include "soc15.h"
0a5b8c7b 55#include "nv.h"
d38ceaf9 56#include "bif/bif_4_1_d.h"
9accf2fd 57#include <linux/pci.h>
bec86378 58#include <linux/firmware.h>
89041940 59#include "amdgpu_vf_error.h"
d38ceaf9 60
ba997709 61#include "amdgpu_amdkfd.h"
d2f52ac8 62#include "amdgpu_pm.h"
d38ceaf9 63
5183411b 64#include "amdgpu_xgmi.h"
c030f2e4 65#include "amdgpu_ras.h"
9c7c85f7 66#include "amdgpu_pmu.h"
bd607166 67#include "amdgpu_fru_eeprom.h"
04442bf7 68#include "amdgpu_reset.h"
5183411b 69
d5ea093e 70#include <linux/suspend.h>
c6a6e2db 71#include <drm/task_barrier.h>
3f12acc8 72#include <linux/pm_runtime.h>
d5ea093e 73
f89f8c6b
AG
74#include <drm/drm_drv.h>
75
e2a75f88 76MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 77MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 78MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 79MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 80MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 81MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
b51a26a0 82MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
23c6268e 83MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
ed42cfe1 84MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
42b325e5 85MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
4e52a9f8 86MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
8bf84f60 87MODULE_FIRMWARE("amdgpu/yellow_carp_gpu_info.bin");
e2a75f88 88
2dc80b00
S
89#define AMDGPU_RESUME_MS 2000
90
050091ab 91const char *amdgpu_asic_name[] = {
da69c161
KW
92 "TAHITI",
93 "PITCAIRN",
94 "VERDE",
95 "OLAND",
96 "HAINAN",
d38ceaf9
AD
97 "BONAIRE",
98 "KAVERI",
99 "KABINI",
100 "HAWAII",
101 "MULLINS",
102 "TOPAZ",
103 "TONGA",
48299f95 104 "FIJI",
d38ceaf9 105 "CARRIZO",
139f4917 106 "STONEY",
2cc0c0b5
FC
107 "POLARIS10",
108 "POLARIS11",
c4642a47 109 "POLARIS12",
48ff108d 110 "VEGAM",
d4196f01 111 "VEGA10",
8fab806a 112 "VEGA12",
956fcddc 113 "VEGA20",
2ca8a5d2 114 "RAVEN",
d6c3b24e 115 "ARCTURUS",
1eee4228 116 "RENOIR",
d46b417a 117 "ALDEBARAN",
852a6626 118 "NAVI10",
d0f56dc2 119 "CYAN_SKILLFISH",
87dbad02 120 "NAVI14",
9802f5d7 121 "NAVI12",
ccaf72d3 122 "SIENNA_CICHLID",
ddd8fbe7 123 "NAVY_FLOUNDER",
4f1e9a76 124 "VANGOGH",
a2468e04 125 "DIMGREY_CAVEFISH",
6f169591 126 "BEIGE_GOBY",
ee9236b7 127 "YELLOW_CARP",
3ae695d6 128 "IP DISCOVERY",
d38ceaf9
AD
129 "LAST",
130};
131
dcea6e65
KR
132/**
133 * DOC: pcie_replay_count
134 *
135 * The amdgpu driver provides a sysfs API for reporting the total number
136 * of PCIe replays (NAKs)
137 * The file pcie_replay_count is used for this and returns the total
138 * number of replays as a sum of the NAKs generated and NAKs received
139 */
140
141static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
142 struct device_attribute *attr, char *buf)
143{
144 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 145 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
146 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
147
36000c7a 148 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
149}
150
151static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
152 amdgpu_device_get_pcie_replay_count, NULL);
153
5494d864
AD
154static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
155
bd607166
KR
156/**
157 * DOC: product_name
158 *
159 * The amdgpu driver provides a sysfs API for reporting the product name
160 * for the device
161 * The file serial_number is used for this and returns the product name
162 * as returned from the FRU.
163 * NOTE: This is only available for certain server cards
164 */
165
166static ssize_t amdgpu_device_get_product_name(struct device *dev,
167 struct device_attribute *attr, char *buf)
168{
169 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 170 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 171
36000c7a 172 return sysfs_emit(buf, "%s\n", adev->product_name);
bd607166
KR
173}
174
175static DEVICE_ATTR(product_name, S_IRUGO,
176 amdgpu_device_get_product_name, NULL);
177
178/**
179 * DOC: product_number
180 *
181 * The amdgpu driver provides a sysfs API for reporting the part number
182 * for the device
183 * The file serial_number is used for this and returns the part number
184 * as returned from the FRU.
185 * NOTE: This is only available for certain server cards
186 */
187
188static ssize_t amdgpu_device_get_product_number(struct device *dev,
189 struct device_attribute *attr, char *buf)
190{
191 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 192 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 193
36000c7a 194 return sysfs_emit(buf, "%s\n", adev->product_number);
bd607166
KR
195}
196
197static DEVICE_ATTR(product_number, S_IRUGO,
198 amdgpu_device_get_product_number, NULL);
199
200/**
201 * DOC: serial_number
202 *
203 * The amdgpu driver provides a sysfs API for reporting the serial number
204 * for the device
205 * The file serial_number is used for this and returns the serial number
206 * as returned from the FRU.
207 * NOTE: This is only available for certain server cards
208 */
209
210static ssize_t amdgpu_device_get_serial_number(struct device *dev,
211 struct device_attribute *attr, char *buf)
212{
213 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 214 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 215
36000c7a 216 return sysfs_emit(buf, "%s\n", adev->serial);
bd607166
KR
217}
218
219static DEVICE_ATTR(serial_number, S_IRUGO,
220 amdgpu_device_get_serial_number, NULL);
221
fd496ca8 222/**
b98c6299 223 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
224 *
225 * @dev: drm_device pointer
226 *
b98c6299 227 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
228 * otherwise return false.
229 */
b98c6299 230bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
231{
232 struct amdgpu_device *adev = drm_to_adev(dev);
233
b98c6299 234 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
235 return true;
236 return false;
237}
238
e3ecdffa 239/**
0330b848 240 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
241 *
242 * @dev: drm_device pointer
243 *
b98c6299 244 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
245 * otherwise return false.
246 */
31af062a 247bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 248{
1348969a 249 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 250
b98c6299
AD
251 if (adev->has_pr3 ||
252 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
253 return true;
254 return false;
255}
256
a69cba42
AD
257/**
258 * amdgpu_device_supports_baco - Does the device support BACO
259 *
260 * @dev: drm_device pointer
261 *
262 * Returns true if the device supporte BACO,
263 * otherwise return false.
264 */
265bool amdgpu_device_supports_baco(struct drm_device *dev)
266{
1348969a 267 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
268
269 return amdgpu_asic_supports_baco(adev);
270}
271
3fa8f89d
S
272/**
273 * amdgpu_device_supports_smart_shift - Is the device dGPU with
274 * smart shift support
275 *
276 * @dev: drm_device pointer
277 *
278 * Returns true if the device is a dGPU with Smart Shift support,
279 * otherwise returns false.
280 */
281bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
282{
283 return (amdgpu_device_supports_boco(dev) &&
284 amdgpu_acpi_is_power_shift_control_supported());
285}
286
6e3cd2a9
MCC
287/*
288 * VRAM access helper functions
289 */
290
e35e2b11 291/**
048af66b 292 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
e35e2b11
TY
293 *
294 * @adev: amdgpu_device pointer
295 * @pos: offset of the buffer in vram
296 * @buf: virtual address of the buffer in system memory
297 * @size: read/write size, sizeof(@buf) must > @size
298 * @write: true - write to vram, otherwise - read from vram
299 */
048af66b
KW
300void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
301 void *buf, size_t size, bool write)
e35e2b11 302{
e35e2b11 303 unsigned long flags;
048af66b
KW
304 uint32_t hi = ~0, tmp = 0;
305 uint32_t *data = buf;
ce05ac56 306 uint64_t last;
f89f8c6b 307 int idx;
ce05ac56 308
c58a863b 309 if (!drm_dev_enter(adev_to_drm(adev), &idx))
f89f8c6b 310 return;
9d11eb0d 311
048af66b
KW
312 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
313
314 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
315 for (last = pos + size; pos < last; pos += 4) {
316 tmp = pos >> 31;
317
318 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
319 if (tmp != hi) {
320 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
321 hi = tmp;
322 }
323 if (write)
324 WREG32_NO_KIQ(mmMM_DATA, *data++);
325 else
326 *data++ = RREG32_NO_KIQ(mmMM_DATA);
327 }
328
329 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
330 drm_dev_exit(idx);
331}
332
333/**
bbe04dec 334 * amdgpu_device_aper_access - access vram by vram aperature
048af66b
KW
335 *
336 * @adev: amdgpu_device pointer
337 * @pos: offset of the buffer in vram
338 * @buf: virtual address of the buffer in system memory
339 * @size: read/write size, sizeof(@buf) must > @size
340 * @write: true - write to vram, otherwise - read from vram
341 *
342 * The return value means how many bytes have been transferred.
343 */
344size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
345 void *buf, size_t size, bool write)
346{
9d11eb0d 347#ifdef CONFIG_64BIT
048af66b
KW
348 void __iomem *addr;
349 size_t count = 0;
350 uint64_t last;
351
352 if (!adev->mman.aper_base_kaddr)
353 return 0;
354
9d11eb0d
CK
355 last = min(pos + size, adev->gmc.visible_vram_size);
356 if (last > pos) {
048af66b
KW
357 addr = adev->mman.aper_base_kaddr + pos;
358 count = last - pos;
9d11eb0d
CK
359
360 if (write) {
361 memcpy_toio(addr, buf, count);
362 mb();
810085dd 363 amdgpu_device_flush_hdp(adev, NULL);
9d11eb0d 364 } else {
810085dd 365 amdgpu_device_invalidate_hdp(adev, NULL);
9d11eb0d
CK
366 mb();
367 memcpy_fromio(buf, addr, count);
368 }
369
9d11eb0d 370 }
048af66b
KW
371
372 return count;
373#else
374 return 0;
9d11eb0d 375#endif
048af66b 376}
9d11eb0d 377
048af66b
KW
378/**
379 * amdgpu_device_vram_access - read/write a buffer in vram
380 *
381 * @adev: amdgpu_device pointer
382 * @pos: offset of the buffer in vram
383 * @buf: virtual address of the buffer in system memory
384 * @size: read/write size, sizeof(@buf) must > @size
385 * @write: true - write to vram, otherwise - read from vram
386 */
387void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
388 void *buf, size_t size, bool write)
389{
390 size_t count;
e35e2b11 391
048af66b
KW
392 /* try to using vram apreature to access vram first */
393 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
394 size -= count;
395 if (size) {
396 /* using MM to access rest vram */
397 pos += count;
398 buf += count;
399 amdgpu_device_mm_access(adev, pos, buf, size, write);
e35e2b11
TY
400 }
401}
402
d38ceaf9 403/*
f7ee1874 404 * register access helper functions.
d38ceaf9 405 */
56b53c0b
DL
406
407/* Check if hw access should be skipped because of hotplug or device error */
408bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
409{
7afefb81 410 if (adev->no_hw_access)
56b53c0b
DL
411 return true;
412
413#ifdef CONFIG_LOCKDEP
414 /*
415 * This is a bit complicated to understand, so worth a comment. What we assert
416 * here is that the GPU reset is not running on another thread in parallel.
417 *
418 * For this we trylock the read side of the reset semaphore, if that succeeds
419 * we know that the reset is not running in paralell.
420 *
421 * If the trylock fails we assert that we are either already holding the read
422 * side of the lock or are the reset thread itself and hold the write side of
423 * the lock.
424 */
425 if (in_task()) {
426 if (down_read_trylock(&adev->reset_sem))
427 up_read(&adev->reset_sem);
428 else
429 lockdep_assert_held(&adev->reset_sem);
430 }
431#endif
432 return false;
433}
434
e3ecdffa 435/**
f7ee1874 436 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
437 *
438 * @adev: amdgpu_device pointer
439 * @reg: dword aligned register offset
440 * @acc_flags: access flags which require special behavior
441 *
442 * Returns the 32 bit value from the offset specified.
443 */
f7ee1874
HZ
444uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
445 uint32_t reg, uint32_t acc_flags)
d38ceaf9 446{
f4b373f4
TSD
447 uint32_t ret;
448
56b53c0b 449 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
450 return 0;
451
f7ee1874
HZ
452 if ((reg * 4) < adev->rmmio_size) {
453 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
454 amdgpu_sriov_runtime(adev) &&
455 down_read_trylock(&adev->reset_sem)) {
456 ret = amdgpu_kiq_rreg(adev, reg);
457 up_read(&adev->reset_sem);
458 } else {
459 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
460 }
461 } else {
462 ret = adev->pcie_rreg(adev, reg * 4);
81202807 463 }
bc992ba5 464
f7ee1874 465 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 466
f4b373f4 467 return ret;
d38ceaf9
AD
468}
469
421a2a30
ML
470/*
471 * MMIO register read with bytes helper functions
472 * @offset:bytes offset from MMIO start
473 *
474*/
475
e3ecdffa
AD
476/**
477 * amdgpu_mm_rreg8 - read a memory mapped IO register
478 *
479 * @adev: amdgpu_device pointer
480 * @offset: byte aligned register offset
481 *
482 * Returns the 8 bit value from the offset specified.
483 */
7cbbc745
AG
484uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
485{
56b53c0b 486 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
487 return 0;
488
421a2a30
ML
489 if (offset < adev->rmmio_size)
490 return (readb(adev->rmmio + offset));
491 BUG();
492}
493
494/*
495 * MMIO register write with bytes helper functions
496 * @offset:bytes offset from MMIO start
497 * @value: the value want to be written to the register
498 *
499*/
e3ecdffa
AD
500/**
501 * amdgpu_mm_wreg8 - read a memory mapped IO register
502 *
503 * @adev: amdgpu_device pointer
504 * @offset: byte aligned register offset
505 * @value: 8 bit value to write
506 *
507 * Writes the value specified to the offset specified.
508 */
7cbbc745
AG
509void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
510{
56b53c0b 511 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
512 return;
513
421a2a30
ML
514 if (offset < adev->rmmio_size)
515 writeb(value, adev->rmmio + offset);
516 else
517 BUG();
518}
519
e3ecdffa 520/**
f7ee1874 521 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
522 *
523 * @adev: amdgpu_device pointer
524 * @reg: dword aligned register offset
525 * @v: 32 bit value to write to the register
526 * @acc_flags: access flags which require special behavior
527 *
528 * Writes the value specified to the offset specified.
529 */
f7ee1874
HZ
530void amdgpu_device_wreg(struct amdgpu_device *adev,
531 uint32_t reg, uint32_t v,
532 uint32_t acc_flags)
d38ceaf9 533{
56b53c0b 534 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
535 return;
536
f7ee1874
HZ
537 if ((reg * 4) < adev->rmmio_size) {
538 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
539 amdgpu_sriov_runtime(adev) &&
540 down_read_trylock(&adev->reset_sem)) {
541 amdgpu_kiq_wreg(adev, reg, v);
542 up_read(&adev->reset_sem);
543 } else {
544 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
545 }
546 } else {
547 adev->pcie_wreg(adev, reg * 4, v);
81202807 548 }
bc992ba5 549
f7ee1874 550 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 551}
d38ceaf9 552
2e0cc4d4
ML
553/*
554 * amdgpu_mm_wreg_mmio_rlc - write register either with mmio or with RLC path if in range
555 *
556 * this function is invoked only the debugfs register access
557 * */
f7ee1874
HZ
558void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
559 uint32_t reg, uint32_t v)
2e0cc4d4 560{
56b53c0b 561 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
562 return;
563
2e0cc4d4 564 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
565 adev->gfx.rlc.funcs &&
566 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4 567 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
1a4772d9 568 return adev->gfx.rlc.funcs->sriov_wreg(adev, reg, v, 0, 0);
f7ee1874
HZ
569 } else {
570 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 571 }
d38ceaf9
AD
572}
573
d38ceaf9
AD
574/**
575 * amdgpu_mm_rdoorbell - read a doorbell dword
576 *
577 * @adev: amdgpu_device pointer
578 * @index: doorbell index
579 *
580 * Returns the value in the doorbell aperture at the
581 * requested doorbell index (CIK).
582 */
583u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
584{
56b53c0b 585 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
586 return 0;
587
d38ceaf9
AD
588 if (index < adev->doorbell.num_doorbells) {
589 return readl(adev->doorbell.ptr + index);
590 } else {
591 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
592 return 0;
593 }
594}
595
596/**
597 * amdgpu_mm_wdoorbell - write a doorbell dword
598 *
599 * @adev: amdgpu_device pointer
600 * @index: doorbell index
601 * @v: value to write
602 *
603 * Writes @v to the doorbell aperture at the
604 * requested doorbell index (CIK).
605 */
606void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
607{
56b53c0b 608 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
609 return;
610
d38ceaf9
AD
611 if (index < adev->doorbell.num_doorbells) {
612 writel(v, adev->doorbell.ptr + index);
613 } else {
614 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
615 }
616}
617
832be404
KW
618/**
619 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
620 *
621 * @adev: amdgpu_device pointer
622 * @index: doorbell index
623 *
624 * Returns the value in the doorbell aperture at the
625 * requested doorbell index (VEGA10+).
626 */
627u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
628{
56b53c0b 629 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
630 return 0;
631
832be404
KW
632 if (index < adev->doorbell.num_doorbells) {
633 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
634 } else {
635 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
636 return 0;
637 }
638}
639
640/**
641 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
642 *
643 * @adev: amdgpu_device pointer
644 * @index: doorbell index
645 * @v: value to write
646 *
647 * Writes @v to the doorbell aperture at the
648 * requested doorbell index (VEGA10+).
649 */
650void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
651{
56b53c0b 652 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
653 return;
654
832be404
KW
655 if (index < adev->doorbell.num_doorbells) {
656 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
657 } else {
658 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
659 }
660}
661
1bba3683
HZ
662/**
663 * amdgpu_device_indirect_rreg - read an indirect register
664 *
665 * @adev: amdgpu_device pointer
666 * @pcie_index: mmio register offset
667 * @pcie_data: mmio register offset
22f453fb 668 * @reg_addr: indirect register address to read from
1bba3683
HZ
669 *
670 * Returns the value of indirect register @reg_addr
671 */
672u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
673 u32 pcie_index, u32 pcie_data,
674 u32 reg_addr)
675{
676 unsigned long flags;
677 u32 r;
678 void __iomem *pcie_index_offset;
679 void __iomem *pcie_data_offset;
680
681 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
682 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
683 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
684
685 writel(reg_addr, pcie_index_offset);
686 readl(pcie_index_offset);
687 r = readl(pcie_data_offset);
688 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
689
690 return r;
691}
692
693/**
694 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
695 *
696 * @adev: amdgpu_device pointer
697 * @pcie_index: mmio register offset
698 * @pcie_data: mmio register offset
22f453fb 699 * @reg_addr: indirect register address to read from
1bba3683
HZ
700 *
701 * Returns the value of indirect register @reg_addr
702 */
703u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
704 u32 pcie_index, u32 pcie_data,
705 u32 reg_addr)
706{
707 unsigned long flags;
708 u64 r;
709 void __iomem *pcie_index_offset;
710 void __iomem *pcie_data_offset;
711
712 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
713 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
714 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
715
716 /* read low 32 bits */
717 writel(reg_addr, pcie_index_offset);
718 readl(pcie_index_offset);
719 r = readl(pcie_data_offset);
720 /* read high 32 bits */
721 writel(reg_addr + 4, pcie_index_offset);
722 readl(pcie_index_offset);
723 r |= ((u64)readl(pcie_data_offset) << 32);
724 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
725
726 return r;
727}
728
729/**
730 * amdgpu_device_indirect_wreg - write an indirect register address
731 *
732 * @adev: amdgpu_device pointer
733 * @pcie_index: mmio register offset
734 * @pcie_data: mmio register offset
735 * @reg_addr: indirect register offset
736 * @reg_data: indirect register data
737 *
738 */
739void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
740 u32 pcie_index, u32 pcie_data,
741 u32 reg_addr, u32 reg_data)
742{
743 unsigned long flags;
744 void __iomem *pcie_index_offset;
745 void __iomem *pcie_data_offset;
746
747 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
748 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
749 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
750
751 writel(reg_addr, pcie_index_offset);
752 readl(pcie_index_offset);
753 writel(reg_data, pcie_data_offset);
754 readl(pcie_data_offset);
755 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
756}
757
758/**
759 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
760 *
761 * @adev: amdgpu_device pointer
762 * @pcie_index: mmio register offset
763 * @pcie_data: mmio register offset
764 * @reg_addr: indirect register offset
765 * @reg_data: indirect register data
766 *
767 */
768void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
769 u32 pcie_index, u32 pcie_data,
770 u32 reg_addr, u64 reg_data)
771{
772 unsigned long flags;
773 void __iomem *pcie_index_offset;
774 void __iomem *pcie_data_offset;
775
776 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
777 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
778 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
779
780 /* write low 32 bits */
781 writel(reg_addr, pcie_index_offset);
782 readl(pcie_index_offset);
783 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
784 readl(pcie_data_offset);
785 /* write high 32 bits */
786 writel(reg_addr + 4, pcie_index_offset);
787 readl(pcie_index_offset);
788 writel((u32)(reg_data >> 32), pcie_data_offset);
789 readl(pcie_data_offset);
790 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
791}
792
d38ceaf9
AD
793/**
794 * amdgpu_invalid_rreg - dummy reg read function
795 *
982a820b 796 * @adev: amdgpu_device pointer
d38ceaf9
AD
797 * @reg: offset of register
798 *
799 * Dummy register read function. Used for register blocks
800 * that certain asics don't have (all asics).
801 * Returns the value in the register.
802 */
803static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
804{
805 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
806 BUG();
807 return 0;
808}
809
810/**
811 * amdgpu_invalid_wreg - dummy reg write function
812 *
982a820b 813 * @adev: amdgpu_device pointer
d38ceaf9
AD
814 * @reg: offset of register
815 * @v: value to write to the register
816 *
817 * Dummy register read function. Used for register blocks
818 * that certain asics don't have (all asics).
819 */
820static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
821{
822 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
823 reg, v);
824 BUG();
825}
826
4fa1c6a6
TZ
827/**
828 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
829 *
982a820b 830 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
831 * @reg: offset of register
832 *
833 * Dummy register read function. Used for register blocks
834 * that certain asics don't have (all asics).
835 * Returns the value in the register.
836 */
837static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
838{
839 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
840 BUG();
841 return 0;
842}
843
844/**
845 * amdgpu_invalid_wreg64 - dummy reg write function
846 *
982a820b 847 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
848 * @reg: offset of register
849 * @v: value to write to the register
850 *
851 * Dummy register read function. Used for register blocks
852 * that certain asics don't have (all asics).
853 */
854static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
855{
856 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
857 reg, v);
858 BUG();
859}
860
d38ceaf9
AD
861/**
862 * amdgpu_block_invalid_rreg - dummy reg read function
863 *
982a820b 864 * @adev: amdgpu_device pointer
d38ceaf9
AD
865 * @block: offset of instance
866 * @reg: offset of register
867 *
868 * Dummy register read function. Used for register blocks
869 * that certain asics don't have (all asics).
870 * Returns the value in the register.
871 */
872static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
873 uint32_t block, uint32_t reg)
874{
875 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
876 reg, block);
877 BUG();
878 return 0;
879}
880
881/**
882 * amdgpu_block_invalid_wreg - dummy reg write function
883 *
982a820b 884 * @adev: amdgpu_device pointer
d38ceaf9
AD
885 * @block: offset of instance
886 * @reg: offset of register
887 * @v: value to write to the register
888 *
889 * Dummy register read function. Used for register blocks
890 * that certain asics don't have (all asics).
891 */
892static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
893 uint32_t block,
894 uint32_t reg, uint32_t v)
895{
896 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
897 reg, block, v);
898 BUG();
899}
900
4d2997ab
AD
901/**
902 * amdgpu_device_asic_init - Wrapper for atom asic_init
903 *
982a820b 904 * @adev: amdgpu_device pointer
4d2997ab
AD
905 *
906 * Does any asic specific work and then calls atom asic init.
907 */
908static int amdgpu_device_asic_init(struct amdgpu_device *adev)
909{
910 amdgpu_asic_pre_asic_init(adev);
911
912 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
913}
914
e3ecdffa
AD
915/**
916 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
917 *
982a820b 918 * @adev: amdgpu_device pointer
e3ecdffa
AD
919 *
920 * Allocates a scratch page of VRAM for use by various things in the
921 * driver.
922 */
06ec9070 923static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 924{
a4a02777
CK
925 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
926 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
927 &adev->vram_scratch.robj,
928 &adev->vram_scratch.gpu_addr,
929 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
930}
931
e3ecdffa
AD
932/**
933 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
934 *
982a820b 935 * @adev: amdgpu_device pointer
e3ecdffa
AD
936 *
937 * Frees the VRAM scratch page.
938 */
06ec9070 939static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 940{
078af1a3 941 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
942}
943
944/**
9c3f2b54 945 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
946 *
947 * @adev: amdgpu_device pointer
948 * @registers: pointer to the register array
949 * @array_size: size of the register array
950 *
951 * Programs an array or registers with and and or masks.
952 * This is a helper for setting golden registers.
953 */
9c3f2b54
AD
954void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
955 const u32 *registers,
956 const u32 array_size)
d38ceaf9
AD
957{
958 u32 tmp, reg, and_mask, or_mask;
959 int i;
960
961 if (array_size % 3)
962 return;
963
964 for (i = 0; i < array_size; i +=3) {
965 reg = registers[i + 0];
966 and_mask = registers[i + 1];
967 or_mask = registers[i + 2];
968
969 if (and_mask == 0xffffffff) {
970 tmp = or_mask;
971 } else {
972 tmp = RREG32(reg);
973 tmp &= ~and_mask;
e0d07657
HZ
974 if (adev->family >= AMDGPU_FAMILY_AI)
975 tmp |= (or_mask & and_mask);
976 else
977 tmp |= or_mask;
d38ceaf9
AD
978 }
979 WREG32(reg, tmp);
980 }
981}
982
e3ecdffa
AD
983/**
984 * amdgpu_device_pci_config_reset - reset the GPU
985 *
986 * @adev: amdgpu_device pointer
987 *
988 * Resets the GPU using the pci config reset sequence.
989 * Only applicable to asics prior to vega10.
990 */
8111c387 991void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
992{
993 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
994}
995
af484df8
AD
996/**
997 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
998 *
999 * @adev: amdgpu_device pointer
1000 *
1001 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1002 */
1003int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1004{
1005 return pci_reset_function(adev->pdev);
1006}
1007
d38ceaf9
AD
1008/*
1009 * GPU doorbell aperture helpers function.
1010 */
1011/**
06ec9070 1012 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
1013 *
1014 * @adev: amdgpu_device pointer
1015 *
1016 * Init doorbell driver information (CIK)
1017 * Returns 0 on success, error on failure.
1018 */
06ec9070 1019static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 1020{
6585661d 1021
705e519e
CK
1022 /* No doorbell on SI hardware generation */
1023 if (adev->asic_type < CHIP_BONAIRE) {
1024 adev->doorbell.base = 0;
1025 adev->doorbell.size = 0;
1026 adev->doorbell.num_doorbells = 0;
1027 adev->doorbell.ptr = NULL;
1028 return 0;
1029 }
1030
d6895ad3
CK
1031 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1032 return -EINVAL;
1033
22357775
AD
1034 amdgpu_asic_init_doorbell_index(adev);
1035
d38ceaf9
AD
1036 /* doorbell bar mapping */
1037 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1038 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1039
edf600da 1040 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
9564f192 1041 adev->doorbell_index.max_assignment+1);
d38ceaf9
AD
1042 if (adev->doorbell.num_doorbells == 0)
1043 return -EINVAL;
1044
ec3db8a6 1045 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
88dc26e4
OZ
1046 * paging queue doorbell use the second page. The
1047 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1048 * doorbells are in the first page. So with paging queue enabled,
1049 * the max num_doorbells should + 1 page (0x400 in dword)
ec3db8a6
PY
1050 */
1051 if (adev->asic_type >= CHIP_VEGA10)
88dc26e4 1052 adev->doorbell.num_doorbells += 0x400;
ec3db8a6 1053
8972e5d2
CK
1054 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1055 adev->doorbell.num_doorbells *
1056 sizeof(u32));
1057 if (adev->doorbell.ptr == NULL)
d38ceaf9 1058 return -ENOMEM;
d38ceaf9
AD
1059
1060 return 0;
1061}
1062
1063/**
06ec9070 1064 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
1065 *
1066 * @adev: amdgpu_device pointer
1067 *
1068 * Tear down doorbell driver information (CIK)
1069 */
06ec9070 1070static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1071{
1072 iounmap(adev->doorbell.ptr);
1073 adev->doorbell.ptr = NULL;
1074}
1075
22cb0164 1076
d38ceaf9
AD
1077
1078/*
06ec9070 1079 * amdgpu_device_wb_*()
455a7bc2 1080 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1081 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1082 */
1083
1084/**
06ec9070 1085 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1086 *
1087 * @adev: amdgpu_device pointer
1088 *
1089 * Disables Writeback and frees the Writeback memory (all asics).
1090 * Used at driver shutdown.
1091 */
06ec9070 1092static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1093{
1094 if (adev->wb.wb_obj) {
a76ed485
AD
1095 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1096 &adev->wb.gpu_addr,
1097 (void **)&adev->wb.wb);
d38ceaf9
AD
1098 adev->wb.wb_obj = NULL;
1099 }
1100}
1101
1102/**
06ec9070 1103 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
d38ceaf9
AD
1104 *
1105 * @adev: amdgpu_device pointer
1106 *
455a7bc2 1107 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1108 * Used at driver startup.
1109 * Returns 0 on success or an -error on failure.
1110 */
06ec9070 1111static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1112{
1113 int r;
1114
1115 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1116 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1117 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1118 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1119 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1120 (void **)&adev->wb.wb);
d38ceaf9
AD
1121 if (r) {
1122 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1123 return r;
1124 }
d38ceaf9
AD
1125
1126 adev->wb.num_wb = AMDGPU_MAX_WB;
1127 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1128
1129 /* clear wb memory */
73469585 1130 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1131 }
1132
1133 return 0;
1134}
1135
1136/**
131b4b36 1137 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1138 *
1139 * @adev: amdgpu_device pointer
1140 * @wb: wb index
1141 *
1142 * Allocate a wb slot for use by the driver (all asics).
1143 * Returns 0 on success or -EINVAL on failure.
1144 */
131b4b36 1145int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1146{
1147 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1148
97407b63 1149 if (offset < adev->wb.num_wb) {
7014285a 1150 __set_bit(offset, adev->wb.used);
63ae07ca 1151 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1152 return 0;
1153 } else {
1154 return -EINVAL;
1155 }
1156}
1157
d38ceaf9 1158/**
131b4b36 1159 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1160 *
1161 * @adev: amdgpu_device pointer
1162 * @wb: wb index
1163 *
1164 * Free a wb slot allocated for use by the driver (all asics)
1165 */
131b4b36 1166void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1167{
73469585 1168 wb >>= 3;
d38ceaf9 1169 if (wb < adev->wb.num_wb)
73469585 1170 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1171}
1172
d6895ad3
CK
1173/**
1174 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1175 *
1176 * @adev: amdgpu_device pointer
1177 *
1178 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1179 * to fail, but if any of the BARs is not accessible after the size we abort
1180 * driver loading by returning -ENODEV.
1181 */
1182int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1183{
453f617a 1184 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1185 struct pci_bus *root;
1186 struct resource *res;
1187 unsigned i;
d6895ad3
CK
1188 u16 cmd;
1189 int r;
1190
0c03b912 1191 /* Bypass for VF */
1192 if (amdgpu_sriov_vf(adev))
1193 return 0;
1194
b7221f2b
AD
1195 /* skip if the bios has already enabled large BAR */
1196 if (adev->gmc.real_vram_size &&
1197 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1198 return 0;
1199
31b8adab
CK
1200 /* Check if the root BUS has 64bit memory resources */
1201 root = adev->pdev->bus;
1202 while (root->parent)
1203 root = root->parent;
1204
1205 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1206 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1207 res->start > 0x100000000ull)
1208 break;
1209 }
1210
1211 /* Trying to resize is pointless without a root hub window above 4GB */
1212 if (!res)
1213 return 0;
1214
453f617a
ND
1215 /* Limit the BAR size to what is available */
1216 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1217 rbar_size);
1218
d6895ad3
CK
1219 /* Disable memory decoding while we change the BAR addresses and size */
1220 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1221 pci_write_config_word(adev->pdev, PCI_COMMAND,
1222 cmd & ~PCI_COMMAND_MEMORY);
1223
1224 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 1225 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
1226 if (adev->asic_type >= CHIP_BONAIRE)
1227 pci_release_resource(adev->pdev, 2);
1228
1229 pci_release_resource(adev->pdev, 0);
1230
1231 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1232 if (r == -ENOSPC)
1233 DRM_INFO("Not enough PCI address space for a large BAR.");
1234 else if (r && r != -ENOTSUPP)
1235 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1236
1237 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1238
1239 /* When the doorbell or fb BAR isn't available we have no chance of
1240 * using the device.
1241 */
06ec9070 1242 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
1243 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1244 return -ENODEV;
1245
1246 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1247
1248 return 0;
1249}
a05502e5 1250
d38ceaf9
AD
1251/*
1252 * GPU helpers function.
1253 */
1254/**
39c640c0 1255 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1256 *
1257 * @adev: amdgpu_device pointer
1258 *
c836fec5
JQ
1259 * Check if the asic has been initialized (all asics) at driver startup
1260 * or post is needed if hw reset is performed.
1261 * Returns true if need or false if not.
d38ceaf9 1262 */
39c640c0 1263bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1264{
1265 uint32_t reg;
1266
bec86378
ML
1267 if (amdgpu_sriov_vf(adev))
1268 return false;
1269
1270 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1271 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1272 * some old smc fw still need driver do vPost otherwise gpu hang, while
1273 * those smc fw version above 22.15 doesn't have this flaw, so we force
1274 * vpost executed for smc version below 22.15
bec86378
ML
1275 */
1276 if (adev->asic_type == CHIP_FIJI) {
1277 int err;
1278 uint32_t fw_ver;
1279 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1280 /* force vPost if error occured */
1281 if (err)
1282 return true;
1283
1284 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1285 if (fw_ver < 0x00160e00)
1286 return true;
bec86378 1287 }
bec86378 1288 }
91fe77eb 1289
e3c1b071 1290 /* Don't post if we need to reset whole hive on init */
1291 if (adev->gmc.xgmi.pending_reset)
1292 return false;
1293
91fe77eb 1294 if (adev->has_hw_reset) {
1295 adev->has_hw_reset = false;
1296 return true;
1297 }
1298
1299 /* bios scratch used on CIK+ */
1300 if (adev->asic_type >= CHIP_BONAIRE)
1301 return amdgpu_atombios_scratch_need_asic_init(adev);
1302
1303 /* check MEM_SIZE for older asics */
1304 reg = amdgpu_asic_get_config_memsize(adev);
1305
1306 if ((reg != 0) && (reg != 0xffffffff))
1307 return false;
1308
1309 return true;
bec86378
ML
1310}
1311
d38ceaf9
AD
1312/* if we get transitioned to only one device, take VGA back */
1313/**
06ec9070 1314 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9 1315 *
bf44e8ce 1316 * @pdev: PCI device pointer
d38ceaf9
AD
1317 * @state: enable/disable vga decode
1318 *
1319 * Enable/disable vga decode (all asics).
1320 * Returns VGA resource flags.
1321 */
bf44e8ce
CH
1322static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1323 bool state)
d38ceaf9 1324{
bf44e8ce 1325 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
d38ceaf9
AD
1326 amdgpu_asic_set_vga_state(adev, state);
1327 if (state)
1328 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1329 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1330 else
1331 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1332}
1333
e3ecdffa
AD
1334/**
1335 * amdgpu_device_check_block_size - validate the vm block size
1336 *
1337 * @adev: amdgpu_device pointer
1338 *
1339 * Validates the vm block size specified via module parameter.
1340 * The vm block size defines number of bits in page table versus page directory,
1341 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1342 * page table and the remaining bits are in the page directory.
1343 */
06ec9070 1344static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1345{
1346 /* defines number of bits in page table versus page directory,
1347 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1348 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
1349 if (amdgpu_vm_block_size == -1)
1350 return;
a1adf8be 1351
bab4fee7 1352 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1353 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1354 amdgpu_vm_block_size);
97489129 1355 amdgpu_vm_block_size = -1;
a1adf8be 1356 }
a1adf8be
CZ
1357}
1358
e3ecdffa
AD
1359/**
1360 * amdgpu_device_check_vm_size - validate the vm size
1361 *
1362 * @adev: amdgpu_device pointer
1363 *
1364 * Validates the vm size in GB specified via module parameter.
1365 * The VM size is the size of the GPU virtual memory space in GB.
1366 */
06ec9070 1367static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1368{
64dab074
AD
1369 /* no need to check the default value */
1370 if (amdgpu_vm_size == -1)
1371 return;
1372
83ca145d
ZJ
1373 if (amdgpu_vm_size < 1) {
1374 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1375 amdgpu_vm_size);
f3368128 1376 amdgpu_vm_size = -1;
83ca145d 1377 }
83ca145d
ZJ
1378}
1379
7951e376
RZ
1380static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1381{
1382 struct sysinfo si;
a9d4fe2f 1383 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1384 uint64_t total_memory;
1385 uint64_t dram_size_seven_GB = 0x1B8000000;
1386 uint64_t dram_size_three_GB = 0xB8000000;
1387
1388 if (amdgpu_smu_memory_pool_size == 0)
1389 return;
1390
1391 if (!is_os_64) {
1392 DRM_WARN("Not 64-bit OS, feature not supported\n");
1393 goto def_value;
1394 }
1395 si_meminfo(&si);
1396 total_memory = (uint64_t)si.totalram * si.mem_unit;
1397
1398 if ((amdgpu_smu_memory_pool_size == 1) ||
1399 (amdgpu_smu_memory_pool_size == 2)) {
1400 if (total_memory < dram_size_three_GB)
1401 goto def_value1;
1402 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1403 (amdgpu_smu_memory_pool_size == 8)) {
1404 if (total_memory < dram_size_seven_GB)
1405 goto def_value1;
1406 } else {
1407 DRM_WARN("Smu memory pool size not supported\n");
1408 goto def_value;
1409 }
1410 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1411
1412 return;
1413
1414def_value1:
1415 DRM_WARN("No enough system memory\n");
1416def_value:
1417 adev->pm.smu_prv_buffer_size = 0;
1418}
1419
9f6a7857
HR
1420static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1421{
1422 if (!(adev->flags & AMD_IS_APU) ||
1423 adev->asic_type < CHIP_RAVEN)
1424 return 0;
1425
1426 switch (adev->asic_type) {
1427 case CHIP_RAVEN:
1428 if (adev->pdev->device == 0x15dd)
1429 adev->apu_flags |= AMD_APU_IS_RAVEN;
1430 if (adev->pdev->device == 0x15d8)
1431 adev->apu_flags |= AMD_APU_IS_PICASSO;
1432 break;
1433 case CHIP_RENOIR:
1434 if ((adev->pdev->device == 0x1636) ||
1435 (adev->pdev->device == 0x164c))
1436 adev->apu_flags |= AMD_APU_IS_RENOIR;
1437 else
1438 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1439 break;
1440 case CHIP_VANGOGH:
1441 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1442 break;
1443 case CHIP_YELLOW_CARP:
1444 break;
d0f56dc2
TZ
1445 case CHIP_CYAN_SKILLFISH:
1446 if (adev->pdev->device == 0x13FE)
1447 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1448 break;
9f6a7857
HR
1449 default:
1450 return -EINVAL;
1451 }
1452
1453 return 0;
1454}
1455
d38ceaf9 1456/**
06ec9070 1457 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1458 *
1459 * @adev: amdgpu_device pointer
1460 *
1461 * Validates certain module parameters and updates
1462 * the associated values used by the driver (all asics).
1463 */
912dfc84 1464static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1465{
5b011235
CZ
1466 if (amdgpu_sched_jobs < 4) {
1467 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1468 amdgpu_sched_jobs);
1469 amdgpu_sched_jobs = 4;
76117507 1470 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
1471 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1472 amdgpu_sched_jobs);
1473 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1474 }
d38ceaf9 1475
83e74db6 1476 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1477 /* gart size must be greater or equal to 32M */
1478 dev_warn(adev->dev, "gart size (%d) too small\n",
1479 amdgpu_gart_size);
83e74db6 1480 amdgpu_gart_size = -1;
d38ceaf9
AD
1481 }
1482
36d38372 1483 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1484 /* gtt size must be greater or equal to 32M */
36d38372
CK
1485 dev_warn(adev->dev, "gtt size (%d) too small\n",
1486 amdgpu_gtt_size);
1487 amdgpu_gtt_size = -1;
d38ceaf9
AD
1488 }
1489
d07f14be
RH
1490 /* valid range is between 4 and 9 inclusive */
1491 if (amdgpu_vm_fragment_size != -1 &&
1492 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1493 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1494 amdgpu_vm_fragment_size = -1;
1495 }
1496
5d5bd5e3
KW
1497 if (amdgpu_sched_hw_submission < 2) {
1498 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1499 amdgpu_sched_hw_submission);
1500 amdgpu_sched_hw_submission = 2;
1501 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1502 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1503 amdgpu_sched_hw_submission);
1504 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1505 }
1506
7951e376
RZ
1507 amdgpu_device_check_smu_prv_buffer_size(adev);
1508
06ec9070 1509 amdgpu_device_check_vm_size(adev);
d38ceaf9 1510
06ec9070 1511 amdgpu_device_check_block_size(adev);
6a7f76e7 1512
19aede77 1513 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1514
c6252390 1515 amdgpu_gmc_tmz_set(adev);
01a8dcec 1516
9b498efa
AD
1517 amdgpu_gmc_noretry_set(adev);
1518
e3c00faa 1519 return 0;
d38ceaf9
AD
1520}
1521
1522/**
1523 * amdgpu_switcheroo_set_state - set switcheroo state
1524 *
1525 * @pdev: pci dev pointer
1694467b 1526 * @state: vga_switcheroo state
d38ceaf9
AD
1527 *
1528 * Callback for the switcheroo driver. Suspends or resumes the
1529 * the asics before or after it is powered up using ACPI methods.
1530 */
8aba21b7
LT
1531static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1532 enum vga_switcheroo_state state)
d38ceaf9
AD
1533{
1534 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1535 int r;
d38ceaf9 1536
b98c6299 1537 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1538 return;
1539
1540 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1541 pr_info("switched on\n");
d38ceaf9
AD
1542 /* don't suspend or resume card normally */
1543 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1544
8f66090b
TZ
1545 pci_set_power_state(pdev, PCI_D0);
1546 amdgpu_device_load_pci_state(pdev);
1547 r = pci_enable_device(pdev);
de185019
AD
1548 if (r)
1549 DRM_WARN("pci_enable_device failed (%d)\n", r);
1550 amdgpu_device_resume(dev, true);
d38ceaf9 1551
d38ceaf9 1552 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1553 } else {
dd4fa6c1 1554 pr_info("switched off\n");
d38ceaf9 1555 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1556 amdgpu_device_suspend(dev, true);
8f66090b 1557 amdgpu_device_cache_pci_state(pdev);
de185019 1558 /* Shut down the device */
8f66090b
TZ
1559 pci_disable_device(pdev);
1560 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1561 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1562 }
1563}
1564
1565/**
1566 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1567 *
1568 * @pdev: pci dev pointer
1569 *
1570 * Callback for the switcheroo driver. Check of the switcheroo
1571 * state can be changed.
1572 * Returns true if the state can be changed, false if not.
1573 */
1574static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1575{
1576 struct drm_device *dev = pci_get_drvdata(pdev);
1577
1578 /*
1579 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1580 * locking inversion with the driver load path. And the access here is
1581 * completely racy anyway. So don't bother with locking for now.
1582 */
7e13ad89 1583 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1584}
1585
1586static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1587 .set_gpu_state = amdgpu_switcheroo_set_state,
1588 .reprobe = NULL,
1589 .can_switch = amdgpu_switcheroo_can_switch,
1590};
1591
e3ecdffa
AD
1592/**
1593 * amdgpu_device_ip_set_clockgating_state - set the CG state
1594 *
87e3f136 1595 * @dev: amdgpu_device pointer
e3ecdffa
AD
1596 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1597 * @state: clockgating state (gate or ungate)
1598 *
1599 * Sets the requested clockgating state for all instances of
1600 * the hardware IP specified.
1601 * Returns the error code from the last instance.
1602 */
43fa561f 1603int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1604 enum amd_ip_block_type block_type,
1605 enum amd_clockgating_state state)
d38ceaf9 1606{
43fa561f 1607 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1608 int i, r = 0;
1609
1610 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1611 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1612 continue;
c722865a
RZ
1613 if (adev->ip_blocks[i].version->type != block_type)
1614 continue;
1615 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1616 continue;
1617 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1618 (void *)adev, state);
1619 if (r)
1620 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1621 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1622 }
1623 return r;
1624}
1625
e3ecdffa
AD
1626/**
1627 * amdgpu_device_ip_set_powergating_state - set the PG state
1628 *
87e3f136 1629 * @dev: amdgpu_device pointer
e3ecdffa
AD
1630 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1631 * @state: powergating state (gate or ungate)
1632 *
1633 * Sets the requested powergating state for all instances of
1634 * the hardware IP specified.
1635 * Returns the error code from the last instance.
1636 */
43fa561f 1637int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1638 enum amd_ip_block_type block_type,
1639 enum amd_powergating_state state)
d38ceaf9 1640{
43fa561f 1641 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1642 int i, r = 0;
1643
1644 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1645 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1646 continue;
c722865a
RZ
1647 if (adev->ip_blocks[i].version->type != block_type)
1648 continue;
1649 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1650 continue;
1651 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1652 (void *)adev, state);
1653 if (r)
1654 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1655 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1656 }
1657 return r;
1658}
1659
e3ecdffa
AD
1660/**
1661 * amdgpu_device_ip_get_clockgating_state - get the CG state
1662 *
1663 * @adev: amdgpu_device pointer
1664 * @flags: clockgating feature flags
1665 *
1666 * Walks the list of IPs on the device and updates the clockgating
1667 * flags for each IP.
1668 * Updates @flags with the feature flags for each hardware IP where
1669 * clockgating is enabled.
1670 */
2990a1fc
AD
1671void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1672 u32 *flags)
6cb2d4e4
HR
1673{
1674 int i;
1675
1676 for (i = 0; i < adev->num_ip_blocks; i++) {
1677 if (!adev->ip_blocks[i].status.valid)
1678 continue;
1679 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1680 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1681 }
1682}
1683
e3ecdffa
AD
1684/**
1685 * amdgpu_device_ip_wait_for_idle - wait for idle
1686 *
1687 * @adev: amdgpu_device pointer
1688 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1689 *
1690 * Waits for the request hardware IP to be idle.
1691 * Returns 0 for success or a negative error code on failure.
1692 */
2990a1fc
AD
1693int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1694 enum amd_ip_block_type block_type)
5dbbb60b
AD
1695{
1696 int i, r;
1697
1698 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1699 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1700 continue;
a1255107
AD
1701 if (adev->ip_blocks[i].version->type == block_type) {
1702 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1703 if (r)
1704 return r;
1705 break;
1706 }
1707 }
1708 return 0;
1709
1710}
1711
e3ecdffa
AD
1712/**
1713 * amdgpu_device_ip_is_idle - is the hardware IP idle
1714 *
1715 * @adev: amdgpu_device pointer
1716 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1717 *
1718 * Check if the hardware IP is idle or not.
1719 * Returns true if it the IP is idle, false if not.
1720 */
2990a1fc
AD
1721bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1722 enum amd_ip_block_type block_type)
5dbbb60b
AD
1723{
1724 int i;
1725
1726 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1727 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1728 continue;
a1255107
AD
1729 if (adev->ip_blocks[i].version->type == block_type)
1730 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1731 }
1732 return true;
1733
1734}
1735
e3ecdffa
AD
1736/**
1737 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1738 *
1739 * @adev: amdgpu_device pointer
87e3f136 1740 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1741 *
1742 * Returns a pointer to the hardware IP block structure
1743 * if it exists for the asic, otherwise NULL.
1744 */
2990a1fc
AD
1745struct amdgpu_ip_block *
1746amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1747 enum amd_ip_block_type type)
d38ceaf9
AD
1748{
1749 int i;
1750
1751 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1752 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1753 return &adev->ip_blocks[i];
1754
1755 return NULL;
1756}
1757
1758/**
2990a1fc 1759 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1760 *
1761 * @adev: amdgpu_device pointer
5fc3aeeb 1762 * @type: enum amd_ip_block_type
d38ceaf9
AD
1763 * @major: major version
1764 * @minor: minor version
1765 *
1766 * return 0 if equal or greater
1767 * return 1 if smaller or the ip_block doesn't exist
1768 */
2990a1fc
AD
1769int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1770 enum amd_ip_block_type type,
1771 u32 major, u32 minor)
d38ceaf9 1772{
2990a1fc 1773 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1774
a1255107
AD
1775 if (ip_block && ((ip_block->version->major > major) ||
1776 ((ip_block->version->major == major) &&
1777 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1778 return 0;
1779
1780 return 1;
1781}
1782
a1255107 1783/**
2990a1fc 1784 * amdgpu_device_ip_block_add
a1255107
AD
1785 *
1786 * @adev: amdgpu_device pointer
1787 * @ip_block_version: pointer to the IP to add
1788 *
1789 * Adds the IP block driver information to the collection of IPs
1790 * on the asic.
1791 */
2990a1fc
AD
1792int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1793 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1794{
1795 if (!ip_block_version)
1796 return -EINVAL;
1797
7bd939d0
LG
1798 switch (ip_block_version->type) {
1799 case AMD_IP_BLOCK_TYPE_VCN:
1800 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1801 return 0;
1802 break;
1803 case AMD_IP_BLOCK_TYPE_JPEG:
1804 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1805 return 0;
1806 break;
1807 default:
1808 break;
1809 }
1810
e966a725 1811 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1812 ip_block_version->funcs->name);
1813
a1255107
AD
1814 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1815
1816 return 0;
1817}
1818
e3ecdffa
AD
1819/**
1820 * amdgpu_device_enable_virtual_display - enable virtual display feature
1821 *
1822 * @adev: amdgpu_device pointer
1823 *
1824 * Enabled the virtual display feature if the user has enabled it via
1825 * the module parameter virtual_display. This feature provides a virtual
1826 * display hardware on headless boards or in virtualized environments.
1827 * This function parses and validates the configuration string specified by
1828 * the user and configues the virtual display configuration (number of
1829 * virtual connectors, crtcs, etc.) specified.
1830 */
483ef985 1831static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1832{
1833 adev->enable_virtual_display = false;
1834
1835 if (amdgpu_virtual_display) {
8f66090b 1836 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1837 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1838
1839 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1840 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1841 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1842 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1843 if (!strcmp("all", pciaddname)
1844 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1845 long num_crtc;
1846 int res = -1;
1847
9accf2fd 1848 adev->enable_virtual_display = true;
0f66356d
ED
1849
1850 if (pciaddname_tmp)
1851 res = kstrtol(pciaddname_tmp, 10,
1852 &num_crtc);
1853
1854 if (!res) {
1855 if (num_crtc < 1)
1856 num_crtc = 1;
1857 if (num_crtc > 6)
1858 num_crtc = 6;
1859 adev->mode_info.num_crtc = num_crtc;
1860 } else {
1861 adev->mode_info.num_crtc = 1;
1862 }
9accf2fd
ED
1863 break;
1864 }
1865 }
1866
0f66356d
ED
1867 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1868 amdgpu_virtual_display, pci_address_name,
1869 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1870
1871 kfree(pciaddstr);
1872 }
1873}
1874
e3ecdffa
AD
1875/**
1876 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1877 *
1878 * @adev: amdgpu_device pointer
1879 *
1880 * Parses the asic configuration parameters specified in the gpu info
1881 * firmware and makes them availale to the driver for use in configuring
1882 * the asic.
1883 * Returns 0 on success, -EINVAL on failure.
1884 */
e2a75f88
AD
1885static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1886{
e2a75f88 1887 const char *chip_name;
c0a43457 1888 char fw_name[40];
e2a75f88
AD
1889 int err;
1890 const struct gpu_info_firmware_header_v1_0 *hdr;
1891
ab4fe3e1
HR
1892 adev->firmware.gpu_info_fw = NULL;
1893
72de33f8 1894 if (adev->mman.discovery_bin) {
258620d0 1895 amdgpu_discovery_get_gfx_info(adev);
cc375d8c
TY
1896
1897 /*
1898 * FIXME: The bounding box is still needed by Navi12, so
1899 * temporarily read it from gpu_info firmware. Should be droped
1900 * when DAL no longer needs it.
1901 */
1902 if (adev->asic_type != CHIP_NAVI12)
1903 return 0;
258620d0
AD
1904 }
1905
e2a75f88 1906 switch (adev->asic_type) {
e2a75f88
AD
1907#ifdef CONFIG_DRM_AMDGPU_SI
1908 case CHIP_VERDE:
1909 case CHIP_TAHITI:
1910 case CHIP_PITCAIRN:
1911 case CHIP_OLAND:
1912 case CHIP_HAINAN:
1913#endif
1914#ifdef CONFIG_DRM_AMDGPU_CIK
1915 case CHIP_BONAIRE:
1916 case CHIP_HAWAII:
1917 case CHIP_KAVERI:
1918 case CHIP_KABINI:
1919 case CHIP_MULLINS:
1920#endif
da87c30b
AD
1921 case CHIP_TOPAZ:
1922 case CHIP_TONGA:
1923 case CHIP_FIJI:
1924 case CHIP_POLARIS10:
1925 case CHIP_POLARIS11:
1926 case CHIP_POLARIS12:
1927 case CHIP_VEGAM:
1928 case CHIP_CARRIZO:
1929 case CHIP_STONEY:
27c0bc71 1930 case CHIP_VEGA20:
44b3253a 1931 case CHIP_ALDEBARAN:
84d244a3
JC
1932 case CHIP_SIENNA_CICHLID:
1933 case CHIP_NAVY_FLOUNDER:
eac88a5f 1934 case CHIP_DIMGREY_CAVEFISH:
0e5f4b09 1935 case CHIP_BEIGE_GOBY:
e2a75f88
AD
1936 default:
1937 return 0;
1938 case CHIP_VEGA10:
1939 chip_name = "vega10";
1940 break;
3f76dced
AD
1941 case CHIP_VEGA12:
1942 chip_name = "vega12";
1943 break;
2d2e5e7e 1944 case CHIP_RAVEN:
54f78a76 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1946 chip_name = "raven2";
54f78a76 1947 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1948 chip_name = "picasso";
54c4d17e
FX
1949 else
1950 chip_name = "raven";
2d2e5e7e 1951 break;
65e60f6e
LM
1952 case CHIP_ARCTURUS:
1953 chip_name = "arcturus";
1954 break;
b51a26a0 1955 case CHIP_RENOIR:
2e62f0b5
PL
1956 if (adev->apu_flags & AMD_APU_IS_RENOIR)
1957 chip_name = "renoir";
1958 else
1959 chip_name = "green_sardine";
b51a26a0 1960 break;
23c6268e
HR
1961 case CHIP_NAVI10:
1962 chip_name = "navi10";
1963 break;
ed42cfe1
XY
1964 case CHIP_NAVI14:
1965 chip_name = "navi14";
1966 break;
42b325e5
XY
1967 case CHIP_NAVI12:
1968 chip_name = "navi12";
1969 break;
4e52a9f8
HR
1970 case CHIP_VANGOGH:
1971 chip_name = "vangogh";
1972 break;
8bf84f60
AL
1973 case CHIP_YELLOW_CARP:
1974 chip_name = "yellow_carp";
1975 break;
e2a75f88
AD
1976 }
1977
1978 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 1979 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
1980 if (err) {
1981 dev_err(adev->dev,
1982 "Failed to load gpu_info firmware \"%s\"\n",
1983 fw_name);
1984 goto out;
1985 }
ab4fe3e1 1986 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
1987 if (err) {
1988 dev_err(adev->dev,
1989 "Failed to validate gpu_info firmware \"%s\"\n",
1990 fw_name);
1991 goto out;
1992 }
1993
ab4fe3e1 1994 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1995 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1996
1997 switch (hdr->version_major) {
1998 case 1:
1999 {
2000 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 2001 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
2002 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2003
cc375d8c
TY
2004 /*
2005 * Should be droped when DAL no longer needs it.
2006 */
2007 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
2008 goto parse_soc_bounding_box;
2009
b5ab16bf
AD
2010 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2011 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2012 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2013 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 2014 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
2015 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2016 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2017 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2018 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2019 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 2020 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
2021 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2022 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
2023 adev->gfx.cu_info.max_waves_per_simd =
2024 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2025 adev->gfx.cu_info.max_scratch_slots_per_cu =
2026 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2027 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 2028 if (hdr->version_minor >= 1) {
35c2e910
HZ
2029 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2030 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2031 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2032 adev->gfx.config.num_sc_per_sh =
2033 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2034 adev->gfx.config.num_packer_per_sc =
2035 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2036 }
ec51d3fa
XY
2037
2038parse_soc_bounding_box:
ec51d3fa
XY
2039 /*
2040 * soc bounding box info is not integrated in disocovery table,
258620d0 2041 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 2042 */
48321c3d
HW
2043 if (hdr->version_minor == 2) {
2044 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2045 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2046 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2047 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2048 }
e2a75f88
AD
2049 break;
2050 }
2051 default:
2052 dev_err(adev->dev,
2053 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2054 err = -EINVAL;
2055 goto out;
2056 }
2057out:
e2a75f88
AD
2058 return err;
2059}
2060
e3ecdffa
AD
2061/**
2062 * amdgpu_device_ip_early_init - run early init for hardware IPs
2063 *
2064 * @adev: amdgpu_device pointer
2065 *
2066 * Early initialization pass for hardware IPs. The hardware IPs that make
2067 * up each asic are discovered each IP's early_init callback is run. This
2068 * is the first stage in initializing the asic.
2069 * Returns 0 on success, negative error code on failure.
2070 */
06ec9070 2071static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 2072{
aaa36a97 2073 int i, r;
d38ceaf9 2074
483ef985 2075 amdgpu_device_enable_virtual_display(adev);
a6be7570 2076
00a979f3 2077 if (amdgpu_sriov_vf(adev)) {
00a979f3 2078 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
2079 if (r)
2080 return r;
00a979f3
WS
2081 }
2082
d38ceaf9 2083 switch (adev->asic_type) {
33f34802
KW
2084#ifdef CONFIG_DRM_AMDGPU_SI
2085 case CHIP_VERDE:
2086 case CHIP_TAHITI:
2087 case CHIP_PITCAIRN:
2088 case CHIP_OLAND:
2089 case CHIP_HAINAN:
295d0daf 2090 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
2091 r = si_set_ip_blocks(adev);
2092 if (r)
2093 return r;
2094 break;
2095#endif
a2e73f56
AD
2096#ifdef CONFIG_DRM_AMDGPU_CIK
2097 case CHIP_BONAIRE:
2098 case CHIP_HAWAII:
2099 case CHIP_KAVERI:
2100 case CHIP_KABINI:
2101 case CHIP_MULLINS:
e1ad2d53 2102 if (adev->flags & AMD_IS_APU)
a2e73f56 2103 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
2104 else
2105 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
2106
2107 r = cik_set_ip_blocks(adev);
2108 if (r)
2109 return r;
2110 break;
2111#endif
da87c30b
AD
2112 case CHIP_TOPAZ:
2113 case CHIP_TONGA:
2114 case CHIP_FIJI:
2115 case CHIP_POLARIS10:
2116 case CHIP_POLARIS11:
2117 case CHIP_POLARIS12:
2118 case CHIP_VEGAM:
2119 case CHIP_CARRIZO:
2120 case CHIP_STONEY:
2121 if (adev->flags & AMD_IS_APU)
2122 adev->family = AMDGPU_FAMILY_CZ;
2123 else
2124 adev->family = AMDGPU_FAMILY_VI;
2125
2126 r = vi_set_ip_blocks(adev);
2127 if (r)
2128 return r;
2129 break;
d38ceaf9 2130 default:
63352b7f
AD
2131 r = amdgpu_discovery_set_ip_blocks(adev);
2132 if (r)
2133 return r;
2134 break;
d38ceaf9
AD
2135 }
2136
1884734a 2137 amdgpu_amdkfd_device_probe(adev);
2138
3b94fb10 2139 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2140 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2141 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2142 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2143 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2144
d38ceaf9
AD
2145 for (i = 0; i < adev->num_ip_blocks; i++) {
2146 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
2147 DRM_ERROR("disabled ip block: %d <%s>\n",
2148 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2149 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2150 } else {
a1255107
AD
2151 if (adev->ip_blocks[i].version->funcs->early_init) {
2152 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2153 if (r == -ENOENT) {
a1255107 2154 adev->ip_blocks[i].status.valid = false;
2c1a2784 2155 } else if (r) {
a1255107
AD
2156 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2157 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2158 return r;
2c1a2784 2159 } else {
a1255107 2160 adev->ip_blocks[i].status.valid = true;
2c1a2784 2161 }
974e6b64 2162 } else {
a1255107 2163 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2164 }
d38ceaf9 2165 }
21a249ca
AD
2166 /* get the vbios after the asic_funcs are set up */
2167 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2168 r = amdgpu_device_parse_gpu_info_fw(adev);
2169 if (r)
2170 return r;
2171
21a249ca
AD
2172 /* Read BIOS */
2173 if (!amdgpu_get_bios(adev))
2174 return -EINVAL;
2175
2176 r = amdgpu_atombios_init(adev);
2177 if (r) {
2178 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2179 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2180 return r;
2181 }
77eabc6f
PJZ
2182
2183 /*get pf2vf msg info at it's earliest time*/
2184 if (amdgpu_sriov_vf(adev))
2185 amdgpu_virt_init_data_exchange(adev);
2186
21a249ca 2187 }
d38ceaf9
AD
2188 }
2189
395d1fb9
NH
2190 adev->cg_flags &= amdgpu_cg_mask;
2191 adev->pg_flags &= amdgpu_pg_mask;
2192
d38ceaf9
AD
2193 return 0;
2194}
2195
0a4f2520
RZ
2196static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2197{
2198 int i, r;
2199
2200 for (i = 0; i < adev->num_ip_blocks; i++) {
2201 if (!adev->ip_blocks[i].status.sw)
2202 continue;
2203 if (adev->ip_blocks[i].status.hw)
2204 continue;
2205 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2206 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2207 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2208 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2209 if (r) {
2210 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2211 adev->ip_blocks[i].version->funcs->name, r);
2212 return r;
2213 }
2214 adev->ip_blocks[i].status.hw = true;
2215 }
2216 }
2217
2218 return 0;
2219}
2220
2221static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2222{
2223 int i, r;
2224
2225 for (i = 0; i < adev->num_ip_blocks; i++) {
2226 if (!adev->ip_blocks[i].status.sw)
2227 continue;
2228 if (adev->ip_blocks[i].status.hw)
2229 continue;
2230 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2231 if (r) {
2232 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2233 adev->ip_blocks[i].version->funcs->name, r);
2234 return r;
2235 }
2236 adev->ip_blocks[i].status.hw = true;
2237 }
2238
2239 return 0;
2240}
2241
7a3e0bb2
RZ
2242static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2243{
2244 int r = 0;
2245 int i;
80f41f84 2246 uint32_t smu_version;
7a3e0bb2
RZ
2247
2248 if (adev->asic_type >= CHIP_VEGA10) {
2249 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2250 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2251 continue;
2252
e3c1b071 2253 if (!adev->ip_blocks[i].status.sw)
2254 continue;
2255
482f0e53
ML
2256 /* no need to do the fw loading again if already done*/
2257 if (adev->ip_blocks[i].status.hw == true)
2258 break;
2259
53b3f8f4 2260 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2261 r = adev->ip_blocks[i].version->funcs->resume(adev);
2262 if (r) {
2263 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2264 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2265 return r;
2266 }
2267 } else {
2268 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2269 if (r) {
2270 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2271 adev->ip_blocks[i].version->funcs->name, r);
2272 return r;
7a3e0bb2 2273 }
7a3e0bb2 2274 }
482f0e53
ML
2275
2276 adev->ip_blocks[i].status.hw = true;
2277 break;
7a3e0bb2
RZ
2278 }
2279 }
482f0e53 2280
8973d9ec
ED
2281 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2282 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2283
80f41f84 2284 return r;
7a3e0bb2
RZ
2285}
2286
e3ecdffa
AD
2287/**
2288 * amdgpu_device_ip_init - run init for hardware IPs
2289 *
2290 * @adev: amdgpu_device pointer
2291 *
2292 * Main initialization pass for hardware IPs. The list of all the hardware
2293 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2294 * are run. sw_init initializes the software state associated with each IP
2295 * and hw_init initializes the hardware associated with each IP.
2296 * Returns 0 on success, negative error code on failure.
2297 */
06ec9070 2298static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2299{
2300 int i, r;
2301
c030f2e4 2302 r = amdgpu_ras_init(adev);
2303 if (r)
2304 return r;
2305
d38ceaf9 2306 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2307 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2308 continue;
a1255107 2309 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2310 if (r) {
a1255107
AD
2311 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2312 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2313 goto init_failed;
2c1a2784 2314 }
a1255107 2315 adev->ip_blocks[i].status.sw = true;
bfca0289 2316
d38ceaf9 2317 /* need to do gmc hw init early so we can allocate gpu mem */
a1255107 2318 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
06ec9070 2319 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
2320 if (r) {
2321 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 2322 goto init_failed;
2c1a2784 2323 }
a1255107 2324 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2325 if (r) {
2326 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2327 goto init_failed;
2c1a2784 2328 }
06ec9070 2329 r = amdgpu_device_wb_init(adev);
2c1a2784 2330 if (r) {
06ec9070 2331 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2332 goto init_failed;
2c1a2784 2333 }
a1255107 2334 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2335
2336 /* right after GMC hw init, we create CSA */
f92d5c61 2337 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
2338 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2339 AMDGPU_GEM_DOMAIN_VRAM,
2340 AMDGPU_CSA_SIZE);
2493664f
ML
2341 if (r) {
2342 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2343 goto init_failed;
2493664f
ML
2344 }
2345 }
d38ceaf9
AD
2346 }
2347 }
2348
c9ffa427
YT
2349 if (amdgpu_sriov_vf(adev))
2350 amdgpu_virt_init_data_exchange(adev);
2351
533aed27
AG
2352 r = amdgpu_ib_pool_init(adev);
2353 if (r) {
2354 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2355 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2356 goto init_failed;
2357 }
2358
c8963ea4
RZ
2359 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2360 if (r)
72d3f592 2361 goto init_failed;
0a4f2520
RZ
2362
2363 r = amdgpu_device_ip_hw_init_phase1(adev);
2364 if (r)
72d3f592 2365 goto init_failed;
0a4f2520 2366
7a3e0bb2
RZ
2367 r = amdgpu_device_fw_loading(adev);
2368 if (r)
72d3f592 2369 goto init_failed;
7a3e0bb2 2370
0a4f2520
RZ
2371 r = amdgpu_device_ip_hw_init_phase2(adev);
2372 if (r)
72d3f592 2373 goto init_failed;
d38ceaf9 2374
121a2bc6
AG
2375 /*
2376 * retired pages will be loaded from eeprom and reserved here,
2377 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2378 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2379 * for I2C communication which only true at this point.
b82e65a9
GC
2380 *
2381 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2382 * failure from bad gpu situation and stop amdgpu init process
2383 * accordingly. For other failed cases, it will still release all
2384 * the resource and print error message, rather than returning one
2385 * negative value to upper level.
121a2bc6
AG
2386 *
2387 * Note: theoretically, this should be called before all vram allocations
2388 * to protect retired page from abusing
2389 */
b82e65a9
GC
2390 r = amdgpu_ras_recovery_init(adev);
2391 if (r)
2392 goto init_failed;
121a2bc6 2393
3e2e2ab5
HZ
2394 if (adev->gmc.xgmi.num_physical_nodes > 1)
2395 amdgpu_xgmi_add_device(adev);
e3c1b071 2396
2397 /* Don't init kfd if whole hive need to be reset during init */
2398 if (!adev->gmc.xgmi.pending_reset)
2399 amdgpu_amdkfd_device_init(adev);
c6332b97 2400
bd607166
KR
2401 amdgpu_fru_get_product_info(adev);
2402
72d3f592 2403init_failed:
c9ffa427 2404 if (amdgpu_sriov_vf(adev))
c6332b97 2405 amdgpu_virt_release_full_gpu(adev, true);
2406
72d3f592 2407 return r;
d38ceaf9
AD
2408}
2409
e3ecdffa
AD
2410/**
2411 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2412 *
2413 * @adev: amdgpu_device pointer
2414 *
2415 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2416 * this function before a GPU reset. If the value is retained after a
2417 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2418 */
06ec9070 2419static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2420{
2421 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2422}
2423
e3ecdffa
AD
2424/**
2425 * amdgpu_device_check_vram_lost - check if vram is valid
2426 *
2427 * @adev: amdgpu_device pointer
2428 *
2429 * Checks the reset magic value written to the gart pointer in VRAM.
2430 * The driver calls this after a GPU reset to see if the contents of
2431 * VRAM is lost or now.
2432 * returns true if vram is lost, false if not.
2433 */
06ec9070 2434static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2435{
dadce777
EQ
2436 if (memcmp(adev->gart.ptr, adev->reset_magic,
2437 AMDGPU_RESET_MAGIC_NUM))
2438 return true;
2439
53b3f8f4 2440 if (!amdgpu_in_reset(adev))
dadce777
EQ
2441 return false;
2442
2443 /*
2444 * For all ASICs with baco/mode1 reset, the VRAM is
2445 * always assumed to be lost.
2446 */
2447 switch (amdgpu_asic_reset_method(adev)) {
2448 case AMD_RESET_METHOD_BACO:
2449 case AMD_RESET_METHOD_MODE1:
2450 return true;
2451 default:
2452 return false;
2453 }
0c49e0b8
CZ
2454}
2455
e3ecdffa 2456/**
1112a46b 2457 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2458 *
2459 * @adev: amdgpu_device pointer
b8b72130 2460 * @state: clockgating state (gate or ungate)
e3ecdffa 2461 *
e3ecdffa 2462 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2463 * set_clockgating_state callbacks are run.
2464 * Late initialization pass enabling clockgating for hardware IPs.
2465 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2466 * Returns 0 on success, negative error code on failure.
2467 */
fdd34271 2468
5d89bb2d
LL
2469int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2470 enum amd_clockgating_state state)
d38ceaf9 2471{
1112a46b 2472 int i, j, r;
d38ceaf9 2473
4a2ba394
SL
2474 if (amdgpu_emu_mode == 1)
2475 return 0;
2476
1112a46b
RZ
2477 for (j = 0; j < adev->num_ip_blocks; j++) {
2478 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2479 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2480 continue;
5d70a549
PV
2481 /* skip CG for GFX on S0ix */
2482 if (adev->in_s0ix &&
2483 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2484 continue;
4a446d55 2485 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2486 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2487 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2488 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2489 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2490 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2491 /* enable clockgating to save power */
a1255107 2492 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2493 state);
4a446d55
AD
2494 if (r) {
2495 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2496 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2497 return r;
2498 }
b0b00ff1 2499 }
d38ceaf9 2500 }
06b18f61 2501
c9f96fd5
RZ
2502 return 0;
2503}
2504
5d89bb2d
LL
2505int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2506 enum amd_powergating_state state)
c9f96fd5 2507{
1112a46b 2508 int i, j, r;
06b18f61 2509
c9f96fd5
RZ
2510 if (amdgpu_emu_mode == 1)
2511 return 0;
2512
1112a46b
RZ
2513 for (j = 0; j < adev->num_ip_blocks; j++) {
2514 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2515 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2516 continue;
5d70a549
PV
2517 /* skip PG for GFX on S0ix */
2518 if (adev->in_s0ix &&
2519 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2520 continue;
c9f96fd5
RZ
2521 /* skip CG for VCE/UVD, it's handled specially */
2522 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2523 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2524 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2525 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2526 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2527 /* enable powergating to save power */
2528 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2529 state);
c9f96fd5
RZ
2530 if (r) {
2531 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2532 adev->ip_blocks[i].version->funcs->name, r);
2533 return r;
2534 }
2535 }
2536 }
2dc80b00
S
2537 return 0;
2538}
2539
beff74bc
AD
2540static int amdgpu_device_enable_mgpu_fan_boost(void)
2541{
2542 struct amdgpu_gpu_instance *gpu_ins;
2543 struct amdgpu_device *adev;
2544 int i, ret = 0;
2545
2546 mutex_lock(&mgpu_info.mutex);
2547
2548 /*
2549 * MGPU fan boost feature should be enabled
2550 * only when there are two or more dGPUs in
2551 * the system
2552 */
2553 if (mgpu_info.num_dgpu < 2)
2554 goto out;
2555
2556 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2557 gpu_ins = &(mgpu_info.gpu_ins[i]);
2558 adev = gpu_ins->adev;
2559 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2560 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2561 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2562 if (ret)
2563 break;
2564
2565 gpu_ins->mgpu_fan_enabled = 1;
2566 }
2567 }
2568
2569out:
2570 mutex_unlock(&mgpu_info.mutex);
2571
2572 return ret;
2573}
2574
e3ecdffa
AD
2575/**
2576 * amdgpu_device_ip_late_init - run late init for hardware IPs
2577 *
2578 * @adev: amdgpu_device pointer
2579 *
2580 * Late initialization pass for hardware IPs. The list of all the hardware
2581 * IPs that make up the asic is walked and the late_init callbacks are run.
2582 * late_init covers any special initialization that an IP requires
2583 * after all of the have been initialized or something that needs to happen
2584 * late in the init process.
2585 * Returns 0 on success, negative error code on failure.
2586 */
06ec9070 2587static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2588{
60599a03 2589 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2590 int i = 0, r;
2591
2592 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2593 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2594 continue;
2595 if (adev->ip_blocks[i].version->funcs->late_init) {
2596 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2597 if (r) {
2598 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2599 adev->ip_blocks[i].version->funcs->name, r);
2600 return r;
2601 }
2dc80b00 2602 }
73f847db 2603 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2604 }
2605
a891d239
DL
2606 amdgpu_ras_set_error_query_ready(adev, true);
2607
1112a46b
RZ
2608 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2609 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2610
06ec9070 2611 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2612
beff74bc
AD
2613 r = amdgpu_device_enable_mgpu_fan_boost();
2614 if (r)
2615 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2616
2d02893f 2617 /* For XGMI + passthrough configuration on arcturus, enable light SBR */
2618 if (adev->asic_type == CHIP_ARCTURUS &&
2619 amdgpu_passthrough(adev) &&
2620 adev->gmc.xgmi.num_physical_nodes > 1)
2621 smu_set_light_sbr(&adev->smu, true);
60599a03
EQ
2622
2623 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2624 mutex_lock(&mgpu_info.mutex);
2625
2626 /*
2627 * Reset device p-state to low as this was booted with high.
2628 *
2629 * This should be performed only after all devices from the same
2630 * hive get initialized.
2631 *
2632 * However, it's unknown how many device in the hive in advance.
2633 * As this is counted one by one during devices initializations.
2634 *
2635 * So, we wait for all XGMI interlinked devices initialized.
2636 * This may bring some delays as those devices may come from
2637 * different hives. But that should be OK.
2638 */
2639 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2640 for (i = 0; i < mgpu_info.num_gpu; i++) {
2641 gpu_instance = &(mgpu_info.gpu_ins[i]);
2642 if (gpu_instance->adev->flags & AMD_IS_APU)
2643 continue;
2644
d84a430d
JK
2645 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2646 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2647 if (r) {
2648 DRM_ERROR("pstate setting failed (%d).\n", r);
2649 break;
2650 }
2651 }
2652 }
2653
2654 mutex_unlock(&mgpu_info.mutex);
2655 }
2656
d38ceaf9
AD
2657 return 0;
2658}
2659
613aa3ea
LY
2660/**
2661 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2662 *
2663 * @adev: amdgpu_device pointer
2664 *
2665 * For ASICs need to disable SMC first
2666 */
2667static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2668{
2669 int i, r;
2670
2671 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2672 return;
2673
2674 for (i = 0; i < adev->num_ip_blocks; i++) {
2675 if (!adev->ip_blocks[i].status.hw)
2676 continue;
2677 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2678 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2679 /* XXX handle errors */
2680 if (r) {
2681 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2682 adev->ip_blocks[i].version->funcs->name, r);
2683 }
2684 adev->ip_blocks[i].status.hw = false;
2685 break;
2686 }
2687 }
2688}
2689
e9669fb7 2690static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
d38ceaf9
AD
2691{
2692 int i, r;
2693
e9669fb7
AG
2694 for (i = 0; i < adev->num_ip_blocks; i++) {
2695 if (!adev->ip_blocks[i].version->funcs->early_fini)
2696 continue;
5278a159 2697
e9669fb7
AG
2698 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2699 if (r) {
2700 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2701 adev->ip_blocks[i].version->funcs->name, r);
2702 }
2703 }
c030f2e4 2704
e9669fb7 2705 amdgpu_amdkfd_suspend(adev, false);
a82400b5 2706
05df1f01 2707 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2708 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2709
613aa3ea
LY
2710 /* Workaroud for ASICs need to disable SMC first */
2711 amdgpu_device_smu_fini_early(adev);
3e96dbfd 2712
d38ceaf9 2713 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2714 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2715 continue;
8201a67a 2716
a1255107 2717 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2718 /* XXX handle errors */
2c1a2784 2719 if (r) {
a1255107
AD
2720 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2721 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2722 }
8201a67a 2723
a1255107 2724 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2725 }
2726
6effad8a
GC
2727 if (amdgpu_sriov_vf(adev)) {
2728 if (amdgpu_virt_release_full_gpu(adev, false))
2729 DRM_ERROR("failed to release exclusive mode on fini\n");
2730 }
2731
e9669fb7
AG
2732 return 0;
2733}
2734
2735/**
2736 * amdgpu_device_ip_fini - run fini for hardware IPs
2737 *
2738 * @adev: amdgpu_device pointer
2739 *
2740 * Main teardown pass for hardware IPs. The list of all the hardware
2741 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2742 * are run. hw_fini tears down the hardware associated with each IP
2743 * and sw_fini tears down any software state associated with each IP.
2744 * Returns 0 on success, negative error code on failure.
2745 */
2746static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2747{
2748 int i, r;
2749
2750 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2751 amdgpu_virt_release_ras_err_handler_data(adev);
2752
e9669fb7
AG
2753 if (adev->gmc.xgmi.num_physical_nodes > 1)
2754 amdgpu_xgmi_remove_device(adev);
2755
2756 amdgpu_amdkfd_device_fini_sw(adev);
9950cda2 2757
d38ceaf9 2758 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2759 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2760 continue;
c12aba3a
ML
2761
2762 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2763 amdgpu_ucode_free_bo(adev);
1e256e27 2764 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2765 amdgpu_device_wb_fini(adev);
2766 amdgpu_device_vram_scratch_fini(adev);
533aed27 2767 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2768 }
2769
a1255107 2770 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2771 /* XXX handle errors */
2c1a2784 2772 if (r) {
a1255107
AD
2773 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2774 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2775 }
a1255107
AD
2776 adev->ip_blocks[i].status.sw = false;
2777 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2778 }
2779
a6dcfd9c 2780 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2781 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2782 continue;
a1255107
AD
2783 if (adev->ip_blocks[i].version->funcs->late_fini)
2784 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2785 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2786 }
2787
c030f2e4 2788 amdgpu_ras_fini(adev);
2789
d38ceaf9
AD
2790 return 0;
2791}
2792
e3ecdffa 2793/**
beff74bc 2794 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2795 *
1112a46b 2796 * @work: work_struct.
e3ecdffa 2797 */
beff74bc 2798static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2799{
2800 struct amdgpu_device *adev =
beff74bc 2801 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2802 int r;
2803
2804 r = amdgpu_ib_ring_tests(adev);
2805 if (r)
2806 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2807}
2808
1e317b99
RZ
2809static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2810{
2811 struct amdgpu_device *adev =
2812 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2813
90a92662
MD
2814 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2815 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2816
2817 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2818 adev->gfx.gfx_off_state = true;
1e317b99
RZ
2819}
2820
e3ecdffa 2821/**
e7854a03 2822 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2823 *
2824 * @adev: amdgpu_device pointer
2825 *
2826 * Main suspend function for hardware IPs. The list of all the hardware
2827 * IPs that make up the asic is walked, clockgating is disabled and the
2828 * suspend callbacks are run. suspend puts the hardware and software state
2829 * in each IP into a state suitable for suspend.
2830 * Returns 0 on success, negative error code on failure.
2831 */
e7854a03
AD
2832static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2833{
2834 int i, r;
2835
50ec83f0
AD
2836 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2837 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2838
e7854a03
AD
2839 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2840 if (!adev->ip_blocks[i].status.valid)
2841 continue;
2b9f7848 2842
e7854a03 2843 /* displays are handled separately */
2b9f7848
ND
2844 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2845 continue;
2846
2847 /* XXX handle errors */
2848 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2849 /* XXX handle errors */
2850 if (r) {
2851 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2852 adev->ip_blocks[i].version->funcs->name, r);
2853 return r;
e7854a03 2854 }
2b9f7848
ND
2855
2856 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2857 }
2858
e7854a03
AD
2859 return 0;
2860}
2861
2862/**
2863 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2864 *
2865 * @adev: amdgpu_device pointer
2866 *
2867 * Main suspend function for hardware IPs. The list of all the hardware
2868 * IPs that make up the asic is walked, clockgating is disabled and the
2869 * suspend callbacks are run. suspend puts the hardware and software state
2870 * in each IP into a state suitable for suspend.
2871 * Returns 0 on success, negative error code on failure.
2872 */
2873static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2874{
2875 int i, r;
2876
557f42a2 2877 if (adev->in_s0ix)
34416931 2878 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);
34416931 2879
d38ceaf9 2880 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2881 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2882 continue;
e7854a03
AD
2883 /* displays are handled in phase1 */
2884 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2885 continue;
bff77e86
LM
2886 /* PSP lost connection when err_event_athub occurs */
2887 if (amdgpu_ras_intr_triggered() &&
2888 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2889 adev->ip_blocks[i].status.hw = false;
2890 continue;
2891 }
e3c1b071 2892
2893 /* skip unnecessary suspend if we do not initialize them yet */
2894 if (adev->gmc.xgmi.pending_reset &&
2895 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2896 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2897 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2898 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2899 adev->ip_blocks[i].status.hw = false;
2900 continue;
2901 }
557f42a2 2902
32ff160d
AD
2903 /* skip suspend of gfx and psp for S0ix
2904 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2905 * like at runtime. PSP is also part of the always on hardware
2906 * so no need to suspend it.
2907 */
557f42a2 2908 if (adev->in_s0ix &&
32ff160d
AD
2909 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
2910 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
557f42a2
AD
2911 continue;
2912
d38ceaf9 2913 /* XXX handle errors */
a1255107 2914 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 2915 /* XXX handle errors */
2c1a2784 2916 if (r) {
a1255107
AD
2917 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2918 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2919 }
876923fb 2920 adev->ip_blocks[i].status.hw = false;
a3a09142 2921 /* handle putting the SMC in the appropriate state */
86b93fd6
JZ
2922 if(!amdgpu_sriov_vf(adev)){
2923 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2924 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
2925 if (r) {
2926 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
2927 adev->mp1_state, r);
2928 return r;
2929 }
a3a09142
AD
2930 }
2931 }
d38ceaf9
AD
2932 }
2933
2934 return 0;
2935}
2936
e7854a03
AD
2937/**
2938 * amdgpu_device_ip_suspend - run suspend for hardware IPs
2939 *
2940 * @adev: amdgpu_device pointer
2941 *
2942 * Main suspend function for hardware IPs. The list of all the hardware
2943 * IPs that make up the asic is walked, clockgating is disabled and the
2944 * suspend callbacks are run. suspend puts the hardware and software state
2945 * in each IP into a state suitable for suspend.
2946 * Returns 0 on success, negative error code on failure.
2947 */
2948int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
2949{
2950 int r;
2951
3c73683c
JC
2952 if (amdgpu_sriov_vf(adev)) {
2953 amdgpu_virt_fini_data_exchange(adev);
e7819644 2954 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 2955 }
e7819644 2956
e7854a03
AD
2957 r = amdgpu_device_ip_suspend_phase1(adev);
2958 if (r)
2959 return r;
2960 r = amdgpu_device_ip_suspend_phase2(adev);
2961
e7819644
YT
2962 if (amdgpu_sriov_vf(adev))
2963 amdgpu_virt_release_full_gpu(adev, false);
2964
e7854a03
AD
2965 return r;
2966}
2967
06ec9070 2968static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
2969{
2970 int i, r;
2971
2cb681b6
ML
2972 static enum amd_ip_block_type ip_order[] = {
2973 AMD_IP_BLOCK_TYPE_GMC,
2974 AMD_IP_BLOCK_TYPE_COMMON,
39186aef 2975 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
2976 AMD_IP_BLOCK_TYPE_IH,
2977 };
a90ad3c2 2978
95ea3dbc 2979 for (i = 0; i < adev->num_ip_blocks; i++) {
2cb681b6
ML
2980 int j;
2981 struct amdgpu_ip_block *block;
a90ad3c2 2982
4cd2a96d
J
2983 block = &adev->ip_blocks[i];
2984 block->status.hw = false;
2cb681b6 2985
4cd2a96d 2986 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 2987
4cd2a96d 2988 if (block->version->type != ip_order[j] ||
2cb681b6
ML
2989 !block->status.valid)
2990 continue;
2991
2992 r = block->version->funcs->hw_init(adev);
0aaeefcc 2993 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
2994 if (r)
2995 return r;
482f0e53 2996 block->status.hw = true;
a90ad3c2
ML
2997 }
2998 }
2999
3000 return 0;
3001}
3002
06ec9070 3003static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3004{
3005 int i, r;
3006
2cb681b6
ML
3007 static enum amd_ip_block_type ip_order[] = {
3008 AMD_IP_BLOCK_TYPE_SMC,
3009 AMD_IP_BLOCK_TYPE_DCE,
3010 AMD_IP_BLOCK_TYPE_GFX,
3011 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c 3012 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07
JJ
3013 AMD_IP_BLOCK_TYPE_VCE,
3014 AMD_IP_BLOCK_TYPE_VCN
2cb681b6 3015 };
a90ad3c2 3016
2cb681b6
ML
3017 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3018 int j;
3019 struct amdgpu_ip_block *block;
a90ad3c2 3020
2cb681b6
ML
3021 for (j = 0; j < adev->num_ip_blocks; j++) {
3022 block = &adev->ip_blocks[j];
3023
3024 if (block->version->type != ip_order[i] ||
482f0e53
ML
3025 !block->status.valid ||
3026 block->status.hw)
2cb681b6
ML
3027 continue;
3028
895bd048
JZ
3029 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3030 r = block->version->funcs->resume(adev);
3031 else
3032 r = block->version->funcs->hw_init(adev);
3033
0aaeefcc 3034 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3035 if (r)
3036 return r;
482f0e53 3037 block->status.hw = true;
a90ad3c2
ML
3038 }
3039 }
3040
3041 return 0;
3042}
3043
e3ecdffa
AD
3044/**
3045 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3046 *
3047 * @adev: amdgpu_device pointer
3048 *
3049 * First resume function for hardware IPs. The list of all the hardware
3050 * IPs that make up the asic is walked and the resume callbacks are run for
3051 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3052 * after a suspend and updates the software state as necessary. This
3053 * function is also used for restoring the GPU after a GPU reset.
3054 * Returns 0 on success, negative error code on failure.
3055 */
06ec9070 3056static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
3057{
3058 int i, r;
3059
a90ad3c2 3060 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3061 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 3062 continue;
a90ad3c2 3063 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
3064 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3065 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 3066
fcf0649f
CZ
3067 r = adev->ip_blocks[i].version->funcs->resume(adev);
3068 if (r) {
3069 DRM_ERROR("resume of IP block <%s> failed %d\n",
3070 adev->ip_blocks[i].version->funcs->name, r);
3071 return r;
3072 }
482f0e53 3073 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
3074 }
3075 }
3076
3077 return 0;
3078}
3079
e3ecdffa
AD
3080/**
3081 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3082 *
3083 * @adev: amdgpu_device pointer
3084 *
3085 * First resume function for hardware IPs. The list of all the hardware
3086 * IPs that make up the asic is walked and the resume callbacks are run for
3087 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3088 * functional state after a suspend and updates the software state as
3089 * necessary. This function is also used for restoring the GPU after a GPU
3090 * reset.
3091 * Returns 0 on success, negative error code on failure.
3092 */
06ec9070 3093static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
3094{
3095 int i, r;
3096
3097 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3098 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 3099 continue;
fcf0649f 3100 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3101 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
3102 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3103 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 3104 continue;
a1255107 3105 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 3106 if (r) {
a1255107
AD
3107 DRM_ERROR("resume of IP block <%s> failed %d\n",
3108 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 3109 return r;
2c1a2784 3110 }
482f0e53 3111 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
3112 }
3113
3114 return 0;
3115}
3116
e3ecdffa
AD
3117/**
3118 * amdgpu_device_ip_resume - run resume for hardware IPs
3119 *
3120 * @adev: amdgpu_device pointer
3121 *
3122 * Main resume function for hardware IPs. The hardware IPs
3123 * are split into two resume functions because they are
3124 * are also used in in recovering from a GPU reset and some additional
3125 * steps need to be take between them. In this case (S3/S4) they are
3126 * run sequentially.
3127 * Returns 0 on success, negative error code on failure.
3128 */
06ec9070 3129static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
3130{
3131 int r;
3132
9cec53c1
JZ
3133 r = amdgpu_amdkfd_resume_iommu(adev);
3134 if (r)
3135 return r;
3136
06ec9070 3137 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
3138 if (r)
3139 return r;
7a3e0bb2
RZ
3140
3141 r = amdgpu_device_fw_loading(adev);
3142 if (r)
3143 return r;
3144
06ec9070 3145 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3146
3147 return r;
3148}
3149
e3ecdffa
AD
3150/**
3151 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3152 *
3153 * @adev: amdgpu_device pointer
3154 *
3155 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3156 */
4e99a44e 3157static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3158{
6867e1b5
ML
3159 if (amdgpu_sriov_vf(adev)) {
3160 if (adev->is_atom_fw) {
58ff791a 3161 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
6867e1b5
ML
3162 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3163 } else {
3164 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3165 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3166 }
3167
3168 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3169 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3170 }
048765ad
AR
3171}
3172
e3ecdffa
AD
3173/**
3174 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3175 *
3176 * @asic_type: AMD asic type
3177 *
3178 * Check if there is DC (new modesetting infrastructre) support for an asic.
3179 * returns true if DC has support, false if not.
3180 */
4562236b
HW
3181bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3182{
3183 switch (asic_type) {
3184#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3185 case CHIP_TAHITI:
3186 case CHIP_PITCAIRN:
3187 case CHIP_VERDE:
3188 case CHIP_OLAND:
2d32ffd6
AD
3189 /*
3190 * We have systems in the wild with these ASICs that require
3191 * LVDS and VGA support which is not supported with DC.
3192 *
3193 * Fallback to the non-DC driver here by default so as not to
3194 * cause regressions.
3195 */
3196#if defined(CONFIG_DRM_AMD_DC_SI)
3197 return amdgpu_dc > 0;
3198#else
3199 return false;
64200c46 3200#endif
4562236b 3201 case CHIP_BONAIRE:
0d6fbccb 3202 case CHIP_KAVERI:
367e6687
AD
3203 case CHIP_KABINI:
3204 case CHIP_MULLINS:
d9fda248
HW
3205 /*
3206 * We have systems in the wild with these ASICs that require
3207 * LVDS and VGA support which is not supported with DC.
3208 *
3209 * Fallback to the non-DC driver here by default so as not to
3210 * cause regressions.
3211 */
3212 return amdgpu_dc > 0;
3213 case CHIP_HAWAII:
4562236b
HW
3214 case CHIP_CARRIZO:
3215 case CHIP_STONEY:
4562236b 3216 case CHIP_POLARIS10:
675fd32b 3217 case CHIP_POLARIS11:
2c8ad2d5 3218 case CHIP_POLARIS12:
675fd32b 3219 case CHIP_VEGAM:
4562236b
HW
3220 case CHIP_TONGA:
3221 case CHIP_FIJI:
42f8ffa1 3222 case CHIP_VEGA10:
dca7b401 3223 case CHIP_VEGA12:
c6034aa2 3224 case CHIP_VEGA20:
b86a1aa3 3225#if defined(CONFIG_DRM_AMD_DC_DCN)
fd187853 3226 case CHIP_RAVEN:
b4f199c7 3227 case CHIP_NAVI10:
8fceceb6 3228 case CHIP_NAVI14:
078655d9 3229 case CHIP_NAVI12:
e1c14c43 3230 case CHIP_RENOIR:
3f68c01b 3231 case CHIP_CYAN_SKILLFISH:
81d9bfb8 3232 case CHIP_SIENNA_CICHLID:
a6c5308f 3233 case CHIP_NAVY_FLOUNDER:
7cc656e2 3234 case CHIP_DIMGREY_CAVEFISH:
ddaed58b 3235 case CHIP_BEIGE_GOBY:
84b934bc 3236 case CHIP_VANGOGH:
c8b73f7f 3237 case CHIP_YELLOW_CARP:
42f8ffa1 3238#endif
f7f12b25 3239 default:
fd187853 3240 return amdgpu_dc != 0;
f7f12b25 3241#else
4562236b 3242 default:
93b09a9a 3243 if (amdgpu_dc > 0)
044a48f4 3244 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
93b09a9a 3245 "but isn't supported by ASIC, ignoring\n");
4562236b 3246 return false;
f7f12b25 3247#endif
4562236b
HW
3248 }
3249}
3250
3251/**
3252 * amdgpu_device_has_dc_support - check if dc is supported
3253 *
982a820b 3254 * @adev: amdgpu_device pointer
4562236b
HW
3255 *
3256 * Returns true for supported, false for not supported
3257 */
3258bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3259{
abaf210c
AS
3260 if (amdgpu_sriov_vf(adev) ||
3261 adev->enable_virtual_display ||
3262 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
2555039d
XY
3263 return false;
3264
4562236b
HW
3265 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3266}
3267
d4535e2c
AG
3268static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3269{
3270 struct amdgpu_device *adev =
3271 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3272 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3273
c6a6e2db
AG
3274 /* It's a bug to not have a hive within this function */
3275 if (WARN_ON(!hive))
3276 return;
3277
3278 /*
3279 * Use task barrier to synchronize all xgmi reset works across the
3280 * hive. task_barrier_enter and task_barrier_exit will block
3281 * until all the threads running the xgmi reset works reach
3282 * those points. task_barrier_full will do both blocks.
3283 */
3284 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3285
3286 task_barrier_enter(&hive->tb);
4a580877 3287 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3288
3289 if (adev->asic_reset_res)
3290 goto fail;
3291
3292 task_barrier_exit(&hive->tb);
4a580877 3293 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3294
3295 if (adev->asic_reset_res)
3296 goto fail;
43c4d576 3297
8bc7b360
HZ
3298 if (adev->mmhub.ras_funcs &&
3299 adev->mmhub.ras_funcs->reset_ras_error_count)
3300 adev->mmhub.ras_funcs->reset_ras_error_count(adev);
c6a6e2db
AG
3301 } else {
3302
3303 task_barrier_full(&hive->tb);
3304 adev->asic_reset_res = amdgpu_asic_reset(adev);
3305 }
ce316fa5 3306
c6a6e2db 3307fail:
d4535e2c 3308 if (adev->asic_reset_res)
fed184e9 3309 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3310 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3311 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3312}
3313
71f98027
AD
3314static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3315{
3316 char *input = amdgpu_lockup_timeout;
3317 char *timeout_setting = NULL;
3318 int index = 0;
3319 long timeout;
3320 int ret = 0;
3321
3322 /*
67387dfe
AD
3323 * By default timeout for non compute jobs is 10000
3324 * and 60000 for compute jobs.
71f98027 3325 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3326 * jobs are 60000 by default.
71f98027
AD
3327 */
3328 adev->gfx_timeout = msecs_to_jiffies(10000);
3329 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3330 if (amdgpu_sriov_vf(adev))
3331 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3332 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
71f98027 3333 else
67387dfe 3334 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027 3335
f440ff44 3336 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3337 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3338 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3339 ret = kstrtol(timeout_setting, 0, &timeout);
3340 if (ret)
3341 return ret;
3342
3343 if (timeout == 0) {
3344 index++;
3345 continue;
3346 } else if (timeout < 0) {
3347 timeout = MAX_SCHEDULE_TIMEOUT;
127aedf9
CK
3348 dev_warn(adev->dev, "lockup timeout disabled");
3349 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
71f98027
AD
3350 } else {
3351 timeout = msecs_to_jiffies(timeout);
3352 }
3353
3354 switch (index++) {
3355 case 0:
3356 adev->gfx_timeout = timeout;
3357 break;
3358 case 1:
3359 adev->compute_timeout = timeout;
3360 break;
3361 case 2:
3362 adev->sdma_timeout = timeout;
3363 break;
3364 case 3:
3365 adev->video_timeout = timeout;
3366 break;
3367 default:
3368 break;
3369 }
3370 }
3371 /*
3372 * There is only one value specified and
3373 * it should apply to all non-compute jobs.
3374 */
bcccee89 3375 if (index == 1) {
71f98027 3376 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3377 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3378 adev->compute_timeout = adev->gfx_timeout;
3379 }
71f98027
AD
3380 }
3381
3382 return ret;
3383}
d4535e2c 3384
77f3a5cd
ND
3385static const struct attribute *amdgpu_dev_attributes[] = {
3386 &dev_attr_product_name.attr,
3387 &dev_attr_product_number.attr,
3388 &dev_attr_serial_number.attr,
3389 &dev_attr_pcie_replay_count.attr,
3390 NULL
3391};
3392
d38ceaf9
AD
3393/**
3394 * amdgpu_device_init - initialize the driver
3395 *
3396 * @adev: amdgpu_device pointer
d38ceaf9
AD
3397 * @flags: driver flags
3398 *
3399 * Initializes the driver info and hw (all asics).
3400 * Returns 0 for success or an error on failure.
3401 * Called at driver startup.
3402 */
3403int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3404 uint32_t flags)
3405{
8aba21b7
LT
3406 struct drm_device *ddev = adev_to_drm(adev);
3407 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3408 int r, i;
b98c6299 3409 bool px = false;
95844d20 3410 u32 max_MBps;
d38ceaf9
AD
3411
3412 adev->shutdown = false;
d38ceaf9 3413 adev->flags = flags;
4e66d7d2
YZ
3414
3415 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3416 adev->asic_type = amdgpu_force_asic_type;
3417 else
3418 adev->asic_type = flags & AMD_ASIC_MASK;
3419
d38ceaf9 3420 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3421 if (amdgpu_emu_mode == 1)
8bdab6bb 3422 adev->usec_timeout *= 10;
770d13b1 3423 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3424 adev->accel_working = false;
3425 adev->num_rings = 0;
3426 adev->mman.buffer_funcs = NULL;
3427 adev->mman.buffer_funcs_ring = NULL;
3428 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3429 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3430 adev->gmc.gmc_funcs = NULL;
7bd939d0 3431 adev->harvest_ip_mask = 0x0;
f54d1867 3432 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3433 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3434
3435 adev->smc_rreg = &amdgpu_invalid_rreg;
3436 adev->smc_wreg = &amdgpu_invalid_wreg;
3437 adev->pcie_rreg = &amdgpu_invalid_rreg;
3438 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
3439 adev->pciep_rreg = &amdgpu_invalid_rreg;
3440 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3441 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3442 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3443 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3444 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3445 adev->didt_rreg = &amdgpu_invalid_rreg;
3446 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3447 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3448 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3449 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3450 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3451
3e39ab90
AD
3452 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3453 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3454 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3455
3456 /* mutex initialization are all done here so we
3457 * can recall function without having locking issues */
0e5ca0d1 3458 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3459 mutex_init(&adev->pm.mutex);
3460 mutex_init(&adev->gfx.gpu_clock_mutex);
3461 mutex_init(&adev->srbm_mutex);
b8866c26 3462 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3463 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 3464 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3465 mutex_init(&adev->mn_lock);
e23b74aa 3466 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3467 hash_init(adev->mn_hash);
53b3f8f4 3468 atomic_set(&adev->in_gpu_reset, 0);
6049db43 3469 init_rwsem(&adev->reset_sem);
32eaeae0 3470 mutex_init(&adev->psp.mutex);
bd052211 3471 mutex_init(&adev->notifier_lock);
d38ceaf9 3472
9f6a7857
HR
3473 r = amdgpu_device_init_apu_flags(adev);
3474 if (r)
3475 return r;
3476
912dfc84
EQ
3477 r = amdgpu_device_check_arguments(adev);
3478 if (r)
3479 return r;
d38ceaf9 3480
d38ceaf9
AD
3481 spin_lock_init(&adev->mmio_idx_lock);
3482 spin_lock_init(&adev->smc_idx_lock);
3483 spin_lock_init(&adev->pcie_idx_lock);
3484 spin_lock_init(&adev->uvd_ctx_idx_lock);
3485 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3486 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3487 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3488 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3489 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3490
0c4e7fa5
CZ
3491 INIT_LIST_HEAD(&adev->shadow_list);
3492 mutex_init(&adev->shadow_list_lock);
3493
655ce9cb 3494 INIT_LIST_HEAD(&adev->reset_list);
3495
beff74bc
AD
3496 INIT_DELAYED_WORK(&adev->delayed_init_work,
3497 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3498 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3499 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3500
d4535e2c
AG
3501 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3502
d23ee13f 3503 adev->gfx.gfx_off_req_count = 1;
b6e79d9a 3504 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3505
b265bdbd
EQ
3506 atomic_set(&adev->throttling_logging_enabled, 1);
3507 /*
3508 * If throttling continues, logging will be performed every minute
3509 * to avoid log flooding. "-1" is subtracted since the thermal
3510 * throttling interrupt comes every second. Thus, the total logging
3511 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3512 * for throttling interrupt) = 60 seconds.
3513 */
3514 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3515 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3516
0fa49558
AX
3517 /* Registers mapping */
3518 /* TODO: block userspace mapping of io register */
da69c161
KW
3519 if (adev->asic_type >= CHIP_BONAIRE) {
3520 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3521 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3522 } else {
3523 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3524 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3525 }
d38ceaf9 3526
6c08e0ef
EQ
3527 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3528 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3529
d38ceaf9
AD
3530 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3531 if (adev->rmmio == NULL) {
3532 return -ENOMEM;
3533 }
3534 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3535 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3536
5494d864
AD
3537 amdgpu_device_get_pcie_info(adev);
3538
b239c017
JX
3539 if (amdgpu_mcbp)
3540 DRM_INFO("MCBP is enabled\n");
3541
5f84cc63
JX
3542 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
3543 adev->enable_mes = true;
3544
3aa0115d
ML
3545 /* detect hw virtualization here */
3546 amdgpu_detect_virtualization(adev);
3547
dffa11b4
ML
3548 r = amdgpu_device_get_job_timeout_settings(adev);
3549 if (r) {
3550 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4ef87d8f 3551 return r;
a190d1c7
XY
3552 }
3553
d38ceaf9 3554 /* early init functions */
06ec9070 3555 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3556 if (r)
4ef87d8f 3557 return r;
d38ceaf9 3558
8e6d0b69 3559 /* enable PCIE atomic ops */
3560 if (amdgpu_sriov_vf(adev))
3561 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3562 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_enabled_flags ==
3563 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3564 else
3565 adev->have_atomics_support =
3566 !pci_enable_atomic_ops_to_root(adev->pdev,
3567 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3568 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3569 if (!adev->have_atomics_support)
3570 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3571
6585661d
OZ
3572 /* doorbell bar mapping and doorbell index init*/
3573 amdgpu_device_doorbell_init(adev);
3574
9475a943
SL
3575 if (amdgpu_emu_mode == 1) {
3576 /* post the asic on emulation mode */
3577 emu_soc_asic_init(adev);
bfca0289 3578 goto fence_driver_init;
9475a943 3579 }
bfca0289 3580
04442bf7
LL
3581 amdgpu_reset_init(adev);
3582
4e99a44e
ML
3583 /* detect if we are with an SRIOV vbios */
3584 amdgpu_device_detect_sriov_bios(adev);
048765ad 3585
95e8e59e
AD
3586 /* check if we need to reset the asic
3587 * E.g., driver was not cleanly unloaded previously, etc.
3588 */
f14899fd 3589 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3590 if (adev->gmc.xgmi.num_physical_nodes) {
3591 dev_info(adev->dev, "Pending hive reset.\n");
3592 adev->gmc.xgmi.pending_reset = true;
3593 /* Only need to init necessary block for SMU to handle the reset */
3594 for (i = 0; i < adev->num_ip_blocks; i++) {
3595 if (!adev->ip_blocks[i].status.valid)
3596 continue;
3597 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3598 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3599 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3600 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3601 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3602 adev->ip_blocks[i].version->funcs->name);
3603 adev->ip_blocks[i].status.hw = true;
3604 }
3605 }
3606 } else {
3607 r = amdgpu_asic_reset(adev);
3608 if (r) {
3609 dev_err(adev->dev, "asic reset on init failed\n");
3610 goto failed;
3611 }
95e8e59e
AD
3612 }
3613 }
3614
8f66090b 3615 pci_enable_pcie_error_reporting(adev->pdev);
c9a6b82f 3616
d38ceaf9 3617 /* Post card if necessary */
39c640c0 3618 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3619 if (!adev->bios) {
bec86378 3620 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3621 r = -EINVAL;
3622 goto failed;
d38ceaf9 3623 }
bec86378 3624 DRM_INFO("GPU posting now...\n");
4d2997ab 3625 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3626 if (r) {
3627 dev_err(adev->dev, "gpu post error!\n");
3628 goto failed;
3629 }
d38ceaf9
AD
3630 }
3631
88b64e95
AD
3632 if (adev->is_atom_fw) {
3633 /* Initialize clocks */
3634 r = amdgpu_atomfirmware_get_clock_info(adev);
3635 if (r) {
3636 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 3637 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
3638 goto failed;
3639 }
3640 } else {
a5bde2f9
AD
3641 /* Initialize clocks */
3642 r = amdgpu_atombios_get_clock_info(adev);
3643 if (r) {
3644 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 3645 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 3646 goto failed;
a5bde2f9
AD
3647 }
3648 /* init i2c buses */
4562236b
HW
3649 if (!amdgpu_device_has_dc_support(adev))
3650 amdgpu_atombios_i2c_init(adev);
2c1a2784 3651 }
d38ceaf9 3652
bfca0289 3653fence_driver_init:
d38ceaf9 3654 /* Fence driver */
067f44c8 3655 r = amdgpu_fence_driver_sw_init(adev);
2c1a2784 3656 if (r) {
067f44c8 3657 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
e23b74aa 3658 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3659 goto failed;
2c1a2784 3660 }
d38ceaf9
AD
3661
3662 /* init the mode config */
4a580877 3663 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3664
06ec9070 3665 r = amdgpu_device_ip_init(adev);
d38ceaf9 3666 if (r) {
8840a387 3667 /* failed in exclusive mode due to timeout */
3668 if (amdgpu_sriov_vf(adev) &&
3669 !amdgpu_sriov_runtime(adev) &&
3670 amdgpu_virt_mmio_blocked(adev) &&
3671 !amdgpu_virt_wait_reset(adev)) {
3672 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
3673 /* Don't send request since VF is inactive. */
3674 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3675 adev->virt.ops = NULL;
8840a387 3676 r = -EAGAIN;
970fd197 3677 goto release_ras_con;
8840a387 3678 }
06ec9070 3679 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3680 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3681 goto release_ras_con;
d38ceaf9
AD
3682 }
3683
8d35a259
LG
3684 amdgpu_fence_driver_hw_init(adev);
3685
d69b8971
YZ
3686 dev_info(adev->dev,
3687 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3688 adev->gfx.config.max_shader_engines,
3689 adev->gfx.config.max_sh_per_se,
3690 adev->gfx.config.max_cu_per_sh,
3691 adev->gfx.cu_info.number);
3692
d38ceaf9
AD
3693 adev->accel_working = true;
3694
e59c0205
AX
3695 amdgpu_vm_check_compute_bug(adev);
3696
95844d20
MO
3697 /* Initialize the buffer migration limit. */
3698 if (amdgpu_moverate >= 0)
3699 max_MBps = amdgpu_moverate;
3700 else
3701 max_MBps = 8; /* Allow 8 MB/s. */
3702 /* Get a log2 for easy divisions. */
3703 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3704
d2f52ac8 3705 r = amdgpu_pm_sysfs_init(adev);
7c868b59
YT
3706 if (r) {
3707 adev->pm_sysfs_en = false;
d2f52ac8 3708 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
7c868b59
YT
3709 } else
3710 adev->pm_sysfs_en = true;
d2f52ac8 3711
5bb23532 3712 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3713 if (r) {
3714 adev->ucode_sysfs_en = false;
5bb23532 3715 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3716 } else
3717 adev->ucode_sysfs_en = true;
5bb23532 3718
d38ceaf9
AD
3719 if ((amdgpu_testing & 1)) {
3720 if (adev->accel_working)
3721 amdgpu_test_moves(adev);
3722 else
3723 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
3724 }
d38ceaf9
AD
3725 if (amdgpu_benchmarking) {
3726 if (adev->accel_working)
3727 amdgpu_benchmark(adev, amdgpu_benchmarking);
3728 else
3729 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
3730 }
3731
b0adca4d
EQ
3732 /*
3733 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3734 * Otherwise the mgpu fan boost feature will be skipped due to the
3735 * gpu instance is counted less.
3736 */
3737 amdgpu_register_gpu_instance(adev);
3738
d38ceaf9
AD
3739 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3740 * explicit gating rather than handling it automatically.
3741 */
e3c1b071 3742 if (!adev->gmc.xgmi.pending_reset) {
3743 r = amdgpu_device_ip_late_init(adev);
3744 if (r) {
3745 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3746 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3747 goto release_ras_con;
e3c1b071 3748 }
3749 /* must succeed. */
3750 amdgpu_ras_resume(adev);
3751 queue_delayed_work(system_wq, &adev->delayed_init_work,
3752 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3753 }
d38ceaf9 3754
2c738637
ML
3755 if (amdgpu_sriov_vf(adev))
3756 flush_delayed_work(&adev->delayed_init_work);
3757
77f3a5cd 3758 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3759 if (r)
77f3a5cd 3760 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3761
d155bef0
AB
3762 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3763 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3764 if (r)
3765 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3766
c1dd4aa6
AG
3767 /* Have stored pci confspace at hand for restore in sudden PCI error */
3768 if (amdgpu_device_cache_pci_state(adev->pdev))
3769 pci_restore_state(pdev);
3770
8c3dd61c
KHF
3771 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3772 /* this will fail for cards that aren't VGA class devices, just
3773 * ignore it */
3774 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
bf44e8ce 3775 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
8c3dd61c
KHF
3776
3777 if (amdgpu_device_supports_px(ddev)) {
3778 px = true;
3779 vga_switcheroo_register_client(adev->pdev,
3780 &amdgpu_switcheroo_ops, px);
3781 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3782 }
3783
e3c1b071 3784 if (adev->gmc.xgmi.pending_reset)
3785 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3786 msecs_to_jiffies(AMDGPU_RESUME_MS));
3787
d38ceaf9 3788 return 0;
83ba126a 3789
970fd197
SY
3790release_ras_con:
3791 amdgpu_release_ras_context(adev);
3792
83ba126a 3793failed:
89041940 3794 amdgpu_vf_error_trans_all(adev);
8840a387 3795
83ba126a 3796 return r;
d38ceaf9
AD
3797}
3798
07775fc1
AG
3799static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3800{
3801 /* Clear all CPU mappings pointing to this device */
3802 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3803
3804 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3805 amdgpu_device_doorbell_fini(adev);
3806
3807 iounmap(adev->rmmio);
3808 adev->rmmio = NULL;
3809 if (adev->mman.aper_base_kaddr)
3810 iounmap(adev->mman.aper_base_kaddr);
3811 adev->mman.aper_base_kaddr = NULL;
3812
3813 /* Memory manager related */
3814 if (!adev->gmc.xgmi.connected_to_cpu) {
3815 arch_phys_wc_del(adev->gmc.vram_mtrr);
3816 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3817 }
3818}
3819
d38ceaf9 3820/**
bbe04dec 3821 * amdgpu_device_fini_hw - tear down the driver
d38ceaf9
AD
3822 *
3823 * @adev: amdgpu_device pointer
3824 *
3825 * Tear down the driver info (all asics).
3826 * Called at driver shutdown.
3827 */
72c8c97b 3828void amdgpu_device_fini_hw(struct amdgpu_device *adev)
d38ceaf9 3829{
aac89168 3830 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3831 flush_delayed_work(&adev->delayed_init_work);
691191a2
YW
3832 if (adev->mman.initialized) {
3833 flush_delayed_work(&adev->mman.bdev.wq);
e78b3197 3834 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
691191a2 3835 }
d0d13fe8 3836 adev->shutdown = true;
9f875167 3837
752c683d
ML
3838 /* make sure IB test finished before entering exclusive mode
3839 * to avoid preemption on IB test
3840 * */
519b8b76 3841 if (amdgpu_sriov_vf(adev)) {
752c683d 3842 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3843 amdgpu_virt_fini_data_exchange(adev);
3844 }
752c683d 3845
e5b03032
ML
3846 /* disable all interrupts */
3847 amdgpu_irq_disable_all(adev);
ff97cba8 3848 if (adev->mode_info.mode_config_initialized){
700de2c8 3849 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4a580877 3850 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3851 else
4a580877 3852 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3853 }
8d35a259 3854 amdgpu_fence_driver_hw_fini(adev);
72c8c97b 3855
7c868b59
YT
3856 if (adev->pm_sysfs_en)
3857 amdgpu_pm_sysfs_fini(adev);
72c8c97b
AG
3858 if (adev->ucode_sysfs_en)
3859 amdgpu_ucode_sysfs_fini(adev);
3860 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3861
232d1d43
SY
3862 /* disable ras feature must before hw fini */
3863 amdgpu_ras_pre_fini(adev);
3864
e9669fb7 3865 amdgpu_device_ip_fini_early(adev);
d10d0daa 3866
a3848df6
YW
3867 amdgpu_irq_fini_hw(adev);
3868
894c6890
AG
3869 ttm_device_clear_dma_mappings(&adev->mman.bdev);
3870
d10d0daa 3871 amdgpu_gart_dummy_page_fini(adev);
07775fc1
AG
3872
3873 amdgpu_device_unmap_mmio(adev);
72c8c97b
AG
3874}
3875
3876void amdgpu_device_fini_sw(struct amdgpu_device *adev)
3877{
8d35a259 3878 amdgpu_fence_driver_sw_fini(adev);
a5c5d8d5 3879 amdgpu_device_ip_fini(adev);
75e1658e
ND
3880 release_firmware(adev->firmware.gpu_info_fw);
3881 adev->firmware.gpu_info_fw = NULL;
d38ceaf9 3882 adev->accel_working = false;
04442bf7
LL
3883
3884 amdgpu_reset_fini(adev);
3885
d38ceaf9 3886 /* free i2c buses */
4562236b
HW
3887 if (!amdgpu_device_has_dc_support(adev))
3888 amdgpu_i2c_fini(adev);
bfca0289
SL
3889
3890 if (amdgpu_emu_mode != 1)
3891 amdgpu_atombios_fini(adev);
3892
d38ceaf9
AD
3893 kfree(adev->bios);
3894 adev->bios = NULL;
b98c6299 3895 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
84c8b22e 3896 vga_switcheroo_unregister_client(adev->pdev);
83ba126a 3897 vga_switcheroo_fini_domain_pm_ops(adev->dev);
b98c6299 3898 }
38d6be81 3899 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
b8779475 3900 vga_client_unregister(adev->pdev);
e9bc1bf7 3901
d155bef0
AB
3902 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3903 amdgpu_pmu_fini(adev);
72de33f8 3904 if (adev->mman.discovery_bin)
a190d1c7 3905 amdgpu_discovery_fini(adev);
72c8c97b
AG
3906
3907 kfree(adev->pci_state);
3908
d38ceaf9
AD
3909}
3910
58144d28
ND
3911/**
3912 * amdgpu_device_evict_resources - evict device resources
3913 * @adev: amdgpu device object
3914 *
3915 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
3916 * of the vram memory type. Mainly used for evicting device resources
3917 * at suspend time.
3918 *
3919 */
3920static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
3921{
3922 /* No need to evict vram on APUs for suspend to ram */
3923 if (adev->in_s3 && (adev->flags & AMD_IS_APU))
3924 return;
3925
3926 if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
3927 DRM_WARN("evicting device resources failed\n");
3928
3929}
d38ceaf9
AD
3930
3931/*
3932 * Suspend & resume.
3933 */
3934/**
810ddc3a 3935 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 3936 *
87e3f136 3937 * @dev: drm dev pointer
87e3f136 3938 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
3939 *
3940 * Puts the hw in the suspend state (all asics).
3941 * Returns 0 for success or an error on failure.
3942 * Called at driver suspend.
3943 */
de185019 3944int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 3945{
a2e15b0e 3946 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 3947
d38ceaf9
AD
3948 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3949 return 0;
3950
44779b43 3951 adev->in_suspend = true;
3fa8f89d
S
3952
3953 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
3954 DRM_WARN("smart shift update failed\n");
3955
d38ceaf9
AD
3956 drm_kms_helper_poll_disable(dev);
3957
5f818173 3958 if (fbcon)
087451f3 3959 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5f818173 3960
beff74bc 3961 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 3962
5e6932fe 3963 amdgpu_ras_suspend(adev);
3964
2196927b 3965 amdgpu_device_ip_suspend_phase1(adev);
fe1053b7 3966
5d3a2d95
AD
3967 if (!adev->in_s0ix)
3968 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 3969
58144d28
ND
3970 /* First evict vram memory */
3971 amdgpu_device_evict_resources(adev);
d38ceaf9 3972
8d35a259 3973 amdgpu_fence_driver_hw_fini(adev);
d38ceaf9 3974
2196927b 3975 amdgpu_device_ip_suspend_phase2(adev);
58144d28
ND
3976 /* This second call to evict device resources is to evict
3977 * the gart page table using the CPU.
a0a71e49 3978 */
58144d28 3979 amdgpu_device_evict_resources(adev);
d38ceaf9 3980
d38ceaf9
AD
3981 return 0;
3982}
3983
3984/**
810ddc3a 3985 * amdgpu_device_resume - initiate device resume
d38ceaf9 3986 *
87e3f136 3987 * @dev: drm dev pointer
87e3f136 3988 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
3989 *
3990 * Bring the hw back to operating state (all asics).
3991 * Returns 0 for success or an error on failure.
3992 * Called at driver resume.
3993 */
de185019 3994int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 3995{
1348969a 3996 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 3997 int r = 0;
d38ceaf9
AD
3998
3999 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4000 return 0;
4001
62498733 4002 if (adev->in_s0ix)
628c36d7
PL
4003 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);
4004
d38ceaf9 4005 /* post card */
39c640c0 4006 if (amdgpu_device_need_post(adev)) {
4d2997ab 4007 r = amdgpu_device_asic_init(adev);
74b0b157 4008 if (r)
aac89168 4009 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 4010 }
d38ceaf9 4011
06ec9070 4012 r = amdgpu_device_ip_resume(adev);
e6707218 4013 if (r) {
aac89168 4014 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 4015 return r;
e6707218 4016 }
8d35a259 4017 amdgpu_fence_driver_hw_init(adev);
5ceb54c6 4018
06ec9070 4019 r = amdgpu_device_ip_late_init(adev);
03161a6e 4020 if (r)
4d3b9ae5 4021 return r;
d38ceaf9 4022
beff74bc
AD
4023 queue_delayed_work(system_wq, &adev->delayed_init_work,
4024 msecs_to_jiffies(AMDGPU_RESUME_MS));
4025
5d3a2d95
AD
4026 if (!adev->in_s0ix) {
4027 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4028 if (r)
4029 return r;
4030 }
756e6880 4031
96a5d8d4 4032 /* Make sure IB tests flushed */
beff74bc 4033 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 4034
a2e15b0e 4035 if (fbcon)
087451f3 4036 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
d38ceaf9
AD
4037
4038 drm_kms_helper_poll_enable(dev);
23a1a9e5 4039
5e6932fe 4040 amdgpu_ras_resume(adev);
4041
23a1a9e5
L
4042 /*
4043 * Most of the connector probing functions try to acquire runtime pm
4044 * refs to ensure that the GPU is powered on when connector polling is
4045 * performed. Since we're calling this from a runtime PM callback,
4046 * trying to acquire rpm refs will cause us to deadlock.
4047 *
4048 * Since we're guaranteed to be holding the rpm lock, it's safe to
4049 * temporarily disable the rpm helpers so this doesn't deadlock us.
4050 */
4051#ifdef CONFIG_PM
4052 dev->dev->power.disable_depth++;
4053#endif
4562236b
HW
4054 if (!amdgpu_device_has_dc_support(adev))
4055 drm_helper_hpd_irq_event(dev);
4056 else
4057 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
4058#ifdef CONFIG_PM
4059 dev->dev->power.disable_depth--;
4060#endif
44779b43
RZ
4061 adev->in_suspend = false;
4062
3fa8f89d
S
4063 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4064 DRM_WARN("smart shift update failed\n");
4065
4d3b9ae5 4066 return 0;
d38ceaf9
AD
4067}
4068
e3ecdffa
AD
4069/**
4070 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4071 *
4072 * @adev: amdgpu_device pointer
4073 *
4074 * The list of all the hardware IPs that make up the asic is walked and
4075 * the check_soft_reset callbacks are run. check_soft_reset determines
4076 * if the asic is still hung or not.
4077 * Returns true if any of the IPs are still in a hung state, false if not.
4078 */
06ec9070 4079static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
4080{
4081 int i;
4082 bool asic_hang = false;
4083
f993d628
ML
4084 if (amdgpu_sriov_vf(adev))
4085 return true;
4086
8bc04c29
AD
4087 if (amdgpu_asic_need_full_reset(adev))
4088 return true;
4089
63fbf42f 4090 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4091 if (!adev->ip_blocks[i].status.valid)
63fbf42f 4092 continue;
a1255107
AD
4093 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4094 adev->ip_blocks[i].status.hang =
4095 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4096 if (adev->ip_blocks[i].status.hang) {
aac89168 4097 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
4098 asic_hang = true;
4099 }
4100 }
4101 return asic_hang;
4102}
4103
e3ecdffa
AD
4104/**
4105 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4106 *
4107 * @adev: amdgpu_device pointer
4108 *
4109 * The list of all the hardware IPs that make up the asic is walked and the
4110 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4111 * handles any IP specific hardware or software state changes that are
4112 * necessary for a soft reset to succeed.
4113 * Returns 0 on success, negative error code on failure.
4114 */
06ec9070 4115static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
4116{
4117 int i, r = 0;
4118
4119 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4120 if (!adev->ip_blocks[i].status.valid)
d31a501e 4121 continue;
a1255107
AD
4122 if (adev->ip_blocks[i].status.hang &&
4123 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4124 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
4125 if (r)
4126 return r;
4127 }
4128 }
4129
4130 return 0;
4131}
4132
e3ecdffa
AD
4133/**
4134 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4135 *
4136 * @adev: amdgpu_device pointer
4137 *
4138 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4139 * reset is necessary to recover.
4140 * Returns true if a full asic reset is required, false if not.
4141 */
06ec9070 4142static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 4143{
da146d3b
AD
4144 int i;
4145
8bc04c29
AD
4146 if (amdgpu_asic_need_full_reset(adev))
4147 return true;
4148
da146d3b 4149 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4150 if (!adev->ip_blocks[i].status.valid)
da146d3b 4151 continue;
a1255107
AD
4152 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4153 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4154 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
4155 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4156 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 4157 if (adev->ip_blocks[i].status.hang) {
aac89168 4158 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
4159 return true;
4160 }
4161 }
35d782fe
CZ
4162 }
4163 return false;
4164}
4165
e3ecdffa
AD
4166/**
4167 * amdgpu_device_ip_soft_reset - do a soft reset
4168 *
4169 * @adev: amdgpu_device pointer
4170 *
4171 * The list of all the hardware IPs that make up the asic is walked and the
4172 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4173 * IP specific hardware or software state changes that are necessary to soft
4174 * reset the IP.
4175 * Returns 0 on success, negative error code on failure.
4176 */
06ec9070 4177static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4178{
4179 int i, r = 0;
4180
4181 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4182 if (!adev->ip_blocks[i].status.valid)
35d782fe 4183 continue;
a1255107
AD
4184 if (adev->ip_blocks[i].status.hang &&
4185 adev->ip_blocks[i].version->funcs->soft_reset) {
4186 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
4187 if (r)
4188 return r;
4189 }
4190 }
4191
4192 return 0;
4193}
4194
e3ecdffa
AD
4195/**
4196 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4197 *
4198 * @adev: amdgpu_device pointer
4199 *
4200 * The list of all the hardware IPs that make up the asic is walked and the
4201 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4202 * handles any IP specific hardware or software state changes that are
4203 * necessary after the IP has been soft reset.
4204 * Returns 0 on success, negative error code on failure.
4205 */
06ec9070 4206static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4207{
4208 int i, r = 0;
4209
4210 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4211 if (!adev->ip_blocks[i].status.valid)
35d782fe 4212 continue;
a1255107
AD
4213 if (adev->ip_blocks[i].status.hang &&
4214 adev->ip_blocks[i].version->funcs->post_soft_reset)
4215 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
4216 if (r)
4217 return r;
4218 }
4219
4220 return 0;
4221}
4222
e3ecdffa 4223/**
c33adbc7 4224 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4225 *
4226 * @adev: amdgpu_device pointer
4227 *
4228 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4229 * restore things like GPUVM page tables after a GPU reset where
4230 * the contents of VRAM might be lost.
403009bf
CK
4231 *
4232 * Returns:
4233 * 0 on success, negative error code on failure.
e3ecdffa 4234 */
c33adbc7 4235static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4236{
c41d1cf6 4237 struct dma_fence *fence = NULL, *next = NULL;
403009bf 4238 struct amdgpu_bo *shadow;
e18aaea7 4239 struct amdgpu_bo_vm *vmbo;
403009bf 4240 long r = 1, tmo;
c41d1cf6
ML
4241
4242 if (amdgpu_sriov_runtime(adev))
b045d3af 4243 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4244 else
4245 tmo = msecs_to_jiffies(100);
4246
aac89168 4247 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4248 mutex_lock(&adev->shadow_list_lock);
e18aaea7
ND
4249 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4250 shadow = &vmbo->bo;
403009bf 4251 /* No need to recover an evicted BO */
d3116756
CK
4252 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4253 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4254 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
403009bf
CK
4255 continue;
4256
4257 r = amdgpu_bo_restore_shadow(shadow, &next);
4258 if (r)
4259 break;
4260
c41d1cf6 4261 if (fence) {
1712fb1a 4262 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4263 dma_fence_put(fence);
4264 fence = next;
1712fb1a 4265 if (tmo == 0) {
4266 r = -ETIMEDOUT;
c41d1cf6 4267 break;
1712fb1a 4268 } else if (tmo < 0) {
4269 r = tmo;
4270 break;
4271 }
403009bf
CK
4272 } else {
4273 fence = next;
c41d1cf6 4274 }
c41d1cf6
ML
4275 }
4276 mutex_unlock(&adev->shadow_list_lock);
4277
403009bf
CK
4278 if (fence)
4279 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4280 dma_fence_put(fence);
4281
1712fb1a 4282 if (r < 0 || tmo <= 0) {
aac89168 4283 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4284 return -EIO;
4285 }
c41d1cf6 4286
aac89168 4287 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4288 return 0;
c41d1cf6
ML
4289}
4290
a90ad3c2 4291
e3ecdffa 4292/**
06ec9070 4293 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4294 *
982a820b 4295 * @adev: amdgpu_device pointer
87e3f136 4296 * @from_hypervisor: request from hypervisor
5740682e
ML
4297 *
4298 * do VF FLR and reinitialize Asic
3f48c681 4299 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4300 */
4301static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4302 bool from_hypervisor)
5740682e
ML
4303{
4304 int r;
a5f67c93 4305 struct amdgpu_hive_info *hive = NULL;
5740682e 4306
992110d7 4307 amdgpu_amdkfd_pre_reset(adev);
4308
5740682e
ML
4309 if (from_hypervisor)
4310 r = amdgpu_virt_request_full_gpu(adev, true);
4311 else
4312 r = amdgpu_virt_reset_gpu(adev);
4313 if (r)
4314 return r;
a90ad3c2
ML
4315
4316 /* Resume IP prior to SMC */
06ec9070 4317 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4318 if (r)
4319 goto error;
a90ad3c2 4320
c9ffa427 4321 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4322 /* we need recover gart prior to run SMC/CP/SDMA resume */
6c28aed6 4323 amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
a90ad3c2 4324
7a3e0bb2
RZ
4325 r = amdgpu_device_fw_loading(adev);
4326 if (r)
4327 return r;
4328
a90ad3c2 4329 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4330 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4331 if (r)
4332 goto error;
a90ad3c2 4333
a5f67c93
ZL
4334 hive = amdgpu_get_xgmi_hive(adev);
4335 /* Update PSP FW topology after reset */
4336 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4337 r = amdgpu_xgmi_update_topology(hive, adev);
4338
4339 if (hive)
4340 amdgpu_put_xgmi_hive(hive);
4341
4342 if (!r) {
4343 amdgpu_irq_gpu_reset_resume_helper(adev);
4344 r = amdgpu_ib_ring_tests(adev);
4345 amdgpu_amdkfd_post_reset(adev);
4346 }
a90ad3c2 4347
abc34253 4348error:
c41d1cf6 4349 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4350 amdgpu_inc_vram_lost(adev);
c33adbc7 4351 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4352 }
437f3e0b 4353 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2
ML
4354
4355 return r;
4356}
4357
9a1cddd6 4358/**
4359 * amdgpu_device_has_job_running - check if there is any job in mirror list
4360 *
982a820b 4361 * @adev: amdgpu_device pointer
9a1cddd6 4362 *
4363 * check if there is any job in mirror list
4364 */
4365bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4366{
4367 int i;
4368 struct drm_sched_job *job;
4369
4370 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4371 struct amdgpu_ring *ring = adev->rings[i];
4372
4373 if (!ring || !ring->sched.thread)
4374 continue;
4375
4376 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4377 job = list_first_entry_or_null(&ring->sched.pending_list,
4378 struct drm_sched_job, list);
9a1cddd6 4379 spin_unlock(&ring->sched.job_list_lock);
4380 if (job)
4381 return true;
4382 }
4383 return false;
4384}
4385
12938fad
CK
4386/**
4387 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4388 *
982a820b 4389 * @adev: amdgpu_device pointer
12938fad
CK
4390 *
4391 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4392 * a hung GPU.
4393 */
4394bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4395{
4396 if (!amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4397 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
12938fad
CK
4398 return false;
4399 }
4400
3ba7b418
AG
4401 if (amdgpu_gpu_recovery == 0)
4402 goto disabled;
4403
4404 if (amdgpu_sriov_vf(adev))
4405 return true;
4406
4407 if (amdgpu_gpu_recovery == -1) {
4408 switch (adev->asic_type) {
fc42d47c
AG
4409 case CHIP_BONAIRE:
4410 case CHIP_HAWAII:
3ba7b418
AG
4411 case CHIP_TOPAZ:
4412 case CHIP_TONGA:
4413 case CHIP_FIJI:
4414 case CHIP_POLARIS10:
4415 case CHIP_POLARIS11:
4416 case CHIP_POLARIS12:
4417 case CHIP_VEGAM:
4418 case CHIP_VEGA20:
4419 case CHIP_VEGA10:
4420 case CHIP_VEGA12:
c43b849f 4421 case CHIP_RAVEN:
e9d4cf91 4422 case CHIP_ARCTURUS:
2cb44fb0 4423 case CHIP_RENOIR:
658c6639
AD
4424 case CHIP_NAVI10:
4425 case CHIP_NAVI14:
4426 case CHIP_NAVI12:
131a3c74 4427 case CHIP_SIENNA_CICHLID:
665fe4dc 4428 case CHIP_NAVY_FLOUNDER:
27859ee3 4429 case CHIP_DIMGREY_CAVEFISH:
a2f55040 4430 case CHIP_BEIGE_GOBY:
fe68ceef 4431 case CHIP_VANGOGH:
ea4e96a7 4432 case CHIP_ALDEBARAN:
3ba7b418
AG
4433 break;
4434 default:
4435 goto disabled;
4436 }
12938fad
CK
4437 }
4438
4439 return true;
3ba7b418
AG
4440
4441disabled:
aac89168 4442 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4443 return false;
12938fad
CK
4444}
4445
5c03e584
FX
4446int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4447{
4448 u32 i;
4449 int ret = 0;
4450
4451 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4452
4453 dev_info(adev->dev, "GPU mode1 reset\n");
4454
4455 /* disable BM */
4456 pci_clear_master(adev->pdev);
4457
4458 amdgpu_device_cache_pci_state(adev->pdev);
4459
4460 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4461 dev_info(adev->dev, "GPU smu mode1 reset\n");
4462 ret = amdgpu_dpm_mode1_reset(adev);
4463 } else {
4464 dev_info(adev->dev, "GPU psp mode1 reset\n");
4465 ret = psp_gpu_reset(adev);
4466 }
4467
4468 if (ret)
4469 dev_err(adev->dev, "GPU mode1 reset failed\n");
4470
4471 amdgpu_device_load_pci_state(adev->pdev);
4472
4473 /* wait for asic to come out of reset */
4474 for (i = 0; i < adev->usec_timeout; i++) {
4475 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4476
4477 if (memsize != 0xffffffff)
4478 break;
4479 udelay(1);
4480 }
4481
4482 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4483 return ret;
4484}
5c6dd71e 4485
e3c1b071 4486int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4487 struct amdgpu_reset_context *reset_context)
26bc5340 4488{
c530b02f 4489 int i, j, r = 0;
04442bf7
LL
4490 struct amdgpu_job *job = NULL;
4491 bool need_full_reset =
4492 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4493
4494 if (reset_context->reset_req_dev == adev)
4495 job = reset_context->job;
71182665 4496
b602ca5f
TZ
4497 if (amdgpu_sriov_vf(adev)) {
4498 /* stop the data exchange thread */
4499 amdgpu_virt_fini_data_exchange(adev);
4500 }
4501
71182665 4502 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4503 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4504 struct amdgpu_ring *ring = adev->rings[i];
4505
51687759 4506 if (!ring || !ring->sched.thread)
0875dc9e 4507 continue;
5740682e 4508
c530b02f
JZ
4509 /*clear job fence from fence drv to avoid force_completion
4510 *leave NULL and vm flush fence in fence drv */
4511 for (j = 0; j <= ring->fence_drv.num_fences_mask; j++) {
4512 struct dma_fence *old, **ptr;
4513
4514 ptr = &ring->fence_drv.fences[j];
4515 old = rcu_dereference_protected(*ptr, 1);
4516 if (old && test_bit(AMDGPU_FENCE_FLAG_EMBED_IN_JOB_BIT, &old->flags)) {
4517 RCU_INIT_POINTER(*ptr, NULL);
4518 }
4519 }
2f9d4084
ML
4520 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4521 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4522 }
d38ceaf9 4523
ff99849b 4524 if (job && job->vm)
222b5f04
AG
4525 drm_sched_increase_karma(&job->base);
4526
04442bf7 4527 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
404b277b
LL
4528 /* If reset handler not implemented, continue; otherwise return */
4529 if (r == -ENOSYS)
4530 r = 0;
4531 else
04442bf7
LL
4532 return r;
4533
1d721ed6 4534 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4535 if (!amdgpu_sriov_vf(adev)) {
4536
4537 if (!need_full_reset)
4538 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4539
4540 if (!need_full_reset) {
4541 amdgpu_device_ip_pre_soft_reset(adev);
4542 r = amdgpu_device_ip_soft_reset(adev);
4543 amdgpu_device_ip_post_soft_reset(adev);
4544 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4545 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4546 need_full_reset = true;
4547 }
4548 }
4549
4550 if (need_full_reset)
4551 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4552 if (need_full_reset)
4553 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4554 else
4555 clear_bit(AMDGPU_NEED_FULL_RESET,
4556 &reset_context->flags);
26bc5340
AG
4557 }
4558
4559 return r;
4560}
4561
04442bf7
LL
4562int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4563 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4564{
4565 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4566 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340
AG
4567 int r = 0;
4568
04442bf7
LL
4569 /* Try reset handler method first */
4570 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4571 reset_list);
4572 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
404b277b
LL
4573 /* If reset handler not implemented, continue; otherwise return */
4574 if (r == -ENOSYS)
4575 r = 0;
4576 else
04442bf7
LL
4577 return r;
4578
4579 /* Reset handler not implemented, use the default method */
4580 need_full_reset =
4581 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4582 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4583
26bc5340 4584 /*
655ce9cb 4585 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4586 * to allow proper links negotiation in FW (within 1 sec)
4587 */
7ac71382 4588 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4589 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4590 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4591 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4592 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4593 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4594 r = -EALREADY;
4595 } else
4596 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4597
041a62bc 4598 if (r) {
aac89168 4599 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4600 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4601 break;
ce316fa5
LM
4602 }
4603 }
4604
041a62bc
AG
4605 /* For XGMI wait for all resets to complete before proceed */
4606 if (!r) {
655ce9cb 4607 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4608 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4609 flush_work(&tmp_adev->xgmi_reset_work);
4610 r = tmp_adev->asic_reset_res;
4611 if (r)
4612 break;
ce316fa5
LM
4613 }
4614 }
4615 }
ce316fa5 4616 }
26bc5340 4617
43c4d576 4618 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4619 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
8bc7b360
HZ
4620 if (tmp_adev->mmhub.ras_funcs &&
4621 tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
4622 tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
43c4d576
JC
4623 }
4624
00eaa571 4625 amdgpu_ras_intr_cleared();
43c4d576 4626 }
00eaa571 4627
655ce9cb 4628 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4629 if (need_full_reset) {
4630 /* post card */
e3c1b071 4631 r = amdgpu_device_asic_init(tmp_adev);
4632 if (r) {
aac89168 4633 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4634 } else {
26bc5340 4635 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
9cec53c1
JZ
4636 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4637 if (r)
4638 goto out;
4639
26bc5340
AG
4640 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4641 if (r)
4642 goto out;
4643
4644 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4645 if (vram_lost) {
77e7f829 4646 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4647 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4648 }
4649
6c28aed6 4650 r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT));
26bc5340
AG
4651 if (r)
4652 goto out;
4653
4654 r = amdgpu_device_fw_loading(tmp_adev);
4655 if (r)
4656 return r;
4657
4658 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4659 if (r)
4660 goto out;
4661
4662 if (vram_lost)
4663 amdgpu_device_fill_reset_magic(tmp_adev);
4664
fdafb359
EQ
4665 /*
4666 * Add this ASIC as tracked as reset was already
4667 * complete successfully.
4668 */
4669 amdgpu_register_gpu_instance(tmp_adev);
4670
04442bf7
LL
4671 if (!reset_context->hive &&
4672 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4673 amdgpu_xgmi_add_device(tmp_adev);
4674
7c04ca50 4675 r = amdgpu_device_ip_late_init(tmp_adev);
4676 if (r)
4677 goto out;
4678
087451f3 4679 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
565d1941 4680
e8fbaf03
GC
4681 /*
4682 * The GPU enters bad state once faulty pages
4683 * by ECC has reached the threshold, and ras
4684 * recovery is scheduled next. So add one check
4685 * here to break recovery if it indeed exceeds
4686 * bad page threshold, and remind user to
4687 * retire this GPU or setting one bigger
4688 * bad_page_threshold value to fix this once
4689 * probing driver again.
4690 */
11003c68 4691 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
4692 /* must succeed. */
4693 amdgpu_ras_resume(tmp_adev);
4694 } else {
4695 r = -EINVAL;
4696 goto out;
4697 }
e79a04d5 4698
26bc5340 4699 /* Update PSP FW topology after reset */
04442bf7
LL
4700 if (reset_context->hive &&
4701 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4702 r = amdgpu_xgmi_update_topology(
4703 reset_context->hive, tmp_adev);
26bc5340
AG
4704 }
4705 }
4706
26bc5340
AG
4707out:
4708 if (!r) {
4709 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4710 r = amdgpu_ib_ring_tests(tmp_adev);
4711 if (r) {
4712 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
26bc5340
AG
4713 need_full_reset = true;
4714 r = -EAGAIN;
4715 goto end;
4716 }
4717 }
4718
4719 if (!r)
4720 r = amdgpu_device_recover_vram(tmp_adev);
4721 else
4722 tmp_adev->asic_reset_res = r;
4723 }
4724
4725end:
04442bf7
LL
4726 if (need_full_reset)
4727 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4728 else
4729 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
4730 return r;
4731}
4732
08ebb485
DL
4733static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
4734 struct amdgpu_hive_info *hive)
26bc5340 4735{
53b3f8f4
DL
4736 if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
4737 return false;
4738
08ebb485
DL
4739 if (hive) {
4740 down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
4741 } else {
4742 down_write(&adev->reset_sem);
4743 }
5740682e 4744
a3a09142
AD
4745 switch (amdgpu_asic_reset_method(adev)) {
4746 case AMD_RESET_METHOD_MODE1:
4747 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4748 break;
4749 case AMD_RESET_METHOD_MODE2:
4750 adev->mp1_state = PP_MP1_STATE_RESET;
4751 break;
4752 default:
4753 adev->mp1_state = PP_MP1_STATE_NONE;
4754 break;
4755 }
1d721ed6
AG
4756
4757 return true;
26bc5340 4758}
d38ceaf9 4759
26bc5340
AG
4760static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
4761{
89041940 4762 amdgpu_vf_error_trans_all(adev);
a3a09142 4763 adev->mp1_state = PP_MP1_STATE_NONE;
53b3f8f4 4764 atomic_set(&adev->in_gpu_reset, 0);
6049db43 4765 up_write(&adev->reset_sem);
26bc5340
AG
4766}
4767
91fb309d
HC
4768/*
4769 * to lockup a list of amdgpu devices in a hive safely, if not a hive
4770 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
4771 *
4772 * unlock won't require roll back.
4773 */
4774static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
4775{
4776 struct amdgpu_device *tmp_adev = NULL;
4777
175ac6ec 4778 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
91fb309d
HC
4779 if (!hive) {
4780 dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
4781 return -ENODEV;
4782 }
4783 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
4784 if (!amdgpu_device_lock_adev(tmp_adev, hive))
4785 goto roll_back;
4786 }
4787 } else if (!amdgpu_device_lock_adev(adev, hive))
4788 return -EAGAIN;
4789
4790 return 0;
4791roll_back:
4792 if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
4793 /*
4794 * if the lockup iteration break in the middle of a hive,
4795 * it may means there may has a race issue,
4796 * or a hive device locked up independently.
4797 * we may be in trouble and may not, so will try to roll back
4798 * the lock and give out a warnning.
4799 */
4800 dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
4801 list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
4802 amdgpu_device_unlock_adev(tmp_adev);
4803 }
4804 }
4805 return -EAGAIN;
4806}
4807
3f12acc8
EQ
4808static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4809{
4810 struct pci_dev *p = NULL;
4811
4812 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4813 adev->pdev->bus->number, 1);
4814 if (p) {
4815 pm_runtime_enable(&(p->dev));
4816 pm_runtime_resume(&(p->dev));
4817 }
4818}
4819
4820static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4821{
4822 enum amd_reset_method reset_method;
4823 struct pci_dev *p = NULL;
4824 u64 expires;
4825
4826 /*
4827 * For now, only BACO and mode1 reset are confirmed
4828 * to suffer the audio issue without proper suspended.
4829 */
4830 reset_method = amdgpu_asic_reset_method(adev);
4831 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4832 (reset_method != AMD_RESET_METHOD_MODE1))
4833 return -EINVAL;
4834
4835 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4836 adev->pdev->bus->number, 1);
4837 if (!p)
4838 return -ENODEV;
4839
4840 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4841 if (!expires)
4842 /*
4843 * If we cannot get the audio device autosuspend delay,
4844 * a fixed 4S interval will be used. Considering 3S is
4845 * the audio controller default autosuspend delay setting.
4846 * 4S used here is guaranteed to cover that.
4847 */
54b7feb9 4848 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
4849
4850 while (!pm_runtime_status_suspended(&(p->dev))) {
4851 if (!pm_runtime_suspend(&(p->dev)))
4852 break;
4853
4854 if (expires < ktime_get_mono_fast_ns()) {
4855 dev_warn(adev->dev, "failed to suspend display audio\n");
4856 /* TODO: abort the succeeding gpu reset? */
4857 return -ETIMEDOUT;
4858 }
4859 }
4860
4861 pm_runtime_disable(&(p->dev));
4862
4863 return 0;
4864}
4865
9d8d96be 4866static void amdgpu_device_recheck_guilty_jobs(
04442bf7
LL
4867 struct amdgpu_device *adev, struct list_head *device_list_handle,
4868 struct amdgpu_reset_context *reset_context)
e6c6338f
JZ
4869{
4870 int i, r = 0;
4871
4872 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4873 struct amdgpu_ring *ring = adev->rings[i];
4874 int ret = 0;
4875 struct drm_sched_job *s_job;
4876
4877 if (!ring || !ring->sched.thread)
4878 continue;
4879
4880 s_job = list_first_entry_or_null(&ring->sched.pending_list,
4881 struct drm_sched_job, list);
4882 if (s_job == NULL)
4883 continue;
4884
4885 /* clear job's guilty and depend the folowing step to decide the real one */
4886 drm_sched_reset_karma(s_job);
38d4e463
JC
4887 /* for the real bad job, it will be resubmitted twice, adding a dma_fence_get
4888 * to make sure fence is balanced */
4889 dma_fence_get(s_job->s_fence->parent);
e6c6338f
JZ
4890 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
4891
4892 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
4893 if (ret == 0) { /* timeout */
4894 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
4895 ring->sched.name, s_job->id);
4896
4897 /* set guilty */
4898 drm_sched_increase_karma(s_job);
4899retry:
4900 /* do hw reset */
4901 if (amdgpu_sriov_vf(adev)) {
4902 amdgpu_virt_fini_data_exchange(adev);
4903 r = amdgpu_device_reset_sriov(adev, false);
4904 if (r)
4905 adev->asic_reset_res = r;
4906 } else {
04442bf7
LL
4907 clear_bit(AMDGPU_SKIP_HW_RESET,
4908 &reset_context->flags);
4909 r = amdgpu_do_asic_reset(device_list_handle,
4910 reset_context);
e6c6338f
JZ
4911 if (r && r == -EAGAIN)
4912 goto retry;
4913 }
4914
4915 /*
4916 * add reset counter so that the following
4917 * resubmitted job could flush vmid
4918 */
4919 atomic_inc(&adev->gpu_reset_counter);
4920 continue;
4921 }
4922
4923 /* got the hw fence, signal finished fence */
4924 atomic_dec(ring->sched.score);
38d4e463 4925 dma_fence_put(s_job->s_fence->parent);
e6c6338f
JZ
4926 dma_fence_get(&s_job->s_fence->finished);
4927 dma_fence_signal(&s_job->s_fence->finished);
4928 dma_fence_put(&s_job->s_fence->finished);
4929
4930 /* remove node from list and free the job */
4931 spin_lock(&ring->sched.job_list_lock);
4932 list_del_init(&s_job->list);
4933 spin_unlock(&ring->sched.job_list_lock);
4934 ring->sched.ops->free_job(s_job);
4935 }
4936}
4937
26bc5340
AG
4938/**
4939 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
4940 *
982a820b 4941 * @adev: amdgpu_device pointer
26bc5340
AG
4942 * @job: which job trigger hang
4943 *
4944 * Attempt to reset the GPU if it has hung (all asics).
4945 * Attempt to do soft-reset or full-reset and reinitialize Asic
4946 * Returns 0 for success or an error on failure.
4947 */
4948
4949int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
4950 struct amdgpu_job *job)
4951{
1d721ed6 4952 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 4953 bool job_signaled = false;
26bc5340 4954 struct amdgpu_hive_info *hive = NULL;
26bc5340 4955 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 4956 int i, r = 0;
bb5c7235 4957 bool need_emergency_restart = false;
3f12acc8 4958 bool audio_suspended = false;
e6c6338f 4959 int tmp_vram_lost_counter;
04442bf7
LL
4960 struct amdgpu_reset_context reset_context;
4961
4962 memset(&reset_context, 0, sizeof(reset_context));
26bc5340 4963
6e3cd2a9 4964 /*
bb5c7235
WS
4965 * Special case: RAS triggered and full reset isn't supported
4966 */
4967 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
4968
d5ea093e
AG
4969 /*
4970 * Flush RAM to disk so that after reboot
4971 * the user can read log and see why the system rebooted.
4972 */
bb5c7235 4973 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
4974 DRM_WARN("Emergency reboot.");
4975
4976 ksys_sync_helper();
4977 emergency_restart();
4978 }
4979
b823821f 4980 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 4981 need_emergency_restart ? "jobs stop":"reset");
26bc5340
AG
4982
4983 /*
1d721ed6
AG
4984 * Here we trylock to avoid chain of resets executing from
4985 * either trigger by jobs on different adevs in XGMI hive or jobs on
4986 * different schedulers for same device while this TO handler is running.
4987 * We always reset all schedulers for device and all devices for XGMI
4988 * hive so that should take care of them too.
26bc5340 4989 */
175ac6ec
ZL
4990 if (!amdgpu_sriov_vf(adev))
4991 hive = amdgpu_get_xgmi_hive(adev);
53b3f8f4
DL
4992 if (hive) {
4993 if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
4994 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
4995 job ? job->base.id : -1, hive->hive_id);
d95e8e97 4996 amdgpu_put_xgmi_hive(hive);
ff99849b 4997 if (job && job->vm)
91fb309d 4998 drm_sched_increase_karma(&job->base);
53b3f8f4
DL
4999 return 0;
5000 }
5001 mutex_lock(&hive->hive_lock);
1d721ed6 5002 }
26bc5340 5003
04442bf7
LL
5004 reset_context.method = AMD_RESET_METHOD_NONE;
5005 reset_context.reset_req_dev = adev;
5006 reset_context.job = job;
5007 reset_context.hive = hive;
5008 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5009
91fb309d
HC
5010 /*
5011 * lock the device before we try to operate the linked list
5012 * if didn't get the device lock, don't touch the linked list since
5013 * others may iterating it.
5014 */
5015 r = amdgpu_device_lock_hive_adev(adev, hive);
5016 if (r) {
5017 dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
5018 job ? job->base.id : -1);
5019
5020 /* even we skipped this reset, still need to set the job to guilty */
ff99849b 5021 if (job && job->vm)
91fb309d
HC
5022 drm_sched_increase_karma(&job->base);
5023 goto skip_recovery;
5024 }
5025
9e94d22c
EQ
5026 /*
5027 * Build list of devices to reset.
5028 * In case we are in XGMI hive mode, resort the device list
5029 * to put adev in the 1st position.
5030 */
5031 INIT_LIST_HEAD(&device_list);
175ac6ec 5032 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
655ce9cb 5033 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
5034 list_add_tail(&tmp_adev->reset_list, &device_list);
5035 if (!list_is_first(&adev->reset_list, &device_list))
5036 list_rotate_to_front(&adev->reset_list, &device_list);
5037 device_list_handle = &device_list;
26bc5340 5038 } else {
655ce9cb 5039 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
5040 device_list_handle = &device_list;
5041 }
5042
1d721ed6 5043 /* block all schedulers and reset given job's ring */
655ce9cb 5044 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
3f12acc8
EQ
5045 /*
5046 * Try to put the audio codec into suspend state
5047 * before gpu reset started.
5048 *
5049 * Due to the power domain of the graphics device
5050 * is shared with AZ power domain. Without this,
5051 * we may change the audio hardware from behind
5052 * the audio driver's back. That will trigger
5053 * some audio codec errors.
5054 */
5055 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5056 audio_suspended = true;
5057
9e94d22c
EQ
5058 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5059
52fb44cf
EQ
5060 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5061
992110d7 5062 if (!amdgpu_sriov_vf(tmp_adev))
5063 amdgpu_amdkfd_pre_reset(tmp_adev);
9e94d22c 5064
12ffa55d
AG
5065 /*
5066 * Mark these ASICs to be reseted as untracked first
5067 * And add them back after reset completed
5068 */
5069 amdgpu_unregister_gpu_instance(tmp_adev);
5070
087451f3 5071 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
565d1941 5072
f1c1314b 5073 /* disable ras on ALL IPs */
bb5c7235 5074 if (!need_emergency_restart &&
b823821f 5075 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 5076 amdgpu_ras_suspend(tmp_adev);
5077
1d721ed6
AG
5078 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5079 struct amdgpu_ring *ring = tmp_adev->rings[i];
5080
5081 if (!ring || !ring->sched.thread)
5082 continue;
5083
0b2d2c2e 5084 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 5085
bb5c7235 5086 if (need_emergency_restart)
7c6e68c7 5087 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 5088 }
8f8c80f4 5089 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
5090 }
5091
bb5c7235 5092 if (need_emergency_restart)
7c6e68c7
AG
5093 goto skip_sched_resume;
5094
1d721ed6
AG
5095 /*
5096 * Must check guilty signal here since after this point all old
5097 * HW fences are force signaled.
5098 *
5099 * job->base holds a reference to parent fence
5100 */
5101 if (job && job->base.s_fence->parent &&
7dd8c205 5102 dma_fence_is_signaled(job->base.s_fence->parent)) {
1d721ed6 5103 job_signaled = true;
1d721ed6
AG
5104 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5105 goto skip_hw_reset;
5106 }
5107
26bc5340 5108retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 5109 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
04442bf7 5110 r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
26bc5340
AG
5111 /*TODO Should we stop ?*/
5112 if (r) {
aac89168 5113 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 5114 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
5115 tmp_adev->asic_reset_res = r;
5116 }
5117 }
5118
e6c6338f 5119 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
26bc5340 5120 /* Actual ASIC resets if needed.*/
4f30d920 5121 /* Host driver will handle XGMI hive reset for SRIOV */
26bc5340
AG
5122 if (amdgpu_sriov_vf(adev)) {
5123 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5124 if (r)
5125 adev->asic_reset_res = r;
5126 } else {
04442bf7 5127 r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
26bc5340
AG
5128 if (r && r == -EAGAIN)
5129 goto retry;
5130 }
5131
1d721ed6
AG
5132skip_hw_reset:
5133
26bc5340 5134 /* Post ASIC reset for all devs .*/
655ce9cb 5135 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 5136
e6c6338f
JZ
5137 /*
5138 * Sometimes a later bad compute job can block a good gfx job as gfx
5139 * and compute ring share internal GC HW mutually. We add an additional
5140 * guilty jobs recheck step to find the real guilty job, it synchronously
5141 * submits and pends for the first job being signaled. If it gets timeout,
5142 * we identify it as a real guilty job.
5143 */
5144 if (amdgpu_gpu_recovery == 2 &&
5145 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
04442bf7
LL
5146 amdgpu_device_recheck_guilty_jobs(
5147 tmp_adev, device_list_handle, &reset_context);
e6c6338f 5148
1d721ed6
AG
5149 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5150 struct amdgpu_ring *ring = tmp_adev->rings[i];
5151
5152 if (!ring || !ring->sched.thread)
5153 continue;
5154
5155 /* No point to resubmit jobs if we didn't HW reset*/
5156 if (!tmp_adev->asic_reset_res && !job_signaled)
5157 drm_sched_resubmit_jobs(&ring->sched);
5158
5159 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5160 }
5161
700de2c8 5162 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
4a580877 5163 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6
AG
5164 }
5165
5166 tmp_adev->asic_reset_res = 0;
26bc5340
AG
5167
5168 if (r) {
5169 /* bad news, how to tell it to userspace ? */
12ffa55d 5170 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
5171 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5172 } else {
12ffa55d 5173 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
3fa8f89d
S
5174 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5175 DRM_WARN("smart shift update failed\n");
26bc5340 5176 }
7c6e68c7 5177 }
26bc5340 5178
7c6e68c7 5179skip_sched_resume:
655ce9cb 5180 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
992110d7 5181 /* unlock kfd: SRIOV would do it separately */
5182 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5183 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 5184
5185 /* kfd_post_reset will do nothing if kfd device is not initialized,
5186 * need to bring up kfd here if it's not be initialized before
5187 */
5188 if (!adev->kfd.init_complete)
5189 amdgpu_amdkfd_device_init(adev);
5190
3f12acc8
EQ
5191 if (audio_suspended)
5192 amdgpu_device_resume_display_audio(tmp_adev);
26bc5340
AG
5193 amdgpu_device_unlock_adev(tmp_adev);
5194 }
5195
cbfd17f7 5196skip_recovery:
9e94d22c 5197 if (hive) {
53b3f8f4 5198 atomic_set(&hive->in_reset, 0);
9e94d22c 5199 mutex_unlock(&hive->hive_lock);
d95e8e97 5200 amdgpu_put_xgmi_hive(hive);
9e94d22c 5201 }
26bc5340 5202
91fb309d 5203 if (r && r != -EAGAIN)
26bc5340 5204 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
d38ceaf9
AD
5205 return r;
5206}
5207
e3ecdffa
AD
5208/**
5209 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5210 *
5211 * @adev: amdgpu_device pointer
5212 *
5213 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5214 * and lanes) of the slot the device is in. Handles APUs and
5215 * virtualized environments where PCIE config space may not be available.
5216 */
5494d864 5217static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 5218{
5d9a6330 5219 struct pci_dev *pdev;
c5313457
HK
5220 enum pci_bus_speed speed_cap, platform_speed_cap;
5221 enum pcie_link_width platform_link_width;
d0dd7f0c 5222
cd474ba0
AD
5223 if (amdgpu_pcie_gen_cap)
5224 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 5225
cd474ba0
AD
5226 if (amdgpu_pcie_lane_cap)
5227 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 5228
cd474ba0
AD
5229 /* covers APUs as well */
5230 if (pci_is_root_bus(adev->pdev->bus)) {
5231 if (adev->pm.pcie_gen_mask == 0)
5232 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5233 if (adev->pm.pcie_mlw_mask == 0)
5234 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 5235 return;
cd474ba0 5236 }
d0dd7f0c 5237
c5313457
HK
5238 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5239 return;
5240
dbaa922b
AD
5241 pcie_bandwidth_available(adev->pdev, NULL,
5242 &platform_speed_cap, &platform_link_width);
c5313457 5243
cd474ba0 5244 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
5245 /* asic caps */
5246 pdev = adev->pdev;
5247 speed_cap = pcie_get_speed_cap(pdev);
5248 if (speed_cap == PCI_SPEED_UNKNOWN) {
5249 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
5250 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5251 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 5252 } else {
2b3a1f51
FX
5253 if (speed_cap == PCIE_SPEED_32_0GT)
5254 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5255 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5256 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5257 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5258 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5259 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5260 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5261 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5262 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5263 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5264 else if (speed_cap == PCIE_SPEED_8_0GT)
5265 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5266 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5267 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5268 else if (speed_cap == PCIE_SPEED_5_0GT)
5269 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5270 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5271 else
5272 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5273 }
5274 /* platform caps */
c5313457 5275 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5276 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5277 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5278 } else {
2b3a1f51
FX
5279 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5280 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5281 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5282 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5283 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5284 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5285 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5286 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5287 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5288 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5289 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5290 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5291 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5292 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5293 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5294 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5295 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5296 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5297 else
5298 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5299
cd474ba0
AD
5300 }
5301 }
5302 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5303 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5304 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5305 } else {
c5313457 5306 switch (platform_link_width) {
5d9a6330 5307 case PCIE_LNK_X32:
cd474ba0
AD
5308 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5309 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5310 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5311 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5312 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5313 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5314 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5315 break;
5d9a6330 5316 case PCIE_LNK_X16:
cd474ba0
AD
5317 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5318 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5319 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5320 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5321 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5322 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5323 break;
5d9a6330 5324 case PCIE_LNK_X12:
cd474ba0
AD
5325 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5326 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5327 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5328 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5329 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5330 break;
5d9a6330 5331 case PCIE_LNK_X8:
cd474ba0
AD
5332 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5333 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5334 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5335 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5336 break;
5d9a6330 5337 case PCIE_LNK_X4:
cd474ba0
AD
5338 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5339 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5340 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5341 break;
5d9a6330 5342 case PCIE_LNK_X2:
cd474ba0
AD
5343 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5344 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5345 break;
5d9a6330 5346 case PCIE_LNK_X1:
cd474ba0
AD
5347 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5348 break;
5349 default:
5350 break;
5351 }
d0dd7f0c
AD
5352 }
5353 }
5354}
d38ceaf9 5355
361dbd01
AD
5356int amdgpu_device_baco_enter(struct drm_device *dev)
5357{
1348969a 5358 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5359 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5360
4a580877 5361 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5362 return -ENOTSUPP;
5363
8ab0d6f0 5364 if (ras && adev->ras_enabled &&
acdae216 5365 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5366 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5367
9530273e 5368 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5369}
5370
5371int amdgpu_device_baco_exit(struct drm_device *dev)
5372{
1348969a 5373 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5374 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5375 int ret = 0;
361dbd01 5376
4a580877 5377 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5378 return -ENOTSUPP;
5379
9530273e
EQ
5380 ret = amdgpu_dpm_baco_exit(adev);
5381 if (ret)
5382 return ret;
7a22677b 5383
8ab0d6f0 5384 if (ras && adev->ras_enabled &&
acdae216 5385 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5386 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5387
1bece222
CL
5388 if (amdgpu_passthrough(adev) &&
5389 adev->nbio.funcs->clear_doorbell_interrupt)
5390 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5391
7a22677b 5392 return 0;
361dbd01 5393}
c9a6b82f 5394
acd89fca
AG
5395static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
5396{
5397 int i;
5398
5399 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5400 struct amdgpu_ring *ring = adev->rings[i];
5401
5402 if (!ring || !ring->sched.thread)
5403 continue;
5404
5405 cancel_delayed_work_sync(&ring->sched.work_tdr);
5406 }
5407}
5408
c9a6b82f
AG
5409/**
5410 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5411 * @pdev: PCI device struct
5412 * @state: PCI channel state
5413 *
5414 * Description: Called when a PCI error is detected.
5415 *
5416 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5417 */
5418pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5419{
5420 struct drm_device *dev = pci_get_drvdata(pdev);
5421 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5422 int i;
c9a6b82f
AG
5423
5424 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5425
6894305c
AG
5426 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5427 DRM_WARN("No support for XGMI hive yet...");
5428 return PCI_ERS_RESULT_DISCONNECT;
5429 }
5430
e17e27f9
GC
5431 adev->pci_channel_state = state;
5432
c9a6b82f
AG
5433 switch (state) {
5434 case pci_channel_io_normal:
5435 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5436 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5437 case pci_channel_io_frozen:
5438 /*
acd89fca
AG
5439 * Cancel and wait for all TDRs in progress if failing to
5440 * set adev->in_gpu_reset in amdgpu_device_lock_adev
5441 *
5442 * Locking adev->reset_sem will prevent any external access
5443 * to GPU during PCI error recovery
5444 */
5445 while (!amdgpu_device_lock_adev(adev, NULL))
5446 amdgpu_cancel_all_tdr(adev);
5447
5448 /*
5449 * Block any work scheduling as we do for regular GPU reset
5450 * for the duration of the recovery
5451 */
5452 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5453 struct amdgpu_ring *ring = adev->rings[i];
5454
5455 if (!ring || !ring->sched.thread)
5456 continue;
5457
5458 drm_sched_stop(&ring->sched, NULL);
5459 }
8f8c80f4 5460 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5461 return PCI_ERS_RESULT_NEED_RESET;
5462 case pci_channel_io_perm_failure:
5463 /* Permanent error, prepare for device removal */
5464 return PCI_ERS_RESULT_DISCONNECT;
5465 }
5466
5467 return PCI_ERS_RESULT_NEED_RESET;
5468}
5469
5470/**
5471 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5472 * @pdev: pointer to PCI device
5473 */
5474pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5475{
5476
5477 DRM_INFO("PCI error: mmio enabled callback!!\n");
5478
5479 /* TODO - dump whatever for debugging purposes */
5480
5481 /* This called only if amdgpu_pci_error_detected returns
5482 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5483 * works, no need to reset slot.
5484 */
5485
5486 return PCI_ERS_RESULT_RECOVERED;
5487}
5488
5489/**
5490 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5491 * @pdev: PCI device struct
5492 *
5493 * Description: This routine is called by the pci error recovery
5494 * code after the PCI slot has been reset, just before we
5495 * should resume normal operations.
5496 */
5497pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5498{
5499 struct drm_device *dev = pci_get_drvdata(pdev);
5500 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5501 int r, i;
04442bf7 5502 struct amdgpu_reset_context reset_context;
362c7b91 5503 u32 memsize;
7ac71382 5504 struct list_head device_list;
c9a6b82f
AG
5505
5506 DRM_INFO("PCI error: slot reset callback!!\n");
5507
04442bf7
LL
5508 memset(&reset_context, 0, sizeof(reset_context));
5509
7ac71382 5510 INIT_LIST_HEAD(&device_list);
655ce9cb 5511 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5512
362c7b91
AG
5513 /* wait for asic to come out of reset */
5514 msleep(500);
5515
7ac71382 5516 /* Restore PCI confspace */
c1dd4aa6 5517 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5518
362c7b91
AG
5519 /* confirm ASIC came out of reset */
5520 for (i = 0; i < adev->usec_timeout; i++) {
5521 memsize = amdgpu_asic_get_config_memsize(adev);
5522
5523 if (memsize != 0xffffffff)
5524 break;
5525 udelay(1);
5526 }
5527 if (memsize == 0xffffffff) {
5528 r = -ETIME;
5529 goto out;
5530 }
5531
04442bf7
LL
5532 reset_context.method = AMD_RESET_METHOD_NONE;
5533 reset_context.reset_req_dev = adev;
5534 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5535 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5536
7afefb81 5537 adev->no_hw_access = true;
04442bf7 5538 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
7afefb81 5539 adev->no_hw_access = false;
c9a6b82f
AG
5540 if (r)
5541 goto out;
5542
04442bf7 5543 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5544
5545out:
c9a6b82f 5546 if (!r) {
c1dd4aa6
AG
5547 if (amdgpu_device_cache_pci_state(adev->pdev))
5548 pci_restore_state(adev->pdev);
5549
c9a6b82f
AG
5550 DRM_INFO("PCIe error recovery succeeded\n");
5551 } else {
5552 DRM_ERROR("PCIe error recovery failed, err:%d", r);
5553 amdgpu_device_unlock_adev(adev);
5554 }
5555
5556 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5557}
5558
5559/**
5560 * amdgpu_pci_resume() - resume normal ops after PCI reset
5561 * @pdev: pointer to PCI device
5562 *
5563 * Called when the error recovery driver tells us that its
505199a3 5564 * OK to resume normal operation.
c9a6b82f
AG
5565 */
5566void amdgpu_pci_resume(struct pci_dev *pdev)
5567{
5568 struct drm_device *dev = pci_get_drvdata(pdev);
5569 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5570 int i;
c9a6b82f 5571
c9a6b82f
AG
5572
5573 DRM_INFO("PCI error: resume callback!!\n");
acd89fca 5574
e17e27f9
GC
5575 /* Only continue execution for the case of pci_channel_io_frozen */
5576 if (adev->pci_channel_state != pci_channel_io_frozen)
5577 return;
5578
acd89fca
AG
5579 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5580 struct amdgpu_ring *ring = adev->rings[i];
5581
5582 if (!ring || !ring->sched.thread)
5583 continue;
5584
5585
5586 drm_sched_resubmit_jobs(&ring->sched);
5587 drm_sched_start(&ring->sched, true);
5588 }
5589
5590 amdgpu_device_unlock_adev(adev);
c9a6b82f 5591}
c1dd4aa6
AG
5592
5593bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5594{
5595 struct drm_device *dev = pci_get_drvdata(pdev);
5596 struct amdgpu_device *adev = drm_to_adev(dev);
5597 int r;
5598
5599 r = pci_save_state(pdev);
5600 if (!r) {
5601 kfree(adev->pci_state);
5602
5603 adev->pci_state = pci_store_saved_state(pdev);
5604
5605 if (!adev->pci_state) {
5606 DRM_ERROR("Failed to store PCI saved state");
5607 return false;
5608 }
5609 } else {
5610 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5611 return false;
5612 }
5613
5614 return true;
5615}
5616
5617bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5618{
5619 struct drm_device *dev = pci_get_drvdata(pdev);
5620 struct amdgpu_device *adev = drm_to_adev(dev);
5621 int r;
5622
5623 if (!adev->pci_state)
5624 return false;
5625
5626 r = pci_load_saved_state(pdev, adev->pci_state);
5627
5628 if (!r) {
5629 pci_restore_state(pdev);
5630 } else {
5631 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5632 return false;
5633 }
5634
5635 return true;
5636}
5637
810085dd
EH
5638void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5639 struct amdgpu_ring *ring)
5640{
5641#ifdef CONFIG_X86_64
5642 if (adev->flags & AMD_IS_APU)
5643 return;
5644#endif
5645 if (adev->gmc.xgmi.connected_to_cpu)
5646 return;
5647
5648 if (ring && ring->funcs->emit_hdp_flush)
5649 amdgpu_ring_emit_hdp_flush(ring);
5650 else
5651 amdgpu_asic_flush_hdp(adev, ring);
5652}
c1dd4aa6 5653
810085dd
EH
5654void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5655 struct amdgpu_ring *ring)
5656{
5657#ifdef CONFIG_X86_64
5658 if (adev->flags & AMD_IS_APU)
5659 return;
5660#endif
5661 if (adev->gmc.xgmi.connected_to_cpu)
5662 return;
c1dd4aa6 5663
810085dd
EH
5664 amdgpu_asic_invalidate_hdp(adev, ring);
5665}