drm/amdgpu: add ELM/BAF pci ids
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
29#include <linux/slab.h>
30#include <linux/debugfs.h>
31#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/amdgpu_drm.h>
34#include <linux/vgaarb.h>
35#include <linux/vga_switcheroo.h>
36#include <linux/efi.h>
37#include "amdgpu.h"
38#include "amdgpu_i2c.h"
39#include "atom.h"
40#include "amdgpu_atombios.h"
d0dd7f0c 41#include "amd_pcie.h"
a2e73f56
AD
42#ifdef CONFIG_DRM_AMDGPU_CIK
43#include "cik.h"
44#endif
aaa36a97 45#include "vi.h"
d38ceaf9
AD
46#include "bif/bif_4_1_d.h"
47
48static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
49static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
50
51static const char *amdgpu_asic_name[] = {
52 "BONAIRE",
53 "KAVERI",
54 "KABINI",
55 "HAWAII",
56 "MULLINS",
57 "TOPAZ",
58 "TONGA",
48299f95 59 "FIJI",
d38ceaf9 60 "CARRIZO",
139f4917 61 "STONEY",
b8122300
AD
62 "ELLESMERE",
63 "BAFFIN",
d38ceaf9
AD
64 "LAST",
65};
66
bedf2a65
AD
67#if defined(CONFIG_VGA_SWITCHEROO)
68bool amdgpu_has_atpx_dgpu_power_cntl(void);
69#else
70static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
71#endif
72
d38ceaf9
AD
73bool amdgpu_device_is_px(struct drm_device *dev)
74{
75 struct amdgpu_device *adev = dev->dev_private;
76
2f7d10b3 77 if (adev->flags & AMD_IS_PX)
d38ceaf9
AD
78 return true;
79 return false;
80}
81
82/*
83 * MMIO register access helper functions.
84 */
85uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
86 bool always_indirect)
87{
88 if ((reg * 4) < adev->rmmio_size && !always_indirect)
89 return readl(((void __iomem *)adev->rmmio) + (reg * 4));
90 else {
91 unsigned long flags;
92 uint32_t ret;
93
94 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
95 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
96 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
97 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
98
99 return ret;
100 }
101}
102
103void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
104 bool always_indirect)
105{
106 if ((reg * 4) < adev->rmmio_size && !always_indirect)
107 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
108 else {
109 unsigned long flags;
110
111 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
112 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
113 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
114 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
115 }
116}
117
118u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
119{
120 if ((reg * 4) < adev->rio_mem_size)
121 return ioread32(adev->rio_mem + (reg * 4));
122 else {
123 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
124 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
125 }
126}
127
128void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
129{
130
131 if ((reg * 4) < adev->rio_mem_size)
132 iowrite32(v, adev->rio_mem + (reg * 4));
133 else {
134 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
135 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
136 }
137}
138
139/**
140 * amdgpu_mm_rdoorbell - read a doorbell dword
141 *
142 * @adev: amdgpu_device pointer
143 * @index: doorbell index
144 *
145 * Returns the value in the doorbell aperture at the
146 * requested doorbell index (CIK).
147 */
148u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
149{
150 if (index < adev->doorbell.num_doorbells) {
151 return readl(adev->doorbell.ptr + index);
152 } else {
153 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
154 return 0;
155 }
156}
157
158/**
159 * amdgpu_mm_wdoorbell - write a doorbell dword
160 *
161 * @adev: amdgpu_device pointer
162 * @index: doorbell index
163 * @v: value to write
164 *
165 * Writes @v to the doorbell aperture at the
166 * requested doorbell index (CIK).
167 */
168void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
169{
170 if (index < adev->doorbell.num_doorbells) {
171 writel(v, adev->doorbell.ptr + index);
172 } else {
173 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
174 }
175}
176
177/**
178 * amdgpu_invalid_rreg - dummy reg read function
179 *
180 * @adev: amdgpu device pointer
181 * @reg: offset of register
182 *
183 * Dummy register read function. Used for register blocks
184 * that certain asics don't have (all asics).
185 * Returns the value in the register.
186 */
187static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
188{
189 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
190 BUG();
191 return 0;
192}
193
194/**
195 * amdgpu_invalid_wreg - dummy reg write function
196 *
197 * @adev: amdgpu device pointer
198 * @reg: offset of register
199 * @v: value to write to the register
200 *
201 * Dummy register read function. Used for register blocks
202 * that certain asics don't have (all asics).
203 */
204static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
205{
206 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
207 reg, v);
208 BUG();
209}
210
211/**
212 * amdgpu_block_invalid_rreg - dummy reg read function
213 *
214 * @adev: amdgpu device pointer
215 * @block: offset of instance
216 * @reg: offset of register
217 *
218 * Dummy register read function. Used for register blocks
219 * that certain asics don't have (all asics).
220 * Returns the value in the register.
221 */
222static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
223 uint32_t block, uint32_t reg)
224{
225 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
226 reg, block);
227 BUG();
228 return 0;
229}
230
231/**
232 * amdgpu_block_invalid_wreg - dummy reg write function
233 *
234 * @adev: amdgpu device pointer
235 * @block: offset of instance
236 * @reg: offset of register
237 * @v: value to write to the register
238 *
239 * Dummy register read function. Used for register blocks
240 * that certain asics don't have (all asics).
241 */
242static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
243 uint32_t block,
244 uint32_t reg, uint32_t v)
245{
246 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
247 reg, block, v);
248 BUG();
249}
250
251static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
252{
253 int r;
254
255 if (adev->vram_scratch.robj == NULL) {
256 r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
857d913d
AD
257 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
258 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
72d7668b 259 NULL, NULL, &adev->vram_scratch.robj);
d38ceaf9
AD
260 if (r) {
261 return r;
262 }
263 }
264
265 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
266 if (unlikely(r != 0))
267 return r;
268 r = amdgpu_bo_pin(adev->vram_scratch.robj,
269 AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
270 if (r) {
271 amdgpu_bo_unreserve(adev->vram_scratch.robj);
272 return r;
273 }
274 r = amdgpu_bo_kmap(adev->vram_scratch.robj,
275 (void **)&adev->vram_scratch.ptr);
276 if (r)
277 amdgpu_bo_unpin(adev->vram_scratch.robj);
278 amdgpu_bo_unreserve(adev->vram_scratch.robj);
279
280 return r;
281}
282
283static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
284{
285 int r;
286
287 if (adev->vram_scratch.robj == NULL) {
288 return;
289 }
290 r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
291 if (likely(r == 0)) {
292 amdgpu_bo_kunmap(adev->vram_scratch.robj);
293 amdgpu_bo_unpin(adev->vram_scratch.robj);
294 amdgpu_bo_unreserve(adev->vram_scratch.robj);
295 }
296 amdgpu_bo_unref(&adev->vram_scratch.robj);
297}
298
299/**
300 * amdgpu_program_register_sequence - program an array of registers.
301 *
302 * @adev: amdgpu_device pointer
303 * @registers: pointer to the register array
304 * @array_size: size of the register array
305 *
306 * Programs an array or registers with and and or masks.
307 * This is a helper for setting golden registers.
308 */
309void amdgpu_program_register_sequence(struct amdgpu_device *adev,
310 const u32 *registers,
311 const u32 array_size)
312{
313 u32 tmp, reg, and_mask, or_mask;
314 int i;
315
316 if (array_size % 3)
317 return;
318
319 for (i = 0; i < array_size; i +=3) {
320 reg = registers[i + 0];
321 and_mask = registers[i + 1];
322 or_mask = registers[i + 2];
323
324 if (and_mask == 0xffffffff) {
325 tmp = or_mask;
326 } else {
327 tmp = RREG32(reg);
328 tmp &= ~and_mask;
329 tmp |= or_mask;
330 }
331 WREG32(reg, tmp);
332 }
333}
334
335void amdgpu_pci_config_reset(struct amdgpu_device *adev)
336{
337 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
338}
339
340/*
341 * GPU doorbell aperture helpers function.
342 */
343/**
344 * amdgpu_doorbell_init - Init doorbell driver information.
345 *
346 * @adev: amdgpu_device pointer
347 *
348 * Init doorbell driver information (CIK)
349 * Returns 0 on success, error on failure.
350 */
351static int amdgpu_doorbell_init(struct amdgpu_device *adev)
352{
353 /* doorbell bar mapping */
354 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
355 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
356
357 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
358 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
359 if (adev->doorbell.num_doorbells == 0)
360 return -EINVAL;
361
362 adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
363 if (adev->doorbell.ptr == NULL) {
364 return -ENOMEM;
365 }
366 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
367 DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
368
369 return 0;
370}
371
372/**
373 * amdgpu_doorbell_fini - Tear down doorbell driver information.
374 *
375 * @adev: amdgpu_device pointer
376 *
377 * Tear down doorbell driver information (CIK)
378 */
379static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
380{
381 iounmap(adev->doorbell.ptr);
382 adev->doorbell.ptr = NULL;
383}
384
385/**
386 * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
387 * setup amdkfd
388 *
389 * @adev: amdgpu_device pointer
390 * @aperture_base: output returning doorbell aperture base physical address
391 * @aperture_size: output returning doorbell aperture size in bytes
392 * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
393 *
394 * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
395 * takes doorbells required for its own rings and reports the setup to amdkfd.
396 * amdgpu reserved doorbells are at the start of the doorbell aperture.
397 */
398void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
399 phys_addr_t *aperture_base,
400 size_t *aperture_size,
401 size_t *start_offset)
402{
403 /*
404 * The first num_doorbells are used by amdgpu.
405 * amdkfd takes whatever's left in the aperture.
406 */
407 if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
408 *aperture_base = adev->doorbell.base;
409 *aperture_size = adev->doorbell.size;
410 *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
411 } else {
412 *aperture_base = 0;
413 *aperture_size = 0;
414 *start_offset = 0;
415 }
416}
417
418/*
419 * amdgpu_wb_*()
420 * Writeback is the the method by which the the GPU updates special pages
421 * in memory with the status of certain GPU events (fences, ring pointers,
422 * etc.).
423 */
424
425/**
426 * amdgpu_wb_fini - Disable Writeback and free memory
427 *
428 * @adev: amdgpu_device pointer
429 *
430 * Disables Writeback and frees the Writeback memory (all asics).
431 * Used at driver shutdown.
432 */
433static void amdgpu_wb_fini(struct amdgpu_device *adev)
434{
435 if (adev->wb.wb_obj) {
436 if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
437 amdgpu_bo_kunmap(adev->wb.wb_obj);
438 amdgpu_bo_unpin(adev->wb.wb_obj);
439 amdgpu_bo_unreserve(adev->wb.wb_obj);
440 }
441 amdgpu_bo_unref(&adev->wb.wb_obj);
442 adev->wb.wb = NULL;
443 adev->wb.wb_obj = NULL;
444 }
445}
446
447/**
448 * amdgpu_wb_init- Init Writeback driver info and allocate memory
449 *
450 * @adev: amdgpu_device pointer
451 *
452 * Disables Writeback and frees the Writeback memory (all asics).
453 * Used at driver startup.
454 * Returns 0 on success or an -error on failure.
455 */
456static int amdgpu_wb_init(struct amdgpu_device *adev)
457{
458 int r;
459
460 if (adev->wb.wb_obj == NULL) {
461 r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
72d7668b
CK
462 AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
463 &adev->wb.wb_obj);
d38ceaf9
AD
464 if (r) {
465 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
466 return r;
467 }
468 r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
469 if (unlikely(r != 0)) {
470 amdgpu_wb_fini(adev);
471 return r;
472 }
473 r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
474 &adev->wb.gpu_addr);
475 if (r) {
476 amdgpu_bo_unreserve(adev->wb.wb_obj);
477 dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
478 amdgpu_wb_fini(adev);
479 return r;
480 }
481 r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
482 amdgpu_bo_unreserve(adev->wb.wb_obj);
483 if (r) {
484 dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
485 amdgpu_wb_fini(adev);
486 return r;
487 }
488
489 adev->wb.num_wb = AMDGPU_MAX_WB;
490 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
491
492 /* clear wb memory */
493 memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
494 }
495
496 return 0;
497}
498
499/**
500 * amdgpu_wb_get - Allocate a wb entry
501 *
502 * @adev: amdgpu_device pointer
503 * @wb: wb index
504 *
505 * Allocate a wb slot for use by the driver (all asics).
506 * Returns 0 on success or -EINVAL on failure.
507 */
508int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
509{
510 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
511 if (offset < adev->wb.num_wb) {
512 __set_bit(offset, adev->wb.used);
513 *wb = offset;
514 return 0;
515 } else {
516 return -EINVAL;
517 }
518}
519
520/**
521 * amdgpu_wb_free - Free a wb entry
522 *
523 * @adev: amdgpu_device pointer
524 * @wb: wb index
525 *
526 * Free a wb slot allocated for use by the driver (all asics)
527 */
528void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
529{
530 if (wb < adev->wb.num_wb)
531 __clear_bit(wb, adev->wb.used);
532}
533
534/**
535 * amdgpu_vram_location - try to find VRAM location
536 * @adev: amdgpu device structure holding all necessary informations
537 * @mc: memory controller structure holding memory informations
538 * @base: base address at which to put VRAM
539 *
540 * Function will place try to place VRAM at base address provided
541 * as parameter (which is so far either PCI aperture address or
542 * for IGP TOM base address).
543 *
544 * If there is not enough space to fit the unvisible VRAM in the 32bits
545 * address space then we limit the VRAM size to the aperture.
546 *
547 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
548 * this shouldn't be a problem as we are using the PCI aperture as a reference.
549 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
550 * not IGP.
551 *
552 * Note: we use mc_vram_size as on some board we need to program the mc to
553 * cover the whole aperture even if VRAM size is inferior to aperture size
554 * Novell bug 204882 + along with lots of ubuntu ones
555 *
556 * Note: when limiting vram it's safe to overwritte real_vram_size because
557 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
558 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
559 * ones)
560 *
561 * Note: IGP TOM addr should be the same as the aperture addr, we don't
562 * explicitly check for that thought.
563 *
564 * FIXME: when reducing VRAM size align new size on power of 2.
565 */
566void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
567{
568 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
569
570 mc->vram_start = base;
571 if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
572 dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
573 mc->real_vram_size = mc->aper_size;
574 mc->mc_vram_size = mc->aper_size;
575 }
576 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
577 if (limit && limit < mc->real_vram_size)
578 mc->real_vram_size = limit;
579 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
580 mc->mc_vram_size >> 20, mc->vram_start,
581 mc->vram_end, mc->real_vram_size >> 20);
582}
583
584/**
585 * amdgpu_gtt_location - try to find GTT location
586 * @adev: amdgpu device structure holding all necessary informations
587 * @mc: memory controller structure holding memory informations
588 *
589 * Function will place try to place GTT before or after VRAM.
590 *
591 * If GTT size is bigger than space left then we ajust GTT size.
592 * Thus function will never fails.
593 *
594 * FIXME: when reducing GTT size align new size on power of 2.
595 */
596void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
597{
598 u64 size_af, size_bf;
599
600 size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
601 size_bf = mc->vram_start & ~mc->gtt_base_align;
602 if (size_bf > size_af) {
603 if (mc->gtt_size > size_bf) {
604 dev_warn(adev->dev, "limiting GTT\n");
605 mc->gtt_size = size_bf;
606 }
607 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
608 } else {
609 if (mc->gtt_size > size_af) {
610 dev_warn(adev->dev, "limiting GTT\n");
611 mc->gtt_size = size_af;
612 }
613 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
614 }
615 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
616 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
617 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
618}
619
620/*
621 * GPU helpers function.
622 */
623/**
624 * amdgpu_card_posted - check if the hw has already been initialized
625 *
626 * @adev: amdgpu_device pointer
627 *
628 * Check if the asic has been initialized (all asics).
629 * Used at driver startup.
630 * Returns true if initialized or false if not.
631 */
632bool amdgpu_card_posted(struct amdgpu_device *adev)
633{
634 uint32_t reg;
635
636 /* then check MEM_SIZE, in case the crtcs are off */
637 reg = RREG32(mmCONFIG_MEMSIZE);
638
639 if (reg)
640 return true;
641
642 return false;
643
644}
645
d38ceaf9
AD
646/**
647 * amdgpu_dummy_page_init - init dummy page used by the driver
648 *
649 * @adev: amdgpu_device pointer
650 *
651 * Allocate the dummy page used by the driver (all asics).
652 * This dummy page is used by the driver as a filler for gart entries
653 * when pages are taken out of the GART
654 * Returns 0 on sucess, -ENOMEM on failure.
655 */
656int amdgpu_dummy_page_init(struct amdgpu_device *adev)
657{
658 if (adev->dummy_page.page)
659 return 0;
660 adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
661 if (adev->dummy_page.page == NULL)
662 return -ENOMEM;
663 adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
664 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
665 if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
666 dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
667 __free_page(adev->dummy_page.page);
668 adev->dummy_page.page = NULL;
669 return -ENOMEM;
670 }
671 return 0;
672}
673
674/**
675 * amdgpu_dummy_page_fini - free dummy page used by the driver
676 *
677 * @adev: amdgpu_device pointer
678 *
679 * Frees the dummy page used by the driver (all asics).
680 */
681void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
682{
683 if (adev->dummy_page.page == NULL)
684 return;
685 pci_unmap_page(adev->pdev, adev->dummy_page.addr,
686 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
687 __free_page(adev->dummy_page.page);
688 adev->dummy_page.page = NULL;
689}
690
691
692/* ATOM accessor methods */
693/*
694 * ATOM is an interpreted byte code stored in tables in the vbios. The
695 * driver registers callbacks to access registers and the interpreter
696 * in the driver parses the tables and executes then to program specific
697 * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
698 * atombios.h, and atom.c
699 */
700
701/**
702 * cail_pll_read - read PLL register
703 *
704 * @info: atom card_info pointer
705 * @reg: PLL register offset
706 *
707 * Provides a PLL register accessor for the atom interpreter (r4xx+).
708 * Returns the value of the PLL register.
709 */
710static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
711{
712 return 0;
713}
714
715/**
716 * cail_pll_write - write PLL register
717 *
718 * @info: atom card_info pointer
719 * @reg: PLL register offset
720 * @val: value to write to the pll register
721 *
722 * Provides a PLL register accessor for the atom interpreter (r4xx+).
723 */
724static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
725{
726
727}
728
729/**
730 * cail_mc_read - read MC (Memory Controller) register
731 *
732 * @info: atom card_info pointer
733 * @reg: MC register offset
734 *
735 * Provides an MC register accessor for the atom interpreter (r4xx+).
736 * Returns the value of the MC register.
737 */
738static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
739{
740 return 0;
741}
742
743/**
744 * cail_mc_write - write MC (Memory Controller) register
745 *
746 * @info: atom card_info pointer
747 * @reg: MC register offset
748 * @val: value to write to the pll register
749 *
750 * Provides a MC register accessor for the atom interpreter (r4xx+).
751 */
752static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
753{
754
755}
756
757/**
758 * cail_reg_write - write MMIO register
759 *
760 * @info: atom card_info pointer
761 * @reg: MMIO register offset
762 * @val: value to write to the pll register
763 *
764 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
765 */
766static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
767{
768 struct amdgpu_device *adev = info->dev->dev_private;
769
770 WREG32(reg, val);
771}
772
773/**
774 * cail_reg_read - read MMIO register
775 *
776 * @info: atom card_info pointer
777 * @reg: MMIO register offset
778 *
779 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
780 * Returns the value of the MMIO register.
781 */
782static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
783{
784 struct amdgpu_device *adev = info->dev->dev_private;
785 uint32_t r;
786
787 r = RREG32(reg);
788 return r;
789}
790
791/**
792 * cail_ioreg_write - write IO register
793 *
794 * @info: atom card_info pointer
795 * @reg: IO register offset
796 * @val: value to write to the pll register
797 *
798 * Provides a IO register accessor for the atom interpreter (r4xx+).
799 */
800static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
801{
802 struct amdgpu_device *adev = info->dev->dev_private;
803
804 WREG32_IO(reg, val);
805}
806
807/**
808 * cail_ioreg_read - read IO register
809 *
810 * @info: atom card_info pointer
811 * @reg: IO register offset
812 *
813 * Provides an IO register accessor for the atom interpreter (r4xx+).
814 * Returns the value of the IO register.
815 */
816static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
817{
818 struct amdgpu_device *adev = info->dev->dev_private;
819 uint32_t r;
820
821 r = RREG32_IO(reg);
822 return r;
823}
824
825/**
826 * amdgpu_atombios_fini - free the driver info and callbacks for atombios
827 *
828 * @adev: amdgpu_device pointer
829 *
830 * Frees the driver info and register access callbacks for the ATOM
831 * interpreter (r4xx+).
832 * Called at driver shutdown.
833 */
834static void amdgpu_atombios_fini(struct amdgpu_device *adev)
835{
836 if (adev->mode_info.atom_context)
837 kfree(adev->mode_info.atom_context->scratch);
838 kfree(adev->mode_info.atom_context);
839 adev->mode_info.atom_context = NULL;
840 kfree(adev->mode_info.atom_card_info);
841 adev->mode_info.atom_card_info = NULL;
842}
843
844/**
845 * amdgpu_atombios_init - init the driver info and callbacks for atombios
846 *
847 * @adev: amdgpu_device pointer
848 *
849 * Initializes the driver info and register access callbacks for the
850 * ATOM interpreter (r4xx+).
851 * Returns 0 on sucess, -ENOMEM on failure.
852 * Called at driver startup.
853 */
854static int amdgpu_atombios_init(struct amdgpu_device *adev)
855{
856 struct card_info *atom_card_info =
857 kzalloc(sizeof(struct card_info), GFP_KERNEL);
858
859 if (!atom_card_info)
860 return -ENOMEM;
861
862 adev->mode_info.atom_card_info = atom_card_info;
863 atom_card_info->dev = adev->ddev;
864 atom_card_info->reg_read = cail_reg_read;
865 atom_card_info->reg_write = cail_reg_write;
866 /* needed for iio ops */
867 if (adev->rio_mem) {
868 atom_card_info->ioreg_read = cail_ioreg_read;
869 atom_card_info->ioreg_write = cail_ioreg_write;
870 } else {
871 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
872 atom_card_info->ioreg_read = cail_reg_read;
873 atom_card_info->ioreg_write = cail_reg_write;
874 }
875 atom_card_info->mc_read = cail_mc_read;
876 atom_card_info->mc_write = cail_mc_write;
877 atom_card_info->pll_read = cail_pll_read;
878 atom_card_info->pll_write = cail_pll_write;
879
880 adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
881 if (!adev->mode_info.atom_context) {
882 amdgpu_atombios_fini(adev);
883 return -ENOMEM;
884 }
885
886 mutex_init(&adev->mode_info.atom_context->mutex);
887 amdgpu_atombios_scratch_regs_init(adev);
888 amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
889 return 0;
890}
891
892/* if we get transitioned to only one device, take VGA back */
893/**
894 * amdgpu_vga_set_decode - enable/disable vga decode
895 *
896 * @cookie: amdgpu_device pointer
897 * @state: enable/disable vga decode
898 *
899 * Enable/disable vga decode (all asics).
900 * Returns VGA resource flags.
901 */
902static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
903{
904 struct amdgpu_device *adev = cookie;
905 amdgpu_asic_set_vga_state(adev, state);
906 if (state)
907 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
908 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
909 else
910 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
911}
912
913/**
914 * amdgpu_check_pot_argument - check that argument is a power of two
915 *
916 * @arg: value to check
917 *
918 * Validates that a certain argument is a power of two (all asics).
919 * Returns true if argument is valid.
920 */
921static bool amdgpu_check_pot_argument(int arg)
922{
923 return (arg & (arg - 1)) == 0;
924}
925
926/**
927 * amdgpu_check_arguments - validate module params
928 *
929 * @adev: amdgpu_device pointer
930 *
931 * Validates certain module parameters and updates
932 * the associated values used by the driver (all asics).
933 */
934static void amdgpu_check_arguments(struct amdgpu_device *adev)
935{
5b011235
CZ
936 if (amdgpu_sched_jobs < 4) {
937 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
938 amdgpu_sched_jobs);
939 amdgpu_sched_jobs = 4;
940 } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
941 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
942 amdgpu_sched_jobs);
943 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
944 }
d38ceaf9
AD
945
946 if (amdgpu_gart_size != -1) {
c4e1a13a 947 /* gtt size must be greater or equal to 32M */
d38ceaf9
AD
948 if (amdgpu_gart_size < 32) {
949 dev_warn(adev->dev, "gart size (%d) too small\n",
950 amdgpu_gart_size);
951 amdgpu_gart_size = -1;
d38ceaf9
AD
952 }
953 }
954
955 if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
956 dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
957 amdgpu_vm_size);
8dacc127 958 amdgpu_vm_size = 8;
d38ceaf9
AD
959 }
960
961 if (amdgpu_vm_size < 1) {
962 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
963 amdgpu_vm_size);
8dacc127 964 amdgpu_vm_size = 8;
d38ceaf9
AD
965 }
966
967 /*
968 * Max GPUVM size for Cayman, SI and CI are 40 bits.
969 */
970 if (amdgpu_vm_size > 1024) {
971 dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
972 amdgpu_vm_size);
8dacc127 973 amdgpu_vm_size = 8;
d38ceaf9
AD
974 }
975
976 /* defines number of bits in page table versus page directory,
977 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
978 * page table and the remaining bits are in the page directory */
979 if (amdgpu_vm_block_size == -1) {
980
981 /* Total bits covered by PD + PTs */
982 unsigned bits = ilog2(amdgpu_vm_size) + 18;
983
984 /* Make sure the PD is 4K in size up to 8GB address space.
985 Above that split equal between PD and PTs */
986 if (amdgpu_vm_size <= 8)
987 amdgpu_vm_block_size = bits - 9;
988 else
989 amdgpu_vm_block_size = (bits + 3) / 2;
990
991 } else if (amdgpu_vm_block_size < 9) {
992 dev_warn(adev->dev, "VM page table size (%d) too small\n",
993 amdgpu_vm_block_size);
994 amdgpu_vm_block_size = 9;
995 }
996
997 if (amdgpu_vm_block_size > 24 ||
998 (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
999 dev_warn(adev->dev, "VM page table size (%d) too large\n",
1000 amdgpu_vm_block_size);
1001 amdgpu_vm_block_size = 9;
1002 }
1003}
1004
1005/**
1006 * amdgpu_switcheroo_set_state - set switcheroo state
1007 *
1008 * @pdev: pci dev pointer
1694467b 1009 * @state: vga_switcheroo state
d38ceaf9
AD
1010 *
1011 * Callback for the switcheroo driver. Suspends or resumes the
1012 * the asics before or after it is powered up using ACPI methods.
1013 */
1014static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1015{
1016 struct drm_device *dev = pci_get_drvdata(pdev);
1017
1018 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1019 return;
1020
1021 if (state == VGA_SWITCHEROO_ON) {
1022 unsigned d3_delay = dev->pdev->d3_delay;
1023
1024 printk(KERN_INFO "amdgpu: switched on\n");
1025 /* don't suspend or resume card normally */
1026 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1027
1028 amdgpu_resume_kms(dev, true, true);
1029
1030 dev->pdev->d3_delay = d3_delay;
1031
1032 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1033 drm_kms_helper_poll_enable(dev);
1034 } else {
1035 printk(KERN_INFO "amdgpu: switched off\n");
1036 drm_kms_helper_poll_disable(dev);
1037 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1038 amdgpu_suspend_kms(dev, true, true);
1039 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1040 }
1041}
1042
1043/**
1044 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1045 *
1046 * @pdev: pci dev pointer
1047 *
1048 * Callback for the switcheroo driver. Check of the switcheroo
1049 * state can be changed.
1050 * Returns true if the state can be changed, false if not.
1051 */
1052static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1053{
1054 struct drm_device *dev = pci_get_drvdata(pdev);
1055
1056 /*
1057 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1058 * locking inversion with the driver load path. And the access here is
1059 * completely racy anyway. So don't bother with locking for now.
1060 */
1061 return dev->open_count == 0;
1062}
1063
1064static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1065 .set_gpu_state = amdgpu_switcheroo_set_state,
1066 .reprobe = NULL,
1067 .can_switch = amdgpu_switcheroo_can_switch,
1068};
1069
1070int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
5fc3aeeb 1071 enum amd_ip_block_type block_type,
1072 enum amd_clockgating_state state)
d38ceaf9
AD
1073{
1074 int i, r = 0;
1075
1076 for (i = 0; i < adev->num_ip_blocks; i++) {
1077 if (adev->ip_blocks[i].type == block_type) {
5fc3aeeb 1078 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
d38ceaf9
AD
1079 state);
1080 if (r)
1081 return r;
1082 }
1083 }
1084 return r;
1085}
1086
1087int amdgpu_set_powergating_state(struct amdgpu_device *adev,
5fc3aeeb 1088 enum amd_ip_block_type block_type,
1089 enum amd_powergating_state state)
d38ceaf9
AD
1090{
1091 int i, r = 0;
1092
1093 for (i = 0; i < adev->num_ip_blocks; i++) {
1094 if (adev->ip_blocks[i].type == block_type) {
5fc3aeeb 1095 r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
d38ceaf9
AD
1096 state);
1097 if (r)
1098 return r;
1099 }
1100 }
1101 return r;
1102}
1103
1104const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
1105 struct amdgpu_device *adev,
5fc3aeeb 1106 enum amd_ip_block_type type)
d38ceaf9
AD
1107{
1108 int i;
1109
1110 for (i = 0; i < adev->num_ip_blocks; i++)
1111 if (adev->ip_blocks[i].type == type)
1112 return &adev->ip_blocks[i];
1113
1114 return NULL;
1115}
1116
1117/**
1118 * amdgpu_ip_block_version_cmp
1119 *
1120 * @adev: amdgpu_device pointer
5fc3aeeb 1121 * @type: enum amd_ip_block_type
d38ceaf9
AD
1122 * @major: major version
1123 * @minor: minor version
1124 *
1125 * return 0 if equal or greater
1126 * return 1 if smaller or the ip_block doesn't exist
1127 */
1128int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
5fc3aeeb 1129 enum amd_ip_block_type type,
d38ceaf9
AD
1130 u32 major, u32 minor)
1131{
1132 const struct amdgpu_ip_block_version *ip_block;
1133 ip_block = amdgpu_get_ip_block(adev, type);
1134
1135 if (ip_block && ((ip_block->major > major) ||
1136 ((ip_block->major == major) &&
1137 (ip_block->minor >= minor))))
1138 return 0;
1139
1140 return 1;
1141}
1142
1143static int amdgpu_early_init(struct amdgpu_device *adev)
1144{
aaa36a97 1145 int i, r;
d38ceaf9
AD
1146
1147 switch (adev->asic_type) {
aaa36a97
AD
1148 case CHIP_TOPAZ:
1149 case CHIP_TONGA:
48299f95 1150 case CHIP_FIJI:
c0c1f579
FC
1151 case CHIP_BAFFIN:
1152 case CHIP_ELLESMERE:
aaa36a97 1153 case CHIP_CARRIZO:
39bb0c92
SL
1154 case CHIP_STONEY:
1155 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
aaa36a97
AD
1156 adev->family = AMDGPU_FAMILY_CZ;
1157 else
1158 adev->family = AMDGPU_FAMILY_VI;
1159
1160 r = vi_set_ip_blocks(adev);
1161 if (r)
1162 return r;
1163 break;
a2e73f56
AD
1164#ifdef CONFIG_DRM_AMDGPU_CIK
1165 case CHIP_BONAIRE:
1166 case CHIP_HAWAII:
1167 case CHIP_KAVERI:
1168 case CHIP_KABINI:
1169 case CHIP_MULLINS:
1170 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1171 adev->family = AMDGPU_FAMILY_CI;
1172 else
1173 adev->family = AMDGPU_FAMILY_KV;
1174
1175 r = cik_set_ip_blocks(adev);
1176 if (r)
1177 return r;
1178 break;
1179#endif
d38ceaf9
AD
1180 default:
1181 /* FIXME: not supported yet */
1182 return -EINVAL;
1183 }
1184
8faf0e08
AD
1185 adev->ip_block_status = kcalloc(adev->num_ip_blocks,
1186 sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
1187 if (adev->ip_block_status == NULL)
d8d090b7 1188 return -ENOMEM;
d38ceaf9
AD
1189
1190 if (adev->ip_blocks == NULL) {
1191 DRM_ERROR("No IP blocks found!\n");
1192 return r;
1193 }
1194
1195 for (i = 0; i < adev->num_ip_blocks; i++) {
1196 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1197 DRM_ERROR("disabled ip block: %d\n", i);
8faf0e08 1198 adev->ip_block_status[i].valid = false;
d38ceaf9
AD
1199 } else {
1200 if (adev->ip_blocks[i].funcs->early_init) {
5fc3aeeb 1201 r = adev->ip_blocks[i].funcs->early_init((void *)adev);
2c1a2784 1202 if (r == -ENOENT) {
8faf0e08 1203 adev->ip_block_status[i].valid = false;
2c1a2784
AD
1204 } else if (r) {
1205 DRM_ERROR("early_init %d failed %d\n", i, r);
d38ceaf9 1206 return r;
2c1a2784 1207 } else {
8faf0e08 1208 adev->ip_block_status[i].valid = true;
2c1a2784 1209 }
974e6b64 1210 } else {
8faf0e08 1211 adev->ip_block_status[i].valid = true;
d38ceaf9 1212 }
d38ceaf9
AD
1213 }
1214 }
1215
1216 return 0;
1217}
1218
1219static int amdgpu_init(struct amdgpu_device *adev)
1220{
1221 int i, r;
1222
1223 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1224 if (!adev->ip_block_status[i].valid)
d38ceaf9 1225 continue;
5fc3aeeb 1226 r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
2c1a2784
AD
1227 if (r) {
1228 DRM_ERROR("sw_init %d failed %d\n", i, r);
d38ceaf9 1229 return r;
2c1a2784 1230 }
8faf0e08 1231 adev->ip_block_status[i].sw = true;
d38ceaf9 1232 /* need to do gmc hw init early so we can allocate gpu mem */
5fc3aeeb 1233 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
d38ceaf9 1234 r = amdgpu_vram_scratch_init(adev);
2c1a2784
AD
1235 if (r) {
1236 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
d38ceaf9 1237 return r;
2c1a2784 1238 }
5fc3aeeb 1239 r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
2c1a2784
AD
1240 if (r) {
1241 DRM_ERROR("hw_init %d failed %d\n", i, r);
d38ceaf9 1242 return r;
2c1a2784 1243 }
d38ceaf9 1244 r = amdgpu_wb_init(adev);
2c1a2784
AD
1245 if (r) {
1246 DRM_ERROR("amdgpu_wb_init failed %d\n", r);
d38ceaf9 1247 return r;
2c1a2784 1248 }
8faf0e08 1249 adev->ip_block_status[i].hw = true;
d38ceaf9
AD
1250 }
1251 }
1252
1253 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1254 if (!adev->ip_block_status[i].sw)
d38ceaf9
AD
1255 continue;
1256 /* gmc hw init is done early */
5fc3aeeb 1257 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
d38ceaf9 1258 continue;
5fc3aeeb 1259 r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
2c1a2784
AD
1260 if (r) {
1261 DRM_ERROR("hw_init %d failed %d\n", i, r);
d38ceaf9 1262 return r;
2c1a2784 1263 }
8faf0e08 1264 adev->ip_block_status[i].hw = true;
d38ceaf9
AD
1265 }
1266
1267 return 0;
1268}
1269
1270static int amdgpu_late_init(struct amdgpu_device *adev)
1271{
1272 int i = 0, r;
1273
1274 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1275 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1276 continue;
1277 /* enable clockgating to save power */
5fc3aeeb 1278 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1279 AMD_CG_STATE_GATE);
2c1a2784
AD
1280 if (r) {
1281 DRM_ERROR("set_clockgating_state(gate) %d failed %d\n", i, r);
d38ceaf9 1282 return r;
2c1a2784 1283 }
d38ceaf9 1284 if (adev->ip_blocks[i].funcs->late_init) {
5fc3aeeb 1285 r = adev->ip_blocks[i].funcs->late_init((void *)adev);
2c1a2784
AD
1286 if (r) {
1287 DRM_ERROR("late_init %d failed %d\n", i, r);
d38ceaf9 1288 return r;
2c1a2784 1289 }
d38ceaf9
AD
1290 }
1291 }
1292
1293 return 0;
1294}
1295
1296static int amdgpu_fini(struct amdgpu_device *adev)
1297{
1298 int i, r;
1299
1300 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1301 if (!adev->ip_block_status[i].hw)
d38ceaf9 1302 continue;
5fc3aeeb 1303 if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
d38ceaf9
AD
1304 amdgpu_wb_fini(adev);
1305 amdgpu_vram_scratch_fini(adev);
1306 }
1307 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
5fc3aeeb 1308 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1309 AMD_CG_STATE_UNGATE);
2c1a2784
AD
1310 if (r) {
1311 DRM_ERROR("set_clockgating_state(ungate) %d failed %d\n", i, r);
d38ceaf9 1312 return r;
2c1a2784 1313 }
5fc3aeeb 1314 r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
d38ceaf9 1315 /* XXX handle errors */
2c1a2784
AD
1316 if (r) {
1317 DRM_DEBUG("hw_fini %d failed %d\n", i, r);
1318 }
8faf0e08 1319 adev->ip_block_status[i].hw = false;
d38ceaf9
AD
1320 }
1321
1322 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1323 if (!adev->ip_block_status[i].sw)
d38ceaf9 1324 continue;
5fc3aeeb 1325 r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
d38ceaf9 1326 /* XXX handle errors */
2c1a2784
AD
1327 if (r) {
1328 DRM_DEBUG("sw_fini %d failed %d\n", i, r);
1329 }
8faf0e08
AD
1330 adev->ip_block_status[i].sw = false;
1331 adev->ip_block_status[i].valid = false;
d38ceaf9
AD
1332 }
1333
1334 return 0;
1335}
1336
1337static int amdgpu_suspend(struct amdgpu_device *adev)
1338{
1339 int i, r;
1340
c5a93a28
FC
1341 /* ungate SMC block first */
1342 r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1343 AMD_CG_STATE_UNGATE);
1344 if (r) {
1345 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
1346 }
1347
d38ceaf9 1348 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
8faf0e08 1349 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1350 continue;
1351 /* ungate blocks so that suspend can properly shut them down */
c5a93a28
FC
1352 if (i != AMD_IP_BLOCK_TYPE_SMC) {
1353 r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
1354 AMD_CG_STATE_UNGATE);
1355 if (r) {
1356 DRM_ERROR("set_clockgating_state(ungate) %d failed %d\n", i, r);
1357 }
2c1a2784 1358 }
d38ceaf9
AD
1359 /* XXX handle errors */
1360 r = adev->ip_blocks[i].funcs->suspend(adev);
1361 /* XXX handle errors */
2c1a2784
AD
1362 if (r) {
1363 DRM_ERROR("suspend %d failed %d\n", i, r);
1364 }
d38ceaf9
AD
1365 }
1366
1367 return 0;
1368}
1369
1370static int amdgpu_resume(struct amdgpu_device *adev)
1371{
1372 int i, r;
1373
1374 for (i = 0; i < adev->num_ip_blocks; i++) {
8faf0e08 1375 if (!adev->ip_block_status[i].valid)
d38ceaf9
AD
1376 continue;
1377 r = adev->ip_blocks[i].funcs->resume(adev);
2c1a2784
AD
1378 if (r) {
1379 DRM_ERROR("resume %d failed %d\n", i, r);
d38ceaf9 1380 return r;
2c1a2784 1381 }
d38ceaf9
AD
1382 }
1383
1384 return 0;
1385}
1386
1387/**
1388 * amdgpu_device_init - initialize the driver
1389 *
1390 * @adev: amdgpu_device pointer
1391 * @pdev: drm dev pointer
1392 * @pdev: pci dev pointer
1393 * @flags: driver flags
1394 *
1395 * Initializes the driver info and hw (all asics).
1396 * Returns 0 for success or an error on failure.
1397 * Called at driver startup.
1398 */
1399int amdgpu_device_init(struct amdgpu_device *adev,
1400 struct drm_device *ddev,
1401 struct pci_dev *pdev,
1402 uint32_t flags)
1403{
1404 int r, i;
1405 bool runtime = false;
1406
1407 adev->shutdown = false;
1408 adev->dev = &pdev->dev;
1409 adev->ddev = ddev;
1410 adev->pdev = pdev;
1411 adev->flags = flags;
2f7d10b3 1412 adev->asic_type = flags & AMD_ASIC_MASK;
d38ceaf9
AD
1413 adev->is_atom_bios = false;
1414 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
1415 adev->mc.gtt_size = 512 * 1024 * 1024;
1416 adev->accel_working = false;
1417 adev->num_rings = 0;
1418 adev->mman.buffer_funcs = NULL;
1419 adev->mman.buffer_funcs_ring = NULL;
1420 adev->vm_manager.vm_pte_funcs = NULL;
2d55e45a 1421 adev->vm_manager.vm_pte_num_rings = 0;
d38ceaf9
AD
1422 adev->gart.gart_funcs = NULL;
1423 adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
1424
1425 adev->smc_rreg = &amdgpu_invalid_rreg;
1426 adev->smc_wreg = &amdgpu_invalid_wreg;
1427 adev->pcie_rreg = &amdgpu_invalid_rreg;
1428 adev->pcie_wreg = &amdgpu_invalid_wreg;
1429 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
1430 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
1431 adev->didt_rreg = &amdgpu_invalid_rreg;
1432 adev->didt_wreg = &amdgpu_invalid_wreg;
1433 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
1434 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
1435
3e39ab90
AD
1436 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1437 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
1438 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
1439
1440 /* mutex initialization are all done here so we
1441 * can recall function without having locking issues */
8d0a7cea 1442 mutex_init(&adev->vm_manager.lock);
d38ceaf9 1443 atomic_set(&adev->irq.ih.lock, 0);
d38ceaf9
AD
1444 mutex_init(&adev->pm.mutex);
1445 mutex_init(&adev->gfx.gpu_clock_mutex);
1446 mutex_init(&adev->srbm_mutex);
1447 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9
AD
1448 mutex_init(&adev->mn_lock);
1449 hash_init(adev->mn_hash);
1450
1451 amdgpu_check_arguments(adev);
1452
1453 /* Registers mapping */
1454 /* TODO: block userspace mapping of io register */
1455 spin_lock_init(&adev->mmio_idx_lock);
1456 spin_lock_init(&adev->smc_idx_lock);
1457 spin_lock_init(&adev->pcie_idx_lock);
1458 spin_lock_init(&adev->uvd_ctx_idx_lock);
1459 spin_lock_init(&adev->didt_idx_lock);
1460 spin_lock_init(&adev->audio_endpt_idx_lock);
1461
1462 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
1463 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
1464 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
1465 if (adev->rmmio == NULL) {
1466 return -ENOMEM;
1467 }
1468 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
1469 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
1470
1471 /* doorbell bar mapping */
1472 amdgpu_doorbell_init(adev);
1473
1474 /* io port mapping */
1475 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1476 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
1477 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
1478 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
1479 break;
1480 }
1481 }
1482 if (adev->rio_mem == NULL)
1483 DRM_ERROR("Unable to find PCI I/O BAR\n");
1484
1485 /* early init functions */
1486 r = amdgpu_early_init(adev);
1487 if (r)
1488 return r;
1489
1490 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
1491 /* this will fail for cards that aren't VGA class devices, just
1492 * ignore it */
1493 vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
1494
1495 if (amdgpu_runtime_pm == 1)
1496 runtime = true;
bedf2a65 1497 if (amdgpu_device_is_px(ddev) && amdgpu_has_atpx_dgpu_power_cntl())
d38ceaf9
AD
1498 runtime = true;
1499 vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
1500 if (runtime)
1501 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
1502
1503 /* Read BIOS */
1504 if (!amdgpu_get_bios(adev))
1505 return -EINVAL;
1506 /* Must be an ATOMBIOS */
1507 if (!adev->is_atom_bios) {
1508 dev_err(adev->dev, "Expecting atombios for GPU\n");
1509 return -EINVAL;
1510 }
1511 r = amdgpu_atombios_init(adev);
2c1a2784
AD
1512 if (r) {
1513 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
d38ceaf9 1514 return r;
2c1a2784 1515 }
d38ceaf9 1516
7e471e6f
AD
1517 /* See if the asic supports SR-IOV */
1518 adev->virtualization.supports_sr_iov =
1519 amdgpu_atombios_has_gpu_virtualization_table(adev);
1520
d38ceaf9 1521 /* Post card if necessary */
8cce244c
AD
1522 if (!amdgpu_card_posted(adev) ||
1523 adev->virtualization.supports_sr_iov) {
d38ceaf9
AD
1524 if (!adev->bios) {
1525 dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
1526 return -EINVAL;
1527 }
1528 DRM_INFO("GPU not posted. posting now...\n");
1529 amdgpu_atom_asic_init(adev->mode_info.atom_context);
1530 }
1531
1532 /* Initialize clocks */
1533 r = amdgpu_atombios_get_clock_info(adev);
2c1a2784
AD
1534 if (r) {
1535 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
d38ceaf9 1536 return r;
2c1a2784 1537 }
d38ceaf9
AD
1538 /* init i2c buses */
1539 amdgpu_atombios_i2c_init(adev);
1540
1541 /* Fence driver */
1542 r = amdgpu_fence_driver_init(adev);
2c1a2784
AD
1543 if (r) {
1544 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
d38ceaf9 1545 return r;
2c1a2784 1546 }
d38ceaf9
AD
1547
1548 /* init the mode config */
1549 drm_mode_config_init(adev->ddev);
1550
1551 r = amdgpu_init(adev);
1552 if (r) {
2c1a2784 1553 dev_err(adev->dev, "amdgpu_init failed\n");
d38ceaf9
AD
1554 amdgpu_fini(adev);
1555 return r;
1556 }
1557
1558 adev->accel_working = true;
1559
1560 amdgpu_fbdev_init(adev);
1561
1562 r = amdgpu_ib_pool_init(adev);
1563 if (r) {
1564 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
1565 return r;
1566 }
1567
1568 r = amdgpu_ib_ring_tests(adev);
1569 if (r)
1570 DRM_ERROR("ib ring test failed (%d).\n", r);
1571
1572 r = amdgpu_gem_debugfs_init(adev);
1573 if (r) {
1574 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1575 }
1576
1577 r = amdgpu_debugfs_regs_init(adev);
1578 if (r) {
1579 DRM_ERROR("registering register debugfs failed (%d).\n", r);
1580 }
1581
1582 if ((amdgpu_testing & 1)) {
1583 if (adev->accel_working)
1584 amdgpu_test_moves(adev);
1585 else
1586 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
1587 }
1588 if ((amdgpu_testing & 2)) {
1589 if (adev->accel_working)
1590 amdgpu_test_syncing(adev);
1591 else
1592 DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
1593 }
1594 if (amdgpu_benchmarking) {
1595 if (adev->accel_working)
1596 amdgpu_benchmark(adev, amdgpu_benchmarking);
1597 else
1598 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
1599 }
1600
1601 /* enable clockgating, etc. after ib tests, etc. since some blocks require
1602 * explicit gating rather than handling it automatically.
1603 */
1604 r = amdgpu_late_init(adev);
2c1a2784
AD
1605 if (r) {
1606 dev_err(adev->dev, "amdgpu_late_init failed\n");
d38ceaf9 1607 return r;
2c1a2784 1608 }
d38ceaf9
AD
1609
1610 return 0;
1611}
1612
1613static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
1614
1615/**
1616 * amdgpu_device_fini - tear down the driver
1617 *
1618 * @adev: amdgpu_device pointer
1619 *
1620 * Tear down the driver info (all asics).
1621 * Called at driver shutdown.
1622 */
1623void amdgpu_device_fini(struct amdgpu_device *adev)
1624{
1625 int r;
1626
1627 DRM_INFO("amdgpu: finishing device.\n");
1628 adev->shutdown = true;
1629 /* evict vram memory */
1630 amdgpu_bo_evict_vram(adev);
1631 amdgpu_ib_pool_fini(adev);
1632 amdgpu_fence_driver_fini(adev);
1633 amdgpu_fbdev_fini(adev);
1634 r = amdgpu_fini(adev);
8faf0e08
AD
1635 kfree(adev->ip_block_status);
1636 adev->ip_block_status = NULL;
d38ceaf9
AD
1637 adev->accel_working = false;
1638 /* free i2c buses */
1639 amdgpu_i2c_fini(adev);
1640 amdgpu_atombios_fini(adev);
1641 kfree(adev->bios);
1642 adev->bios = NULL;
1643 vga_switcheroo_unregister_client(adev->pdev);
1644 vga_client_register(adev->pdev, NULL, NULL, NULL);
1645 if (adev->rio_mem)
1646 pci_iounmap(adev->pdev, adev->rio_mem);
1647 adev->rio_mem = NULL;
1648 iounmap(adev->rmmio);
1649 adev->rmmio = NULL;
1650 amdgpu_doorbell_fini(adev);
1651 amdgpu_debugfs_regs_cleanup(adev);
1652 amdgpu_debugfs_remove_files(adev);
1653}
1654
1655
1656/*
1657 * Suspend & resume.
1658 */
1659/**
1660 * amdgpu_suspend_kms - initiate device suspend
1661 *
1662 * @pdev: drm dev pointer
1663 * @state: suspend state
1664 *
1665 * Puts the hw in the suspend state (all asics).
1666 * Returns 0 for success or an error on failure.
1667 * Called at driver suspend.
1668 */
1669int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1670{
1671 struct amdgpu_device *adev;
1672 struct drm_crtc *crtc;
1673 struct drm_connector *connector;
5ceb54c6 1674 int r;
d38ceaf9
AD
1675
1676 if (dev == NULL || dev->dev_private == NULL) {
1677 return -ENODEV;
1678 }
1679
1680 adev = dev->dev_private;
1681
1682 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1683 return 0;
1684
1685 drm_kms_helper_poll_disable(dev);
1686
1687 /* turn off display hw */
4c7fbc39 1688 drm_modeset_lock_all(dev);
d38ceaf9
AD
1689 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1690 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1691 }
4c7fbc39 1692 drm_modeset_unlock_all(dev);
d38ceaf9 1693
756e6880 1694 /* unpin the front buffers and cursors */
d38ceaf9 1695 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
756e6880 1696 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
d38ceaf9
AD
1697 struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
1698 struct amdgpu_bo *robj;
1699
756e6880
AD
1700 if (amdgpu_crtc->cursor_bo) {
1701 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1702 r = amdgpu_bo_reserve(aobj, false);
1703 if (r == 0) {
1704 amdgpu_bo_unpin(aobj);
1705 amdgpu_bo_unreserve(aobj);
1706 }
1707 }
1708
d38ceaf9
AD
1709 if (rfb == NULL || rfb->obj == NULL) {
1710 continue;
1711 }
1712 robj = gem_to_amdgpu_bo(rfb->obj);
1713 /* don't unpin kernel fb objects */
1714 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
1715 r = amdgpu_bo_reserve(robj, false);
1716 if (r == 0) {
1717 amdgpu_bo_unpin(robj);
1718 amdgpu_bo_unreserve(robj);
1719 }
1720 }
1721 }
1722 /* evict vram memory */
1723 amdgpu_bo_evict_vram(adev);
1724
5ceb54c6 1725 amdgpu_fence_driver_suspend(adev);
d38ceaf9
AD
1726
1727 r = amdgpu_suspend(adev);
1728
1729 /* evict remaining vram memory */
1730 amdgpu_bo_evict_vram(adev);
1731
1732 pci_save_state(dev->pdev);
1733 if (suspend) {
1734 /* Shut down the device */
1735 pci_disable_device(dev->pdev);
1736 pci_set_power_state(dev->pdev, PCI_D3hot);
1737 }
1738
1739 if (fbcon) {
1740 console_lock();
1741 amdgpu_fbdev_set_suspend(adev, 1);
1742 console_unlock();
1743 }
1744 return 0;
1745}
1746
1747/**
1748 * amdgpu_resume_kms - initiate device resume
1749 *
1750 * @pdev: drm dev pointer
1751 *
1752 * Bring the hw back to operating state (all asics).
1753 * Returns 0 for success or an error on failure.
1754 * Called at driver resume.
1755 */
1756int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1757{
1758 struct drm_connector *connector;
1759 struct amdgpu_device *adev = dev->dev_private;
756e6880 1760 struct drm_crtc *crtc;
d38ceaf9
AD
1761 int r;
1762
1763 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1764 return 0;
1765
1766 if (fbcon) {
1767 console_lock();
1768 }
1769 if (resume) {
1770 pci_set_power_state(dev->pdev, PCI_D0);
1771 pci_restore_state(dev->pdev);
1772 if (pci_enable_device(dev->pdev)) {
1773 if (fbcon)
1774 console_unlock();
1775 return -1;
1776 }
1777 }
1778
1779 /* post card */
ca198528
FC
1780 if (!amdgpu_card_posted(adev))
1781 amdgpu_atom_asic_init(adev->mode_info.atom_context);
d38ceaf9
AD
1782
1783 r = amdgpu_resume(adev);
ca198528
FC
1784 if (r)
1785 DRM_ERROR("amdgpu_resume failed (%d).\n", r);
d38ceaf9 1786
5ceb54c6
AD
1787 amdgpu_fence_driver_resume(adev);
1788
ca198528
FC
1789 if (resume) {
1790 r = amdgpu_ib_ring_tests(adev);
1791 if (r)
1792 DRM_ERROR("ib ring test failed (%d).\n", r);
1793 }
d38ceaf9
AD
1794
1795 r = amdgpu_late_init(adev);
1796 if (r)
1797 return r;
1798
756e6880
AD
1799 /* pin cursors */
1800 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1801 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1802
1803 if (amdgpu_crtc->cursor_bo) {
1804 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
1805 r = amdgpu_bo_reserve(aobj, false);
1806 if (r == 0) {
1807 r = amdgpu_bo_pin(aobj,
1808 AMDGPU_GEM_DOMAIN_VRAM,
1809 &amdgpu_crtc->cursor_addr);
1810 if (r != 0)
1811 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1812 amdgpu_bo_unreserve(aobj);
1813 }
1814 }
1815 }
1816
d38ceaf9
AD
1817 /* blat the mode back in */
1818 if (fbcon) {
1819 drm_helper_resume_force_mode(dev);
1820 /* turn on display hw */
4c7fbc39 1821 drm_modeset_lock_all(dev);
d38ceaf9
AD
1822 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1823 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1824 }
4c7fbc39 1825 drm_modeset_unlock_all(dev);
d38ceaf9
AD
1826 }
1827
1828 drm_kms_helper_poll_enable(dev);
54fb2a5c 1829 drm_helper_hpd_irq_event(dev);
d38ceaf9
AD
1830
1831 if (fbcon) {
1832 amdgpu_fbdev_set_suspend(adev, 0);
1833 console_unlock();
1834 }
1835
1836 return 0;
1837}
1838
1839/**
1840 * amdgpu_gpu_reset - reset the asic
1841 *
1842 * @adev: amdgpu device pointer
1843 *
1844 * Attempt the reset the GPU if it has hung (all asics).
1845 * Returns 0 for success or an error on failure.
1846 */
1847int amdgpu_gpu_reset(struct amdgpu_device *adev)
1848{
1849 unsigned ring_sizes[AMDGPU_MAX_RINGS];
1850 uint32_t *ring_data[AMDGPU_MAX_RINGS];
1851
1852 bool saved = false;
1853
1854 int i, r;
1855 int resched;
1856
d94aed5a 1857 atomic_inc(&adev->gpu_reset_counter);
d38ceaf9
AD
1858
1859 /* block TTM */
1860 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
1861
1862 r = amdgpu_suspend(adev);
1863
1864 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1865 struct amdgpu_ring *ring = adev->rings[i];
1866 if (!ring)
1867 continue;
1868
1869 ring_sizes[i] = amdgpu_ring_backup(ring, &ring_data[i]);
1870 if (ring_sizes[i]) {
1871 saved = true;
1872 dev_info(adev->dev, "Saved %d dwords of commands "
1873 "on ring %d.\n", ring_sizes[i], i);
1874 }
1875 }
1876
1877retry:
1878 r = amdgpu_asic_reset(adev);
bfa99269
AD
1879 /* post card */
1880 amdgpu_atom_asic_init(adev->mode_info.atom_context);
1881
d38ceaf9
AD
1882 if (!r) {
1883 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
1884 r = amdgpu_resume(adev);
1885 }
1886
1887 if (!r) {
1888 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1889 struct amdgpu_ring *ring = adev->rings[i];
1890 if (!ring)
1891 continue;
1892
1893 amdgpu_ring_restore(ring, ring_sizes[i], ring_data[i]);
1894 ring_sizes[i] = 0;
1895 ring_data[i] = NULL;
1896 }
1897
1898 r = amdgpu_ib_ring_tests(adev);
1899 if (r) {
1900 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
1901 if (saved) {
1902 saved = false;
1903 r = amdgpu_suspend(adev);
1904 goto retry;
1905 }
1906 }
1907 } else {
1908 amdgpu_fence_driver_force_completion(adev);
1909 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1910 if (adev->rings[i])
1911 kfree(ring_data[i]);
1912 }
1913 }
1914
1915 drm_helper_resume_force_mode(adev->ddev);
1916
1917 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
1918 if (r) {
1919 /* bad news, how to tell it to userspace ? */
1920 dev_info(adev->dev, "GPU reset failed\n");
1921 }
1922
d38ceaf9
AD
1923 return r;
1924}
1925
cd474ba0
AD
1926#define AMDGPU_DEFAULT_PCIE_GEN_MASK 0x30007 /* gen: chipset 1/2, asic 1/2/3 */
1927#define AMDGPU_DEFAULT_PCIE_MLW_MASK 0x2f0000 /* 1/2/4/8/16 lanes */
1928
d0dd7f0c
AD
1929void amdgpu_get_pcie_info(struct amdgpu_device *adev)
1930{
1931 u32 mask;
1932 int ret;
1933
cd474ba0
AD
1934 if (amdgpu_pcie_gen_cap)
1935 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 1936
cd474ba0
AD
1937 if (amdgpu_pcie_lane_cap)
1938 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 1939
cd474ba0
AD
1940 /* covers APUs as well */
1941 if (pci_is_root_bus(adev->pdev->bus)) {
1942 if (adev->pm.pcie_gen_mask == 0)
1943 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
1944 if (adev->pm.pcie_mlw_mask == 0)
1945 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 1946 return;
cd474ba0 1947 }
d0dd7f0c 1948
cd474ba0
AD
1949 if (adev->pm.pcie_gen_mask == 0) {
1950 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
1951 if (!ret) {
1952 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
1953 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
1954 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
1955
1956 if (mask & DRM_PCIE_SPEED_25)
1957 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
1958 if (mask & DRM_PCIE_SPEED_50)
1959 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
1960 if (mask & DRM_PCIE_SPEED_80)
1961 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
1962 } else {
1963 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
1964 }
1965 }
1966 if (adev->pm.pcie_mlw_mask == 0) {
1967 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
1968 if (!ret) {
1969 switch (mask) {
1970 case 32:
1971 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
1972 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
1973 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
1974 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1975 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1976 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1977 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1978 break;
1979 case 16:
1980 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
1981 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
1982 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1983 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1984 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1985 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1986 break;
1987 case 12:
1988 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
1989 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1990 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1991 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1992 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1993 break;
1994 case 8:
1995 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
1996 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
1997 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
1998 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
1999 break;
2000 case 4:
2001 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
2002 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2003 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2004 break;
2005 case 2:
2006 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
2007 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
2008 break;
2009 case 1:
2010 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
2011 break;
2012 default:
2013 break;
2014 }
2015 } else {
2016 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c
AD
2017 }
2018 }
2019}
d38ceaf9
AD
2020
2021/*
2022 * Debugfs
2023 */
2024int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
06ab6832 2025 const struct drm_info_list *files,
d38ceaf9
AD
2026 unsigned nfiles)
2027{
2028 unsigned i;
2029
2030 for (i = 0; i < adev->debugfs_count; i++) {
2031 if (adev->debugfs[i].files == files) {
2032 /* Already registered */
2033 return 0;
2034 }
2035 }
2036
2037 i = adev->debugfs_count + 1;
2038 if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
2039 DRM_ERROR("Reached maximum number of debugfs components.\n");
2040 DRM_ERROR("Report so we increase "
2041 "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
2042 return -EINVAL;
2043 }
2044 adev->debugfs[adev->debugfs_count].files = files;
2045 adev->debugfs[adev->debugfs_count].num_files = nfiles;
2046 adev->debugfs_count = i;
2047#if defined(CONFIG_DEBUG_FS)
2048 drm_debugfs_create_files(files, nfiles,
2049 adev->ddev->control->debugfs_root,
2050 adev->ddev->control);
2051 drm_debugfs_create_files(files, nfiles,
2052 adev->ddev->primary->debugfs_root,
2053 adev->ddev->primary);
2054#endif
2055 return 0;
2056}
2057
2058static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
2059{
2060#if defined(CONFIG_DEBUG_FS)
2061 unsigned i;
2062
2063 for (i = 0; i < adev->debugfs_count; i++) {
2064 drm_debugfs_remove_files(adev->debugfs[i].files,
2065 adev->debugfs[i].num_files,
2066 adev->ddev->control);
2067 drm_debugfs_remove_files(adev->debugfs[i].files,
2068 adev->debugfs[i].num_files,
2069 adev->ddev->primary);
2070 }
2071#endif
2072}
2073
2074#if defined(CONFIG_DEBUG_FS)
2075
2076static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
2077 size_t size, loff_t *pos)
2078{
2079 struct amdgpu_device *adev = f->f_inode->i_private;
2080 ssize_t result = 0;
2081 int r;
2082
2083 if (size & 0x3 || *pos & 0x3)
2084 return -EINVAL;
2085
2086 while (size) {
2087 uint32_t value;
2088
2089 if (*pos > adev->rmmio_size)
2090 return result;
2091
2092 value = RREG32(*pos >> 2);
2093 r = put_user(value, (uint32_t *)buf);
2094 if (r)
2095 return r;
2096
2097 result += 4;
2098 buf += 4;
2099 *pos += 4;
2100 size -= 4;
2101 }
2102
2103 return result;
2104}
2105
2106static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
2107 size_t size, loff_t *pos)
2108{
2109 struct amdgpu_device *adev = f->f_inode->i_private;
2110 ssize_t result = 0;
2111 int r;
2112
2113 if (size & 0x3 || *pos & 0x3)
2114 return -EINVAL;
2115
2116 while (size) {
2117 uint32_t value;
2118
2119 if (*pos > adev->rmmio_size)
2120 return result;
2121
2122 r = get_user(value, (uint32_t *)buf);
2123 if (r)
2124 return r;
2125
2126 WREG32(*pos >> 2, value);
2127
2128 result += 4;
2129 buf += 4;
2130 *pos += 4;
2131 size -= 4;
2132 }
2133
2134 return result;
2135}
2136
2137static const struct file_operations amdgpu_debugfs_regs_fops = {
2138 .owner = THIS_MODULE,
2139 .read = amdgpu_debugfs_regs_read,
2140 .write = amdgpu_debugfs_regs_write,
2141 .llseek = default_llseek
2142};
2143
2144static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
2145{
2146 struct drm_minor *minor = adev->ddev->primary;
2147 struct dentry *ent, *root = minor->debugfs_root;
2148
2149 ent = debugfs_create_file("amdgpu_regs", S_IFREG | S_IRUGO, root,
2150 adev, &amdgpu_debugfs_regs_fops);
2151 if (IS_ERR(ent))
2152 return PTR_ERR(ent);
2153 i_size_write(ent->d_inode, adev->rmmio_size);
2154 adev->debugfs_regs = ent;
2155
2156 return 0;
2157}
2158
2159static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
2160{
2161 debugfs_remove(adev->debugfs_regs);
2162 adev->debugfs_regs = NULL;
2163}
2164
2165int amdgpu_debugfs_init(struct drm_minor *minor)
2166{
2167 return 0;
2168}
2169
2170void amdgpu_debugfs_cleanup(struct drm_minor *minor)
2171{
2172}
7cebc728
AK
2173#else
2174static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
2175{
2176 return 0;
2177}
2178static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
d38ceaf9 2179#endif