drm/amdgpu: Add PSP public function to load a list of FWs
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
fdf2f6c5 33
4562236b 34#include <drm/drm_atomic_helper.h>
fcd70cd3 35#include <drm/drm_probe_helper.h>
d38ceaf9
AD
36#include <drm/amdgpu_drm.h>
37#include <linux/vgaarb.h>
38#include <linux/vga_switcheroo.h>
39#include <linux/efi.h>
40#include "amdgpu.h"
f4b373f4 41#include "amdgpu_trace.h"
d38ceaf9
AD
42#include "amdgpu_i2c.h"
43#include "atom.h"
44#include "amdgpu_atombios.h"
a5bde2f9 45#include "amdgpu_atomfirmware.h"
d0dd7f0c 46#include "amd_pcie.h"
33f34802
KW
47#ifdef CONFIG_DRM_AMDGPU_SI
48#include "si.h"
49#endif
a2e73f56
AD
50#ifdef CONFIG_DRM_AMDGPU_CIK
51#include "cik.h"
52#endif
aaa36a97 53#include "vi.h"
460826e6 54#include "soc15.h"
0a5b8c7b 55#include "nv.h"
d38ceaf9 56#include "bif/bif_4_1_d.h"
9accf2fd 57#include <linux/pci.h>
bec86378 58#include <linux/firmware.h>
89041940 59#include "amdgpu_vf_error.h"
d38ceaf9 60
ba997709 61#include "amdgpu_amdkfd.h"
d2f52ac8 62#include "amdgpu_pm.h"
d38ceaf9 63
5183411b 64#include "amdgpu_xgmi.h"
c030f2e4 65#include "amdgpu_ras.h"
9c7c85f7 66#include "amdgpu_pmu.h"
bd607166 67#include "amdgpu_fru_eeprom.h"
04442bf7 68#include "amdgpu_reset.h"
5183411b 69
d5ea093e 70#include <linux/suspend.h>
c6a6e2db 71#include <drm/task_barrier.h>
3f12acc8 72#include <linux/pm_runtime.h>
d5ea093e 73
e2a75f88 74MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 75MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 76MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 77MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 78MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 79MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
b51a26a0 80MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
23c6268e 81MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
ed42cfe1 82MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
42b325e5 83MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
4e52a9f8 84MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
e2a75f88 85
2dc80b00
S
86#define AMDGPU_RESUME_MS 2000
87
050091ab 88const char *amdgpu_asic_name[] = {
da69c161
KW
89 "TAHITI",
90 "PITCAIRN",
91 "VERDE",
92 "OLAND",
93 "HAINAN",
d38ceaf9
AD
94 "BONAIRE",
95 "KAVERI",
96 "KABINI",
97 "HAWAII",
98 "MULLINS",
99 "TOPAZ",
100 "TONGA",
48299f95 101 "FIJI",
d38ceaf9 102 "CARRIZO",
139f4917 103 "STONEY",
2cc0c0b5
FC
104 "POLARIS10",
105 "POLARIS11",
c4642a47 106 "POLARIS12",
48ff108d 107 "VEGAM",
d4196f01 108 "VEGA10",
8fab806a 109 "VEGA12",
956fcddc 110 "VEGA20",
2ca8a5d2 111 "RAVEN",
d6c3b24e 112 "ARCTURUS",
1eee4228 113 "RENOIR",
d46b417a 114 "ALDEBARAN",
852a6626 115 "NAVI10",
87dbad02 116 "NAVI14",
9802f5d7 117 "NAVI12",
ccaf72d3 118 "SIENNA_CICHLID",
ddd8fbe7 119 "NAVY_FLOUNDER",
4f1e9a76 120 "VANGOGH",
a2468e04 121 "DIMGREY_CAVEFISH",
d38ceaf9
AD
122 "LAST",
123};
124
dcea6e65
KR
125/**
126 * DOC: pcie_replay_count
127 *
128 * The amdgpu driver provides a sysfs API for reporting the total number
129 * of PCIe replays (NAKs)
130 * The file pcie_replay_count is used for this and returns the total
131 * number of replays as a sum of the NAKs generated and NAKs received
132 */
133
134static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
135 struct device_attribute *attr, char *buf)
136{
137 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 138 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
139 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
140
36000c7a 141 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
142}
143
144static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
145 amdgpu_device_get_pcie_replay_count, NULL);
146
5494d864
AD
147static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
148
bd607166
KR
149/**
150 * DOC: product_name
151 *
152 * The amdgpu driver provides a sysfs API for reporting the product name
153 * for the device
154 * The file serial_number is used for this and returns the product name
155 * as returned from the FRU.
156 * NOTE: This is only available for certain server cards
157 */
158
159static ssize_t amdgpu_device_get_product_name(struct device *dev,
160 struct device_attribute *attr, char *buf)
161{
162 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 163 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 164
36000c7a 165 return sysfs_emit(buf, "%s\n", adev->product_name);
bd607166
KR
166}
167
168static DEVICE_ATTR(product_name, S_IRUGO,
169 amdgpu_device_get_product_name, NULL);
170
171/**
172 * DOC: product_number
173 *
174 * The amdgpu driver provides a sysfs API for reporting the part number
175 * for the device
176 * The file serial_number is used for this and returns the part number
177 * as returned from the FRU.
178 * NOTE: This is only available for certain server cards
179 */
180
181static ssize_t amdgpu_device_get_product_number(struct device *dev,
182 struct device_attribute *attr, char *buf)
183{
184 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 185 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 186
36000c7a 187 return sysfs_emit(buf, "%s\n", adev->product_number);
bd607166
KR
188}
189
190static DEVICE_ATTR(product_number, S_IRUGO,
191 amdgpu_device_get_product_number, NULL);
192
193/**
194 * DOC: serial_number
195 *
196 * The amdgpu driver provides a sysfs API for reporting the serial number
197 * for the device
198 * The file serial_number is used for this and returns the serial number
199 * as returned from the FRU.
200 * NOTE: This is only available for certain server cards
201 */
202
203static ssize_t amdgpu_device_get_serial_number(struct device *dev,
204 struct device_attribute *attr, char *buf)
205{
206 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 207 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 208
36000c7a 209 return sysfs_emit(buf, "%s\n", adev->serial);
bd607166
KR
210}
211
212static DEVICE_ATTR(serial_number, S_IRUGO,
213 amdgpu_device_get_serial_number, NULL);
214
fd496ca8 215/**
b98c6299 216 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
217 *
218 * @dev: drm_device pointer
219 *
b98c6299 220 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
221 * otherwise return false.
222 */
b98c6299 223bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
224{
225 struct amdgpu_device *adev = drm_to_adev(dev);
226
b98c6299 227 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
228 return true;
229 return false;
230}
231
e3ecdffa 232/**
0330b848 233 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
234 *
235 * @dev: drm_device pointer
236 *
b98c6299 237 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
238 * otherwise return false.
239 */
31af062a 240bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 241{
1348969a 242 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 243
b98c6299
AD
244 if (adev->has_pr3 ||
245 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
246 return true;
247 return false;
248}
249
a69cba42
AD
250/**
251 * amdgpu_device_supports_baco - Does the device support BACO
252 *
253 * @dev: drm_device pointer
254 *
255 * Returns true if the device supporte BACO,
256 * otherwise return false.
257 */
258bool amdgpu_device_supports_baco(struct drm_device *dev)
259{
1348969a 260 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
261
262 return amdgpu_asic_supports_baco(adev);
263}
264
6e3cd2a9
MCC
265/*
266 * VRAM access helper functions
267 */
268
e35e2b11 269/**
e35e2b11
TY
270 * amdgpu_device_vram_access - read/write a buffer in vram
271 *
272 * @adev: amdgpu_device pointer
273 * @pos: offset of the buffer in vram
274 * @buf: virtual address of the buffer in system memory
275 * @size: read/write size, sizeof(@buf) must > @size
276 * @write: true - write to vram, otherwise - read from vram
277 */
278void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
279 uint32_t *buf, size_t size, bool write)
280{
e35e2b11 281 unsigned long flags;
ce05ac56
CK
282 uint32_t hi = ~0;
283 uint64_t last;
284
9d11eb0d
CK
285
286#ifdef CONFIG_64BIT
287 last = min(pos + size, adev->gmc.visible_vram_size);
288 if (last > pos) {
289 void __iomem *addr = adev->mman.aper_base_kaddr + pos;
290 size_t count = last - pos;
291
292 if (write) {
293 memcpy_toio(addr, buf, count);
294 mb();
295 amdgpu_asic_flush_hdp(adev, NULL);
296 } else {
297 amdgpu_asic_invalidate_hdp(adev, NULL);
298 mb();
299 memcpy_fromio(buf, addr, count);
300 }
301
302 if (count == size)
303 return;
304
305 pos += count;
306 buf += count / 4;
307 size -= count;
308 }
309#endif
310
ce05ac56
CK
311 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
312 for (last = pos + size; pos < last; pos += 4) {
313 uint32_t tmp = pos >> 31;
e35e2b11 314
e35e2b11 315 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
ce05ac56
CK
316 if (tmp != hi) {
317 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
318 hi = tmp;
319 }
e35e2b11
TY
320 if (write)
321 WREG32_NO_KIQ(mmMM_DATA, *buf++);
322 else
323 *buf++ = RREG32_NO_KIQ(mmMM_DATA);
e35e2b11 324 }
ce05ac56 325 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
e35e2b11
TY
326}
327
d38ceaf9 328/*
f7ee1874 329 * register access helper functions.
d38ceaf9 330 */
56b53c0b
DL
331
332/* Check if hw access should be skipped because of hotplug or device error */
333bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
334{
335 if (adev->in_pci_err_recovery)
336 return true;
337
338#ifdef CONFIG_LOCKDEP
339 /*
340 * This is a bit complicated to understand, so worth a comment. What we assert
341 * here is that the GPU reset is not running on another thread in parallel.
342 *
343 * For this we trylock the read side of the reset semaphore, if that succeeds
344 * we know that the reset is not running in paralell.
345 *
346 * If the trylock fails we assert that we are either already holding the read
347 * side of the lock or are the reset thread itself and hold the write side of
348 * the lock.
349 */
350 if (in_task()) {
351 if (down_read_trylock(&adev->reset_sem))
352 up_read(&adev->reset_sem);
353 else
354 lockdep_assert_held(&adev->reset_sem);
355 }
356#endif
357 return false;
358}
359
e3ecdffa 360/**
f7ee1874 361 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
362 *
363 * @adev: amdgpu_device pointer
364 * @reg: dword aligned register offset
365 * @acc_flags: access flags which require special behavior
366 *
367 * Returns the 32 bit value from the offset specified.
368 */
f7ee1874
HZ
369uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
370 uint32_t reg, uint32_t acc_flags)
d38ceaf9 371{
f4b373f4
TSD
372 uint32_t ret;
373
56b53c0b 374 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
375 return 0;
376
f7ee1874
HZ
377 if ((reg * 4) < adev->rmmio_size) {
378 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
379 amdgpu_sriov_runtime(adev) &&
380 down_read_trylock(&adev->reset_sem)) {
381 ret = amdgpu_kiq_rreg(adev, reg);
382 up_read(&adev->reset_sem);
383 } else {
384 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
385 }
386 } else {
387 ret = adev->pcie_rreg(adev, reg * 4);
81202807 388 }
bc992ba5 389
f7ee1874 390 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 391
f4b373f4 392 return ret;
d38ceaf9
AD
393}
394
421a2a30
ML
395/*
396 * MMIO register read with bytes helper functions
397 * @offset:bytes offset from MMIO start
398 *
399*/
400
e3ecdffa
AD
401/**
402 * amdgpu_mm_rreg8 - read a memory mapped IO register
403 *
404 * @adev: amdgpu_device pointer
405 * @offset: byte aligned register offset
406 *
407 * Returns the 8 bit value from the offset specified.
408 */
7cbbc745
AG
409uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
410{
56b53c0b 411 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
412 return 0;
413
421a2a30
ML
414 if (offset < adev->rmmio_size)
415 return (readb(adev->rmmio + offset));
416 BUG();
417}
418
419/*
420 * MMIO register write with bytes helper functions
421 * @offset:bytes offset from MMIO start
422 * @value: the value want to be written to the register
423 *
424*/
e3ecdffa
AD
425/**
426 * amdgpu_mm_wreg8 - read a memory mapped IO register
427 *
428 * @adev: amdgpu_device pointer
429 * @offset: byte aligned register offset
430 * @value: 8 bit value to write
431 *
432 * Writes the value specified to the offset specified.
433 */
7cbbc745
AG
434void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
435{
56b53c0b 436 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
437 return;
438
421a2a30
ML
439 if (offset < adev->rmmio_size)
440 writeb(value, adev->rmmio + offset);
441 else
442 BUG();
443}
444
e3ecdffa 445/**
f7ee1874 446 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
447 *
448 * @adev: amdgpu_device pointer
449 * @reg: dword aligned register offset
450 * @v: 32 bit value to write to the register
451 * @acc_flags: access flags which require special behavior
452 *
453 * Writes the value specified to the offset specified.
454 */
f7ee1874
HZ
455void amdgpu_device_wreg(struct amdgpu_device *adev,
456 uint32_t reg, uint32_t v,
457 uint32_t acc_flags)
d38ceaf9 458{
56b53c0b 459 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
460 return;
461
f7ee1874
HZ
462 if ((reg * 4) < adev->rmmio_size) {
463 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
464 amdgpu_sriov_runtime(adev) &&
465 down_read_trylock(&adev->reset_sem)) {
466 amdgpu_kiq_wreg(adev, reg, v);
467 up_read(&adev->reset_sem);
468 } else {
469 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
470 }
471 } else {
472 adev->pcie_wreg(adev, reg * 4, v);
81202807 473 }
bc992ba5 474
f7ee1874 475 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 476}
d38ceaf9 477
2e0cc4d4
ML
478/*
479 * amdgpu_mm_wreg_mmio_rlc - write register either with mmio or with RLC path if in range
480 *
481 * this function is invoked only the debugfs register access
482 * */
f7ee1874
HZ
483void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
484 uint32_t reg, uint32_t v)
2e0cc4d4 485{
56b53c0b 486 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
487 return;
488
2e0cc4d4 489 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
490 adev->gfx.rlc.funcs &&
491 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4
ML
492 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
493 return adev->gfx.rlc.funcs->rlcg_wreg(adev, reg, v);
f7ee1874
HZ
494 } else {
495 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 496 }
d38ceaf9
AD
497}
498
d38ceaf9
AD
499/**
500 * amdgpu_mm_rdoorbell - read a doorbell dword
501 *
502 * @adev: amdgpu_device pointer
503 * @index: doorbell index
504 *
505 * Returns the value in the doorbell aperture at the
506 * requested doorbell index (CIK).
507 */
508u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
509{
56b53c0b 510 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
511 return 0;
512
d38ceaf9
AD
513 if (index < adev->doorbell.num_doorbells) {
514 return readl(adev->doorbell.ptr + index);
515 } else {
516 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
517 return 0;
518 }
519}
520
521/**
522 * amdgpu_mm_wdoorbell - write a doorbell dword
523 *
524 * @adev: amdgpu_device pointer
525 * @index: doorbell index
526 * @v: value to write
527 *
528 * Writes @v to the doorbell aperture at the
529 * requested doorbell index (CIK).
530 */
531void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
532{
56b53c0b 533 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
534 return;
535
d38ceaf9
AD
536 if (index < adev->doorbell.num_doorbells) {
537 writel(v, adev->doorbell.ptr + index);
538 } else {
539 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
540 }
541}
542
832be404
KW
543/**
544 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
545 *
546 * @adev: amdgpu_device pointer
547 * @index: doorbell index
548 *
549 * Returns the value in the doorbell aperture at the
550 * requested doorbell index (VEGA10+).
551 */
552u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
553{
56b53c0b 554 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
555 return 0;
556
832be404
KW
557 if (index < adev->doorbell.num_doorbells) {
558 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
559 } else {
560 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
561 return 0;
562 }
563}
564
565/**
566 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
567 *
568 * @adev: amdgpu_device pointer
569 * @index: doorbell index
570 * @v: value to write
571 *
572 * Writes @v to the doorbell aperture at the
573 * requested doorbell index (VEGA10+).
574 */
575void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
576{
56b53c0b 577 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
578 return;
579
832be404
KW
580 if (index < adev->doorbell.num_doorbells) {
581 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
582 } else {
583 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
584 }
585}
586
1bba3683
HZ
587/**
588 * amdgpu_device_indirect_rreg - read an indirect register
589 *
590 * @adev: amdgpu_device pointer
591 * @pcie_index: mmio register offset
592 * @pcie_data: mmio register offset
22f453fb 593 * @reg_addr: indirect register address to read from
1bba3683
HZ
594 *
595 * Returns the value of indirect register @reg_addr
596 */
597u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
598 u32 pcie_index, u32 pcie_data,
599 u32 reg_addr)
600{
601 unsigned long flags;
602 u32 r;
603 void __iomem *pcie_index_offset;
604 void __iomem *pcie_data_offset;
605
606 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
607 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
608 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
609
610 writel(reg_addr, pcie_index_offset);
611 readl(pcie_index_offset);
612 r = readl(pcie_data_offset);
613 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
614
615 return r;
616}
617
618/**
619 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
620 *
621 * @adev: amdgpu_device pointer
622 * @pcie_index: mmio register offset
623 * @pcie_data: mmio register offset
22f453fb 624 * @reg_addr: indirect register address to read from
1bba3683
HZ
625 *
626 * Returns the value of indirect register @reg_addr
627 */
628u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
629 u32 pcie_index, u32 pcie_data,
630 u32 reg_addr)
631{
632 unsigned long flags;
633 u64 r;
634 void __iomem *pcie_index_offset;
635 void __iomem *pcie_data_offset;
636
637 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
638 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
639 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
640
641 /* read low 32 bits */
642 writel(reg_addr, pcie_index_offset);
643 readl(pcie_index_offset);
644 r = readl(pcie_data_offset);
645 /* read high 32 bits */
646 writel(reg_addr + 4, pcie_index_offset);
647 readl(pcie_index_offset);
648 r |= ((u64)readl(pcie_data_offset) << 32);
649 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
650
651 return r;
652}
653
654/**
655 * amdgpu_device_indirect_wreg - write an indirect register address
656 *
657 * @adev: amdgpu_device pointer
658 * @pcie_index: mmio register offset
659 * @pcie_data: mmio register offset
660 * @reg_addr: indirect register offset
661 * @reg_data: indirect register data
662 *
663 */
664void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
665 u32 pcie_index, u32 pcie_data,
666 u32 reg_addr, u32 reg_data)
667{
668 unsigned long flags;
669 void __iomem *pcie_index_offset;
670 void __iomem *pcie_data_offset;
671
672 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
673 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
674 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
675
676 writel(reg_addr, pcie_index_offset);
677 readl(pcie_index_offset);
678 writel(reg_data, pcie_data_offset);
679 readl(pcie_data_offset);
680 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
681}
682
683/**
684 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
685 *
686 * @adev: amdgpu_device pointer
687 * @pcie_index: mmio register offset
688 * @pcie_data: mmio register offset
689 * @reg_addr: indirect register offset
690 * @reg_data: indirect register data
691 *
692 */
693void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
694 u32 pcie_index, u32 pcie_data,
695 u32 reg_addr, u64 reg_data)
696{
697 unsigned long flags;
698 void __iomem *pcie_index_offset;
699 void __iomem *pcie_data_offset;
700
701 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
702 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
703 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
704
705 /* write low 32 bits */
706 writel(reg_addr, pcie_index_offset);
707 readl(pcie_index_offset);
708 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
709 readl(pcie_data_offset);
710 /* write high 32 bits */
711 writel(reg_addr + 4, pcie_index_offset);
712 readl(pcie_index_offset);
713 writel((u32)(reg_data >> 32), pcie_data_offset);
714 readl(pcie_data_offset);
715 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
716}
717
d38ceaf9
AD
718/**
719 * amdgpu_invalid_rreg - dummy reg read function
720 *
982a820b 721 * @adev: amdgpu_device pointer
d38ceaf9
AD
722 * @reg: offset of register
723 *
724 * Dummy register read function. Used for register blocks
725 * that certain asics don't have (all asics).
726 * Returns the value in the register.
727 */
728static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
729{
730 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
731 BUG();
732 return 0;
733}
734
735/**
736 * amdgpu_invalid_wreg - dummy reg write function
737 *
982a820b 738 * @adev: amdgpu_device pointer
d38ceaf9
AD
739 * @reg: offset of register
740 * @v: value to write to the register
741 *
742 * Dummy register read function. Used for register blocks
743 * that certain asics don't have (all asics).
744 */
745static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
746{
747 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
748 reg, v);
749 BUG();
750}
751
4fa1c6a6
TZ
752/**
753 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
754 *
982a820b 755 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
756 * @reg: offset of register
757 *
758 * Dummy register read function. Used for register blocks
759 * that certain asics don't have (all asics).
760 * Returns the value in the register.
761 */
762static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
763{
764 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
765 BUG();
766 return 0;
767}
768
769/**
770 * amdgpu_invalid_wreg64 - dummy reg write function
771 *
982a820b 772 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
773 * @reg: offset of register
774 * @v: value to write to the register
775 *
776 * Dummy register read function. Used for register blocks
777 * that certain asics don't have (all asics).
778 */
779static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
780{
781 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
782 reg, v);
783 BUG();
784}
785
d38ceaf9
AD
786/**
787 * amdgpu_block_invalid_rreg - dummy reg read function
788 *
982a820b 789 * @adev: amdgpu_device pointer
d38ceaf9
AD
790 * @block: offset of instance
791 * @reg: offset of register
792 *
793 * Dummy register read function. Used for register blocks
794 * that certain asics don't have (all asics).
795 * Returns the value in the register.
796 */
797static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
798 uint32_t block, uint32_t reg)
799{
800 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
801 reg, block);
802 BUG();
803 return 0;
804}
805
806/**
807 * amdgpu_block_invalid_wreg - dummy reg write function
808 *
982a820b 809 * @adev: amdgpu_device pointer
d38ceaf9
AD
810 * @block: offset of instance
811 * @reg: offset of register
812 * @v: value to write to the register
813 *
814 * Dummy register read function. Used for register blocks
815 * that certain asics don't have (all asics).
816 */
817static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
818 uint32_t block,
819 uint32_t reg, uint32_t v)
820{
821 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
822 reg, block, v);
823 BUG();
824}
825
4d2997ab
AD
826/**
827 * amdgpu_device_asic_init - Wrapper for atom asic_init
828 *
982a820b 829 * @adev: amdgpu_device pointer
4d2997ab
AD
830 *
831 * Does any asic specific work and then calls atom asic init.
832 */
833static int amdgpu_device_asic_init(struct amdgpu_device *adev)
834{
835 amdgpu_asic_pre_asic_init(adev);
836
837 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
838}
839
e3ecdffa
AD
840/**
841 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
842 *
982a820b 843 * @adev: amdgpu_device pointer
e3ecdffa
AD
844 *
845 * Allocates a scratch page of VRAM for use by various things in the
846 * driver.
847 */
06ec9070 848static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 849{
a4a02777
CK
850 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
851 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
852 &adev->vram_scratch.robj,
853 &adev->vram_scratch.gpu_addr,
854 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
855}
856
e3ecdffa
AD
857/**
858 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
859 *
982a820b 860 * @adev: amdgpu_device pointer
e3ecdffa
AD
861 *
862 * Frees the VRAM scratch page.
863 */
06ec9070 864static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 865{
078af1a3 866 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
867}
868
869/**
9c3f2b54 870 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
871 *
872 * @adev: amdgpu_device pointer
873 * @registers: pointer to the register array
874 * @array_size: size of the register array
875 *
876 * Programs an array or registers with and and or masks.
877 * This is a helper for setting golden registers.
878 */
9c3f2b54
AD
879void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
880 const u32 *registers,
881 const u32 array_size)
d38ceaf9
AD
882{
883 u32 tmp, reg, and_mask, or_mask;
884 int i;
885
886 if (array_size % 3)
887 return;
888
889 for (i = 0; i < array_size; i +=3) {
890 reg = registers[i + 0];
891 and_mask = registers[i + 1];
892 or_mask = registers[i + 2];
893
894 if (and_mask == 0xffffffff) {
895 tmp = or_mask;
896 } else {
897 tmp = RREG32(reg);
898 tmp &= ~and_mask;
e0d07657
HZ
899 if (adev->family >= AMDGPU_FAMILY_AI)
900 tmp |= (or_mask & and_mask);
901 else
902 tmp |= or_mask;
d38ceaf9
AD
903 }
904 WREG32(reg, tmp);
905 }
906}
907
e3ecdffa
AD
908/**
909 * amdgpu_device_pci_config_reset - reset the GPU
910 *
911 * @adev: amdgpu_device pointer
912 *
913 * Resets the GPU using the pci config reset sequence.
914 * Only applicable to asics prior to vega10.
915 */
8111c387 916void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
917{
918 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
919}
920
af484df8
AD
921/**
922 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
923 *
924 * @adev: amdgpu_device pointer
925 *
926 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
927 */
928int amdgpu_device_pci_reset(struct amdgpu_device *adev)
929{
930 return pci_reset_function(adev->pdev);
931}
932
d38ceaf9
AD
933/*
934 * GPU doorbell aperture helpers function.
935 */
936/**
06ec9070 937 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
938 *
939 * @adev: amdgpu_device pointer
940 *
941 * Init doorbell driver information (CIK)
942 * Returns 0 on success, error on failure.
943 */
06ec9070 944static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 945{
6585661d 946
705e519e
CK
947 /* No doorbell on SI hardware generation */
948 if (adev->asic_type < CHIP_BONAIRE) {
949 adev->doorbell.base = 0;
950 adev->doorbell.size = 0;
951 adev->doorbell.num_doorbells = 0;
952 adev->doorbell.ptr = NULL;
953 return 0;
954 }
955
d6895ad3
CK
956 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
957 return -EINVAL;
958
22357775
AD
959 amdgpu_asic_init_doorbell_index(adev);
960
d38ceaf9
AD
961 /* doorbell bar mapping */
962 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
963 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
964
edf600da 965 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
9564f192 966 adev->doorbell_index.max_assignment+1);
d38ceaf9
AD
967 if (adev->doorbell.num_doorbells == 0)
968 return -EINVAL;
969
ec3db8a6 970 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
88dc26e4
OZ
971 * paging queue doorbell use the second page. The
972 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
973 * doorbells are in the first page. So with paging queue enabled,
974 * the max num_doorbells should + 1 page (0x400 in dword)
ec3db8a6
PY
975 */
976 if (adev->asic_type >= CHIP_VEGA10)
88dc26e4 977 adev->doorbell.num_doorbells += 0x400;
ec3db8a6 978
8972e5d2
CK
979 adev->doorbell.ptr = ioremap(adev->doorbell.base,
980 adev->doorbell.num_doorbells *
981 sizeof(u32));
982 if (adev->doorbell.ptr == NULL)
d38ceaf9 983 return -ENOMEM;
d38ceaf9
AD
984
985 return 0;
986}
987
988/**
06ec9070 989 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
990 *
991 * @adev: amdgpu_device pointer
992 *
993 * Tear down doorbell driver information (CIK)
994 */
06ec9070 995static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
996{
997 iounmap(adev->doorbell.ptr);
998 adev->doorbell.ptr = NULL;
999}
1000
22cb0164 1001
d38ceaf9
AD
1002
1003/*
06ec9070 1004 * amdgpu_device_wb_*()
455a7bc2 1005 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1006 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1007 */
1008
1009/**
06ec9070 1010 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1011 *
1012 * @adev: amdgpu_device pointer
1013 *
1014 * Disables Writeback and frees the Writeback memory (all asics).
1015 * Used at driver shutdown.
1016 */
06ec9070 1017static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1018{
1019 if (adev->wb.wb_obj) {
a76ed485
AD
1020 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1021 &adev->wb.gpu_addr,
1022 (void **)&adev->wb.wb);
d38ceaf9
AD
1023 adev->wb.wb_obj = NULL;
1024 }
1025}
1026
1027/**
06ec9070 1028 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
d38ceaf9
AD
1029 *
1030 * @adev: amdgpu_device pointer
1031 *
455a7bc2 1032 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1033 * Used at driver startup.
1034 * Returns 0 on success or an -error on failure.
1035 */
06ec9070 1036static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1037{
1038 int r;
1039
1040 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1041 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1042 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1043 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1044 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1045 (void **)&adev->wb.wb);
d38ceaf9
AD
1046 if (r) {
1047 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1048 return r;
1049 }
d38ceaf9
AD
1050
1051 adev->wb.num_wb = AMDGPU_MAX_WB;
1052 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1053
1054 /* clear wb memory */
73469585 1055 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1056 }
1057
1058 return 0;
1059}
1060
1061/**
131b4b36 1062 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1063 *
1064 * @adev: amdgpu_device pointer
1065 * @wb: wb index
1066 *
1067 * Allocate a wb slot for use by the driver (all asics).
1068 * Returns 0 on success or -EINVAL on failure.
1069 */
131b4b36 1070int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1071{
1072 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1073
97407b63 1074 if (offset < adev->wb.num_wb) {
7014285a 1075 __set_bit(offset, adev->wb.used);
63ae07ca 1076 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1077 return 0;
1078 } else {
1079 return -EINVAL;
1080 }
1081}
1082
d38ceaf9 1083/**
131b4b36 1084 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1085 *
1086 * @adev: amdgpu_device pointer
1087 * @wb: wb index
1088 *
1089 * Free a wb slot allocated for use by the driver (all asics)
1090 */
131b4b36 1091void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1092{
73469585 1093 wb >>= 3;
d38ceaf9 1094 if (wb < adev->wb.num_wb)
73469585 1095 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1096}
1097
d6895ad3
CK
1098/**
1099 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1100 *
1101 * @adev: amdgpu_device pointer
1102 *
1103 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1104 * to fail, but if any of the BARs is not accessible after the size we abort
1105 * driver loading by returning -ENODEV.
1106 */
1107int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1108{
453f617a 1109 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1110 struct pci_bus *root;
1111 struct resource *res;
1112 unsigned i;
d6895ad3
CK
1113 u16 cmd;
1114 int r;
1115
0c03b912 1116 /* Bypass for VF */
1117 if (amdgpu_sriov_vf(adev))
1118 return 0;
1119
b7221f2b
AD
1120 /* skip if the bios has already enabled large BAR */
1121 if (adev->gmc.real_vram_size &&
1122 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1123 return 0;
1124
31b8adab
CK
1125 /* Check if the root BUS has 64bit memory resources */
1126 root = adev->pdev->bus;
1127 while (root->parent)
1128 root = root->parent;
1129
1130 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1131 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1132 res->start > 0x100000000ull)
1133 break;
1134 }
1135
1136 /* Trying to resize is pointless without a root hub window above 4GB */
1137 if (!res)
1138 return 0;
1139
453f617a
ND
1140 /* Limit the BAR size to what is available */
1141 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1142 rbar_size);
1143
d6895ad3
CK
1144 /* Disable memory decoding while we change the BAR addresses and size */
1145 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1146 pci_write_config_word(adev->pdev, PCI_COMMAND,
1147 cmd & ~PCI_COMMAND_MEMORY);
1148
1149 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 1150 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
1151 if (adev->asic_type >= CHIP_BONAIRE)
1152 pci_release_resource(adev->pdev, 2);
1153
1154 pci_release_resource(adev->pdev, 0);
1155
1156 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1157 if (r == -ENOSPC)
1158 DRM_INFO("Not enough PCI address space for a large BAR.");
1159 else if (r && r != -ENOTSUPP)
1160 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1161
1162 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1163
1164 /* When the doorbell or fb BAR isn't available we have no chance of
1165 * using the device.
1166 */
06ec9070 1167 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
1168 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1169 return -ENODEV;
1170
1171 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1172
1173 return 0;
1174}
a05502e5 1175
d38ceaf9
AD
1176/*
1177 * GPU helpers function.
1178 */
1179/**
39c640c0 1180 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1181 *
1182 * @adev: amdgpu_device pointer
1183 *
c836fec5
JQ
1184 * Check if the asic has been initialized (all asics) at driver startup
1185 * or post is needed if hw reset is performed.
1186 * Returns true if need or false if not.
d38ceaf9 1187 */
39c640c0 1188bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1189{
1190 uint32_t reg;
1191
bec86378
ML
1192 if (amdgpu_sriov_vf(adev))
1193 return false;
1194
1195 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1196 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1197 * some old smc fw still need driver do vPost otherwise gpu hang, while
1198 * those smc fw version above 22.15 doesn't have this flaw, so we force
1199 * vpost executed for smc version below 22.15
bec86378
ML
1200 */
1201 if (adev->asic_type == CHIP_FIJI) {
1202 int err;
1203 uint32_t fw_ver;
1204 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1205 /* force vPost if error occured */
1206 if (err)
1207 return true;
1208
1209 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1210 if (fw_ver < 0x00160e00)
1211 return true;
bec86378 1212 }
bec86378 1213 }
91fe77eb 1214
e3c1b071 1215 /* Don't post if we need to reset whole hive on init */
1216 if (adev->gmc.xgmi.pending_reset)
1217 return false;
1218
91fe77eb 1219 if (adev->has_hw_reset) {
1220 adev->has_hw_reset = false;
1221 return true;
1222 }
1223
1224 /* bios scratch used on CIK+ */
1225 if (adev->asic_type >= CHIP_BONAIRE)
1226 return amdgpu_atombios_scratch_need_asic_init(adev);
1227
1228 /* check MEM_SIZE for older asics */
1229 reg = amdgpu_asic_get_config_memsize(adev);
1230
1231 if ((reg != 0) && (reg != 0xffffffff))
1232 return false;
1233
1234 return true;
bec86378
ML
1235}
1236
d38ceaf9
AD
1237/* if we get transitioned to only one device, take VGA back */
1238/**
06ec9070 1239 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9
AD
1240 *
1241 * @cookie: amdgpu_device pointer
1242 * @state: enable/disable vga decode
1243 *
1244 * Enable/disable vga decode (all asics).
1245 * Returns VGA resource flags.
1246 */
06ec9070 1247static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
d38ceaf9
AD
1248{
1249 struct amdgpu_device *adev = cookie;
1250 amdgpu_asic_set_vga_state(adev, state);
1251 if (state)
1252 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1253 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1254 else
1255 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1256}
1257
e3ecdffa
AD
1258/**
1259 * amdgpu_device_check_block_size - validate the vm block size
1260 *
1261 * @adev: amdgpu_device pointer
1262 *
1263 * Validates the vm block size specified via module parameter.
1264 * The vm block size defines number of bits in page table versus page directory,
1265 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1266 * page table and the remaining bits are in the page directory.
1267 */
06ec9070 1268static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1269{
1270 /* defines number of bits in page table versus page directory,
1271 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1272 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
1273 if (amdgpu_vm_block_size == -1)
1274 return;
a1adf8be 1275
bab4fee7 1276 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1277 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1278 amdgpu_vm_block_size);
97489129 1279 amdgpu_vm_block_size = -1;
a1adf8be 1280 }
a1adf8be
CZ
1281}
1282
e3ecdffa
AD
1283/**
1284 * amdgpu_device_check_vm_size - validate the vm size
1285 *
1286 * @adev: amdgpu_device pointer
1287 *
1288 * Validates the vm size in GB specified via module parameter.
1289 * The VM size is the size of the GPU virtual memory space in GB.
1290 */
06ec9070 1291static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1292{
64dab074
AD
1293 /* no need to check the default value */
1294 if (amdgpu_vm_size == -1)
1295 return;
1296
83ca145d
ZJ
1297 if (amdgpu_vm_size < 1) {
1298 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1299 amdgpu_vm_size);
f3368128 1300 amdgpu_vm_size = -1;
83ca145d 1301 }
83ca145d
ZJ
1302}
1303
7951e376
RZ
1304static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1305{
1306 struct sysinfo si;
a9d4fe2f 1307 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1308 uint64_t total_memory;
1309 uint64_t dram_size_seven_GB = 0x1B8000000;
1310 uint64_t dram_size_three_GB = 0xB8000000;
1311
1312 if (amdgpu_smu_memory_pool_size == 0)
1313 return;
1314
1315 if (!is_os_64) {
1316 DRM_WARN("Not 64-bit OS, feature not supported\n");
1317 goto def_value;
1318 }
1319 si_meminfo(&si);
1320 total_memory = (uint64_t)si.totalram * si.mem_unit;
1321
1322 if ((amdgpu_smu_memory_pool_size == 1) ||
1323 (amdgpu_smu_memory_pool_size == 2)) {
1324 if (total_memory < dram_size_three_GB)
1325 goto def_value1;
1326 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1327 (amdgpu_smu_memory_pool_size == 8)) {
1328 if (total_memory < dram_size_seven_GB)
1329 goto def_value1;
1330 } else {
1331 DRM_WARN("Smu memory pool size not supported\n");
1332 goto def_value;
1333 }
1334 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1335
1336 return;
1337
1338def_value1:
1339 DRM_WARN("No enough system memory\n");
1340def_value:
1341 adev->pm.smu_prv_buffer_size = 0;
1342}
1343
d38ceaf9 1344/**
06ec9070 1345 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1346 *
1347 * @adev: amdgpu_device pointer
1348 *
1349 * Validates certain module parameters and updates
1350 * the associated values used by the driver (all asics).
1351 */
912dfc84 1352static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1353{
5b011235
CZ
1354 if (amdgpu_sched_jobs < 4) {
1355 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1356 amdgpu_sched_jobs);
1357 amdgpu_sched_jobs = 4;
76117507 1358 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
1359 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1360 amdgpu_sched_jobs);
1361 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1362 }
d38ceaf9 1363
83e74db6 1364 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1365 /* gart size must be greater or equal to 32M */
1366 dev_warn(adev->dev, "gart size (%d) too small\n",
1367 amdgpu_gart_size);
83e74db6 1368 amdgpu_gart_size = -1;
d38ceaf9
AD
1369 }
1370
36d38372 1371 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1372 /* gtt size must be greater or equal to 32M */
36d38372
CK
1373 dev_warn(adev->dev, "gtt size (%d) too small\n",
1374 amdgpu_gtt_size);
1375 amdgpu_gtt_size = -1;
d38ceaf9
AD
1376 }
1377
d07f14be
RH
1378 /* valid range is between 4 and 9 inclusive */
1379 if (amdgpu_vm_fragment_size != -1 &&
1380 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1381 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1382 amdgpu_vm_fragment_size = -1;
1383 }
1384
5d5bd5e3
KW
1385 if (amdgpu_sched_hw_submission < 2) {
1386 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1387 amdgpu_sched_hw_submission);
1388 amdgpu_sched_hw_submission = 2;
1389 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1390 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1391 amdgpu_sched_hw_submission);
1392 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1393 }
1394
7951e376
RZ
1395 amdgpu_device_check_smu_prv_buffer_size(adev);
1396
06ec9070 1397 amdgpu_device_check_vm_size(adev);
d38ceaf9 1398
06ec9070 1399 amdgpu_device_check_block_size(adev);
6a7f76e7 1400
19aede77 1401 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1402
c6252390 1403 amdgpu_gmc_tmz_set(adev);
01a8dcec 1404
9b498efa
AD
1405 amdgpu_gmc_noretry_set(adev);
1406
e3c00faa 1407 return 0;
d38ceaf9
AD
1408}
1409
1410/**
1411 * amdgpu_switcheroo_set_state - set switcheroo state
1412 *
1413 * @pdev: pci dev pointer
1694467b 1414 * @state: vga_switcheroo state
d38ceaf9
AD
1415 *
1416 * Callback for the switcheroo driver. Suspends or resumes the
1417 * the asics before or after it is powered up using ACPI methods.
1418 */
8aba21b7
LT
1419static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1420 enum vga_switcheroo_state state)
d38ceaf9
AD
1421{
1422 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1423 int r;
d38ceaf9 1424
b98c6299 1425 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1426 return;
1427
1428 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1429 pr_info("switched on\n");
d38ceaf9
AD
1430 /* don't suspend or resume card normally */
1431 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1432
8f66090b
TZ
1433 pci_set_power_state(pdev, PCI_D0);
1434 amdgpu_device_load_pci_state(pdev);
1435 r = pci_enable_device(pdev);
de185019
AD
1436 if (r)
1437 DRM_WARN("pci_enable_device failed (%d)\n", r);
1438 amdgpu_device_resume(dev, true);
d38ceaf9 1439
d38ceaf9 1440 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1441 } else {
dd4fa6c1 1442 pr_info("switched off\n");
d38ceaf9 1443 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1444 amdgpu_device_suspend(dev, true);
8f66090b 1445 amdgpu_device_cache_pci_state(pdev);
de185019 1446 /* Shut down the device */
8f66090b
TZ
1447 pci_disable_device(pdev);
1448 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1449 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1450 }
1451}
1452
1453/**
1454 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1455 *
1456 * @pdev: pci dev pointer
1457 *
1458 * Callback for the switcheroo driver. Check of the switcheroo
1459 * state can be changed.
1460 * Returns true if the state can be changed, false if not.
1461 */
1462static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1463{
1464 struct drm_device *dev = pci_get_drvdata(pdev);
1465
1466 /*
1467 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1468 * locking inversion with the driver load path. And the access here is
1469 * completely racy anyway. So don't bother with locking for now.
1470 */
7e13ad89 1471 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1472}
1473
1474static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1475 .set_gpu_state = amdgpu_switcheroo_set_state,
1476 .reprobe = NULL,
1477 .can_switch = amdgpu_switcheroo_can_switch,
1478};
1479
e3ecdffa
AD
1480/**
1481 * amdgpu_device_ip_set_clockgating_state - set the CG state
1482 *
87e3f136 1483 * @dev: amdgpu_device pointer
e3ecdffa
AD
1484 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1485 * @state: clockgating state (gate or ungate)
1486 *
1487 * Sets the requested clockgating state for all instances of
1488 * the hardware IP specified.
1489 * Returns the error code from the last instance.
1490 */
43fa561f 1491int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1492 enum amd_ip_block_type block_type,
1493 enum amd_clockgating_state state)
d38ceaf9 1494{
43fa561f 1495 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1496 int i, r = 0;
1497
1498 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1499 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1500 continue;
c722865a
RZ
1501 if (adev->ip_blocks[i].version->type != block_type)
1502 continue;
1503 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1504 continue;
1505 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1506 (void *)adev, state);
1507 if (r)
1508 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1509 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1510 }
1511 return r;
1512}
1513
e3ecdffa
AD
1514/**
1515 * amdgpu_device_ip_set_powergating_state - set the PG state
1516 *
87e3f136 1517 * @dev: amdgpu_device pointer
e3ecdffa
AD
1518 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1519 * @state: powergating state (gate or ungate)
1520 *
1521 * Sets the requested powergating state for all instances of
1522 * the hardware IP specified.
1523 * Returns the error code from the last instance.
1524 */
43fa561f 1525int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1526 enum amd_ip_block_type block_type,
1527 enum amd_powergating_state state)
d38ceaf9 1528{
43fa561f 1529 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1530 int i, r = 0;
1531
1532 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1533 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1534 continue;
c722865a
RZ
1535 if (adev->ip_blocks[i].version->type != block_type)
1536 continue;
1537 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1538 continue;
1539 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1540 (void *)adev, state);
1541 if (r)
1542 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1543 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1544 }
1545 return r;
1546}
1547
e3ecdffa
AD
1548/**
1549 * amdgpu_device_ip_get_clockgating_state - get the CG state
1550 *
1551 * @adev: amdgpu_device pointer
1552 * @flags: clockgating feature flags
1553 *
1554 * Walks the list of IPs on the device and updates the clockgating
1555 * flags for each IP.
1556 * Updates @flags with the feature flags for each hardware IP where
1557 * clockgating is enabled.
1558 */
2990a1fc
AD
1559void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1560 u32 *flags)
6cb2d4e4
HR
1561{
1562 int i;
1563
1564 for (i = 0; i < adev->num_ip_blocks; i++) {
1565 if (!adev->ip_blocks[i].status.valid)
1566 continue;
1567 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1568 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1569 }
1570}
1571
e3ecdffa
AD
1572/**
1573 * amdgpu_device_ip_wait_for_idle - wait for idle
1574 *
1575 * @adev: amdgpu_device pointer
1576 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1577 *
1578 * Waits for the request hardware IP to be idle.
1579 * Returns 0 for success or a negative error code on failure.
1580 */
2990a1fc
AD
1581int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1582 enum amd_ip_block_type block_type)
5dbbb60b
AD
1583{
1584 int i, r;
1585
1586 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1587 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1588 continue;
a1255107
AD
1589 if (adev->ip_blocks[i].version->type == block_type) {
1590 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1591 if (r)
1592 return r;
1593 break;
1594 }
1595 }
1596 return 0;
1597
1598}
1599
e3ecdffa
AD
1600/**
1601 * amdgpu_device_ip_is_idle - is the hardware IP idle
1602 *
1603 * @adev: amdgpu_device pointer
1604 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1605 *
1606 * Check if the hardware IP is idle or not.
1607 * Returns true if it the IP is idle, false if not.
1608 */
2990a1fc
AD
1609bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1610 enum amd_ip_block_type block_type)
5dbbb60b
AD
1611{
1612 int i;
1613
1614 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1615 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1616 continue;
a1255107
AD
1617 if (adev->ip_blocks[i].version->type == block_type)
1618 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1619 }
1620 return true;
1621
1622}
1623
e3ecdffa
AD
1624/**
1625 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1626 *
1627 * @adev: amdgpu_device pointer
87e3f136 1628 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1629 *
1630 * Returns a pointer to the hardware IP block structure
1631 * if it exists for the asic, otherwise NULL.
1632 */
2990a1fc
AD
1633struct amdgpu_ip_block *
1634amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1635 enum amd_ip_block_type type)
d38ceaf9
AD
1636{
1637 int i;
1638
1639 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1640 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1641 return &adev->ip_blocks[i];
1642
1643 return NULL;
1644}
1645
1646/**
2990a1fc 1647 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1648 *
1649 * @adev: amdgpu_device pointer
5fc3aeeb 1650 * @type: enum amd_ip_block_type
d38ceaf9
AD
1651 * @major: major version
1652 * @minor: minor version
1653 *
1654 * return 0 if equal or greater
1655 * return 1 if smaller or the ip_block doesn't exist
1656 */
2990a1fc
AD
1657int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1658 enum amd_ip_block_type type,
1659 u32 major, u32 minor)
d38ceaf9 1660{
2990a1fc 1661 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1662
a1255107
AD
1663 if (ip_block && ((ip_block->version->major > major) ||
1664 ((ip_block->version->major == major) &&
1665 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1666 return 0;
1667
1668 return 1;
1669}
1670
a1255107 1671/**
2990a1fc 1672 * amdgpu_device_ip_block_add
a1255107
AD
1673 *
1674 * @adev: amdgpu_device pointer
1675 * @ip_block_version: pointer to the IP to add
1676 *
1677 * Adds the IP block driver information to the collection of IPs
1678 * on the asic.
1679 */
2990a1fc
AD
1680int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1681 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1682{
1683 if (!ip_block_version)
1684 return -EINVAL;
1685
e966a725 1686 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1687 ip_block_version->funcs->name);
1688
a1255107
AD
1689 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1690
1691 return 0;
1692}
1693
e3ecdffa
AD
1694/**
1695 * amdgpu_device_enable_virtual_display - enable virtual display feature
1696 *
1697 * @adev: amdgpu_device pointer
1698 *
1699 * Enabled the virtual display feature if the user has enabled it via
1700 * the module parameter virtual_display. This feature provides a virtual
1701 * display hardware on headless boards or in virtualized environments.
1702 * This function parses and validates the configuration string specified by
1703 * the user and configues the virtual display configuration (number of
1704 * virtual connectors, crtcs, etc.) specified.
1705 */
483ef985 1706static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1707{
1708 adev->enable_virtual_display = false;
1709
1710 if (amdgpu_virtual_display) {
8f66090b 1711 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1712 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1713
1714 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1715 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1716 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1717 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1718 if (!strcmp("all", pciaddname)
1719 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1720 long num_crtc;
1721 int res = -1;
1722
9accf2fd 1723 adev->enable_virtual_display = true;
0f66356d
ED
1724
1725 if (pciaddname_tmp)
1726 res = kstrtol(pciaddname_tmp, 10,
1727 &num_crtc);
1728
1729 if (!res) {
1730 if (num_crtc < 1)
1731 num_crtc = 1;
1732 if (num_crtc > 6)
1733 num_crtc = 6;
1734 adev->mode_info.num_crtc = num_crtc;
1735 } else {
1736 adev->mode_info.num_crtc = 1;
1737 }
9accf2fd
ED
1738 break;
1739 }
1740 }
1741
0f66356d
ED
1742 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1743 amdgpu_virtual_display, pci_address_name,
1744 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1745
1746 kfree(pciaddstr);
1747 }
1748}
1749
e3ecdffa
AD
1750/**
1751 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1752 *
1753 * @adev: amdgpu_device pointer
1754 *
1755 * Parses the asic configuration parameters specified in the gpu info
1756 * firmware and makes them availale to the driver for use in configuring
1757 * the asic.
1758 * Returns 0 on success, -EINVAL on failure.
1759 */
e2a75f88
AD
1760static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1761{
e2a75f88 1762 const char *chip_name;
c0a43457 1763 char fw_name[40];
e2a75f88
AD
1764 int err;
1765 const struct gpu_info_firmware_header_v1_0 *hdr;
1766
ab4fe3e1
HR
1767 adev->firmware.gpu_info_fw = NULL;
1768
72de33f8 1769 if (adev->mman.discovery_bin) {
258620d0 1770 amdgpu_discovery_get_gfx_info(adev);
cc375d8c
TY
1771
1772 /*
1773 * FIXME: The bounding box is still needed by Navi12, so
1774 * temporarily read it from gpu_info firmware. Should be droped
1775 * when DAL no longer needs it.
1776 */
1777 if (adev->asic_type != CHIP_NAVI12)
1778 return 0;
258620d0
AD
1779 }
1780
e2a75f88 1781 switch (adev->asic_type) {
e2a75f88
AD
1782#ifdef CONFIG_DRM_AMDGPU_SI
1783 case CHIP_VERDE:
1784 case CHIP_TAHITI:
1785 case CHIP_PITCAIRN:
1786 case CHIP_OLAND:
1787 case CHIP_HAINAN:
1788#endif
1789#ifdef CONFIG_DRM_AMDGPU_CIK
1790 case CHIP_BONAIRE:
1791 case CHIP_HAWAII:
1792 case CHIP_KAVERI:
1793 case CHIP_KABINI:
1794 case CHIP_MULLINS:
1795#endif
da87c30b
AD
1796 case CHIP_TOPAZ:
1797 case CHIP_TONGA:
1798 case CHIP_FIJI:
1799 case CHIP_POLARIS10:
1800 case CHIP_POLARIS11:
1801 case CHIP_POLARIS12:
1802 case CHIP_VEGAM:
1803 case CHIP_CARRIZO:
1804 case CHIP_STONEY:
27c0bc71 1805 case CHIP_VEGA20:
44b3253a 1806 case CHIP_ALDEBARAN:
84d244a3
JC
1807 case CHIP_SIENNA_CICHLID:
1808 case CHIP_NAVY_FLOUNDER:
eac88a5f 1809 case CHIP_DIMGREY_CAVEFISH:
e2a75f88
AD
1810 default:
1811 return 0;
1812 case CHIP_VEGA10:
1813 chip_name = "vega10";
1814 break;
3f76dced
AD
1815 case CHIP_VEGA12:
1816 chip_name = "vega12";
1817 break;
2d2e5e7e 1818 case CHIP_RAVEN:
54f78a76 1819 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1820 chip_name = "raven2";
54f78a76 1821 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1822 chip_name = "picasso";
54c4d17e
FX
1823 else
1824 chip_name = "raven";
2d2e5e7e 1825 break;
65e60f6e
LM
1826 case CHIP_ARCTURUS:
1827 chip_name = "arcturus";
1828 break;
b51a26a0 1829 case CHIP_RENOIR:
2e62f0b5
PL
1830 if (adev->apu_flags & AMD_APU_IS_RENOIR)
1831 chip_name = "renoir";
1832 else
1833 chip_name = "green_sardine";
b51a26a0 1834 break;
23c6268e
HR
1835 case CHIP_NAVI10:
1836 chip_name = "navi10";
1837 break;
ed42cfe1
XY
1838 case CHIP_NAVI14:
1839 chip_name = "navi14";
1840 break;
42b325e5
XY
1841 case CHIP_NAVI12:
1842 chip_name = "navi12";
1843 break;
4e52a9f8
HR
1844 case CHIP_VANGOGH:
1845 chip_name = "vangogh";
1846 break;
e2a75f88
AD
1847 }
1848
1849 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 1850 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
1851 if (err) {
1852 dev_err(adev->dev,
1853 "Failed to load gpu_info firmware \"%s\"\n",
1854 fw_name);
1855 goto out;
1856 }
ab4fe3e1 1857 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
1858 if (err) {
1859 dev_err(adev->dev,
1860 "Failed to validate gpu_info firmware \"%s\"\n",
1861 fw_name);
1862 goto out;
1863 }
1864
ab4fe3e1 1865 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1866 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1867
1868 switch (hdr->version_major) {
1869 case 1:
1870 {
1871 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 1872 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
1873 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1874
cc375d8c
TY
1875 /*
1876 * Should be droped when DAL no longer needs it.
1877 */
1878 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
1879 goto parse_soc_bounding_box;
1880
b5ab16bf
AD
1881 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1882 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1883 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1884 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 1885 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
1886 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1887 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1888 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1889 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1890 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 1891 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
1892 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1893 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
1894 adev->gfx.cu_info.max_waves_per_simd =
1895 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1896 adev->gfx.cu_info.max_scratch_slots_per_cu =
1897 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1898 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 1899 if (hdr->version_minor >= 1) {
35c2e910
HZ
1900 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
1901 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
1902 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1903 adev->gfx.config.num_sc_per_sh =
1904 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
1905 adev->gfx.config.num_packer_per_sc =
1906 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
1907 }
ec51d3fa
XY
1908
1909parse_soc_bounding_box:
ec51d3fa
XY
1910 /*
1911 * soc bounding box info is not integrated in disocovery table,
258620d0 1912 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 1913 */
48321c3d
HW
1914 if (hdr->version_minor == 2) {
1915 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
1916 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
1917 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1918 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
1919 }
e2a75f88
AD
1920 break;
1921 }
1922 default:
1923 dev_err(adev->dev,
1924 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1925 err = -EINVAL;
1926 goto out;
1927 }
1928out:
e2a75f88
AD
1929 return err;
1930}
1931
e3ecdffa
AD
1932/**
1933 * amdgpu_device_ip_early_init - run early init for hardware IPs
1934 *
1935 * @adev: amdgpu_device pointer
1936 *
1937 * Early initialization pass for hardware IPs. The hardware IPs that make
1938 * up each asic are discovered each IP's early_init callback is run. This
1939 * is the first stage in initializing the asic.
1940 * Returns 0 on success, negative error code on failure.
1941 */
06ec9070 1942static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 1943{
aaa36a97 1944 int i, r;
d38ceaf9 1945
483ef985 1946 amdgpu_device_enable_virtual_display(adev);
a6be7570 1947
00a979f3 1948 if (amdgpu_sriov_vf(adev)) {
00a979f3 1949 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
1950 if (r)
1951 return r;
00a979f3
WS
1952 }
1953
d38ceaf9 1954 switch (adev->asic_type) {
33f34802
KW
1955#ifdef CONFIG_DRM_AMDGPU_SI
1956 case CHIP_VERDE:
1957 case CHIP_TAHITI:
1958 case CHIP_PITCAIRN:
1959 case CHIP_OLAND:
1960 case CHIP_HAINAN:
295d0daf 1961 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
1962 r = si_set_ip_blocks(adev);
1963 if (r)
1964 return r;
1965 break;
1966#endif
a2e73f56
AD
1967#ifdef CONFIG_DRM_AMDGPU_CIK
1968 case CHIP_BONAIRE:
1969 case CHIP_HAWAII:
1970 case CHIP_KAVERI:
1971 case CHIP_KABINI:
1972 case CHIP_MULLINS:
e1ad2d53 1973 if (adev->flags & AMD_IS_APU)
a2e73f56 1974 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
1975 else
1976 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
1977
1978 r = cik_set_ip_blocks(adev);
1979 if (r)
1980 return r;
1981 break;
1982#endif
da87c30b
AD
1983 case CHIP_TOPAZ:
1984 case CHIP_TONGA:
1985 case CHIP_FIJI:
1986 case CHIP_POLARIS10:
1987 case CHIP_POLARIS11:
1988 case CHIP_POLARIS12:
1989 case CHIP_VEGAM:
1990 case CHIP_CARRIZO:
1991 case CHIP_STONEY:
1992 if (adev->flags & AMD_IS_APU)
1993 adev->family = AMDGPU_FAMILY_CZ;
1994 else
1995 adev->family = AMDGPU_FAMILY_VI;
1996
1997 r = vi_set_ip_blocks(adev);
1998 if (r)
1999 return r;
2000 break;
e48a3cd9
AD
2001 case CHIP_VEGA10:
2002 case CHIP_VEGA12:
e4bd8170 2003 case CHIP_VEGA20:
e48a3cd9 2004 case CHIP_RAVEN:
61cf44c1 2005 case CHIP_ARCTURUS:
b51a26a0 2006 case CHIP_RENOIR:
c00a18ec 2007 case CHIP_ALDEBARAN:
70534d1e 2008 if (adev->flags & AMD_IS_APU)
2ca8a5d2
CZ
2009 adev->family = AMDGPU_FAMILY_RV;
2010 else
2011 adev->family = AMDGPU_FAMILY_AI;
460826e6
KW
2012
2013 r = soc15_set_ip_blocks(adev);
2014 if (r)
2015 return r;
2016 break;
0a5b8c7b 2017 case CHIP_NAVI10:
7ecb5cd4 2018 case CHIP_NAVI14:
4808cf9c 2019 case CHIP_NAVI12:
11e8aef5 2020 case CHIP_SIENNA_CICHLID:
41f446bf 2021 case CHIP_NAVY_FLOUNDER:
144722fa 2022 case CHIP_DIMGREY_CAVEFISH:
4e52a9f8
HR
2023 case CHIP_VANGOGH:
2024 if (adev->asic_type == CHIP_VANGOGH)
2025 adev->family = AMDGPU_FAMILY_VGH;
2026 else
2027 adev->family = AMDGPU_FAMILY_NV;
0a5b8c7b
HR
2028
2029 r = nv_set_ip_blocks(adev);
2030 if (r)
2031 return r;
2032 break;
d38ceaf9
AD
2033 default:
2034 /* FIXME: not supported yet */
2035 return -EINVAL;
2036 }
2037
1884734a 2038 amdgpu_amdkfd_device_probe(adev);
2039
3b94fb10 2040 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2041 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2042 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2043 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2044 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2045
d38ceaf9
AD
2046 for (i = 0; i < adev->num_ip_blocks; i++) {
2047 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
2048 DRM_ERROR("disabled ip block: %d <%s>\n",
2049 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2050 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2051 } else {
a1255107
AD
2052 if (adev->ip_blocks[i].version->funcs->early_init) {
2053 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2054 if (r == -ENOENT) {
a1255107 2055 adev->ip_blocks[i].status.valid = false;
2c1a2784 2056 } else if (r) {
a1255107
AD
2057 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2058 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2059 return r;
2c1a2784 2060 } else {
a1255107 2061 adev->ip_blocks[i].status.valid = true;
2c1a2784 2062 }
974e6b64 2063 } else {
a1255107 2064 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2065 }
d38ceaf9 2066 }
21a249ca
AD
2067 /* get the vbios after the asic_funcs are set up */
2068 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2069 r = amdgpu_device_parse_gpu_info_fw(adev);
2070 if (r)
2071 return r;
2072
21a249ca
AD
2073 /* Read BIOS */
2074 if (!amdgpu_get_bios(adev))
2075 return -EINVAL;
2076
2077 r = amdgpu_atombios_init(adev);
2078 if (r) {
2079 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2080 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2081 return r;
2082 }
2083 }
d38ceaf9
AD
2084 }
2085
395d1fb9
NH
2086 adev->cg_flags &= amdgpu_cg_mask;
2087 adev->pg_flags &= amdgpu_pg_mask;
2088
d38ceaf9
AD
2089 return 0;
2090}
2091
0a4f2520
RZ
2092static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2093{
2094 int i, r;
2095
2096 for (i = 0; i < adev->num_ip_blocks; i++) {
2097 if (!adev->ip_blocks[i].status.sw)
2098 continue;
2099 if (adev->ip_blocks[i].status.hw)
2100 continue;
2101 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2102 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2103 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2104 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2105 if (r) {
2106 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2107 adev->ip_blocks[i].version->funcs->name, r);
2108 return r;
2109 }
2110 adev->ip_blocks[i].status.hw = true;
2111 }
2112 }
2113
2114 return 0;
2115}
2116
2117static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2118{
2119 int i, r;
2120
2121 for (i = 0; i < adev->num_ip_blocks; i++) {
2122 if (!adev->ip_blocks[i].status.sw)
2123 continue;
2124 if (adev->ip_blocks[i].status.hw)
2125 continue;
2126 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2127 if (r) {
2128 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2129 adev->ip_blocks[i].version->funcs->name, r);
2130 return r;
2131 }
2132 adev->ip_blocks[i].status.hw = true;
2133 }
2134
2135 return 0;
2136}
2137
7a3e0bb2
RZ
2138static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2139{
2140 int r = 0;
2141 int i;
80f41f84 2142 uint32_t smu_version;
7a3e0bb2
RZ
2143
2144 if (adev->asic_type >= CHIP_VEGA10) {
2145 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2146 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2147 continue;
2148
e3c1b071 2149 if (!adev->ip_blocks[i].status.sw)
2150 continue;
2151
482f0e53
ML
2152 /* no need to do the fw loading again if already done*/
2153 if (adev->ip_blocks[i].status.hw == true)
2154 break;
2155
53b3f8f4 2156 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2157 r = adev->ip_blocks[i].version->funcs->resume(adev);
2158 if (r) {
2159 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2160 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2161 return r;
2162 }
2163 } else {
2164 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2165 if (r) {
2166 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2167 adev->ip_blocks[i].version->funcs->name, r);
2168 return r;
7a3e0bb2 2169 }
7a3e0bb2 2170 }
482f0e53
ML
2171
2172 adev->ip_blocks[i].status.hw = true;
2173 break;
7a3e0bb2
RZ
2174 }
2175 }
482f0e53 2176
8973d9ec
ED
2177 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2178 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2179
80f41f84 2180 return r;
7a3e0bb2
RZ
2181}
2182
e3ecdffa
AD
2183/**
2184 * amdgpu_device_ip_init - run init for hardware IPs
2185 *
2186 * @adev: amdgpu_device pointer
2187 *
2188 * Main initialization pass for hardware IPs. The list of all the hardware
2189 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2190 * are run. sw_init initializes the software state associated with each IP
2191 * and hw_init initializes the hardware associated with each IP.
2192 * Returns 0 on success, negative error code on failure.
2193 */
06ec9070 2194static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2195{
2196 int i, r;
2197
c030f2e4 2198 r = amdgpu_ras_init(adev);
2199 if (r)
2200 return r;
2201
d38ceaf9 2202 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2203 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2204 continue;
a1255107 2205 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2206 if (r) {
a1255107
AD
2207 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2208 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2209 goto init_failed;
2c1a2784 2210 }
a1255107 2211 adev->ip_blocks[i].status.sw = true;
bfca0289 2212
d38ceaf9 2213 /* need to do gmc hw init early so we can allocate gpu mem */
a1255107 2214 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
06ec9070 2215 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
2216 if (r) {
2217 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 2218 goto init_failed;
2c1a2784 2219 }
a1255107 2220 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2221 if (r) {
2222 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2223 goto init_failed;
2c1a2784 2224 }
06ec9070 2225 r = amdgpu_device_wb_init(adev);
2c1a2784 2226 if (r) {
06ec9070 2227 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2228 goto init_failed;
2c1a2784 2229 }
a1255107 2230 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2231
2232 /* right after GMC hw init, we create CSA */
f92d5c61 2233 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
2234 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2235 AMDGPU_GEM_DOMAIN_VRAM,
2236 AMDGPU_CSA_SIZE);
2493664f
ML
2237 if (r) {
2238 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2239 goto init_failed;
2493664f
ML
2240 }
2241 }
d38ceaf9
AD
2242 }
2243 }
2244
c9ffa427
YT
2245 if (amdgpu_sriov_vf(adev))
2246 amdgpu_virt_init_data_exchange(adev);
2247
533aed27
AG
2248 r = amdgpu_ib_pool_init(adev);
2249 if (r) {
2250 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2251 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2252 goto init_failed;
2253 }
2254
c8963ea4
RZ
2255 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2256 if (r)
72d3f592 2257 goto init_failed;
0a4f2520
RZ
2258
2259 r = amdgpu_device_ip_hw_init_phase1(adev);
2260 if (r)
72d3f592 2261 goto init_failed;
0a4f2520 2262
7a3e0bb2
RZ
2263 r = amdgpu_device_fw_loading(adev);
2264 if (r)
72d3f592 2265 goto init_failed;
7a3e0bb2 2266
0a4f2520
RZ
2267 r = amdgpu_device_ip_hw_init_phase2(adev);
2268 if (r)
72d3f592 2269 goto init_failed;
d38ceaf9 2270
121a2bc6
AG
2271 /*
2272 * retired pages will be loaded from eeprom and reserved here,
2273 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2274 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2275 * for I2C communication which only true at this point.
b82e65a9
GC
2276 *
2277 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2278 * failure from bad gpu situation and stop amdgpu init process
2279 * accordingly. For other failed cases, it will still release all
2280 * the resource and print error message, rather than returning one
2281 * negative value to upper level.
121a2bc6
AG
2282 *
2283 * Note: theoretically, this should be called before all vram allocations
2284 * to protect retired page from abusing
2285 */
b82e65a9
GC
2286 r = amdgpu_ras_recovery_init(adev);
2287 if (r)
2288 goto init_failed;
121a2bc6 2289
3e2e2ab5
HZ
2290 if (adev->gmc.xgmi.num_physical_nodes > 1)
2291 amdgpu_xgmi_add_device(adev);
e3c1b071 2292
2293 /* Don't init kfd if whole hive need to be reset during init */
2294 if (!adev->gmc.xgmi.pending_reset)
2295 amdgpu_amdkfd_device_init(adev);
c6332b97 2296
bd607166
KR
2297 amdgpu_fru_get_product_info(adev);
2298
72d3f592 2299init_failed:
c9ffa427 2300 if (amdgpu_sriov_vf(adev))
c6332b97 2301 amdgpu_virt_release_full_gpu(adev, true);
2302
72d3f592 2303 return r;
d38ceaf9
AD
2304}
2305
e3ecdffa
AD
2306/**
2307 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2308 *
2309 * @adev: amdgpu_device pointer
2310 *
2311 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2312 * this function before a GPU reset. If the value is retained after a
2313 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2314 */
06ec9070 2315static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2316{
2317 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2318}
2319
e3ecdffa
AD
2320/**
2321 * amdgpu_device_check_vram_lost - check if vram is valid
2322 *
2323 * @adev: amdgpu_device pointer
2324 *
2325 * Checks the reset magic value written to the gart pointer in VRAM.
2326 * The driver calls this after a GPU reset to see if the contents of
2327 * VRAM is lost or now.
2328 * returns true if vram is lost, false if not.
2329 */
06ec9070 2330static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2331{
dadce777
EQ
2332 if (memcmp(adev->gart.ptr, adev->reset_magic,
2333 AMDGPU_RESET_MAGIC_NUM))
2334 return true;
2335
53b3f8f4 2336 if (!amdgpu_in_reset(adev))
dadce777
EQ
2337 return false;
2338
2339 /*
2340 * For all ASICs with baco/mode1 reset, the VRAM is
2341 * always assumed to be lost.
2342 */
2343 switch (amdgpu_asic_reset_method(adev)) {
2344 case AMD_RESET_METHOD_BACO:
2345 case AMD_RESET_METHOD_MODE1:
2346 return true;
2347 default:
2348 return false;
2349 }
0c49e0b8
CZ
2350}
2351
e3ecdffa 2352/**
1112a46b 2353 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2354 *
2355 * @adev: amdgpu_device pointer
b8b72130 2356 * @state: clockgating state (gate or ungate)
e3ecdffa 2357 *
e3ecdffa 2358 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2359 * set_clockgating_state callbacks are run.
2360 * Late initialization pass enabling clockgating for hardware IPs.
2361 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2362 * Returns 0 on success, negative error code on failure.
2363 */
fdd34271 2364
1112a46b
RZ
2365static int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2366 enum amd_clockgating_state state)
d38ceaf9 2367{
1112a46b 2368 int i, j, r;
d38ceaf9 2369
4a2ba394
SL
2370 if (amdgpu_emu_mode == 1)
2371 return 0;
2372
1112a46b
RZ
2373 for (j = 0; j < adev->num_ip_blocks; j++) {
2374 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2375 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2376 continue;
5d70a549
PV
2377 /* skip CG for GFX on S0ix */
2378 if (adev->in_s0ix &&
2379 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2380 continue;
4a446d55 2381 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2382 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2383 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2384 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2385 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2386 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2387 /* enable clockgating to save power */
a1255107 2388 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2389 state);
4a446d55
AD
2390 if (r) {
2391 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2392 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2393 return r;
2394 }
b0b00ff1 2395 }
d38ceaf9 2396 }
06b18f61 2397
c9f96fd5
RZ
2398 return 0;
2399}
2400
1112a46b 2401static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state)
c9f96fd5 2402{
1112a46b 2403 int i, j, r;
06b18f61 2404
c9f96fd5
RZ
2405 if (amdgpu_emu_mode == 1)
2406 return 0;
2407
1112a46b
RZ
2408 for (j = 0; j < adev->num_ip_blocks; j++) {
2409 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2410 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2411 continue;
5d70a549
PV
2412 /* skip PG for GFX on S0ix */
2413 if (adev->in_s0ix &&
2414 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2415 continue;
c9f96fd5
RZ
2416 /* skip CG for VCE/UVD, it's handled specially */
2417 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2418 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2419 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2420 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2421 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2422 /* enable powergating to save power */
2423 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2424 state);
c9f96fd5
RZ
2425 if (r) {
2426 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2427 adev->ip_blocks[i].version->funcs->name, r);
2428 return r;
2429 }
2430 }
2431 }
2dc80b00
S
2432 return 0;
2433}
2434
beff74bc
AD
2435static int amdgpu_device_enable_mgpu_fan_boost(void)
2436{
2437 struct amdgpu_gpu_instance *gpu_ins;
2438 struct amdgpu_device *adev;
2439 int i, ret = 0;
2440
2441 mutex_lock(&mgpu_info.mutex);
2442
2443 /*
2444 * MGPU fan boost feature should be enabled
2445 * only when there are two or more dGPUs in
2446 * the system
2447 */
2448 if (mgpu_info.num_dgpu < 2)
2449 goto out;
2450
2451 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2452 gpu_ins = &(mgpu_info.gpu_ins[i]);
2453 adev = gpu_ins->adev;
2454 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2455 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2456 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2457 if (ret)
2458 break;
2459
2460 gpu_ins->mgpu_fan_enabled = 1;
2461 }
2462 }
2463
2464out:
2465 mutex_unlock(&mgpu_info.mutex);
2466
2467 return ret;
2468}
2469
e3ecdffa
AD
2470/**
2471 * amdgpu_device_ip_late_init - run late init for hardware IPs
2472 *
2473 * @adev: amdgpu_device pointer
2474 *
2475 * Late initialization pass for hardware IPs. The list of all the hardware
2476 * IPs that make up the asic is walked and the late_init callbacks are run.
2477 * late_init covers any special initialization that an IP requires
2478 * after all of the have been initialized or something that needs to happen
2479 * late in the init process.
2480 * Returns 0 on success, negative error code on failure.
2481 */
06ec9070 2482static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2483{
60599a03 2484 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2485 int i = 0, r;
2486
2487 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2488 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2489 continue;
2490 if (adev->ip_blocks[i].version->funcs->late_init) {
2491 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2492 if (r) {
2493 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2494 adev->ip_blocks[i].version->funcs->name, r);
2495 return r;
2496 }
2dc80b00 2497 }
73f847db 2498 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2499 }
2500
a891d239
DL
2501 amdgpu_ras_set_error_query_ready(adev, true);
2502
1112a46b
RZ
2503 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2504 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2505
06ec9070 2506 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2507
beff74bc
AD
2508 r = amdgpu_device_enable_mgpu_fan_boost();
2509 if (r)
2510 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2511
2d02893f 2512 /* For XGMI + passthrough configuration on arcturus, enable light SBR */
2513 if (adev->asic_type == CHIP_ARCTURUS &&
2514 amdgpu_passthrough(adev) &&
2515 adev->gmc.xgmi.num_physical_nodes > 1)
2516 smu_set_light_sbr(&adev->smu, true);
60599a03
EQ
2517
2518 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2519 mutex_lock(&mgpu_info.mutex);
2520
2521 /*
2522 * Reset device p-state to low as this was booted with high.
2523 *
2524 * This should be performed only after all devices from the same
2525 * hive get initialized.
2526 *
2527 * However, it's unknown how many device in the hive in advance.
2528 * As this is counted one by one during devices initializations.
2529 *
2530 * So, we wait for all XGMI interlinked devices initialized.
2531 * This may bring some delays as those devices may come from
2532 * different hives. But that should be OK.
2533 */
2534 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2535 for (i = 0; i < mgpu_info.num_gpu; i++) {
2536 gpu_instance = &(mgpu_info.gpu_ins[i]);
2537 if (gpu_instance->adev->flags & AMD_IS_APU)
2538 continue;
2539
d84a430d
JK
2540 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2541 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2542 if (r) {
2543 DRM_ERROR("pstate setting failed (%d).\n", r);
2544 break;
2545 }
2546 }
2547 }
2548
2549 mutex_unlock(&mgpu_info.mutex);
2550 }
2551
d38ceaf9
AD
2552 return 0;
2553}
2554
e3ecdffa
AD
2555/**
2556 * amdgpu_device_ip_fini - run fini for hardware IPs
2557 *
2558 * @adev: amdgpu_device pointer
2559 *
2560 * Main teardown pass for hardware IPs. The list of all the hardware
2561 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2562 * are run. hw_fini tears down the hardware associated with each IP
2563 * and sw_fini tears down any software state associated with each IP.
2564 * Returns 0 on success, negative error code on failure.
2565 */
06ec9070 2566static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
d38ceaf9
AD
2567{
2568 int i, r;
2569
5278a159
SY
2570 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2571 amdgpu_virt_release_ras_err_handler_data(adev);
2572
c030f2e4 2573 amdgpu_ras_pre_fini(adev);
2574
a82400b5
AG
2575 if (adev->gmc.xgmi.num_physical_nodes > 1)
2576 amdgpu_xgmi_remove_device(adev);
2577
05df1f01 2578 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2579 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2580
26eb6b51
DL
2581 amdgpu_amdkfd_device_fini(adev);
2582
3e96dbfd
AD
2583 /* need to disable SMC first */
2584 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2585 if (!adev->ip_blocks[i].status.hw)
3e96dbfd 2586 continue;
fdd34271 2587 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
a1255107 2588 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
3e96dbfd
AD
2589 /* XXX handle errors */
2590 if (r) {
2591 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
a1255107 2592 adev->ip_blocks[i].version->funcs->name, r);
3e96dbfd 2593 }
a1255107 2594 adev->ip_blocks[i].status.hw = false;
3e96dbfd
AD
2595 break;
2596 }
2597 }
2598
d38ceaf9 2599 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2600 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2601 continue;
8201a67a 2602
a1255107 2603 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2604 /* XXX handle errors */
2c1a2784 2605 if (r) {
a1255107
AD
2606 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2607 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2608 }
8201a67a 2609
a1255107 2610 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2611 }
2612
9950cda2 2613
d38ceaf9 2614 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2615 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2616 continue;
c12aba3a
ML
2617
2618 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2619 amdgpu_ucode_free_bo(adev);
1e256e27 2620 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2621 amdgpu_device_wb_fini(adev);
2622 amdgpu_device_vram_scratch_fini(adev);
533aed27 2623 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2624 }
2625
a1255107 2626 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2627 /* XXX handle errors */
2c1a2784 2628 if (r) {
a1255107
AD
2629 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2630 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2631 }
a1255107
AD
2632 adev->ip_blocks[i].status.sw = false;
2633 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2634 }
2635
a6dcfd9c 2636 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2637 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2638 continue;
a1255107
AD
2639 if (adev->ip_blocks[i].version->funcs->late_fini)
2640 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2641 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2642 }
2643
c030f2e4 2644 amdgpu_ras_fini(adev);
2645
030308fc 2646 if (amdgpu_sriov_vf(adev))
24136135
ML
2647 if (amdgpu_virt_release_full_gpu(adev, false))
2648 DRM_ERROR("failed to release exclusive mode on fini\n");
2493664f 2649
d38ceaf9
AD
2650 return 0;
2651}
2652
e3ecdffa 2653/**
beff74bc 2654 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2655 *
1112a46b 2656 * @work: work_struct.
e3ecdffa 2657 */
beff74bc 2658static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2659{
2660 struct amdgpu_device *adev =
beff74bc 2661 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2662 int r;
2663
2664 r = amdgpu_ib_ring_tests(adev);
2665 if (r)
2666 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2667}
2668
1e317b99
RZ
2669static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2670{
2671 struct amdgpu_device *adev =
2672 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2673
2674 mutex_lock(&adev->gfx.gfx_off_mutex);
2675 if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
2676 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2677 adev->gfx.gfx_off_state = true;
2678 }
2679 mutex_unlock(&adev->gfx.gfx_off_mutex);
2680}
2681
e3ecdffa 2682/**
e7854a03 2683 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2684 *
2685 * @adev: amdgpu_device pointer
2686 *
2687 * Main suspend function for hardware IPs. The list of all the hardware
2688 * IPs that make up the asic is walked, clockgating is disabled and the
2689 * suspend callbacks are run. suspend puts the hardware and software state
2690 * in each IP into a state suitable for suspend.
2691 * Returns 0 on success, negative error code on failure.
2692 */
e7854a03
AD
2693static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2694{
2695 int i, r;
2696
50ec83f0
AD
2697 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2698 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2699
e7854a03
AD
2700 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2701 if (!adev->ip_blocks[i].status.valid)
2702 continue;
2b9f7848 2703
e7854a03 2704 /* displays are handled separately */
2b9f7848
ND
2705 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2706 continue;
2707
2708 /* XXX handle errors */
2709 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2710 /* XXX handle errors */
2711 if (r) {
2712 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2713 adev->ip_blocks[i].version->funcs->name, r);
2714 return r;
e7854a03 2715 }
2b9f7848
ND
2716
2717 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2718 }
2719
e7854a03
AD
2720 return 0;
2721}
2722
2723/**
2724 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2725 *
2726 * @adev: amdgpu_device pointer
2727 *
2728 * Main suspend function for hardware IPs. The list of all the hardware
2729 * IPs that make up the asic is walked, clockgating is disabled and the
2730 * suspend callbacks are run. suspend puts the hardware and software state
2731 * in each IP into a state suitable for suspend.
2732 * Returns 0 on success, negative error code on failure.
2733 */
2734static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2735{
2736 int i, r;
2737
557f42a2 2738 if (adev->in_s0ix)
34416931 2739 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);
34416931 2740
d38ceaf9 2741 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2742 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2743 continue;
e7854a03
AD
2744 /* displays are handled in phase1 */
2745 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2746 continue;
bff77e86
LM
2747 /* PSP lost connection when err_event_athub occurs */
2748 if (amdgpu_ras_intr_triggered() &&
2749 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2750 adev->ip_blocks[i].status.hw = false;
2751 continue;
2752 }
e3c1b071 2753
2754 /* skip unnecessary suspend if we do not initialize them yet */
2755 if (adev->gmc.xgmi.pending_reset &&
2756 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2757 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2758 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2759 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2760 adev->ip_blocks[i].status.hw = false;
2761 continue;
2762 }
557f42a2 2763
32ff160d
AD
2764 /* skip suspend of gfx and psp for S0ix
2765 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2766 * like at runtime. PSP is also part of the always on hardware
2767 * so no need to suspend it.
2768 */
557f42a2 2769 if (adev->in_s0ix &&
32ff160d
AD
2770 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
2771 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
557f42a2
AD
2772 continue;
2773
d38ceaf9 2774 /* XXX handle errors */
a1255107 2775 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 2776 /* XXX handle errors */
2c1a2784 2777 if (r) {
a1255107
AD
2778 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2779 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2780 }
876923fb 2781 adev->ip_blocks[i].status.hw = false;
a3a09142 2782 /* handle putting the SMC in the appropriate state */
86b93fd6
JZ
2783 if(!amdgpu_sriov_vf(adev)){
2784 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2785 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
2786 if (r) {
2787 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
2788 adev->mp1_state, r);
2789 return r;
2790 }
a3a09142
AD
2791 }
2792 }
d38ceaf9
AD
2793 }
2794
2795 return 0;
2796}
2797
e7854a03
AD
2798/**
2799 * amdgpu_device_ip_suspend - run suspend for hardware IPs
2800 *
2801 * @adev: amdgpu_device pointer
2802 *
2803 * Main suspend function for hardware IPs. The list of all the hardware
2804 * IPs that make up the asic is walked, clockgating is disabled and the
2805 * suspend callbacks are run. suspend puts the hardware and software state
2806 * in each IP into a state suitable for suspend.
2807 * Returns 0 on success, negative error code on failure.
2808 */
2809int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
2810{
2811 int r;
2812
3c73683c
JC
2813 if (amdgpu_sriov_vf(adev)) {
2814 amdgpu_virt_fini_data_exchange(adev);
e7819644 2815 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 2816 }
e7819644 2817
e7854a03
AD
2818 r = amdgpu_device_ip_suspend_phase1(adev);
2819 if (r)
2820 return r;
2821 r = amdgpu_device_ip_suspend_phase2(adev);
2822
e7819644
YT
2823 if (amdgpu_sriov_vf(adev))
2824 amdgpu_virt_release_full_gpu(adev, false);
2825
e7854a03
AD
2826 return r;
2827}
2828
06ec9070 2829static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
2830{
2831 int i, r;
2832
2cb681b6
ML
2833 static enum amd_ip_block_type ip_order[] = {
2834 AMD_IP_BLOCK_TYPE_GMC,
2835 AMD_IP_BLOCK_TYPE_COMMON,
39186aef 2836 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
2837 AMD_IP_BLOCK_TYPE_IH,
2838 };
a90ad3c2 2839
2cb681b6
ML
2840 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
2841 int j;
2842 struct amdgpu_ip_block *block;
a90ad3c2 2843
4cd2a96d
J
2844 block = &adev->ip_blocks[i];
2845 block->status.hw = false;
2cb681b6 2846
4cd2a96d 2847 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 2848
4cd2a96d 2849 if (block->version->type != ip_order[j] ||
2cb681b6
ML
2850 !block->status.valid)
2851 continue;
2852
2853 r = block->version->funcs->hw_init(adev);
0aaeefcc 2854 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
2855 if (r)
2856 return r;
482f0e53 2857 block->status.hw = true;
a90ad3c2
ML
2858 }
2859 }
2860
2861 return 0;
2862}
2863
06ec9070 2864static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
2865{
2866 int i, r;
2867
2cb681b6
ML
2868 static enum amd_ip_block_type ip_order[] = {
2869 AMD_IP_BLOCK_TYPE_SMC,
2870 AMD_IP_BLOCK_TYPE_DCE,
2871 AMD_IP_BLOCK_TYPE_GFX,
2872 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c 2873 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07
JJ
2874 AMD_IP_BLOCK_TYPE_VCE,
2875 AMD_IP_BLOCK_TYPE_VCN
2cb681b6 2876 };
a90ad3c2 2877
2cb681b6
ML
2878 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
2879 int j;
2880 struct amdgpu_ip_block *block;
a90ad3c2 2881
2cb681b6
ML
2882 for (j = 0; j < adev->num_ip_blocks; j++) {
2883 block = &adev->ip_blocks[j];
2884
2885 if (block->version->type != ip_order[i] ||
482f0e53
ML
2886 !block->status.valid ||
2887 block->status.hw)
2cb681b6
ML
2888 continue;
2889
895bd048
JZ
2890 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
2891 r = block->version->funcs->resume(adev);
2892 else
2893 r = block->version->funcs->hw_init(adev);
2894
0aaeefcc 2895 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
2896 if (r)
2897 return r;
482f0e53 2898 block->status.hw = true;
a90ad3c2
ML
2899 }
2900 }
2901
2902 return 0;
2903}
2904
e3ecdffa
AD
2905/**
2906 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
2907 *
2908 * @adev: amdgpu_device pointer
2909 *
2910 * First resume function for hardware IPs. The list of all the hardware
2911 * IPs that make up the asic is walked and the resume callbacks are run for
2912 * COMMON, GMC, and IH. resume puts the hardware into a functional state
2913 * after a suspend and updates the software state as necessary. This
2914 * function is also used for restoring the GPU after a GPU reset.
2915 * Returns 0 on success, negative error code on failure.
2916 */
06ec9070 2917static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
2918{
2919 int i, r;
2920
a90ad3c2 2921 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 2922 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 2923 continue;
a90ad3c2 2924 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
2925 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2926 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 2927
fcf0649f
CZ
2928 r = adev->ip_blocks[i].version->funcs->resume(adev);
2929 if (r) {
2930 DRM_ERROR("resume of IP block <%s> failed %d\n",
2931 adev->ip_blocks[i].version->funcs->name, r);
2932 return r;
2933 }
482f0e53 2934 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
2935 }
2936 }
2937
2938 return 0;
2939}
2940
e3ecdffa
AD
2941/**
2942 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
2943 *
2944 * @adev: amdgpu_device pointer
2945 *
2946 * First resume function for hardware IPs. The list of all the hardware
2947 * IPs that make up the asic is walked and the resume callbacks are run for
2948 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
2949 * functional state after a suspend and updates the software state as
2950 * necessary. This function is also used for restoring the GPU after a GPU
2951 * reset.
2952 * Returns 0 on success, negative error code on failure.
2953 */
06ec9070 2954static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2955{
2956 int i, r;
2957
2958 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 2959 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 2960 continue;
fcf0649f 2961 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 2962 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
2963 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
2964 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 2965 continue;
a1255107 2966 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 2967 if (r) {
a1255107
AD
2968 DRM_ERROR("resume of IP block <%s> failed %d\n",
2969 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2970 return r;
2c1a2784 2971 }
482f0e53 2972 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
2973 }
2974
2975 return 0;
2976}
2977
e3ecdffa
AD
2978/**
2979 * amdgpu_device_ip_resume - run resume for hardware IPs
2980 *
2981 * @adev: amdgpu_device pointer
2982 *
2983 * Main resume function for hardware IPs. The hardware IPs
2984 * are split into two resume functions because they are
2985 * are also used in in recovering from a GPU reset and some additional
2986 * steps need to be take between them. In this case (S3/S4) they are
2987 * run sequentially.
2988 * Returns 0 on success, negative error code on failure.
2989 */
06ec9070 2990static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
2991{
2992 int r;
2993
06ec9070 2994 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
2995 if (r)
2996 return r;
7a3e0bb2
RZ
2997
2998 r = amdgpu_device_fw_loading(adev);
2999 if (r)
3000 return r;
3001
06ec9070 3002 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3003
3004 return r;
3005}
3006
e3ecdffa
AD
3007/**
3008 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3009 *
3010 * @adev: amdgpu_device pointer
3011 *
3012 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3013 */
4e99a44e 3014static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3015{
6867e1b5
ML
3016 if (amdgpu_sriov_vf(adev)) {
3017 if (adev->is_atom_fw) {
3018 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
3019 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3020 } else {
3021 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3022 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3023 }
3024
3025 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3026 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3027 }
048765ad
AR
3028}
3029
e3ecdffa
AD
3030/**
3031 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3032 *
3033 * @asic_type: AMD asic type
3034 *
3035 * Check if there is DC (new modesetting infrastructre) support for an asic.
3036 * returns true if DC has support, false if not.
3037 */
4562236b
HW
3038bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3039{
3040 switch (asic_type) {
3041#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3042#if defined(CONFIG_DRM_AMD_DC_SI)
3043 case CHIP_TAHITI:
3044 case CHIP_PITCAIRN:
3045 case CHIP_VERDE:
3046 case CHIP_OLAND:
3047#endif
4562236b 3048 case CHIP_BONAIRE:
0d6fbccb 3049 case CHIP_KAVERI:
367e6687
AD
3050 case CHIP_KABINI:
3051 case CHIP_MULLINS:
d9fda248
HW
3052 /*
3053 * We have systems in the wild with these ASICs that require
3054 * LVDS and VGA support which is not supported with DC.
3055 *
3056 * Fallback to the non-DC driver here by default so as not to
3057 * cause regressions.
3058 */
3059 return amdgpu_dc > 0;
3060 case CHIP_HAWAII:
4562236b
HW
3061 case CHIP_CARRIZO:
3062 case CHIP_STONEY:
4562236b 3063 case CHIP_POLARIS10:
675fd32b 3064 case CHIP_POLARIS11:
2c8ad2d5 3065 case CHIP_POLARIS12:
675fd32b 3066 case CHIP_VEGAM:
4562236b
HW
3067 case CHIP_TONGA:
3068 case CHIP_FIJI:
42f8ffa1 3069 case CHIP_VEGA10:
dca7b401 3070 case CHIP_VEGA12:
c6034aa2 3071 case CHIP_VEGA20:
b86a1aa3 3072#if defined(CONFIG_DRM_AMD_DC_DCN)
fd187853 3073 case CHIP_RAVEN:
b4f199c7 3074 case CHIP_NAVI10:
8fceceb6 3075 case CHIP_NAVI14:
078655d9 3076 case CHIP_NAVI12:
e1c14c43 3077 case CHIP_RENOIR:
81d9bfb8 3078 case CHIP_SIENNA_CICHLID:
a6c5308f 3079 case CHIP_NAVY_FLOUNDER:
7cc656e2 3080 case CHIP_DIMGREY_CAVEFISH:
84b934bc 3081 case CHIP_VANGOGH:
42f8ffa1 3082#endif
fd187853 3083 return amdgpu_dc != 0;
4562236b
HW
3084#endif
3085 default:
93b09a9a 3086 if (amdgpu_dc > 0)
044a48f4 3087 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
93b09a9a 3088 "but isn't supported by ASIC, ignoring\n");
4562236b
HW
3089 return false;
3090 }
3091}
3092
3093/**
3094 * amdgpu_device_has_dc_support - check if dc is supported
3095 *
982a820b 3096 * @adev: amdgpu_device pointer
4562236b
HW
3097 *
3098 * Returns true for supported, false for not supported
3099 */
3100bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3101{
c997e8e2 3102 if (amdgpu_sriov_vf(adev) || adev->enable_virtual_display)
2555039d
XY
3103 return false;
3104
4562236b
HW
3105 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3106}
3107
d4535e2c
AG
3108
3109static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3110{
3111 struct amdgpu_device *adev =
3112 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3113 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3114
c6a6e2db
AG
3115 /* It's a bug to not have a hive within this function */
3116 if (WARN_ON(!hive))
3117 return;
3118
3119 /*
3120 * Use task barrier to synchronize all xgmi reset works across the
3121 * hive. task_barrier_enter and task_barrier_exit will block
3122 * until all the threads running the xgmi reset works reach
3123 * those points. task_barrier_full will do both blocks.
3124 */
3125 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3126
3127 task_barrier_enter(&hive->tb);
4a580877 3128 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3129
3130 if (adev->asic_reset_res)
3131 goto fail;
3132
3133 task_barrier_exit(&hive->tb);
4a580877 3134 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3135
3136 if (adev->asic_reset_res)
3137 goto fail;
43c4d576
JC
3138
3139 if (adev->mmhub.funcs && adev->mmhub.funcs->reset_ras_error_count)
3140 adev->mmhub.funcs->reset_ras_error_count(adev);
c6a6e2db
AG
3141 } else {
3142
3143 task_barrier_full(&hive->tb);
3144 adev->asic_reset_res = amdgpu_asic_reset(adev);
3145 }
ce316fa5 3146
c6a6e2db 3147fail:
d4535e2c 3148 if (adev->asic_reset_res)
fed184e9 3149 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3150 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3151 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3152}
3153
71f98027
AD
3154static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3155{
3156 char *input = amdgpu_lockup_timeout;
3157 char *timeout_setting = NULL;
3158 int index = 0;
3159 long timeout;
3160 int ret = 0;
3161
3162 /*
3163 * By default timeout for non compute jobs is 10000.
3164 * And there is no timeout enforced on compute jobs.
3165 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3166 * jobs are 60000 by default.
71f98027
AD
3167 */
3168 adev->gfx_timeout = msecs_to_jiffies(10000);
3169 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3170 if (amdgpu_sriov_vf(adev))
3171 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3172 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3173 else if (amdgpu_passthrough(adev))
b7b2a316 3174 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027
AD
3175 else
3176 adev->compute_timeout = MAX_SCHEDULE_TIMEOUT;
3177
f440ff44 3178 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3179 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3180 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3181 ret = kstrtol(timeout_setting, 0, &timeout);
3182 if (ret)
3183 return ret;
3184
3185 if (timeout == 0) {
3186 index++;
3187 continue;
3188 } else if (timeout < 0) {
3189 timeout = MAX_SCHEDULE_TIMEOUT;
3190 } else {
3191 timeout = msecs_to_jiffies(timeout);
3192 }
3193
3194 switch (index++) {
3195 case 0:
3196 adev->gfx_timeout = timeout;
3197 break;
3198 case 1:
3199 adev->compute_timeout = timeout;
3200 break;
3201 case 2:
3202 adev->sdma_timeout = timeout;
3203 break;
3204 case 3:
3205 adev->video_timeout = timeout;
3206 break;
3207 default:
3208 break;
3209 }
3210 }
3211 /*
3212 * There is only one value specified and
3213 * it should apply to all non-compute jobs.
3214 */
bcccee89 3215 if (index == 1) {
71f98027 3216 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3217 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3218 adev->compute_timeout = adev->gfx_timeout;
3219 }
71f98027
AD
3220 }
3221
3222 return ret;
3223}
d4535e2c 3224
77f3a5cd
ND
3225static const struct attribute *amdgpu_dev_attributes[] = {
3226 &dev_attr_product_name.attr,
3227 &dev_attr_product_number.attr,
3228 &dev_attr_serial_number.attr,
3229 &dev_attr_pcie_replay_count.attr,
3230 NULL
3231};
3232
c9a6b82f 3233
d38ceaf9
AD
3234/**
3235 * amdgpu_device_init - initialize the driver
3236 *
3237 * @adev: amdgpu_device pointer
d38ceaf9
AD
3238 * @flags: driver flags
3239 *
3240 * Initializes the driver info and hw (all asics).
3241 * Returns 0 for success or an error on failure.
3242 * Called at driver startup.
3243 */
3244int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3245 uint32_t flags)
3246{
8aba21b7
LT
3247 struct drm_device *ddev = adev_to_drm(adev);
3248 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3249 int r, i;
b98c6299 3250 bool px = false;
95844d20 3251 u32 max_MBps;
d38ceaf9
AD
3252
3253 adev->shutdown = false;
d38ceaf9 3254 adev->flags = flags;
4e66d7d2
YZ
3255
3256 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3257 adev->asic_type = amdgpu_force_asic_type;
3258 else
3259 adev->asic_type = flags & AMD_ASIC_MASK;
3260
d38ceaf9 3261 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3262 if (amdgpu_emu_mode == 1)
8bdab6bb 3263 adev->usec_timeout *= 10;
770d13b1 3264 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3265 adev->accel_working = false;
3266 adev->num_rings = 0;
3267 adev->mman.buffer_funcs = NULL;
3268 adev->mman.buffer_funcs_ring = NULL;
3269 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3270 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3271 adev->gmc.gmc_funcs = NULL;
f54d1867 3272 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3273 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3274
3275 adev->smc_rreg = &amdgpu_invalid_rreg;
3276 adev->smc_wreg = &amdgpu_invalid_wreg;
3277 adev->pcie_rreg = &amdgpu_invalid_rreg;
3278 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
3279 adev->pciep_rreg = &amdgpu_invalid_rreg;
3280 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3281 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3282 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3283 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3284 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3285 adev->didt_rreg = &amdgpu_invalid_rreg;
3286 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3287 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3288 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3289 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3290 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3291
3e39ab90
AD
3292 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3293 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3294 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3295
3296 /* mutex initialization are all done here so we
3297 * can recall function without having locking issues */
0e5ca0d1 3298 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3299 mutex_init(&adev->pm.mutex);
3300 mutex_init(&adev->gfx.gpu_clock_mutex);
3301 mutex_init(&adev->srbm_mutex);
b8866c26 3302 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3303 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 3304 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3305 mutex_init(&adev->mn_lock);
e23b74aa 3306 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3307 hash_init(adev->mn_hash);
53b3f8f4 3308 atomic_set(&adev->in_gpu_reset, 0);
6049db43 3309 init_rwsem(&adev->reset_sem);
32eaeae0 3310 mutex_init(&adev->psp.mutex);
bd052211 3311 mutex_init(&adev->notifier_lock);
d38ceaf9 3312
912dfc84
EQ
3313 r = amdgpu_device_check_arguments(adev);
3314 if (r)
3315 return r;
d38ceaf9 3316
d38ceaf9
AD
3317 spin_lock_init(&adev->mmio_idx_lock);
3318 spin_lock_init(&adev->smc_idx_lock);
3319 spin_lock_init(&adev->pcie_idx_lock);
3320 spin_lock_init(&adev->uvd_ctx_idx_lock);
3321 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3322 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3323 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3324 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3325 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3326
0c4e7fa5
CZ
3327 INIT_LIST_HEAD(&adev->shadow_list);
3328 mutex_init(&adev->shadow_list_lock);
3329
655ce9cb 3330 INIT_LIST_HEAD(&adev->reset_list);
3331
beff74bc
AD
3332 INIT_DELAYED_WORK(&adev->delayed_init_work,
3333 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3334 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3335 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3336
d4535e2c
AG
3337 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3338
d23ee13f 3339 adev->gfx.gfx_off_req_count = 1;
b6e79d9a 3340 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3341
b265bdbd
EQ
3342 atomic_set(&adev->throttling_logging_enabled, 1);
3343 /*
3344 * If throttling continues, logging will be performed every minute
3345 * to avoid log flooding. "-1" is subtracted since the thermal
3346 * throttling interrupt comes every second. Thus, the total logging
3347 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3348 * for throttling interrupt) = 60 seconds.
3349 */
3350 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3351 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3352
0fa49558
AX
3353 /* Registers mapping */
3354 /* TODO: block userspace mapping of io register */
da69c161
KW
3355 if (adev->asic_type >= CHIP_BONAIRE) {
3356 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3357 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3358 } else {
3359 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3360 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3361 }
d38ceaf9 3362
d38ceaf9
AD
3363 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3364 if (adev->rmmio == NULL) {
3365 return -ENOMEM;
3366 }
3367 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3368 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3369
b2109d8e
JX
3370 /* enable PCIE atomic ops */
3371 r = pci_enable_atomic_ops_to_root(adev->pdev,
3372 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3373 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3374 if (r) {
3375 adev->have_atomics_support = false;
3376 DRM_INFO("PCIE atomic ops is not supported\n");
3377 } else {
3378 adev->have_atomics_support = true;
3379 }
3380
5494d864
AD
3381 amdgpu_device_get_pcie_info(adev);
3382
b239c017
JX
3383 if (amdgpu_mcbp)
3384 DRM_INFO("MCBP is enabled\n");
3385
5f84cc63
JX
3386 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
3387 adev->enable_mes = true;
3388
3aa0115d
ML
3389 /* detect hw virtualization here */
3390 amdgpu_detect_virtualization(adev);
3391
dffa11b4
ML
3392 r = amdgpu_device_get_job_timeout_settings(adev);
3393 if (r) {
3394 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4192f7b5 3395 goto failed_unmap;
a190d1c7
XY
3396 }
3397
d38ceaf9 3398 /* early init functions */
06ec9070 3399 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3400 if (r)
4192f7b5 3401 goto failed_unmap;
d38ceaf9 3402
6585661d
OZ
3403 /* doorbell bar mapping and doorbell index init*/
3404 amdgpu_device_doorbell_init(adev);
3405
d38ceaf9
AD
3406 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3407 /* this will fail for cards that aren't VGA class devices, just
3408 * ignore it */
38d6be81
AD
3409 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3410 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
d38ceaf9 3411
b98c6299
AD
3412 if (amdgpu_device_supports_px(ddev)) {
3413 px = true;
84c8b22e 3414 vga_switcheroo_register_client(adev->pdev,
b98c6299 3415 &amdgpu_switcheroo_ops, px);
d38ceaf9 3416 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
b98c6299 3417 }
d38ceaf9 3418
9475a943
SL
3419 if (amdgpu_emu_mode == 1) {
3420 /* post the asic on emulation mode */
3421 emu_soc_asic_init(adev);
bfca0289 3422 goto fence_driver_init;
9475a943 3423 }
bfca0289 3424
04442bf7
LL
3425 amdgpu_reset_init(adev);
3426
4e99a44e
ML
3427 /* detect if we are with an SRIOV vbios */
3428 amdgpu_device_detect_sriov_bios(adev);
048765ad 3429
95e8e59e
AD
3430 /* check if we need to reset the asic
3431 * E.g., driver was not cleanly unloaded previously, etc.
3432 */
f14899fd 3433 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3434 if (adev->gmc.xgmi.num_physical_nodes) {
3435 dev_info(adev->dev, "Pending hive reset.\n");
3436 adev->gmc.xgmi.pending_reset = true;
3437 /* Only need to init necessary block for SMU to handle the reset */
3438 for (i = 0; i < adev->num_ip_blocks; i++) {
3439 if (!adev->ip_blocks[i].status.valid)
3440 continue;
3441 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3442 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3443 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3444 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3445 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3446 adev->ip_blocks[i].version->funcs->name);
3447 adev->ip_blocks[i].status.hw = true;
3448 }
3449 }
3450 } else {
3451 r = amdgpu_asic_reset(adev);
3452 if (r) {
3453 dev_err(adev->dev, "asic reset on init failed\n");
3454 goto failed;
3455 }
95e8e59e
AD
3456 }
3457 }
3458
8f66090b 3459 pci_enable_pcie_error_reporting(adev->pdev);
c9a6b82f 3460
d38ceaf9 3461 /* Post card if necessary */
39c640c0 3462 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3463 if (!adev->bios) {
bec86378 3464 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3465 r = -EINVAL;
3466 goto failed;
d38ceaf9 3467 }
bec86378 3468 DRM_INFO("GPU posting now...\n");
4d2997ab 3469 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3470 if (r) {
3471 dev_err(adev->dev, "gpu post error!\n");
3472 goto failed;
3473 }
d38ceaf9
AD
3474 }
3475
88b64e95
AD
3476 if (adev->is_atom_fw) {
3477 /* Initialize clocks */
3478 r = amdgpu_atomfirmware_get_clock_info(adev);
3479 if (r) {
3480 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 3481 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
3482 goto failed;
3483 }
3484 } else {
a5bde2f9
AD
3485 /* Initialize clocks */
3486 r = amdgpu_atombios_get_clock_info(adev);
3487 if (r) {
3488 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 3489 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 3490 goto failed;
a5bde2f9
AD
3491 }
3492 /* init i2c buses */
4562236b
HW
3493 if (!amdgpu_device_has_dc_support(adev))
3494 amdgpu_atombios_i2c_init(adev);
2c1a2784 3495 }
d38ceaf9 3496
bfca0289 3497fence_driver_init:
d38ceaf9
AD
3498 /* Fence driver */
3499 r = amdgpu_fence_driver_init(adev);
2c1a2784
AD
3500 if (r) {
3501 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
e23b74aa 3502 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3503 goto failed;
2c1a2784 3504 }
d38ceaf9
AD
3505
3506 /* init the mode config */
4a580877 3507 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3508
06ec9070 3509 r = amdgpu_device_ip_init(adev);
d38ceaf9 3510 if (r) {
8840a387 3511 /* failed in exclusive mode due to timeout */
3512 if (amdgpu_sriov_vf(adev) &&
3513 !amdgpu_sriov_runtime(adev) &&
3514 amdgpu_virt_mmio_blocked(adev) &&
3515 !amdgpu_virt_wait_reset(adev)) {
3516 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
3517 /* Don't send request since VF is inactive. */
3518 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3519 adev->virt.ops = NULL;
8840a387 3520 r = -EAGAIN;
970fd197 3521 goto release_ras_con;
8840a387 3522 }
06ec9070 3523 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3524 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3525 goto release_ras_con;
d38ceaf9
AD
3526 }
3527
d69b8971
YZ
3528 dev_info(adev->dev,
3529 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3530 adev->gfx.config.max_shader_engines,
3531 adev->gfx.config.max_sh_per_se,
3532 adev->gfx.config.max_cu_per_sh,
3533 adev->gfx.cu_info.number);
3534
d38ceaf9
AD
3535 adev->accel_working = true;
3536
e59c0205
AX
3537 amdgpu_vm_check_compute_bug(adev);
3538
95844d20
MO
3539 /* Initialize the buffer migration limit. */
3540 if (amdgpu_moverate >= 0)
3541 max_MBps = amdgpu_moverate;
3542 else
3543 max_MBps = 8; /* Allow 8 MB/s. */
3544 /* Get a log2 for easy divisions. */
3545 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3546
9bc92b9c
ML
3547 amdgpu_fbdev_init(adev);
3548
d2f52ac8 3549 r = amdgpu_pm_sysfs_init(adev);
7c868b59
YT
3550 if (r) {
3551 adev->pm_sysfs_en = false;
d2f52ac8 3552 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
7c868b59
YT
3553 } else
3554 adev->pm_sysfs_en = true;
d2f52ac8 3555
5bb23532 3556 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3557 if (r) {
3558 adev->ucode_sysfs_en = false;
5bb23532 3559 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3560 } else
3561 adev->ucode_sysfs_en = true;
5bb23532 3562
d38ceaf9
AD
3563 if ((amdgpu_testing & 1)) {
3564 if (adev->accel_working)
3565 amdgpu_test_moves(adev);
3566 else
3567 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
3568 }
d38ceaf9
AD
3569 if (amdgpu_benchmarking) {
3570 if (adev->accel_working)
3571 amdgpu_benchmark(adev, amdgpu_benchmarking);
3572 else
3573 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
3574 }
3575
b0adca4d
EQ
3576 /*
3577 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3578 * Otherwise the mgpu fan boost feature will be skipped due to the
3579 * gpu instance is counted less.
3580 */
3581 amdgpu_register_gpu_instance(adev);
3582
d38ceaf9
AD
3583 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3584 * explicit gating rather than handling it automatically.
3585 */
e3c1b071 3586 if (!adev->gmc.xgmi.pending_reset) {
3587 r = amdgpu_device_ip_late_init(adev);
3588 if (r) {
3589 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3590 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3591 goto release_ras_con;
e3c1b071 3592 }
3593 /* must succeed. */
3594 amdgpu_ras_resume(adev);
3595 queue_delayed_work(system_wq, &adev->delayed_init_work,
3596 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3597 }
d38ceaf9 3598
2c738637
ML
3599 if (amdgpu_sriov_vf(adev))
3600 flush_delayed_work(&adev->delayed_init_work);
3601
77f3a5cd 3602 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3603 if (r)
77f3a5cd 3604 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3605
d155bef0
AB
3606 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3607 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3608 if (r)
3609 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3610
c1dd4aa6
AG
3611 /* Have stored pci confspace at hand for restore in sudden PCI error */
3612 if (amdgpu_device_cache_pci_state(adev->pdev))
3613 pci_restore_state(pdev);
3614
e3c1b071 3615 if (adev->gmc.xgmi.pending_reset)
3616 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3617 msecs_to_jiffies(AMDGPU_RESUME_MS));
3618
d38ceaf9 3619 return 0;
83ba126a 3620
970fd197
SY
3621release_ras_con:
3622 amdgpu_release_ras_context(adev);
3623
83ba126a 3624failed:
89041940 3625 amdgpu_vf_error_trans_all(adev);
b98c6299 3626 if (px)
83ba126a 3627 vga_switcheroo_fini_domain_pm_ops(adev->dev);
8840a387 3628
4192f7b5
AD
3629failed_unmap:
3630 iounmap(adev->rmmio);
3631 adev->rmmio = NULL;
3632
83ba126a 3633 return r;
d38ceaf9
AD
3634}
3635
d38ceaf9
AD
3636/**
3637 * amdgpu_device_fini - tear down the driver
3638 *
3639 * @adev: amdgpu_device pointer
3640 *
3641 * Tear down the driver info (all asics).
3642 * Called at driver shutdown.
3643 */
3644void amdgpu_device_fini(struct amdgpu_device *adev)
3645{
aac89168 3646 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3647 flush_delayed_work(&adev->delayed_init_work);
bb0cd09b 3648 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
d0d13fe8 3649 adev->shutdown = true;
9f875167 3650
c1dd4aa6
AG
3651 kfree(adev->pci_state);
3652
752c683d
ML
3653 /* make sure IB test finished before entering exclusive mode
3654 * to avoid preemption on IB test
3655 * */
519b8b76 3656 if (amdgpu_sriov_vf(adev)) {
752c683d 3657 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3658 amdgpu_virt_fini_data_exchange(adev);
3659 }
752c683d 3660
e5b03032
ML
3661 /* disable all interrupts */
3662 amdgpu_irq_disable_all(adev);
ff97cba8
ML
3663 if (adev->mode_info.mode_config_initialized){
3664 if (!amdgpu_device_has_dc_support(adev))
4a580877 3665 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3666 else
4a580877 3667 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3668 }
d38ceaf9 3669 amdgpu_fence_driver_fini(adev);
7c868b59
YT
3670 if (adev->pm_sysfs_en)
3671 amdgpu_pm_sysfs_fini(adev);
d38ceaf9 3672 amdgpu_fbdev_fini(adev);
e230ac11 3673 amdgpu_device_ip_fini(adev);
75e1658e
ND
3674 release_firmware(adev->firmware.gpu_info_fw);
3675 adev->firmware.gpu_info_fw = NULL;
d38ceaf9 3676 adev->accel_working = false;
04442bf7
LL
3677
3678 amdgpu_reset_fini(adev);
3679
d38ceaf9 3680 /* free i2c buses */
4562236b
HW
3681 if (!amdgpu_device_has_dc_support(adev))
3682 amdgpu_i2c_fini(adev);
bfca0289
SL
3683
3684 if (amdgpu_emu_mode != 1)
3685 amdgpu_atombios_fini(adev);
3686
d38ceaf9
AD
3687 kfree(adev->bios);
3688 adev->bios = NULL;
b98c6299 3689 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
84c8b22e 3690 vga_switcheroo_unregister_client(adev->pdev);
83ba126a 3691 vga_switcheroo_fini_domain_pm_ops(adev->dev);
b98c6299 3692 }
38d6be81
AD
3693 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3694 vga_client_register(adev->pdev, NULL, NULL, NULL);
d38ceaf9
AD
3695 iounmap(adev->rmmio);
3696 adev->rmmio = NULL;
06ec9070 3697 amdgpu_device_doorbell_fini(adev);
e9bc1bf7 3698
7c868b59
YT
3699 if (adev->ucode_sysfs_en)
3700 amdgpu_ucode_sysfs_fini(adev);
77f3a5cd
ND
3701
3702 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
d155bef0
AB
3703 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3704 amdgpu_pmu_fini(adev);
72de33f8 3705 if (adev->mman.discovery_bin)
a190d1c7 3706 amdgpu_discovery_fini(adev);
d38ceaf9
AD
3707}
3708
3709
3710/*
3711 * Suspend & resume.
3712 */
3713/**
810ddc3a 3714 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 3715 *
87e3f136 3716 * @dev: drm dev pointer
87e3f136 3717 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
3718 *
3719 * Puts the hw in the suspend state (all asics).
3720 * Returns 0 for success or an error on failure.
3721 * Called at driver suspend.
3722 */
de185019 3723int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 3724{
a2e15b0e 3725 struct amdgpu_device *adev = drm_to_adev(dev);
5ceb54c6 3726 int r;
d38ceaf9 3727
d38ceaf9
AD
3728 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3729 return 0;
3730
44779b43 3731 adev->in_suspend = true;
d38ceaf9
AD
3732 drm_kms_helper_poll_disable(dev);
3733
5f818173
S
3734 if (fbcon)
3735 amdgpu_fbdev_set_suspend(adev, 1);
3736
beff74bc 3737 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 3738
5e6932fe 3739 amdgpu_ras_suspend(adev);
3740
fe1053b7
AD
3741 r = amdgpu_device_ip_suspend_phase1(adev);
3742
5d3a2d95
AD
3743 if (!adev->in_s0ix)
3744 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 3745
d38ceaf9
AD
3746 /* evict vram memory */
3747 amdgpu_bo_evict_vram(adev);
3748
5ceb54c6 3749 amdgpu_fence_driver_suspend(adev);
d38ceaf9 3750
34416931 3751 r = amdgpu_device_ip_suspend_phase2(adev);
a0a71e49
AD
3752 /* evict remaining vram memory
3753 * This second call to evict vram is to evict the gart page table
3754 * using the CPU.
3755 */
d38ceaf9
AD
3756 amdgpu_bo_evict_vram(adev);
3757
d38ceaf9
AD
3758 return 0;
3759}
3760
3761/**
810ddc3a 3762 * amdgpu_device_resume - initiate device resume
d38ceaf9 3763 *
87e3f136 3764 * @dev: drm dev pointer
87e3f136 3765 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
3766 *
3767 * Bring the hw back to operating state (all asics).
3768 * Returns 0 for success or an error on failure.
3769 * Called at driver resume.
3770 */
de185019 3771int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 3772{
1348969a 3773 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 3774 int r = 0;
d38ceaf9
AD
3775
3776 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3777 return 0;
3778
62498733 3779 if (adev->in_s0ix)
628c36d7
PL
3780 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);
3781
d38ceaf9 3782 /* post card */
39c640c0 3783 if (amdgpu_device_need_post(adev)) {
4d2997ab 3784 r = amdgpu_device_asic_init(adev);
74b0b157 3785 if (r)
aac89168 3786 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 3787 }
d38ceaf9 3788
06ec9070 3789 r = amdgpu_device_ip_resume(adev);
e6707218 3790 if (r) {
aac89168 3791 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 3792 return r;
e6707218 3793 }
5ceb54c6
AD
3794 amdgpu_fence_driver_resume(adev);
3795
d38ceaf9 3796
06ec9070 3797 r = amdgpu_device_ip_late_init(adev);
03161a6e 3798 if (r)
4d3b9ae5 3799 return r;
d38ceaf9 3800
beff74bc
AD
3801 queue_delayed_work(system_wq, &adev->delayed_init_work,
3802 msecs_to_jiffies(AMDGPU_RESUME_MS));
3803
5d3a2d95
AD
3804 if (!adev->in_s0ix) {
3805 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
3806 if (r)
3807 return r;
3808 }
756e6880 3809
96a5d8d4 3810 /* Make sure IB tests flushed */
beff74bc 3811 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 3812
a2e15b0e 3813 if (fbcon)
4d3b9ae5 3814 amdgpu_fbdev_set_suspend(adev, 0);
d38ceaf9
AD
3815
3816 drm_kms_helper_poll_enable(dev);
23a1a9e5 3817
5e6932fe 3818 amdgpu_ras_resume(adev);
3819
23a1a9e5
L
3820 /*
3821 * Most of the connector probing functions try to acquire runtime pm
3822 * refs to ensure that the GPU is powered on when connector polling is
3823 * performed. Since we're calling this from a runtime PM callback,
3824 * trying to acquire rpm refs will cause us to deadlock.
3825 *
3826 * Since we're guaranteed to be holding the rpm lock, it's safe to
3827 * temporarily disable the rpm helpers so this doesn't deadlock us.
3828 */
3829#ifdef CONFIG_PM
3830 dev->dev->power.disable_depth++;
3831#endif
4562236b
HW
3832 if (!amdgpu_device_has_dc_support(adev))
3833 drm_helper_hpd_irq_event(dev);
3834 else
3835 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
3836#ifdef CONFIG_PM
3837 dev->dev->power.disable_depth--;
3838#endif
44779b43
RZ
3839 adev->in_suspend = false;
3840
4d3b9ae5 3841 return 0;
d38ceaf9
AD
3842}
3843
e3ecdffa
AD
3844/**
3845 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
3846 *
3847 * @adev: amdgpu_device pointer
3848 *
3849 * The list of all the hardware IPs that make up the asic is walked and
3850 * the check_soft_reset callbacks are run. check_soft_reset determines
3851 * if the asic is still hung or not.
3852 * Returns true if any of the IPs are still in a hung state, false if not.
3853 */
06ec9070 3854static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
3855{
3856 int i;
3857 bool asic_hang = false;
3858
f993d628
ML
3859 if (amdgpu_sriov_vf(adev))
3860 return true;
3861
8bc04c29
AD
3862 if (amdgpu_asic_need_full_reset(adev))
3863 return true;
3864
63fbf42f 3865 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3866 if (!adev->ip_blocks[i].status.valid)
63fbf42f 3867 continue;
a1255107
AD
3868 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
3869 adev->ip_blocks[i].status.hang =
3870 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
3871 if (adev->ip_blocks[i].status.hang) {
aac89168 3872 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
3873 asic_hang = true;
3874 }
3875 }
3876 return asic_hang;
3877}
3878
e3ecdffa
AD
3879/**
3880 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
3881 *
3882 * @adev: amdgpu_device pointer
3883 *
3884 * The list of all the hardware IPs that make up the asic is walked and the
3885 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
3886 * handles any IP specific hardware or software state changes that are
3887 * necessary for a soft reset to succeed.
3888 * Returns 0 on success, negative error code on failure.
3889 */
06ec9070 3890static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
3891{
3892 int i, r = 0;
3893
3894 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3895 if (!adev->ip_blocks[i].status.valid)
d31a501e 3896 continue;
a1255107
AD
3897 if (adev->ip_blocks[i].status.hang &&
3898 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
3899 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
3900 if (r)
3901 return r;
3902 }
3903 }
3904
3905 return 0;
3906}
3907
e3ecdffa
AD
3908/**
3909 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
3910 *
3911 * @adev: amdgpu_device pointer
3912 *
3913 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
3914 * reset is necessary to recover.
3915 * Returns true if a full asic reset is required, false if not.
3916 */
06ec9070 3917static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 3918{
da146d3b
AD
3919 int i;
3920
8bc04c29
AD
3921 if (amdgpu_asic_need_full_reset(adev))
3922 return true;
3923
da146d3b 3924 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3925 if (!adev->ip_blocks[i].status.valid)
da146d3b 3926 continue;
a1255107
AD
3927 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
3928 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
3929 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
3930 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
3931 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 3932 if (adev->ip_blocks[i].status.hang) {
aac89168 3933 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
3934 return true;
3935 }
3936 }
35d782fe
CZ
3937 }
3938 return false;
3939}
3940
e3ecdffa
AD
3941/**
3942 * amdgpu_device_ip_soft_reset - do a soft reset
3943 *
3944 * @adev: amdgpu_device pointer
3945 *
3946 * The list of all the hardware IPs that make up the asic is walked and the
3947 * soft_reset callbacks are run if the block is hung. soft_reset handles any
3948 * IP specific hardware or software state changes that are necessary to soft
3949 * reset the IP.
3950 * Returns 0 on success, negative error code on failure.
3951 */
06ec9070 3952static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
3953{
3954 int i, r = 0;
3955
3956 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3957 if (!adev->ip_blocks[i].status.valid)
35d782fe 3958 continue;
a1255107
AD
3959 if (adev->ip_blocks[i].status.hang &&
3960 adev->ip_blocks[i].version->funcs->soft_reset) {
3961 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
3962 if (r)
3963 return r;
3964 }
3965 }
3966
3967 return 0;
3968}
3969
e3ecdffa
AD
3970/**
3971 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
3972 *
3973 * @adev: amdgpu_device pointer
3974 *
3975 * The list of all the hardware IPs that make up the asic is walked and the
3976 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
3977 * handles any IP specific hardware or software state changes that are
3978 * necessary after the IP has been soft reset.
3979 * Returns 0 on success, negative error code on failure.
3980 */
06ec9070 3981static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
3982{
3983 int i, r = 0;
3984
3985 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3986 if (!adev->ip_blocks[i].status.valid)
35d782fe 3987 continue;
a1255107
AD
3988 if (adev->ip_blocks[i].status.hang &&
3989 adev->ip_blocks[i].version->funcs->post_soft_reset)
3990 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
3991 if (r)
3992 return r;
3993 }
3994
3995 return 0;
3996}
3997
e3ecdffa 3998/**
c33adbc7 3999 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4000 *
4001 * @adev: amdgpu_device pointer
4002 *
4003 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4004 * restore things like GPUVM page tables after a GPU reset where
4005 * the contents of VRAM might be lost.
403009bf
CK
4006 *
4007 * Returns:
4008 * 0 on success, negative error code on failure.
e3ecdffa 4009 */
c33adbc7 4010static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4011{
c41d1cf6 4012 struct dma_fence *fence = NULL, *next = NULL;
403009bf
CK
4013 struct amdgpu_bo *shadow;
4014 long r = 1, tmo;
c41d1cf6
ML
4015
4016 if (amdgpu_sriov_runtime(adev))
b045d3af 4017 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4018 else
4019 tmo = msecs_to_jiffies(100);
4020
aac89168 4021 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4022 mutex_lock(&adev->shadow_list_lock);
403009bf
CK
4023 list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {
4024
4025 /* No need to recover an evicted BO */
4026 if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
b575f10d 4027 shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
403009bf
CK
4028 shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
4029 continue;
4030
4031 r = amdgpu_bo_restore_shadow(shadow, &next);
4032 if (r)
4033 break;
4034
c41d1cf6 4035 if (fence) {
1712fb1a 4036 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4037 dma_fence_put(fence);
4038 fence = next;
1712fb1a 4039 if (tmo == 0) {
4040 r = -ETIMEDOUT;
c41d1cf6 4041 break;
1712fb1a 4042 } else if (tmo < 0) {
4043 r = tmo;
4044 break;
4045 }
403009bf
CK
4046 } else {
4047 fence = next;
c41d1cf6 4048 }
c41d1cf6
ML
4049 }
4050 mutex_unlock(&adev->shadow_list_lock);
4051
403009bf
CK
4052 if (fence)
4053 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4054 dma_fence_put(fence);
4055
1712fb1a 4056 if (r < 0 || tmo <= 0) {
aac89168 4057 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4058 return -EIO;
4059 }
c41d1cf6 4060
aac89168 4061 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4062 return 0;
c41d1cf6
ML
4063}
4064
a90ad3c2 4065
e3ecdffa 4066/**
06ec9070 4067 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4068 *
982a820b 4069 * @adev: amdgpu_device pointer
87e3f136 4070 * @from_hypervisor: request from hypervisor
5740682e
ML
4071 *
4072 * do VF FLR and reinitialize Asic
3f48c681 4073 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4074 */
4075static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4076 bool from_hypervisor)
5740682e
ML
4077{
4078 int r;
4079
4080 if (from_hypervisor)
4081 r = amdgpu_virt_request_full_gpu(adev, true);
4082 else
4083 r = amdgpu_virt_reset_gpu(adev);
4084 if (r)
4085 return r;
a90ad3c2 4086
b639c22c
JZ
4087 amdgpu_amdkfd_pre_reset(adev);
4088
a90ad3c2 4089 /* Resume IP prior to SMC */
06ec9070 4090 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4091 if (r)
4092 goto error;
a90ad3c2 4093
c9ffa427 4094 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4095 /* we need recover gart prior to run SMC/CP/SDMA resume */
6c28aed6 4096 amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
a90ad3c2 4097
7a3e0bb2
RZ
4098 r = amdgpu_device_fw_loading(adev);
4099 if (r)
4100 return r;
4101
a90ad3c2 4102 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4103 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4104 if (r)
4105 goto error;
a90ad3c2
ML
4106
4107 amdgpu_irq_gpu_reset_resume_helper(adev);
5740682e 4108 r = amdgpu_ib_ring_tests(adev);
f81e8d53 4109 amdgpu_amdkfd_post_reset(adev);
a90ad3c2 4110
abc34253 4111error:
c41d1cf6 4112 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4113 amdgpu_inc_vram_lost(adev);
c33adbc7 4114 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4115 }
437f3e0b 4116 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2
ML
4117
4118 return r;
4119}
4120
9a1cddd6 4121/**
4122 * amdgpu_device_has_job_running - check if there is any job in mirror list
4123 *
982a820b 4124 * @adev: amdgpu_device pointer
9a1cddd6 4125 *
4126 * check if there is any job in mirror list
4127 */
4128bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4129{
4130 int i;
4131 struct drm_sched_job *job;
4132
4133 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4134 struct amdgpu_ring *ring = adev->rings[i];
4135
4136 if (!ring || !ring->sched.thread)
4137 continue;
4138
4139 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4140 job = list_first_entry_or_null(&ring->sched.pending_list,
4141 struct drm_sched_job, list);
9a1cddd6 4142 spin_unlock(&ring->sched.job_list_lock);
4143 if (job)
4144 return true;
4145 }
4146 return false;
4147}
4148
12938fad
CK
4149/**
4150 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4151 *
982a820b 4152 * @adev: amdgpu_device pointer
12938fad
CK
4153 *
4154 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4155 * a hung GPU.
4156 */
4157bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4158{
4159 if (!amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4160 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
12938fad
CK
4161 return false;
4162 }
4163
3ba7b418
AG
4164 if (amdgpu_gpu_recovery == 0)
4165 goto disabled;
4166
4167 if (amdgpu_sriov_vf(adev))
4168 return true;
4169
4170 if (amdgpu_gpu_recovery == -1) {
4171 switch (adev->asic_type) {
fc42d47c
AG
4172 case CHIP_BONAIRE:
4173 case CHIP_HAWAII:
3ba7b418
AG
4174 case CHIP_TOPAZ:
4175 case CHIP_TONGA:
4176 case CHIP_FIJI:
4177 case CHIP_POLARIS10:
4178 case CHIP_POLARIS11:
4179 case CHIP_POLARIS12:
4180 case CHIP_VEGAM:
4181 case CHIP_VEGA20:
4182 case CHIP_VEGA10:
4183 case CHIP_VEGA12:
c43b849f 4184 case CHIP_RAVEN:
e9d4cf91 4185 case CHIP_ARCTURUS:
2cb44fb0 4186 case CHIP_RENOIR:
658c6639
AD
4187 case CHIP_NAVI10:
4188 case CHIP_NAVI14:
4189 case CHIP_NAVI12:
131a3c74 4190 case CHIP_SIENNA_CICHLID:
665fe4dc 4191 case CHIP_NAVY_FLOUNDER:
27859ee3 4192 case CHIP_DIMGREY_CAVEFISH:
fe68ceef 4193 case CHIP_VANGOGH:
3ba7b418
AG
4194 break;
4195 default:
4196 goto disabled;
4197 }
12938fad
CK
4198 }
4199
4200 return true;
3ba7b418
AG
4201
4202disabled:
aac89168 4203 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4204 return false;
12938fad
CK
4205}
4206
5c03e584
FX
4207int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4208{
4209 u32 i;
4210 int ret = 0;
4211
4212 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4213
4214 dev_info(adev->dev, "GPU mode1 reset\n");
4215
4216 /* disable BM */
4217 pci_clear_master(adev->pdev);
4218
4219 amdgpu_device_cache_pci_state(adev->pdev);
4220
4221 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4222 dev_info(adev->dev, "GPU smu mode1 reset\n");
4223 ret = amdgpu_dpm_mode1_reset(adev);
4224 } else {
4225 dev_info(adev->dev, "GPU psp mode1 reset\n");
4226 ret = psp_gpu_reset(adev);
4227 }
4228
4229 if (ret)
4230 dev_err(adev->dev, "GPU mode1 reset failed\n");
4231
4232 amdgpu_device_load_pci_state(adev->pdev);
4233
4234 /* wait for asic to come out of reset */
4235 for (i = 0; i < adev->usec_timeout; i++) {
4236 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4237
4238 if (memsize != 0xffffffff)
4239 break;
4240 udelay(1);
4241 }
4242
4243 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4244 return ret;
4245}
5c6dd71e 4246
e3c1b071 4247int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4248 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4249{
4250 int i, r = 0;
04442bf7
LL
4251 struct amdgpu_job *job = NULL;
4252 bool need_full_reset =
4253 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4254
4255 if (reset_context->reset_req_dev == adev)
4256 job = reset_context->job;
71182665 4257
e3c1b071 4258 /* no need to dump if device is not in good state during probe period */
4259 if (!adev->gmc.xgmi.pending_reset)
4260 amdgpu_debugfs_wait_dump(adev);
728e7e0c 4261
b602ca5f
TZ
4262 if (amdgpu_sriov_vf(adev)) {
4263 /* stop the data exchange thread */
4264 amdgpu_virt_fini_data_exchange(adev);
4265 }
4266
71182665 4267 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4268 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4269 struct amdgpu_ring *ring = adev->rings[i];
4270
51687759 4271 if (!ring || !ring->sched.thread)
0875dc9e 4272 continue;
5740682e 4273
2f9d4084
ML
4274 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4275 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4276 }
d38ceaf9 4277
222b5f04
AG
4278 if(job)
4279 drm_sched_increase_karma(&job->base);
4280
04442bf7
LL
4281 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4282 if (r != -ENOSYS)
4283 return r;
4284
1d721ed6 4285 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4286 if (!amdgpu_sriov_vf(adev)) {
4287
4288 if (!need_full_reset)
4289 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4290
4291 if (!need_full_reset) {
4292 amdgpu_device_ip_pre_soft_reset(adev);
4293 r = amdgpu_device_ip_soft_reset(adev);
4294 amdgpu_device_ip_post_soft_reset(adev);
4295 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4296 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4297 need_full_reset = true;
4298 }
4299 }
4300
4301 if (need_full_reset)
4302 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4303 if (need_full_reset)
4304 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4305 else
4306 clear_bit(AMDGPU_NEED_FULL_RESET,
4307 &reset_context->flags);
26bc5340
AG
4308 }
4309
4310 return r;
4311}
4312
04442bf7
LL
4313int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4314 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4315{
4316 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4317 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340
AG
4318 int r = 0;
4319
04442bf7
LL
4320 /* Try reset handler method first */
4321 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4322 reset_list);
4323 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4324
4325 if (r != -ENOSYS)
4326 return r;
4327
4328 /* Reset handler not implemented, use the default method */
4329 need_full_reset =
4330 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4331 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4332
26bc5340 4333 /*
655ce9cb 4334 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4335 * to allow proper links negotiation in FW (within 1 sec)
4336 */
7ac71382 4337 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4338 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4339 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4340 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4341 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4342 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4343 r = -EALREADY;
4344 } else
4345 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4346
041a62bc 4347 if (r) {
aac89168 4348 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4349 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4350 break;
ce316fa5
LM
4351 }
4352 }
4353
041a62bc
AG
4354 /* For XGMI wait for all resets to complete before proceed */
4355 if (!r) {
655ce9cb 4356 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4357 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4358 flush_work(&tmp_adev->xgmi_reset_work);
4359 r = tmp_adev->asic_reset_res;
4360 if (r)
4361 break;
ce316fa5
LM
4362 }
4363 }
4364 }
ce316fa5 4365 }
26bc5340 4366
43c4d576 4367 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4368 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
43c4d576
JC
4369 if (tmp_adev->mmhub.funcs &&
4370 tmp_adev->mmhub.funcs->reset_ras_error_count)
4371 tmp_adev->mmhub.funcs->reset_ras_error_count(tmp_adev);
4372 }
4373
00eaa571 4374 amdgpu_ras_intr_cleared();
43c4d576 4375 }
00eaa571 4376
655ce9cb 4377 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4378 if (need_full_reset) {
4379 /* post card */
e3c1b071 4380 r = amdgpu_device_asic_init(tmp_adev);
4381 if (r) {
aac89168 4382 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4383 } else {
26bc5340
AG
4384 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4385 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4386 if (r)
4387 goto out;
4388
4389 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4390 if (vram_lost) {
77e7f829 4391 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4392 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4393 }
4394
6c28aed6 4395 r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT));
26bc5340
AG
4396 if (r)
4397 goto out;
4398
4399 r = amdgpu_device_fw_loading(tmp_adev);
4400 if (r)
4401 return r;
4402
4403 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4404 if (r)
4405 goto out;
4406
4407 if (vram_lost)
4408 amdgpu_device_fill_reset_magic(tmp_adev);
4409
fdafb359
EQ
4410 /*
4411 * Add this ASIC as tracked as reset was already
4412 * complete successfully.
4413 */
4414 amdgpu_register_gpu_instance(tmp_adev);
4415
04442bf7
LL
4416 if (!reset_context->hive &&
4417 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4418 amdgpu_xgmi_add_device(tmp_adev);
4419
7c04ca50 4420 r = amdgpu_device_ip_late_init(tmp_adev);
4421 if (r)
4422 goto out;
4423
565d1941
EQ
4424 amdgpu_fbdev_set_suspend(tmp_adev, 0);
4425
e8fbaf03
GC
4426 /*
4427 * The GPU enters bad state once faulty pages
4428 * by ECC has reached the threshold, and ras
4429 * recovery is scheduled next. So add one check
4430 * here to break recovery if it indeed exceeds
4431 * bad page threshold, and remind user to
4432 * retire this GPU or setting one bigger
4433 * bad_page_threshold value to fix this once
4434 * probing driver again.
4435 */
11003c68 4436 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
4437 /* must succeed. */
4438 amdgpu_ras_resume(tmp_adev);
4439 } else {
4440 r = -EINVAL;
4441 goto out;
4442 }
e79a04d5 4443
26bc5340 4444 /* Update PSP FW topology after reset */
04442bf7
LL
4445 if (reset_context->hive &&
4446 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4447 r = amdgpu_xgmi_update_topology(
4448 reset_context->hive, tmp_adev);
26bc5340
AG
4449 }
4450 }
4451
26bc5340
AG
4452out:
4453 if (!r) {
4454 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4455 r = amdgpu_ib_ring_tests(tmp_adev);
4456 if (r) {
4457 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
4458 r = amdgpu_device_ip_suspend(tmp_adev);
4459 need_full_reset = true;
4460 r = -EAGAIN;
4461 goto end;
4462 }
4463 }
4464
4465 if (!r)
4466 r = amdgpu_device_recover_vram(tmp_adev);
4467 else
4468 tmp_adev->asic_reset_res = r;
4469 }
4470
4471end:
04442bf7
LL
4472 if (need_full_reset)
4473 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4474 else
4475 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
4476 return r;
4477}
4478
08ebb485
DL
4479static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
4480 struct amdgpu_hive_info *hive)
26bc5340 4481{
53b3f8f4
DL
4482 if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
4483 return false;
4484
08ebb485
DL
4485 if (hive) {
4486 down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
4487 } else {
4488 down_write(&adev->reset_sem);
4489 }
5740682e 4490
a3a09142
AD
4491 switch (amdgpu_asic_reset_method(adev)) {
4492 case AMD_RESET_METHOD_MODE1:
4493 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4494 break;
4495 case AMD_RESET_METHOD_MODE2:
4496 adev->mp1_state = PP_MP1_STATE_RESET;
4497 break;
4498 default:
4499 adev->mp1_state = PP_MP1_STATE_NONE;
4500 break;
4501 }
1d721ed6
AG
4502
4503 return true;
26bc5340 4504}
d38ceaf9 4505
26bc5340
AG
4506static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
4507{
89041940 4508 amdgpu_vf_error_trans_all(adev);
a3a09142 4509 adev->mp1_state = PP_MP1_STATE_NONE;
53b3f8f4 4510 atomic_set(&adev->in_gpu_reset, 0);
6049db43 4511 up_write(&adev->reset_sem);
26bc5340
AG
4512}
4513
91fb309d
HC
4514/*
4515 * to lockup a list of amdgpu devices in a hive safely, if not a hive
4516 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
4517 *
4518 * unlock won't require roll back.
4519 */
4520static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
4521{
4522 struct amdgpu_device *tmp_adev = NULL;
4523
4524 if (adev->gmc.xgmi.num_physical_nodes > 1) {
4525 if (!hive) {
4526 dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
4527 return -ENODEV;
4528 }
4529 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
4530 if (!amdgpu_device_lock_adev(tmp_adev, hive))
4531 goto roll_back;
4532 }
4533 } else if (!amdgpu_device_lock_adev(adev, hive))
4534 return -EAGAIN;
4535
4536 return 0;
4537roll_back:
4538 if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
4539 /*
4540 * if the lockup iteration break in the middle of a hive,
4541 * it may means there may has a race issue,
4542 * or a hive device locked up independently.
4543 * we may be in trouble and may not, so will try to roll back
4544 * the lock and give out a warnning.
4545 */
4546 dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
4547 list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
4548 amdgpu_device_unlock_adev(tmp_adev);
4549 }
4550 }
4551 return -EAGAIN;
4552}
4553
3f12acc8
EQ
4554static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4555{
4556 struct pci_dev *p = NULL;
4557
4558 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4559 adev->pdev->bus->number, 1);
4560 if (p) {
4561 pm_runtime_enable(&(p->dev));
4562 pm_runtime_resume(&(p->dev));
4563 }
4564}
4565
4566static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4567{
4568 enum amd_reset_method reset_method;
4569 struct pci_dev *p = NULL;
4570 u64 expires;
4571
4572 /*
4573 * For now, only BACO and mode1 reset are confirmed
4574 * to suffer the audio issue without proper suspended.
4575 */
4576 reset_method = amdgpu_asic_reset_method(adev);
4577 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4578 (reset_method != AMD_RESET_METHOD_MODE1))
4579 return -EINVAL;
4580
4581 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4582 adev->pdev->bus->number, 1);
4583 if (!p)
4584 return -ENODEV;
4585
4586 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4587 if (!expires)
4588 /*
4589 * If we cannot get the audio device autosuspend delay,
4590 * a fixed 4S interval will be used. Considering 3S is
4591 * the audio controller default autosuspend delay setting.
4592 * 4S used here is guaranteed to cover that.
4593 */
54b7feb9 4594 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
4595
4596 while (!pm_runtime_status_suspended(&(p->dev))) {
4597 if (!pm_runtime_suspend(&(p->dev)))
4598 break;
4599
4600 if (expires < ktime_get_mono_fast_ns()) {
4601 dev_warn(adev->dev, "failed to suspend display audio\n");
4602 /* TODO: abort the succeeding gpu reset? */
4603 return -ETIMEDOUT;
4604 }
4605 }
4606
4607 pm_runtime_disable(&(p->dev));
4608
4609 return 0;
4610}
4611
04442bf7
LL
4612void amdgpu_device_recheck_guilty_jobs(
4613 struct amdgpu_device *adev, struct list_head *device_list_handle,
4614 struct amdgpu_reset_context *reset_context)
e6c6338f
JZ
4615{
4616 int i, r = 0;
4617
4618 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4619 struct amdgpu_ring *ring = adev->rings[i];
4620 int ret = 0;
4621 struct drm_sched_job *s_job;
4622
4623 if (!ring || !ring->sched.thread)
4624 continue;
4625
4626 s_job = list_first_entry_or_null(&ring->sched.pending_list,
4627 struct drm_sched_job, list);
4628 if (s_job == NULL)
4629 continue;
4630
4631 /* clear job's guilty and depend the folowing step to decide the real one */
4632 drm_sched_reset_karma(s_job);
4633 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
4634
4635 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
4636 if (ret == 0) { /* timeout */
4637 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
4638 ring->sched.name, s_job->id);
4639
4640 /* set guilty */
4641 drm_sched_increase_karma(s_job);
4642retry:
4643 /* do hw reset */
4644 if (amdgpu_sriov_vf(adev)) {
4645 amdgpu_virt_fini_data_exchange(adev);
4646 r = amdgpu_device_reset_sriov(adev, false);
4647 if (r)
4648 adev->asic_reset_res = r;
4649 } else {
04442bf7
LL
4650 clear_bit(AMDGPU_SKIP_HW_RESET,
4651 &reset_context->flags);
4652 r = amdgpu_do_asic_reset(device_list_handle,
4653 reset_context);
e6c6338f
JZ
4654 if (r && r == -EAGAIN)
4655 goto retry;
4656 }
4657
4658 /*
4659 * add reset counter so that the following
4660 * resubmitted job could flush vmid
4661 */
4662 atomic_inc(&adev->gpu_reset_counter);
4663 continue;
4664 }
4665
4666 /* got the hw fence, signal finished fence */
4667 atomic_dec(ring->sched.score);
4668 dma_fence_get(&s_job->s_fence->finished);
4669 dma_fence_signal(&s_job->s_fence->finished);
4670 dma_fence_put(&s_job->s_fence->finished);
4671
4672 /* remove node from list and free the job */
4673 spin_lock(&ring->sched.job_list_lock);
4674 list_del_init(&s_job->list);
4675 spin_unlock(&ring->sched.job_list_lock);
4676 ring->sched.ops->free_job(s_job);
4677 }
4678}
4679
26bc5340
AG
4680/**
4681 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
4682 *
982a820b 4683 * @adev: amdgpu_device pointer
26bc5340
AG
4684 * @job: which job trigger hang
4685 *
4686 * Attempt to reset the GPU if it has hung (all asics).
4687 * Attempt to do soft-reset or full-reset and reinitialize Asic
4688 * Returns 0 for success or an error on failure.
4689 */
4690
4691int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
4692 struct amdgpu_job *job)
4693{
1d721ed6 4694 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 4695 bool job_signaled = false;
26bc5340 4696 struct amdgpu_hive_info *hive = NULL;
26bc5340 4697 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 4698 int i, r = 0;
bb5c7235 4699 bool need_emergency_restart = false;
3f12acc8 4700 bool audio_suspended = false;
e6c6338f 4701 int tmp_vram_lost_counter;
04442bf7
LL
4702 struct amdgpu_reset_context reset_context;
4703
4704 memset(&reset_context, 0, sizeof(reset_context));
26bc5340 4705
6e3cd2a9 4706 /*
bb5c7235
WS
4707 * Special case: RAS triggered and full reset isn't supported
4708 */
4709 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
4710
d5ea093e
AG
4711 /*
4712 * Flush RAM to disk so that after reboot
4713 * the user can read log and see why the system rebooted.
4714 */
bb5c7235 4715 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
4716 DRM_WARN("Emergency reboot.");
4717
4718 ksys_sync_helper();
4719 emergency_restart();
4720 }
4721
b823821f 4722 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 4723 need_emergency_restart ? "jobs stop":"reset");
26bc5340
AG
4724
4725 /*
1d721ed6
AG
4726 * Here we trylock to avoid chain of resets executing from
4727 * either trigger by jobs on different adevs in XGMI hive or jobs on
4728 * different schedulers for same device while this TO handler is running.
4729 * We always reset all schedulers for device and all devices for XGMI
4730 * hive so that should take care of them too.
26bc5340 4731 */
d95e8e97 4732 hive = amdgpu_get_xgmi_hive(adev);
53b3f8f4
DL
4733 if (hive) {
4734 if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
4735 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
4736 job ? job->base.id : -1, hive->hive_id);
d95e8e97 4737 amdgpu_put_xgmi_hive(hive);
91fb309d
HC
4738 if (job)
4739 drm_sched_increase_karma(&job->base);
53b3f8f4
DL
4740 return 0;
4741 }
4742 mutex_lock(&hive->hive_lock);
1d721ed6 4743 }
26bc5340 4744
04442bf7
LL
4745 reset_context.method = AMD_RESET_METHOD_NONE;
4746 reset_context.reset_req_dev = adev;
4747 reset_context.job = job;
4748 reset_context.hive = hive;
4749 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
4750
91fb309d
HC
4751 /*
4752 * lock the device before we try to operate the linked list
4753 * if didn't get the device lock, don't touch the linked list since
4754 * others may iterating it.
4755 */
4756 r = amdgpu_device_lock_hive_adev(adev, hive);
4757 if (r) {
4758 dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
4759 job ? job->base.id : -1);
4760
4761 /* even we skipped this reset, still need to set the job to guilty */
4762 if (job)
4763 drm_sched_increase_karma(&job->base);
4764 goto skip_recovery;
4765 }
4766
9e94d22c
EQ
4767 /*
4768 * Build list of devices to reset.
4769 * In case we are in XGMI hive mode, resort the device list
4770 * to put adev in the 1st position.
4771 */
4772 INIT_LIST_HEAD(&device_list);
4773 if (adev->gmc.xgmi.num_physical_nodes > 1) {
655ce9cb 4774 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
4775 list_add_tail(&tmp_adev->reset_list, &device_list);
4776 if (!list_is_first(&adev->reset_list, &device_list))
4777 list_rotate_to_front(&adev->reset_list, &device_list);
4778 device_list_handle = &device_list;
26bc5340 4779 } else {
655ce9cb 4780 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
4781 device_list_handle = &device_list;
4782 }
4783
1d721ed6 4784 /* block all schedulers and reset given job's ring */
655ce9cb 4785 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
3f12acc8
EQ
4786 /*
4787 * Try to put the audio codec into suspend state
4788 * before gpu reset started.
4789 *
4790 * Due to the power domain of the graphics device
4791 * is shared with AZ power domain. Without this,
4792 * we may change the audio hardware from behind
4793 * the audio driver's back. That will trigger
4794 * some audio codec errors.
4795 */
4796 if (!amdgpu_device_suspend_display_audio(tmp_adev))
4797 audio_suspended = true;
4798
9e94d22c
EQ
4799 amdgpu_ras_set_error_query_ready(tmp_adev, false);
4800
52fb44cf
EQ
4801 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
4802
9e94d22c
EQ
4803 if (!amdgpu_sriov_vf(tmp_adev))
4804 amdgpu_amdkfd_pre_reset(tmp_adev);
4805
12ffa55d
AG
4806 /*
4807 * Mark these ASICs to be reseted as untracked first
4808 * And add them back after reset completed
4809 */
4810 amdgpu_unregister_gpu_instance(tmp_adev);
4811
a2f63ee8 4812 amdgpu_fbdev_set_suspend(tmp_adev, 1);
565d1941 4813
f1c1314b 4814 /* disable ras on ALL IPs */
bb5c7235 4815 if (!need_emergency_restart &&
b823821f 4816 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 4817 amdgpu_ras_suspend(tmp_adev);
4818
1d721ed6
AG
4819 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4820 struct amdgpu_ring *ring = tmp_adev->rings[i];
4821
4822 if (!ring || !ring->sched.thread)
4823 continue;
4824
0b2d2c2e 4825 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 4826
bb5c7235 4827 if (need_emergency_restart)
7c6e68c7 4828 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 4829 }
8f8c80f4 4830 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
4831 }
4832
bb5c7235 4833 if (need_emergency_restart)
7c6e68c7
AG
4834 goto skip_sched_resume;
4835
1d721ed6
AG
4836 /*
4837 * Must check guilty signal here since after this point all old
4838 * HW fences are force signaled.
4839 *
4840 * job->base holds a reference to parent fence
4841 */
4842 if (job && job->base.s_fence->parent &&
7dd8c205 4843 dma_fence_is_signaled(job->base.s_fence->parent)) {
1d721ed6 4844 job_signaled = true;
1d721ed6
AG
4845 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
4846 goto skip_hw_reset;
4847 }
4848
26bc5340 4849retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 4850 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
04442bf7 4851 r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
26bc5340
AG
4852 /*TODO Should we stop ?*/
4853 if (r) {
aac89168 4854 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 4855 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
4856 tmp_adev->asic_reset_res = r;
4857 }
4858 }
4859
e6c6338f 4860 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
26bc5340
AG
4861 /* Actual ASIC resets if needed.*/
4862 /* TODO Implement XGMI hive reset logic for SRIOV */
4863 if (amdgpu_sriov_vf(adev)) {
4864 r = amdgpu_device_reset_sriov(adev, job ? false : true);
4865 if (r)
4866 adev->asic_reset_res = r;
4867 } else {
04442bf7 4868 r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
26bc5340
AG
4869 if (r && r == -EAGAIN)
4870 goto retry;
4871 }
4872
1d721ed6
AG
4873skip_hw_reset:
4874
26bc5340 4875 /* Post ASIC reset for all devs .*/
655ce9cb 4876 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 4877
e6c6338f
JZ
4878 /*
4879 * Sometimes a later bad compute job can block a good gfx job as gfx
4880 * and compute ring share internal GC HW mutually. We add an additional
4881 * guilty jobs recheck step to find the real guilty job, it synchronously
4882 * submits and pends for the first job being signaled. If it gets timeout,
4883 * we identify it as a real guilty job.
4884 */
4885 if (amdgpu_gpu_recovery == 2 &&
4886 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
04442bf7
LL
4887 amdgpu_device_recheck_guilty_jobs(
4888 tmp_adev, device_list_handle, &reset_context);
e6c6338f 4889
1d721ed6
AG
4890 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4891 struct amdgpu_ring *ring = tmp_adev->rings[i];
4892
4893 if (!ring || !ring->sched.thread)
4894 continue;
4895
4896 /* No point to resubmit jobs if we didn't HW reset*/
4897 if (!tmp_adev->asic_reset_res && !job_signaled)
4898 drm_sched_resubmit_jobs(&ring->sched);
4899
4900 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
4901 }
4902
4903 if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
4a580877 4904 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6
AG
4905 }
4906
4907 tmp_adev->asic_reset_res = 0;
26bc5340
AG
4908
4909 if (r) {
4910 /* bad news, how to tell it to userspace ? */
12ffa55d 4911 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
4912 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
4913 } else {
12ffa55d 4914 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340 4915 }
7c6e68c7 4916 }
26bc5340 4917
7c6e68c7 4918skip_sched_resume:
655ce9cb 4919 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
8e2712e7 4920 /* unlock kfd: SRIOV would do it separately */
bb5c7235 4921 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
7c6e68c7 4922 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 4923
4924 /* kfd_post_reset will do nothing if kfd device is not initialized,
4925 * need to bring up kfd here if it's not be initialized before
4926 */
4927 if (!adev->kfd.init_complete)
4928 amdgpu_amdkfd_device_init(adev);
4929
3f12acc8
EQ
4930 if (audio_suspended)
4931 amdgpu_device_resume_display_audio(tmp_adev);
26bc5340
AG
4932 amdgpu_device_unlock_adev(tmp_adev);
4933 }
4934
cbfd17f7 4935skip_recovery:
9e94d22c 4936 if (hive) {
53b3f8f4 4937 atomic_set(&hive->in_reset, 0);
9e94d22c 4938 mutex_unlock(&hive->hive_lock);
d95e8e97 4939 amdgpu_put_xgmi_hive(hive);
9e94d22c 4940 }
26bc5340 4941
91fb309d 4942 if (r && r != -EAGAIN)
26bc5340 4943 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
d38ceaf9
AD
4944 return r;
4945}
4946
e3ecdffa
AD
4947/**
4948 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
4949 *
4950 * @adev: amdgpu_device pointer
4951 *
4952 * Fetchs and stores in the driver the PCIE capabilities (gen speed
4953 * and lanes) of the slot the device is in. Handles APUs and
4954 * virtualized environments where PCIE config space may not be available.
4955 */
5494d864 4956static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 4957{
5d9a6330 4958 struct pci_dev *pdev;
c5313457
HK
4959 enum pci_bus_speed speed_cap, platform_speed_cap;
4960 enum pcie_link_width platform_link_width;
d0dd7f0c 4961
cd474ba0
AD
4962 if (amdgpu_pcie_gen_cap)
4963 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 4964
cd474ba0
AD
4965 if (amdgpu_pcie_lane_cap)
4966 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 4967
cd474ba0
AD
4968 /* covers APUs as well */
4969 if (pci_is_root_bus(adev->pdev->bus)) {
4970 if (adev->pm.pcie_gen_mask == 0)
4971 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
4972 if (adev->pm.pcie_mlw_mask == 0)
4973 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 4974 return;
cd474ba0 4975 }
d0dd7f0c 4976
c5313457
HK
4977 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
4978 return;
4979
dbaa922b
AD
4980 pcie_bandwidth_available(adev->pdev, NULL,
4981 &platform_speed_cap, &platform_link_width);
c5313457 4982
cd474ba0 4983 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
4984 /* asic caps */
4985 pdev = adev->pdev;
4986 speed_cap = pcie_get_speed_cap(pdev);
4987 if (speed_cap == PCI_SPEED_UNKNOWN) {
4988 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
4989 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4990 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 4991 } else {
2b3a1f51
FX
4992 if (speed_cap == PCIE_SPEED_32_0GT)
4993 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4994 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4995 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
4996 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
4997 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
4998 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
4999 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5000 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5001 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5002 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5003 else if (speed_cap == PCIE_SPEED_8_0GT)
5004 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5005 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5006 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5007 else if (speed_cap == PCIE_SPEED_5_0GT)
5008 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5009 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5010 else
5011 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5012 }
5013 /* platform caps */
c5313457 5014 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5015 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5016 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5017 } else {
2b3a1f51
FX
5018 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5019 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5020 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5021 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5022 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5023 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5024 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5025 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5026 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5027 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5028 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5029 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5030 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5031 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5032 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5033 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5034 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5035 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5036 else
5037 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5038
cd474ba0
AD
5039 }
5040 }
5041 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5042 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5043 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5044 } else {
c5313457 5045 switch (platform_link_width) {
5d9a6330 5046 case PCIE_LNK_X32:
cd474ba0
AD
5047 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5048 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5049 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5050 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5051 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5052 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5053 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5054 break;
5d9a6330 5055 case PCIE_LNK_X16:
cd474ba0
AD
5056 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5057 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5058 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5059 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5060 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5061 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5062 break;
5d9a6330 5063 case PCIE_LNK_X12:
cd474ba0
AD
5064 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5065 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5066 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5067 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5068 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5069 break;
5d9a6330 5070 case PCIE_LNK_X8:
cd474ba0
AD
5071 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5072 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5073 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5074 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5075 break;
5d9a6330 5076 case PCIE_LNK_X4:
cd474ba0
AD
5077 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5078 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5079 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5080 break;
5d9a6330 5081 case PCIE_LNK_X2:
cd474ba0
AD
5082 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5083 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5084 break;
5d9a6330 5085 case PCIE_LNK_X1:
cd474ba0
AD
5086 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5087 break;
5088 default:
5089 break;
5090 }
d0dd7f0c
AD
5091 }
5092 }
5093}
d38ceaf9 5094
361dbd01
AD
5095int amdgpu_device_baco_enter(struct drm_device *dev)
5096{
1348969a 5097 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5098 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5099
4a580877 5100 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5101 return -ENOTSUPP;
5102
6fb33209 5103 if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5104 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5105
9530273e 5106 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5107}
5108
5109int amdgpu_device_baco_exit(struct drm_device *dev)
5110{
1348969a 5111 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5112 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5113 int ret = 0;
361dbd01 5114
4a580877 5115 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5116 return -ENOTSUPP;
5117
9530273e
EQ
5118 ret = amdgpu_dpm_baco_exit(adev);
5119 if (ret)
5120 return ret;
7a22677b 5121
6fb33209 5122 if (ras && ras->supported && adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5123 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5124
5125 return 0;
361dbd01 5126}
c9a6b82f 5127
acd89fca
AG
5128static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
5129{
5130 int i;
5131
5132 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5133 struct amdgpu_ring *ring = adev->rings[i];
5134
5135 if (!ring || !ring->sched.thread)
5136 continue;
5137
5138 cancel_delayed_work_sync(&ring->sched.work_tdr);
5139 }
5140}
5141
c9a6b82f
AG
5142/**
5143 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5144 * @pdev: PCI device struct
5145 * @state: PCI channel state
5146 *
5147 * Description: Called when a PCI error is detected.
5148 *
5149 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5150 */
5151pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5152{
5153 struct drm_device *dev = pci_get_drvdata(pdev);
5154 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5155 int i;
c9a6b82f
AG
5156
5157 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5158
6894305c
AG
5159 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5160 DRM_WARN("No support for XGMI hive yet...");
5161 return PCI_ERS_RESULT_DISCONNECT;
5162 }
5163
c9a6b82f
AG
5164 switch (state) {
5165 case pci_channel_io_normal:
5166 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5167 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5168 case pci_channel_io_frozen:
5169 /*
acd89fca
AG
5170 * Cancel and wait for all TDRs in progress if failing to
5171 * set adev->in_gpu_reset in amdgpu_device_lock_adev
5172 *
5173 * Locking adev->reset_sem will prevent any external access
5174 * to GPU during PCI error recovery
5175 */
5176 while (!amdgpu_device_lock_adev(adev, NULL))
5177 amdgpu_cancel_all_tdr(adev);
5178
5179 /*
5180 * Block any work scheduling as we do for regular GPU reset
5181 * for the duration of the recovery
5182 */
5183 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5184 struct amdgpu_ring *ring = adev->rings[i];
5185
5186 if (!ring || !ring->sched.thread)
5187 continue;
5188
5189 drm_sched_stop(&ring->sched, NULL);
5190 }
8f8c80f4 5191 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5192 return PCI_ERS_RESULT_NEED_RESET;
5193 case pci_channel_io_perm_failure:
5194 /* Permanent error, prepare for device removal */
5195 return PCI_ERS_RESULT_DISCONNECT;
5196 }
5197
5198 return PCI_ERS_RESULT_NEED_RESET;
5199}
5200
5201/**
5202 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5203 * @pdev: pointer to PCI device
5204 */
5205pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5206{
5207
5208 DRM_INFO("PCI error: mmio enabled callback!!\n");
5209
5210 /* TODO - dump whatever for debugging purposes */
5211
5212 /* This called only if amdgpu_pci_error_detected returns
5213 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5214 * works, no need to reset slot.
5215 */
5216
5217 return PCI_ERS_RESULT_RECOVERED;
5218}
5219
5220/**
5221 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5222 * @pdev: PCI device struct
5223 *
5224 * Description: This routine is called by the pci error recovery
5225 * code after the PCI slot has been reset, just before we
5226 * should resume normal operations.
5227 */
5228pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5229{
5230 struct drm_device *dev = pci_get_drvdata(pdev);
5231 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5232 int r, i;
04442bf7 5233 struct amdgpu_reset_context reset_context;
362c7b91 5234 u32 memsize;
7ac71382 5235 struct list_head device_list;
c9a6b82f
AG
5236
5237 DRM_INFO("PCI error: slot reset callback!!\n");
5238
04442bf7
LL
5239 memset(&reset_context, 0, sizeof(reset_context));
5240
7ac71382 5241 INIT_LIST_HEAD(&device_list);
655ce9cb 5242 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5243
362c7b91
AG
5244 /* wait for asic to come out of reset */
5245 msleep(500);
5246
7ac71382 5247 /* Restore PCI confspace */
c1dd4aa6 5248 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5249
362c7b91
AG
5250 /* confirm ASIC came out of reset */
5251 for (i = 0; i < adev->usec_timeout; i++) {
5252 memsize = amdgpu_asic_get_config_memsize(adev);
5253
5254 if (memsize != 0xffffffff)
5255 break;
5256 udelay(1);
5257 }
5258 if (memsize == 0xffffffff) {
5259 r = -ETIME;
5260 goto out;
5261 }
5262
04442bf7
LL
5263 reset_context.method = AMD_RESET_METHOD_NONE;
5264 reset_context.reset_req_dev = adev;
5265 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5266 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5267
8a11d283 5268 adev->in_pci_err_recovery = true;
04442bf7 5269 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
bf36b52e 5270 adev->in_pci_err_recovery = false;
c9a6b82f
AG
5271 if (r)
5272 goto out;
5273
04442bf7 5274 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5275
5276out:
c9a6b82f 5277 if (!r) {
c1dd4aa6
AG
5278 if (amdgpu_device_cache_pci_state(adev->pdev))
5279 pci_restore_state(adev->pdev);
5280
c9a6b82f
AG
5281 DRM_INFO("PCIe error recovery succeeded\n");
5282 } else {
5283 DRM_ERROR("PCIe error recovery failed, err:%d", r);
5284 amdgpu_device_unlock_adev(adev);
5285 }
5286
5287 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5288}
5289
5290/**
5291 * amdgpu_pci_resume() - resume normal ops after PCI reset
5292 * @pdev: pointer to PCI device
5293 *
5294 * Called when the error recovery driver tells us that its
505199a3 5295 * OK to resume normal operation.
c9a6b82f
AG
5296 */
5297void amdgpu_pci_resume(struct pci_dev *pdev)
5298{
5299 struct drm_device *dev = pci_get_drvdata(pdev);
5300 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5301 int i;
c9a6b82f 5302
c9a6b82f
AG
5303
5304 DRM_INFO("PCI error: resume callback!!\n");
acd89fca
AG
5305
5306 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5307 struct amdgpu_ring *ring = adev->rings[i];
5308
5309 if (!ring || !ring->sched.thread)
5310 continue;
5311
5312
5313 drm_sched_resubmit_jobs(&ring->sched);
5314 drm_sched_start(&ring->sched, true);
5315 }
5316
5317 amdgpu_device_unlock_adev(adev);
c9a6b82f 5318}
c1dd4aa6
AG
5319
5320bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5321{
5322 struct drm_device *dev = pci_get_drvdata(pdev);
5323 struct amdgpu_device *adev = drm_to_adev(dev);
5324 int r;
5325
5326 r = pci_save_state(pdev);
5327 if (!r) {
5328 kfree(adev->pci_state);
5329
5330 adev->pci_state = pci_store_saved_state(pdev);
5331
5332 if (!adev->pci_state) {
5333 DRM_ERROR("Failed to store PCI saved state");
5334 return false;
5335 }
5336 } else {
5337 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5338 return false;
5339 }
5340
5341 return true;
5342}
5343
5344bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5345{
5346 struct drm_device *dev = pci_get_drvdata(pdev);
5347 struct amdgpu_device *adev = drm_to_adev(dev);
5348 int r;
5349
5350 if (!adev->pci_state)
5351 return false;
5352
5353 r = pci_load_saved_state(pdev, adev->pci_state);
5354
5355 if (!r) {
5356 pci_restore_state(pdev);
5357 } else {
5358 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5359 return false;
5360 }
5361
5362 return true;
5363}
5364
5365