drm/amdgpu: skip kfd routines when mes enabled
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
4a74c38c 33#include <linux/iommu.h>
901e2be2 34#include <linux/pci.h>
fdf2f6c5 35
4562236b 36#include <drm/drm_atomic_helper.h>
fcd70cd3 37#include <drm/drm_probe_helper.h>
d38ceaf9
AD
38#include <drm/amdgpu_drm.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/efi.h>
42#include "amdgpu.h"
f4b373f4 43#include "amdgpu_trace.h"
d38ceaf9
AD
44#include "amdgpu_i2c.h"
45#include "atom.h"
46#include "amdgpu_atombios.h"
a5bde2f9 47#include "amdgpu_atomfirmware.h"
d0dd7f0c 48#include "amd_pcie.h"
33f34802
KW
49#ifdef CONFIG_DRM_AMDGPU_SI
50#include "si.h"
51#endif
a2e73f56
AD
52#ifdef CONFIG_DRM_AMDGPU_CIK
53#include "cik.h"
54#endif
aaa36a97 55#include "vi.h"
460826e6 56#include "soc15.h"
0a5b8c7b 57#include "nv.h"
d38ceaf9 58#include "bif/bif_4_1_d.h"
bec86378 59#include <linux/firmware.h>
89041940 60#include "amdgpu_vf_error.h"
d38ceaf9 61
ba997709 62#include "amdgpu_amdkfd.h"
d2f52ac8 63#include "amdgpu_pm.h"
d38ceaf9 64
5183411b 65#include "amdgpu_xgmi.h"
c030f2e4 66#include "amdgpu_ras.h"
9c7c85f7 67#include "amdgpu_pmu.h"
bd607166 68#include "amdgpu_fru_eeprom.h"
04442bf7 69#include "amdgpu_reset.h"
5183411b 70
d5ea093e 71#include <linux/suspend.h>
c6a6e2db 72#include <drm/task_barrier.h>
3f12acc8 73#include <linux/pm_runtime.h>
d5ea093e 74
f89f8c6b
AG
75#include <drm/drm_drv.h>
76
e2a75f88 77MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 78MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 79MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 80MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 81MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 82MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
42b325e5 83MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
e2a75f88 84
2dc80b00 85#define AMDGPU_RESUME_MS 2000
7258fa31
SK
86#define AMDGPU_MAX_RETRY_LIMIT 2
87#define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
2dc80b00 88
050091ab 89const char *amdgpu_asic_name[] = {
da69c161
KW
90 "TAHITI",
91 "PITCAIRN",
92 "VERDE",
93 "OLAND",
94 "HAINAN",
d38ceaf9
AD
95 "BONAIRE",
96 "KAVERI",
97 "KABINI",
98 "HAWAII",
99 "MULLINS",
100 "TOPAZ",
101 "TONGA",
48299f95 102 "FIJI",
d38ceaf9 103 "CARRIZO",
139f4917 104 "STONEY",
2cc0c0b5
FC
105 "POLARIS10",
106 "POLARIS11",
c4642a47 107 "POLARIS12",
48ff108d 108 "VEGAM",
d4196f01 109 "VEGA10",
8fab806a 110 "VEGA12",
956fcddc 111 "VEGA20",
2ca8a5d2 112 "RAVEN",
d6c3b24e 113 "ARCTURUS",
1eee4228 114 "RENOIR",
d46b417a 115 "ALDEBARAN",
852a6626 116 "NAVI10",
d0f56dc2 117 "CYAN_SKILLFISH",
87dbad02 118 "NAVI14",
9802f5d7 119 "NAVI12",
ccaf72d3 120 "SIENNA_CICHLID",
ddd8fbe7 121 "NAVY_FLOUNDER",
4f1e9a76 122 "VANGOGH",
a2468e04 123 "DIMGREY_CAVEFISH",
6f169591 124 "BEIGE_GOBY",
ee9236b7 125 "YELLOW_CARP",
3ae695d6 126 "IP DISCOVERY",
d38ceaf9
AD
127 "LAST",
128};
129
dcea6e65
KR
130/**
131 * DOC: pcie_replay_count
132 *
133 * The amdgpu driver provides a sysfs API for reporting the total number
134 * of PCIe replays (NAKs)
135 * The file pcie_replay_count is used for this and returns the total
136 * number of replays as a sum of the NAKs generated and NAKs received
137 */
138
139static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
140 struct device_attribute *attr, char *buf)
141{
142 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 143 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
144 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
145
36000c7a 146 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
147}
148
149static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
150 amdgpu_device_get_pcie_replay_count, NULL);
151
5494d864
AD
152static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
153
bd607166
KR
154/**
155 * DOC: product_name
156 *
157 * The amdgpu driver provides a sysfs API for reporting the product name
158 * for the device
159 * The file serial_number is used for this and returns the product name
160 * as returned from the FRU.
161 * NOTE: This is only available for certain server cards
162 */
163
164static ssize_t amdgpu_device_get_product_name(struct device *dev,
165 struct device_attribute *attr, char *buf)
166{
167 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 168 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 169
36000c7a 170 return sysfs_emit(buf, "%s\n", adev->product_name);
bd607166
KR
171}
172
173static DEVICE_ATTR(product_name, S_IRUGO,
174 amdgpu_device_get_product_name, NULL);
175
176/**
177 * DOC: product_number
178 *
179 * The amdgpu driver provides a sysfs API for reporting the part number
180 * for the device
181 * The file serial_number is used for this and returns the part number
182 * as returned from the FRU.
183 * NOTE: This is only available for certain server cards
184 */
185
186static ssize_t amdgpu_device_get_product_number(struct device *dev,
187 struct device_attribute *attr, char *buf)
188{
189 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 190 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 191
36000c7a 192 return sysfs_emit(buf, "%s\n", adev->product_number);
bd607166
KR
193}
194
195static DEVICE_ATTR(product_number, S_IRUGO,
196 amdgpu_device_get_product_number, NULL);
197
198/**
199 * DOC: serial_number
200 *
201 * The amdgpu driver provides a sysfs API for reporting the serial number
202 * for the device
203 * The file serial_number is used for this and returns the serial number
204 * as returned from the FRU.
205 * NOTE: This is only available for certain server cards
206 */
207
208static ssize_t amdgpu_device_get_serial_number(struct device *dev,
209 struct device_attribute *attr, char *buf)
210{
211 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 212 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 213
36000c7a 214 return sysfs_emit(buf, "%s\n", adev->serial);
bd607166
KR
215}
216
217static DEVICE_ATTR(serial_number, S_IRUGO,
218 amdgpu_device_get_serial_number, NULL);
219
fd496ca8 220/**
b98c6299 221 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
222 *
223 * @dev: drm_device pointer
224 *
b98c6299 225 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
226 * otherwise return false.
227 */
b98c6299 228bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
229{
230 struct amdgpu_device *adev = drm_to_adev(dev);
231
b98c6299 232 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
233 return true;
234 return false;
235}
236
e3ecdffa 237/**
0330b848 238 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
239 *
240 * @dev: drm_device pointer
241 *
b98c6299 242 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
243 * otherwise return false.
244 */
31af062a 245bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 246{
1348969a 247 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 248
b98c6299
AD
249 if (adev->has_pr3 ||
250 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
251 return true;
252 return false;
253}
254
a69cba42
AD
255/**
256 * amdgpu_device_supports_baco - Does the device support BACO
257 *
258 * @dev: drm_device pointer
259 *
260 * Returns true if the device supporte BACO,
261 * otherwise return false.
262 */
263bool amdgpu_device_supports_baco(struct drm_device *dev)
264{
1348969a 265 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
266
267 return amdgpu_asic_supports_baco(adev);
268}
269
3fa8f89d
S
270/**
271 * amdgpu_device_supports_smart_shift - Is the device dGPU with
272 * smart shift support
273 *
274 * @dev: drm_device pointer
275 *
276 * Returns true if the device is a dGPU with Smart Shift support,
277 * otherwise returns false.
278 */
279bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
280{
281 return (amdgpu_device_supports_boco(dev) &&
282 amdgpu_acpi_is_power_shift_control_supported());
283}
284
6e3cd2a9
MCC
285/*
286 * VRAM access helper functions
287 */
288
e35e2b11 289/**
048af66b 290 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
e35e2b11
TY
291 *
292 * @adev: amdgpu_device pointer
293 * @pos: offset of the buffer in vram
294 * @buf: virtual address of the buffer in system memory
295 * @size: read/write size, sizeof(@buf) must > @size
296 * @write: true - write to vram, otherwise - read from vram
297 */
048af66b
KW
298void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
299 void *buf, size_t size, bool write)
e35e2b11 300{
e35e2b11 301 unsigned long flags;
048af66b
KW
302 uint32_t hi = ~0, tmp = 0;
303 uint32_t *data = buf;
ce05ac56 304 uint64_t last;
f89f8c6b 305 int idx;
ce05ac56 306
c58a863b 307 if (!drm_dev_enter(adev_to_drm(adev), &idx))
f89f8c6b 308 return;
9d11eb0d 309
048af66b
KW
310 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
311
312 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
313 for (last = pos + size; pos < last; pos += 4) {
314 tmp = pos >> 31;
315
316 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
317 if (tmp != hi) {
318 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
319 hi = tmp;
320 }
321 if (write)
322 WREG32_NO_KIQ(mmMM_DATA, *data++);
323 else
324 *data++ = RREG32_NO_KIQ(mmMM_DATA);
325 }
326
327 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
328 drm_dev_exit(idx);
329}
330
331/**
bbe04dec 332 * amdgpu_device_aper_access - access vram by vram aperature
048af66b
KW
333 *
334 * @adev: amdgpu_device pointer
335 * @pos: offset of the buffer in vram
336 * @buf: virtual address of the buffer in system memory
337 * @size: read/write size, sizeof(@buf) must > @size
338 * @write: true - write to vram, otherwise - read from vram
339 *
340 * The return value means how many bytes have been transferred.
341 */
342size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
343 void *buf, size_t size, bool write)
344{
9d11eb0d 345#ifdef CONFIG_64BIT
048af66b
KW
346 void __iomem *addr;
347 size_t count = 0;
348 uint64_t last;
349
350 if (!adev->mman.aper_base_kaddr)
351 return 0;
352
9d11eb0d
CK
353 last = min(pos + size, adev->gmc.visible_vram_size);
354 if (last > pos) {
048af66b
KW
355 addr = adev->mman.aper_base_kaddr + pos;
356 count = last - pos;
9d11eb0d
CK
357
358 if (write) {
359 memcpy_toio(addr, buf, count);
360 mb();
810085dd 361 amdgpu_device_flush_hdp(adev, NULL);
9d11eb0d 362 } else {
810085dd 363 amdgpu_device_invalidate_hdp(adev, NULL);
9d11eb0d
CK
364 mb();
365 memcpy_fromio(buf, addr, count);
366 }
367
9d11eb0d 368 }
048af66b
KW
369
370 return count;
371#else
372 return 0;
9d11eb0d 373#endif
048af66b 374}
9d11eb0d 375
048af66b
KW
376/**
377 * amdgpu_device_vram_access - read/write a buffer in vram
378 *
379 * @adev: amdgpu_device pointer
380 * @pos: offset of the buffer in vram
381 * @buf: virtual address of the buffer in system memory
382 * @size: read/write size, sizeof(@buf) must > @size
383 * @write: true - write to vram, otherwise - read from vram
384 */
385void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
386 void *buf, size_t size, bool write)
387{
388 size_t count;
e35e2b11 389
048af66b
KW
390 /* try to using vram apreature to access vram first */
391 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
392 size -= count;
393 if (size) {
394 /* using MM to access rest vram */
395 pos += count;
396 buf += count;
397 amdgpu_device_mm_access(adev, pos, buf, size, write);
e35e2b11
TY
398 }
399}
400
d38ceaf9 401/*
f7ee1874 402 * register access helper functions.
d38ceaf9 403 */
56b53c0b
DL
404
405/* Check if hw access should be skipped because of hotplug or device error */
406bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
407{
7afefb81 408 if (adev->no_hw_access)
56b53c0b
DL
409 return true;
410
411#ifdef CONFIG_LOCKDEP
412 /*
413 * This is a bit complicated to understand, so worth a comment. What we assert
414 * here is that the GPU reset is not running on another thread in parallel.
415 *
416 * For this we trylock the read side of the reset semaphore, if that succeeds
417 * we know that the reset is not running in paralell.
418 *
419 * If the trylock fails we assert that we are either already holding the read
420 * side of the lock or are the reset thread itself and hold the write side of
421 * the lock.
422 */
423 if (in_task()) {
d0fb18b5
AG
424 if (down_read_trylock(&adev->reset_domain->sem))
425 up_read(&adev->reset_domain->sem);
56b53c0b 426 else
d0fb18b5 427 lockdep_assert_held(&adev->reset_domain->sem);
56b53c0b
DL
428 }
429#endif
430 return false;
431}
432
e3ecdffa 433/**
f7ee1874 434 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
435 *
436 * @adev: amdgpu_device pointer
437 * @reg: dword aligned register offset
438 * @acc_flags: access flags which require special behavior
439 *
440 * Returns the 32 bit value from the offset specified.
441 */
f7ee1874
HZ
442uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
443 uint32_t reg, uint32_t acc_flags)
d38ceaf9 444{
f4b373f4
TSD
445 uint32_t ret;
446
56b53c0b 447 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
448 return 0;
449
f7ee1874
HZ
450 if ((reg * 4) < adev->rmmio_size) {
451 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
452 amdgpu_sriov_runtime(adev) &&
d0fb18b5 453 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 454 ret = amdgpu_kiq_rreg(adev, reg);
d0fb18b5 455 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
456 } else {
457 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
458 }
459 } else {
460 ret = adev->pcie_rreg(adev, reg * 4);
81202807 461 }
bc992ba5 462
f7ee1874 463 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 464
f4b373f4 465 return ret;
d38ceaf9
AD
466}
467
421a2a30
ML
468/*
469 * MMIO register read with bytes helper functions
470 * @offset:bytes offset from MMIO start
471 *
472*/
473
e3ecdffa
AD
474/**
475 * amdgpu_mm_rreg8 - read a memory mapped IO register
476 *
477 * @adev: amdgpu_device pointer
478 * @offset: byte aligned register offset
479 *
480 * Returns the 8 bit value from the offset specified.
481 */
7cbbc745
AG
482uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
483{
56b53c0b 484 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
485 return 0;
486
421a2a30
ML
487 if (offset < adev->rmmio_size)
488 return (readb(adev->rmmio + offset));
489 BUG();
490}
491
492/*
493 * MMIO register write with bytes helper functions
494 * @offset:bytes offset from MMIO start
495 * @value: the value want to be written to the register
496 *
497*/
e3ecdffa
AD
498/**
499 * amdgpu_mm_wreg8 - read a memory mapped IO register
500 *
501 * @adev: amdgpu_device pointer
502 * @offset: byte aligned register offset
503 * @value: 8 bit value to write
504 *
505 * Writes the value specified to the offset specified.
506 */
7cbbc745
AG
507void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
508{
56b53c0b 509 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
510 return;
511
421a2a30
ML
512 if (offset < adev->rmmio_size)
513 writeb(value, adev->rmmio + offset);
514 else
515 BUG();
516}
517
e3ecdffa 518/**
f7ee1874 519 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
520 *
521 * @adev: amdgpu_device pointer
522 * @reg: dword aligned register offset
523 * @v: 32 bit value to write to the register
524 * @acc_flags: access flags which require special behavior
525 *
526 * Writes the value specified to the offset specified.
527 */
f7ee1874
HZ
528void amdgpu_device_wreg(struct amdgpu_device *adev,
529 uint32_t reg, uint32_t v,
530 uint32_t acc_flags)
d38ceaf9 531{
56b53c0b 532 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
533 return;
534
f7ee1874
HZ
535 if ((reg * 4) < adev->rmmio_size) {
536 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
537 amdgpu_sriov_runtime(adev) &&
d0fb18b5 538 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 539 amdgpu_kiq_wreg(adev, reg, v);
d0fb18b5 540 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
541 } else {
542 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
543 }
544 } else {
545 adev->pcie_wreg(adev, reg * 4, v);
81202807 546 }
bc992ba5 547
f7ee1874 548 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 549}
d38ceaf9 550
03f2abb0 551/**
4cc9f86f 552 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
2e0cc4d4 553 *
71579346
RB
554 * @adev: amdgpu_device pointer
555 * @reg: mmio/rlc register
556 * @v: value to write
557 *
558 * this function is invoked only for the debugfs register access
03f2abb0 559 */
f7ee1874
HZ
560void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
561 uint32_t reg, uint32_t v)
2e0cc4d4 562{
56b53c0b 563 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
564 return;
565
2e0cc4d4 566 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
567 adev->gfx.rlc.funcs &&
568 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4 569 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
1b2dc99e 570 return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
4cc9f86f
TSD
571 } else if ((reg * 4) >= adev->rmmio_size) {
572 adev->pcie_wreg(adev, reg * 4, v);
f7ee1874
HZ
573 } else {
574 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 575 }
d38ceaf9
AD
576}
577
d38ceaf9
AD
578/**
579 * amdgpu_mm_rdoorbell - read a doorbell dword
580 *
581 * @adev: amdgpu_device pointer
582 * @index: doorbell index
583 *
584 * Returns the value in the doorbell aperture at the
585 * requested doorbell index (CIK).
586 */
587u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
588{
56b53c0b 589 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
590 return 0;
591
d38ceaf9
AD
592 if (index < adev->doorbell.num_doorbells) {
593 return readl(adev->doorbell.ptr + index);
594 } else {
595 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
596 return 0;
597 }
598}
599
600/**
601 * amdgpu_mm_wdoorbell - write a doorbell dword
602 *
603 * @adev: amdgpu_device pointer
604 * @index: doorbell index
605 * @v: value to write
606 *
607 * Writes @v to the doorbell aperture at the
608 * requested doorbell index (CIK).
609 */
610void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
611{
56b53c0b 612 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
613 return;
614
d38ceaf9
AD
615 if (index < adev->doorbell.num_doorbells) {
616 writel(v, adev->doorbell.ptr + index);
617 } else {
618 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
619 }
620}
621
832be404
KW
622/**
623 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
624 *
625 * @adev: amdgpu_device pointer
626 * @index: doorbell index
627 *
628 * Returns the value in the doorbell aperture at the
629 * requested doorbell index (VEGA10+).
630 */
631u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
632{
56b53c0b 633 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
634 return 0;
635
832be404
KW
636 if (index < adev->doorbell.num_doorbells) {
637 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
638 } else {
639 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
640 return 0;
641 }
642}
643
644/**
645 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
646 *
647 * @adev: amdgpu_device pointer
648 * @index: doorbell index
649 * @v: value to write
650 *
651 * Writes @v to the doorbell aperture at the
652 * requested doorbell index (VEGA10+).
653 */
654void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
655{
56b53c0b 656 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
657 return;
658
832be404
KW
659 if (index < adev->doorbell.num_doorbells) {
660 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
661 } else {
662 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
663 }
664}
665
1bba3683
HZ
666/**
667 * amdgpu_device_indirect_rreg - read an indirect register
668 *
669 * @adev: amdgpu_device pointer
670 * @pcie_index: mmio register offset
671 * @pcie_data: mmio register offset
22f453fb 672 * @reg_addr: indirect register address to read from
1bba3683
HZ
673 *
674 * Returns the value of indirect register @reg_addr
675 */
676u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
677 u32 pcie_index, u32 pcie_data,
678 u32 reg_addr)
679{
680 unsigned long flags;
681 u32 r;
682 void __iomem *pcie_index_offset;
683 void __iomem *pcie_data_offset;
684
685 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
686 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
687 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
688
689 writel(reg_addr, pcie_index_offset);
690 readl(pcie_index_offset);
691 r = readl(pcie_data_offset);
692 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
693
694 return r;
695}
696
697/**
698 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
699 *
700 * @adev: amdgpu_device pointer
701 * @pcie_index: mmio register offset
702 * @pcie_data: mmio register offset
22f453fb 703 * @reg_addr: indirect register address to read from
1bba3683
HZ
704 *
705 * Returns the value of indirect register @reg_addr
706 */
707u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
708 u32 pcie_index, u32 pcie_data,
709 u32 reg_addr)
710{
711 unsigned long flags;
712 u64 r;
713 void __iomem *pcie_index_offset;
714 void __iomem *pcie_data_offset;
715
716 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
717 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
718 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
719
720 /* read low 32 bits */
721 writel(reg_addr, pcie_index_offset);
722 readl(pcie_index_offset);
723 r = readl(pcie_data_offset);
724 /* read high 32 bits */
725 writel(reg_addr + 4, pcie_index_offset);
726 readl(pcie_index_offset);
727 r |= ((u64)readl(pcie_data_offset) << 32);
728 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
729
730 return r;
731}
732
733/**
734 * amdgpu_device_indirect_wreg - write an indirect register address
735 *
736 * @adev: amdgpu_device pointer
737 * @pcie_index: mmio register offset
738 * @pcie_data: mmio register offset
739 * @reg_addr: indirect register offset
740 * @reg_data: indirect register data
741 *
742 */
743void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
744 u32 pcie_index, u32 pcie_data,
745 u32 reg_addr, u32 reg_data)
746{
747 unsigned long flags;
748 void __iomem *pcie_index_offset;
749 void __iomem *pcie_data_offset;
750
751 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
752 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
753 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
754
755 writel(reg_addr, pcie_index_offset);
756 readl(pcie_index_offset);
757 writel(reg_data, pcie_data_offset);
758 readl(pcie_data_offset);
759 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
760}
761
762/**
763 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
764 *
765 * @adev: amdgpu_device pointer
766 * @pcie_index: mmio register offset
767 * @pcie_data: mmio register offset
768 * @reg_addr: indirect register offset
769 * @reg_data: indirect register data
770 *
771 */
772void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
773 u32 pcie_index, u32 pcie_data,
774 u32 reg_addr, u64 reg_data)
775{
776 unsigned long flags;
777 void __iomem *pcie_index_offset;
778 void __iomem *pcie_data_offset;
779
780 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
781 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
782 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
783
784 /* write low 32 bits */
785 writel(reg_addr, pcie_index_offset);
786 readl(pcie_index_offset);
787 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
788 readl(pcie_data_offset);
789 /* write high 32 bits */
790 writel(reg_addr + 4, pcie_index_offset);
791 readl(pcie_index_offset);
792 writel((u32)(reg_data >> 32), pcie_data_offset);
793 readl(pcie_data_offset);
794 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
795}
796
d38ceaf9
AD
797/**
798 * amdgpu_invalid_rreg - dummy reg read function
799 *
982a820b 800 * @adev: amdgpu_device pointer
d38ceaf9
AD
801 * @reg: offset of register
802 *
803 * Dummy register read function. Used for register blocks
804 * that certain asics don't have (all asics).
805 * Returns the value in the register.
806 */
807static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
808{
809 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
810 BUG();
811 return 0;
812}
813
814/**
815 * amdgpu_invalid_wreg - dummy reg write function
816 *
982a820b 817 * @adev: amdgpu_device pointer
d38ceaf9
AD
818 * @reg: offset of register
819 * @v: value to write to the register
820 *
821 * Dummy register read function. Used for register blocks
822 * that certain asics don't have (all asics).
823 */
824static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
825{
826 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
827 reg, v);
828 BUG();
829}
830
4fa1c6a6
TZ
831/**
832 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
833 *
982a820b 834 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
835 * @reg: offset of register
836 *
837 * Dummy register read function. Used for register blocks
838 * that certain asics don't have (all asics).
839 * Returns the value in the register.
840 */
841static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
842{
843 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
844 BUG();
845 return 0;
846}
847
848/**
849 * amdgpu_invalid_wreg64 - dummy reg write function
850 *
982a820b 851 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
852 * @reg: offset of register
853 * @v: value to write to the register
854 *
855 * Dummy register read function. Used for register blocks
856 * that certain asics don't have (all asics).
857 */
858static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
859{
860 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
861 reg, v);
862 BUG();
863}
864
d38ceaf9
AD
865/**
866 * amdgpu_block_invalid_rreg - dummy reg read function
867 *
982a820b 868 * @adev: amdgpu_device pointer
d38ceaf9
AD
869 * @block: offset of instance
870 * @reg: offset of register
871 *
872 * Dummy register read function. Used for register blocks
873 * that certain asics don't have (all asics).
874 * Returns the value in the register.
875 */
876static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
877 uint32_t block, uint32_t reg)
878{
879 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
880 reg, block);
881 BUG();
882 return 0;
883}
884
885/**
886 * amdgpu_block_invalid_wreg - dummy reg write function
887 *
982a820b 888 * @adev: amdgpu_device pointer
d38ceaf9
AD
889 * @block: offset of instance
890 * @reg: offset of register
891 * @v: value to write to the register
892 *
893 * Dummy register read function. Used for register blocks
894 * that certain asics don't have (all asics).
895 */
896static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
897 uint32_t block,
898 uint32_t reg, uint32_t v)
899{
900 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
901 reg, block, v);
902 BUG();
903}
904
4d2997ab
AD
905/**
906 * amdgpu_device_asic_init - Wrapper for atom asic_init
907 *
982a820b 908 * @adev: amdgpu_device pointer
4d2997ab
AD
909 *
910 * Does any asic specific work and then calls atom asic init.
911 */
912static int amdgpu_device_asic_init(struct amdgpu_device *adev)
913{
914 amdgpu_asic_pre_asic_init(adev);
915
85d1bcc6
HZ
916 if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
917 return amdgpu_atomfirmware_asic_init(adev, true);
918 else
919 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
4d2997ab
AD
920}
921
e3ecdffa
AD
922/**
923 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
924 *
982a820b 925 * @adev: amdgpu_device pointer
e3ecdffa
AD
926 *
927 * Allocates a scratch page of VRAM for use by various things in the
928 * driver.
929 */
06ec9070 930static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 931{
a4a02777
CK
932 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
933 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
934 &adev->vram_scratch.robj,
935 &adev->vram_scratch.gpu_addr,
936 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
937}
938
e3ecdffa
AD
939/**
940 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
941 *
982a820b 942 * @adev: amdgpu_device pointer
e3ecdffa
AD
943 *
944 * Frees the VRAM scratch page.
945 */
06ec9070 946static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 947{
078af1a3 948 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
949}
950
951/**
9c3f2b54 952 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
953 *
954 * @adev: amdgpu_device pointer
955 * @registers: pointer to the register array
956 * @array_size: size of the register array
957 *
958 * Programs an array or registers with and and or masks.
959 * This is a helper for setting golden registers.
960 */
9c3f2b54
AD
961void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
962 const u32 *registers,
963 const u32 array_size)
d38ceaf9
AD
964{
965 u32 tmp, reg, and_mask, or_mask;
966 int i;
967
968 if (array_size % 3)
969 return;
970
971 for (i = 0; i < array_size; i +=3) {
972 reg = registers[i + 0];
973 and_mask = registers[i + 1];
974 or_mask = registers[i + 2];
975
976 if (and_mask == 0xffffffff) {
977 tmp = or_mask;
978 } else {
979 tmp = RREG32(reg);
980 tmp &= ~and_mask;
e0d07657
HZ
981 if (adev->family >= AMDGPU_FAMILY_AI)
982 tmp |= (or_mask & and_mask);
983 else
984 tmp |= or_mask;
d38ceaf9
AD
985 }
986 WREG32(reg, tmp);
987 }
988}
989
e3ecdffa
AD
990/**
991 * amdgpu_device_pci_config_reset - reset the GPU
992 *
993 * @adev: amdgpu_device pointer
994 *
995 * Resets the GPU using the pci config reset sequence.
996 * Only applicable to asics prior to vega10.
997 */
8111c387 998void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
999{
1000 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1001}
1002
af484df8
AD
1003/**
1004 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1005 *
1006 * @adev: amdgpu_device pointer
1007 *
1008 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1009 */
1010int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1011{
1012 return pci_reset_function(adev->pdev);
1013}
1014
d38ceaf9
AD
1015/*
1016 * GPU doorbell aperture helpers function.
1017 */
1018/**
06ec9070 1019 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
1020 *
1021 * @adev: amdgpu_device pointer
1022 *
1023 * Init doorbell driver information (CIK)
1024 * Returns 0 on success, error on failure.
1025 */
06ec9070 1026static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 1027{
6585661d 1028
705e519e
CK
1029 /* No doorbell on SI hardware generation */
1030 if (adev->asic_type < CHIP_BONAIRE) {
1031 adev->doorbell.base = 0;
1032 adev->doorbell.size = 0;
1033 adev->doorbell.num_doorbells = 0;
1034 adev->doorbell.ptr = NULL;
1035 return 0;
1036 }
1037
d6895ad3
CK
1038 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1039 return -EINVAL;
1040
22357775
AD
1041 amdgpu_asic_init_doorbell_index(adev);
1042
d38ceaf9
AD
1043 /* doorbell bar mapping */
1044 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1045 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1046
de33a329
JX
1047 if (adev->enable_mes) {
1048 adev->doorbell.num_doorbells =
1049 adev->doorbell.size / sizeof(u32);
1050 } else {
1051 adev->doorbell.num_doorbells =
1052 min_t(u32, adev->doorbell.size / sizeof(u32),
1053 adev->doorbell_index.max_assignment+1);
1054 if (adev->doorbell.num_doorbells == 0)
1055 return -EINVAL;
1056
1057 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
1058 * paging queue doorbell use the second page. The
1059 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1060 * doorbells are in the first page. So with paging queue enabled,
1061 * the max num_doorbells should + 1 page (0x400 in dword)
1062 */
1063 if (adev->asic_type >= CHIP_VEGA10)
1064 adev->doorbell.num_doorbells += 0x400;
1065 }
ec3db8a6 1066
8972e5d2
CK
1067 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1068 adev->doorbell.num_doorbells *
1069 sizeof(u32));
1070 if (adev->doorbell.ptr == NULL)
d38ceaf9 1071 return -ENOMEM;
d38ceaf9
AD
1072
1073 return 0;
1074}
1075
1076/**
06ec9070 1077 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
1078 *
1079 * @adev: amdgpu_device pointer
1080 *
1081 * Tear down doorbell driver information (CIK)
1082 */
06ec9070 1083static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1084{
1085 iounmap(adev->doorbell.ptr);
1086 adev->doorbell.ptr = NULL;
1087}
1088
22cb0164 1089
d38ceaf9
AD
1090
1091/*
06ec9070 1092 * amdgpu_device_wb_*()
455a7bc2 1093 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1094 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1095 */
1096
1097/**
06ec9070 1098 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1099 *
1100 * @adev: amdgpu_device pointer
1101 *
1102 * Disables Writeback and frees the Writeback memory (all asics).
1103 * Used at driver shutdown.
1104 */
06ec9070 1105static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1106{
1107 if (adev->wb.wb_obj) {
a76ed485
AD
1108 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1109 &adev->wb.gpu_addr,
1110 (void **)&adev->wb.wb);
d38ceaf9
AD
1111 adev->wb.wb_obj = NULL;
1112 }
1113}
1114
1115/**
03f2abb0 1116 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
d38ceaf9
AD
1117 *
1118 * @adev: amdgpu_device pointer
1119 *
455a7bc2 1120 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1121 * Used at driver startup.
1122 * Returns 0 on success or an -error on failure.
1123 */
06ec9070 1124static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1125{
1126 int r;
1127
1128 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1129 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1130 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1131 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1132 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1133 (void **)&adev->wb.wb);
d38ceaf9
AD
1134 if (r) {
1135 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1136 return r;
1137 }
d38ceaf9
AD
1138
1139 adev->wb.num_wb = AMDGPU_MAX_WB;
1140 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1141
1142 /* clear wb memory */
73469585 1143 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1144 }
1145
1146 return 0;
1147}
1148
1149/**
131b4b36 1150 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1151 *
1152 * @adev: amdgpu_device pointer
1153 * @wb: wb index
1154 *
1155 * Allocate a wb slot for use by the driver (all asics).
1156 * Returns 0 on success or -EINVAL on failure.
1157 */
131b4b36 1158int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1159{
1160 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1161
97407b63 1162 if (offset < adev->wb.num_wb) {
7014285a 1163 __set_bit(offset, adev->wb.used);
63ae07ca 1164 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1165 return 0;
1166 } else {
1167 return -EINVAL;
1168 }
1169}
1170
d38ceaf9 1171/**
131b4b36 1172 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1173 *
1174 * @adev: amdgpu_device pointer
1175 * @wb: wb index
1176 *
1177 * Free a wb slot allocated for use by the driver (all asics)
1178 */
131b4b36 1179void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1180{
73469585 1181 wb >>= 3;
d38ceaf9 1182 if (wb < adev->wb.num_wb)
73469585 1183 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1184}
1185
d6895ad3
CK
1186/**
1187 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1188 *
1189 * @adev: amdgpu_device pointer
1190 *
1191 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1192 * to fail, but if any of the BARs is not accessible after the size we abort
1193 * driver loading by returning -ENODEV.
1194 */
1195int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1196{
453f617a 1197 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1198 struct pci_bus *root;
1199 struct resource *res;
1200 unsigned i;
d6895ad3
CK
1201 u16 cmd;
1202 int r;
1203
0c03b912 1204 /* Bypass for VF */
1205 if (amdgpu_sriov_vf(adev))
1206 return 0;
1207
b7221f2b
AD
1208 /* skip if the bios has already enabled large BAR */
1209 if (adev->gmc.real_vram_size &&
1210 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1211 return 0;
1212
31b8adab
CK
1213 /* Check if the root BUS has 64bit memory resources */
1214 root = adev->pdev->bus;
1215 while (root->parent)
1216 root = root->parent;
1217
1218 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1219 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1220 res->start > 0x100000000ull)
1221 break;
1222 }
1223
1224 /* Trying to resize is pointless without a root hub window above 4GB */
1225 if (!res)
1226 return 0;
1227
453f617a
ND
1228 /* Limit the BAR size to what is available */
1229 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1230 rbar_size);
1231
d6895ad3
CK
1232 /* Disable memory decoding while we change the BAR addresses and size */
1233 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1234 pci_write_config_word(adev->pdev, PCI_COMMAND,
1235 cmd & ~PCI_COMMAND_MEMORY);
1236
1237 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 1238 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
1239 if (adev->asic_type >= CHIP_BONAIRE)
1240 pci_release_resource(adev->pdev, 2);
1241
1242 pci_release_resource(adev->pdev, 0);
1243
1244 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1245 if (r == -ENOSPC)
1246 DRM_INFO("Not enough PCI address space for a large BAR.");
1247 else if (r && r != -ENOTSUPP)
1248 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1249
1250 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1251
1252 /* When the doorbell or fb BAR isn't available we have no chance of
1253 * using the device.
1254 */
06ec9070 1255 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
1256 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1257 return -ENODEV;
1258
1259 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1260
1261 return 0;
1262}
a05502e5 1263
d38ceaf9
AD
1264/*
1265 * GPU helpers function.
1266 */
1267/**
39c640c0 1268 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1269 *
1270 * @adev: amdgpu_device pointer
1271 *
c836fec5
JQ
1272 * Check if the asic has been initialized (all asics) at driver startup
1273 * or post is needed if hw reset is performed.
1274 * Returns true if need or false if not.
d38ceaf9 1275 */
39c640c0 1276bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1277{
1278 uint32_t reg;
1279
bec86378
ML
1280 if (amdgpu_sriov_vf(adev))
1281 return false;
1282
1283 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1284 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1285 * some old smc fw still need driver do vPost otherwise gpu hang, while
1286 * those smc fw version above 22.15 doesn't have this flaw, so we force
1287 * vpost executed for smc version below 22.15
bec86378
ML
1288 */
1289 if (adev->asic_type == CHIP_FIJI) {
1290 int err;
1291 uint32_t fw_ver;
1292 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1293 /* force vPost if error occured */
1294 if (err)
1295 return true;
1296
1297 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1298 if (fw_ver < 0x00160e00)
1299 return true;
bec86378 1300 }
bec86378 1301 }
91fe77eb 1302
e3c1b071 1303 /* Don't post if we need to reset whole hive on init */
1304 if (adev->gmc.xgmi.pending_reset)
1305 return false;
1306
91fe77eb 1307 if (adev->has_hw_reset) {
1308 adev->has_hw_reset = false;
1309 return true;
1310 }
1311
1312 /* bios scratch used on CIK+ */
1313 if (adev->asic_type >= CHIP_BONAIRE)
1314 return amdgpu_atombios_scratch_need_asic_init(adev);
1315
1316 /* check MEM_SIZE for older asics */
1317 reg = amdgpu_asic_get_config_memsize(adev);
1318
1319 if ((reg != 0) && (reg != 0xffffffff))
1320 return false;
1321
1322 return true;
bec86378
ML
1323}
1324
0ab5d711
ML
1325/**
1326 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1327 *
1328 * @adev: amdgpu_device pointer
1329 *
1330 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1331 * be set for this device.
1332 *
1333 * Returns true if it should be used or false if not.
1334 */
1335bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1336{
1337 switch (amdgpu_aspm) {
1338 case -1:
1339 break;
1340 case 0:
1341 return false;
1342 case 1:
1343 return true;
1344 default:
1345 return false;
1346 }
1347 return pcie_aspm_enabled(adev->pdev);
1348}
1349
d38ceaf9
AD
1350/* if we get transitioned to only one device, take VGA back */
1351/**
06ec9070 1352 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9 1353 *
bf44e8ce 1354 * @pdev: PCI device pointer
d38ceaf9
AD
1355 * @state: enable/disable vga decode
1356 *
1357 * Enable/disable vga decode (all asics).
1358 * Returns VGA resource flags.
1359 */
bf44e8ce
CH
1360static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1361 bool state)
d38ceaf9 1362{
bf44e8ce 1363 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
d38ceaf9
AD
1364 amdgpu_asic_set_vga_state(adev, state);
1365 if (state)
1366 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1367 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1368 else
1369 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1370}
1371
e3ecdffa
AD
1372/**
1373 * amdgpu_device_check_block_size - validate the vm block size
1374 *
1375 * @adev: amdgpu_device pointer
1376 *
1377 * Validates the vm block size specified via module parameter.
1378 * The vm block size defines number of bits in page table versus page directory,
1379 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1380 * page table and the remaining bits are in the page directory.
1381 */
06ec9070 1382static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1383{
1384 /* defines number of bits in page table versus page directory,
1385 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1386 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
1387 if (amdgpu_vm_block_size == -1)
1388 return;
a1adf8be 1389
bab4fee7 1390 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1391 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1392 amdgpu_vm_block_size);
97489129 1393 amdgpu_vm_block_size = -1;
a1adf8be 1394 }
a1adf8be
CZ
1395}
1396
e3ecdffa
AD
1397/**
1398 * amdgpu_device_check_vm_size - validate the vm size
1399 *
1400 * @adev: amdgpu_device pointer
1401 *
1402 * Validates the vm size in GB specified via module parameter.
1403 * The VM size is the size of the GPU virtual memory space in GB.
1404 */
06ec9070 1405static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1406{
64dab074
AD
1407 /* no need to check the default value */
1408 if (amdgpu_vm_size == -1)
1409 return;
1410
83ca145d
ZJ
1411 if (amdgpu_vm_size < 1) {
1412 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1413 amdgpu_vm_size);
f3368128 1414 amdgpu_vm_size = -1;
83ca145d 1415 }
83ca145d
ZJ
1416}
1417
7951e376
RZ
1418static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1419{
1420 struct sysinfo si;
a9d4fe2f 1421 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1422 uint64_t total_memory;
1423 uint64_t dram_size_seven_GB = 0x1B8000000;
1424 uint64_t dram_size_three_GB = 0xB8000000;
1425
1426 if (amdgpu_smu_memory_pool_size == 0)
1427 return;
1428
1429 if (!is_os_64) {
1430 DRM_WARN("Not 64-bit OS, feature not supported\n");
1431 goto def_value;
1432 }
1433 si_meminfo(&si);
1434 total_memory = (uint64_t)si.totalram * si.mem_unit;
1435
1436 if ((amdgpu_smu_memory_pool_size == 1) ||
1437 (amdgpu_smu_memory_pool_size == 2)) {
1438 if (total_memory < dram_size_three_GB)
1439 goto def_value1;
1440 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1441 (amdgpu_smu_memory_pool_size == 8)) {
1442 if (total_memory < dram_size_seven_GB)
1443 goto def_value1;
1444 } else {
1445 DRM_WARN("Smu memory pool size not supported\n");
1446 goto def_value;
1447 }
1448 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1449
1450 return;
1451
1452def_value1:
1453 DRM_WARN("No enough system memory\n");
1454def_value:
1455 adev->pm.smu_prv_buffer_size = 0;
1456}
1457
9f6a7857
HR
1458static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1459{
1460 if (!(adev->flags & AMD_IS_APU) ||
1461 adev->asic_type < CHIP_RAVEN)
1462 return 0;
1463
1464 switch (adev->asic_type) {
1465 case CHIP_RAVEN:
1466 if (adev->pdev->device == 0x15dd)
1467 adev->apu_flags |= AMD_APU_IS_RAVEN;
1468 if (adev->pdev->device == 0x15d8)
1469 adev->apu_flags |= AMD_APU_IS_PICASSO;
1470 break;
1471 case CHIP_RENOIR:
1472 if ((adev->pdev->device == 0x1636) ||
1473 (adev->pdev->device == 0x164c))
1474 adev->apu_flags |= AMD_APU_IS_RENOIR;
1475 else
1476 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1477 break;
1478 case CHIP_VANGOGH:
1479 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1480 break;
1481 case CHIP_YELLOW_CARP:
1482 break;
d0f56dc2 1483 case CHIP_CYAN_SKILLFISH:
dfcc3e8c
AD
1484 if ((adev->pdev->device == 0x13FE) ||
1485 (adev->pdev->device == 0x143F))
d0f56dc2
TZ
1486 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1487 break;
9f6a7857 1488 default:
4eaf21b7 1489 break;
9f6a7857
HR
1490 }
1491
1492 return 0;
1493}
1494
d38ceaf9 1495/**
06ec9070 1496 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1497 *
1498 * @adev: amdgpu_device pointer
1499 *
1500 * Validates certain module parameters and updates
1501 * the associated values used by the driver (all asics).
1502 */
912dfc84 1503static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1504{
5b011235
CZ
1505 if (amdgpu_sched_jobs < 4) {
1506 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1507 amdgpu_sched_jobs);
1508 amdgpu_sched_jobs = 4;
76117507 1509 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
1510 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1511 amdgpu_sched_jobs);
1512 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1513 }
d38ceaf9 1514
83e74db6 1515 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1516 /* gart size must be greater or equal to 32M */
1517 dev_warn(adev->dev, "gart size (%d) too small\n",
1518 amdgpu_gart_size);
83e74db6 1519 amdgpu_gart_size = -1;
d38ceaf9
AD
1520 }
1521
36d38372 1522 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1523 /* gtt size must be greater or equal to 32M */
36d38372
CK
1524 dev_warn(adev->dev, "gtt size (%d) too small\n",
1525 amdgpu_gtt_size);
1526 amdgpu_gtt_size = -1;
d38ceaf9
AD
1527 }
1528
d07f14be
RH
1529 /* valid range is between 4 and 9 inclusive */
1530 if (amdgpu_vm_fragment_size != -1 &&
1531 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1532 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1533 amdgpu_vm_fragment_size = -1;
1534 }
1535
5d5bd5e3
KW
1536 if (amdgpu_sched_hw_submission < 2) {
1537 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1538 amdgpu_sched_hw_submission);
1539 amdgpu_sched_hw_submission = 2;
1540 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1541 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1542 amdgpu_sched_hw_submission);
1543 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1544 }
1545
2656fd23
AG
1546 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1547 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1548 amdgpu_reset_method = -1;
1549 }
1550
7951e376
RZ
1551 amdgpu_device_check_smu_prv_buffer_size(adev);
1552
06ec9070 1553 amdgpu_device_check_vm_size(adev);
d38ceaf9 1554
06ec9070 1555 amdgpu_device_check_block_size(adev);
6a7f76e7 1556
19aede77 1557 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1558
c6252390 1559 amdgpu_gmc_tmz_set(adev);
01a8dcec 1560
9b498efa 1561
e3c00faa 1562 return 0;
d38ceaf9
AD
1563}
1564
1565/**
1566 * amdgpu_switcheroo_set_state - set switcheroo state
1567 *
1568 * @pdev: pci dev pointer
1694467b 1569 * @state: vga_switcheroo state
d38ceaf9
AD
1570 *
1571 * Callback for the switcheroo driver. Suspends or resumes the
1572 * the asics before or after it is powered up using ACPI methods.
1573 */
8aba21b7
LT
1574static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1575 enum vga_switcheroo_state state)
d38ceaf9
AD
1576{
1577 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1578 int r;
d38ceaf9 1579
b98c6299 1580 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1581 return;
1582
1583 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1584 pr_info("switched on\n");
d38ceaf9
AD
1585 /* don't suspend or resume card normally */
1586 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1587
8f66090b
TZ
1588 pci_set_power_state(pdev, PCI_D0);
1589 amdgpu_device_load_pci_state(pdev);
1590 r = pci_enable_device(pdev);
de185019
AD
1591 if (r)
1592 DRM_WARN("pci_enable_device failed (%d)\n", r);
1593 amdgpu_device_resume(dev, true);
d38ceaf9 1594
d38ceaf9 1595 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1596 } else {
dd4fa6c1 1597 pr_info("switched off\n");
d38ceaf9 1598 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1599 amdgpu_device_suspend(dev, true);
8f66090b 1600 amdgpu_device_cache_pci_state(pdev);
de185019 1601 /* Shut down the device */
8f66090b
TZ
1602 pci_disable_device(pdev);
1603 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1604 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1605 }
1606}
1607
1608/**
1609 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1610 *
1611 * @pdev: pci dev pointer
1612 *
1613 * Callback for the switcheroo driver. Check of the switcheroo
1614 * state can be changed.
1615 * Returns true if the state can be changed, false if not.
1616 */
1617static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1618{
1619 struct drm_device *dev = pci_get_drvdata(pdev);
1620
1621 /*
1622 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1623 * locking inversion with the driver load path. And the access here is
1624 * completely racy anyway. So don't bother with locking for now.
1625 */
7e13ad89 1626 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1627}
1628
1629static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1630 .set_gpu_state = amdgpu_switcheroo_set_state,
1631 .reprobe = NULL,
1632 .can_switch = amdgpu_switcheroo_can_switch,
1633};
1634
e3ecdffa
AD
1635/**
1636 * amdgpu_device_ip_set_clockgating_state - set the CG state
1637 *
87e3f136 1638 * @dev: amdgpu_device pointer
e3ecdffa
AD
1639 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1640 * @state: clockgating state (gate or ungate)
1641 *
1642 * Sets the requested clockgating state for all instances of
1643 * the hardware IP specified.
1644 * Returns the error code from the last instance.
1645 */
43fa561f 1646int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1647 enum amd_ip_block_type block_type,
1648 enum amd_clockgating_state state)
d38ceaf9 1649{
43fa561f 1650 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1651 int i, r = 0;
1652
1653 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1654 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1655 continue;
c722865a
RZ
1656 if (adev->ip_blocks[i].version->type != block_type)
1657 continue;
1658 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1659 continue;
1660 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1661 (void *)adev, state);
1662 if (r)
1663 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1664 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1665 }
1666 return r;
1667}
1668
e3ecdffa
AD
1669/**
1670 * amdgpu_device_ip_set_powergating_state - set the PG state
1671 *
87e3f136 1672 * @dev: amdgpu_device pointer
e3ecdffa
AD
1673 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1674 * @state: powergating state (gate or ungate)
1675 *
1676 * Sets the requested powergating state for all instances of
1677 * the hardware IP specified.
1678 * Returns the error code from the last instance.
1679 */
43fa561f 1680int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1681 enum amd_ip_block_type block_type,
1682 enum amd_powergating_state state)
d38ceaf9 1683{
43fa561f 1684 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1685 int i, r = 0;
1686
1687 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1688 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1689 continue;
c722865a
RZ
1690 if (adev->ip_blocks[i].version->type != block_type)
1691 continue;
1692 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1693 continue;
1694 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1695 (void *)adev, state);
1696 if (r)
1697 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1698 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1699 }
1700 return r;
1701}
1702
e3ecdffa
AD
1703/**
1704 * amdgpu_device_ip_get_clockgating_state - get the CG state
1705 *
1706 * @adev: amdgpu_device pointer
1707 * @flags: clockgating feature flags
1708 *
1709 * Walks the list of IPs on the device and updates the clockgating
1710 * flags for each IP.
1711 * Updates @flags with the feature flags for each hardware IP where
1712 * clockgating is enabled.
1713 */
2990a1fc 1714void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
25faeddc 1715 u64 *flags)
6cb2d4e4
HR
1716{
1717 int i;
1718
1719 for (i = 0; i < adev->num_ip_blocks; i++) {
1720 if (!adev->ip_blocks[i].status.valid)
1721 continue;
1722 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1723 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1724 }
1725}
1726
e3ecdffa
AD
1727/**
1728 * amdgpu_device_ip_wait_for_idle - wait for idle
1729 *
1730 * @adev: amdgpu_device pointer
1731 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1732 *
1733 * Waits for the request hardware IP to be idle.
1734 * Returns 0 for success or a negative error code on failure.
1735 */
2990a1fc
AD
1736int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1737 enum amd_ip_block_type block_type)
5dbbb60b
AD
1738{
1739 int i, r;
1740
1741 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1742 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1743 continue;
a1255107
AD
1744 if (adev->ip_blocks[i].version->type == block_type) {
1745 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1746 if (r)
1747 return r;
1748 break;
1749 }
1750 }
1751 return 0;
1752
1753}
1754
e3ecdffa
AD
1755/**
1756 * amdgpu_device_ip_is_idle - is the hardware IP idle
1757 *
1758 * @adev: amdgpu_device pointer
1759 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1760 *
1761 * Check if the hardware IP is idle or not.
1762 * Returns true if it the IP is idle, false if not.
1763 */
2990a1fc
AD
1764bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1765 enum amd_ip_block_type block_type)
5dbbb60b
AD
1766{
1767 int i;
1768
1769 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1770 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1771 continue;
a1255107
AD
1772 if (adev->ip_blocks[i].version->type == block_type)
1773 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1774 }
1775 return true;
1776
1777}
1778
e3ecdffa
AD
1779/**
1780 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1781 *
1782 * @adev: amdgpu_device pointer
87e3f136 1783 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1784 *
1785 * Returns a pointer to the hardware IP block structure
1786 * if it exists for the asic, otherwise NULL.
1787 */
2990a1fc
AD
1788struct amdgpu_ip_block *
1789amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1790 enum amd_ip_block_type type)
d38ceaf9
AD
1791{
1792 int i;
1793
1794 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1795 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1796 return &adev->ip_blocks[i];
1797
1798 return NULL;
1799}
1800
1801/**
2990a1fc 1802 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1803 *
1804 * @adev: amdgpu_device pointer
5fc3aeeb 1805 * @type: enum amd_ip_block_type
d38ceaf9
AD
1806 * @major: major version
1807 * @minor: minor version
1808 *
1809 * return 0 if equal or greater
1810 * return 1 if smaller or the ip_block doesn't exist
1811 */
2990a1fc
AD
1812int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1813 enum amd_ip_block_type type,
1814 u32 major, u32 minor)
d38ceaf9 1815{
2990a1fc 1816 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1817
a1255107
AD
1818 if (ip_block && ((ip_block->version->major > major) ||
1819 ((ip_block->version->major == major) &&
1820 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1821 return 0;
1822
1823 return 1;
1824}
1825
a1255107 1826/**
2990a1fc 1827 * amdgpu_device_ip_block_add
a1255107
AD
1828 *
1829 * @adev: amdgpu_device pointer
1830 * @ip_block_version: pointer to the IP to add
1831 *
1832 * Adds the IP block driver information to the collection of IPs
1833 * on the asic.
1834 */
2990a1fc
AD
1835int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1836 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1837{
1838 if (!ip_block_version)
1839 return -EINVAL;
1840
7bd939d0
LG
1841 switch (ip_block_version->type) {
1842 case AMD_IP_BLOCK_TYPE_VCN:
1843 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1844 return 0;
1845 break;
1846 case AMD_IP_BLOCK_TYPE_JPEG:
1847 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1848 return 0;
1849 break;
1850 default:
1851 break;
1852 }
1853
e966a725 1854 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1855 ip_block_version->funcs->name);
1856
a1255107
AD
1857 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1858
1859 return 0;
1860}
1861
e3ecdffa
AD
1862/**
1863 * amdgpu_device_enable_virtual_display - enable virtual display feature
1864 *
1865 * @adev: amdgpu_device pointer
1866 *
1867 * Enabled the virtual display feature if the user has enabled it via
1868 * the module parameter virtual_display. This feature provides a virtual
1869 * display hardware on headless boards or in virtualized environments.
1870 * This function parses and validates the configuration string specified by
1871 * the user and configues the virtual display configuration (number of
1872 * virtual connectors, crtcs, etc.) specified.
1873 */
483ef985 1874static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1875{
1876 adev->enable_virtual_display = false;
1877
1878 if (amdgpu_virtual_display) {
8f66090b 1879 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1880 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1881
1882 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1883 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1884 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1885 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1886 if (!strcmp("all", pciaddname)
1887 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1888 long num_crtc;
1889 int res = -1;
1890
9accf2fd 1891 adev->enable_virtual_display = true;
0f66356d
ED
1892
1893 if (pciaddname_tmp)
1894 res = kstrtol(pciaddname_tmp, 10,
1895 &num_crtc);
1896
1897 if (!res) {
1898 if (num_crtc < 1)
1899 num_crtc = 1;
1900 if (num_crtc > 6)
1901 num_crtc = 6;
1902 adev->mode_info.num_crtc = num_crtc;
1903 } else {
1904 adev->mode_info.num_crtc = 1;
1905 }
9accf2fd
ED
1906 break;
1907 }
1908 }
1909
0f66356d
ED
1910 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1911 amdgpu_virtual_display, pci_address_name,
1912 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1913
1914 kfree(pciaddstr);
1915 }
1916}
1917
e3ecdffa
AD
1918/**
1919 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1920 *
1921 * @adev: amdgpu_device pointer
1922 *
1923 * Parses the asic configuration parameters specified in the gpu info
1924 * firmware and makes them availale to the driver for use in configuring
1925 * the asic.
1926 * Returns 0 on success, -EINVAL on failure.
1927 */
e2a75f88
AD
1928static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1929{
e2a75f88 1930 const char *chip_name;
c0a43457 1931 char fw_name[40];
e2a75f88
AD
1932 int err;
1933 const struct gpu_info_firmware_header_v1_0 *hdr;
1934
ab4fe3e1
HR
1935 adev->firmware.gpu_info_fw = NULL;
1936
72de33f8 1937 if (adev->mman.discovery_bin) {
cc375d8c
TY
1938 /*
1939 * FIXME: The bounding box is still needed by Navi12, so
e24d0e91 1940 * temporarily read it from gpu_info firmware. Should be dropped
cc375d8c
TY
1941 * when DAL no longer needs it.
1942 */
1943 if (adev->asic_type != CHIP_NAVI12)
1944 return 0;
258620d0
AD
1945 }
1946
e2a75f88 1947 switch (adev->asic_type) {
e2a75f88
AD
1948#ifdef CONFIG_DRM_AMDGPU_SI
1949 case CHIP_VERDE:
1950 case CHIP_TAHITI:
1951 case CHIP_PITCAIRN:
1952 case CHIP_OLAND:
1953 case CHIP_HAINAN:
1954#endif
1955#ifdef CONFIG_DRM_AMDGPU_CIK
1956 case CHIP_BONAIRE:
1957 case CHIP_HAWAII:
1958 case CHIP_KAVERI:
1959 case CHIP_KABINI:
1960 case CHIP_MULLINS:
1961#endif
da87c30b
AD
1962 case CHIP_TOPAZ:
1963 case CHIP_TONGA:
1964 case CHIP_FIJI:
1965 case CHIP_POLARIS10:
1966 case CHIP_POLARIS11:
1967 case CHIP_POLARIS12:
1968 case CHIP_VEGAM:
1969 case CHIP_CARRIZO:
1970 case CHIP_STONEY:
27c0bc71 1971 case CHIP_VEGA20:
44b3253a 1972 case CHIP_ALDEBARAN:
84d244a3
JC
1973 case CHIP_SIENNA_CICHLID:
1974 case CHIP_NAVY_FLOUNDER:
eac88a5f 1975 case CHIP_DIMGREY_CAVEFISH:
0e5f4b09 1976 case CHIP_BEIGE_GOBY:
e2a75f88
AD
1977 default:
1978 return 0;
1979 case CHIP_VEGA10:
1980 chip_name = "vega10";
1981 break;
3f76dced
AD
1982 case CHIP_VEGA12:
1983 chip_name = "vega12";
1984 break;
2d2e5e7e 1985 case CHIP_RAVEN:
54f78a76 1986 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1987 chip_name = "raven2";
54f78a76 1988 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1989 chip_name = "picasso";
54c4d17e
FX
1990 else
1991 chip_name = "raven";
2d2e5e7e 1992 break;
65e60f6e
LM
1993 case CHIP_ARCTURUS:
1994 chip_name = "arcturus";
1995 break;
42b325e5
XY
1996 case CHIP_NAVI12:
1997 chip_name = "navi12";
1998 break;
e2a75f88
AD
1999 }
2000
2001 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 2002 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
2003 if (err) {
2004 dev_err(adev->dev,
2005 "Failed to load gpu_info firmware \"%s\"\n",
2006 fw_name);
2007 goto out;
2008 }
ab4fe3e1 2009 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
2010 if (err) {
2011 dev_err(adev->dev,
2012 "Failed to validate gpu_info firmware \"%s\"\n",
2013 fw_name);
2014 goto out;
2015 }
2016
ab4fe3e1 2017 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
2018 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2019
2020 switch (hdr->version_major) {
2021 case 1:
2022 {
2023 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 2024 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
2025 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2026
cc375d8c
TY
2027 /*
2028 * Should be droped when DAL no longer needs it.
2029 */
2030 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
2031 goto parse_soc_bounding_box;
2032
b5ab16bf
AD
2033 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2034 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2035 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2036 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 2037 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
2038 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2039 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2040 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2041 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2042 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 2043 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
2044 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2045 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
2046 adev->gfx.cu_info.max_waves_per_simd =
2047 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2048 adev->gfx.cu_info.max_scratch_slots_per_cu =
2049 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2050 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 2051 if (hdr->version_minor >= 1) {
35c2e910
HZ
2052 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2053 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2054 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2055 adev->gfx.config.num_sc_per_sh =
2056 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2057 adev->gfx.config.num_packer_per_sc =
2058 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2059 }
ec51d3fa
XY
2060
2061parse_soc_bounding_box:
ec51d3fa
XY
2062 /*
2063 * soc bounding box info is not integrated in disocovery table,
258620d0 2064 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 2065 */
48321c3d
HW
2066 if (hdr->version_minor == 2) {
2067 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2068 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2069 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2070 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2071 }
e2a75f88
AD
2072 break;
2073 }
2074 default:
2075 dev_err(adev->dev,
2076 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2077 err = -EINVAL;
2078 goto out;
2079 }
2080out:
e2a75f88
AD
2081 return err;
2082}
2083
e3ecdffa
AD
2084/**
2085 * amdgpu_device_ip_early_init - run early init for hardware IPs
2086 *
2087 * @adev: amdgpu_device pointer
2088 *
2089 * Early initialization pass for hardware IPs. The hardware IPs that make
2090 * up each asic are discovered each IP's early_init callback is run. This
2091 * is the first stage in initializing the asic.
2092 * Returns 0 on success, negative error code on failure.
2093 */
06ec9070 2094static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 2095{
901e2be2
AD
2096 struct drm_device *dev = adev_to_drm(adev);
2097 struct pci_dev *parent;
aaa36a97 2098 int i, r;
d38ceaf9 2099
483ef985 2100 amdgpu_device_enable_virtual_display(adev);
a6be7570 2101
00a979f3 2102 if (amdgpu_sriov_vf(adev)) {
00a979f3 2103 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
2104 if (r)
2105 return r;
00a979f3
WS
2106 }
2107
d38ceaf9 2108 switch (adev->asic_type) {
33f34802
KW
2109#ifdef CONFIG_DRM_AMDGPU_SI
2110 case CHIP_VERDE:
2111 case CHIP_TAHITI:
2112 case CHIP_PITCAIRN:
2113 case CHIP_OLAND:
2114 case CHIP_HAINAN:
295d0daf 2115 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
2116 r = si_set_ip_blocks(adev);
2117 if (r)
2118 return r;
2119 break;
2120#endif
a2e73f56
AD
2121#ifdef CONFIG_DRM_AMDGPU_CIK
2122 case CHIP_BONAIRE:
2123 case CHIP_HAWAII:
2124 case CHIP_KAVERI:
2125 case CHIP_KABINI:
2126 case CHIP_MULLINS:
e1ad2d53 2127 if (adev->flags & AMD_IS_APU)
a2e73f56 2128 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
2129 else
2130 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
2131
2132 r = cik_set_ip_blocks(adev);
2133 if (r)
2134 return r;
2135 break;
2136#endif
da87c30b
AD
2137 case CHIP_TOPAZ:
2138 case CHIP_TONGA:
2139 case CHIP_FIJI:
2140 case CHIP_POLARIS10:
2141 case CHIP_POLARIS11:
2142 case CHIP_POLARIS12:
2143 case CHIP_VEGAM:
2144 case CHIP_CARRIZO:
2145 case CHIP_STONEY:
2146 if (adev->flags & AMD_IS_APU)
2147 adev->family = AMDGPU_FAMILY_CZ;
2148 else
2149 adev->family = AMDGPU_FAMILY_VI;
2150
2151 r = vi_set_ip_blocks(adev);
2152 if (r)
2153 return r;
2154 break;
d38ceaf9 2155 default:
63352b7f
AD
2156 r = amdgpu_discovery_set_ip_blocks(adev);
2157 if (r)
2158 return r;
2159 break;
d38ceaf9
AD
2160 }
2161
901e2be2
AD
2162 if (amdgpu_has_atpx() &&
2163 (amdgpu_is_atpx_hybrid() ||
2164 amdgpu_has_atpx_dgpu_power_cntl()) &&
2165 ((adev->flags & AMD_IS_APU) == 0) &&
2166 !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2167 adev->flags |= AMD_IS_PX;
2168
85ac2021
AD
2169 if (!(adev->flags & AMD_IS_APU)) {
2170 parent = pci_upstream_bridge(adev->pdev);
2171 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2172 }
901e2be2 2173
9c12f5cd
JX
2174 if (!adev->enable_mes)
2175 amdgpu_amdkfd_device_probe(adev);
1884734a 2176
3b94fb10 2177 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2178 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2179 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2180 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2181 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2182
d38ceaf9
AD
2183 for (i = 0; i < adev->num_ip_blocks; i++) {
2184 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
2185 DRM_ERROR("disabled ip block: %d <%s>\n",
2186 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2187 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2188 } else {
a1255107
AD
2189 if (adev->ip_blocks[i].version->funcs->early_init) {
2190 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2191 if (r == -ENOENT) {
a1255107 2192 adev->ip_blocks[i].status.valid = false;
2c1a2784 2193 } else if (r) {
a1255107
AD
2194 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2195 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2196 return r;
2c1a2784 2197 } else {
a1255107 2198 adev->ip_blocks[i].status.valid = true;
2c1a2784 2199 }
974e6b64 2200 } else {
a1255107 2201 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2202 }
d38ceaf9 2203 }
21a249ca
AD
2204 /* get the vbios after the asic_funcs are set up */
2205 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2206 r = amdgpu_device_parse_gpu_info_fw(adev);
2207 if (r)
2208 return r;
2209
21a249ca
AD
2210 /* Read BIOS */
2211 if (!amdgpu_get_bios(adev))
2212 return -EINVAL;
2213
2214 r = amdgpu_atombios_init(adev);
2215 if (r) {
2216 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2217 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2218 return r;
2219 }
77eabc6f
PJZ
2220
2221 /*get pf2vf msg info at it's earliest time*/
2222 if (amdgpu_sriov_vf(adev))
2223 amdgpu_virt_init_data_exchange(adev);
2224
21a249ca 2225 }
d38ceaf9
AD
2226 }
2227
395d1fb9
NH
2228 adev->cg_flags &= amdgpu_cg_mask;
2229 adev->pg_flags &= amdgpu_pg_mask;
2230
d38ceaf9
AD
2231 return 0;
2232}
2233
0a4f2520
RZ
2234static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2235{
2236 int i, r;
2237
2238 for (i = 0; i < adev->num_ip_blocks; i++) {
2239 if (!adev->ip_blocks[i].status.sw)
2240 continue;
2241 if (adev->ip_blocks[i].status.hw)
2242 continue;
2243 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2244 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2245 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2246 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2247 if (r) {
2248 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2249 adev->ip_blocks[i].version->funcs->name, r);
2250 return r;
2251 }
2252 adev->ip_blocks[i].status.hw = true;
2253 }
2254 }
2255
2256 return 0;
2257}
2258
2259static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2260{
2261 int i, r;
2262
2263 for (i = 0; i < adev->num_ip_blocks; i++) {
2264 if (!adev->ip_blocks[i].status.sw)
2265 continue;
2266 if (adev->ip_blocks[i].status.hw)
2267 continue;
2268 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2269 if (r) {
2270 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2271 adev->ip_blocks[i].version->funcs->name, r);
2272 return r;
2273 }
2274 adev->ip_blocks[i].status.hw = true;
2275 }
2276
2277 return 0;
2278}
2279
7a3e0bb2
RZ
2280static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2281{
2282 int r = 0;
2283 int i;
80f41f84 2284 uint32_t smu_version;
7a3e0bb2
RZ
2285
2286 if (adev->asic_type >= CHIP_VEGA10) {
2287 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2288 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2289 continue;
2290
e3c1b071 2291 if (!adev->ip_blocks[i].status.sw)
2292 continue;
2293
482f0e53
ML
2294 /* no need to do the fw loading again if already done*/
2295 if (adev->ip_blocks[i].status.hw == true)
2296 break;
2297
53b3f8f4 2298 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2299 r = adev->ip_blocks[i].version->funcs->resume(adev);
2300 if (r) {
2301 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2302 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2303 return r;
2304 }
2305 } else {
2306 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2307 if (r) {
2308 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2309 adev->ip_blocks[i].version->funcs->name, r);
2310 return r;
7a3e0bb2 2311 }
7a3e0bb2 2312 }
482f0e53
ML
2313
2314 adev->ip_blocks[i].status.hw = true;
2315 break;
7a3e0bb2
RZ
2316 }
2317 }
482f0e53 2318
8973d9ec
ED
2319 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2320 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2321
80f41f84 2322 return r;
7a3e0bb2
RZ
2323}
2324
5fd8518d
AG
2325static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2326{
2327 long timeout;
2328 int r, i;
2329
2330 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2331 struct amdgpu_ring *ring = adev->rings[i];
2332
2333 /* No need to setup the GPU scheduler for rings that don't need it */
2334 if (!ring || ring->no_scheduler)
2335 continue;
2336
2337 switch (ring->funcs->type) {
2338 case AMDGPU_RING_TYPE_GFX:
2339 timeout = adev->gfx_timeout;
2340 break;
2341 case AMDGPU_RING_TYPE_COMPUTE:
2342 timeout = adev->compute_timeout;
2343 break;
2344 case AMDGPU_RING_TYPE_SDMA:
2345 timeout = adev->sdma_timeout;
2346 break;
2347 default:
2348 timeout = adev->video_timeout;
2349 break;
2350 }
2351
2352 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2353 ring->num_hw_submission, amdgpu_job_hang_limit,
8ab62eda
JG
2354 timeout, adev->reset_domain->wq,
2355 ring->sched_score, ring->name,
2356 adev->dev);
5fd8518d
AG
2357 if (r) {
2358 DRM_ERROR("Failed to create scheduler on ring %s.\n",
2359 ring->name);
2360 return r;
2361 }
2362 }
2363
2364 return 0;
2365}
2366
2367
e3ecdffa
AD
2368/**
2369 * amdgpu_device_ip_init - run init for hardware IPs
2370 *
2371 * @adev: amdgpu_device pointer
2372 *
2373 * Main initialization pass for hardware IPs. The list of all the hardware
2374 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2375 * are run. sw_init initializes the software state associated with each IP
2376 * and hw_init initializes the hardware associated with each IP.
2377 * Returns 0 on success, negative error code on failure.
2378 */
06ec9070 2379static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2380{
2381 int i, r;
2382
c030f2e4 2383 r = amdgpu_ras_init(adev);
2384 if (r)
2385 return r;
2386
d38ceaf9 2387 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2388 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2389 continue;
a1255107 2390 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2391 if (r) {
a1255107
AD
2392 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2393 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2394 goto init_failed;
2c1a2784 2395 }
a1255107 2396 adev->ip_blocks[i].status.sw = true;
bfca0289 2397
d38ceaf9 2398 /* need to do gmc hw init early so we can allocate gpu mem */
a1255107 2399 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
892deb48
VS
2400 /* Try to reserve bad pages early */
2401 if (amdgpu_sriov_vf(adev))
2402 amdgpu_virt_exchange_data(adev);
2403
06ec9070 2404 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
2405 if (r) {
2406 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 2407 goto init_failed;
2c1a2784 2408 }
a1255107 2409 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2410 if (r) {
2411 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2412 goto init_failed;
2c1a2784 2413 }
06ec9070 2414 r = amdgpu_device_wb_init(adev);
2c1a2784 2415 if (r) {
06ec9070 2416 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2417 goto init_failed;
2c1a2784 2418 }
a1255107 2419 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2420
2421 /* right after GMC hw init, we create CSA */
f92d5c61 2422 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
2423 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2424 AMDGPU_GEM_DOMAIN_VRAM,
2425 AMDGPU_CSA_SIZE);
2493664f
ML
2426 if (r) {
2427 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2428 goto init_failed;
2493664f
ML
2429 }
2430 }
d38ceaf9
AD
2431 }
2432 }
2433
c9ffa427 2434 if (amdgpu_sriov_vf(adev))
22c16d25 2435 amdgpu_virt_init_data_exchange(adev);
c9ffa427 2436
533aed27
AG
2437 r = amdgpu_ib_pool_init(adev);
2438 if (r) {
2439 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2440 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2441 goto init_failed;
2442 }
2443
c8963ea4
RZ
2444 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2445 if (r)
72d3f592 2446 goto init_failed;
0a4f2520
RZ
2447
2448 r = amdgpu_device_ip_hw_init_phase1(adev);
2449 if (r)
72d3f592 2450 goto init_failed;
0a4f2520 2451
7a3e0bb2
RZ
2452 r = amdgpu_device_fw_loading(adev);
2453 if (r)
72d3f592 2454 goto init_failed;
7a3e0bb2 2455
0a4f2520
RZ
2456 r = amdgpu_device_ip_hw_init_phase2(adev);
2457 if (r)
72d3f592 2458 goto init_failed;
d38ceaf9 2459
121a2bc6
AG
2460 /*
2461 * retired pages will be loaded from eeprom and reserved here,
2462 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2463 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2464 * for I2C communication which only true at this point.
b82e65a9
GC
2465 *
2466 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2467 * failure from bad gpu situation and stop amdgpu init process
2468 * accordingly. For other failed cases, it will still release all
2469 * the resource and print error message, rather than returning one
2470 * negative value to upper level.
121a2bc6
AG
2471 *
2472 * Note: theoretically, this should be called before all vram allocations
2473 * to protect retired page from abusing
2474 */
b82e65a9
GC
2475 r = amdgpu_ras_recovery_init(adev);
2476 if (r)
2477 goto init_failed;
121a2bc6 2478
cfbb6b00
AG
2479 /**
2480 * In case of XGMI grab extra reference for reset domain for this device
2481 */
a4c63caf 2482 if (adev->gmc.xgmi.num_physical_nodes > 1) {
cfbb6b00
AG
2483 if (amdgpu_xgmi_add_device(adev) == 0) {
2484 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
a4c63caf 2485
cfbb6b00
AG
2486 if (!hive->reset_domain ||
2487 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2488 r = -ENOENT;
2489 goto init_failed;
2490 }
e3c1b071 2491
cfbb6b00
AG
2492 /* Drop the early temporary reset domain we created for device */
2493 amdgpu_reset_put_reset_domain(adev->reset_domain);
2494 adev->reset_domain = hive->reset_domain;
a4c63caf
AG
2495 }
2496 }
2497
5fd8518d
AG
2498 r = amdgpu_device_init_schedulers(adev);
2499 if (r)
2500 goto init_failed;
e3c1b071 2501
2502 /* Don't init kfd if whole hive need to be reset during init */
9c12f5cd
JX
2503 if (!adev->gmc.xgmi.pending_reset &&
2504 !adev->enable_mes)
e3c1b071 2505 amdgpu_amdkfd_device_init(adev);
c6332b97 2506
bd607166
KR
2507 amdgpu_fru_get_product_info(adev);
2508
72d3f592 2509init_failed:
c9ffa427 2510 if (amdgpu_sriov_vf(adev))
c6332b97 2511 amdgpu_virt_release_full_gpu(adev, true);
2512
72d3f592 2513 return r;
d38ceaf9
AD
2514}
2515
e3ecdffa
AD
2516/**
2517 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2518 *
2519 * @adev: amdgpu_device pointer
2520 *
2521 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2522 * this function before a GPU reset. If the value is retained after a
2523 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2524 */
06ec9070 2525static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2526{
2527 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2528}
2529
e3ecdffa
AD
2530/**
2531 * amdgpu_device_check_vram_lost - check if vram is valid
2532 *
2533 * @adev: amdgpu_device pointer
2534 *
2535 * Checks the reset magic value written to the gart pointer in VRAM.
2536 * The driver calls this after a GPU reset to see if the contents of
2537 * VRAM is lost or now.
2538 * returns true if vram is lost, false if not.
2539 */
06ec9070 2540static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2541{
dadce777
EQ
2542 if (memcmp(adev->gart.ptr, adev->reset_magic,
2543 AMDGPU_RESET_MAGIC_NUM))
2544 return true;
2545
53b3f8f4 2546 if (!amdgpu_in_reset(adev))
dadce777
EQ
2547 return false;
2548
2549 /*
2550 * For all ASICs with baco/mode1 reset, the VRAM is
2551 * always assumed to be lost.
2552 */
2553 switch (amdgpu_asic_reset_method(adev)) {
2554 case AMD_RESET_METHOD_BACO:
2555 case AMD_RESET_METHOD_MODE1:
2556 return true;
2557 default:
2558 return false;
2559 }
0c49e0b8
CZ
2560}
2561
e3ecdffa 2562/**
1112a46b 2563 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2564 *
2565 * @adev: amdgpu_device pointer
b8b72130 2566 * @state: clockgating state (gate or ungate)
e3ecdffa 2567 *
e3ecdffa 2568 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2569 * set_clockgating_state callbacks are run.
2570 * Late initialization pass enabling clockgating for hardware IPs.
2571 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2572 * Returns 0 on success, negative error code on failure.
2573 */
fdd34271 2574
5d89bb2d
LL
2575int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2576 enum amd_clockgating_state state)
d38ceaf9 2577{
1112a46b 2578 int i, j, r;
d38ceaf9 2579
4a2ba394
SL
2580 if (amdgpu_emu_mode == 1)
2581 return 0;
2582
1112a46b
RZ
2583 for (j = 0; j < adev->num_ip_blocks; j++) {
2584 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2585 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2586 continue;
5d70a549
PV
2587 /* skip CG for GFX on S0ix */
2588 if (adev->in_s0ix &&
2589 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2590 continue;
4a446d55 2591 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2592 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2593 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2594 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2595 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2596 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2597 /* enable clockgating to save power */
a1255107 2598 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2599 state);
4a446d55
AD
2600 if (r) {
2601 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2602 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2603 return r;
2604 }
b0b00ff1 2605 }
d38ceaf9 2606 }
06b18f61 2607
c9f96fd5
RZ
2608 return 0;
2609}
2610
5d89bb2d
LL
2611int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2612 enum amd_powergating_state state)
c9f96fd5 2613{
1112a46b 2614 int i, j, r;
06b18f61 2615
c9f96fd5
RZ
2616 if (amdgpu_emu_mode == 1)
2617 return 0;
2618
1112a46b
RZ
2619 for (j = 0; j < adev->num_ip_blocks; j++) {
2620 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2621 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2622 continue;
5d70a549
PV
2623 /* skip PG for GFX on S0ix */
2624 if (adev->in_s0ix &&
2625 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2626 continue;
c9f96fd5
RZ
2627 /* skip CG for VCE/UVD, it's handled specially */
2628 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2629 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2630 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2631 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2632 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2633 /* enable powergating to save power */
2634 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2635 state);
c9f96fd5
RZ
2636 if (r) {
2637 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2638 adev->ip_blocks[i].version->funcs->name, r);
2639 return r;
2640 }
2641 }
2642 }
2dc80b00
S
2643 return 0;
2644}
2645
beff74bc
AD
2646static int amdgpu_device_enable_mgpu_fan_boost(void)
2647{
2648 struct amdgpu_gpu_instance *gpu_ins;
2649 struct amdgpu_device *adev;
2650 int i, ret = 0;
2651
2652 mutex_lock(&mgpu_info.mutex);
2653
2654 /*
2655 * MGPU fan boost feature should be enabled
2656 * only when there are two or more dGPUs in
2657 * the system
2658 */
2659 if (mgpu_info.num_dgpu < 2)
2660 goto out;
2661
2662 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2663 gpu_ins = &(mgpu_info.gpu_ins[i]);
2664 adev = gpu_ins->adev;
2665 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2666 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2667 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2668 if (ret)
2669 break;
2670
2671 gpu_ins->mgpu_fan_enabled = 1;
2672 }
2673 }
2674
2675out:
2676 mutex_unlock(&mgpu_info.mutex);
2677
2678 return ret;
2679}
2680
e3ecdffa
AD
2681/**
2682 * amdgpu_device_ip_late_init - run late init for hardware IPs
2683 *
2684 * @adev: amdgpu_device pointer
2685 *
2686 * Late initialization pass for hardware IPs. The list of all the hardware
2687 * IPs that make up the asic is walked and the late_init callbacks are run.
2688 * late_init covers any special initialization that an IP requires
2689 * after all of the have been initialized or something that needs to happen
2690 * late in the init process.
2691 * Returns 0 on success, negative error code on failure.
2692 */
06ec9070 2693static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2694{
60599a03 2695 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2696 int i = 0, r;
2697
2698 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2699 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2700 continue;
2701 if (adev->ip_blocks[i].version->funcs->late_init) {
2702 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2703 if (r) {
2704 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2705 adev->ip_blocks[i].version->funcs->name, r);
2706 return r;
2707 }
2dc80b00 2708 }
73f847db 2709 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2710 }
2711
867e24ca 2712 r = amdgpu_ras_late_init(adev);
2713 if (r) {
2714 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2715 return r;
2716 }
2717
a891d239
DL
2718 amdgpu_ras_set_error_query_ready(adev, true);
2719
1112a46b
RZ
2720 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2721 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2722
06ec9070 2723 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2724
beff74bc
AD
2725 r = amdgpu_device_enable_mgpu_fan_boost();
2726 if (r)
2727 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2728
4da8b639 2729 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2730 if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2731 adev->asic_type == CHIP_ALDEBARAN ))
bc143d8b 2732 amdgpu_dpm_handle_passthrough_sbr(adev, true);
60599a03
EQ
2733
2734 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2735 mutex_lock(&mgpu_info.mutex);
2736
2737 /*
2738 * Reset device p-state to low as this was booted with high.
2739 *
2740 * This should be performed only after all devices from the same
2741 * hive get initialized.
2742 *
2743 * However, it's unknown how many device in the hive in advance.
2744 * As this is counted one by one during devices initializations.
2745 *
2746 * So, we wait for all XGMI interlinked devices initialized.
2747 * This may bring some delays as those devices may come from
2748 * different hives. But that should be OK.
2749 */
2750 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2751 for (i = 0; i < mgpu_info.num_gpu; i++) {
2752 gpu_instance = &(mgpu_info.gpu_ins[i]);
2753 if (gpu_instance->adev->flags & AMD_IS_APU)
2754 continue;
2755
d84a430d
JK
2756 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2757 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2758 if (r) {
2759 DRM_ERROR("pstate setting failed (%d).\n", r);
2760 break;
2761 }
2762 }
2763 }
2764
2765 mutex_unlock(&mgpu_info.mutex);
2766 }
2767
d38ceaf9
AD
2768 return 0;
2769}
2770
613aa3ea
LY
2771/**
2772 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2773 *
2774 * @adev: amdgpu_device pointer
2775 *
2776 * For ASICs need to disable SMC first
2777 */
2778static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2779{
2780 int i, r;
2781
2782 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2783 return;
2784
2785 for (i = 0; i < adev->num_ip_blocks; i++) {
2786 if (!adev->ip_blocks[i].status.hw)
2787 continue;
2788 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2789 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2790 /* XXX handle errors */
2791 if (r) {
2792 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2793 adev->ip_blocks[i].version->funcs->name, r);
2794 }
2795 adev->ip_blocks[i].status.hw = false;
2796 break;
2797 }
2798 }
2799}
2800
e9669fb7 2801static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
d38ceaf9
AD
2802{
2803 int i, r;
2804
e9669fb7
AG
2805 for (i = 0; i < adev->num_ip_blocks; i++) {
2806 if (!adev->ip_blocks[i].version->funcs->early_fini)
2807 continue;
5278a159 2808
e9669fb7
AG
2809 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2810 if (r) {
2811 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2812 adev->ip_blocks[i].version->funcs->name, r);
2813 }
2814 }
c030f2e4 2815
05df1f01 2816 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2817 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2818
7270e895
TY
2819 amdgpu_amdkfd_suspend(adev, false);
2820
613aa3ea
LY
2821 /* Workaroud for ASICs need to disable SMC first */
2822 amdgpu_device_smu_fini_early(adev);
3e96dbfd 2823
d38ceaf9 2824 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2825 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2826 continue;
8201a67a 2827
a1255107 2828 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2829 /* XXX handle errors */
2c1a2784 2830 if (r) {
a1255107
AD
2831 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2832 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2833 }
8201a67a 2834
a1255107 2835 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2836 }
2837
6effad8a
GC
2838 if (amdgpu_sriov_vf(adev)) {
2839 if (amdgpu_virt_release_full_gpu(adev, false))
2840 DRM_ERROR("failed to release exclusive mode on fini\n");
2841 }
2842
e9669fb7
AG
2843 return 0;
2844}
2845
2846/**
2847 * amdgpu_device_ip_fini - run fini for hardware IPs
2848 *
2849 * @adev: amdgpu_device pointer
2850 *
2851 * Main teardown pass for hardware IPs. The list of all the hardware
2852 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2853 * are run. hw_fini tears down the hardware associated with each IP
2854 * and sw_fini tears down any software state associated with each IP.
2855 * Returns 0 on success, negative error code on failure.
2856 */
2857static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2858{
2859 int i, r;
2860
2861 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2862 amdgpu_virt_release_ras_err_handler_data(adev);
2863
e9669fb7
AG
2864 if (adev->gmc.xgmi.num_physical_nodes > 1)
2865 amdgpu_xgmi_remove_device(adev);
2866
9c12f5cd
JX
2867 if (!adev->enable_mes)
2868 amdgpu_amdkfd_device_fini_sw(adev);
9950cda2 2869
d38ceaf9 2870 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2871 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2872 continue;
c12aba3a
ML
2873
2874 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2875 amdgpu_ucode_free_bo(adev);
1e256e27 2876 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2877 amdgpu_device_wb_fini(adev);
2878 amdgpu_device_vram_scratch_fini(adev);
533aed27 2879 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2880 }
2881
a1255107 2882 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2883 /* XXX handle errors */
2c1a2784 2884 if (r) {
a1255107
AD
2885 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2886 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2887 }
a1255107
AD
2888 adev->ip_blocks[i].status.sw = false;
2889 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2890 }
2891
a6dcfd9c 2892 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2893 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2894 continue;
a1255107
AD
2895 if (adev->ip_blocks[i].version->funcs->late_fini)
2896 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2897 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2898 }
2899
c030f2e4 2900 amdgpu_ras_fini(adev);
2901
d38ceaf9
AD
2902 return 0;
2903}
2904
e3ecdffa 2905/**
beff74bc 2906 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2907 *
1112a46b 2908 * @work: work_struct.
e3ecdffa 2909 */
beff74bc 2910static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2911{
2912 struct amdgpu_device *adev =
beff74bc 2913 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2914 int r;
2915
2916 r = amdgpu_ib_ring_tests(adev);
2917 if (r)
2918 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2919}
2920
1e317b99
RZ
2921static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2922{
2923 struct amdgpu_device *adev =
2924 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2925
90a92662
MD
2926 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2927 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2928
2929 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2930 adev->gfx.gfx_off_state = true;
1e317b99
RZ
2931}
2932
e3ecdffa 2933/**
e7854a03 2934 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2935 *
2936 * @adev: amdgpu_device pointer
2937 *
2938 * Main suspend function for hardware IPs. The list of all the hardware
2939 * IPs that make up the asic is walked, clockgating is disabled and the
2940 * suspend callbacks are run. suspend puts the hardware and software state
2941 * in each IP into a state suitable for suspend.
2942 * Returns 0 on success, negative error code on failure.
2943 */
e7854a03
AD
2944static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2945{
2946 int i, r;
2947
50ec83f0
AD
2948 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2949 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2950
e7854a03
AD
2951 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2952 if (!adev->ip_blocks[i].status.valid)
2953 continue;
2b9f7848 2954
e7854a03 2955 /* displays are handled separately */
2b9f7848
ND
2956 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2957 continue;
2958
2959 /* XXX handle errors */
2960 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2961 /* XXX handle errors */
2962 if (r) {
2963 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2964 adev->ip_blocks[i].version->funcs->name, r);
2965 return r;
e7854a03 2966 }
2b9f7848
ND
2967
2968 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2969 }
2970
e7854a03
AD
2971 return 0;
2972}
2973
2974/**
2975 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2976 *
2977 * @adev: amdgpu_device pointer
2978 *
2979 * Main suspend function for hardware IPs. The list of all the hardware
2980 * IPs that make up the asic is walked, clockgating is disabled and the
2981 * suspend callbacks are run. suspend puts the hardware and software state
2982 * in each IP into a state suitable for suspend.
2983 * Returns 0 on success, negative error code on failure.
2984 */
2985static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2986{
2987 int i, r;
2988
557f42a2 2989 if (adev->in_s0ix)
bc143d8b 2990 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
34416931 2991
d38ceaf9 2992 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2993 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2994 continue;
e7854a03
AD
2995 /* displays are handled in phase1 */
2996 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2997 continue;
bff77e86
LM
2998 /* PSP lost connection when err_event_athub occurs */
2999 if (amdgpu_ras_intr_triggered() &&
3000 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3001 adev->ip_blocks[i].status.hw = false;
3002 continue;
3003 }
e3c1b071 3004
3005 /* skip unnecessary suspend if we do not initialize them yet */
3006 if (adev->gmc.xgmi.pending_reset &&
3007 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3008 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
3009 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3010 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
3011 adev->ip_blocks[i].status.hw = false;
3012 continue;
3013 }
557f42a2 3014
32ff160d
AD
3015 /* skip suspend of gfx and psp for S0ix
3016 * gfx is in gfxoff state, so on resume it will exit gfxoff just
3017 * like at runtime. PSP is also part of the always on hardware
3018 * so no need to suspend it.
3019 */
557f42a2 3020 if (adev->in_s0ix &&
32ff160d
AD
3021 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3022 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
557f42a2
AD
3023 continue;
3024
d38ceaf9 3025 /* XXX handle errors */
a1255107 3026 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 3027 /* XXX handle errors */
2c1a2784 3028 if (r) {
a1255107
AD
3029 DRM_ERROR("suspend of IP block <%s> failed %d\n",
3030 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 3031 }
876923fb 3032 adev->ip_blocks[i].status.hw = false;
a3a09142 3033 /* handle putting the SMC in the appropriate state */
86b93fd6
JZ
3034 if(!amdgpu_sriov_vf(adev)){
3035 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3036 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3037 if (r) {
3038 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3039 adev->mp1_state, r);
3040 return r;
3041 }
a3a09142
AD
3042 }
3043 }
d38ceaf9
AD
3044 }
3045
3046 return 0;
3047}
3048
e7854a03
AD
3049/**
3050 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3051 *
3052 * @adev: amdgpu_device pointer
3053 *
3054 * Main suspend function for hardware IPs. The list of all the hardware
3055 * IPs that make up the asic is walked, clockgating is disabled and the
3056 * suspend callbacks are run. suspend puts the hardware and software state
3057 * in each IP into a state suitable for suspend.
3058 * Returns 0 on success, negative error code on failure.
3059 */
3060int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3061{
3062 int r;
3063
3c73683c
JC
3064 if (amdgpu_sriov_vf(adev)) {
3065 amdgpu_virt_fini_data_exchange(adev);
e7819644 3066 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 3067 }
e7819644 3068
e7854a03
AD
3069 r = amdgpu_device_ip_suspend_phase1(adev);
3070 if (r)
3071 return r;
3072 r = amdgpu_device_ip_suspend_phase2(adev);
3073
e7819644
YT
3074 if (amdgpu_sriov_vf(adev))
3075 amdgpu_virt_release_full_gpu(adev, false);
3076
e7854a03
AD
3077 return r;
3078}
3079
06ec9070 3080static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3081{
3082 int i, r;
3083
2cb681b6
ML
3084 static enum amd_ip_block_type ip_order[] = {
3085 AMD_IP_BLOCK_TYPE_GMC,
3086 AMD_IP_BLOCK_TYPE_COMMON,
39186aef 3087 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
3088 AMD_IP_BLOCK_TYPE_IH,
3089 };
a90ad3c2 3090
95ea3dbc 3091 for (i = 0; i < adev->num_ip_blocks; i++) {
2cb681b6
ML
3092 int j;
3093 struct amdgpu_ip_block *block;
a90ad3c2 3094
4cd2a96d
J
3095 block = &adev->ip_blocks[i];
3096 block->status.hw = false;
2cb681b6 3097
4cd2a96d 3098 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 3099
4cd2a96d 3100 if (block->version->type != ip_order[j] ||
2cb681b6
ML
3101 !block->status.valid)
3102 continue;
3103
3104 r = block->version->funcs->hw_init(adev);
0aaeefcc 3105 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3106 if (r)
3107 return r;
482f0e53 3108 block->status.hw = true;
a90ad3c2
ML
3109 }
3110 }
3111
3112 return 0;
3113}
3114
06ec9070 3115static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3116{
3117 int i, r;
3118
2cb681b6
ML
3119 static enum amd_ip_block_type ip_order[] = {
3120 AMD_IP_BLOCK_TYPE_SMC,
3121 AMD_IP_BLOCK_TYPE_DCE,
3122 AMD_IP_BLOCK_TYPE_GFX,
3123 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c 3124 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07
JJ
3125 AMD_IP_BLOCK_TYPE_VCE,
3126 AMD_IP_BLOCK_TYPE_VCN
2cb681b6 3127 };
a90ad3c2 3128
2cb681b6
ML
3129 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3130 int j;
3131 struct amdgpu_ip_block *block;
a90ad3c2 3132
2cb681b6
ML
3133 for (j = 0; j < adev->num_ip_blocks; j++) {
3134 block = &adev->ip_blocks[j];
3135
3136 if (block->version->type != ip_order[i] ||
482f0e53
ML
3137 !block->status.valid ||
3138 block->status.hw)
2cb681b6
ML
3139 continue;
3140
895bd048
JZ
3141 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3142 r = block->version->funcs->resume(adev);
3143 else
3144 r = block->version->funcs->hw_init(adev);
3145
0aaeefcc 3146 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3147 if (r)
3148 return r;
482f0e53 3149 block->status.hw = true;
a90ad3c2
ML
3150 }
3151 }
3152
3153 return 0;
3154}
3155
e3ecdffa
AD
3156/**
3157 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3158 *
3159 * @adev: amdgpu_device pointer
3160 *
3161 * First resume function for hardware IPs. The list of all the hardware
3162 * IPs that make up the asic is walked and the resume callbacks are run for
3163 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3164 * after a suspend and updates the software state as necessary. This
3165 * function is also used for restoring the GPU after a GPU reset.
3166 * Returns 0 on success, negative error code on failure.
3167 */
06ec9070 3168static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
3169{
3170 int i, r;
3171
a90ad3c2 3172 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3173 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 3174 continue;
a90ad3c2 3175 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
3176 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3177 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 3178
fcf0649f
CZ
3179 r = adev->ip_blocks[i].version->funcs->resume(adev);
3180 if (r) {
3181 DRM_ERROR("resume of IP block <%s> failed %d\n",
3182 adev->ip_blocks[i].version->funcs->name, r);
3183 return r;
3184 }
482f0e53 3185 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
3186 }
3187 }
3188
3189 return 0;
3190}
3191
e3ecdffa
AD
3192/**
3193 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3194 *
3195 * @adev: amdgpu_device pointer
3196 *
3197 * First resume function for hardware IPs. The list of all the hardware
3198 * IPs that make up the asic is walked and the resume callbacks are run for
3199 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3200 * functional state after a suspend and updates the software state as
3201 * necessary. This function is also used for restoring the GPU after a GPU
3202 * reset.
3203 * Returns 0 on success, negative error code on failure.
3204 */
06ec9070 3205static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
3206{
3207 int i, r;
3208
3209 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3210 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 3211 continue;
fcf0649f 3212 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3213 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
3214 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3215 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 3216 continue;
a1255107 3217 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 3218 if (r) {
a1255107
AD
3219 DRM_ERROR("resume of IP block <%s> failed %d\n",
3220 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 3221 return r;
2c1a2784 3222 }
482f0e53 3223 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
3224 }
3225
3226 return 0;
3227}
3228
e3ecdffa
AD
3229/**
3230 * amdgpu_device_ip_resume - run resume for hardware IPs
3231 *
3232 * @adev: amdgpu_device pointer
3233 *
3234 * Main resume function for hardware IPs. The hardware IPs
3235 * are split into two resume functions because they are
3236 * are also used in in recovering from a GPU reset and some additional
3237 * steps need to be take between them. In this case (S3/S4) they are
3238 * run sequentially.
3239 * Returns 0 on success, negative error code on failure.
3240 */
06ec9070 3241static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
3242{
3243 int r;
3244
9cec53c1
JZ
3245 r = amdgpu_amdkfd_resume_iommu(adev);
3246 if (r)
3247 return r;
3248
06ec9070 3249 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
3250 if (r)
3251 return r;
7a3e0bb2
RZ
3252
3253 r = amdgpu_device_fw_loading(adev);
3254 if (r)
3255 return r;
3256
06ec9070 3257 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3258
3259 return r;
3260}
3261
e3ecdffa
AD
3262/**
3263 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3264 *
3265 * @adev: amdgpu_device pointer
3266 *
3267 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3268 */
4e99a44e 3269static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3270{
6867e1b5
ML
3271 if (amdgpu_sriov_vf(adev)) {
3272 if (adev->is_atom_fw) {
58ff791a 3273 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
6867e1b5
ML
3274 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3275 } else {
3276 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3277 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3278 }
3279
3280 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3281 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3282 }
048765ad
AR
3283}
3284
e3ecdffa
AD
3285/**
3286 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3287 *
3288 * @asic_type: AMD asic type
3289 *
3290 * Check if there is DC (new modesetting infrastructre) support for an asic.
3291 * returns true if DC has support, false if not.
3292 */
4562236b
HW
3293bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3294{
3295 switch (asic_type) {
0637d417
AD
3296#ifdef CONFIG_DRM_AMDGPU_SI
3297 case CHIP_HAINAN:
3298#endif
3299 case CHIP_TOPAZ:
3300 /* chips with no display hardware */
3301 return false;
4562236b 3302#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3303 case CHIP_TAHITI:
3304 case CHIP_PITCAIRN:
3305 case CHIP_VERDE:
3306 case CHIP_OLAND:
2d32ffd6
AD
3307 /*
3308 * We have systems in the wild with these ASICs that require
3309 * LVDS and VGA support which is not supported with DC.
3310 *
3311 * Fallback to the non-DC driver here by default so as not to
3312 * cause regressions.
3313 */
3314#if defined(CONFIG_DRM_AMD_DC_SI)
3315 return amdgpu_dc > 0;
3316#else
3317 return false;
64200c46 3318#endif
4562236b 3319 case CHIP_BONAIRE:
0d6fbccb 3320 case CHIP_KAVERI:
367e6687
AD
3321 case CHIP_KABINI:
3322 case CHIP_MULLINS:
d9fda248
HW
3323 /*
3324 * We have systems in the wild with these ASICs that require
3325 * LVDS and VGA support which is not supported with DC.
3326 *
3327 * Fallback to the non-DC driver here by default so as not to
3328 * cause regressions.
3329 */
3330 return amdgpu_dc > 0;
3331 case CHIP_HAWAII:
4562236b
HW
3332 case CHIP_CARRIZO:
3333 case CHIP_STONEY:
4562236b 3334 case CHIP_POLARIS10:
675fd32b 3335 case CHIP_POLARIS11:
2c8ad2d5 3336 case CHIP_POLARIS12:
675fd32b 3337 case CHIP_VEGAM:
4562236b
HW
3338 case CHIP_TONGA:
3339 case CHIP_FIJI:
42f8ffa1 3340 case CHIP_VEGA10:
dca7b401 3341 case CHIP_VEGA12:
c6034aa2 3342 case CHIP_VEGA20:
b86a1aa3 3343#if defined(CONFIG_DRM_AMD_DC_DCN)
fd187853 3344 case CHIP_RAVEN:
b4f199c7 3345 case CHIP_NAVI10:
8fceceb6 3346 case CHIP_NAVI14:
078655d9 3347 case CHIP_NAVI12:
e1c14c43 3348 case CHIP_RENOIR:
3f68c01b 3349 case CHIP_CYAN_SKILLFISH:
81d9bfb8 3350 case CHIP_SIENNA_CICHLID:
a6c5308f 3351 case CHIP_NAVY_FLOUNDER:
7cc656e2 3352 case CHIP_DIMGREY_CAVEFISH:
ddaed58b 3353 case CHIP_BEIGE_GOBY:
84b934bc 3354 case CHIP_VANGOGH:
c8b73f7f 3355 case CHIP_YELLOW_CARP:
42f8ffa1 3356#endif
f7f12b25 3357 default:
fd187853 3358 return amdgpu_dc != 0;
f7f12b25 3359#else
4562236b 3360 default:
93b09a9a 3361 if (amdgpu_dc > 0)
044a48f4 3362 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
93b09a9a 3363 "but isn't supported by ASIC, ignoring\n");
4562236b 3364 return false;
f7f12b25 3365#endif
4562236b
HW
3366 }
3367}
3368
3369/**
3370 * amdgpu_device_has_dc_support - check if dc is supported
3371 *
982a820b 3372 * @adev: amdgpu_device pointer
4562236b
HW
3373 *
3374 * Returns true for supported, false for not supported
3375 */
3376bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3377{
abaf210c
AS
3378 if (amdgpu_sriov_vf(adev) ||
3379 adev->enable_virtual_display ||
3380 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
2555039d
XY
3381 return false;
3382
4562236b
HW
3383 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3384}
3385
d4535e2c
AG
3386static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3387{
3388 struct amdgpu_device *adev =
3389 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3390 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3391
c6a6e2db
AG
3392 /* It's a bug to not have a hive within this function */
3393 if (WARN_ON(!hive))
3394 return;
3395
3396 /*
3397 * Use task barrier to synchronize all xgmi reset works across the
3398 * hive. task_barrier_enter and task_barrier_exit will block
3399 * until all the threads running the xgmi reset works reach
3400 * those points. task_barrier_full will do both blocks.
3401 */
3402 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3403
3404 task_barrier_enter(&hive->tb);
4a580877 3405 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3406
3407 if (adev->asic_reset_res)
3408 goto fail;
3409
3410 task_barrier_exit(&hive->tb);
4a580877 3411 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3412
3413 if (adev->asic_reset_res)
3414 goto fail;
43c4d576 3415
5e67bba3 3416 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3417 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3418 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
c6a6e2db
AG
3419 } else {
3420
3421 task_barrier_full(&hive->tb);
3422 adev->asic_reset_res = amdgpu_asic_reset(adev);
3423 }
ce316fa5 3424
c6a6e2db 3425fail:
d4535e2c 3426 if (adev->asic_reset_res)
fed184e9 3427 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3428 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3429 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3430}
3431
71f98027
AD
3432static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3433{
3434 char *input = amdgpu_lockup_timeout;
3435 char *timeout_setting = NULL;
3436 int index = 0;
3437 long timeout;
3438 int ret = 0;
3439
3440 /*
67387dfe
AD
3441 * By default timeout for non compute jobs is 10000
3442 * and 60000 for compute jobs.
71f98027 3443 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3444 * jobs are 60000 by default.
71f98027
AD
3445 */
3446 adev->gfx_timeout = msecs_to_jiffies(10000);
3447 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3448 if (amdgpu_sriov_vf(adev))
3449 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3450 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
71f98027 3451 else
67387dfe 3452 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027 3453
f440ff44 3454 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3455 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3456 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3457 ret = kstrtol(timeout_setting, 0, &timeout);
3458 if (ret)
3459 return ret;
3460
3461 if (timeout == 0) {
3462 index++;
3463 continue;
3464 } else if (timeout < 0) {
3465 timeout = MAX_SCHEDULE_TIMEOUT;
127aedf9
CK
3466 dev_warn(adev->dev, "lockup timeout disabled");
3467 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
71f98027
AD
3468 } else {
3469 timeout = msecs_to_jiffies(timeout);
3470 }
3471
3472 switch (index++) {
3473 case 0:
3474 adev->gfx_timeout = timeout;
3475 break;
3476 case 1:
3477 adev->compute_timeout = timeout;
3478 break;
3479 case 2:
3480 adev->sdma_timeout = timeout;
3481 break;
3482 case 3:
3483 adev->video_timeout = timeout;
3484 break;
3485 default:
3486 break;
3487 }
3488 }
3489 /*
3490 * There is only one value specified and
3491 * it should apply to all non-compute jobs.
3492 */
bcccee89 3493 if (index == 1) {
71f98027 3494 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3495 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3496 adev->compute_timeout = adev->gfx_timeout;
3497 }
71f98027
AD
3498 }
3499
3500 return ret;
3501}
d4535e2c 3502
4a74c38c
PY
3503/**
3504 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3505 *
3506 * @adev: amdgpu_device pointer
3507 *
3508 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3509 */
3510static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3511{
3512 struct iommu_domain *domain;
3513
3514 domain = iommu_get_domain_for_dev(adev->dev);
3515 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3516 adev->ram_is_direct_mapped = true;
3517}
3518
77f3a5cd
ND
3519static const struct attribute *amdgpu_dev_attributes[] = {
3520 &dev_attr_product_name.attr,
3521 &dev_attr_product_number.attr,
3522 &dev_attr_serial_number.attr,
3523 &dev_attr_pcie_replay_count.attr,
3524 NULL
3525};
3526
d38ceaf9
AD
3527/**
3528 * amdgpu_device_init - initialize the driver
3529 *
3530 * @adev: amdgpu_device pointer
d38ceaf9
AD
3531 * @flags: driver flags
3532 *
3533 * Initializes the driver info and hw (all asics).
3534 * Returns 0 for success or an error on failure.
3535 * Called at driver startup.
3536 */
3537int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3538 uint32_t flags)
3539{
8aba21b7
LT
3540 struct drm_device *ddev = adev_to_drm(adev);
3541 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3542 int r, i;
b98c6299 3543 bool px = false;
95844d20 3544 u32 max_MBps;
d38ceaf9
AD
3545
3546 adev->shutdown = false;
d38ceaf9 3547 adev->flags = flags;
4e66d7d2
YZ
3548
3549 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3550 adev->asic_type = amdgpu_force_asic_type;
3551 else
3552 adev->asic_type = flags & AMD_ASIC_MASK;
3553
d38ceaf9 3554 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3555 if (amdgpu_emu_mode == 1)
8bdab6bb 3556 adev->usec_timeout *= 10;
770d13b1 3557 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3558 adev->accel_working = false;
3559 adev->num_rings = 0;
3560 adev->mman.buffer_funcs = NULL;
3561 adev->mman.buffer_funcs_ring = NULL;
3562 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3563 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3564 adev->gmc.gmc_funcs = NULL;
7bd939d0 3565 adev->harvest_ip_mask = 0x0;
f54d1867 3566 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3567 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3568
3569 adev->smc_rreg = &amdgpu_invalid_rreg;
3570 adev->smc_wreg = &amdgpu_invalid_wreg;
3571 adev->pcie_rreg = &amdgpu_invalid_rreg;
3572 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
3573 adev->pciep_rreg = &amdgpu_invalid_rreg;
3574 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3575 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3576 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3577 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3578 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3579 adev->didt_rreg = &amdgpu_invalid_rreg;
3580 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3581 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3582 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3583 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3584 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3585
3e39ab90
AD
3586 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3587 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3588 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3589
3590 /* mutex initialization are all done here so we
3591 * can recall function without having locking issues */
0e5ca0d1 3592 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3593 mutex_init(&adev->pm.mutex);
3594 mutex_init(&adev->gfx.gpu_clock_mutex);
3595 mutex_init(&adev->srbm_mutex);
b8866c26 3596 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3597 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 3598 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3599 mutex_init(&adev->mn_lock);
e23b74aa 3600 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3601 hash_init(adev->mn_hash);
32eaeae0 3602 mutex_init(&adev->psp.mutex);
bd052211 3603 mutex_init(&adev->notifier_lock);
8cda7a4f 3604 mutex_init(&adev->pm.stable_pstate_ctx_lock);
f113cc32 3605 mutex_init(&adev->benchmark_mutex);
d38ceaf9 3606
ab3b9de6 3607 amdgpu_device_init_apu_flags(adev);
9f6a7857 3608
912dfc84
EQ
3609 r = amdgpu_device_check_arguments(adev);
3610 if (r)
3611 return r;
d38ceaf9 3612
d38ceaf9
AD
3613 spin_lock_init(&adev->mmio_idx_lock);
3614 spin_lock_init(&adev->smc_idx_lock);
3615 spin_lock_init(&adev->pcie_idx_lock);
3616 spin_lock_init(&adev->uvd_ctx_idx_lock);
3617 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3618 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3619 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3620 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3621 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3622
0c4e7fa5
CZ
3623 INIT_LIST_HEAD(&adev->shadow_list);
3624 mutex_init(&adev->shadow_list_lock);
3625
655ce9cb 3626 INIT_LIST_HEAD(&adev->reset_list);
3627
6492e1b0 3628 INIT_LIST_HEAD(&adev->ras_list);
3629
beff74bc
AD
3630 INIT_DELAYED_WORK(&adev->delayed_init_work,
3631 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3632 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3633 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3634
d4535e2c
AG
3635 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3636
d23ee13f 3637 adev->gfx.gfx_off_req_count = 1;
b6e79d9a 3638 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3639
b265bdbd
EQ
3640 atomic_set(&adev->throttling_logging_enabled, 1);
3641 /*
3642 * If throttling continues, logging will be performed every minute
3643 * to avoid log flooding. "-1" is subtracted since the thermal
3644 * throttling interrupt comes every second. Thus, the total logging
3645 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3646 * for throttling interrupt) = 60 seconds.
3647 */
3648 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3649 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3650
0fa49558
AX
3651 /* Registers mapping */
3652 /* TODO: block userspace mapping of io register */
da69c161
KW
3653 if (adev->asic_type >= CHIP_BONAIRE) {
3654 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3655 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3656 } else {
3657 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3658 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3659 }
d38ceaf9 3660
6c08e0ef
EQ
3661 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3662 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3663
d38ceaf9
AD
3664 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3665 if (adev->rmmio == NULL) {
3666 return -ENOMEM;
3667 }
3668 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3669 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3670
5494d864
AD
3671 amdgpu_device_get_pcie_info(adev);
3672
b239c017
JX
3673 if (amdgpu_mcbp)
3674 DRM_INFO("MCBP is enabled\n");
3675
928fe236
JX
3676 if (adev->asic_type >= CHIP_NAVI10) {
3677 if (amdgpu_mes || amdgpu_mes_kiq)
3678 adev->enable_mes = true;
3679
3680 if (amdgpu_mes_kiq)
3681 adev->enable_mes_kiq = true;
3682 }
5f84cc63 3683
436afdfa
PY
3684 /*
3685 * Reset domain needs to be present early, before XGMI hive discovered
3686 * (if any) and intitialized to use reset sem and in_gpu reset flag
3687 * early on during init and before calling to RREG32.
3688 */
3689 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3690 if (!adev->reset_domain)
3691 return -ENOMEM;
3692
3aa0115d
ML
3693 /* detect hw virtualization here */
3694 amdgpu_detect_virtualization(adev);
3695
dffa11b4
ML
3696 r = amdgpu_device_get_job_timeout_settings(adev);
3697 if (r) {
3698 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4ef87d8f 3699 return r;
a190d1c7
XY
3700 }
3701
d38ceaf9 3702 /* early init functions */
06ec9070 3703 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3704 if (r)
4ef87d8f 3705 return r;
d38ceaf9 3706
957b0787 3707 amdgpu_gmc_noretry_set(adev);
4a0165f0
VS
3708 /* Need to get xgmi info early to decide the reset behavior*/
3709 if (adev->gmc.xgmi.supported) {
3710 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3711 if (r)
3712 return r;
3713 }
3714
8e6d0b69 3715 /* enable PCIE atomic ops */
3716 if (amdgpu_sriov_vf(adev))
3717 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
e15c9d06 3718 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
8e6d0b69 3719 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3720 else
3721 adev->have_atomics_support =
3722 !pci_enable_atomic_ops_to_root(adev->pdev,
3723 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3724 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3725 if (!adev->have_atomics_support)
3726 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3727
6585661d
OZ
3728 /* doorbell bar mapping and doorbell index init*/
3729 amdgpu_device_doorbell_init(adev);
3730
9475a943
SL
3731 if (amdgpu_emu_mode == 1) {
3732 /* post the asic on emulation mode */
3733 emu_soc_asic_init(adev);
bfca0289 3734 goto fence_driver_init;
9475a943 3735 }
bfca0289 3736
04442bf7
LL
3737 amdgpu_reset_init(adev);
3738
4e99a44e
ML
3739 /* detect if we are with an SRIOV vbios */
3740 amdgpu_device_detect_sriov_bios(adev);
048765ad 3741
95e8e59e
AD
3742 /* check if we need to reset the asic
3743 * E.g., driver was not cleanly unloaded previously, etc.
3744 */
f14899fd 3745 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3746 if (adev->gmc.xgmi.num_physical_nodes) {
3747 dev_info(adev->dev, "Pending hive reset.\n");
3748 adev->gmc.xgmi.pending_reset = true;
3749 /* Only need to init necessary block for SMU to handle the reset */
3750 for (i = 0; i < adev->num_ip_blocks; i++) {
3751 if (!adev->ip_blocks[i].status.valid)
3752 continue;
3753 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3754 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3755 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3756 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3757 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3758 adev->ip_blocks[i].version->funcs->name);
3759 adev->ip_blocks[i].status.hw = true;
3760 }
3761 }
3762 } else {
3763 r = amdgpu_asic_reset(adev);
3764 if (r) {
3765 dev_err(adev->dev, "asic reset on init failed\n");
3766 goto failed;
3767 }
95e8e59e
AD
3768 }
3769 }
3770
8f66090b 3771 pci_enable_pcie_error_reporting(adev->pdev);
c9a6b82f 3772
d38ceaf9 3773 /* Post card if necessary */
39c640c0 3774 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3775 if (!adev->bios) {
bec86378 3776 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3777 r = -EINVAL;
3778 goto failed;
d38ceaf9 3779 }
bec86378 3780 DRM_INFO("GPU posting now...\n");
4d2997ab 3781 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3782 if (r) {
3783 dev_err(adev->dev, "gpu post error!\n");
3784 goto failed;
3785 }
d38ceaf9
AD
3786 }
3787
88b64e95
AD
3788 if (adev->is_atom_fw) {
3789 /* Initialize clocks */
3790 r = amdgpu_atomfirmware_get_clock_info(adev);
3791 if (r) {
3792 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 3793 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
3794 goto failed;
3795 }
3796 } else {
a5bde2f9
AD
3797 /* Initialize clocks */
3798 r = amdgpu_atombios_get_clock_info(adev);
3799 if (r) {
3800 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 3801 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 3802 goto failed;
a5bde2f9
AD
3803 }
3804 /* init i2c buses */
4562236b
HW
3805 if (!amdgpu_device_has_dc_support(adev))
3806 amdgpu_atombios_i2c_init(adev);
2c1a2784 3807 }
d38ceaf9 3808
bfca0289 3809fence_driver_init:
d38ceaf9 3810 /* Fence driver */
067f44c8 3811 r = amdgpu_fence_driver_sw_init(adev);
2c1a2784 3812 if (r) {
067f44c8 3813 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
e23b74aa 3814 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3815 goto failed;
2c1a2784 3816 }
d38ceaf9
AD
3817
3818 /* init the mode config */
4a580877 3819 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3820
06ec9070 3821 r = amdgpu_device_ip_init(adev);
d38ceaf9 3822 if (r) {
8840a387 3823 /* failed in exclusive mode due to timeout */
3824 if (amdgpu_sriov_vf(adev) &&
3825 !amdgpu_sriov_runtime(adev) &&
3826 amdgpu_virt_mmio_blocked(adev) &&
3827 !amdgpu_virt_wait_reset(adev)) {
3828 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
3829 /* Don't send request since VF is inactive. */
3830 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3831 adev->virt.ops = NULL;
8840a387 3832 r = -EAGAIN;
970fd197 3833 goto release_ras_con;
8840a387 3834 }
06ec9070 3835 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3836 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3837 goto release_ras_con;
d38ceaf9
AD
3838 }
3839
8d35a259
LG
3840 amdgpu_fence_driver_hw_init(adev);
3841
d69b8971
YZ
3842 dev_info(adev->dev,
3843 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3844 adev->gfx.config.max_shader_engines,
3845 adev->gfx.config.max_sh_per_se,
3846 adev->gfx.config.max_cu_per_sh,
3847 adev->gfx.cu_info.number);
3848
d38ceaf9
AD
3849 adev->accel_working = true;
3850
e59c0205
AX
3851 amdgpu_vm_check_compute_bug(adev);
3852
95844d20
MO
3853 /* Initialize the buffer migration limit. */
3854 if (amdgpu_moverate >= 0)
3855 max_MBps = amdgpu_moverate;
3856 else
3857 max_MBps = 8; /* Allow 8 MB/s. */
3858 /* Get a log2 for easy divisions. */
3859 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3860
d2f52ac8 3861 r = amdgpu_pm_sysfs_init(adev);
7c868b59
YT
3862 if (r) {
3863 adev->pm_sysfs_en = false;
d2f52ac8 3864 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
7c868b59
YT
3865 } else
3866 adev->pm_sysfs_en = true;
d2f52ac8 3867
5bb23532 3868 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3869 if (r) {
3870 adev->ucode_sysfs_en = false;
5bb23532 3871 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3872 } else
3873 adev->ucode_sysfs_en = true;
5bb23532 3874
b0adca4d
EQ
3875 /*
3876 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3877 * Otherwise the mgpu fan boost feature will be skipped due to the
3878 * gpu instance is counted less.
3879 */
3880 amdgpu_register_gpu_instance(adev);
3881
d38ceaf9
AD
3882 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3883 * explicit gating rather than handling it automatically.
3884 */
e3c1b071 3885 if (!adev->gmc.xgmi.pending_reset) {
3886 r = amdgpu_device_ip_late_init(adev);
3887 if (r) {
3888 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3889 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3890 goto release_ras_con;
e3c1b071 3891 }
3892 /* must succeed. */
3893 amdgpu_ras_resume(adev);
3894 queue_delayed_work(system_wq, &adev->delayed_init_work,
3895 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3896 }
d38ceaf9 3897
2c738637
ML
3898 if (amdgpu_sriov_vf(adev))
3899 flush_delayed_work(&adev->delayed_init_work);
3900
77f3a5cd 3901 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3902 if (r)
77f3a5cd 3903 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3904
d155bef0
AB
3905 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3906 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3907 if (r)
3908 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3909
c1dd4aa6
AG
3910 /* Have stored pci confspace at hand for restore in sudden PCI error */
3911 if (amdgpu_device_cache_pci_state(adev->pdev))
3912 pci_restore_state(pdev);
3913
8c3dd61c
KHF
3914 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3915 /* this will fail for cards that aren't VGA class devices, just
3916 * ignore it */
3917 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
bf44e8ce 3918 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
8c3dd61c
KHF
3919
3920 if (amdgpu_device_supports_px(ddev)) {
3921 px = true;
3922 vga_switcheroo_register_client(adev->pdev,
3923 &amdgpu_switcheroo_ops, px);
3924 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3925 }
3926
e3c1b071 3927 if (adev->gmc.xgmi.pending_reset)
3928 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3929 msecs_to_jiffies(AMDGPU_RESUME_MS));
3930
4a74c38c
PY
3931 amdgpu_device_check_iommu_direct_map(adev);
3932
d38ceaf9 3933 return 0;
83ba126a 3934
970fd197
SY
3935release_ras_con:
3936 amdgpu_release_ras_context(adev);
3937
83ba126a 3938failed:
89041940 3939 amdgpu_vf_error_trans_all(adev);
8840a387 3940
83ba126a 3941 return r;
d38ceaf9
AD
3942}
3943
07775fc1
AG
3944static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3945{
62d5f9f7 3946
07775fc1
AG
3947 /* Clear all CPU mappings pointing to this device */
3948 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3949
3950 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3951 amdgpu_device_doorbell_fini(adev);
3952
3953 iounmap(adev->rmmio);
3954 adev->rmmio = NULL;
3955 if (adev->mman.aper_base_kaddr)
3956 iounmap(adev->mman.aper_base_kaddr);
3957 adev->mman.aper_base_kaddr = NULL;
3958
3959 /* Memory manager related */
3960 if (!adev->gmc.xgmi.connected_to_cpu) {
3961 arch_phys_wc_del(adev->gmc.vram_mtrr);
3962 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3963 }
3964}
3965
d38ceaf9 3966/**
bbe04dec 3967 * amdgpu_device_fini_hw - tear down the driver
d38ceaf9
AD
3968 *
3969 * @adev: amdgpu_device pointer
3970 *
3971 * Tear down the driver info (all asics).
3972 * Called at driver shutdown.
3973 */
72c8c97b 3974void amdgpu_device_fini_hw(struct amdgpu_device *adev)
d38ceaf9 3975{
aac89168 3976 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3977 flush_delayed_work(&adev->delayed_init_work);
691191a2
YW
3978 if (adev->mman.initialized) {
3979 flush_delayed_work(&adev->mman.bdev.wq);
e78b3197 3980 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
691191a2 3981 }
d0d13fe8 3982 adev->shutdown = true;
9f875167 3983
752c683d
ML
3984 /* make sure IB test finished before entering exclusive mode
3985 * to avoid preemption on IB test
3986 * */
519b8b76 3987 if (amdgpu_sriov_vf(adev)) {
752c683d 3988 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3989 amdgpu_virt_fini_data_exchange(adev);
3990 }
752c683d 3991
e5b03032
ML
3992 /* disable all interrupts */
3993 amdgpu_irq_disable_all(adev);
ff97cba8 3994 if (adev->mode_info.mode_config_initialized){
1053b9c9 3995 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4a580877 3996 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3997 else
4a580877 3998 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3999 }
8d35a259 4000 amdgpu_fence_driver_hw_fini(adev);
72c8c97b 4001
7c868b59
YT
4002 if (adev->pm_sysfs_en)
4003 amdgpu_pm_sysfs_fini(adev);
72c8c97b
AG
4004 if (adev->ucode_sysfs_en)
4005 amdgpu_ucode_sysfs_fini(adev);
4006 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
4007
232d1d43
SY
4008 /* disable ras feature must before hw fini */
4009 amdgpu_ras_pre_fini(adev);
4010
e9669fb7 4011 amdgpu_device_ip_fini_early(adev);
d10d0daa 4012
a3848df6
YW
4013 amdgpu_irq_fini_hw(adev);
4014
b6fd6e0f
SK
4015 if (adev->mman.initialized)
4016 ttm_device_clear_dma_mappings(&adev->mman.bdev);
894c6890 4017
d10d0daa 4018 amdgpu_gart_dummy_page_fini(adev);
07775fc1 4019
87172e89
LS
4020 if (drm_dev_is_unplugged(adev_to_drm(adev)))
4021 amdgpu_device_unmap_mmio(adev);
4022
72c8c97b
AG
4023}
4024
4025void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4026{
62d5f9f7
LS
4027 int idx;
4028
8d35a259 4029 amdgpu_fence_driver_sw_fini(adev);
a5c5d8d5 4030 amdgpu_device_ip_fini(adev);
75e1658e
ND
4031 release_firmware(adev->firmware.gpu_info_fw);
4032 adev->firmware.gpu_info_fw = NULL;
d38ceaf9 4033 adev->accel_working = false;
04442bf7
LL
4034
4035 amdgpu_reset_fini(adev);
4036
d38ceaf9 4037 /* free i2c buses */
4562236b
HW
4038 if (!amdgpu_device_has_dc_support(adev))
4039 amdgpu_i2c_fini(adev);
bfca0289
SL
4040
4041 if (amdgpu_emu_mode != 1)
4042 amdgpu_atombios_fini(adev);
4043
d38ceaf9
AD
4044 kfree(adev->bios);
4045 adev->bios = NULL;
b98c6299 4046 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
84c8b22e 4047 vga_switcheroo_unregister_client(adev->pdev);
83ba126a 4048 vga_switcheroo_fini_domain_pm_ops(adev->dev);
b98c6299 4049 }
38d6be81 4050 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
b8779475 4051 vga_client_unregister(adev->pdev);
e9bc1bf7 4052
62d5f9f7
LS
4053 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4054
4055 iounmap(adev->rmmio);
4056 adev->rmmio = NULL;
4057 amdgpu_device_doorbell_fini(adev);
4058 drm_dev_exit(idx);
4059 }
4060
d155bef0
AB
4061 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4062 amdgpu_pmu_fini(adev);
72de33f8 4063 if (adev->mman.discovery_bin)
a190d1c7 4064 amdgpu_discovery_fini(adev);
72c8c97b 4065
cfbb6b00
AG
4066 amdgpu_reset_put_reset_domain(adev->reset_domain);
4067 adev->reset_domain = NULL;
4068
72c8c97b
AG
4069 kfree(adev->pci_state);
4070
d38ceaf9
AD
4071}
4072
58144d28
ND
4073/**
4074 * amdgpu_device_evict_resources - evict device resources
4075 * @adev: amdgpu device object
4076 *
4077 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4078 * of the vram memory type. Mainly used for evicting device resources
4079 * at suspend time.
4080 *
4081 */
4082static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
4083{
e53d9665
ML
4084 /* No need to evict vram on APUs for suspend to ram or s2idle */
4085 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
58144d28
ND
4086 return;
4087
4088 if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
4089 DRM_WARN("evicting device resources failed\n");
4090
4091}
d38ceaf9
AD
4092
4093/*
4094 * Suspend & resume.
4095 */
4096/**
810ddc3a 4097 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 4098 *
87e3f136 4099 * @dev: drm dev pointer
87e3f136 4100 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
4101 *
4102 * Puts the hw in the suspend state (all asics).
4103 * Returns 0 for success or an error on failure.
4104 * Called at driver suspend.
4105 */
de185019 4106int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 4107{
a2e15b0e 4108 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 4109
d38ceaf9
AD
4110 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4111 return 0;
4112
44779b43 4113 adev->in_suspend = true;
3fa8f89d
S
4114
4115 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4116 DRM_WARN("smart shift update failed\n");
4117
d38ceaf9
AD
4118 drm_kms_helper_poll_disable(dev);
4119
5f818173 4120 if (fbcon)
087451f3 4121 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5f818173 4122
beff74bc 4123 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 4124
5e6932fe 4125 amdgpu_ras_suspend(adev);
4126
2196927b 4127 amdgpu_device_ip_suspend_phase1(adev);
fe1053b7 4128
9c12f5cd 4129 if (!adev->in_s0ix && !adev->enable_mes)
5d3a2d95 4130 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 4131
58144d28 4132 amdgpu_device_evict_resources(adev);
d38ceaf9 4133
8d35a259 4134 amdgpu_fence_driver_hw_fini(adev);
d38ceaf9 4135
2196927b 4136 amdgpu_device_ip_suspend_phase2(adev);
d38ceaf9 4137
d38ceaf9
AD
4138 return 0;
4139}
4140
4141/**
810ddc3a 4142 * amdgpu_device_resume - initiate device resume
d38ceaf9 4143 *
87e3f136 4144 * @dev: drm dev pointer
87e3f136 4145 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
4146 *
4147 * Bring the hw back to operating state (all asics).
4148 * Returns 0 for success or an error on failure.
4149 * Called at driver resume.
4150 */
de185019 4151int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 4152{
1348969a 4153 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 4154 int r = 0;
d38ceaf9
AD
4155
4156 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4157 return 0;
4158
62498733 4159 if (adev->in_s0ix)
bc143d8b 4160 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
628c36d7 4161
d38ceaf9 4162 /* post card */
39c640c0 4163 if (amdgpu_device_need_post(adev)) {
4d2997ab 4164 r = amdgpu_device_asic_init(adev);
74b0b157 4165 if (r)
aac89168 4166 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 4167 }
d38ceaf9 4168
06ec9070 4169 r = amdgpu_device_ip_resume(adev);
e6707218 4170 if (r) {
aac89168 4171 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 4172 return r;
e6707218 4173 }
8d35a259 4174 amdgpu_fence_driver_hw_init(adev);
5ceb54c6 4175
06ec9070 4176 r = amdgpu_device_ip_late_init(adev);
03161a6e 4177 if (r)
4d3b9ae5 4178 return r;
d38ceaf9 4179
beff74bc
AD
4180 queue_delayed_work(system_wq, &adev->delayed_init_work,
4181 msecs_to_jiffies(AMDGPU_RESUME_MS));
4182
9c12f5cd 4183 if (!adev->in_s0ix && !adev->enable_mes) {
5d3a2d95
AD
4184 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4185 if (r)
4186 return r;
4187 }
756e6880 4188
96a5d8d4 4189 /* Make sure IB tests flushed */
beff74bc 4190 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 4191
a2e15b0e 4192 if (fbcon)
087451f3 4193 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
d38ceaf9
AD
4194
4195 drm_kms_helper_poll_enable(dev);
23a1a9e5 4196
5e6932fe 4197 amdgpu_ras_resume(adev);
4198
23a1a9e5
L
4199 /*
4200 * Most of the connector probing functions try to acquire runtime pm
4201 * refs to ensure that the GPU is powered on when connector polling is
4202 * performed. Since we're calling this from a runtime PM callback,
4203 * trying to acquire rpm refs will cause us to deadlock.
4204 *
4205 * Since we're guaranteed to be holding the rpm lock, it's safe to
4206 * temporarily disable the rpm helpers so this doesn't deadlock us.
4207 */
4208#ifdef CONFIG_PM
4209 dev->dev->power.disable_depth++;
4210#endif
4562236b
HW
4211 if (!amdgpu_device_has_dc_support(adev))
4212 drm_helper_hpd_irq_event(dev);
4213 else
4214 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
4215#ifdef CONFIG_PM
4216 dev->dev->power.disable_depth--;
4217#endif
44779b43
RZ
4218 adev->in_suspend = false;
4219
3fa8f89d
S
4220 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4221 DRM_WARN("smart shift update failed\n");
4222
4d3b9ae5 4223 return 0;
d38ceaf9
AD
4224}
4225
e3ecdffa
AD
4226/**
4227 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4228 *
4229 * @adev: amdgpu_device pointer
4230 *
4231 * The list of all the hardware IPs that make up the asic is walked and
4232 * the check_soft_reset callbacks are run. check_soft_reset determines
4233 * if the asic is still hung or not.
4234 * Returns true if any of the IPs are still in a hung state, false if not.
4235 */
06ec9070 4236static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
4237{
4238 int i;
4239 bool asic_hang = false;
4240
f993d628
ML
4241 if (amdgpu_sriov_vf(adev))
4242 return true;
4243
8bc04c29
AD
4244 if (amdgpu_asic_need_full_reset(adev))
4245 return true;
4246
63fbf42f 4247 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4248 if (!adev->ip_blocks[i].status.valid)
63fbf42f 4249 continue;
a1255107
AD
4250 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4251 adev->ip_blocks[i].status.hang =
4252 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4253 if (adev->ip_blocks[i].status.hang) {
aac89168 4254 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
4255 asic_hang = true;
4256 }
4257 }
4258 return asic_hang;
4259}
4260
e3ecdffa
AD
4261/**
4262 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4263 *
4264 * @adev: amdgpu_device pointer
4265 *
4266 * The list of all the hardware IPs that make up the asic is walked and the
4267 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4268 * handles any IP specific hardware or software state changes that are
4269 * necessary for a soft reset to succeed.
4270 * Returns 0 on success, negative error code on failure.
4271 */
06ec9070 4272static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
4273{
4274 int i, r = 0;
4275
4276 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4277 if (!adev->ip_blocks[i].status.valid)
d31a501e 4278 continue;
a1255107
AD
4279 if (adev->ip_blocks[i].status.hang &&
4280 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4281 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
4282 if (r)
4283 return r;
4284 }
4285 }
4286
4287 return 0;
4288}
4289
e3ecdffa
AD
4290/**
4291 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4292 *
4293 * @adev: amdgpu_device pointer
4294 *
4295 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4296 * reset is necessary to recover.
4297 * Returns true if a full asic reset is required, false if not.
4298 */
06ec9070 4299static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 4300{
da146d3b
AD
4301 int i;
4302
8bc04c29
AD
4303 if (amdgpu_asic_need_full_reset(adev))
4304 return true;
4305
da146d3b 4306 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4307 if (!adev->ip_blocks[i].status.valid)
da146d3b 4308 continue;
a1255107
AD
4309 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4310 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4311 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
4312 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4313 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 4314 if (adev->ip_blocks[i].status.hang) {
aac89168 4315 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
4316 return true;
4317 }
4318 }
35d782fe
CZ
4319 }
4320 return false;
4321}
4322
e3ecdffa
AD
4323/**
4324 * amdgpu_device_ip_soft_reset - do a soft reset
4325 *
4326 * @adev: amdgpu_device pointer
4327 *
4328 * The list of all the hardware IPs that make up the asic is walked and the
4329 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4330 * IP specific hardware or software state changes that are necessary to soft
4331 * reset the IP.
4332 * Returns 0 on success, negative error code on failure.
4333 */
06ec9070 4334static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4335{
4336 int i, r = 0;
4337
4338 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4339 if (!adev->ip_blocks[i].status.valid)
35d782fe 4340 continue;
a1255107
AD
4341 if (adev->ip_blocks[i].status.hang &&
4342 adev->ip_blocks[i].version->funcs->soft_reset) {
4343 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
4344 if (r)
4345 return r;
4346 }
4347 }
4348
4349 return 0;
4350}
4351
e3ecdffa
AD
4352/**
4353 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4354 *
4355 * @adev: amdgpu_device pointer
4356 *
4357 * The list of all the hardware IPs that make up the asic is walked and the
4358 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4359 * handles any IP specific hardware or software state changes that are
4360 * necessary after the IP has been soft reset.
4361 * Returns 0 on success, negative error code on failure.
4362 */
06ec9070 4363static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4364{
4365 int i, r = 0;
4366
4367 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4368 if (!adev->ip_blocks[i].status.valid)
35d782fe 4369 continue;
a1255107
AD
4370 if (adev->ip_blocks[i].status.hang &&
4371 adev->ip_blocks[i].version->funcs->post_soft_reset)
4372 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
4373 if (r)
4374 return r;
4375 }
4376
4377 return 0;
4378}
4379
e3ecdffa 4380/**
c33adbc7 4381 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4382 *
4383 * @adev: amdgpu_device pointer
4384 *
4385 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4386 * restore things like GPUVM page tables after a GPU reset where
4387 * the contents of VRAM might be lost.
403009bf
CK
4388 *
4389 * Returns:
4390 * 0 on success, negative error code on failure.
e3ecdffa 4391 */
c33adbc7 4392static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4393{
c41d1cf6 4394 struct dma_fence *fence = NULL, *next = NULL;
403009bf 4395 struct amdgpu_bo *shadow;
e18aaea7 4396 struct amdgpu_bo_vm *vmbo;
403009bf 4397 long r = 1, tmo;
c41d1cf6
ML
4398
4399 if (amdgpu_sriov_runtime(adev))
b045d3af 4400 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4401 else
4402 tmo = msecs_to_jiffies(100);
4403
aac89168 4404 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4405 mutex_lock(&adev->shadow_list_lock);
e18aaea7
ND
4406 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4407 shadow = &vmbo->bo;
403009bf 4408 /* No need to recover an evicted BO */
d3116756
CK
4409 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4410 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4411 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
403009bf
CK
4412 continue;
4413
4414 r = amdgpu_bo_restore_shadow(shadow, &next);
4415 if (r)
4416 break;
4417
c41d1cf6 4418 if (fence) {
1712fb1a 4419 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4420 dma_fence_put(fence);
4421 fence = next;
1712fb1a 4422 if (tmo == 0) {
4423 r = -ETIMEDOUT;
c41d1cf6 4424 break;
1712fb1a 4425 } else if (tmo < 0) {
4426 r = tmo;
4427 break;
4428 }
403009bf
CK
4429 } else {
4430 fence = next;
c41d1cf6 4431 }
c41d1cf6
ML
4432 }
4433 mutex_unlock(&adev->shadow_list_lock);
4434
403009bf
CK
4435 if (fence)
4436 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4437 dma_fence_put(fence);
4438
1712fb1a 4439 if (r < 0 || tmo <= 0) {
aac89168 4440 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4441 return -EIO;
4442 }
c41d1cf6 4443
aac89168 4444 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4445 return 0;
c41d1cf6
ML
4446}
4447
a90ad3c2 4448
e3ecdffa 4449/**
06ec9070 4450 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4451 *
982a820b 4452 * @adev: amdgpu_device pointer
87e3f136 4453 * @from_hypervisor: request from hypervisor
5740682e
ML
4454 *
4455 * do VF FLR and reinitialize Asic
3f48c681 4456 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4457 */
4458static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4459 bool from_hypervisor)
5740682e
ML
4460{
4461 int r;
a5f67c93 4462 struct amdgpu_hive_info *hive = NULL;
7258fa31 4463 int retry_limit = 0;
5740682e 4464
7258fa31 4465retry:
9c12f5cd
JX
4466 if (!adev->enable_mes)
4467 amdgpu_amdkfd_pre_reset(adev);
5740682e 4468
428890a3 4469 amdgpu_amdkfd_pre_reset(adev);
4470
5740682e
ML
4471 if (from_hypervisor)
4472 r = amdgpu_virt_request_full_gpu(adev, true);
4473 else
4474 r = amdgpu_virt_reset_gpu(adev);
4475 if (r)
4476 return r;
a90ad3c2
ML
4477
4478 /* Resume IP prior to SMC */
06ec9070 4479 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4480 if (r)
4481 goto error;
a90ad3c2 4482
c9ffa427 4483 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4484
7a3e0bb2
RZ
4485 r = amdgpu_device_fw_loading(adev);
4486 if (r)
4487 return r;
4488
a90ad3c2 4489 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4490 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4491 if (r)
4492 goto error;
a90ad3c2 4493
a5f67c93
ZL
4494 hive = amdgpu_get_xgmi_hive(adev);
4495 /* Update PSP FW topology after reset */
4496 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4497 r = amdgpu_xgmi_update_topology(hive, adev);
4498
4499 if (hive)
4500 amdgpu_put_xgmi_hive(hive);
4501
4502 if (!r) {
4503 amdgpu_irq_gpu_reset_resume_helper(adev);
4504 r = amdgpu_ib_ring_tests(adev);
9c12f5cd
JX
4505
4506 if (!adev->enable_mes)
4507 amdgpu_amdkfd_post_reset(adev);
a5f67c93 4508 }
a90ad3c2 4509
abc34253 4510error:
c41d1cf6 4511 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4512 amdgpu_inc_vram_lost(adev);
c33adbc7 4513 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4514 }
437f3e0b 4515 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2 4516
7258fa31
SK
4517 if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4518 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4519 retry_limit++;
4520 goto retry;
4521 } else
4522 DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4523 }
4524
a90ad3c2
ML
4525 return r;
4526}
4527
9a1cddd6 4528/**
4529 * amdgpu_device_has_job_running - check if there is any job in mirror list
4530 *
982a820b 4531 * @adev: amdgpu_device pointer
9a1cddd6 4532 *
4533 * check if there is any job in mirror list
4534 */
4535bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4536{
4537 int i;
4538 struct drm_sched_job *job;
4539
4540 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4541 struct amdgpu_ring *ring = adev->rings[i];
4542
4543 if (!ring || !ring->sched.thread)
4544 continue;
4545
4546 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4547 job = list_first_entry_or_null(&ring->sched.pending_list,
4548 struct drm_sched_job, list);
9a1cddd6 4549 spin_unlock(&ring->sched.job_list_lock);
4550 if (job)
4551 return true;
4552 }
4553 return false;
4554}
4555
12938fad
CK
4556/**
4557 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4558 *
982a820b 4559 * @adev: amdgpu_device pointer
12938fad
CK
4560 *
4561 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4562 * a hung GPU.
4563 */
4564bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4565{
4566 if (!amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4567 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
12938fad
CK
4568 return false;
4569 }
4570
3ba7b418
AG
4571 if (amdgpu_gpu_recovery == 0)
4572 goto disabled;
4573
4574 if (amdgpu_sriov_vf(adev))
4575 return true;
4576
4577 if (amdgpu_gpu_recovery == -1) {
4578 switch (adev->asic_type) {
b3523c45
AD
4579#ifdef CONFIG_DRM_AMDGPU_SI
4580 case CHIP_VERDE:
4581 case CHIP_TAHITI:
4582 case CHIP_PITCAIRN:
4583 case CHIP_OLAND:
4584 case CHIP_HAINAN:
4585#endif
4586#ifdef CONFIG_DRM_AMDGPU_CIK
4587 case CHIP_KAVERI:
4588 case CHIP_KABINI:
4589 case CHIP_MULLINS:
4590#endif
4591 case CHIP_CARRIZO:
4592 case CHIP_STONEY:
4593 case CHIP_CYAN_SKILLFISH:
3ba7b418 4594 goto disabled;
b3523c45
AD
4595 default:
4596 break;
3ba7b418 4597 }
12938fad
CK
4598 }
4599
4600 return true;
3ba7b418
AG
4601
4602disabled:
aac89168 4603 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4604 return false;
12938fad
CK
4605}
4606
5c03e584
FX
4607int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4608{
4609 u32 i;
4610 int ret = 0;
4611
4612 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4613
4614 dev_info(adev->dev, "GPU mode1 reset\n");
4615
4616 /* disable BM */
4617 pci_clear_master(adev->pdev);
4618
4619 amdgpu_device_cache_pci_state(adev->pdev);
4620
4621 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4622 dev_info(adev->dev, "GPU smu mode1 reset\n");
4623 ret = amdgpu_dpm_mode1_reset(adev);
4624 } else {
4625 dev_info(adev->dev, "GPU psp mode1 reset\n");
4626 ret = psp_gpu_reset(adev);
4627 }
4628
4629 if (ret)
4630 dev_err(adev->dev, "GPU mode1 reset failed\n");
4631
4632 amdgpu_device_load_pci_state(adev->pdev);
4633
4634 /* wait for asic to come out of reset */
4635 for (i = 0; i < adev->usec_timeout; i++) {
4636 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4637
4638 if (memsize != 0xffffffff)
4639 break;
4640 udelay(1);
4641 }
4642
4643 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4644 return ret;
4645}
5c6dd71e 4646
e3c1b071 4647int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4648 struct amdgpu_reset_context *reset_context)
26bc5340 4649{
5c1e6fa4 4650 int i, r = 0;
04442bf7
LL
4651 struct amdgpu_job *job = NULL;
4652 bool need_full_reset =
4653 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4654
4655 if (reset_context->reset_req_dev == adev)
4656 job = reset_context->job;
71182665 4657
b602ca5f
TZ
4658 if (amdgpu_sriov_vf(adev)) {
4659 /* stop the data exchange thread */
4660 amdgpu_virt_fini_data_exchange(adev);
4661 }
4662
71182665 4663 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4664 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4665 struct amdgpu_ring *ring = adev->rings[i];
4666
51687759 4667 if (!ring || !ring->sched.thread)
0875dc9e 4668 continue;
5740682e 4669
c530b02f
JZ
4670 /*clear job fence from fence drv to avoid force_completion
4671 *leave NULL and vm flush fence in fence drv */
5c1e6fa4 4672 amdgpu_fence_driver_clear_job_fences(ring);
c530b02f 4673
2f9d4084
ML
4674 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4675 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4676 }
d38ceaf9 4677
ff99849b 4678 if (job && job->vm)
222b5f04
AG
4679 drm_sched_increase_karma(&job->base);
4680
04442bf7 4681 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
404b277b
LL
4682 /* If reset handler not implemented, continue; otherwise return */
4683 if (r == -ENOSYS)
4684 r = 0;
4685 else
04442bf7
LL
4686 return r;
4687
1d721ed6 4688 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4689 if (!amdgpu_sriov_vf(adev)) {
4690
4691 if (!need_full_reset)
4692 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4693
4694 if (!need_full_reset) {
4695 amdgpu_device_ip_pre_soft_reset(adev);
4696 r = amdgpu_device_ip_soft_reset(adev);
4697 amdgpu_device_ip_post_soft_reset(adev);
4698 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4699 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4700 need_full_reset = true;
4701 }
4702 }
4703
4704 if (need_full_reset)
4705 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4706 if (need_full_reset)
4707 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4708 else
4709 clear_bit(AMDGPU_NEED_FULL_RESET,
4710 &reset_context->flags);
26bc5340
AG
4711 }
4712
4713 return r;
4714}
4715
15fd09a0
SA
4716static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4717{
4718 uint32_t reg_value;
4719 int i;
4720
38a15ad9 4721 lockdep_assert_held(&adev->reset_domain->sem);
15fd09a0
SA
4722 dump_stack();
4723
4724 for (i = 0; i < adev->num_regs; i++) {
4725 reg_value = RREG32(adev->reset_dump_reg_list[i]);
4726 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i], reg_value);
4727 }
4728
4729 return 0;
4730}
4731
04442bf7
LL
4732int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4733 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4734{
4735 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4736 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340
AG
4737 int r = 0;
4738
04442bf7
LL
4739 /* Try reset handler method first */
4740 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4741 reset_list);
15fd09a0 4742 amdgpu_reset_reg_dumps(tmp_adev);
04442bf7 4743 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
404b277b
LL
4744 /* If reset handler not implemented, continue; otherwise return */
4745 if (r == -ENOSYS)
4746 r = 0;
4747 else
04442bf7
LL
4748 return r;
4749
4750 /* Reset handler not implemented, use the default method */
4751 need_full_reset =
4752 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4753 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4754
26bc5340 4755 /*
655ce9cb 4756 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4757 * to allow proper links negotiation in FW (within 1 sec)
4758 */
7ac71382 4759 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4760 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4761 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4762 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4763 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4764 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4765 r = -EALREADY;
4766 } else
4767 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4768
041a62bc 4769 if (r) {
aac89168 4770 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4771 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4772 break;
ce316fa5
LM
4773 }
4774 }
4775
041a62bc
AG
4776 /* For XGMI wait for all resets to complete before proceed */
4777 if (!r) {
655ce9cb 4778 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4779 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4780 flush_work(&tmp_adev->xgmi_reset_work);
4781 r = tmp_adev->asic_reset_res;
4782 if (r)
4783 break;
ce316fa5
LM
4784 }
4785 }
4786 }
ce316fa5 4787 }
26bc5340 4788
43c4d576 4789 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4790 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5e67bba3 4791 if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4792 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4793 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
43c4d576
JC
4794 }
4795
00eaa571 4796 amdgpu_ras_intr_cleared();
43c4d576 4797 }
00eaa571 4798
655ce9cb 4799 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4800 if (need_full_reset) {
4801 /* post card */
e3c1b071 4802 r = amdgpu_device_asic_init(tmp_adev);
4803 if (r) {
aac89168 4804 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4805 } else {
26bc5340 4806 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
9cec53c1
JZ
4807 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4808 if (r)
4809 goto out;
4810
26bc5340
AG
4811 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4812 if (r)
4813 goto out;
4814
4815 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4816 if (vram_lost) {
77e7f829 4817 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4818 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4819 }
4820
26bc5340
AG
4821 r = amdgpu_device_fw_loading(tmp_adev);
4822 if (r)
4823 return r;
4824
4825 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4826 if (r)
4827 goto out;
4828
4829 if (vram_lost)
4830 amdgpu_device_fill_reset_magic(tmp_adev);
4831
fdafb359
EQ
4832 /*
4833 * Add this ASIC as tracked as reset was already
4834 * complete successfully.
4835 */
4836 amdgpu_register_gpu_instance(tmp_adev);
4837
04442bf7
LL
4838 if (!reset_context->hive &&
4839 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4840 amdgpu_xgmi_add_device(tmp_adev);
4841
7c04ca50 4842 r = amdgpu_device_ip_late_init(tmp_adev);
4843 if (r)
4844 goto out;
4845
087451f3 4846 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
565d1941 4847
e8fbaf03
GC
4848 /*
4849 * The GPU enters bad state once faulty pages
4850 * by ECC has reached the threshold, and ras
4851 * recovery is scheduled next. So add one check
4852 * here to break recovery if it indeed exceeds
4853 * bad page threshold, and remind user to
4854 * retire this GPU or setting one bigger
4855 * bad_page_threshold value to fix this once
4856 * probing driver again.
4857 */
11003c68 4858 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
4859 /* must succeed. */
4860 amdgpu_ras_resume(tmp_adev);
4861 } else {
4862 r = -EINVAL;
4863 goto out;
4864 }
e79a04d5 4865
26bc5340 4866 /* Update PSP FW topology after reset */
04442bf7
LL
4867 if (reset_context->hive &&
4868 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4869 r = amdgpu_xgmi_update_topology(
4870 reset_context->hive, tmp_adev);
26bc5340
AG
4871 }
4872 }
4873
26bc5340
AG
4874out:
4875 if (!r) {
4876 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4877 r = amdgpu_ib_ring_tests(tmp_adev);
4878 if (r) {
4879 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
26bc5340
AG
4880 need_full_reset = true;
4881 r = -EAGAIN;
4882 goto end;
4883 }
4884 }
4885
4886 if (!r)
4887 r = amdgpu_device_recover_vram(tmp_adev);
4888 else
4889 tmp_adev->asic_reset_res = r;
4890 }
4891
4892end:
04442bf7
LL
4893 if (need_full_reset)
4894 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4895 else
4896 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
4897 return r;
4898}
4899
e923be99 4900static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
26bc5340 4901{
5740682e 4902
a3a09142
AD
4903 switch (amdgpu_asic_reset_method(adev)) {
4904 case AMD_RESET_METHOD_MODE1:
4905 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4906 break;
4907 case AMD_RESET_METHOD_MODE2:
4908 adev->mp1_state = PP_MP1_STATE_RESET;
4909 break;
4910 default:
4911 adev->mp1_state = PP_MP1_STATE_NONE;
4912 break;
4913 }
26bc5340 4914}
d38ceaf9 4915
e923be99 4916static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
26bc5340 4917{
89041940 4918 amdgpu_vf_error_trans_all(adev);
a3a09142 4919 adev->mp1_state = PP_MP1_STATE_NONE;
91fb309d
HC
4920}
4921
3f12acc8
EQ
4922static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4923{
4924 struct pci_dev *p = NULL;
4925
4926 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4927 adev->pdev->bus->number, 1);
4928 if (p) {
4929 pm_runtime_enable(&(p->dev));
4930 pm_runtime_resume(&(p->dev));
4931 }
4932}
4933
4934static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4935{
4936 enum amd_reset_method reset_method;
4937 struct pci_dev *p = NULL;
4938 u64 expires;
4939
4940 /*
4941 * For now, only BACO and mode1 reset are confirmed
4942 * to suffer the audio issue without proper suspended.
4943 */
4944 reset_method = amdgpu_asic_reset_method(adev);
4945 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4946 (reset_method != AMD_RESET_METHOD_MODE1))
4947 return -EINVAL;
4948
4949 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4950 adev->pdev->bus->number, 1);
4951 if (!p)
4952 return -ENODEV;
4953
4954 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4955 if (!expires)
4956 /*
4957 * If we cannot get the audio device autosuspend delay,
4958 * a fixed 4S interval will be used. Considering 3S is
4959 * the audio controller default autosuspend delay setting.
4960 * 4S used here is guaranteed to cover that.
4961 */
54b7feb9 4962 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
4963
4964 while (!pm_runtime_status_suspended(&(p->dev))) {
4965 if (!pm_runtime_suspend(&(p->dev)))
4966 break;
4967
4968 if (expires < ktime_get_mono_fast_ns()) {
4969 dev_warn(adev->dev, "failed to suspend display audio\n");
4970 /* TODO: abort the succeeding gpu reset? */
4971 return -ETIMEDOUT;
4972 }
4973 }
4974
4975 pm_runtime_disable(&(p->dev));
4976
4977 return 0;
4978}
4979
9d8d96be 4980static void amdgpu_device_recheck_guilty_jobs(
04442bf7
LL
4981 struct amdgpu_device *adev, struct list_head *device_list_handle,
4982 struct amdgpu_reset_context *reset_context)
e6c6338f
JZ
4983{
4984 int i, r = 0;
4985
4986 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4987 struct amdgpu_ring *ring = adev->rings[i];
4988 int ret = 0;
4989 struct drm_sched_job *s_job;
4990
4991 if (!ring || !ring->sched.thread)
4992 continue;
4993
4994 s_job = list_first_entry_or_null(&ring->sched.pending_list,
4995 struct drm_sched_job, list);
4996 if (s_job == NULL)
4997 continue;
4998
4999 /* clear job's guilty and depend the folowing step to decide the real one */
5000 drm_sched_reset_karma(s_job);
38d4e463
JC
5001 /* for the real bad job, it will be resubmitted twice, adding a dma_fence_get
5002 * to make sure fence is balanced */
5003 dma_fence_get(s_job->s_fence->parent);
e6c6338f
JZ
5004 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
5005
5006 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
5007 if (ret == 0) { /* timeout */
5008 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
5009 ring->sched.name, s_job->id);
5010
5011 /* set guilty */
5012 drm_sched_increase_karma(s_job);
5013retry:
5014 /* do hw reset */
5015 if (amdgpu_sriov_vf(adev)) {
5016 amdgpu_virt_fini_data_exchange(adev);
5017 r = amdgpu_device_reset_sriov(adev, false);
5018 if (r)
5019 adev->asic_reset_res = r;
5020 } else {
04442bf7
LL
5021 clear_bit(AMDGPU_SKIP_HW_RESET,
5022 &reset_context->flags);
5023 r = amdgpu_do_asic_reset(device_list_handle,
5024 reset_context);
e6c6338f
JZ
5025 if (r && r == -EAGAIN)
5026 goto retry;
5027 }
5028
5029 /*
5030 * add reset counter so that the following
5031 * resubmitted job could flush vmid
5032 */
5033 atomic_inc(&adev->gpu_reset_counter);
5034 continue;
5035 }
5036
5037 /* got the hw fence, signal finished fence */
5038 atomic_dec(ring->sched.score);
38d4e463 5039 dma_fence_put(s_job->s_fence->parent);
e6c6338f
JZ
5040 dma_fence_get(&s_job->s_fence->finished);
5041 dma_fence_signal(&s_job->s_fence->finished);
5042 dma_fence_put(&s_job->s_fence->finished);
5043
5044 /* remove node from list and free the job */
5045 spin_lock(&ring->sched.job_list_lock);
5046 list_del_init(&s_job->list);
5047 spin_unlock(&ring->sched.job_list_lock);
5048 ring->sched.ops->free_job(s_job);
5049 }
5050}
5051
26bc5340 5052/**
c7703ce3 5053 * amdgpu_device_gpu_recover_imp - reset the asic and recover scheduler
26bc5340 5054 *
982a820b 5055 * @adev: amdgpu_device pointer
26bc5340
AG
5056 * @job: which job trigger hang
5057 *
5058 * Attempt to reset the GPU if it has hung (all asics).
5059 * Attempt to do soft-reset or full-reset and reinitialize Asic
5060 * Returns 0 for success or an error on failure.
5061 */
5062
54f329cc 5063int amdgpu_device_gpu_recover_imp(struct amdgpu_device *adev,
26bc5340
AG
5064 struct amdgpu_job *job)
5065{
1d721ed6 5066 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 5067 bool job_signaled = false;
26bc5340 5068 struct amdgpu_hive_info *hive = NULL;
26bc5340 5069 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 5070 int i, r = 0;
bb5c7235 5071 bool need_emergency_restart = false;
3f12acc8 5072 bool audio_suspended = false;
e6c6338f 5073 int tmp_vram_lost_counter;
04442bf7
LL
5074 struct amdgpu_reset_context reset_context;
5075
5076 memset(&reset_context, 0, sizeof(reset_context));
26bc5340 5077
6e3cd2a9 5078 /*
bb5c7235
WS
5079 * Special case: RAS triggered and full reset isn't supported
5080 */
5081 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5082
d5ea093e
AG
5083 /*
5084 * Flush RAM to disk so that after reboot
5085 * the user can read log and see why the system rebooted.
5086 */
bb5c7235 5087 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
5088 DRM_WARN("Emergency reboot.");
5089
5090 ksys_sync_helper();
5091 emergency_restart();
5092 }
5093
b823821f 5094 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 5095 need_emergency_restart ? "jobs stop":"reset");
26bc5340 5096
175ac6ec
ZL
5097 if (!amdgpu_sriov_vf(adev))
5098 hive = amdgpu_get_xgmi_hive(adev);
681260df 5099 if (hive)
53b3f8f4 5100 mutex_lock(&hive->hive_lock);
26bc5340 5101
04442bf7
LL
5102 reset_context.method = AMD_RESET_METHOD_NONE;
5103 reset_context.reset_req_dev = adev;
5104 reset_context.job = job;
5105 reset_context.hive = hive;
5106 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5107
9e94d22c
EQ
5108 /*
5109 * Build list of devices to reset.
5110 * In case we are in XGMI hive mode, resort the device list
5111 * to put adev in the 1st position.
5112 */
5113 INIT_LIST_HEAD(&device_list);
175ac6ec 5114 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
655ce9cb 5115 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
5116 list_add_tail(&tmp_adev->reset_list, &device_list);
5117 if (!list_is_first(&adev->reset_list, &device_list))
5118 list_rotate_to_front(&adev->reset_list, &device_list);
5119 device_list_handle = &device_list;
26bc5340 5120 } else {
655ce9cb 5121 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
5122 device_list_handle = &device_list;
5123 }
5124
e923be99
AG
5125 /* We need to lock reset domain only once both for XGMI and single device */
5126 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5127 reset_list);
3675c2f2 5128 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
e923be99 5129
1d721ed6 5130 /* block all schedulers and reset given job's ring */
655ce9cb 5131 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f287a3c5 5132
e923be99 5133 amdgpu_device_set_mp1_state(tmp_adev);
f287a3c5 5134
3f12acc8
EQ
5135 /*
5136 * Try to put the audio codec into suspend state
5137 * before gpu reset started.
5138 *
5139 * Due to the power domain of the graphics device
5140 * is shared with AZ power domain. Without this,
5141 * we may change the audio hardware from behind
5142 * the audio driver's back. That will trigger
5143 * some audio codec errors.
5144 */
5145 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5146 audio_suspended = true;
5147
9e94d22c
EQ
5148 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5149
52fb44cf
EQ
5150 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5151
9c12f5cd 5152 if (!amdgpu_sriov_vf(tmp_adev) && !adev->enable_mes)
428890a3 5153 amdgpu_amdkfd_pre_reset(tmp_adev);
9e94d22c 5154
12ffa55d
AG
5155 /*
5156 * Mark these ASICs to be reseted as untracked first
5157 * And add them back after reset completed
5158 */
5159 amdgpu_unregister_gpu_instance(tmp_adev);
5160
087451f3 5161 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
565d1941 5162
f1c1314b 5163 /* disable ras on ALL IPs */
bb5c7235 5164 if (!need_emergency_restart &&
b823821f 5165 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 5166 amdgpu_ras_suspend(tmp_adev);
5167
1d721ed6
AG
5168 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5169 struct amdgpu_ring *ring = tmp_adev->rings[i];
5170
5171 if (!ring || !ring->sched.thread)
5172 continue;
5173
0b2d2c2e 5174 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 5175
bb5c7235 5176 if (need_emergency_restart)
7c6e68c7 5177 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 5178 }
8f8c80f4 5179 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
5180 }
5181
bb5c7235 5182 if (need_emergency_restart)
7c6e68c7
AG
5183 goto skip_sched_resume;
5184
1d721ed6
AG
5185 /*
5186 * Must check guilty signal here since after this point all old
5187 * HW fences are force signaled.
5188 *
5189 * job->base holds a reference to parent fence
5190 */
5191 if (job && job->base.s_fence->parent &&
7dd8c205 5192 dma_fence_is_signaled(job->base.s_fence->parent)) {
1d721ed6 5193 job_signaled = true;
1d721ed6
AG
5194 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5195 goto skip_hw_reset;
5196 }
5197
26bc5340 5198retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 5199 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
04442bf7 5200 r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
26bc5340
AG
5201 /*TODO Should we stop ?*/
5202 if (r) {
aac89168 5203 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 5204 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
5205 tmp_adev->asic_reset_res = r;
5206 }
5207 }
5208
e6c6338f 5209 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
26bc5340 5210 /* Actual ASIC resets if needed.*/
4f30d920 5211 /* Host driver will handle XGMI hive reset for SRIOV */
26bc5340
AG
5212 if (amdgpu_sriov_vf(adev)) {
5213 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5214 if (r)
5215 adev->asic_reset_res = r;
5216 } else {
04442bf7 5217 r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
26bc5340
AG
5218 if (r && r == -EAGAIN)
5219 goto retry;
5220 }
5221
1d721ed6
AG
5222skip_hw_reset:
5223
26bc5340 5224 /* Post ASIC reset for all devs .*/
655ce9cb 5225 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 5226
e6c6338f
JZ
5227 /*
5228 * Sometimes a later bad compute job can block a good gfx job as gfx
5229 * and compute ring share internal GC HW mutually. We add an additional
5230 * guilty jobs recheck step to find the real guilty job, it synchronously
5231 * submits and pends for the first job being signaled. If it gets timeout,
5232 * we identify it as a real guilty job.
5233 */
5234 if (amdgpu_gpu_recovery == 2 &&
5235 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
04442bf7
LL
5236 amdgpu_device_recheck_guilty_jobs(
5237 tmp_adev, device_list_handle, &reset_context);
e6c6338f 5238
1d721ed6
AG
5239 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5240 struct amdgpu_ring *ring = tmp_adev->rings[i];
5241
5242 if (!ring || !ring->sched.thread)
5243 continue;
5244
5245 /* No point to resubmit jobs if we didn't HW reset*/
5246 if (!tmp_adev->asic_reset_res && !job_signaled)
5247 drm_sched_resubmit_jobs(&ring->sched);
5248
5249 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5250 }
5251
1053b9c9 5252 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
4a580877 5253 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6
AG
5254 }
5255
7258fa31
SK
5256 if (tmp_adev->asic_reset_res)
5257 r = tmp_adev->asic_reset_res;
5258
1d721ed6 5259 tmp_adev->asic_reset_res = 0;
26bc5340
AG
5260
5261 if (r) {
5262 /* bad news, how to tell it to userspace ? */
12ffa55d 5263 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
5264 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5265 } else {
12ffa55d 5266 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
3fa8f89d
S
5267 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5268 DRM_WARN("smart shift update failed\n");
26bc5340 5269 }
7c6e68c7 5270 }
26bc5340 5271
7c6e68c7 5272skip_sched_resume:
655ce9cb 5273 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
428890a3 5274 /* unlock kfd: SRIOV would do it separately */
9c12f5cd
JX
5275 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev) &&
5276 !adev->enable_mes)
428890a3 5277 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 5278
5279 /* kfd_post_reset will do nothing if kfd device is not initialized,
5280 * need to bring up kfd here if it's not be initialized before
5281 */
5282 if (!adev->kfd.init_complete)
5283 amdgpu_amdkfd_device_init(adev);
5284
3f12acc8
EQ
5285 if (audio_suspended)
5286 amdgpu_device_resume_display_audio(tmp_adev);
e923be99
AG
5287
5288 amdgpu_device_unset_mp1_state(tmp_adev);
26bc5340
AG
5289 }
5290
e923be99
AG
5291 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5292 reset_list);
5293 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5294
9e94d22c 5295 if (hive) {
9e94d22c 5296 mutex_unlock(&hive->hive_lock);
d95e8e97 5297 amdgpu_put_xgmi_hive(hive);
9e94d22c 5298 }
26bc5340 5299
f287a3c5 5300 if (r)
26bc5340 5301 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
d38ceaf9
AD
5302 return r;
5303}
5304
54f329cc
AG
5305struct amdgpu_recover_work_struct {
5306 struct work_struct base;
5307 struct amdgpu_device *adev;
5308 struct amdgpu_job *job;
5309 int ret;
5310};
5311
5312static void amdgpu_device_queue_gpu_recover_work(struct work_struct *work)
5313{
5314 struct amdgpu_recover_work_struct *recover_work = container_of(work, struct amdgpu_recover_work_struct, base);
5315
5316 recover_work->ret = amdgpu_device_gpu_recover_imp(recover_work->adev, recover_work->job);
5317}
5318/*
5319 * Serialize gpu recover into reset domain single threaded wq
5320 */
5321int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5322 struct amdgpu_job *job)
5323{
5324 struct amdgpu_recover_work_struct work = {.adev = adev, .job = job};
5325
5326 INIT_WORK(&work.base, amdgpu_device_queue_gpu_recover_work);
5327
cfbb6b00 5328 if (!amdgpu_reset_domain_schedule(adev->reset_domain, &work.base))
54f329cc
AG
5329 return -EAGAIN;
5330
5331 flush_work(&work.base);
5332
5333 return work.ret;
5334}
5335
e3ecdffa
AD
5336/**
5337 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5338 *
5339 * @adev: amdgpu_device pointer
5340 *
5341 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5342 * and lanes) of the slot the device is in. Handles APUs and
5343 * virtualized environments where PCIE config space may not be available.
5344 */
5494d864 5345static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 5346{
5d9a6330 5347 struct pci_dev *pdev;
c5313457
HK
5348 enum pci_bus_speed speed_cap, platform_speed_cap;
5349 enum pcie_link_width platform_link_width;
d0dd7f0c 5350
cd474ba0
AD
5351 if (amdgpu_pcie_gen_cap)
5352 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 5353
cd474ba0
AD
5354 if (amdgpu_pcie_lane_cap)
5355 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 5356
cd474ba0
AD
5357 /* covers APUs as well */
5358 if (pci_is_root_bus(adev->pdev->bus)) {
5359 if (adev->pm.pcie_gen_mask == 0)
5360 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5361 if (adev->pm.pcie_mlw_mask == 0)
5362 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 5363 return;
cd474ba0 5364 }
d0dd7f0c 5365
c5313457
HK
5366 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5367 return;
5368
dbaa922b
AD
5369 pcie_bandwidth_available(adev->pdev, NULL,
5370 &platform_speed_cap, &platform_link_width);
c5313457 5371
cd474ba0 5372 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
5373 /* asic caps */
5374 pdev = adev->pdev;
5375 speed_cap = pcie_get_speed_cap(pdev);
5376 if (speed_cap == PCI_SPEED_UNKNOWN) {
5377 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
5378 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5379 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 5380 } else {
2b3a1f51
FX
5381 if (speed_cap == PCIE_SPEED_32_0GT)
5382 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5383 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5384 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5385 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5386 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5387 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5388 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5389 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5390 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5391 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5392 else if (speed_cap == PCIE_SPEED_8_0GT)
5393 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5394 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5395 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5396 else if (speed_cap == PCIE_SPEED_5_0GT)
5397 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5398 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5399 else
5400 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5401 }
5402 /* platform caps */
c5313457 5403 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5404 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5405 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5406 } else {
2b3a1f51
FX
5407 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5408 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5409 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5410 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5411 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5412 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5413 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5414 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5415 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5416 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5417 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5418 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5419 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5420 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5421 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5422 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5423 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5424 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5425 else
5426 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5427
cd474ba0
AD
5428 }
5429 }
5430 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5431 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5432 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5433 } else {
c5313457 5434 switch (platform_link_width) {
5d9a6330 5435 case PCIE_LNK_X32:
cd474ba0
AD
5436 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5437 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5438 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5439 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5440 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5441 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5442 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5443 break;
5d9a6330 5444 case PCIE_LNK_X16:
cd474ba0
AD
5445 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5446 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5447 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5448 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5449 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5450 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5451 break;
5d9a6330 5452 case PCIE_LNK_X12:
cd474ba0
AD
5453 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5454 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5455 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5456 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5457 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5458 break;
5d9a6330 5459 case PCIE_LNK_X8:
cd474ba0
AD
5460 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5461 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5462 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5463 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5464 break;
5d9a6330 5465 case PCIE_LNK_X4:
cd474ba0
AD
5466 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5467 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5468 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5469 break;
5d9a6330 5470 case PCIE_LNK_X2:
cd474ba0
AD
5471 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5472 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5473 break;
5d9a6330 5474 case PCIE_LNK_X1:
cd474ba0
AD
5475 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5476 break;
5477 default:
5478 break;
5479 }
d0dd7f0c
AD
5480 }
5481 }
5482}
d38ceaf9 5483
361dbd01
AD
5484int amdgpu_device_baco_enter(struct drm_device *dev)
5485{
1348969a 5486 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5487 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5488
4a580877 5489 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5490 return -ENOTSUPP;
5491
8ab0d6f0 5492 if (ras && adev->ras_enabled &&
acdae216 5493 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5494 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5495
9530273e 5496 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5497}
5498
5499int amdgpu_device_baco_exit(struct drm_device *dev)
5500{
1348969a 5501 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5502 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5503 int ret = 0;
361dbd01 5504
4a580877 5505 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5506 return -ENOTSUPP;
5507
9530273e
EQ
5508 ret = amdgpu_dpm_baco_exit(adev);
5509 if (ret)
5510 return ret;
7a22677b 5511
8ab0d6f0 5512 if (ras && adev->ras_enabled &&
acdae216 5513 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5514 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5515
1bece222
CL
5516 if (amdgpu_passthrough(adev) &&
5517 adev->nbio.funcs->clear_doorbell_interrupt)
5518 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5519
7a22677b 5520 return 0;
361dbd01 5521}
c9a6b82f
AG
5522
5523/**
5524 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5525 * @pdev: PCI device struct
5526 * @state: PCI channel state
5527 *
5528 * Description: Called when a PCI error is detected.
5529 *
5530 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5531 */
5532pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5533{
5534 struct drm_device *dev = pci_get_drvdata(pdev);
5535 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5536 int i;
c9a6b82f
AG
5537
5538 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5539
6894305c
AG
5540 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5541 DRM_WARN("No support for XGMI hive yet...");
5542 return PCI_ERS_RESULT_DISCONNECT;
5543 }
5544
e17e27f9
GC
5545 adev->pci_channel_state = state;
5546
c9a6b82f
AG
5547 switch (state) {
5548 case pci_channel_io_normal:
5549 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5550 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5551 case pci_channel_io_frozen:
5552 /*
d0fb18b5 5553 * Locking adev->reset_domain->sem will prevent any external access
acd89fca
AG
5554 * to GPU during PCI error recovery
5555 */
3675c2f2 5556 amdgpu_device_lock_reset_domain(adev->reset_domain);
e923be99 5557 amdgpu_device_set_mp1_state(adev);
acd89fca
AG
5558
5559 /*
5560 * Block any work scheduling as we do for regular GPU reset
5561 * for the duration of the recovery
5562 */
5563 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5564 struct amdgpu_ring *ring = adev->rings[i];
5565
5566 if (!ring || !ring->sched.thread)
5567 continue;
5568
5569 drm_sched_stop(&ring->sched, NULL);
5570 }
8f8c80f4 5571 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5572 return PCI_ERS_RESULT_NEED_RESET;
5573 case pci_channel_io_perm_failure:
5574 /* Permanent error, prepare for device removal */
5575 return PCI_ERS_RESULT_DISCONNECT;
5576 }
5577
5578 return PCI_ERS_RESULT_NEED_RESET;
5579}
5580
5581/**
5582 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5583 * @pdev: pointer to PCI device
5584 */
5585pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5586{
5587
5588 DRM_INFO("PCI error: mmio enabled callback!!\n");
5589
5590 /* TODO - dump whatever for debugging purposes */
5591
5592 /* This called only if amdgpu_pci_error_detected returns
5593 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5594 * works, no need to reset slot.
5595 */
5596
5597 return PCI_ERS_RESULT_RECOVERED;
5598}
5599
5600/**
5601 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5602 * @pdev: PCI device struct
5603 *
5604 * Description: This routine is called by the pci error recovery
5605 * code after the PCI slot has been reset, just before we
5606 * should resume normal operations.
5607 */
5608pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5609{
5610 struct drm_device *dev = pci_get_drvdata(pdev);
5611 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5612 int r, i;
04442bf7 5613 struct amdgpu_reset_context reset_context;
362c7b91 5614 u32 memsize;
7ac71382 5615 struct list_head device_list;
c9a6b82f
AG
5616
5617 DRM_INFO("PCI error: slot reset callback!!\n");
5618
04442bf7
LL
5619 memset(&reset_context, 0, sizeof(reset_context));
5620
7ac71382 5621 INIT_LIST_HEAD(&device_list);
655ce9cb 5622 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5623
362c7b91
AG
5624 /* wait for asic to come out of reset */
5625 msleep(500);
5626
7ac71382 5627 /* Restore PCI confspace */
c1dd4aa6 5628 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5629
362c7b91
AG
5630 /* confirm ASIC came out of reset */
5631 for (i = 0; i < adev->usec_timeout; i++) {
5632 memsize = amdgpu_asic_get_config_memsize(adev);
5633
5634 if (memsize != 0xffffffff)
5635 break;
5636 udelay(1);
5637 }
5638 if (memsize == 0xffffffff) {
5639 r = -ETIME;
5640 goto out;
5641 }
5642
04442bf7
LL
5643 reset_context.method = AMD_RESET_METHOD_NONE;
5644 reset_context.reset_req_dev = adev;
5645 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5646 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5647
7afefb81 5648 adev->no_hw_access = true;
04442bf7 5649 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
7afefb81 5650 adev->no_hw_access = false;
c9a6b82f
AG
5651 if (r)
5652 goto out;
5653
04442bf7 5654 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5655
5656out:
c9a6b82f 5657 if (!r) {
c1dd4aa6
AG
5658 if (amdgpu_device_cache_pci_state(adev->pdev))
5659 pci_restore_state(adev->pdev);
5660
c9a6b82f
AG
5661 DRM_INFO("PCIe error recovery succeeded\n");
5662 } else {
5663 DRM_ERROR("PCIe error recovery failed, err:%d", r);
e923be99
AG
5664 amdgpu_device_unset_mp1_state(adev);
5665 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f
AG
5666 }
5667
5668 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5669}
5670
5671/**
5672 * amdgpu_pci_resume() - resume normal ops after PCI reset
5673 * @pdev: pointer to PCI device
5674 *
5675 * Called when the error recovery driver tells us that its
505199a3 5676 * OK to resume normal operation.
c9a6b82f
AG
5677 */
5678void amdgpu_pci_resume(struct pci_dev *pdev)
5679{
5680 struct drm_device *dev = pci_get_drvdata(pdev);
5681 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5682 int i;
c9a6b82f 5683
c9a6b82f
AG
5684
5685 DRM_INFO("PCI error: resume callback!!\n");
acd89fca 5686
e17e27f9
GC
5687 /* Only continue execution for the case of pci_channel_io_frozen */
5688 if (adev->pci_channel_state != pci_channel_io_frozen)
5689 return;
5690
acd89fca
AG
5691 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5692 struct amdgpu_ring *ring = adev->rings[i];
5693
5694 if (!ring || !ring->sched.thread)
5695 continue;
5696
5697
5698 drm_sched_resubmit_jobs(&ring->sched);
5699 drm_sched_start(&ring->sched, true);
5700 }
5701
e923be99
AG
5702 amdgpu_device_unset_mp1_state(adev);
5703 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f 5704}
c1dd4aa6
AG
5705
5706bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5707{
5708 struct drm_device *dev = pci_get_drvdata(pdev);
5709 struct amdgpu_device *adev = drm_to_adev(dev);
5710 int r;
5711
5712 r = pci_save_state(pdev);
5713 if (!r) {
5714 kfree(adev->pci_state);
5715
5716 adev->pci_state = pci_store_saved_state(pdev);
5717
5718 if (!adev->pci_state) {
5719 DRM_ERROR("Failed to store PCI saved state");
5720 return false;
5721 }
5722 } else {
5723 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5724 return false;
5725 }
5726
5727 return true;
5728}
5729
5730bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5731{
5732 struct drm_device *dev = pci_get_drvdata(pdev);
5733 struct amdgpu_device *adev = drm_to_adev(dev);
5734 int r;
5735
5736 if (!adev->pci_state)
5737 return false;
5738
5739 r = pci_load_saved_state(pdev, adev->pci_state);
5740
5741 if (!r) {
5742 pci_restore_state(pdev);
5743 } else {
5744 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5745 return false;
5746 }
5747
5748 return true;
5749}
5750
810085dd
EH
5751void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5752 struct amdgpu_ring *ring)
5753{
5754#ifdef CONFIG_X86_64
b818a5d3 5755 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5756 return;
5757#endif
5758 if (adev->gmc.xgmi.connected_to_cpu)
5759 return;
5760
5761 if (ring && ring->funcs->emit_hdp_flush)
5762 amdgpu_ring_emit_hdp_flush(ring);
5763 else
5764 amdgpu_asic_flush_hdp(adev, ring);
5765}
c1dd4aa6 5766
810085dd
EH
5767void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5768 struct amdgpu_ring *ring)
5769{
5770#ifdef CONFIG_X86_64
b818a5d3 5771 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5772 return;
5773#endif
5774 if (adev->gmc.xgmi.connected_to_cpu)
5775 return;
c1dd4aa6 5776
810085dd
EH
5777 amdgpu_asic_invalidate_hdp(adev, ring);
5778}
34f3a4a9 5779
89a7a870
AG
5780int amdgpu_in_reset(struct amdgpu_device *adev)
5781{
5782 return atomic_read(&adev->reset_domain->in_gpu_reset);
5783 }
5784
34f3a4a9
LY
5785/**
5786 * amdgpu_device_halt() - bring hardware to some kind of halt state
5787 *
5788 * @adev: amdgpu_device pointer
5789 *
5790 * Bring hardware to some kind of halt state so that no one can touch it
5791 * any more. It will help to maintain error context when error occurred.
5792 * Compare to a simple hang, the system will keep stable at least for SSH
5793 * access. Then it should be trivial to inspect the hardware state and
5794 * see what's going on. Implemented as following:
5795 *
5796 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5797 * clears all CPU mappings to device, disallows remappings through page faults
5798 * 2. amdgpu_irq_disable_all() disables all interrupts
5799 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5800 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5801 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5802 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5803 * flush any in flight DMA operations
5804 */
5805void amdgpu_device_halt(struct amdgpu_device *adev)
5806{
5807 struct pci_dev *pdev = adev->pdev;
e0f943b4 5808 struct drm_device *ddev = adev_to_drm(adev);
34f3a4a9
LY
5809
5810 drm_dev_unplug(ddev);
5811
5812 amdgpu_irq_disable_all(adev);
5813
5814 amdgpu_fence_driver_hw_fini(adev);
5815
5816 adev->no_hw_access = true;
5817
5818 amdgpu_device_unmap_mmio(adev);
5819
5820 pci_disable_device(pdev);
5821 pci_wait_for_pending_transaction(pdev);
5822}
86700a40
XD
5823
5824u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5825 u32 reg)
5826{
5827 unsigned long flags, address, data;
5828 u32 r;
5829
5830 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5831 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5832
5833 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5834 WREG32(address, reg * 4);
5835 (void)RREG32(address);
5836 r = RREG32(data);
5837 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5838 return r;
5839}
5840
5841void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5842 u32 reg, u32 v)
5843{
5844 unsigned long flags, address, data;
5845
5846 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5847 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5848
5849 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5850 WREG32(address, reg * 4);
5851 (void)RREG32(address);
5852 WREG32(data, v);
5853 (void)RREG32(data);
5854 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5855}