drm/amdgpu: Avoid HW GPU reset for RAS.
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
fdf2f6c5 33
4562236b 34#include <drm/drm_atomic_helper.h>
fcd70cd3 35#include <drm/drm_probe_helper.h>
d38ceaf9
AD
36#include <drm/amdgpu_drm.h>
37#include <linux/vgaarb.h>
38#include <linux/vga_switcheroo.h>
39#include <linux/efi.h>
40#include "amdgpu.h"
f4b373f4 41#include "amdgpu_trace.h"
d38ceaf9
AD
42#include "amdgpu_i2c.h"
43#include "atom.h"
44#include "amdgpu_atombios.h"
a5bde2f9 45#include "amdgpu_atomfirmware.h"
d0dd7f0c 46#include "amd_pcie.h"
33f34802
KW
47#ifdef CONFIG_DRM_AMDGPU_SI
48#include "si.h"
49#endif
a2e73f56
AD
50#ifdef CONFIG_DRM_AMDGPU_CIK
51#include "cik.h"
52#endif
aaa36a97 53#include "vi.h"
460826e6 54#include "soc15.h"
0a5b8c7b 55#include "nv.h"
d38ceaf9 56#include "bif/bif_4_1_d.h"
9accf2fd 57#include <linux/pci.h>
bec86378 58#include <linux/firmware.h>
89041940 59#include "amdgpu_vf_error.h"
d38ceaf9 60
ba997709 61#include "amdgpu_amdkfd.h"
d2f52ac8 62#include "amdgpu_pm.h"
d38ceaf9 63
5183411b 64#include "amdgpu_xgmi.h"
c030f2e4 65#include "amdgpu_ras.h"
9c7c85f7 66#include "amdgpu_pmu.h"
5183411b 67
e2a75f88 68MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 69MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 70MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 71MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 72MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 73MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
b51a26a0 74MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
23c6268e 75MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
ed42cfe1 76MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
42b325e5 77MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
e2a75f88 78
2dc80b00
S
79#define AMDGPU_RESUME_MS 2000
80
d38ceaf9 81static const char *amdgpu_asic_name[] = {
da69c161
KW
82 "TAHITI",
83 "PITCAIRN",
84 "VERDE",
85 "OLAND",
86 "HAINAN",
d38ceaf9
AD
87 "BONAIRE",
88 "KAVERI",
89 "KABINI",
90 "HAWAII",
91 "MULLINS",
92 "TOPAZ",
93 "TONGA",
48299f95 94 "FIJI",
d38ceaf9 95 "CARRIZO",
139f4917 96 "STONEY",
2cc0c0b5
FC
97 "POLARIS10",
98 "POLARIS11",
c4642a47 99 "POLARIS12",
48ff108d 100 "VEGAM",
d4196f01 101 "VEGA10",
8fab806a 102 "VEGA12",
956fcddc 103 "VEGA20",
2ca8a5d2 104 "RAVEN",
d6c3b24e 105 "ARCTURUS",
1eee4228 106 "RENOIR",
852a6626 107 "NAVI10",
87dbad02 108 "NAVI14",
9802f5d7 109 "NAVI12",
d38ceaf9
AD
110 "LAST",
111};
112
dcea6e65
KR
113/**
114 * DOC: pcie_replay_count
115 *
116 * The amdgpu driver provides a sysfs API for reporting the total number
117 * of PCIe replays (NAKs)
118 * The file pcie_replay_count is used for this and returns the total
119 * number of replays as a sum of the NAKs generated and NAKs received
120 */
121
122static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
123 struct device_attribute *attr, char *buf)
124{
125 struct drm_device *ddev = dev_get_drvdata(dev);
126 struct amdgpu_device *adev = ddev->dev_private;
127 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
128
129 return snprintf(buf, PAGE_SIZE, "%llu\n", cnt);
130}
131
132static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
133 amdgpu_device_get_pcie_replay_count, NULL);
134
5494d864
AD
135static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
136
e3ecdffa
AD
137/**
138 * amdgpu_device_is_px - Is the device is a dGPU with HG/PX power control
139 *
140 * @dev: drm_device pointer
141 *
142 * Returns true if the device is a dGPU with HG/PX power control,
143 * otherwise return false.
144 */
d38ceaf9
AD
145bool amdgpu_device_is_px(struct drm_device *dev)
146{
147 struct amdgpu_device *adev = dev->dev_private;
148
2f7d10b3 149 if (adev->flags & AMD_IS_PX)
d38ceaf9
AD
150 return true;
151 return false;
152}
153
154/*
155 * MMIO register access helper functions.
156 */
e3ecdffa
AD
157/**
158 * amdgpu_mm_rreg - read a memory mapped IO register
159 *
160 * @adev: amdgpu_device pointer
161 * @reg: dword aligned register offset
162 * @acc_flags: access flags which require special behavior
163 *
164 * Returns the 32 bit value from the offset specified.
165 */
d38ceaf9 166uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
15d72fd7 167 uint32_t acc_flags)
d38ceaf9 168{
f4b373f4
TSD
169 uint32_t ret;
170
43ca8efa 171 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
bc992ba5 172 return amdgpu_virt_kiq_rreg(adev, reg);
bc992ba5 173
15d72fd7 174 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
f4b373f4 175 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
d38ceaf9
AD
176 else {
177 unsigned long flags;
d38ceaf9
AD
178
179 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
180 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
181 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
182 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
d38ceaf9 183 }
f4b373f4
TSD
184 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
185 return ret;
d38ceaf9
AD
186}
187
421a2a30
ML
188/*
189 * MMIO register read with bytes helper functions
190 * @offset:bytes offset from MMIO start
191 *
192*/
193
e3ecdffa
AD
194/**
195 * amdgpu_mm_rreg8 - read a memory mapped IO register
196 *
197 * @adev: amdgpu_device pointer
198 * @offset: byte aligned register offset
199 *
200 * Returns the 8 bit value from the offset specified.
201 */
421a2a30
ML
202uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
203 if (offset < adev->rmmio_size)
204 return (readb(adev->rmmio + offset));
205 BUG();
206}
207
208/*
209 * MMIO register write with bytes helper functions
210 * @offset:bytes offset from MMIO start
211 * @value: the value want to be written to the register
212 *
213*/
e3ecdffa
AD
214/**
215 * amdgpu_mm_wreg8 - read a memory mapped IO register
216 *
217 * @adev: amdgpu_device pointer
218 * @offset: byte aligned register offset
219 * @value: 8 bit value to write
220 *
221 * Writes the value specified to the offset specified.
222 */
421a2a30
ML
223void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
224 if (offset < adev->rmmio_size)
225 writeb(value, adev->rmmio + offset);
226 else
227 BUG();
228}
229
e3ecdffa
AD
230/**
231 * amdgpu_mm_wreg - write to a memory mapped IO register
232 *
233 * @adev: amdgpu_device pointer
234 * @reg: dword aligned register offset
235 * @v: 32 bit value to write to the register
236 * @acc_flags: access flags which require special behavior
237 *
238 * Writes the value specified to the offset specified.
239 */
d38ceaf9 240void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
15d72fd7 241 uint32_t acc_flags)
d38ceaf9 242{
f4b373f4 243 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
4e99a44e 244
47ed4e1c
KW
245 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
246 adev->last_mm_index = v;
247 }
248
43ca8efa 249 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
bc992ba5 250 return amdgpu_virt_kiq_wreg(adev, reg, v);
bc992ba5 251
15d72fd7 252 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
d38ceaf9
AD
253 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
254 else {
255 unsigned long flags;
256
257 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
258 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
259 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
260 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
261 }
47ed4e1c
KW
262
263 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
264 udelay(500);
265 }
d38ceaf9
AD
266}
267
e3ecdffa
AD
268/**
269 * amdgpu_io_rreg - read an IO register
270 *
271 * @adev: amdgpu_device pointer
272 * @reg: dword aligned register offset
273 *
274 * Returns the 32 bit value from the offset specified.
275 */
d38ceaf9
AD
276u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
277{
278 if ((reg * 4) < adev->rio_mem_size)
279 return ioread32(adev->rio_mem + (reg * 4));
280 else {
281 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
282 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
283 }
284}
285
e3ecdffa
AD
286/**
287 * amdgpu_io_wreg - write to an IO register
288 *
289 * @adev: amdgpu_device pointer
290 * @reg: dword aligned register offset
291 * @v: 32 bit value to write to the register
292 *
293 * Writes the value specified to the offset specified.
294 */
d38ceaf9
AD
295void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
296{
47ed4e1c
KW
297 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
298 adev->last_mm_index = v;
299 }
d38ceaf9
AD
300
301 if ((reg * 4) < adev->rio_mem_size)
302 iowrite32(v, adev->rio_mem + (reg * 4));
303 else {
304 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
305 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
306 }
47ed4e1c
KW
307
308 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
309 udelay(500);
310 }
d38ceaf9
AD
311}
312
313/**
314 * amdgpu_mm_rdoorbell - read a doorbell dword
315 *
316 * @adev: amdgpu_device pointer
317 * @index: doorbell index
318 *
319 * Returns the value in the doorbell aperture at the
320 * requested doorbell index (CIK).
321 */
322u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
323{
324 if (index < adev->doorbell.num_doorbells) {
325 return readl(adev->doorbell.ptr + index);
326 } else {
327 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
328 return 0;
329 }
330}
331
332/**
333 * amdgpu_mm_wdoorbell - write a doorbell dword
334 *
335 * @adev: amdgpu_device pointer
336 * @index: doorbell index
337 * @v: value to write
338 *
339 * Writes @v to the doorbell aperture at the
340 * requested doorbell index (CIK).
341 */
342void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
343{
344 if (index < adev->doorbell.num_doorbells) {
345 writel(v, adev->doorbell.ptr + index);
346 } else {
347 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
348 }
349}
350
832be404
KW
351/**
352 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
353 *
354 * @adev: amdgpu_device pointer
355 * @index: doorbell index
356 *
357 * Returns the value in the doorbell aperture at the
358 * requested doorbell index (VEGA10+).
359 */
360u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
361{
362 if (index < adev->doorbell.num_doorbells) {
363 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
364 } else {
365 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
366 return 0;
367 }
368}
369
370/**
371 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
372 *
373 * @adev: amdgpu_device pointer
374 * @index: doorbell index
375 * @v: value to write
376 *
377 * Writes @v to the doorbell aperture at the
378 * requested doorbell index (VEGA10+).
379 */
380void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
381{
382 if (index < adev->doorbell.num_doorbells) {
383 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
384 } else {
385 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
386 }
387}
388
d38ceaf9
AD
389/**
390 * amdgpu_invalid_rreg - dummy reg read function
391 *
392 * @adev: amdgpu device pointer
393 * @reg: offset of register
394 *
395 * Dummy register read function. Used for register blocks
396 * that certain asics don't have (all asics).
397 * Returns the value in the register.
398 */
399static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
400{
401 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
402 BUG();
403 return 0;
404}
405
406/**
407 * amdgpu_invalid_wreg - dummy reg write function
408 *
409 * @adev: amdgpu device pointer
410 * @reg: offset of register
411 * @v: value to write to the register
412 *
413 * Dummy register read function. Used for register blocks
414 * that certain asics don't have (all asics).
415 */
416static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
417{
418 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
419 reg, v);
420 BUG();
421}
422
4fa1c6a6
TZ
423/**
424 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
425 *
426 * @adev: amdgpu device pointer
427 * @reg: offset of register
428 *
429 * Dummy register read function. Used for register blocks
430 * that certain asics don't have (all asics).
431 * Returns the value in the register.
432 */
433static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
434{
435 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
436 BUG();
437 return 0;
438}
439
440/**
441 * amdgpu_invalid_wreg64 - dummy reg write function
442 *
443 * @adev: amdgpu device pointer
444 * @reg: offset of register
445 * @v: value to write to the register
446 *
447 * Dummy register read function. Used for register blocks
448 * that certain asics don't have (all asics).
449 */
450static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
451{
452 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
453 reg, v);
454 BUG();
455}
456
d38ceaf9
AD
457/**
458 * amdgpu_block_invalid_rreg - dummy reg read function
459 *
460 * @adev: amdgpu device pointer
461 * @block: offset of instance
462 * @reg: offset of register
463 *
464 * Dummy register read function. Used for register blocks
465 * that certain asics don't have (all asics).
466 * Returns the value in the register.
467 */
468static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
469 uint32_t block, uint32_t reg)
470{
471 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
472 reg, block);
473 BUG();
474 return 0;
475}
476
477/**
478 * amdgpu_block_invalid_wreg - dummy reg write function
479 *
480 * @adev: amdgpu device pointer
481 * @block: offset of instance
482 * @reg: offset of register
483 * @v: value to write to the register
484 *
485 * Dummy register read function. Used for register blocks
486 * that certain asics don't have (all asics).
487 */
488static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
489 uint32_t block,
490 uint32_t reg, uint32_t v)
491{
492 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
493 reg, block, v);
494 BUG();
495}
496
e3ecdffa
AD
497/**
498 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
499 *
500 * @adev: amdgpu device pointer
501 *
502 * Allocates a scratch page of VRAM for use by various things in the
503 * driver.
504 */
06ec9070 505static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 506{
a4a02777
CK
507 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
508 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
509 &adev->vram_scratch.robj,
510 &adev->vram_scratch.gpu_addr,
511 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
512}
513
e3ecdffa
AD
514/**
515 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
516 *
517 * @adev: amdgpu device pointer
518 *
519 * Frees the VRAM scratch page.
520 */
06ec9070 521static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 522{
078af1a3 523 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
524}
525
526/**
9c3f2b54 527 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
528 *
529 * @adev: amdgpu_device pointer
530 * @registers: pointer to the register array
531 * @array_size: size of the register array
532 *
533 * Programs an array or registers with and and or masks.
534 * This is a helper for setting golden registers.
535 */
9c3f2b54
AD
536void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
537 const u32 *registers,
538 const u32 array_size)
d38ceaf9
AD
539{
540 u32 tmp, reg, and_mask, or_mask;
541 int i;
542
543 if (array_size % 3)
544 return;
545
546 for (i = 0; i < array_size; i +=3) {
547 reg = registers[i + 0];
548 and_mask = registers[i + 1];
549 or_mask = registers[i + 2];
550
551 if (and_mask == 0xffffffff) {
552 tmp = or_mask;
553 } else {
554 tmp = RREG32(reg);
555 tmp &= ~and_mask;
e0d07657
HZ
556 if (adev->family >= AMDGPU_FAMILY_AI)
557 tmp |= (or_mask & and_mask);
558 else
559 tmp |= or_mask;
d38ceaf9
AD
560 }
561 WREG32(reg, tmp);
562 }
563}
564
e3ecdffa
AD
565/**
566 * amdgpu_device_pci_config_reset - reset the GPU
567 *
568 * @adev: amdgpu_device pointer
569 *
570 * Resets the GPU using the pci config reset sequence.
571 * Only applicable to asics prior to vega10.
572 */
8111c387 573void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
574{
575 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
576}
577
578/*
579 * GPU doorbell aperture helpers function.
580 */
581/**
06ec9070 582 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
583 *
584 * @adev: amdgpu_device pointer
585 *
586 * Init doorbell driver information (CIK)
587 * Returns 0 on success, error on failure.
588 */
06ec9070 589static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 590{
6585661d 591
705e519e
CK
592 /* No doorbell on SI hardware generation */
593 if (adev->asic_type < CHIP_BONAIRE) {
594 adev->doorbell.base = 0;
595 adev->doorbell.size = 0;
596 adev->doorbell.num_doorbells = 0;
597 adev->doorbell.ptr = NULL;
598 return 0;
599 }
600
d6895ad3
CK
601 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
602 return -EINVAL;
603
22357775
AD
604 amdgpu_asic_init_doorbell_index(adev);
605
d38ceaf9
AD
606 /* doorbell bar mapping */
607 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
608 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
609
edf600da 610 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
9564f192 611 adev->doorbell_index.max_assignment+1);
d38ceaf9
AD
612 if (adev->doorbell.num_doorbells == 0)
613 return -EINVAL;
614
ec3db8a6 615 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
88dc26e4
OZ
616 * paging queue doorbell use the second page. The
617 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
618 * doorbells are in the first page. So with paging queue enabled,
619 * the max num_doorbells should + 1 page (0x400 in dword)
ec3db8a6
PY
620 */
621 if (adev->asic_type >= CHIP_VEGA10)
88dc26e4 622 adev->doorbell.num_doorbells += 0x400;
ec3db8a6 623
8972e5d2
CK
624 adev->doorbell.ptr = ioremap(adev->doorbell.base,
625 adev->doorbell.num_doorbells *
626 sizeof(u32));
627 if (adev->doorbell.ptr == NULL)
d38ceaf9 628 return -ENOMEM;
d38ceaf9
AD
629
630 return 0;
631}
632
633/**
06ec9070 634 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
635 *
636 * @adev: amdgpu_device pointer
637 *
638 * Tear down doorbell driver information (CIK)
639 */
06ec9070 640static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
641{
642 iounmap(adev->doorbell.ptr);
643 adev->doorbell.ptr = NULL;
644}
645
22cb0164 646
d38ceaf9
AD
647
648/*
06ec9070 649 * amdgpu_device_wb_*()
455a7bc2 650 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 651 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
652 */
653
654/**
06ec9070 655 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
656 *
657 * @adev: amdgpu_device pointer
658 *
659 * Disables Writeback and frees the Writeback memory (all asics).
660 * Used at driver shutdown.
661 */
06ec9070 662static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
663{
664 if (adev->wb.wb_obj) {
a76ed485
AD
665 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
666 &adev->wb.gpu_addr,
667 (void **)&adev->wb.wb);
d38ceaf9
AD
668 adev->wb.wb_obj = NULL;
669 }
670}
671
672/**
06ec9070 673 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
d38ceaf9
AD
674 *
675 * @adev: amdgpu_device pointer
676 *
455a7bc2 677 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
678 * Used at driver startup.
679 * Returns 0 on success or an -error on failure.
680 */
06ec9070 681static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
682{
683 int r;
684
685 if (adev->wb.wb_obj == NULL) {
97407b63
AD
686 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
687 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
688 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
689 &adev->wb.wb_obj, &adev->wb.gpu_addr,
690 (void **)&adev->wb.wb);
d38ceaf9
AD
691 if (r) {
692 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
693 return r;
694 }
d38ceaf9
AD
695
696 adev->wb.num_wb = AMDGPU_MAX_WB;
697 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
698
699 /* clear wb memory */
73469585 700 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
701 }
702
703 return 0;
704}
705
706/**
131b4b36 707 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
708 *
709 * @adev: amdgpu_device pointer
710 * @wb: wb index
711 *
712 * Allocate a wb slot for use by the driver (all asics).
713 * Returns 0 on success or -EINVAL on failure.
714 */
131b4b36 715int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
716{
717 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 718
97407b63 719 if (offset < adev->wb.num_wb) {
7014285a 720 __set_bit(offset, adev->wb.used);
63ae07ca 721 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
722 return 0;
723 } else {
724 return -EINVAL;
725 }
726}
727
d38ceaf9 728/**
131b4b36 729 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
730 *
731 * @adev: amdgpu_device pointer
732 * @wb: wb index
733 *
734 * Free a wb slot allocated for use by the driver (all asics)
735 */
131b4b36 736void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 737{
73469585 738 wb >>= 3;
d38ceaf9 739 if (wb < adev->wb.num_wb)
73469585 740 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
741}
742
d6895ad3
CK
743/**
744 * amdgpu_device_resize_fb_bar - try to resize FB BAR
745 *
746 * @adev: amdgpu_device pointer
747 *
748 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
749 * to fail, but if any of the BARs is not accessible after the size we abort
750 * driver loading by returning -ENODEV.
751 */
752int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
753{
770d13b1 754 u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
d6895ad3 755 u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
31b8adab
CK
756 struct pci_bus *root;
757 struct resource *res;
758 unsigned i;
d6895ad3
CK
759 u16 cmd;
760 int r;
761
0c03b912 762 /* Bypass for VF */
763 if (amdgpu_sriov_vf(adev))
764 return 0;
765
31b8adab
CK
766 /* Check if the root BUS has 64bit memory resources */
767 root = adev->pdev->bus;
768 while (root->parent)
769 root = root->parent;
770
771 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 772 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
773 res->start > 0x100000000ull)
774 break;
775 }
776
777 /* Trying to resize is pointless without a root hub window above 4GB */
778 if (!res)
779 return 0;
780
d6895ad3
CK
781 /* Disable memory decoding while we change the BAR addresses and size */
782 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
783 pci_write_config_word(adev->pdev, PCI_COMMAND,
784 cmd & ~PCI_COMMAND_MEMORY);
785
786 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 787 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
788 if (adev->asic_type >= CHIP_BONAIRE)
789 pci_release_resource(adev->pdev, 2);
790
791 pci_release_resource(adev->pdev, 0);
792
793 r = pci_resize_resource(adev->pdev, 0, rbar_size);
794 if (r == -ENOSPC)
795 DRM_INFO("Not enough PCI address space for a large BAR.");
796 else if (r && r != -ENOTSUPP)
797 DRM_ERROR("Problem resizing BAR0 (%d).", r);
798
799 pci_assign_unassigned_bus_resources(adev->pdev->bus);
800
801 /* When the doorbell or fb BAR isn't available we have no chance of
802 * using the device.
803 */
06ec9070 804 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
805 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
806 return -ENODEV;
807
808 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
809
810 return 0;
811}
a05502e5 812
d38ceaf9
AD
813/*
814 * GPU helpers function.
815 */
816/**
39c640c0 817 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
818 *
819 * @adev: amdgpu_device pointer
820 *
c836fec5
JQ
821 * Check if the asic has been initialized (all asics) at driver startup
822 * or post is needed if hw reset is performed.
823 * Returns true if need or false if not.
d38ceaf9 824 */
39c640c0 825bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
826{
827 uint32_t reg;
828
bec86378
ML
829 if (amdgpu_sriov_vf(adev))
830 return false;
831
832 if (amdgpu_passthrough(adev)) {
1da2c326
ML
833 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
834 * some old smc fw still need driver do vPost otherwise gpu hang, while
835 * those smc fw version above 22.15 doesn't have this flaw, so we force
836 * vpost executed for smc version below 22.15
bec86378
ML
837 */
838 if (adev->asic_type == CHIP_FIJI) {
839 int err;
840 uint32_t fw_ver;
841 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
842 /* force vPost if error occured */
843 if (err)
844 return true;
845
846 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
847 if (fw_ver < 0x00160e00)
848 return true;
bec86378 849 }
bec86378 850 }
91fe77eb 851
852 if (adev->has_hw_reset) {
853 adev->has_hw_reset = false;
854 return true;
855 }
856
857 /* bios scratch used on CIK+ */
858 if (adev->asic_type >= CHIP_BONAIRE)
859 return amdgpu_atombios_scratch_need_asic_init(adev);
860
861 /* check MEM_SIZE for older asics */
862 reg = amdgpu_asic_get_config_memsize(adev);
863
864 if ((reg != 0) && (reg != 0xffffffff))
865 return false;
866
867 return true;
bec86378
ML
868}
869
d38ceaf9
AD
870/* if we get transitioned to only one device, take VGA back */
871/**
06ec9070 872 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9
AD
873 *
874 * @cookie: amdgpu_device pointer
875 * @state: enable/disable vga decode
876 *
877 * Enable/disable vga decode (all asics).
878 * Returns VGA resource flags.
879 */
06ec9070 880static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
d38ceaf9
AD
881{
882 struct amdgpu_device *adev = cookie;
883 amdgpu_asic_set_vga_state(adev, state);
884 if (state)
885 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
886 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
887 else
888 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
889}
890
e3ecdffa
AD
891/**
892 * amdgpu_device_check_block_size - validate the vm block size
893 *
894 * @adev: amdgpu_device pointer
895 *
896 * Validates the vm block size specified via module parameter.
897 * The vm block size defines number of bits in page table versus page directory,
898 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
899 * page table and the remaining bits are in the page directory.
900 */
06ec9070 901static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
902{
903 /* defines number of bits in page table versus page directory,
904 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
905 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
906 if (amdgpu_vm_block_size == -1)
907 return;
a1adf8be 908
bab4fee7 909 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
910 dev_warn(adev->dev, "VM page table size (%d) too small\n",
911 amdgpu_vm_block_size);
97489129 912 amdgpu_vm_block_size = -1;
a1adf8be 913 }
a1adf8be
CZ
914}
915
e3ecdffa
AD
916/**
917 * amdgpu_device_check_vm_size - validate the vm size
918 *
919 * @adev: amdgpu_device pointer
920 *
921 * Validates the vm size in GB specified via module parameter.
922 * The VM size is the size of the GPU virtual memory space in GB.
923 */
06ec9070 924static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 925{
64dab074
AD
926 /* no need to check the default value */
927 if (amdgpu_vm_size == -1)
928 return;
929
83ca145d
ZJ
930 if (amdgpu_vm_size < 1) {
931 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
932 amdgpu_vm_size);
f3368128 933 amdgpu_vm_size = -1;
83ca145d 934 }
83ca145d
ZJ
935}
936
7951e376
RZ
937static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
938{
939 struct sysinfo si;
940 bool is_os_64 = (sizeof(void *) == 8) ? true : false;
941 uint64_t total_memory;
942 uint64_t dram_size_seven_GB = 0x1B8000000;
943 uint64_t dram_size_three_GB = 0xB8000000;
944
945 if (amdgpu_smu_memory_pool_size == 0)
946 return;
947
948 if (!is_os_64) {
949 DRM_WARN("Not 64-bit OS, feature not supported\n");
950 goto def_value;
951 }
952 si_meminfo(&si);
953 total_memory = (uint64_t)si.totalram * si.mem_unit;
954
955 if ((amdgpu_smu_memory_pool_size == 1) ||
956 (amdgpu_smu_memory_pool_size == 2)) {
957 if (total_memory < dram_size_three_GB)
958 goto def_value1;
959 } else if ((amdgpu_smu_memory_pool_size == 4) ||
960 (amdgpu_smu_memory_pool_size == 8)) {
961 if (total_memory < dram_size_seven_GB)
962 goto def_value1;
963 } else {
964 DRM_WARN("Smu memory pool size not supported\n");
965 goto def_value;
966 }
967 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
968
969 return;
970
971def_value1:
972 DRM_WARN("No enough system memory\n");
973def_value:
974 adev->pm.smu_prv_buffer_size = 0;
975}
976
d38ceaf9 977/**
06ec9070 978 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
979 *
980 * @adev: amdgpu_device pointer
981 *
982 * Validates certain module parameters and updates
983 * the associated values used by the driver (all asics).
984 */
912dfc84 985static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 986{
912dfc84
EQ
987 int ret = 0;
988
5b011235
CZ
989 if (amdgpu_sched_jobs < 4) {
990 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
991 amdgpu_sched_jobs);
992 amdgpu_sched_jobs = 4;
76117507 993 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
994 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
995 amdgpu_sched_jobs);
996 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
997 }
d38ceaf9 998
83e74db6 999 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1000 /* gart size must be greater or equal to 32M */
1001 dev_warn(adev->dev, "gart size (%d) too small\n",
1002 amdgpu_gart_size);
83e74db6 1003 amdgpu_gart_size = -1;
d38ceaf9
AD
1004 }
1005
36d38372 1006 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1007 /* gtt size must be greater or equal to 32M */
36d38372
CK
1008 dev_warn(adev->dev, "gtt size (%d) too small\n",
1009 amdgpu_gtt_size);
1010 amdgpu_gtt_size = -1;
d38ceaf9
AD
1011 }
1012
d07f14be
RH
1013 /* valid range is between 4 and 9 inclusive */
1014 if (amdgpu_vm_fragment_size != -1 &&
1015 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1016 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1017 amdgpu_vm_fragment_size = -1;
1018 }
1019
7951e376
RZ
1020 amdgpu_device_check_smu_prv_buffer_size(adev);
1021
06ec9070 1022 amdgpu_device_check_vm_size(adev);
d38ceaf9 1023
06ec9070 1024 amdgpu_device_check_block_size(adev);
6a7f76e7 1025
912dfc84
EQ
1026 ret = amdgpu_device_get_job_timeout_settings(adev);
1027 if (ret) {
1028 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
1029 return ret;
8854695a 1030 }
19aede77
AD
1031
1032 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84
EQ
1033
1034 return ret;
d38ceaf9
AD
1035}
1036
1037/**
1038 * amdgpu_switcheroo_set_state - set switcheroo state
1039 *
1040 * @pdev: pci dev pointer
1694467b 1041 * @state: vga_switcheroo state
d38ceaf9
AD
1042 *
1043 * Callback for the switcheroo driver. Suspends or resumes the
1044 * the asics before or after it is powered up using ACPI methods.
1045 */
1046static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1047{
1048 struct drm_device *dev = pci_get_drvdata(pdev);
1049
1050 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1051 return;
1052
1053 if (state == VGA_SWITCHEROO_ON) {
7ca85295 1054 pr_info("amdgpu: switched on\n");
d38ceaf9
AD
1055 /* don't suspend or resume card normally */
1056 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1057
810ddc3a 1058 amdgpu_device_resume(dev, true, true);
d38ceaf9 1059
d38ceaf9
AD
1060 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1061 drm_kms_helper_poll_enable(dev);
1062 } else {
7ca85295 1063 pr_info("amdgpu: switched off\n");
d38ceaf9
AD
1064 drm_kms_helper_poll_disable(dev);
1065 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
810ddc3a 1066 amdgpu_device_suspend(dev, true, true);
d38ceaf9
AD
1067 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1068 }
1069}
1070
1071/**
1072 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1073 *
1074 * @pdev: pci dev pointer
1075 *
1076 * Callback for the switcheroo driver. Check of the switcheroo
1077 * state can be changed.
1078 * Returns true if the state can be changed, false if not.
1079 */
1080static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1081{
1082 struct drm_device *dev = pci_get_drvdata(pdev);
1083
1084 /*
1085 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1086 * locking inversion with the driver load path. And the access here is
1087 * completely racy anyway. So don't bother with locking for now.
1088 */
1089 return dev->open_count == 0;
1090}
1091
1092static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1093 .set_gpu_state = amdgpu_switcheroo_set_state,
1094 .reprobe = NULL,
1095 .can_switch = amdgpu_switcheroo_can_switch,
1096};
1097
e3ecdffa
AD
1098/**
1099 * amdgpu_device_ip_set_clockgating_state - set the CG state
1100 *
87e3f136 1101 * @dev: amdgpu_device pointer
e3ecdffa
AD
1102 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1103 * @state: clockgating state (gate or ungate)
1104 *
1105 * Sets the requested clockgating state for all instances of
1106 * the hardware IP specified.
1107 * Returns the error code from the last instance.
1108 */
43fa561f 1109int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1110 enum amd_ip_block_type block_type,
1111 enum amd_clockgating_state state)
d38ceaf9 1112{
43fa561f 1113 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1114 int i, r = 0;
1115
1116 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1117 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1118 continue;
c722865a
RZ
1119 if (adev->ip_blocks[i].version->type != block_type)
1120 continue;
1121 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1122 continue;
1123 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1124 (void *)adev, state);
1125 if (r)
1126 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1127 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1128 }
1129 return r;
1130}
1131
e3ecdffa
AD
1132/**
1133 * amdgpu_device_ip_set_powergating_state - set the PG state
1134 *
87e3f136 1135 * @dev: amdgpu_device pointer
e3ecdffa
AD
1136 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1137 * @state: powergating state (gate or ungate)
1138 *
1139 * Sets the requested powergating state for all instances of
1140 * the hardware IP specified.
1141 * Returns the error code from the last instance.
1142 */
43fa561f 1143int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1144 enum amd_ip_block_type block_type,
1145 enum amd_powergating_state state)
d38ceaf9 1146{
43fa561f 1147 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1148 int i, r = 0;
1149
1150 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1151 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1152 continue;
c722865a
RZ
1153 if (adev->ip_blocks[i].version->type != block_type)
1154 continue;
1155 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1156 continue;
1157 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1158 (void *)adev, state);
1159 if (r)
1160 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1161 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1162 }
1163 return r;
1164}
1165
e3ecdffa
AD
1166/**
1167 * amdgpu_device_ip_get_clockgating_state - get the CG state
1168 *
1169 * @adev: amdgpu_device pointer
1170 * @flags: clockgating feature flags
1171 *
1172 * Walks the list of IPs on the device and updates the clockgating
1173 * flags for each IP.
1174 * Updates @flags with the feature flags for each hardware IP where
1175 * clockgating is enabled.
1176 */
2990a1fc
AD
1177void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1178 u32 *flags)
6cb2d4e4
HR
1179{
1180 int i;
1181
1182 for (i = 0; i < adev->num_ip_blocks; i++) {
1183 if (!adev->ip_blocks[i].status.valid)
1184 continue;
1185 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1186 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1187 }
1188}
1189
e3ecdffa
AD
1190/**
1191 * amdgpu_device_ip_wait_for_idle - wait for idle
1192 *
1193 * @adev: amdgpu_device pointer
1194 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1195 *
1196 * Waits for the request hardware IP to be idle.
1197 * Returns 0 for success or a negative error code on failure.
1198 */
2990a1fc
AD
1199int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1200 enum amd_ip_block_type block_type)
5dbbb60b
AD
1201{
1202 int i, r;
1203
1204 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1205 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1206 continue;
a1255107
AD
1207 if (adev->ip_blocks[i].version->type == block_type) {
1208 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1209 if (r)
1210 return r;
1211 break;
1212 }
1213 }
1214 return 0;
1215
1216}
1217
e3ecdffa
AD
1218/**
1219 * amdgpu_device_ip_is_idle - is the hardware IP idle
1220 *
1221 * @adev: amdgpu_device pointer
1222 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1223 *
1224 * Check if the hardware IP is idle or not.
1225 * Returns true if it the IP is idle, false if not.
1226 */
2990a1fc
AD
1227bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1228 enum amd_ip_block_type block_type)
5dbbb60b
AD
1229{
1230 int i;
1231
1232 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1233 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1234 continue;
a1255107
AD
1235 if (adev->ip_blocks[i].version->type == block_type)
1236 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1237 }
1238 return true;
1239
1240}
1241
e3ecdffa
AD
1242/**
1243 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1244 *
1245 * @adev: amdgpu_device pointer
87e3f136 1246 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1247 *
1248 * Returns a pointer to the hardware IP block structure
1249 * if it exists for the asic, otherwise NULL.
1250 */
2990a1fc
AD
1251struct amdgpu_ip_block *
1252amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1253 enum amd_ip_block_type type)
d38ceaf9
AD
1254{
1255 int i;
1256
1257 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1258 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1259 return &adev->ip_blocks[i];
1260
1261 return NULL;
1262}
1263
1264/**
2990a1fc 1265 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1266 *
1267 * @adev: amdgpu_device pointer
5fc3aeeb 1268 * @type: enum amd_ip_block_type
d38ceaf9
AD
1269 * @major: major version
1270 * @minor: minor version
1271 *
1272 * return 0 if equal or greater
1273 * return 1 if smaller or the ip_block doesn't exist
1274 */
2990a1fc
AD
1275int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1276 enum amd_ip_block_type type,
1277 u32 major, u32 minor)
d38ceaf9 1278{
2990a1fc 1279 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1280
a1255107
AD
1281 if (ip_block && ((ip_block->version->major > major) ||
1282 ((ip_block->version->major == major) &&
1283 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1284 return 0;
1285
1286 return 1;
1287}
1288
a1255107 1289/**
2990a1fc 1290 * amdgpu_device_ip_block_add
a1255107
AD
1291 *
1292 * @adev: amdgpu_device pointer
1293 * @ip_block_version: pointer to the IP to add
1294 *
1295 * Adds the IP block driver information to the collection of IPs
1296 * on the asic.
1297 */
2990a1fc
AD
1298int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1299 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1300{
1301 if (!ip_block_version)
1302 return -EINVAL;
1303
e966a725 1304 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1305 ip_block_version->funcs->name);
1306
a1255107
AD
1307 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1308
1309 return 0;
1310}
1311
e3ecdffa
AD
1312/**
1313 * amdgpu_device_enable_virtual_display - enable virtual display feature
1314 *
1315 * @adev: amdgpu_device pointer
1316 *
1317 * Enabled the virtual display feature if the user has enabled it via
1318 * the module parameter virtual_display. This feature provides a virtual
1319 * display hardware on headless boards or in virtualized environments.
1320 * This function parses and validates the configuration string specified by
1321 * the user and configues the virtual display configuration (number of
1322 * virtual connectors, crtcs, etc.) specified.
1323 */
483ef985 1324static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1325{
1326 adev->enable_virtual_display = false;
1327
1328 if (amdgpu_virtual_display) {
1329 struct drm_device *ddev = adev->ddev;
1330 const char *pci_address_name = pci_name(ddev->pdev);
0f66356d 1331 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1332
1333 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1334 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1335 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1336 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1337 if (!strcmp("all", pciaddname)
1338 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1339 long num_crtc;
1340 int res = -1;
1341
9accf2fd 1342 adev->enable_virtual_display = true;
0f66356d
ED
1343
1344 if (pciaddname_tmp)
1345 res = kstrtol(pciaddname_tmp, 10,
1346 &num_crtc);
1347
1348 if (!res) {
1349 if (num_crtc < 1)
1350 num_crtc = 1;
1351 if (num_crtc > 6)
1352 num_crtc = 6;
1353 adev->mode_info.num_crtc = num_crtc;
1354 } else {
1355 adev->mode_info.num_crtc = 1;
1356 }
9accf2fd
ED
1357 break;
1358 }
1359 }
1360
0f66356d
ED
1361 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1362 amdgpu_virtual_display, pci_address_name,
1363 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1364
1365 kfree(pciaddstr);
1366 }
1367}
1368
e3ecdffa
AD
1369/**
1370 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1371 *
1372 * @adev: amdgpu_device pointer
1373 *
1374 * Parses the asic configuration parameters specified in the gpu info
1375 * firmware and makes them availale to the driver for use in configuring
1376 * the asic.
1377 * Returns 0 on success, -EINVAL on failure.
1378 */
e2a75f88
AD
1379static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1380{
e2a75f88
AD
1381 const char *chip_name;
1382 char fw_name[30];
1383 int err;
1384 const struct gpu_info_firmware_header_v1_0 *hdr;
1385
ab4fe3e1
HR
1386 adev->firmware.gpu_info_fw = NULL;
1387
e2a75f88
AD
1388 switch (adev->asic_type) {
1389 case CHIP_TOPAZ:
1390 case CHIP_TONGA:
1391 case CHIP_FIJI:
e2a75f88 1392 case CHIP_POLARIS10:
cc07f18d 1393 case CHIP_POLARIS11:
e2a75f88 1394 case CHIP_POLARIS12:
cc07f18d 1395 case CHIP_VEGAM:
e2a75f88
AD
1396 case CHIP_CARRIZO:
1397 case CHIP_STONEY:
1398#ifdef CONFIG_DRM_AMDGPU_SI
1399 case CHIP_VERDE:
1400 case CHIP_TAHITI:
1401 case CHIP_PITCAIRN:
1402 case CHIP_OLAND:
1403 case CHIP_HAINAN:
1404#endif
1405#ifdef CONFIG_DRM_AMDGPU_CIK
1406 case CHIP_BONAIRE:
1407 case CHIP_HAWAII:
1408 case CHIP_KAVERI:
1409 case CHIP_KABINI:
1410 case CHIP_MULLINS:
1411#endif
27c0bc71 1412 case CHIP_VEGA20:
e2a75f88
AD
1413 default:
1414 return 0;
1415 case CHIP_VEGA10:
1416 chip_name = "vega10";
1417 break;
3f76dced
AD
1418 case CHIP_VEGA12:
1419 chip_name = "vega12";
1420 break;
2d2e5e7e 1421 case CHIP_RAVEN:
54c4d17e
FX
1422 if (adev->rev_id >= 8)
1423 chip_name = "raven2";
741deade
AD
1424 else if (adev->pdev->device == 0x15d8)
1425 chip_name = "picasso";
54c4d17e
FX
1426 else
1427 chip_name = "raven";
2d2e5e7e 1428 break;
65e60f6e
LM
1429 case CHIP_ARCTURUS:
1430 chip_name = "arcturus";
1431 break;
b51a26a0
HR
1432 case CHIP_RENOIR:
1433 chip_name = "renoir";
1434 break;
23c6268e
HR
1435 case CHIP_NAVI10:
1436 chip_name = "navi10";
1437 break;
ed42cfe1
XY
1438 case CHIP_NAVI14:
1439 chip_name = "navi14";
1440 break;
42b325e5
XY
1441 case CHIP_NAVI12:
1442 chip_name = "navi12";
1443 break;
e2a75f88
AD
1444 }
1445
1446 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 1447 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
1448 if (err) {
1449 dev_err(adev->dev,
1450 "Failed to load gpu_info firmware \"%s\"\n",
1451 fw_name);
1452 goto out;
1453 }
ab4fe3e1 1454 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
1455 if (err) {
1456 dev_err(adev->dev,
1457 "Failed to validate gpu_info firmware \"%s\"\n",
1458 fw_name);
1459 goto out;
1460 }
1461
ab4fe3e1 1462 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1463 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1464
1465 switch (hdr->version_major) {
1466 case 1:
1467 {
1468 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 1469 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
1470 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1471
b5ab16bf
AD
1472 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1473 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1474 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1475 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 1476 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
1477 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1478 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1479 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1480 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1481 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 1482 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
1483 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1484 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
1485 adev->gfx.cu_info.max_waves_per_simd =
1486 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1487 adev->gfx.cu_info.max_scratch_slots_per_cu =
1488 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1489 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 1490 if (hdr->version_minor >= 1) {
35c2e910
HZ
1491 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
1492 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
1493 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1494 adev->gfx.config.num_sc_per_sh =
1495 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
1496 adev->gfx.config.num_packer_per_sc =
1497 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
1498 }
48321c3d
HW
1499#ifdef CONFIG_DRM_AMD_DC_DCN2_0
1500 if (hdr->version_minor == 2) {
1501 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
1502 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
1503 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1504 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
1505 }
1506#endif
e2a75f88
AD
1507 break;
1508 }
1509 default:
1510 dev_err(adev->dev,
1511 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1512 err = -EINVAL;
1513 goto out;
1514 }
1515out:
e2a75f88
AD
1516 return err;
1517}
1518
e3ecdffa
AD
1519/**
1520 * amdgpu_device_ip_early_init - run early init for hardware IPs
1521 *
1522 * @adev: amdgpu_device pointer
1523 *
1524 * Early initialization pass for hardware IPs. The hardware IPs that make
1525 * up each asic are discovered each IP's early_init callback is run. This
1526 * is the first stage in initializing the asic.
1527 * Returns 0 on success, negative error code on failure.
1528 */
06ec9070 1529static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 1530{
aaa36a97 1531 int i, r;
d38ceaf9 1532
483ef985 1533 amdgpu_device_enable_virtual_display(adev);
a6be7570 1534
d38ceaf9 1535 switch (adev->asic_type) {
aaa36a97
AD
1536 case CHIP_TOPAZ:
1537 case CHIP_TONGA:
48299f95 1538 case CHIP_FIJI:
2cc0c0b5 1539 case CHIP_POLARIS10:
32cc7e53 1540 case CHIP_POLARIS11:
c4642a47 1541 case CHIP_POLARIS12:
32cc7e53 1542 case CHIP_VEGAM:
aaa36a97 1543 case CHIP_CARRIZO:
39bb0c92
SL
1544 case CHIP_STONEY:
1545 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
aaa36a97
AD
1546 adev->family = AMDGPU_FAMILY_CZ;
1547 else
1548 adev->family = AMDGPU_FAMILY_VI;
1549
1550 r = vi_set_ip_blocks(adev);
1551 if (r)
1552 return r;
1553 break;
33f34802
KW
1554#ifdef CONFIG_DRM_AMDGPU_SI
1555 case CHIP_VERDE:
1556 case CHIP_TAHITI:
1557 case CHIP_PITCAIRN:
1558 case CHIP_OLAND:
1559 case CHIP_HAINAN:
295d0daf 1560 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
1561 r = si_set_ip_blocks(adev);
1562 if (r)
1563 return r;
1564 break;
1565#endif
a2e73f56
AD
1566#ifdef CONFIG_DRM_AMDGPU_CIK
1567 case CHIP_BONAIRE:
1568 case CHIP_HAWAII:
1569 case CHIP_KAVERI:
1570 case CHIP_KABINI:
1571 case CHIP_MULLINS:
1572 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1573 adev->family = AMDGPU_FAMILY_CI;
1574 else
1575 adev->family = AMDGPU_FAMILY_KV;
1576
1577 r = cik_set_ip_blocks(adev);
1578 if (r)
1579 return r;
1580 break;
1581#endif
e48a3cd9
AD
1582 case CHIP_VEGA10:
1583 case CHIP_VEGA12:
e4bd8170 1584 case CHIP_VEGA20:
e48a3cd9 1585 case CHIP_RAVEN:
61cf44c1 1586 case CHIP_ARCTURUS:
b51a26a0
HR
1587 case CHIP_RENOIR:
1588 if (adev->asic_type == CHIP_RAVEN ||
1589 adev->asic_type == CHIP_RENOIR)
2ca8a5d2
CZ
1590 adev->family = AMDGPU_FAMILY_RV;
1591 else
1592 adev->family = AMDGPU_FAMILY_AI;
460826e6
KW
1593
1594 r = soc15_set_ip_blocks(adev);
1595 if (r)
1596 return r;
1597 break;
0a5b8c7b 1598 case CHIP_NAVI10:
7ecb5cd4 1599 case CHIP_NAVI14:
4808cf9c 1600 case CHIP_NAVI12:
0a5b8c7b
HR
1601 adev->family = AMDGPU_FAMILY_NV;
1602
1603 r = nv_set_ip_blocks(adev);
1604 if (r)
1605 return r;
1606 break;
d38ceaf9
AD
1607 default:
1608 /* FIXME: not supported yet */
1609 return -EINVAL;
1610 }
1611
e2a75f88
AD
1612 r = amdgpu_device_parse_gpu_info_fw(adev);
1613 if (r)
1614 return r;
1615
1884734a 1616 amdgpu_amdkfd_device_probe(adev);
1617
3149d9da
XY
1618 if (amdgpu_sriov_vf(adev)) {
1619 r = amdgpu_virt_request_full_gpu(adev, true);
1620 if (r)
5ffa61c1 1621 return -EAGAIN;
3149d9da
XY
1622 }
1623
3b94fb10 1624 adev->pm.pp_feature = amdgpu_pp_feature_mask;
00544006
HR
1625 if (amdgpu_sriov_vf(adev))
1626 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
00f54b97 1627
d38ceaf9
AD
1628 for (i = 0; i < adev->num_ip_blocks; i++) {
1629 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
1630 DRM_ERROR("disabled ip block: %d <%s>\n",
1631 i, adev->ip_blocks[i].version->funcs->name);
a1255107 1632 adev->ip_blocks[i].status.valid = false;
d38ceaf9 1633 } else {
a1255107
AD
1634 if (adev->ip_blocks[i].version->funcs->early_init) {
1635 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 1636 if (r == -ENOENT) {
a1255107 1637 adev->ip_blocks[i].status.valid = false;
2c1a2784 1638 } else if (r) {
a1255107
AD
1639 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1640 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 1641 return r;
2c1a2784 1642 } else {
a1255107 1643 adev->ip_blocks[i].status.valid = true;
2c1a2784 1644 }
974e6b64 1645 } else {
a1255107 1646 adev->ip_blocks[i].status.valid = true;
d38ceaf9 1647 }
d38ceaf9 1648 }
21a249ca
AD
1649 /* get the vbios after the asic_funcs are set up */
1650 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
1651 /* Read BIOS */
1652 if (!amdgpu_get_bios(adev))
1653 return -EINVAL;
1654
1655 r = amdgpu_atombios_init(adev);
1656 if (r) {
1657 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
1658 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
1659 return r;
1660 }
1661 }
d38ceaf9
AD
1662 }
1663
395d1fb9
NH
1664 adev->cg_flags &= amdgpu_cg_mask;
1665 adev->pg_flags &= amdgpu_pg_mask;
1666
d38ceaf9
AD
1667 return 0;
1668}
1669
0a4f2520
RZ
1670static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
1671{
1672 int i, r;
1673
1674 for (i = 0; i < adev->num_ip_blocks; i++) {
1675 if (!adev->ip_blocks[i].status.sw)
1676 continue;
1677 if (adev->ip_blocks[i].status.hw)
1678 continue;
1679 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 1680 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
1681 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
1682 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
1683 if (r) {
1684 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1685 adev->ip_blocks[i].version->funcs->name, r);
1686 return r;
1687 }
1688 adev->ip_blocks[i].status.hw = true;
1689 }
1690 }
1691
1692 return 0;
1693}
1694
1695static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
1696{
1697 int i, r;
1698
1699 for (i = 0; i < adev->num_ip_blocks; i++) {
1700 if (!adev->ip_blocks[i].status.sw)
1701 continue;
1702 if (adev->ip_blocks[i].status.hw)
1703 continue;
1704 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
1705 if (r) {
1706 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1707 adev->ip_blocks[i].version->funcs->name, r);
1708 return r;
1709 }
1710 adev->ip_blocks[i].status.hw = true;
1711 }
1712
1713 return 0;
1714}
1715
7a3e0bb2
RZ
1716static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
1717{
1718 int r = 0;
1719 int i;
80f41f84 1720 uint32_t smu_version;
7a3e0bb2
RZ
1721
1722 if (adev->asic_type >= CHIP_VEGA10) {
1723 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
1724 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
1725 continue;
1726
1727 /* no need to do the fw loading again if already done*/
1728 if (adev->ip_blocks[i].status.hw == true)
1729 break;
1730
1731 if (adev->in_gpu_reset || adev->in_suspend) {
1732 r = adev->ip_blocks[i].version->funcs->resume(adev);
1733 if (r) {
1734 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 1735 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
1736 return r;
1737 }
1738 } else {
1739 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
1740 if (r) {
1741 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1742 adev->ip_blocks[i].version->funcs->name, r);
1743 return r;
7a3e0bb2 1744 }
7a3e0bb2 1745 }
482f0e53
ML
1746
1747 adev->ip_blocks[i].status.hw = true;
1748 break;
7a3e0bb2
RZ
1749 }
1750 }
482f0e53 1751
80f41f84 1752 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 1753
80f41f84 1754 return r;
7a3e0bb2
RZ
1755}
1756
e3ecdffa
AD
1757/**
1758 * amdgpu_device_ip_init - run init for hardware IPs
1759 *
1760 * @adev: amdgpu_device pointer
1761 *
1762 * Main initialization pass for hardware IPs. The list of all the hardware
1763 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
1764 * are run. sw_init initializes the software state associated with each IP
1765 * and hw_init initializes the hardware associated with each IP.
1766 * Returns 0 on success, negative error code on failure.
1767 */
06ec9070 1768static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
1769{
1770 int i, r;
1771
c030f2e4 1772 r = amdgpu_ras_init(adev);
1773 if (r)
1774 return r;
1775
d38ceaf9 1776 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1777 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 1778 continue;
a1255107 1779 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 1780 if (r) {
a1255107
AD
1781 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1782 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 1783 goto init_failed;
2c1a2784 1784 }
a1255107 1785 adev->ip_blocks[i].status.sw = true;
bfca0289 1786
d38ceaf9 1787 /* need to do gmc hw init early so we can allocate gpu mem */
a1255107 1788 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
06ec9070 1789 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
1790 if (r) {
1791 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 1792 goto init_failed;
2c1a2784 1793 }
a1255107 1794 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
1795 if (r) {
1796 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 1797 goto init_failed;
2c1a2784 1798 }
06ec9070 1799 r = amdgpu_device_wb_init(adev);
2c1a2784 1800 if (r) {
06ec9070 1801 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 1802 goto init_failed;
2c1a2784 1803 }
a1255107 1804 adev->ip_blocks[i].status.hw = true;
2493664f
ML
1805
1806 /* right after GMC hw init, we create CSA */
f92d5c61 1807 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
1808 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
1809 AMDGPU_GEM_DOMAIN_VRAM,
1810 AMDGPU_CSA_SIZE);
2493664f
ML
1811 if (r) {
1812 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 1813 goto init_failed;
2493664f
ML
1814 }
1815 }
d38ceaf9
AD
1816 }
1817 }
1818
533aed27
AG
1819 r = amdgpu_ib_pool_init(adev);
1820 if (r) {
1821 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
1822 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
1823 goto init_failed;
1824 }
1825
c8963ea4
RZ
1826 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
1827 if (r)
72d3f592 1828 goto init_failed;
0a4f2520
RZ
1829
1830 r = amdgpu_device_ip_hw_init_phase1(adev);
1831 if (r)
72d3f592 1832 goto init_failed;
0a4f2520 1833
7a3e0bb2
RZ
1834 r = amdgpu_device_fw_loading(adev);
1835 if (r)
72d3f592 1836 goto init_failed;
7a3e0bb2 1837
0a4f2520
RZ
1838 r = amdgpu_device_ip_hw_init_phase2(adev);
1839 if (r)
72d3f592 1840 goto init_failed;
d38ceaf9 1841
3e2e2ab5
HZ
1842 if (adev->gmc.xgmi.num_physical_nodes > 1)
1843 amdgpu_xgmi_add_device(adev);
1884734a 1844 amdgpu_amdkfd_device_init(adev);
c6332b97 1845
72d3f592 1846init_failed:
d3c117e5 1847 if (amdgpu_sriov_vf(adev)) {
72d3f592
ED
1848 if (!r)
1849 amdgpu_virt_init_data_exchange(adev);
c6332b97 1850 amdgpu_virt_release_full_gpu(adev, true);
d3c117e5 1851 }
c6332b97 1852
72d3f592 1853 return r;
d38ceaf9
AD
1854}
1855
e3ecdffa
AD
1856/**
1857 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
1858 *
1859 * @adev: amdgpu_device pointer
1860 *
1861 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
1862 * this function before a GPU reset. If the value is retained after a
1863 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
1864 */
06ec9070 1865static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
1866{
1867 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1868}
1869
e3ecdffa
AD
1870/**
1871 * amdgpu_device_check_vram_lost - check if vram is valid
1872 *
1873 * @adev: amdgpu_device pointer
1874 *
1875 * Checks the reset magic value written to the gart pointer in VRAM.
1876 * The driver calls this after a GPU reset to see if the contents of
1877 * VRAM is lost or now.
1878 * returns true if vram is lost, false if not.
1879 */
06ec9070 1880static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8
CZ
1881{
1882 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1883 AMDGPU_RESET_MAGIC_NUM);
1884}
1885
e3ecdffa 1886/**
1112a46b 1887 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
1888 *
1889 * @adev: amdgpu_device pointer
1890 *
e3ecdffa 1891 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
1892 * set_clockgating_state callbacks are run.
1893 * Late initialization pass enabling clockgating for hardware IPs.
1894 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
1895 * Returns 0 on success, negative error code on failure.
1896 */
fdd34271 1897
1112a46b
RZ
1898static int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
1899 enum amd_clockgating_state state)
d38ceaf9 1900{
1112a46b 1901 int i, j, r;
d38ceaf9 1902
4a2ba394
SL
1903 if (amdgpu_emu_mode == 1)
1904 return 0;
1905
1112a46b
RZ
1906 for (j = 0; j < adev->num_ip_blocks; j++) {
1907 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 1908 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 1909 continue;
4a446d55 1910 /* skip CG for VCE/UVD, it's handled specially */
a1255107 1911 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 1912 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 1913 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
57716327 1914 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 1915 /* enable clockgating to save power */
a1255107 1916 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 1917 state);
4a446d55
AD
1918 if (r) {
1919 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 1920 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
1921 return r;
1922 }
b0b00ff1 1923 }
d38ceaf9 1924 }
06b18f61 1925
c9f96fd5
RZ
1926 return 0;
1927}
1928
1112a46b 1929static int amdgpu_device_set_pg_state(struct amdgpu_device *adev, enum amd_powergating_state state)
c9f96fd5 1930{
1112a46b 1931 int i, j, r;
06b18f61 1932
c9f96fd5
RZ
1933 if (amdgpu_emu_mode == 1)
1934 return 0;
1935
1112a46b
RZ
1936 for (j = 0; j < adev->num_ip_blocks; j++) {
1937 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 1938 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5
RZ
1939 continue;
1940 /* skip CG for VCE/UVD, it's handled specially */
1941 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1942 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
1943 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
1944 adev->ip_blocks[i].version->funcs->set_powergating_state) {
1945 /* enable powergating to save power */
1946 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 1947 state);
c9f96fd5
RZ
1948 if (r) {
1949 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
1950 adev->ip_blocks[i].version->funcs->name, r);
1951 return r;
1952 }
1953 }
1954 }
2dc80b00
S
1955 return 0;
1956}
1957
beff74bc
AD
1958static int amdgpu_device_enable_mgpu_fan_boost(void)
1959{
1960 struct amdgpu_gpu_instance *gpu_ins;
1961 struct amdgpu_device *adev;
1962 int i, ret = 0;
1963
1964 mutex_lock(&mgpu_info.mutex);
1965
1966 /*
1967 * MGPU fan boost feature should be enabled
1968 * only when there are two or more dGPUs in
1969 * the system
1970 */
1971 if (mgpu_info.num_dgpu < 2)
1972 goto out;
1973
1974 for (i = 0; i < mgpu_info.num_dgpu; i++) {
1975 gpu_ins = &(mgpu_info.gpu_ins[i]);
1976 adev = gpu_ins->adev;
1977 if (!(adev->flags & AMD_IS_APU) &&
1978 !gpu_ins->mgpu_fan_enabled &&
1979 adev->powerplay.pp_funcs &&
1980 adev->powerplay.pp_funcs->enable_mgpu_fan_boost) {
1981 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
1982 if (ret)
1983 break;
1984
1985 gpu_ins->mgpu_fan_enabled = 1;
1986 }
1987 }
1988
1989out:
1990 mutex_unlock(&mgpu_info.mutex);
1991
1992 return ret;
1993}
1994
e3ecdffa
AD
1995/**
1996 * amdgpu_device_ip_late_init - run late init for hardware IPs
1997 *
1998 * @adev: amdgpu_device pointer
1999 *
2000 * Late initialization pass for hardware IPs. The list of all the hardware
2001 * IPs that make up the asic is walked and the late_init callbacks are run.
2002 * late_init covers any special initialization that an IP requires
2003 * after all of the have been initialized or something that needs to happen
2004 * late in the init process.
2005 * Returns 0 on success, negative error code on failure.
2006 */
06ec9070 2007static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00
S
2008{
2009 int i = 0, r;
2010
2011 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2012 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2013 continue;
2014 if (adev->ip_blocks[i].version->funcs->late_init) {
2015 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2016 if (r) {
2017 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2018 adev->ip_blocks[i].version->funcs->name, r);
2019 return r;
2020 }
2dc80b00 2021 }
73f847db 2022 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2023 }
2024
1112a46b
RZ
2025 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2026 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2027
06ec9070 2028 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2029
beff74bc
AD
2030 r = amdgpu_device_enable_mgpu_fan_boost();
2031 if (r)
2032 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2033
2034 /* set to low pstate by default */
2035 amdgpu_xgmi_set_pstate(adev, 0);
2036
d38ceaf9
AD
2037 return 0;
2038}
2039
e3ecdffa
AD
2040/**
2041 * amdgpu_device_ip_fini - run fini for hardware IPs
2042 *
2043 * @adev: amdgpu_device pointer
2044 *
2045 * Main teardown pass for hardware IPs. The list of all the hardware
2046 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2047 * are run. hw_fini tears down the hardware associated with each IP
2048 * and sw_fini tears down any software state associated with each IP.
2049 * Returns 0 on success, negative error code on failure.
2050 */
06ec9070 2051static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
d38ceaf9
AD
2052{
2053 int i, r;
2054
c030f2e4 2055 amdgpu_ras_pre_fini(adev);
2056
a82400b5
AG
2057 if (adev->gmc.xgmi.num_physical_nodes > 1)
2058 amdgpu_xgmi_remove_device(adev);
2059
1884734a 2060 amdgpu_amdkfd_device_fini(adev);
05df1f01
RZ
2061
2062 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2063 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2064
3e96dbfd
AD
2065 /* need to disable SMC first */
2066 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2067 if (!adev->ip_blocks[i].status.hw)
3e96dbfd 2068 continue;
fdd34271 2069 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
a1255107 2070 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
3e96dbfd
AD
2071 /* XXX handle errors */
2072 if (r) {
2073 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
a1255107 2074 adev->ip_blocks[i].version->funcs->name, r);
3e96dbfd 2075 }
a1255107 2076 adev->ip_blocks[i].status.hw = false;
3e96dbfd
AD
2077 break;
2078 }
2079 }
2080
d38ceaf9 2081 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2082 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2083 continue;
8201a67a 2084
a1255107 2085 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2086 /* XXX handle errors */
2c1a2784 2087 if (r) {
a1255107
AD
2088 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2089 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2090 }
8201a67a 2091
a1255107 2092 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2093 }
2094
9950cda2 2095
d38ceaf9 2096 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2097 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2098 continue;
c12aba3a
ML
2099
2100 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2101 amdgpu_ucode_free_bo(adev);
1e256e27 2102 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2103 amdgpu_device_wb_fini(adev);
2104 amdgpu_device_vram_scratch_fini(adev);
533aed27 2105 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2106 }
2107
a1255107 2108 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2109 /* XXX handle errors */
2c1a2784 2110 if (r) {
a1255107
AD
2111 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2112 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2113 }
a1255107
AD
2114 adev->ip_blocks[i].status.sw = false;
2115 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2116 }
2117
a6dcfd9c 2118 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2119 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2120 continue;
a1255107
AD
2121 if (adev->ip_blocks[i].version->funcs->late_fini)
2122 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2123 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2124 }
2125
c030f2e4 2126 amdgpu_ras_fini(adev);
2127
030308fc 2128 if (amdgpu_sriov_vf(adev))
24136135
ML
2129 if (amdgpu_virt_release_full_gpu(adev, false))
2130 DRM_ERROR("failed to release exclusive mode on fini\n");
2493664f 2131
d38ceaf9
AD
2132 return 0;
2133}
2134
e3ecdffa 2135/**
beff74bc 2136 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2137 *
1112a46b 2138 * @work: work_struct.
e3ecdffa 2139 */
beff74bc 2140static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2141{
2142 struct amdgpu_device *adev =
beff74bc 2143 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2144 int r;
2145
2146 r = amdgpu_ib_ring_tests(adev);
2147 if (r)
2148 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2149}
2150
1e317b99
RZ
2151static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2152{
2153 struct amdgpu_device *adev =
2154 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2155
2156 mutex_lock(&adev->gfx.gfx_off_mutex);
2157 if (!adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
2158 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2159 adev->gfx.gfx_off_state = true;
2160 }
2161 mutex_unlock(&adev->gfx.gfx_off_mutex);
2162}
2163
e3ecdffa 2164/**
e7854a03 2165 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2166 *
2167 * @adev: amdgpu_device pointer
2168 *
2169 * Main suspend function for hardware IPs. The list of all the hardware
2170 * IPs that make up the asic is walked, clockgating is disabled and the
2171 * suspend callbacks are run. suspend puts the hardware and software state
2172 * in each IP into a state suitable for suspend.
2173 * Returns 0 on success, negative error code on failure.
2174 */
e7854a03
AD
2175static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2176{
2177 int i, r;
2178
05df1f01 2179 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271 2180 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2181
e7854a03
AD
2182 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2183 if (!adev->ip_blocks[i].status.valid)
2184 continue;
2185 /* displays are handled separately */
2186 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) {
e7854a03
AD
2187 /* XXX handle errors */
2188 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2189 /* XXX handle errors */
2190 if (r) {
2191 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2192 adev->ip_blocks[i].version->funcs->name, r);
482f0e53 2193 return r;
e7854a03 2194 }
482f0e53 2195 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2196 }
2197 }
2198
e7854a03
AD
2199 return 0;
2200}
2201
2202/**
2203 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2204 *
2205 * @adev: amdgpu_device pointer
2206 *
2207 * Main suspend function for hardware IPs. The list of all the hardware
2208 * IPs that make up the asic is walked, clockgating is disabled and the
2209 * suspend callbacks are run. suspend puts the hardware and software state
2210 * in each IP into a state suitable for suspend.
2211 * Returns 0 on success, negative error code on failure.
2212 */
2213static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2214{
2215 int i, r;
2216
2217 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2218 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2219 continue;
e7854a03
AD
2220 /* displays are handled in phase1 */
2221 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2222 continue;
d38ceaf9 2223 /* XXX handle errors */
a1255107 2224 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 2225 /* XXX handle errors */
2c1a2784 2226 if (r) {
a1255107
AD
2227 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2228 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2229 }
876923fb 2230 adev->ip_blocks[i].status.hw = false;
a3a09142
AD
2231 /* handle putting the SMC in the appropriate state */
2232 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2233 if (is_support_sw_smu(adev)) {
2234 /* todo */
2235 } else if (adev->powerplay.pp_funcs &&
482f0e53 2236 adev->powerplay.pp_funcs->set_mp1_state) {
a3a09142
AD
2237 r = adev->powerplay.pp_funcs->set_mp1_state(
2238 adev->powerplay.pp_handle,
2239 adev->mp1_state);
2240 if (r) {
2241 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
2242 adev->mp1_state, r);
482f0e53 2243 return r;
a3a09142
AD
2244 }
2245 }
2246 }
b5507c7e
AG
2247
2248 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2249 }
2250
2251 return 0;
2252}
2253
e7854a03
AD
2254/**
2255 * amdgpu_device_ip_suspend - run suspend for hardware IPs
2256 *
2257 * @adev: amdgpu_device pointer
2258 *
2259 * Main suspend function for hardware IPs. The list of all the hardware
2260 * IPs that make up the asic is walked, clockgating is disabled and the
2261 * suspend callbacks are run. suspend puts the hardware and software state
2262 * in each IP into a state suitable for suspend.
2263 * Returns 0 on success, negative error code on failure.
2264 */
2265int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
2266{
2267 int r;
2268
e7819644
YT
2269 if (amdgpu_sriov_vf(adev))
2270 amdgpu_virt_request_full_gpu(adev, false);
2271
e7854a03
AD
2272 r = amdgpu_device_ip_suspend_phase1(adev);
2273 if (r)
2274 return r;
2275 r = amdgpu_device_ip_suspend_phase2(adev);
2276
e7819644
YT
2277 if (amdgpu_sriov_vf(adev))
2278 amdgpu_virt_release_full_gpu(adev, false);
2279
e7854a03
AD
2280 return r;
2281}
2282
06ec9070 2283static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
2284{
2285 int i, r;
2286
2cb681b6
ML
2287 static enum amd_ip_block_type ip_order[] = {
2288 AMD_IP_BLOCK_TYPE_GMC,
2289 AMD_IP_BLOCK_TYPE_COMMON,
39186aef 2290 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
2291 AMD_IP_BLOCK_TYPE_IH,
2292 };
a90ad3c2 2293
2cb681b6
ML
2294 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
2295 int j;
2296 struct amdgpu_ip_block *block;
a90ad3c2 2297
2cb681b6
ML
2298 for (j = 0; j < adev->num_ip_blocks; j++) {
2299 block = &adev->ip_blocks[j];
2300
482f0e53 2301 block->status.hw = false;
2cb681b6
ML
2302 if (block->version->type != ip_order[i] ||
2303 !block->status.valid)
2304 continue;
2305
2306 r = block->version->funcs->hw_init(adev);
0aaeefcc 2307 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
2308 if (r)
2309 return r;
482f0e53 2310 block->status.hw = true;
a90ad3c2
ML
2311 }
2312 }
2313
2314 return 0;
2315}
2316
06ec9070 2317static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
2318{
2319 int i, r;
2320
2cb681b6
ML
2321 static enum amd_ip_block_type ip_order[] = {
2322 AMD_IP_BLOCK_TYPE_SMC,
2323 AMD_IP_BLOCK_TYPE_DCE,
2324 AMD_IP_BLOCK_TYPE_GFX,
2325 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c
FM
2326 AMD_IP_BLOCK_TYPE_UVD,
2327 AMD_IP_BLOCK_TYPE_VCE
2cb681b6 2328 };
a90ad3c2 2329
2cb681b6
ML
2330 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
2331 int j;
2332 struct amdgpu_ip_block *block;
a90ad3c2 2333
2cb681b6
ML
2334 for (j = 0; j < adev->num_ip_blocks; j++) {
2335 block = &adev->ip_blocks[j];
2336
2337 if (block->version->type != ip_order[i] ||
482f0e53
ML
2338 !block->status.valid ||
2339 block->status.hw)
2cb681b6
ML
2340 continue;
2341
2342 r = block->version->funcs->hw_init(adev);
0aaeefcc 2343 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
2344 if (r)
2345 return r;
482f0e53 2346 block->status.hw = true;
a90ad3c2
ML
2347 }
2348 }
2349
2350 return 0;
2351}
2352
e3ecdffa
AD
2353/**
2354 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
2355 *
2356 * @adev: amdgpu_device pointer
2357 *
2358 * First resume function for hardware IPs. The list of all the hardware
2359 * IPs that make up the asic is walked and the resume callbacks are run for
2360 * COMMON, GMC, and IH. resume puts the hardware into a functional state
2361 * after a suspend and updates the software state as necessary. This
2362 * function is also used for restoring the GPU after a GPU reset.
2363 * Returns 0 on success, negative error code on failure.
2364 */
06ec9070 2365static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
2366{
2367 int i, r;
2368
a90ad3c2 2369 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 2370 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 2371 continue;
a90ad3c2 2372 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
2373 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2374 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 2375
fcf0649f
CZ
2376 r = adev->ip_blocks[i].version->funcs->resume(adev);
2377 if (r) {
2378 DRM_ERROR("resume of IP block <%s> failed %d\n",
2379 adev->ip_blocks[i].version->funcs->name, r);
2380 return r;
2381 }
482f0e53 2382 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
2383 }
2384 }
2385
2386 return 0;
2387}
2388
e3ecdffa
AD
2389/**
2390 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
2391 *
2392 * @adev: amdgpu_device pointer
2393 *
2394 * First resume function for hardware IPs. The list of all the hardware
2395 * IPs that make up the asic is walked and the resume callbacks are run for
2396 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
2397 * functional state after a suspend and updates the software state as
2398 * necessary. This function is also used for restoring the GPU after a GPU
2399 * reset.
2400 * Returns 0 on success, negative error code on failure.
2401 */
06ec9070 2402static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2403{
2404 int i, r;
2405
2406 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 2407 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 2408 continue;
fcf0649f 2409 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 2410 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
2411 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
2412 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 2413 continue;
a1255107 2414 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 2415 if (r) {
a1255107
AD
2416 DRM_ERROR("resume of IP block <%s> failed %d\n",
2417 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2418 return r;
2c1a2784 2419 }
482f0e53 2420 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
2421 }
2422
2423 return 0;
2424}
2425
e3ecdffa
AD
2426/**
2427 * amdgpu_device_ip_resume - run resume for hardware IPs
2428 *
2429 * @adev: amdgpu_device pointer
2430 *
2431 * Main resume function for hardware IPs. The hardware IPs
2432 * are split into two resume functions because they are
2433 * are also used in in recovering from a GPU reset and some additional
2434 * steps need to be take between them. In this case (S3/S4) they are
2435 * run sequentially.
2436 * Returns 0 on success, negative error code on failure.
2437 */
06ec9070 2438static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
2439{
2440 int r;
2441
06ec9070 2442 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
2443 if (r)
2444 return r;
7a3e0bb2
RZ
2445
2446 r = amdgpu_device_fw_loading(adev);
2447 if (r)
2448 return r;
2449
06ec9070 2450 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
2451
2452 return r;
2453}
2454
e3ecdffa
AD
2455/**
2456 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
2457 *
2458 * @adev: amdgpu_device pointer
2459 *
2460 * Query the VBIOS data tables to determine if the board supports SR-IOV.
2461 */
4e99a44e 2462static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 2463{
6867e1b5
ML
2464 if (amdgpu_sriov_vf(adev)) {
2465 if (adev->is_atom_fw) {
2466 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
2467 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
2468 } else {
2469 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
2470 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
2471 }
2472
2473 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
2474 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 2475 }
048765ad
AR
2476}
2477
e3ecdffa
AD
2478/**
2479 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
2480 *
2481 * @asic_type: AMD asic type
2482 *
2483 * Check if there is DC (new modesetting infrastructre) support for an asic.
2484 * returns true if DC has support, false if not.
2485 */
4562236b
HW
2486bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
2487{
2488 switch (asic_type) {
2489#if defined(CONFIG_DRM_AMD_DC)
2490 case CHIP_BONAIRE:
0d6fbccb 2491 case CHIP_KAVERI:
367e6687
AD
2492 case CHIP_KABINI:
2493 case CHIP_MULLINS:
d9fda248
HW
2494 /*
2495 * We have systems in the wild with these ASICs that require
2496 * LVDS and VGA support which is not supported with DC.
2497 *
2498 * Fallback to the non-DC driver here by default so as not to
2499 * cause regressions.
2500 */
2501 return amdgpu_dc > 0;
2502 case CHIP_HAWAII:
4562236b
HW
2503 case CHIP_CARRIZO:
2504 case CHIP_STONEY:
4562236b 2505 case CHIP_POLARIS10:
675fd32b 2506 case CHIP_POLARIS11:
2c8ad2d5 2507 case CHIP_POLARIS12:
675fd32b 2508 case CHIP_VEGAM:
4562236b
HW
2509 case CHIP_TONGA:
2510 case CHIP_FIJI:
42f8ffa1 2511 case CHIP_VEGA10:
dca7b401 2512 case CHIP_VEGA12:
c6034aa2 2513 case CHIP_VEGA20:
dc37a9a0 2514#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
fd187853 2515 case CHIP_RAVEN:
b4f199c7
HW
2516#endif
2517#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
2518 case CHIP_NAVI10:
8fceceb6 2519 case CHIP_NAVI14:
078655d9 2520 case CHIP_NAVI12:
e1c14c43
RL
2521#endif
2522#if defined(CONFIG_DRM_AMD_DC_DCN2_1)
2523 case CHIP_RENOIR:
42f8ffa1 2524#endif
fd187853 2525 return amdgpu_dc != 0;
4562236b
HW
2526#endif
2527 default:
2528 return false;
2529 }
2530}
2531
2532/**
2533 * amdgpu_device_has_dc_support - check if dc is supported
2534 *
2535 * @adev: amdgpu_device_pointer
2536 *
2537 * Returns true for supported, false for not supported
2538 */
2539bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
2540{
2555039d
XY
2541 if (amdgpu_sriov_vf(adev))
2542 return false;
2543
4562236b
HW
2544 return amdgpu_device_asic_has_dc_support(adev->asic_type);
2545}
2546
d4535e2c
AG
2547
2548static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
2549{
2550 struct amdgpu_device *adev =
2551 container_of(__work, struct amdgpu_device, xgmi_reset_work);
2552
2553 adev->asic_reset_res = amdgpu_asic_reset(adev);
2554 if (adev->asic_reset_res)
fed184e9 2555 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
d4535e2c
AG
2556 adev->asic_reset_res, adev->ddev->unique);
2557}
2558
2559
d38ceaf9
AD
2560/**
2561 * amdgpu_device_init - initialize the driver
2562 *
2563 * @adev: amdgpu_device pointer
87e3f136 2564 * @ddev: drm dev pointer
d38ceaf9
AD
2565 * @pdev: pci dev pointer
2566 * @flags: driver flags
2567 *
2568 * Initializes the driver info and hw (all asics).
2569 * Returns 0 for success or an error on failure.
2570 * Called at driver startup.
2571 */
2572int amdgpu_device_init(struct amdgpu_device *adev,
2573 struct drm_device *ddev,
2574 struct pci_dev *pdev,
2575 uint32_t flags)
2576{
2577 int r, i;
2578 bool runtime = false;
95844d20 2579 u32 max_MBps;
d38ceaf9
AD
2580
2581 adev->shutdown = false;
2582 adev->dev = &pdev->dev;
2583 adev->ddev = ddev;
2584 adev->pdev = pdev;
2585 adev->flags = flags;
2f7d10b3 2586 adev->asic_type = flags & AMD_ASIC_MASK;
d38ceaf9 2587 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2
SL
2588 if (amdgpu_emu_mode == 1)
2589 adev->usec_timeout *= 2;
770d13b1 2590 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
2591 adev->accel_working = false;
2592 adev->num_rings = 0;
2593 adev->mman.buffer_funcs = NULL;
2594 adev->mman.buffer_funcs_ring = NULL;
2595 adev->vm_manager.vm_pte_funcs = NULL;
3798e9a6 2596 adev->vm_manager.vm_pte_num_rqs = 0;
132f34e4 2597 adev->gmc.gmc_funcs = NULL;
f54d1867 2598 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 2599 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
2600
2601 adev->smc_rreg = &amdgpu_invalid_rreg;
2602 adev->smc_wreg = &amdgpu_invalid_wreg;
2603 adev->pcie_rreg = &amdgpu_invalid_rreg;
2604 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
2605 adev->pciep_rreg = &amdgpu_invalid_rreg;
2606 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
2607 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
2608 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
2609 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
2610 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
2611 adev->didt_rreg = &amdgpu_invalid_rreg;
2612 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
2613 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
2614 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
2615 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
2616 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
2617
3e39ab90
AD
2618 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2619 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2620 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
2621
2622 /* mutex initialization are all done here so we
2623 * can recall function without having locking issues */
d38ceaf9 2624 atomic_set(&adev->irq.ih.lock, 0);
0e5ca0d1 2625 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
2626 mutex_init(&adev->pm.mutex);
2627 mutex_init(&adev->gfx.gpu_clock_mutex);
2628 mutex_init(&adev->srbm_mutex);
b8866c26 2629 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 2630 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 2631 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 2632 mutex_init(&adev->mn_lock);
e23b74aa 2633 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 2634 hash_init(adev->mn_hash);
13a752e3 2635 mutex_init(&adev->lock_reset);
bb5a2bdf 2636 mutex_init(&adev->virt.dpm_mutex);
32eaeae0 2637 mutex_init(&adev->psp.mutex);
d38ceaf9 2638
912dfc84
EQ
2639 r = amdgpu_device_check_arguments(adev);
2640 if (r)
2641 return r;
d38ceaf9 2642
d38ceaf9
AD
2643 spin_lock_init(&adev->mmio_idx_lock);
2644 spin_lock_init(&adev->smc_idx_lock);
2645 spin_lock_init(&adev->pcie_idx_lock);
2646 spin_lock_init(&adev->uvd_ctx_idx_lock);
2647 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 2648 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 2649 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 2650 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 2651 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 2652
0c4e7fa5
CZ
2653 INIT_LIST_HEAD(&adev->shadow_list);
2654 mutex_init(&adev->shadow_list_lock);
2655
795f2813
AR
2656 INIT_LIST_HEAD(&adev->ring_lru_list);
2657 spin_lock_init(&adev->ring_lru_list_lock);
2658
beff74bc
AD
2659 INIT_DELAYED_WORK(&adev->delayed_init_work,
2660 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
2661 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
2662 amdgpu_device_delay_enable_gfx_off);
2dc80b00 2663
d4535e2c
AG
2664 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
2665
d23ee13f 2666 adev->gfx.gfx_off_req_count = 1;
b1ddf548
RZ
2667 adev->pm.ac_power = power_supply_is_system_supplied() > 0 ? true : false;
2668
0fa49558
AX
2669 /* Registers mapping */
2670 /* TODO: block userspace mapping of io register */
da69c161
KW
2671 if (adev->asic_type >= CHIP_BONAIRE) {
2672 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2673 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2674 } else {
2675 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2676 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2677 }
d38ceaf9 2678
d38ceaf9
AD
2679 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2680 if (adev->rmmio == NULL) {
2681 return -ENOMEM;
2682 }
2683 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2684 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2685
d38ceaf9
AD
2686 /* io port mapping */
2687 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2688 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2689 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2690 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2691 break;
2692 }
2693 }
2694 if (adev->rio_mem == NULL)
b64a18c5 2695 DRM_INFO("PCI I/O BAR is not found.\n");
d38ceaf9 2696
b2109d8e
JX
2697 /* enable PCIE atomic ops */
2698 r = pci_enable_atomic_ops_to_root(adev->pdev,
2699 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
2700 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
2701 if (r) {
2702 adev->have_atomics_support = false;
2703 DRM_INFO("PCIE atomic ops is not supported\n");
2704 } else {
2705 adev->have_atomics_support = true;
2706 }
2707
5494d864
AD
2708 amdgpu_device_get_pcie_info(adev);
2709
b239c017
JX
2710 if (amdgpu_mcbp)
2711 DRM_INFO("MCBP is enabled\n");
2712
5f84cc63
JX
2713 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
2714 adev->enable_mes = true;
2715
f54eeab4 2716 if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10) {
a190d1c7
XY
2717 r = amdgpu_discovery_init(adev);
2718 if (r) {
2719 dev_err(adev->dev, "amdgpu_discovery_init failed\n");
2720 return r;
2721 }
2722 }
2723
d38ceaf9 2724 /* early init functions */
06ec9070 2725 r = amdgpu_device_ip_early_init(adev);
d38ceaf9
AD
2726 if (r)
2727 return r;
2728
6585661d
OZ
2729 /* doorbell bar mapping and doorbell index init*/
2730 amdgpu_device_doorbell_init(adev);
2731
d38ceaf9
AD
2732 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2733 /* this will fail for cards that aren't VGA class devices, just
2734 * ignore it */
06ec9070 2735 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
d38ceaf9 2736
e9bef455 2737 if (amdgpu_device_is_px(ddev))
d38ceaf9 2738 runtime = true;
84c8b22e
LW
2739 if (!pci_is_thunderbolt_attached(adev->pdev))
2740 vga_switcheroo_register_client(adev->pdev,
2741 &amdgpu_switcheroo_ops, runtime);
d38ceaf9
AD
2742 if (runtime)
2743 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2744
9475a943
SL
2745 if (amdgpu_emu_mode == 1) {
2746 /* post the asic on emulation mode */
2747 emu_soc_asic_init(adev);
bfca0289 2748 goto fence_driver_init;
9475a943 2749 }
bfca0289 2750
4e99a44e
ML
2751 /* detect if we are with an SRIOV vbios */
2752 amdgpu_device_detect_sriov_bios(adev);
048765ad 2753
95e8e59e
AD
2754 /* check if we need to reset the asic
2755 * E.g., driver was not cleanly unloaded previously, etc.
2756 */
f14899fd 2757 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
95e8e59e
AD
2758 r = amdgpu_asic_reset(adev);
2759 if (r) {
2760 dev_err(adev->dev, "asic reset on init failed\n");
2761 goto failed;
2762 }
2763 }
2764
d38ceaf9 2765 /* Post card if necessary */
39c640c0 2766 if (amdgpu_device_need_post(adev)) {
d38ceaf9 2767 if (!adev->bios) {
bec86378 2768 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
2769 r = -EINVAL;
2770 goto failed;
d38ceaf9 2771 }
bec86378 2772 DRM_INFO("GPU posting now...\n");
4e99a44e
ML
2773 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2774 if (r) {
2775 dev_err(adev->dev, "gpu post error!\n");
2776 goto failed;
2777 }
d38ceaf9
AD
2778 }
2779
88b64e95
AD
2780 if (adev->is_atom_fw) {
2781 /* Initialize clocks */
2782 r = amdgpu_atomfirmware_get_clock_info(adev);
2783 if (r) {
2784 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 2785 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
2786 goto failed;
2787 }
2788 } else {
a5bde2f9
AD
2789 /* Initialize clocks */
2790 r = amdgpu_atombios_get_clock_info(adev);
2791 if (r) {
2792 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 2793 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 2794 goto failed;
a5bde2f9
AD
2795 }
2796 /* init i2c buses */
4562236b
HW
2797 if (!amdgpu_device_has_dc_support(adev))
2798 amdgpu_atombios_i2c_init(adev);
2c1a2784 2799 }
d38ceaf9 2800
bfca0289 2801fence_driver_init:
d38ceaf9
AD
2802 /* Fence driver */
2803 r = amdgpu_fence_driver_init(adev);
2c1a2784
AD
2804 if (r) {
2805 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
e23b74aa 2806 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 2807 goto failed;
2c1a2784 2808 }
d38ceaf9
AD
2809
2810 /* init the mode config */
2811 drm_mode_config_init(adev->ddev);
2812
06ec9070 2813 r = amdgpu_device_ip_init(adev);
d38ceaf9 2814 if (r) {
8840a387 2815 /* failed in exclusive mode due to timeout */
2816 if (amdgpu_sriov_vf(adev) &&
2817 !amdgpu_sriov_runtime(adev) &&
2818 amdgpu_virt_mmio_blocked(adev) &&
2819 !amdgpu_virt_wait_reset(adev)) {
2820 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
2821 /* Don't send request since VF is inactive. */
2822 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
2823 adev->virt.ops = NULL;
8840a387 2824 r = -EAGAIN;
2825 goto failed;
2826 }
06ec9070 2827 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 2828 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
72d3f592
ED
2829 if (amdgpu_virt_request_full_gpu(adev, false))
2830 amdgpu_virt_release_full_gpu(adev, false);
83ba126a 2831 goto failed;
d38ceaf9
AD
2832 }
2833
2834 adev->accel_working = true;
2835
e59c0205
AX
2836 amdgpu_vm_check_compute_bug(adev);
2837
95844d20
MO
2838 /* Initialize the buffer migration limit. */
2839 if (amdgpu_moverate >= 0)
2840 max_MBps = amdgpu_moverate;
2841 else
2842 max_MBps = 8; /* Allow 8 MB/s. */
2843 /* Get a log2 for easy divisions. */
2844 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2845
9bc92b9c
ML
2846 amdgpu_fbdev_init(adev);
2847
e9bc1bf7
YT
2848 if (amdgpu_sriov_vf(adev) && amdgim_is_hwperf(adev))
2849 amdgpu_pm_virt_sysfs_init(adev);
2850
d2f52ac8
RZ
2851 r = amdgpu_pm_sysfs_init(adev);
2852 if (r)
2853 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
2854
5bb23532
OM
2855 r = amdgpu_ucode_sysfs_init(adev);
2856 if (r)
2857 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
2858
75758255 2859 r = amdgpu_debugfs_gem_init(adev);
3f14e623 2860 if (r)
d38ceaf9 2861 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
d38ceaf9
AD
2862
2863 r = amdgpu_debugfs_regs_init(adev);
3f14e623 2864 if (r)
d38ceaf9 2865 DRM_ERROR("registering register debugfs failed (%d).\n", r);
d38ceaf9 2866
50ab2533 2867 r = amdgpu_debugfs_firmware_init(adev);
3f14e623 2868 if (r)
50ab2533 2869 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
50ab2533 2870
763efb6c 2871 r = amdgpu_debugfs_init(adev);
db95e218 2872 if (r)
763efb6c 2873 DRM_ERROR("Creating debugfs files failed (%d).\n", r);
db95e218 2874
d38ceaf9
AD
2875 if ((amdgpu_testing & 1)) {
2876 if (adev->accel_working)
2877 amdgpu_test_moves(adev);
2878 else
2879 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2880 }
d38ceaf9
AD
2881 if (amdgpu_benchmarking) {
2882 if (adev->accel_working)
2883 amdgpu_benchmark(adev, amdgpu_benchmarking);
2884 else
2885 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2886 }
2887
2888 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2889 * explicit gating rather than handling it automatically.
2890 */
06ec9070 2891 r = amdgpu_device_ip_late_init(adev);
2c1a2784 2892 if (r) {
06ec9070 2893 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
e23b74aa 2894 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
83ba126a 2895 goto failed;
2c1a2784 2896 }
d38ceaf9 2897
108c6a63 2898 /* must succeed. */
511fdbc3 2899 amdgpu_ras_resume(adev);
108c6a63 2900
beff74bc
AD
2901 queue_delayed_work(system_wq, &adev->delayed_init_work,
2902 msecs_to_jiffies(AMDGPU_RESUME_MS));
2903
dcea6e65
KR
2904 r = device_create_file(adev->dev, &dev_attr_pcie_replay_count);
2905 if (r) {
2906 dev_err(adev->dev, "Could not create pcie_replay_count");
2907 return r;
2908 }
108c6a63 2909
d155bef0
AB
2910 if (IS_ENABLED(CONFIG_PERF_EVENTS))
2911 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
2912 if (r)
2913 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
2914
d38ceaf9 2915 return 0;
83ba126a
AD
2916
2917failed:
89041940 2918 amdgpu_vf_error_trans_all(adev);
83ba126a
AD
2919 if (runtime)
2920 vga_switcheroo_fini_domain_pm_ops(adev->dev);
8840a387 2921
83ba126a 2922 return r;
d38ceaf9
AD
2923}
2924
d38ceaf9
AD
2925/**
2926 * amdgpu_device_fini - tear down the driver
2927 *
2928 * @adev: amdgpu_device pointer
2929 *
2930 * Tear down the driver info (all asics).
2931 * Called at driver shutdown.
2932 */
2933void amdgpu_device_fini(struct amdgpu_device *adev)
2934{
2935 int r;
2936
2937 DRM_INFO("amdgpu: finishing device.\n");
2938 adev->shutdown = true;
e5b03032
ML
2939 /* disable all interrupts */
2940 amdgpu_irq_disable_all(adev);
ff97cba8
ML
2941 if (adev->mode_info.mode_config_initialized){
2942 if (!amdgpu_device_has_dc_support(adev))
c2d88e06 2943 drm_helper_force_disable_all(adev->ddev);
ff97cba8
ML
2944 else
2945 drm_atomic_helper_shutdown(adev->ddev);
2946 }
d38ceaf9 2947 amdgpu_fence_driver_fini(adev);
58e955d9 2948 amdgpu_pm_sysfs_fini(adev);
d38ceaf9 2949 amdgpu_fbdev_fini(adev);
06ec9070 2950 r = amdgpu_device_ip_fini(adev);
ab4fe3e1
HR
2951 if (adev->firmware.gpu_info_fw) {
2952 release_firmware(adev->firmware.gpu_info_fw);
2953 adev->firmware.gpu_info_fw = NULL;
2954 }
d38ceaf9 2955 adev->accel_working = false;
beff74bc 2956 cancel_delayed_work_sync(&adev->delayed_init_work);
d38ceaf9 2957 /* free i2c buses */
4562236b
HW
2958 if (!amdgpu_device_has_dc_support(adev))
2959 amdgpu_i2c_fini(adev);
bfca0289
SL
2960
2961 if (amdgpu_emu_mode != 1)
2962 amdgpu_atombios_fini(adev);
2963
d38ceaf9
AD
2964 kfree(adev->bios);
2965 adev->bios = NULL;
84c8b22e
LW
2966 if (!pci_is_thunderbolt_attached(adev->pdev))
2967 vga_switcheroo_unregister_client(adev->pdev);
83ba126a
AD
2968 if (adev->flags & AMD_IS_PX)
2969 vga_switcheroo_fini_domain_pm_ops(adev->dev);
d38ceaf9
AD
2970 vga_client_register(adev->pdev, NULL, NULL, NULL);
2971 if (adev->rio_mem)
2972 pci_iounmap(adev->pdev, adev->rio_mem);
2973 adev->rio_mem = NULL;
2974 iounmap(adev->rmmio);
2975 adev->rmmio = NULL;
06ec9070 2976 amdgpu_device_doorbell_fini(adev);
e9bc1bf7
YT
2977 if (amdgpu_sriov_vf(adev) && amdgim_is_hwperf(adev))
2978 amdgpu_pm_virt_sysfs_fini(adev);
2979
d38ceaf9 2980 amdgpu_debugfs_regs_cleanup(adev);
dcea6e65 2981 device_remove_file(adev->dev, &dev_attr_pcie_replay_count);
5bb23532 2982 amdgpu_ucode_sysfs_fini(adev);
d155bef0
AB
2983 if (IS_ENABLED(CONFIG_PERF_EVENTS))
2984 amdgpu_pmu_fini(adev);
6698a3d0 2985 amdgpu_debugfs_preempt_cleanup(adev);
f54eeab4 2986 if (amdgpu_discovery && adev->asic_type >= CHIP_NAVI10)
a190d1c7 2987 amdgpu_discovery_fini(adev);
d38ceaf9
AD
2988}
2989
2990
2991/*
2992 * Suspend & resume.
2993 */
2994/**
810ddc3a 2995 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 2996 *
87e3f136
DP
2997 * @dev: drm dev pointer
2998 * @suspend: suspend state
2999 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
3000 *
3001 * Puts the hw in the suspend state (all asics).
3002 * Returns 0 for success or an error on failure.
3003 * Called at driver suspend.
3004 */
810ddc3a 3005int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
d38ceaf9
AD
3006{
3007 struct amdgpu_device *adev;
3008 struct drm_crtc *crtc;
3009 struct drm_connector *connector;
5ceb54c6 3010 int r;
d38ceaf9
AD
3011
3012 if (dev == NULL || dev->dev_private == NULL) {
3013 return -ENODEV;
3014 }
3015
3016 adev = dev->dev_private;
3017
3018 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3019 return 0;
3020
44779b43 3021 adev->in_suspend = true;
d38ceaf9
AD
3022 drm_kms_helper_poll_disable(dev);
3023
5f818173
S
3024 if (fbcon)
3025 amdgpu_fbdev_set_suspend(adev, 1);
3026
beff74bc 3027 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 3028
4562236b
HW
3029 if (!amdgpu_device_has_dc_support(adev)) {
3030 /* turn off display hw */
3031 drm_modeset_lock_all(dev);
3032 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3033 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
3034 }
3035 drm_modeset_unlock_all(dev);
fe1053b7
AD
3036 /* unpin the front buffers and cursors */
3037 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3038 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
3039 struct drm_framebuffer *fb = crtc->primary->fb;
3040 struct amdgpu_bo *robj;
3041
91334223 3042 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
fe1053b7
AD
3043 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
3044 r = amdgpu_bo_reserve(aobj, true);
3045 if (r == 0) {
3046 amdgpu_bo_unpin(aobj);
3047 amdgpu_bo_unreserve(aobj);
3048 }
756e6880 3049 }
756e6880 3050
fe1053b7
AD
3051 if (fb == NULL || fb->obj[0] == NULL) {
3052 continue;
3053 }
3054 robj = gem_to_amdgpu_bo(fb->obj[0]);
3055 /* don't unpin kernel fb objects */
3056 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
3057 r = amdgpu_bo_reserve(robj, true);
3058 if (r == 0) {
3059 amdgpu_bo_unpin(robj);
3060 amdgpu_bo_unreserve(robj);
3061 }
d38ceaf9
AD
3062 }
3063 }
3064 }
fe1053b7
AD
3065
3066 amdgpu_amdkfd_suspend(adev);
3067
5e6932fe 3068 amdgpu_ras_suspend(adev);
3069
fe1053b7
AD
3070 r = amdgpu_device_ip_suspend_phase1(adev);
3071
d38ceaf9
AD
3072 /* evict vram memory */
3073 amdgpu_bo_evict_vram(adev);
3074
5ceb54c6 3075 amdgpu_fence_driver_suspend(adev);
d38ceaf9 3076
fe1053b7 3077 r = amdgpu_device_ip_suspend_phase2(adev);
d38ceaf9 3078
a0a71e49
AD
3079 /* evict remaining vram memory
3080 * This second call to evict vram is to evict the gart page table
3081 * using the CPU.
3082 */
d38ceaf9
AD
3083 amdgpu_bo_evict_vram(adev);
3084
3085 pci_save_state(dev->pdev);
3086 if (suspend) {
3087 /* Shut down the device */
3088 pci_disable_device(dev->pdev);
3089 pci_set_power_state(dev->pdev, PCI_D3hot);
74b0b157 3090 } else {
3091 r = amdgpu_asic_reset(adev);
3092 if (r)
3093 DRM_ERROR("amdgpu asic reset failed\n");
d38ceaf9
AD
3094 }
3095
d38ceaf9
AD
3096 return 0;
3097}
3098
3099/**
810ddc3a 3100 * amdgpu_device_resume - initiate device resume
d38ceaf9 3101 *
87e3f136
DP
3102 * @dev: drm dev pointer
3103 * @resume: resume state
3104 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
3105 *
3106 * Bring the hw back to operating state (all asics).
3107 * Returns 0 for success or an error on failure.
3108 * Called at driver resume.
3109 */
810ddc3a 3110int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
d38ceaf9
AD
3111{
3112 struct drm_connector *connector;
3113 struct amdgpu_device *adev = dev->dev_private;
756e6880 3114 struct drm_crtc *crtc;
03161a6e 3115 int r = 0;
d38ceaf9
AD
3116
3117 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3118 return 0;
3119
d38ceaf9
AD
3120 if (resume) {
3121 pci_set_power_state(dev->pdev, PCI_D0);
3122 pci_restore_state(dev->pdev);
74b0b157 3123 r = pci_enable_device(dev->pdev);
03161a6e 3124 if (r)
4d3b9ae5 3125 return r;
d38ceaf9
AD
3126 }
3127
3128 /* post card */
39c640c0 3129 if (amdgpu_device_need_post(adev)) {
74b0b157 3130 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
3131 if (r)
3132 DRM_ERROR("amdgpu asic init failed\n");
3133 }
d38ceaf9 3134
06ec9070 3135 r = amdgpu_device_ip_resume(adev);
e6707218 3136 if (r) {
06ec9070 3137 DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 3138 return r;
e6707218 3139 }
5ceb54c6
AD
3140 amdgpu_fence_driver_resume(adev);
3141
d38ceaf9 3142
06ec9070 3143 r = amdgpu_device_ip_late_init(adev);
03161a6e 3144 if (r)
4d3b9ae5 3145 return r;
d38ceaf9 3146
beff74bc
AD
3147 queue_delayed_work(system_wq, &adev->delayed_init_work,
3148 msecs_to_jiffies(AMDGPU_RESUME_MS));
3149
fe1053b7
AD
3150 if (!amdgpu_device_has_dc_support(adev)) {
3151 /* pin cursors */
3152 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3153 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
3154
91334223 3155 if (amdgpu_crtc->cursor_bo && !adev->enable_virtual_display) {
fe1053b7
AD
3156 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
3157 r = amdgpu_bo_reserve(aobj, true);
3158 if (r == 0) {
3159 r = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
3160 if (r != 0)
3161 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
3162 amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
3163 amdgpu_bo_unreserve(aobj);
3164 }
756e6880
AD
3165 }
3166 }
3167 }
ba997709
YZ
3168 r = amdgpu_amdkfd_resume(adev);
3169 if (r)
3170 return r;
756e6880 3171
96a5d8d4 3172 /* Make sure IB tests flushed */
beff74bc 3173 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 3174
d38ceaf9
AD
3175 /* blat the mode back in */
3176 if (fbcon) {
4562236b
HW
3177 if (!amdgpu_device_has_dc_support(adev)) {
3178 /* pre DCE11 */
3179 drm_helper_resume_force_mode(dev);
3180
3181 /* turn on display hw */
3182 drm_modeset_lock_all(dev);
3183 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3184 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
3185 }
3186 drm_modeset_unlock_all(dev);
d38ceaf9 3187 }
4d3b9ae5 3188 amdgpu_fbdev_set_suspend(adev, 0);
d38ceaf9
AD
3189 }
3190
3191 drm_kms_helper_poll_enable(dev);
23a1a9e5 3192
5e6932fe 3193 amdgpu_ras_resume(adev);
3194
23a1a9e5
L
3195 /*
3196 * Most of the connector probing functions try to acquire runtime pm
3197 * refs to ensure that the GPU is powered on when connector polling is
3198 * performed. Since we're calling this from a runtime PM callback,
3199 * trying to acquire rpm refs will cause us to deadlock.
3200 *
3201 * Since we're guaranteed to be holding the rpm lock, it's safe to
3202 * temporarily disable the rpm helpers so this doesn't deadlock us.
3203 */
3204#ifdef CONFIG_PM
3205 dev->dev->power.disable_depth++;
3206#endif
4562236b
HW
3207 if (!amdgpu_device_has_dc_support(adev))
3208 drm_helper_hpd_irq_event(dev);
3209 else
3210 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
3211#ifdef CONFIG_PM
3212 dev->dev->power.disable_depth--;
3213#endif
44779b43
RZ
3214 adev->in_suspend = false;
3215
4d3b9ae5 3216 return 0;
d38ceaf9
AD
3217}
3218
e3ecdffa
AD
3219/**
3220 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
3221 *
3222 * @adev: amdgpu_device pointer
3223 *
3224 * The list of all the hardware IPs that make up the asic is walked and
3225 * the check_soft_reset callbacks are run. check_soft_reset determines
3226 * if the asic is still hung or not.
3227 * Returns true if any of the IPs are still in a hung state, false if not.
3228 */
06ec9070 3229static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
3230{
3231 int i;
3232 bool asic_hang = false;
3233
f993d628
ML
3234 if (amdgpu_sriov_vf(adev))
3235 return true;
3236
8bc04c29
AD
3237 if (amdgpu_asic_need_full_reset(adev))
3238 return true;
3239
63fbf42f 3240 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3241 if (!adev->ip_blocks[i].status.valid)
63fbf42f 3242 continue;
a1255107
AD
3243 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
3244 adev->ip_blocks[i].status.hang =
3245 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
3246 if (adev->ip_blocks[i].status.hang) {
3247 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
3248 asic_hang = true;
3249 }
3250 }
3251 return asic_hang;
3252}
3253
e3ecdffa
AD
3254/**
3255 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
3256 *
3257 * @adev: amdgpu_device pointer
3258 *
3259 * The list of all the hardware IPs that make up the asic is walked and the
3260 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
3261 * handles any IP specific hardware or software state changes that are
3262 * necessary for a soft reset to succeed.
3263 * Returns 0 on success, negative error code on failure.
3264 */
06ec9070 3265static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
3266{
3267 int i, r = 0;
3268
3269 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3270 if (!adev->ip_blocks[i].status.valid)
d31a501e 3271 continue;
a1255107
AD
3272 if (adev->ip_blocks[i].status.hang &&
3273 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
3274 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
3275 if (r)
3276 return r;
3277 }
3278 }
3279
3280 return 0;
3281}
3282
e3ecdffa
AD
3283/**
3284 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
3285 *
3286 * @adev: amdgpu_device pointer
3287 *
3288 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
3289 * reset is necessary to recover.
3290 * Returns true if a full asic reset is required, false if not.
3291 */
06ec9070 3292static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 3293{
da146d3b
AD
3294 int i;
3295
8bc04c29
AD
3296 if (amdgpu_asic_need_full_reset(adev))
3297 return true;
3298
da146d3b 3299 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3300 if (!adev->ip_blocks[i].status.valid)
da146d3b 3301 continue;
a1255107
AD
3302 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
3303 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
3304 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
3305 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
3306 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 3307 if (adev->ip_blocks[i].status.hang) {
da146d3b
AD
3308 DRM_INFO("Some block need full reset!\n");
3309 return true;
3310 }
3311 }
35d782fe
CZ
3312 }
3313 return false;
3314}
3315
e3ecdffa
AD
3316/**
3317 * amdgpu_device_ip_soft_reset - do a soft reset
3318 *
3319 * @adev: amdgpu_device pointer
3320 *
3321 * The list of all the hardware IPs that make up the asic is walked and the
3322 * soft_reset callbacks are run if the block is hung. soft_reset handles any
3323 * IP specific hardware or software state changes that are necessary to soft
3324 * reset the IP.
3325 * Returns 0 on success, negative error code on failure.
3326 */
06ec9070 3327static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
3328{
3329 int i, r = 0;
3330
3331 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3332 if (!adev->ip_blocks[i].status.valid)
35d782fe 3333 continue;
a1255107
AD
3334 if (adev->ip_blocks[i].status.hang &&
3335 adev->ip_blocks[i].version->funcs->soft_reset) {
3336 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
3337 if (r)
3338 return r;
3339 }
3340 }
3341
3342 return 0;
3343}
3344
e3ecdffa
AD
3345/**
3346 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
3347 *
3348 * @adev: amdgpu_device pointer
3349 *
3350 * The list of all the hardware IPs that make up the asic is walked and the
3351 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
3352 * handles any IP specific hardware or software state changes that are
3353 * necessary after the IP has been soft reset.
3354 * Returns 0 on success, negative error code on failure.
3355 */
06ec9070 3356static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
3357{
3358 int i, r = 0;
3359
3360 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 3361 if (!adev->ip_blocks[i].status.valid)
35d782fe 3362 continue;
a1255107
AD
3363 if (adev->ip_blocks[i].status.hang &&
3364 adev->ip_blocks[i].version->funcs->post_soft_reset)
3365 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
3366 if (r)
3367 return r;
3368 }
3369
3370 return 0;
3371}
3372
e3ecdffa 3373/**
c33adbc7 3374 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
3375 *
3376 * @adev: amdgpu_device pointer
3377 *
3378 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
3379 * restore things like GPUVM page tables after a GPU reset where
3380 * the contents of VRAM might be lost.
403009bf
CK
3381 *
3382 * Returns:
3383 * 0 on success, negative error code on failure.
e3ecdffa 3384 */
c33adbc7 3385static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 3386{
c41d1cf6 3387 struct dma_fence *fence = NULL, *next = NULL;
403009bf
CK
3388 struct amdgpu_bo *shadow;
3389 long r = 1, tmo;
c41d1cf6
ML
3390
3391 if (amdgpu_sriov_runtime(adev))
b045d3af 3392 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
3393 else
3394 tmo = msecs_to_jiffies(100);
3395
3396 DRM_INFO("recover vram bo from shadow start\n");
3397 mutex_lock(&adev->shadow_list_lock);
403009bf
CK
3398 list_for_each_entry(shadow, &adev->shadow_list, shadow_list) {
3399
3400 /* No need to recover an evicted BO */
3401 if (shadow->tbo.mem.mem_type != TTM_PL_TT ||
b575f10d 3402 shadow->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET ||
403009bf
CK
3403 shadow->parent->tbo.mem.mem_type != TTM_PL_VRAM)
3404 continue;
3405
3406 r = amdgpu_bo_restore_shadow(shadow, &next);
3407 if (r)
3408 break;
3409
c41d1cf6 3410 if (fence) {
1712fb1a 3411 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
3412 dma_fence_put(fence);
3413 fence = next;
1712fb1a 3414 if (tmo == 0) {
3415 r = -ETIMEDOUT;
c41d1cf6 3416 break;
1712fb1a 3417 } else if (tmo < 0) {
3418 r = tmo;
3419 break;
3420 }
403009bf
CK
3421 } else {
3422 fence = next;
c41d1cf6 3423 }
c41d1cf6
ML
3424 }
3425 mutex_unlock(&adev->shadow_list_lock);
3426
403009bf
CK
3427 if (fence)
3428 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
3429 dma_fence_put(fence);
3430
1712fb1a 3431 if (r < 0 || tmo <= 0) {
3432 DRM_ERROR("recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
3433 return -EIO;
3434 }
c41d1cf6 3435
403009bf
CK
3436 DRM_INFO("recover vram bo from shadow done\n");
3437 return 0;
c41d1cf6
ML
3438}
3439
a90ad3c2 3440
e3ecdffa 3441/**
06ec9070 3442 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e
ML
3443 *
3444 * @adev: amdgpu device pointer
87e3f136 3445 * @from_hypervisor: request from hypervisor
5740682e
ML
3446 *
3447 * do VF FLR and reinitialize Asic
3f48c681 3448 * return 0 means succeeded otherwise failed
e3ecdffa
AD
3449 */
3450static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
3451 bool from_hypervisor)
5740682e
ML
3452{
3453 int r;
3454
3455 if (from_hypervisor)
3456 r = amdgpu_virt_request_full_gpu(adev, true);
3457 else
3458 r = amdgpu_virt_reset_gpu(adev);
3459 if (r)
3460 return r;
a90ad3c2 3461
f81e8d53
WL
3462 amdgpu_amdkfd_pre_reset(adev);
3463
a90ad3c2 3464 /* Resume IP prior to SMC */
06ec9070 3465 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
3466 if (r)
3467 goto error;
a90ad3c2
ML
3468
3469 /* we need recover gart prior to run SMC/CP/SDMA resume */
c1c7ce8f 3470 amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
a90ad3c2 3471
7a3e0bb2
RZ
3472 r = amdgpu_device_fw_loading(adev);
3473 if (r)
3474 return r;
3475
a90ad3c2 3476 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 3477 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
3478 if (r)
3479 goto error;
a90ad3c2
ML
3480
3481 amdgpu_irq_gpu_reset_resume_helper(adev);
5740682e 3482 r = amdgpu_ib_ring_tests(adev);
f81e8d53 3483 amdgpu_amdkfd_post_reset(adev);
a90ad3c2 3484
abc34253 3485error:
d3c117e5 3486 amdgpu_virt_init_data_exchange(adev);
abc34253 3487 amdgpu_virt_release_full_gpu(adev, true);
c41d1cf6 3488 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 3489 amdgpu_inc_vram_lost(adev);
c33adbc7 3490 r = amdgpu_device_recover_vram(adev);
a90ad3c2
ML
3491 }
3492
3493 return r;
3494}
3495
12938fad
CK
3496/**
3497 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
3498 *
3499 * @adev: amdgpu device pointer
3500 *
3501 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
3502 * a hung GPU.
3503 */
3504bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
3505{
3506 if (!amdgpu_device_ip_check_soft_reset(adev)) {
3507 DRM_INFO("Timeout, but no hardware hang detected.\n");
3508 return false;
3509 }
3510
3ba7b418
AG
3511 if (amdgpu_gpu_recovery == 0)
3512 goto disabled;
3513
3514 if (amdgpu_sriov_vf(adev))
3515 return true;
3516
3517 if (amdgpu_gpu_recovery == -1) {
3518 switch (adev->asic_type) {
fc42d47c
AG
3519 case CHIP_BONAIRE:
3520 case CHIP_HAWAII:
3ba7b418
AG
3521 case CHIP_TOPAZ:
3522 case CHIP_TONGA:
3523 case CHIP_FIJI:
3524 case CHIP_POLARIS10:
3525 case CHIP_POLARIS11:
3526 case CHIP_POLARIS12:
3527 case CHIP_VEGAM:
3528 case CHIP_VEGA20:
3529 case CHIP_VEGA10:
3530 case CHIP_VEGA12:
c43b849f 3531 case CHIP_RAVEN:
3ba7b418
AG
3532 break;
3533 default:
3534 goto disabled;
3535 }
12938fad
CK
3536 }
3537
3538 return true;
3ba7b418
AG
3539
3540disabled:
3541 DRM_INFO("GPU recovery disabled.\n");
3542 return false;
12938fad
CK
3543}
3544
5c6dd71e 3545
26bc5340
AG
3546static int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
3547 struct amdgpu_job *job,
3548 bool *need_full_reset_arg)
3549{
3550 int i, r = 0;
3551 bool need_full_reset = *need_full_reset_arg;
71182665 3552
71182665 3553 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
3554 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3555 struct amdgpu_ring *ring = adev->rings[i];
3556
51687759 3557 if (!ring || !ring->sched.thread)
0875dc9e 3558 continue;
5740682e 3559
2f9d4084
ML
3560 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
3561 amdgpu_fence_driver_force_completion(ring);
0875dc9e 3562 }
d38ceaf9 3563
222b5f04
AG
3564 if(job)
3565 drm_sched_increase_karma(&job->base);
3566
1d721ed6 3567 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
3568 if (!amdgpu_sriov_vf(adev)) {
3569
3570 if (!need_full_reset)
3571 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
3572
3573 if (!need_full_reset) {
3574 amdgpu_device_ip_pre_soft_reset(adev);
3575 r = amdgpu_device_ip_soft_reset(adev);
3576 amdgpu_device_ip_post_soft_reset(adev);
3577 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
3578 DRM_INFO("soft reset failed, will fallback to full reset!\n");
3579 need_full_reset = true;
3580 }
3581 }
3582
3583 if (need_full_reset)
3584 r = amdgpu_device_ip_suspend(adev);
3585
3586 *need_full_reset_arg = need_full_reset;
3587 }
3588
3589 return r;
3590}
3591
3592static int amdgpu_do_asic_reset(struct amdgpu_hive_info *hive,
3593 struct list_head *device_list_handle,
3594 bool *need_full_reset_arg)
3595{
3596 struct amdgpu_device *tmp_adev = NULL;
3597 bool need_full_reset = *need_full_reset_arg, vram_lost = false;
3598 int r = 0;
3599
3600 /*
3601 * ASIC reset has to be done on all HGMI hive nodes ASAP
3602 * to allow proper links negotiation in FW (within 1 sec)
3603 */
3604 if (need_full_reset) {
3605 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
d4535e2c
AG
3606 /* For XGMI run all resets in parallel to speed up the process */
3607 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
3608 if (!queue_work(system_highpri_wq, &tmp_adev->xgmi_reset_work))
3609 r = -EALREADY;
3610 } else
3611 r = amdgpu_asic_reset(tmp_adev);
3612
3613 if (r) {
fed184e9 3614 DRM_ERROR("ASIC reset failed with error, %d for drm dev, %s",
26bc5340 3615 r, tmp_adev->ddev->unique);
d4535e2c
AG
3616 break;
3617 }
3618 }
3619
3620 /* For XGMI wait for all PSP resets to complete before proceed */
3621 if (!r) {
3622 list_for_each_entry(tmp_adev, device_list_handle,
3623 gmc.xgmi.head) {
3624 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
3625 flush_work(&tmp_adev->xgmi_reset_work);
3626 r = tmp_adev->asic_reset_res;
3627 if (r)
3628 break;
3629 }
3630 }
2be4c4a9 3631
3632 list_for_each_entry(tmp_adev, device_list_handle,
3633 gmc.xgmi.head) {
3634 amdgpu_ras_reserve_bad_pages(tmp_adev);
3635 }
26bc5340
AG
3636 }
3637 }
3638
3639
3640 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3641 if (need_full_reset) {
3642 /* post card */
3643 if (amdgpu_atom_asic_init(tmp_adev->mode_info.atom_context))
3644 DRM_WARN("asic atom init failed!");
3645
3646 if (!r) {
3647 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
3648 r = amdgpu_device_ip_resume_phase1(tmp_adev);
3649 if (r)
3650 goto out;
3651
3652 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
3653 if (vram_lost) {
77e7f829 3654 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 3655 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
3656 }
3657
3658 r = amdgpu_gtt_mgr_recover(
3659 &tmp_adev->mman.bdev.man[TTM_PL_TT]);
3660 if (r)
3661 goto out;
3662
3663 r = amdgpu_device_fw_loading(tmp_adev);
3664 if (r)
3665 return r;
3666
3667 r = amdgpu_device_ip_resume_phase2(tmp_adev);
3668 if (r)
3669 goto out;
3670
3671 if (vram_lost)
3672 amdgpu_device_fill_reset_magic(tmp_adev);
3673
fdafb359
EQ
3674 /*
3675 * Add this ASIC as tracked as reset was already
3676 * complete successfully.
3677 */
3678 amdgpu_register_gpu_instance(tmp_adev);
3679
7c04ca50 3680 r = amdgpu_device_ip_late_init(tmp_adev);
3681 if (r)
3682 goto out;
3683
e79a04d5 3684 /* must succeed. */
511fdbc3 3685 amdgpu_ras_resume(tmp_adev);
e79a04d5 3686
26bc5340
AG
3687 /* Update PSP FW topology after reset */
3688 if (hive && tmp_adev->gmc.xgmi.num_physical_nodes > 1)
3689 r = amdgpu_xgmi_update_topology(hive, tmp_adev);
3690 }
3691 }
3692
3693
3694out:
3695 if (!r) {
3696 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
3697 r = amdgpu_ib_ring_tests(tmp_adev);
3698 if (r) {
3699 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
3700 r = amdgpu_device_ip_suspend(tmp_adev);
3701 need_full_reset = true;
3702 r = -EAGAIN;
3703 goto end;
3704 }
3705 }
3706
3707 if (!r)
3708 r = amdgpu_device_recover_vram(tmp_adev);
3709 else
3710 tmp_adev->asic_reset_res = r;
3711 }
3712
3713end:
3714 *need_full_reset_arg = need_full_reset;
3715 return r;
3716}
3717
1d721ed6 3718static bool amdgpu_device_lock_adev(struct amdgpu_device *adev, bool trylock)
26bc5340 3719{
1d721ed6
AG
3720 if (trylock) {
3721 if (!mutex_trylock(&adev->lock_reset))
3722 return false;
3723 } else
3724 mutex_lock(&adev->lock_reset);
5740682e 3725
26bc5340
AG
3726 atomic_inc(&adev->gpu_reset_counter);
3727 adev->in_gpu_reset = 1;
a3a09142
AD
3728 switch (amdgpu_asic_reset_method(adev)) {
3729 case AMD_RESET_METHOD_MODE1:
3730 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
3731 break;
3732 case AMD_RESET_METHOD_MODE2:
3733 adev->mp1_state = PP_MP1_STATE_RESET;
3734 break;
3735 default:
3736 adev->mp1_state = PP_MP1_STATE_NONE;
3737 break;
3738 }
1d721ed6
AG
3739
3740 return true;
26bc5340 3741}
d38ceaf9 3742
26bc5340
AG
3743static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
3744{
89041940 3745 amdgpu_vf_error_trans_all(adev);
a3a09142 3746 adev->mp1_state = PP_MP1_STATE_NONE;
13a752e3
ML
3747 adev->in_gpu_reset = 0;
3748 mutex_unlock(&adev->lock_reset);
26bc5340
AG
3749}
3750
26bc5340
AG
3751/**
3752 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
3753 *
3754 * @adev: amdgpu device pointer
3755 * @job: which job trigger hang
3756 *
3757 * Attempt to reset the GPU if it has hung (all asics).
3758 * Attempt to do soft-reset or full-reset and reinitialize Asic
3759 * Returns 0 for success or an error on failure.
3760 */
3761
3762int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
3763 struct amdgpu_job *job)
3764{
1d721ed6
AG
3765 struct list_head device_list, *device_list_handle = NULL;
3766 bool need_full_reset, job_signaled;
26bc5340 3767 struct amdgpu_hive_info *hive = NULL;
26bc5340 3768 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 3769 int i, r = 0;
7c6e68c7 3770 bool in_ras_intr = amdgpu_ras_intr_triggered();
26bc5340 3771
1d721ed6 3772 need_full_reset = job_signaled = false;
26bc5340
AG
3773 INIT_LIST_HEAD(&device_list);
3774
7c6e68c7 3775 dev_info(adev->dev, "GPU %s begin!\n", in_ras_intr ? "jobs stop":"reset");
26bc5340 3776
beff74bc 3777 cancel_delayed_work_sync(&adev->delayed_init_work);
c53e4db7 3778
1d721ed6
AG
3779 hive = amdgpu_get_xgmi_hive(adev, false);
3780
26bc5340 3781 /*
1d721ed6
AG
3782 * Here we trylock to avoid chain of resets executing from
3783 * either trigger by jobs on different adevs in XGMI hive or jobs on
3784 * different schedulers for same device while this TO handler is running.
3785 * We always reset all schedulers for device and all devices for XGMI
3786 * hive so that should take care of them too.
26bc5340 3787 */
1d721ed6
AG
3788
3789 if (hive && !mutex_trylock(&hive->reset_lock)) {
3790 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
0b2d2c2e 3791 job ? job->base.id : -1, hive->hive_id);
26bc5340 3792 return 0;
1d721ed6 3793 }
26bc5340
AG
3794
3795 /* Start with adev pre asic reset first for soft reset check.*/
1d721ed6
AG
3796 if (!amdgpu_device_lock_adev(adev, !hive)) {
3797 DRM_INFO("Bailing on TDR for s_job:%llx, as another already in progress",
0b2d2c2e 3798 job ? job->base.id : -1);
1d721ed6 3799 return 0;
26bc5340
AG
3800 }
3801
7c6e68c7
AG
3802 /* Block kfd: SRIOV would do it separately */
3803 if (!amdgpu_sriov_vf(adev))
3804 amdgpu_amdkfd_pre_reset(adev);
3805
26bc5340 3806 /* Build list of devices to reset */
1d721ed6 3807 if (adev->gmc.xgmi.num_physical_nodes > 1) {
26bc5340 3808 if (!hive) {
7c6e68c7
AG
3809 /*unlock kfd: SRIOV would do it separately */
3810 if (!amdgpu_sriov_vf(adev))
3811 amdgpu_amdkfd_post_reset(adev);
26bc5340
AG
3812 amdgpu_device_unlock_adev(adev);
3813 return -ENODEV;
3814 }
3815
3816 /*
3817 * In case we are in XGMI hive mode device reset is done for all the
3818 * nodes in the hive to retrain all XGMI links and hence the reset
3819 * sequence is executed in loop on all nodes.
3820 */
3821 device_list_handle = &hive->device_list;
3822 } else {
3823 list_add_tail(&adev->gmc.xgmi.head, &device_list);
3824 device_list_handle = &device_list;
3825 }
3826
1d721ed6
AG
3827 /* block all schedulers and reset given job's ring */
3828 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
7c6e68c7 3829 if (tmp_adev != adev) {
12ffa55d 3830 amdgpu_device_lock_adev(tmp_adev, false);
7c6e68c7
AG
3831 if (!amdgpu_sriov_vf(tmp_adev))
3832 amdgpu_amdkfd_pre_reset(tmp_adev);
3833 }
3834
12ffa55d
AG
3835 /*
3836 * Mark these ASICs to be reseted as untracked first
3837 * And add them back after reset completed
3838 */
3839 amdgpu_unregister_gpu_instance(tmp_adev);
3840
f1c1314b 3841 /* disable ras on ALL IPs */
7c6e68c7 3842 if (!in_ras_intr && amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 3843 amdgpu_ras_suspend(tmp_adev);
3844
1d721ed6
AG
3845 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3846 struct amdgpu_ring *ring = tmp_adev->rings[i];
3847
3848 if (!ring || !ring->sched.thread)
3849 continue;
3850
0b2d2c2e 3851 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7
AG
3852
3853 if (in_ras_intr)
3854 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6
AG
3855 }
3856 }
3857
3858
7c6e68c7
AG
3859 if (in_ras_intr)
3860 goto skip_sched_resume;
3861
1d721ed6
AG
3862 /*
3863 * Must check guilty signal here since after this point all old
3864 * HW fences are force signaled.
3865 *
3866 * job->base holds a reference to parent fence
3867 */
3868 if (job && job->base.s_fence->parent &&
3869 dma_fence_is_signaled(job->base.s_fence->parent))
3870 job_signaled = true;
3871
1d721ed6
AG
3872 if (job_signaled) {
3873 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
3874 goto skip_hw_reset;
3875 }
3876
3877
3878 /* Guilty job will be freed after this*/
0b2d2c2e 3879 r = amdgpu_device_pre_asic_reset(adev, job, &need_full_reset);
1d721ed6
AG
3880 if (r) {
3881 /*TODO Should we stop ?*/
3882 DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
3883 r, adev->ddev->unique);
3884 adev->asic_reset_res = r;
3885 }
3886
26bc5340
AG
3887retry: /* Rest of adevs pre asic reset from XGMI hive. */
3888 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3889
3890 if (tmp_adev == adev)
3891 continue;
3892
26bc5340
AG
3893 r = amdgpu_device_pre_asic_reset(tmp_adev,
3894 NULL,
3895 &need_full_reset);
3896 /*TODO Should we stop ?*/
3897 if (r) {
3898 DRM_ERROR("GPU pre asic reset failed with err, %d for drm dev, %s ",
3899 r, tmp_adev->ddev->unique);
3900 tmp_adev->asic_reset_res = r;
3901 }
3902 }
3903
3904 /* Actual ASIC resets if needed.*/
3905 /* TODO Implement XGMI hive reset logic for SRIOV */
3906 if (amdgpu_sriov_vf(adev)) {
3907 r = amdgpu_device_reset_sriov(adev, job ? false : true);
3908 if (r)
3909 adev->asic_reset_res = r;
3910 } else {
3911 r = amdgpu_do_asic_reset(hive, device_list_handle, &need_full_reset);
3912 if (r && r == -EAGAIN)
3913 goto retry;
3914 }
3915
1d721ed6
AG
3916skip_hw_reset:
3917
26bc5340
AG
3918 /* Post ASIC reset for all devs .*/
3919 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
7c6e68c7 3920
1d721ed6
AG
3921 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3922 struct amdgpu_ring *ring = tmp_adev->rings[i];
3923
3924 if (!ring || !ring->sched.thread)
3925 continue;
3926
3927 /* No point to resubmit jobs if we didn't HW reset*/
3928 if (!tmp_adev->asic_reset_res && !job_signaled)
3929 drm_sched_resubmit_jobs(&ring->sched);
3930
3931 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
3932 }
3933
3934 if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
3935 drm_helper_resume_force_mode(tmp_adev->ddev);
3936 }
3937
3938 tmp_adev->asic_reset_res = 0;
26bc5340
AG
3939
3940 if (r) {
3941 /* bad news, how to tell it to userspace ? */
12ffa55d 3942 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
3943 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
3944 } else {
12ffa55d 3945 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340 3946 }
7c6e68c7 3947 }
26bc5340 3948
7c6e68c7
AG
3949skip_sched_resume:
3950 list_for_each_entry(tmp_adev, device_list_handle, gmc.xgmi.head) {
3951 /*unlock kfd: SRIOV would do it separately */
3952 if (!in_ras_intr && !amdgpu_sriov_vf(tmp_adev))
3953 amdgpu_amdkfd_post_reset(tmp_adev);
26bc5340
AG
3954 amdgpu_device_unlock_adev(tmp_adev);
3955 }
3956
1d721ed6 3957 if (hive)
22d6575b 3958 mutex_unlock(&hive->reset_lock);
26bc5340
AG
3959
3960 if (r)
3961 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
d38ceaf9
AD
3962 return r;
3963}
3964
e3ecdffa
AD
3965/**
3966 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
3967 *
3968 * @adev: amdgpu_device pointer
3969 *
3970 * Fetchs and stores in the driver the PCIE capabilities (gen speed
3971 * and lanes) of the slot the device is in. Handles APUs and
3972 * virtualized environments where PCIE config space may not be available.
3973 */
5494d864 3974static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 3975{
5d9a6330 3976 struct pci_dev *pdev;
c5313457
HK
3977 enum pci_bus_speed speed_cap, platform_speed_cap;
3978 enum pcie_link_width platform_link_width;
d0dd7f0c 3979
cd474ba0
AD
3980 if (amdgpu_pcie_gen_cap)
3981 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 3982
cd474ba0
AD
3983 if (amdgpu_pcie_lane_cap)
3984 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 3985
cd474ba0
AD
3986 /* covers APUs as well */
3987 if (pci_is_root_bus(adev->pdev->bus)) {
3988 if (adev->pm.pcie_gen_mask == 0)
3989 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
3990 if (adev->pm.pcie_mlw_mask == 0)
3991 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 3992 return;
cd474ba0 3993 }
d0dd7f0c 3994
c5313457
HK
3995 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
3996 return;
3997
dbaa922b
AD
3998 pcie_bandwidth_available(adev->pdev, NULL,
3999 &platform_speed_cap, &platform_link_width);
c5313457 4000
cd474ba0 4001 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
4002 /* asic caps */
4003 pdev = adev->pdev;
4004 speed_cap = pcie_get_speed_cap(pdev);
4005 if (speed_cap == PCI_SPEED_UNKNOWN) {
4006 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
4007 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4008 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 4009 } else {
5d9a6330
AD
4010 if (speed_cap == PCIE_SPEED_16_0GT)
4011 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4012 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4013 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
4014 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
4015 else if (speed_cap == PCIE_SPEED_8_0GT)
4016 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4017 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4018 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
4019 else if (speed_cap == PCIE_SPEED_5_0GT)
4020 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4021 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
4022 else
4023 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
4024 }
4025 /* platform caps */
c5313457 4026 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
4027 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4028 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
4029 } else {
c5313457 4030 if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
4031 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4032 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4033 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
4034 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 4035 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
4036 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4037 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
4038 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 4039 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
4040 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
4041 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
4042 else
4043 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
4044
cd474ba0
AD
4045 }
4046 }
4047 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 4048 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
4049 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
4050 } else {
c5313457 4051 switch (platform_link_width) {
5d9a6330 4052 case PCIE_LNK_X32:
cd474ba0
AD
4053 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
4054 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
4055 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
4056 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
4057 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
4058 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
4059 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
4060 break;
5d9a6330 4061 case PCIE_LNK_X16:
cd474ba0
AD
4062 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
4063 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
4064 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
4065 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
4066 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
4067 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
4068 break;
5d9a6330 4069 case PCIE_LNK_X12:
cd474ba0
AD
4070 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
4071 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
4072 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
4073 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
4074 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
4075 break;
5d9a6330 4076 case PCIE_LNK_X8:
cd474ba0
AD
4077 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
4078 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
4079 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
4080 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
4081 break;
5d9a6330 4082 case PCIE_LNK_X4:
cd474ba0
AD
4083 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
4084 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
4085 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
4086 break;
5d9a6330 4087 case PCIE_LNK_X2:
cd474ba0
AD
4088 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
4089 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
4090 break;
5d9a6330 4091 case PCIE_LNK_X1:
cd474ba0
AD
4092 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
4093 break;
4094 default:
4095 break;
4096 }
d0dd7f0c
AD
4097 }
4098 }
4099}
d38ceaf9 4100