MAINTAINERS: drm/ci: add entries for xfail files
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
4a74c38c 33#include <linux/iommu.h>
901e2be2 34#include <linux/pci.h>
3d8785f6
SA
35#include <linux/devcoredump.h>
36#include <generated/utsrelease.h>
08a2fd23 37#include <linux/pci-p2pdma.h>
d37a3929 38#include <linux/apple-gmux.h>
fdf2f6c5 39
b7cdb41e 40#include <drm/drm_aperture.h>
4562236b 41#include <drm/drm_atomic_helper.h>
973ad627 42#include <drm/drm_crtc_helper.h>
45b64fd9 43#include <drm/drm_fb_helper.h>
fcd70cd3 44#include <drm/drm_probe_helper.h>
d38ceaf9
AD
45#include <drm/amdgpu_drm.h>
46#include <linux/vgaarb.h>
47#include <linux/vga_switcheroo.h>
48#include <linux/efi.h>
49#include "amdgpu.h"
f4b373f4 50#include "amdgpu_trace.h"
d38ceaf9
AD
51#include "amdgpu_i2c.h"
52#include "atom.h"
53#include "amdgpu_atombios.h"
a5bde2f9 54#include "amdgpu_atomfirmware.h"
d0dd7f0c 55#include "amd_pcie.h"
33f34802
KW
56#ifdef CONFIG_DRM_AMDGPU_SI
57#include "si.h"
58#endif
a2e73f56
AD
59#ifdef CONFIG_DRM_AMDGPU_CIK
60#include "cik.h"
61#endif
aaa36a97 62#include "vi.h"
460826e6 63#include "soc15.h"
0a5b8c7b 64#include "nv.h"
d38ceaf9 65#include "bif/bif_4_1_d.h"
bec86378 66#include <linux/firmware.h>
89041940 67#include "amdgpu_vf_error.h"
d38ceaf9 68
ba997709 69#include "amdgpu_amdkfd.h"
d2f52ac8 70#include "amdgpu_pm.h"
d38ceaf9 71
5183411b 72#include "amdgpu_xgmi.h"
c030f2e4 73#include "amdgpu_ras.h"
9c7c85f7 74#include "amdgpu_pmu.h"
bd607166 75#include "amdgpu_fru_eeprom.h"
04442bf7 76#include "amdgpu_reset.h"
5183411b 77
d5ea093e 78#include <linux/suspend.h>
c6a6e2db 79#include <drm/task_barrier.h>
3f12acc8 80#include <linux/pm_runtime.h>
d5ea093e 81
f89f8c6b
AG
82#include <drm/drm_drv.h>
83
3ad5dcfe
KHF
84#if IS_ENABLED(CONFIG_X86)
85#include <asm/intel-family.h>
86#endif
87
e2a75f88 88MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 89MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 90MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 91MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 92MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 93MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
42b325e5 94MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
e2a75f88 95
2dc80b00 96#define AMDGPU_RESUME_MS 2000
7258fa31
SK
97#define AMDGPU_MAX_RETRY_LIMIT 2
98#define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
2dc80b00 99
b7cdb41e
ML
100static const struct drm_driver amdgpu_kms_driver;
101
050091ab 102const char *amdgpu_asic_name[] = {
da69c161
KW
103 "TAHITI",
104 "PITCAIRN",
105 "VERDE",
106 "OLAND",
107 "HAINAN",
d38ceaf9
AD
108 "BONAIRE",
109 "KAVERI",
110 "KABINI",
111 "HAWAII",
112 "MULLINS",
113 "TOPAZ",
114 "TONGA",
48299f95 115 "FIJI",
d38ceaf9 116 "CARRIZO",
139f4917 117 "STONEY",
2cc0c0b5
FC
118 "POLARIS10",
119 "POLARIS11",
c4642a47 120 "POLARIS12",
48ff108d 121 "VEGAM",
d4196f01 122 "VEGA10",
8fab806a 123 "VEGA12",
956fcddc 124 "VEGA20",
2ca8a5d2 125 "RAVEN",
d6c3b24e 126 "ARCTURUS",
1eee4228 127 "RENOIR",
d46b417a 128 "ALDEBARAN",
852a6626 129 "NAVI10",
d0f56dc2 130 "CYAN_SKILLFISH",
87dbad02 131 "NAVI14",
9802f5d7 132 "NAVI12",
ccaf72d3 133 "SIENNA_CICHLID",
ddd8fbe7 134 "NAVY_FLOUNDER",
4f1e9a76 135 "VANGOGH",
a2468e04 136 "DIMGREY_CAVEFISH",
6f169591 137 "BEIGE_GOBY",
ee9236b7 138 "YELLOW_CARP",
3ae695d6 139 "IP DISCOVERY",
d38ceaf9
AD
140 "LAST",
141};
142
dcea6e65
KR
143/**
144 * DOC: pcie_replay_count
145 *
146 * The amdgpu driver provides a sysfs API for reporting the total number
147 * of PCIe replays (NAKs)
148 * The file pcie_replay_count is used for this and returns the total
149 * number of replays as a sum of the NAKs generated and NAKs received
150 */
151
152static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
153 struct device_attribute *attr, char *buf)
154{
155 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 156 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
157 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
158
36000c7a 159 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
160}
161
b8920e1e 162static DEVICE_ATTR(pcie_replay_count, 0444,
dcea6e65
KR
163 amdgpu_device_get_pcie_replay_count, NULL);
164
5494d864
AD
165static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
166
bd607166 167
fd496ca8 168/**
b98c6299 169 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
170 *
171 * @dev: drm_device pointer
172 *
b98c6299 173 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
174 * otherwise return false.
175 */
b98c6299 176bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
177{
178 struct amdgpu_device *adev = drm_to_adev(dev);
179
b98c6299 180 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
181 return true;
182 return false;
183}
184
e3ecdffa 185/**
0330b848 186 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
187 *
188 * @dev: drm_device pointer
189 *
b98c6299 190 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
191 * otherwise return false.
192 */
31af062a 193bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 194{
1348969a 195 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 196
b98c6299
AD
197 if (adev->has_pr3 ||
198 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
199 return true;
200 return false;
201}
202
a69cba42
AD
203/**
204 * amdgpu_device_supports_baco - Does the device support BACO
205 *
206 * @dev: drm_device pointer
207 *
208 * Returns true if the device supporte BACO,
209 * otherwise return false.
210 */
211bool amdgpu_device_supports_baco(struct drm_device *dev)
212{
1348969a 213 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
214
215 return amdgpu_asic_supports_baco(adev);
216}
217
3fa8f89d
S
218/**
219 * amdgpu_device_supports_smart_shift - Is the device dGPU with
220 * smart shift support
221 *
222 * @dev: drm_device pointer
223 *
224 * Returns true if the device is a dGPU with Smart Shift support,
225 * otherwise returns false.
226 */
227bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
228{
229 return (amdgpu_device_supports_boco(dev) &&
230 amdgpu_acpi_is_power_shift_control_supported());
231}
232
6e3cd2a9
MCC
233/*
234 * VRAM access helper functions
235 */
236
e35e2b11 237/**
048af66b 238 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
e35e2b11
TY
239 *
240 * @adev: amdgpu_device pointer
241 * @pos: offset of the buffer in vram
242 * @buf: virtual address of the buffer in system memory
243 * @size: read/write size, sizeof(@buf) must > @size
244 * @write: true - write to vram, otherwise - read from vram
245 */
048af66b
KW
246void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
247 void *buf, size_t size, bool write)
e35e2b11 248{
e35e2b11 249 unsigned long flags;
048af66b
KW
250 uint32_t hi = ~0, tmp = 0;
251 uint32_t *data = buf;
ce05ac56 252 uint64_t last;
f89f8c6b 253 int idx;
ce05ac56 254
c58a863b 255 if (!drm_dev_enter(adev_to_drm(adev), &idx))
f89f8c6b 256 return;
9d11eb0d 257
048af66b
KW
258 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
259
260 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
261 for (last = pos + size; pos < last; pos += 4) {
262 tmp = pos >> 31;
263
264 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
265 if (tmp != hi) {
266 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
267 hi = tmp;
268 }
269 if (write)
270 WREG32_NO_KIQ(mmMM_DATA, *data++);
271 else
272 *data++ = RREG32_NO_KIQ(mmMM_DATA);
273 }
274
275 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
276 drm_dev_exit(idx);
277}
278
279/**
bbe04dec 280 * amdgpu_device_aper_access - access vram by vram aperature
048af66b
KW
281 *
282 * @adev: amdgpu_device pointer
283 * @pos: offset of the buffer in vram
284 * @buf: virtual address of the buffer in system memory
285 * @size: read/write size, sizeof(@buf) must > @size
286 * @write: true - write to vram, otherwise - read from vram
287 *
288 * The return value means how many bytes have been transferred.
289 */
290size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
291 void *buf, size_t size, bool write)
292{
9d11eb0d 293#ifdef CONFIG_64BIT
048af66b
KW
294 void __iomem *addr;
295 size_t count = 0;
296 uint64_t last;
297
298 if (!adev->mman.aper_base_kaddr)
299 return 0;
300
9d11eb0d
CK
301 last = min(pos + size, adev->gmc.visible_vram_size);
302 if (last > pos) {
048af66b
KW
303 addr = adev->mman.aper_base_kaddr + pos;
304 count = last - pos;
9d11eb0d
CK
305
306 if (write) {
307 memcpy_toio(addr, buf, count);
4c452b5c
SS
308 /* Make sure HDP write cache flush happens without any reordering
309 * after the system memory contents are sent over PCIe device
310 */
9d11eb0d 311 mb();
810085dd 312 amdgpu_device_flush_hdp(adev, NULL);
9d11eb0d 313 } else {
810085dd 314 amdgpu_device_invalidate_hdp(adev, NULL);
4c452b5c
SS
315 /* Make sure HDP read cache is invalidated before issuing a read
316 * to the PCIe device
317 */
9d11eb0d
CK
318 mb();
319 memcpy_fromio(buf, addr, count);
320 }
321
9d11eb0d 322 }
048af66b
KW
323
324 return count;
325#else
326 return 0;
9d11eb0d 327#endif
048af66b 328}
9d11eb0d 329
048af66b
KW
330/**
331 * amdgpu_device_vram_access - read/write a buffer in vram
332 *
333 * @adev: amdgpu_device pointer
334 * @pos: offset of the buffer in vram
335 * @buf: virtual address of the buffer in system memory
336 * @size: read/write size, sizeof(@buf) must > @size
337 * @write: true - write to vram, otherwise - read from vram
338 */
339void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
340 void *buf, size_t size, bool write)
341{
342 size_t count;
e35e2b11 343
048af66b
KW
344 /* try to using vram apreature to access vram first */
345 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
346 size -= count;
347 if (size) {
348 /* using MM to access rest vram */
349 pos += count;
350 buf += count;
351 amdgpu_device_mm_access(adev, pos, buf, size, write);
e35e2b11
TY
352 }
353}
354
d38ceaf9 355/*
f7ee1874 356 * register access helper functions.
d38ceaf9 357 */
56b53c0b
DL
358
359/* Check if hw access should be skipped because of hotplug or device error */
360bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
361{
7afefb81 362 if (adev->no_hw_access)
56b53c0b
DL
363 return true;
364
365#ifdef CONFIG_LOCKDEP
366 /*
367 * This is a bit complicated to understand, so worth a comment. What we assert
368 * here is that the GPU reset is not running on another thread in parallel.
369 *
370 * For this we trylock the read side of the reset semaphore, if that succeeds
371 * we know that the reset is not running in paralell.
372 *
373 * If the trylock fails we assert that we are either already holding the read
374 * side of the lock or are the reset thread itself and hold the write side of
375 * the lock.
376 */
377 if (in_task()) {
d0fb18b5
AG
378 if (down_read_trylock(&adev->reset_domain->sem))
379 up_read(&adev->reset_domain->sem);
56b53c0b 380 else
d0fb18b5 381 lockdep_assert_held(&adev->reset_domain->sem);
56b53c0b
DL
382 }
383#endif
384 return false;
385}
386
e3ecdffa 387/**
f7ee1874 388 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
389 *
390 * @adev: amdgpu_device pointer
391 * @reg: dword aligned register offset
392 * @acc_flags: access flags which require special behavior
393 *
394 * Returns the 32 bit value from the offset specified.
395 */
f7ee1874
HZ
396uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
397 uint32_t reg, uint32_t acc_flags)
d38ceaf9 398{
f4b373f4
TSD
399 uint32_t ret;
400
56b53c0b 401 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
402 return 0;
403
f7ee1874
HZ
404 if ((reg * 4) < adev->rmmio_size) {
405 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
406 amdgpu_sriov_runtime(adev) &&
d0fb18b5 407 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 408 ret = amdgpu_kiq_rreg(adev, reg);
d0fb18b5 409 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
410 } else {
411 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
412 }
413 } else {
414 ret = adev->pcie_rreg(adev, reg * 4);
81202807 415 }
bc992ba5 416
f7ee1874 417 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 418
f4b373f4 419 return ret;
d38ceaf9
AD
420}
421
421a2a30
ML
422/*
423 * MMIO register read with bytes helper functions
424 * @offset:bytes offset from MMIO start
b8920e1e 425 */
421a2a30 426
e3ecdffa
AD
427/**
428 * amdgpu_mm_rreg8 - read a memory mapped IO register
429 *
430 * @adev: amdgpu_device pointer
431 * @offset: byte aligned register offset
432 *
433 * Returns the 8 bit value from the offset specified.
434 */
7cbbc745
AG
435uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
436{
56b53c0b 437 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
438 return 0;
439
421a2a30
ML
440 if (offset < adev->rmmio_size)
441 return (readb(adev->rmmio + offset));
442 BUG();
443}
444
445/*
446 * MMIO register write with bytes helper functions
447 * @offset:bytes offset from MMIO start
448 * @value: the value want to be written to the register
b8920e1e
SS
449 */
450
e3ecdffa
AD
451/**
452 * amdgpu_mm_wreg8 - read a memory mapped IO register
453 *
454 * @adev: amdgpu_device pointer
455 * @offset: byte aligned register offset
456 * @value: 8 bit value to write
457 *
458 * Writes the value specified to the offset specified.
459 */
7cbbc745
AG
460void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
461{
56b53c0b 462 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
463 return;
464
421a2a30
ML
465 if (offset < adev->rmmio_size)
466 writeb(value, adev->rmmio + offset);
467 else
468 BUG();
469}
470
e3ecdffa 471/**
f7ee1874 472 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
473 *
474 * @adev: amdgpu_device pointer
475 * @reg: dword aligned register offset
476 * @v: 32 bit value to write to the register
477 * @acc_flags: access flags which require special behavior
478 *
479 * Writes the value specified to the offset specified.
480 */
f7ee1874
HZ
481void amdgpu_device_wreg(struct amdgpu_device *adev,
482 uint32_t reg, uint32_t v,
483 uint32_t acc_flags)
d38ceaf9 484{
56b53c0b 485 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
486 return;
487
f7ee1874
HZ
488 if ((reg * 4) < adev->rmmio_size) {
489 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
490 amdgpu_sriov_runtime(adev) &&
d0fb18b5 491 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 492 amdgpu_kiq_wreg(adev, reg, v);
d0fb18b5 493 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
494 } else {
495 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
496 }
497 } else {
498 adev->pcie_wreg(adev, reg * 4, v);
81202807 499 }
bc992ba5 500
f7ee1874 501 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 502}
d38ceaf9 503
03f2abb0 504/**
4cc9f86f 505 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
2e0cc4d4 506 *
71579346
RB
507 * @adev: amdgpu_device pointer
508 * @reg: mmio/rlc register
509 * @v: value to write
510 *
511 * this function is invoked only for the debugfs register access
03f2abb0 512 */
f7ee1874 513void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
8ed49dd1
VL
514 uint32_t reg, uint32_t v,
515 uint32_t xcc_id)
2e0cc4d4 516{
56b53c0b 517 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
518 return;
519
2e0cc4d4 520 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
521 adev->gfx.rlc.funcs &&
522 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4 523 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
8ed49dd1 524 return amdgpu_sriov_wreg(adev, reg, v, 0, 0, xcc_id);
4cc9f86f
TSD
525 } else if ((reg * 4) >= adev->rmmio_size) {
526 adev->pcie_wreg(adev, reg * 4, v);
f7ee1874
HZ
527 } else {
528 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 529 }
d38ceaf9
AD
530}
531
1bba3683
HZ
532/**
533 * amdgpu_device_indirect_rreg - read an indirect register
534 *
535 * @adev: amdgpu_device pointer
22f453fb 536 * @reg_addr: indirect register address to read from
1bba3683
HZ
537 *
538 * Returns the value of indirect register @reg_addr
539 */
540u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
1bba3683
HZ
541 u32 reg_addr)
542{
65ba96e9 543 unsigned long flags, pcie_index, pcie_data;
1bba3683
HZ
544 void __iomem *pcie_index_offset;
545 void __iomem *pcie_data_offset;
65ba96e9
HZ
546 u32 r;
547
548 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
549 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1bba3683
HZ
550
551 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
552 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
553 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
554
555 writel(reg_addr, pcie_index_offset);
556 readl(pcie_index_offset);
557 r = readl(pcie_data_offset);
558 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
559
560 return r;
561}
562
0c552ed3
LM
563u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
564 u64 reg_addr)
565{
566 unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
567 u32 r;
568 void __iomem *pcie_index_offset;
569 void __iomem *pcie_index_hi_offset;
570 void __iomem *pcie_data_offset;
571
572 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
573 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
574 if (adev->nbio.funcs->get_pcie_index_hi_offset)
575 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
576 else
577 pcie_index_hi = 0;
578
579 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
580 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
581 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
582 if (pcie_index_hi != 0)
583 pcie_index_hi_offset = (void __iomem *)adev->rmmio +
584 pcie_index_hi * 4;
585
586 writel(reg_addr, pcie_index_offset);
587 readl(pcie_index_offset);
588 if (pcie_index_hi != 0) {
589 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
590 readl(pcie_index_hi_offset);
591 }
592 r = readl(pcie_data_offset);
593
594 /* clear the high bits */
595 if (pcie_index_hi != 0) {
596 writel(0, pcie_index_hi_offset);
597 readl(pcie_index_hi_offset);
598 }
599
600 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
601
602 return r;
603}
604
1bba3683
HZ
605/**
606 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
607 *
608 * @adev: amdgpu_device pointer
22f453fb 609 * @reg_addr: indirect register address to read from
1bba3683
HZ
610 *
611 * Returns the value of indirect register @reg_addr
612 */
613u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1bba3683
HZ
614 u32 reg_addr)
615{
65ba96e9 616 unsigned long flags, pcie_index, pcie_data;
1bba3683
HZ
617 void __iomem *pcie_index_offset;
618 void __iomem *pcie_data_offset;
65ba96e9
HZ
619 u64 r;
620
621 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
622 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1bba3683
HZ
623
624 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
625 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
626 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
627
628 /* read low 32 bits */
629 writel(reg_addr, pcie_index_offset);
630 readl(pcie_index_offset);
631 r = readl(pcie_data_offset);
632 /* read high 32 bits */
633 writel(reg_addr + 4, pcie_index_offset);
634 readl(pcie_index_offset);
635 r |= ((u64)readl(pcie_data_offset) << 32);
636 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
637
638 return r;
639}
640
641/**
642 * amdgpu_device_indirect_wreg - write an indirect register address
643 *
644 * @adev: amdgpu_device pointer
1bba3683
HZ
645 * @reg_addr: indirect register offset
646 * @reg_data: indirect register data
647 *
648 */
649void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1bba3683
HZ
650 u32 reg_addr, u32 reg_data)
651{
65ba96e9 652 unsigned long flags, pcie_index, pcie_data;
1bba3683
HZ
653 void __iomem *pcie_index_offset;
654 void __iomem *pcie_data_offset;
655
65ba96e9
HZ
656 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
657 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
658
1bba3683
HZ
659 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
660 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
661 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
662
663 writel(reg_addr, pcie_index_offset);
664 readl(pcie_index_offset);
665 writel(reg_data, pcie_data_offset);
666 readl(pcie_data_offset);
667 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
668}
669
0c552ed3
LM
670void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
671 u64 reg_addr, u32 reg_data)
672{
673 unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
674 void __iomem *pcie_index_offset;
675 void __iomem *pcie_index_hi_offset;
676 void __iomem *pcie_data_offset;
677
678 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
679 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
680 if (adev->nbio.funcs->get_pcie_index_hi_offset)
681 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
682 else
683 pcie_index_hi = 0;
684
685 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
686 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
687 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
688 if (pcie_index_hi != 0)
689 pcie_index_hi_offset = (void __iomem *)adev->rmmio +
690 pcie_index_hi * 4;
691
692 writel(reg_addr, pcie_index_offset);
693 readl(pcie_index_offset);
694 if (pcie_index_hi != 0) {
695 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
696 readl(pcie_index_hi_offset);
697 }
698 writel(reg_data, pcie_data_offset);
699 readl(pcie_data_offset);
700
701 /* clear the high bits */
702 if (pcie_index_hi != 0) {
703 writel(0, pcie_index_hi_offset);
704 readl(pcie_index_hi_offset);
705 }
706
707 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
708}
709
1bba3683
HZ
710/**
711 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
712 *
713 * @adev: amdgpu_device pointer
1bba3683
HZ
714 * @reg_addr: indirect register offset
715 * @reg_data: indirect register data
716 *
717 */
718void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1bba3683
HZ
719 u32 reg_addr, u64 reg_data)
720{
65ba96e9 721 unsigned long flags, pcie_index, pcie_data;
1bba3683
HZ
722 void __iomem *pcie_index_offset;
723 void __iomem *pcie_data_offset;
724
65ba96e9
HZ
725 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
726 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
727
1bba3683
HZ
728 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
729 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
730 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
731
732 /* write low 32 bits */
733 writel(reg_addr, pcie_index_offset);
734 readl(pcie_index_offset);
735 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
736 readl(pcie_data_offset);
737 /* write high 32 bits */
738 writel(reg_addr + 4, pcie_index_offset);
739 readl(pcie_index_offset);
740 writel((u32)(reg_data >> 32), pcie_data_offset);
741 readl(pcie_data_offset);
742 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
743}
744
dabc114e
HZ
745/**
746 * amdgpu_device_get_rev_id - query device rev_id
747 *
748 * @adev: amdgpu_device pointer
749 *
750 * Return device rev_id
751 */
752u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev)
753{
754 return adev->nbio.funcs->get_rev_id(adev);
755}
756
d38ceaf9
AD
757/**
758 * amdgpu_invalid_rreg - dummy reg read function
759 *
982a820b 760 * @adev: amdgpu_device pointer
d38ceaf9
AD
761 * @reg: offset of register
762 *
763 * Dummy register read function. Used for register blocks
764 * that certain asics don't have (all asics).
765 * Returns the value in the register.
766 */
767static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
768{
769 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
770 BUG();
771 return 0;
772}
773
0c552ed3
LM
774static uint32_t amdgpu_invalid_rreg_ext(struct amdgpu_device *adev, uint64_t reg)
775{
776 DRM_ERROR("Invalid callback to read register 0x%llX\n", reg);
777 BUG();
778 return 0;
779}
780
d38ceaf9
AD
781/**
782 * amdgpu_invalid_wreg - dummy reg write function
783 *
982a820b 784 * @adev: amdgpu_device pointer
d38ceaf9
AD
785 * @reg: offset of register
786 * @v: value to write to the register
787 *
788 * Dummy register read function. Used for register blocks
789 * that certain asics don't have (all asics).
790 */
791static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
792{
793 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
794 reg, v);
795 BUG();
796}
797
0c552ed3
LM
798static void amdgpu_invalid_wreg_ext(struct amdgpu_device *adev, uint64_t reg, uint32_t v)
799{
800 DRM_ERROR("Invalid callback to write register 0x%llX with 0x%08X\n",
801 reg, v);
802 BUG();
803}
804
4fa1c6a6
TZ
805/**
806 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
807 *
982a820b 808 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
809 * @reg: offset of register
810 *
811 * Dummy register read function. Used for register blocks
812 * that certain asics don't have (all asics).
813 * Returns the value in the register.
814 */
815static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
816{
817 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
818 BUG();
819 return 0;
820}
821
822/**
823 * amdgpu_invalid_wreg64 - dummy reg write function
824 *
982a820b 825 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
826 * @reg: offset of register
827 * @v: value to write to the register
828 *
829 * Dummy register read function. Used for register blocks
830 * that certain asics don't have (all asics).
831 */
832static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
833{
834 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
835 reg, v);
836 BUG();
837}
838
d38ceaf9
AD
839/**
840 * amdgpu_block_invalid_rreg - dummy reg read function
841 *
982a820b 842 * @adev: amdgpu_device pointer
d38ceaf9
AD
843 * @block: offset of instance
844 * @reg: offset of register
845 *
846 * Dummy register read function. Used for register blocks
847 * that certain asics don't have (all asics).
848 * Returns the value in the register.
849 */
850static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
851 uint32_t block, uint32_t reg)
852{
853 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
854 reg, block);
855 BUG();
856 return 0;
857}
858
859/**
860 * amdgpu_block_invalid_wreg - dummy reg write function
861 *
982a820b 862 * @adev: amdgpu_device pointer
d38ceaf9
AD
863 * @block: offset of instance
864 * @reg: offset of register
865 * @v: value to write to the register
866 *
867 * Dummy register read function. Used for register blocks
868 * that certain asics don't have (all asics).
869 */
870static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
871 uint32_t block,
872 uint32_t reg, uint32_t v)
873{
874 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
875 reg, block, v);
876 BUG();
877}
878
4d2997ab
AD
879/**
880 * amdgpu_device_asic_init - Wrapper for atom asic_init
881 *
982a820b 882 * @adev: amdgpu_device pointer
4d2997ab
AD
883 *
884 * Does any asic specific work and then calls atom asic init.
885 */
886static int amdgpu_device_asic_init(struct amdgpu_device *adev)
887{
7656168a
LL
888 int ret;
889
4d2997ab
AD
890 amdgpu_asic_pre_asic_init(adev);
891
5db392a0 892 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 3) ||
7656168a
LL
893 adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0)) {
894 amdgpu_psp_wait_for_bootloader(adev);
895 ret = amdgpu_atomfirmware_asic_init(adev, true);
896 return ret;
897 } else {
85d1bcc6 898 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
7656168a
LL
899 }
900
901 return 0;
4d2997ab
AD
902}
903
e3ecdffa 904/**
7ccfd79f 905 * amdgpu_device_mem_scratch_init - allocate the VRAM scratch page
e3ecdffa 906 *
982a820b 907 * @adev: amdgpu_device pointer
e3ecdffa
AD
908 *
909 * Allocates a scratch page of VRAM for use by various things in the
910 * driver.
911 */
7ccfd79f 912static int amdgpu_device_mem_scratch_init(struct amdgpu_device *adev)
d38ceaf9 913{
7ccfd79f
CK
914 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, PAGE_SIZE,
915 AMDGPU_GEM_DOMAIN_VRAM |
916 AMDGPU_GEM_DOMAIN_GTT,
917 &adev->mem_scratch.robj,
918 &adev->mem_scratch.gpu_addr,
919 (void **)&adev->mem_scratch.ptr);
d38ceaf9
AD
920}
921
e3ecdffa 922/**
7ccfd79f 923 * amdgpu_device_mem_scratch_fini - Free the VRAM scratch page
e3ecdffa 924 *
982a820b 925 * @adev: amdgpu_device pointer
e3ecdffa
AD
926 *
927 * Frees the VRAM scratch page.
928 */
7ccfd79f 929static void amdgpu_device_mem_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 930{
7ccfd79f 931 amdgpu_bo_free_kernel(&adev->mem_scratch.robj, NULL, NULL);
d38ceaf9
AD
932}
933
934/**
9c3f2b54 935 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
936 *
937 * @adev: amdgpu_device pointer
938 * @registers: pointer to the register array
939 * @array_size: size of the register array
940 *
b8920e1e 941 * Programs an array or registers with and or masks.
d38ceaf9
AD
942 * This is a helper for setting golden registers.
943 */
9c3f2b54
AD
944void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
945 const u32 *registers,
946 const u32 array_size)
d38ceaf9
AD
947{
948 u32 tmp, reg, and_mask, or_mask;
949 int i;
950
951 if (array_size % 3)
952 return;
953
47fc644f 954 for (i = 0; i < array_size; i += 3) {
d38ceaf9
AD
955 reg = registers[i + 0];
956 and_mask = registers[i + 1];
957 or_mask = registers[i + 2];
958
959 if (and_mask == 0xffffffff) {
960 tmp = or_mask;
961 } else {
962 tmp = RREG32(reg);
963 tmp &= ~and_mask;
e0d07657
HZ
964 if (adev->family >= AMDGPU_FAMILY_AI)
965 tmp |= (or_mask & and_mask);
966 else
967 tmp |= or_mask;
d38ceaf9
AD
968 }
969 WREG32(reg, tmp);
970 }
971}
972
e3ecdffa
AD
973/**
974 * amdgpu_device_pci_config_reset - reset the GPU
975 *
976 * @adev: amdgpu_device pointer
977 *
978 * Resets the GPU using the pci config reset sequence.
979 * Only applicable to asics prior to vega10.
980 */
8111c387 981void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
982{
983 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
984}
985
af484df8
AD
986/**
987 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
988 *
989 * @adev: amdgpu_device pointer
990 *
991 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
992 */
993int amdgpu_device_pci_reset(struct amdgpu_device *adev)
994{
995 return pci_reset_function(adev->pdev);
996}
997
d38ceaf9 998/*
06ec9070 999 * amdgpu_device_wb_*()
455a7bc2 1000 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1001 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1002 */
1003
1004/**
06ec9070 1005 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1006 *
1007 * @adev: amdgpu_device pointer
1008 *
1009 * Disables Writeback and frees the Writeback memory (all asics).
1010 * Used at driver shutdown.
1011 */
06ec9070 1012static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1013{
1014 if (adev->wb.wb_obj) {
a76ed485
AD
1015 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1016 &adev->wb.gpu_addr,
1017 (void **)&adev->wb.wb);
d38ceaf9
AD
1018 adev->wb.wb_obj = NULL;
1019 }
1020}
1021
1022/**
03f2abb0 1023 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
d38ceaf9
AD
1024 *
1025 * @adev: amdgpu_device pointer
1026 *
455a7bc2 1027 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1028 * Used at driver startup.
1029 * Returns 0 on success or an -error on failure.
1030 */
06ec9070 1031static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1032{
1033 int r;
1034
1035 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1036 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1037 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1038 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1039 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1040 (void **)&adev->wb.wb);
d38ceaf9
AD
1041 if (r) {
1042 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1043 return r;
1044 }
d38ceaf9
AD
1045
1046 adev->wb.num_wb = AMDGPU_MAX_WB;
1047 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1048
1049 /* clear wb memory */
73469585 1050 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1051 }
1052
1053 return 0;
1054}
1055
1056/**
131b4b36 1057 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1058 *
1059 * @adev: amdgpu_device pointer
1060 * @wb: wb index
1061 *
1062 * Allocate a wb slot for use by the driver (all asics).
1063 * Returns 0 on success or -EINVAL on failure.
1064 */
131b4b36 1065int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1066{
1067 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1068
97407b63 1069 if (offset < adev->wb.num_wb) {
7014285a 1070 __set_bit(offset, adev->wb.used);
63ae07ca 1071 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1072 return 0;
1073 } else {
1074 return -EINVAL;
1075 }
1076}
1077
d38ceaf9 1078/**
131b4b36 1079 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1080 *
1081 * @adev: amdgpu_device pointer
1082 * @wb: wb index
1083 *
1084 * Free a wb slot allocated for use by the driver (all asics)
1085 */
131b4b36 1086void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1087{
73469585 1088 wb >>= 3;
d38ceaf9 1089 if (wb < adev->wb.num_wb)
73469585 1090 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1091}
1092
d6895ad3
CK
1093/**
1094 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1095 *
1096 * @adev: amdgpu_device pointer
1097 *
1098 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1099 * to fail, but if any of the BARs is not accessible after the size we abort
1100 * driver loading by returning -ENODEV.
1101 */
1102int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1103{
453f617a 1104 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1105 struct pci_bus *root;
1106 struct resource *res;
b8920e1e 1107 unsigned int i;
d6895ad3
CK
1108 u16 cmd;
1109 int r;
1110
822130b5
AB
1111 if (!IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT))
1112 return 0;
1113
0c03b912 1114 /* Bypass for VF */
1115 if (amdgpu_sriov_vf(adev))
1116 return 0;
1117
b7221f2b
AD
1118 /* skip if the bios has already enabled large BAR */
1119 if (adev->gmc.real_vram_size &&
1120 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1121 return 0;
1122
31b8adab
CK
1123 /* Check if the root BUS has 64bit memory resources */
1124 root = adev->pdev->bus;
1125 while (root->parent)
1126 root = root->parent;
1127
1128 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1129 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1130 res->start > 0x100000000ull)
1131 break;
1132 }
1133
1134 /* Trying to resize is pointless without a root hub window above 4GB */
1135 if (!res)
1136 return 0;
1137
453f617a
ND
1138 /* Limit the BAR size to what is available */
1139 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1140 rbar_size);
1141
d6895ad3
CK
1142 /* Disable memory decoding while we change the BAR addresses and size */
1143 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1144 pci_write_config_word(adev->pdev, PCI_COMMAND,
1145 cmd & ~PCI_COMMAND_MEMORY);
1146
1147 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
43c064db 1148 amdgpu_doorbell_fini(adev);
d6895ad3
CK
1149 if (adev->asic_type >= CHIP_BONAIRE)
1150 pci_release_resource(adev->pdev, 2);
1151
1152 pci_release_resource(adev->pdev, 0);
1153
1154 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1155 if (r == -ENOSPC)
1156 DRM_INFO("Not enough PCI address space for a large BAR.");
1157 else if (r && r != -ENOTSUPP)
1158 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1159
1160 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1161
1162 /* When the doorbell or fb BAR isn't available we have no chance of
1163 * using the device.
1164 */
43c064db 1165 r = amdgpu_doorbell_init(adev);
d6895ad3
CK
1166 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1167 return -ENODEV;
1168
1169 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1170
1171 return 0;
1172}
a05502e5 1173
9535a86a
SZ
1174static bool amdgpu_device_read_bios(struct amdgpu_device *adev)
1175{
b8920e1e 1176 if (hweight32(adev->aid_mask) && (adev->flags & AMD_IS_APU))
9535a86a 1177 return false;
9535a86a
SZ
1178
1179 return true;
1180}
1181
d38ceaf9
AD
1182/*
1183 * GPU helpers function.
1184 */
1185/**
39c640c0 1186 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1187 *
1188 * @adev: amdgpu_device pointer
1189 *
c836fec5
JQ
1190 * Check if the asic has been initialized (all asics) at driver startup
1191 * or post is needed if hw reset is performed.
1192 * Returns true if need or false if not.
d38ceaf9 1193 */
39c640c0 1194bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1195{
1196 uint32_t reg;
1197
bec86378
ML
1198 if (amdgpu_sriov_vf(adev))
1199 return false;
1200
9535a86a
SZ
1201 if (!amdgpu_device_read_bios(adev))
1202 return false;
1203
bec86378 1204 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1205 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1206 * some old smc fw still need driver do vPost otherwise gpu hang, while
1207 * those smc fw version above 22.15 doesn't have this flaw, so we force
1208 * vpost executed for smc version below 22.15
bec86378
ML
1209 */
1210 if (adev->asic_type == CHIP_FIJI) {
1211 int err;
1212 uint32_t fw_ver;
b8920e1e 1213
bec86378
ML
1214 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1215 /* force vPost if error occured */
1216 if (err)
1217 return true;
1218
1219 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1220 if (fw_ver < 0x00160e00)
1221 return true;
bec86378 1222 }
bec86378 1223 }
91fe77eb 1224
e3c1b071 1225 /* Don't post if we need to reset whole hive on init */
1226 if (adev->gmc.xgmi.pending_reset)
1227 return false;
1228
91fe77eb 1229 if (adev->has_hw_reset) {
1230 adev->has_hw_reset = false;
1231 return true;
1232 }
1233
1234 /* bios scratch used on CIK+ */
1235 if (adev->asic_type >= CHIP_BONAIRE)
1236 return amdgpu_atombios_scratch_need_asic_init(adev);
1237
1238 /* check MEM_SIZE for older asics */
1239 reg = amdgpu_asic_get_config_memsize(adev);
1240
1241 if ((reg != 0) && (reg != 0xffffffff))
1242 return false;
1243
1244 return true;
bec86378
ML
1245}
1246
5d1eb4c4
ML
1247/*
1248 * Intel hosts such as Raptor Lake and Sapphire Rapids don't support dynamic
1249 * speed switching. Until we have confirmation from Intel that a specific host
1250 * supports it, it's safer that we keep it disabled for all.
1251 *
1252 * https://edc.intel.com/content/www/us/en/design/products/platforms/details/raptor-lake-s/13th-generation-core-processors-datasheet-volume-1-of-2/005/pci-express-support/
1253 * https://gitlab.freedesktop.org/drm/amd/-/issues/2663
1254 */
1255bool amdgpu_device_pcie_dynamic_switching_supported(void)
1256{
1257#if IS_ENABLED(CONFIG_X86)
1258 struct cpuinfo_x86 *c = &cpu_data(0);
1259
1260 if (c->x86_vendor == X86_VENDOR_INTEL)
1261 return false;
1262#endif
1263 return true;
1264}
1265
0ab5d711
ML
1266/**
1267 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1268 *
1269 * @adev: amdgpu_device pointer
1270 *
1271 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1272 * be set for this device.
1273 *
1274 * Returns true if it should be used or false if not.
1275 */
1276bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1277{
1278 switch (amdgpu_aspm) {
1279 case -1:
1280 break;
1281 case 0:
1282 return false;
1283 case 1:
1284 return true;
1285 default:
1286 return false;
1287 }
1288 return pcie_aspm_enabled(adev->pdev);
1289}
1290
3ad5dcfe
KHF
1291bool amdgpu_device_aspm_support_quirk(void)
1292{
1293#if IS_ENABLED(CONFIG_X86)
1294 struct cpuinfo_x86 *c = &cpu_data(0);
1295
1296 return !(c->x86 == 6 && c->x86_model == INTEL_FAM6_ALDERLAKE);
1297#else
1298 return true;
1299#endif
1300}
1301
d38ceaf9
AD
1302/* if we get transitioned to only one device, take VGA back */
1303/**
06ec9070 1304 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9 1305 *
bf44e8ce 1306 * @pdev: PCI device pointer
d38ceaf9
AD
1307 * @state: enable/disable vga decode
1308 *
1309 * Enable/disable vga decode (all asics).
1310 * Returns VGA resource flags.
1311 */
bf44e8ce
CH
1312static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1313 bool state)
d38ceaf9 1314{
bf44e8ce 1315 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
b8920e1e 1316
d38ceaf9
AD
1317 amdgpu_asic_set_vga_state(adev, state);
1318 if (state)
1319 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1320 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1321 else
1322 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1323}
1324
e3ecdffa
AD
1325/**
1326 * amdgpu_device_check_block_size - validate the vm block size
1327 *
1328 * @adev: amdgpu_device pointer
1329 *
1330 * Validates the vm block size specified via module parameter.
1331 * The vm block size defines number of bits in page table versus page directory,
1332 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1333 * page table and the remaining bits are in the page directory.
1334 */
06ec9070 1335static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1336{
1337 /* defines number of bits in page table versus page directory,
1338 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
b8920e1e
SS
1339 * page table and the remaining bits are in the page directory
1340 */
bab4fee7
JZ
1341 if (amdgpu_vm_block_size == -1)
1342 return;
a1adf8be 1343
bab4fee7 1344 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1345 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1346 amdgpu_vm_block_size);
97489129 1347 amdgpu_vm_block_size = -1;
a1adf8be 1348 }
a1adf8be
CZ
1349}
1350
e3ecdffa
AD
1351/**
1352 * amdgpu_device_check_vm_size - validate the vm size
1353 *
1354 * @adev: amdgpu_device pointer
1355 *
1356 * Validates the vm size in GB specified via module parameter.
1357 * The VM size is the size of the GPU virtual memory space in GB.
1358 */
06ec9070 1359static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1360{
64dab074
AD
1361 /* no need to check the default value */
1362 if (amdgpu_vm_size == -1)
1363 return;
1364
83ca145d
ZJ
1365 if (amdgpu_vm_size < 1) {
1366 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1367 amdgpu_vm_size);
f3368128 1368 amdgpu_vm_size = -1;
83ca145d 1369 }
83ca145d
ZJ
1370}
1371
7951e376
RZ
1372static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1373{
1374 struct sysinfo si;
a9d4fe2f 1375 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1376 uint64_t total_memory;
1377 uint64_t dram_size_seven_GB = 0x1B8000000;
1378 uint64_t dram_size_three_GB = 0xB8000000;
1379
1380 if (amdgpu_smu_memory_pool_size == 0)
1381 return;
1382
1383 if (!is_os_64) {
1384 DRM_WARN("Not 64-bit OS, feature not supported\n");
1385 goto def_value;
1386 }
1387 si_meminfo(&si);
1388 total_memory = (uint64_t)si.totalram * si.mem_unit;
1389
1390 if ((amdgpu_smu_memory_pool_size == 1) ||
1391 (amdgpu_smu_memory_pool_size == 2)) {
1392 if (total_memory < dram_size_three_GB)
1393 goto def_value1;
1394 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1395 (amdgpu_smu_memory_pool_size == 8)) {
1396 if (total_memory < dram_size_seven_GB)
1397 goto def_value1;
1398 } else {
1399 DRM_WARN("Smu memory pool size not supported\n");
1400 goto def_value;
1401 }
1402 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1403
1404 return;
1405
1406def_value1:
1407 DRM_WARN("No enough system memory\n");
1408def_value:
1409 adev->pm.smu_prv_buffer_size = 0;
1410}
1411
9f6a7857
HR
1412static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1413{
1414 if (!(adev->flags & AMD_IS_APU) ||
1415 adev->asic_type < CHIP_RAVEN)
1416 return 0;
1417
1418 switch (adev->asic_type) {
1419 case CHIP_RAVEN:
1420 if (adev->pdev->device == 0x15dd)
1421 adev->apu_flags |= AMD_APU_IS_RAVEN;
1422 if (adev->pdev->device == 0x15d8)
1423 adev->apu_flags |= AMD_APU_IS_PICASSO;
1424 break;
1425 case CHIP_RENOIR:
1426 if ((adev->pdev->device == 0x1636) ||
1427 (adev->pdev->device == 0x164c))
1428 adev->apu_flags |= AMD_APU_IS_RENOIR;
1429 else
1430 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1431 break;
1432 case CHIP_VANGOGH:
1433 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1434 break;
1435 case CHIP_YELLOW_CARP:
1436 break;
d0f56dc2 1437 case CHIP_CYAN_SKILLFISH:
dfcc3e8c
AD
1438 if ((adev->pdev->device == 0x13FE) ||
1439 (adev->pdev->device == 0x143F))
d0f56dc2
TZ
1440 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1441 break;
9f6a7857 1442 default:
4eaf21b7 1443 break;
9f6a7857
HR
1444 }
1445
1446 return 0;
1447}
1448
d38ceaf9 1449/**
06ec9070 1450 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1451 *
1452 * @adev: amdgpu_device pointer
1453 *
1454 * Validates certain module parameters and updates
1455 * the associated values used by the driver (all asics).
1456 */
912dfc84 1457static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1458{
5b011235
CZ
1459 if (amdgpu_sched_jobs < 4) {
1460 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1461 amdgpu_sched_jobs);
1462 amdgpu_sched_jobs = 4;
47fc644f 1463 } else if (!is_power_of_2(amdgpu_sched_jobs)) {
5b011235
CZ
1464 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1465 amdgpu_sched_jobs);
1466 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1467 }
d38ceaf9 1468
83e74db6 1469 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1470 /* gart size must be greater or equal to 32M */
1471 dev_warn(adev->dev, "gart size (%d) too small\n",
1472 amdgpu_gart_size);
83e74db6 1473 amdgpu_gart_size = -1;
d38ceaf9
AD
1474 }
1475
36d38372 1476 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1477 /* gtt size must be greater or equal to 32M */
36d38372
CK
1478 dev_warn(adev->dev, "gtt size (%d) too small\n",
1479 amdgpu_gtt_size);
1480 amdgpu_gtt_size = -1;
d38ceaf9
AD
1481 }
1482
d07f14be
RH
1483 /* valid range is between 4 and 9 inclusive */
1484 if (amdgpu_vm_fragment_size != -1 &&
1485 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1486 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1487 amdgpu_vm_fragment_size = -1;
1488 }
1489
5d5bd5e3
KW
1490 if (amdgpu_sched_hw_submission < 2) {
1491 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1492 amdgpu_sched_hw_submission);
1493 amdgpu_sched_hw_submission = 2;
1494 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1495 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1496 amdgpu_sched_hw_submission);
1497 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1498 }
1499
2656fd23
AG
1500 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1501 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1502 amdgpu_reset_method = -1;
1503 }
1504
7951e376
RZ
1505 amdgpu_device_check_smu_prv_buffer_size(adev);
1506
06ec9070 1507 amdgpu_device_check_vm_size(adev);
d38ceaf9 1508
06ec9070 1509 amdgpu_device_check_block_size(adev);
6a7f76e7 1510
19aede77 1511 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1512
e3c00faa 1513 return 0;
d38ceaf9
AD
1514}
1515
1516/**
1517 * amdgpu_switcheroo_set_state - set switcheroo state
1518 *
1519 * @pdev: pci dev pointer
1694467b 1520 * @state: vga_switcheroo state
d38ceaf9 1521 *
12024b17 1522 * Callback for the switcheroo driver. Suspends or resumes
d38ceaf9
AD
1523 * the asics before or after it is powered up using ACPI methods.
1524 */
8aba21b7
LT
1525static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1526 enum vga_switcheroo_state state)
d38ceaf9
AD
1527{
1528 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1529 int r;
d38ceaf9 1530
b98c6299 1531 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1532 return;
1533
1534 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1535 pr_info("switched on\n");
d38ceaf9
AD
1536 /* don't suspend or resume card normally */
1537 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1538
8f66090b
TZ
1539 pci_set_power_state(pdev, PCI_D0);
1540 amdgpu_device_load_pci_state(pdev);
1541 r = pci_enable_device(pdev);
de185019
AD
1542 if (r)
1543 DRM_WARN("pci_enable_device failed (%d)\n", r);
1544 amdgpu_device_resume(dev, true);
d38ceaf9 1545
d38ceaf9 1546 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1547 } else {
dd4fa6c1 1548 pr_info("switched off\n");
d38ceaf9 1549 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1550 amdgpu_device_suspend(dev, true);
8f66090b 1551 amdgpu_device_cache_pci_state(pdev);
de185019 1552 /* Shut down the device */
8f66090b
TZ
1553 pci_disable_device(pdev);
1554 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1555 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1556 }
1557}
1558
1559/**
1560 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1561 *
1562 * @pdev: pci dev pointer
1563 *
1564 * Callback for the switcheroo driver. Check of the switcheroo
1565 * state can be changed.
1566 * Returns true if the state can be changed, false if not.
1567 */
1568static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1569{
1570 struct drm_device *dev = pci_get_drvdata(pdev);
1571
b8920e1e 1572 /*
d38ceaf9
AD
1573 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1574 * locking inversion with the driver load path. And the access here is
1575 * completely racy anyway. So don't bother with locking for now.
1576 */
7e13ad89 1577 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1578}
1579
1580static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1581 .set_gpu_state = amdgpu_switcheroo_set_state,
1582 .reprobe = NULL,
1583 .can_switch = amdgpu_switcheroo_can_switch,
1584};
1585
e3ecdffa
AD
1586/**
1587 * amdgpu_device_ip_set_clockgating_state - set the CG state
1588 *
87e3f136 1589 * @dev: amdgpu_device pointer
e3ecdffa
AD
1590 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1591 * @state: clockgating state (gate or ungate)
1592 *
1593 * Sets the requested clockgating state for all instances of
1594 * the hardware IP specified.
1595 * Returns the error code from the last instance.
1596 */
43fa561f 1597int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1598 enum amd_ip_block_type block_type,
1599 enum amd_clockgating_state state)
d38ceaf9 1600{
43fa561f 1601 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1602 int i, r = 0;
1603
1604 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1605 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1606 continue;
c722865a
RZ
1607 if (adev->ip_blocks[i].version->type != block_type)
1608 continue;
1609 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1610 continue;
1611 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1612 (void *)adev, state);
1613 if (r)
1614 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1615 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1616 }
1617 return r;
1618}
1619
e3ecdffa
AD
1620/**
1621 * amdgpu_device_ip_set_powergating_state - set the PG state
1622 *
87e3f136 1623 * @dev: amdgpu_device pointer
e3ecdffa
AD
1624 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1625 * @state: powergating state (gate or ungate)
1626 *
1627 * Sets the requested powergating state for all instances of
1628 * the hardware IP specified.
1629 * Returns the error code from the last instance.
1630 */
43fa561f 1631int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1632 enum amd_ip_block_type block_type,
1633 enum amd_powergating_state state)
d38ceaf9 1634{
43fa561f 1635 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1636 int i, r = 0;
1637
1638 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1639 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1640 continue;
c722865a
RZ
1641 if (adev->ip_blocks[i].version->type != block_type)
1642 continue;
1643 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1644 continue;
1645 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1646 (void *)adev, state);
1647 if (r)
1648 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1649 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1650 }
1651 return r;
1652}
1653
e3ecdffa
AD
1654/**
1655 * amdgpu_device_ip_get_clockgating_state - get the CG state
1656 *
1657 * @adev: amdgpu_device pointer
1658 * @flags: clockgating feature flags
1659 *
1660 * Walks the list of IPs on the device and updates the clockgating
1661 * flags for each IP.
1662 * Updates @flags with the feature flags for each hardware IP where
1663 * clockgating is enabled.
1664 */
2990a1fc 1665void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
25faeddc 1666 u64 *flags)
6cb2d4e4
HR
1667{
1668 int i;
1669
1670 for (i = 0; i < adev->num_ip_blocks; i++) {
1671 if (!adev->ip_blocks[i].status.valid)
1672 continue;
1673 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1674 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1675 }
1676}
1677
e3ecdffa
AD
1678/**
1679 * amdgpu_device_ip_wait_for_idle - wait for idle
1680 *
1681 * @adev: amdgpu_device pointer
1682 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1683 *
1684 * Waits for the request hardware IP to be idle.
1685 * Returns 0 for success or a negative error code on failure.
1686 */
2990a1fc
AD
1687int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1688 enum amd_ip_block_type block_type)
5dbbb60b
AD
1689{
1690 int i, r;
1691
1692 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1693 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1694 continue;
a1255107
AD
1695 if (adev->ip_blocks[i].version->type == block_type) {
1696 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1697 if (r)
1698 return r;
1699 break;
1700 }
1701 }
1702 return 0;
1703
1704}
1705
e3ecdffa
AD
1706/**
1707 * amdgpu_device_ip_is_idle - is the hardware IP idle
1708 *
1709 * @adev: amdgpu_device pointer
1710 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1711 *
1712 * Check if the hardware IP is idle or not.
1713 * Returns true if it the IP is idle, false if not.
1714 */
2990a1fc
AD
1715bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1716 enum amd_ip_block_type block_type)
5dbbb60b
AD
1717{
1718 int i;
1719
1720 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1721 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1722 continue;
a1255107
AD
1723 if (adev->ip_blocks[i].version->type == block_type)
1724 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1725 }
1726 return true;
1727
1728}
1729
e3ecdffa
AD
1730/**
1731 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1732 *
1733 * @adev: amdgpu_device pointer
87e3f136 1734 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1735 *
1736 * Returns a pointer to the hardware IP block structure
1737 * if it exists for the asic, otherwise NULL.
1738 */
2990a1fc
AD
1739struct amdgpu_ip_block *
1740amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1741 enum amd_ip_block_type type)
d38ceaf9
AD
1742{
1743 int i;
1744
1745 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1746 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1747 return &adev->ip_blocks[i];
1748
1749 return NULL;
1750}
1751
1752/**
2990a1fc 1753 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1754 *
1755 * @adev: amdgpu_device pointer
5fc3aeeb 1756 * @type: enum amd_ip_block_type
d38ceaf9
AD
1757 * @major: major version
1758 * @minor: minor version
1759 *
1760 * return 0 if equal or greater
1761 * return 1 if smaller or the ip_block doesn't exist
1762 */
2990a1fc
AD
1763int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1764 enum amd_ip_block_type type,
1765 u32 major, u32 minor)
d38ceaf9 1766{
2990a1fc 1767 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1768
a1255107
AD
1769 if (ip_block && ((ip_block->version->major > major) ||
1770 ((ip_block->version->major == major) &&
1771 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1772 return 0;
1773
1774 return 1;
1775}
1776
a1255107 1777/**
2990a1fc 1778 * amdgpu_device_ip_block_add
a1255107
AD
1779 *
1780 * @adev: amdgpu_device pointer
1781 * @ip_block_version: pointer to the IP to add
1782 *
1783 * Adds the IP block driver information to the collection of IPs
1784 * on the asic.
1785 */
2990a1fc
AD
1786int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1787 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1788{
1789 if (!ip_block_version)
1790 return -EINVAL;
1791
7bd939d0
LG
1792 switch (ip_block_version->type) {
1793 case AMD_IP_BLOCK_TYPE_VCN:
1794 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1795 return 0;
1796 break;
1797 case AMD_IP_BLOCK_TYPE_JPEG:
1798 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1799 return 0;
1800 break;
1801 default:
1802 break;
1803 }
1804
e966a725 1805 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1806 ip_block_version->funcs->name);
1807
a1255107
AD
1808 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1809
1810 return 0;
1811}
1812
e3ecdffa
AD
1813/**
1814 * amdgpu_device_enable_virtual_display - enable virtual display feature
1815 *
1816 * @adev: amdgpu_device pointer
1817 *
1818 * Enabled the virtual display feature if the user has enabled it via
1819 * the module parameter virtual_display. This feature provides a virtual
1820 * display hardware on headless boards or in virtualized environments.
1821 * This function parses and validates the configuration string specified by
1822 * the user and configues the virtual display configuration (number of
1823 * virtual connectors, crtcs, etc.) specified.
1824 */
483ef985 1825static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1826{
1827 adev->enable_virtual_display = false;
1828
1829 if (amdgpu_virtual_display) {
8f66090b 1830 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1831 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1832
1833 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1834 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1835 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1836 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1837 if (!strcmp("all", pciaddname)
1838 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1839 long num_crtc;
1840 int res = -1;
1841
9accf2fd 1842 adev->enable_virtual_display = true;
0f66356d
ED
1843
1844 if (pciaddname_tmp)
1845 res = kstrtol(pciaddname_tmp, 10,
1846 &num_crtc);
1847
1848 if (!res) {
1849 if (num_crtc < 1)
1850 num_crtc = 1;
1851 if (num_crtc > 6)
1852 num_crtc = 6;
1853 adev->mode_info.num_crtc = num_crtc;
1854 } else {
1855 adev->mode_info.num_crtc = 1;
1856 }
9accf2fd
ED
1857 break;
1858 }
1859 }
1860
0f66356d
ED
1861 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1862 amdgpu_virtual_display, pci_address_name,
1863 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1864
1865 kfree(pciaddstr);
1866 }
1867}
1868
25263da3
AD
1869void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
1870{
1871 if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
1872 adev->mode_info.num_crtc = 1;
1873 adev->enable_virtual_display = true;
1874 DRM_INFO("virtual_display:%d, num_crtc:%d\n",
1875 adev->enable_virtual_display, adev->mode_info.num_crtc);
1876 }
1877}
1878
e3ecdffa
AD
1879/**
1880 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1881 *
1882 * @adev: amdgpu_device pointer
1883 *
1884 * Parses the asic configuration parameters specified in the gpu info
1885 * firmware and makes them availale to the driver for use in configuring
1886 * the asic.
1887 * Returns 0 on success, -EINVAL on failure.
1888 */
e2a75f88
AD
1889static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1890{
e2a75f88 1891 const char *chip_name;
c0a43457 1892 char fw_name[40];
e2a75f88
AD
1893 int err;
1894 const struct gpu_info_firmware_header_v1_0 *hdr;
1895
ab4fe3e1
HR
1896 adev->firmware.gpu_info_fw = NULL;
1897
72de33f8 1898 if (adev->mman.discovery_bin) {
cc375d8c
TY
1899 /*
1900 * FIXME: The bounding box is still needed by Navi12, so
e24d0e91 1901 * temporarily read it from gpu_info firmware. Should be dropped
cc375d8c
TY
1902 * when DAL no longer needs it.
1903 */
1904 if (adev->asic_type != CHIP_NAVI12)
1905 return 0;
258620d0
AD
1906 }
1907
e2a75f88 1908 switch (adev->asic_type) {
e2a75f88
AD
1909 default:
1910 return 0;
1911 case CHIP_VEGA10:
1912 chip_name = "vega10";
1913 break;
3f76dced
AD
1914 case CHIP_VEGA12:
1915 chip_name = "vega12";
1916 break;
2d2e5e7e 1917 case CHIP_RAVEN:
54f78a76 1918 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1919 chip_name = "raven2";
54f78a76 1920 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1921 chip_name = "picasso";
54c4d17e
FX
1922 else
1923 chip_name = "raven";
2d2e5e7e 1924 break;
65e60f6e
LM
1925 case CHIP_ARCTURUS:
1926 chip_name = "arcturus";
1927 break;
42b325e5
XY
1928 case CHIP_NAVI12:
1929 chip_name = "navi12";
1930 break;
e2a75f88
AD
1931 }
1932
1933 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
b31d3063 1934 err = amdgpu_ucode_request(adev, &adev->firmware.gpu_info_fw, fw_name);
e2a75f88
AD
1935 if (err) {
1936 dev_err(adev->dev,
b31d3063 1937 "Failed to get gpu_info firmware \"%s\"\n",
e2a75f88
AD
1938 fw_name);
1939 goto out;
1940 }
1941
ab4fe3e1 1942 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1943 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1944
1945 switch (hdr->version_major) {
1946 case 1:
1947 {
1948 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 1949 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
1950 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1951
cc375d8c
TY
1952 /*
1953 * Should be droped when DAL no longer needs it.
1954 */
1955 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
1956 goto parse_soc_bounding_box;
1957
b5ab16bf
AD
1958 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1959 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1960 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1961 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 1962 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
1963 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1964 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1965 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1966 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1967 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 1968 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
1969 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1970 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
1971 adev->gfx.cu_info.max_waves_per_simd =
1972 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1973 adev->gfx.cu_info.max_scratch_slots_per_cu =
1974 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1975 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 1976 if (hdr->version_minor >= 1) {
35c2e910
HZ
1977 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
1978 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
1979 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1980 adev->gfx.config.num_sc_per_sh =
1981 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
1982 adev->gfx.config.num_packer_per_sc =
1983 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
1984 }
ec51d3fa
XY
1985
1986parse_soc_bounding_box:
ec51d3fa
XY
1987 /*
1988 * soc bounding box info is not integrated in disocovery table,
258620d0 1989 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 1990 */
48321c3d
HW
1991 if (hdr->version_minor == 2) {
1992 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
1993 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
1994 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1995 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
1996 }
e2a75f88
AD
1997 break;
1998 }
1999 default:
2000 dev_err(adev->dev,
2001 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2002 err = -EINVAL;
2003 goto out;
2004 }
2005out:
e2a75f88
AD
2006 return err;
2007}
2008
e3ecdffa
AD
2009/**
2010 * amdgpu_device_ip_early_init - run early init for hardware IPs
2011 *
2012 * @adev: amdgpu_device pointer
2013 *
2014 * Early initialization pass for hardware IPs. The hardware IPs that make
2015 * up each asic are discovered each IP's early_init callback is run. This
2016 * is the first stage in initializing the asic.
2017 * Returns 0 on success, negative error code on failure.
2018 */
06ec9070 2019static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 2020{
901e2be2
AD
2021 struct drm_device *dev = adev_to_drm(adev);
2022 struct pci_dev *parent;
aaa36a97 2023 int i, r;
ced69502 2024 bool total;
d38ceaf9 2025
483ef985 2026 amdgpu_device_enable_virtual_display(adev);
a6be7570 2027
00a979f3 2028 if (amdgpu_sriov_vf(adev)) {
00a979f3 2029 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
2030 if (r)
2031 return r;
00a979f3
WS
2032 }
2033
d38ceaf9 2034 switch (adev->asic_type) {
33f34802
KW
2035#ifdef CONFIG_DRM_AMDGPU_SI
2036 case CHIP_VERDE:
2037 case CHIP_TAHITI:
2038 case CHIP_PITCAIRN:
2039 case CHIP_OLAND:
2040 case CHIP_HAINAN:
295d0daf 2041 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
2042 r = si_set_ip_blocks(adev);
2043 if (r)
2044 return r;
2045 break;
2046#endif
a2e73f56
AD
2047#ifdef CONFIG_DRM_AMDGPU_CIK
2048 case CHIP_BONAIRE:
2049 case CHIP_HAWAII:
2050 case CHIP_KAVERI:
2051 case CHIP_KABINI:
2052 case CHIP_MULLINS:
e1ad2d53 2053 if (adev->flags & AMD_IS_APU)
a2e73f56 2054 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
2055 else
2056 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
2057
2058 r = cik_set_ip_blocks(adev);
2059 if (r)
2060 return r;
2061 break;
2062#endif
da87c30b
AD
2063 case CHIP_TOPAZ:
2064 case CHIP_TONGA:
2065 case CHIP_FIJI:
2066 case CHIP_POLARIS10:
2067 case CHIP_POLARIS11:
2068 case CHIP_POLARIS12:
2069 case CHIP_VEGAM:
2070 case CHIP_CARRIZO:
2071 case CHIP_STONEY:
2072 if (adev->flags & AMD_IS_APU)
2073 adev->family = AMDGPU_FAMILY_CZ;
2074 else
2075 adev->family = AMDGPU_FAMILY_VI;
2076
2077 r = vi_set_ip_blocks(adev);
2078 if (r)
2079 return r;
2080 break;
d38ceaf9 2081 default:
63352b7f
AD
2082 r = amdgpu_discovery_set_ip_blocks(adev);
2083 if (r)
2084 return r;
2085 break;
d38ceaf9
AD
2086 }
2087
901e2be2
AD
2088 if (amdgpu_has_atpx() &&
2089 (amdgpu_is_atpx_hybrid() ||
2090 amdgpu_has_atpx_dgpu_power_cntl()) &&
2091 ((adev->flags & AMD_IS_APU) == 0) &&
2092 !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2093 adev->flags |= AMD_IS_PX;
2094
85ac2021
AD
2095 if (!(adev->flags & AMD_IS_APU)) {
2096 parent = pci_upstream_bridge(adev->pdev);
2097 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2098 }
901e2be2 2099
1884734a 2100
3b94fb10 2101 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2102 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2103 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2104 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2105 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2106
ced69502 2107 total = true;
d38ceaf9
AD
2108 for (i = 0; i < adev->num_ip_blocks; i++) {
2109 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
0c451baf 2110 DRM_WARN("disabled ip block: %d <%s>\n",
ed8cf00c 2111 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2112 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2113 } else {
a1255107
AD
2114 if (adev->ip_blocks[i].version->funcs->early_init) {
2115 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2116 if (r == -ENOENT) {
a1255107 2117 adev->ip_blocks[i].status.valid = false;
2c1a2784 2118 } else if (r) {
a1255107
AD
2119 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2120 adev->ip_blocks[i].version->funcs->name, r);
ced69502 2121 total = false;
2c1a2784 2122 } else {
a1255107 2123 adev->ip_blocks[i].status.valid = true;
2c1a2784 2124 }
974e6b64 2125 } else {
a1255107 2126 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2127 }
d38ceaf9 2128 }
21a249ca
AD
2129 /* get the vbios after the asic_funcs are set up */
2130 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2131 r = amdgpu_device_parse_gpu_info_fw(adev);
2132 if (r)
2133 return r;
2134
21a249ca 2135 /* Read BIOS */
9535a86a
SZ
2136 if (amdgpu_device_read_bios(adev)) {
2137 if (!amdgpu_get_bios(adev))
2138 return -EINVAL;
21a249ca 2139
9535a86a
SZ
2140 r = amdgpu_atombios_init(adev);
2141 if (r) {
2142 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2143 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2144 return r;
2145 }
21a249ca 2146 }
77eabc6f
PJZ
2147
2148 /*get pf2vf msg info at it's earliest time*/
2149 if (amdgpu_sriov_vf(adev))
2150 amdgpu_virt_init_data_exchange(adev);
2151
21a249ca 2152 }
d38ceaf9 2153 }
ced69502
ML
2154 if (!total)
2155 return -ENODEV;
d38ceaf9 2156
00fa4035 2157 amdgpu_amdkfd_device_probe(adev);
395d1fb9
NH
2158 adev->cg_flags &= amdgpu_cg_mask;
2159 adev->pg_flags &= amdgpu_pg_mask;
2160
d38ceaf9
AD
2161 return 0;
2162}
2163
0a4f2520
RZ
2164static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2165{
2166 int i, r;
2167
2168 for (i = 0; i < adev->num_ip_blocks; i++) {
2169 if (!adev->ip_blocks[i].status.sw)
2170 continue;
2171 if (adev->ip_blocks[i].status.hw)
2172 continue;
2173 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2174 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2175 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2176 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2177 if (r) {
2178 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2179 adev->ip_blocks[i].version->funcs->name, r);
2180 return r;
2181 }
2182 adev->ip_blocks[i].status.hw = true;
2183 }
2184 }
2185
2186 return 0;
2187}
2188
2189static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2190{
2191 int i, r;
2192
2193 for (i = 0; i < adev->num_ip_blocks; i++) {
2194 if (!adev->ip_blocks[i].status.sw)
2195 continue;
2196 if (adev->ip_blocks[i].status.hw)
2197 continue;
2198 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2199 if (r) {
2200 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2201 adev->ip_blocks[i].version->funcs->name, r);
2202 return r;
2203 }
2204 adev->ip_blocks[i].status.hw = true;
2205 }
2206
2207 return 0;
2208}
2209
7a3e0bb2
RZ
2210static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2211{
2212 int r = 0;
2213 int i;
80f41f84 2214 uint32_t smu_version;
7a3e0bb2
RZ
2215
2216 if (adev->asic_type >= CHIP_VEGA10) {
2217 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2218 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2219 continue;
2220
e3c1b071 2221 if (!adev->ip_blocks[i].status.sw)
2222 continue;
2223
482f0e53
ML
2224 /* no need to do the fw loading again if already done*/
2225 if (adev->ip_blocks[i].status.hw == true)
2226 break;
2227
53b3f8f4 2228 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2229 r = adev->ip_blocks[i].version->funcs->resume(adev);
2230 if (r) {
2231 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2232 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2233 return r;
2234 }
2235 } else {
2236 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2237 if (r) {
2238 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2239 adev->ip_blocks[i].version->funcs->name, r);
2240 return r;
7a3e0bb2 2241 }
7a3e0bb2 2242 }
482f0e53
ML
2243
2244 adev->ip_blocks[i].status.hw = true;
2245 break;
7a3e0bb2
RZ
2246 }
2247 }
482f0e53 2248
8973d9ec
ED
2249 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2250 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2251
80f41f84 2252 return r;
7a3e0bb2
RZ
2253}
2254
5fd8518d
AG
2255static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2256{
2257 long timeout;
2258 int r, i;
2259
2260 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2261 struct amdgpu_ring *ring = adev->rings[i];
2262
2263 /* No need to setup the GPU scheduler for rings that don't need it */
2264 if (!ring || ring->no_scheduler)
2265 continue;
2266
2267 switch (ring->funcs->type) {
2268 case AMDGPU_RING_TYPE_GFX:
2269 timeout = adev->gfx_timeout;
2270 break;
2271 case AMDGPU_RING_TYPE_COMPUTE:
2272 timeout = adev->compute_timeout;
2273 break;
2274 case AMDGPU_RING_TYPE_SDMA:
2275 timeout = adev->sdma_timeout;
2276 break;
2277 default:
2278 timeout = adev->video_timeout;
2279 break;
2280 }
2281
2282 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
11f25c84 2283 ring->num_hw_submission, 0,
8ab62eda
JG
2284 timeout, adev->reset_domain->wq,
2285 ring->sched_score, ring->name,
2286 adev->dev);
5fd8518d
AG
2287 if (r) {
2288 DRM_ERROR("Failed to create scheduler on ring %s.\n",
2289 ring->name);
2290 return r;
2291 }
2292 }
2293
d425c6f4
JZ
2294 amdgpu_xcp_update_partition_sched_list(adev);
2295
5fd8518d
AG
2296 return 0;
2297}
2298
2299
e3ecdffa
AD
2300/**
2301 * amdgpu_device_ip_init - run init for hardware IPs
2302 *
2303 * @adev: amdgpu_device pointer
2304 *
2305 * Main initialization pass for hardware IPs. The list of all the hardware
2306 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2307 * are run. sw_init initializes the software state associated with each IP
2308 * and hw_init initializes the hardware associated with each IP.
2309 * Returns 0 on success, negative error code on failure.
2310 */
06ec9070 2311static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2312{
2313 int i, r;
2314
c030f2e4 2315 r = amdgpu_ras_init(adev);
2316 if (r)
2317 return r;
2318
d38ceaf9 2319 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2320 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2321 continue;
a1255107 2322 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2323 if (r) {
a1255107
AD
2324 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2325 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2326 goto init_failed;
2c1a2784 2327 }
a1255107 2328 adev->ip_blocks[i].status.sw = true;
bfca0289 2329
c1c39032
AD
2330 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2331 /* need to do common hw init early so everything is set up for gmc */
2332 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2333 if (r) {
2334 DRM_ERROR("hw_init %d failed %d\n", i, r);
2335 goto init_failed;
2336 }
2337 adev->ip_blocks[i].status.hw = true;
2338 } else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2339 /* need to do gmc hw init early so we can allocate gpu mem */
892deb48
VS
2340 /* Try to reserve bad pages early */
2341 if (amdgpu_sriov_vf(adev))
2342 amdgpu_virt_exchange_data(adev);
2343
7ccfd79f 2344 r = amdgpu_device_mem_scratch_init(adev);
2c1a2784 2345 if (r) {
7ccfd79f 2346 DRM_ERROR("amdgpu_mem_scratch_init failed %d\n", r);
72d3f592 2347 goto init_failed;
2c1a2784 2348 }
a1255107 2349 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2350 if (r) {
2351 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2352 goto init_failed;
2c1a2784 2353 }
06ec9070 2354 r = amdgpu_device_wb_init(adev);
2c1a2784 2355 if (r) {
06ec9070 2356 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2357 goto init_failed;
2c1a2784 2358 }
a1255107 2359 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2360
2361 /* right after GMC hw init, we create CSA */
02ff519e 2362 if (adev->gfx.mcbp) {
1e256e27 2363 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
58ab2c08
CK
2364 AMDGPU_GEM_DOMAIN_VRAM |
2365 AMDGPU_GEM_DOMAIN_GTT,
2366 AMDGPU_CSA_SIZE);
2493664f
ML
2367 if (r) {
2368 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2369 goto init_failed;
2493664f
ML
2370 }
2371 }
d38ceaf9
AD
2372 }
2373 }
2374
c9ffa427 2375 if (amdgpu_sriov_vf(adev))
22c16d25 2376 amdgpu_virt_init_data_exchange(adev);
c9ffa427 2377
533aed27
AG
2378 r = amdgpu_ib_pool_init(adev);
2379 if (r) {
2380 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2381 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2382 goto init_failed;
2383 }
2384
c8963ea4
RZ
2385 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2386 if (r)
72d3f592 2387 goto init_failed;
0a4f2520
RZ
2388
2389 r = amdgpu_device_ip_hw_init_phase1(adev);
2390 if (r)
72d3f592 2391 goto init_failed;
0a4f2520 2392
7a3e0bb2
RZ
2393 r = amdgpu_device_fw_loading(adev);
2394 if (r)
72d3f592 2395 goto init_failed;
7a3e0bb2 2396
0a4f2520
RZ
2397 r = amdgpu_device_ip_hw_init_phase2(adev);
2398 if (r)
72d3f592 2399 goto init_failed;
d38ceaf9 2400
121a2bc6
AG
2401 /*
2402 * retired pages will be loaded from eeprom and reserved here,
2403 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2404 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2405 * for I2C communication which only true at this point.
b82e65a9
GC
2406 *
2407 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2408 * failure from bad gpu situation and stop amdgpu init process
2409 * accordingly. For other failed cases, it will still release all
2410 * the resource and print error message, rather than returning one
2411 * negative value to upper level.
121a2bc6
AG
2412 *
2413 * Note: theoretically, this should be called before all vram allocations
2414 * to protect retired page from abusing
2415 */
b82e65a9
GC
2416 r = amdgpu_ras_recovery_init(adev);
2417 if (r)
2418 goto init_failed;
121a2bc6 2419
cfbb6b00
AG
2420 /**
2421 * In case of XGMI grab extra reference for reset domain for this device
2422 */
a4c63caf 2423 if (adev->gmc.xgmi.num_physical_nodes > 1) {
cfbb6b00 2424 if (amdgpu_xgmi_add_device(adev) == 0) {
46c67660 2425 if (!amdgpu_sriov_vf(adev)) {
2efc30f0
VC
2426 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2427
dfd0287b
LH
2428 if (WARN_ON(!hive)) {
2429 r = -ENOENT;
2430 goto init_failed;
2431 }
2432
46c67660 2433 if (!hive->reset_domain ||
2434 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2435 r = -ENOENT;
2436 amdgpu_put_xgmi_hive(hive);
2437 goto init_failed;
2438 }
2439
2440 /* Drop the early temporary reset domain we created for device */
2441 amdgpu_reset_put_reset_domain(adev->reset_domain);
2442 adev->reset_domain = hive->reset_domain;
9dfa4860 2443 amdgpu_put_xgmi_hive(hive);
cfbb6b00 2444 }
a4c63caf
AG
2445 }
2446 }
2447
5fd8518d
AG
2448 r = amdgpu_device_init_schedulers(adev);
2449 if (r)
2450 goto init_failed;
e3c1b071 2451
2452 /* Don't init kfd if whole hive need to be reset during init */
84b4dd3f
PY
2453 if (!adev->gmc.xgmi.pending_reset) {
2454 kgd2kfd_init_zone_device(adev);
e3c1b071 2455 amdgpu_amdkfd_device_init(adev);
84b4dd3f 2456 }
c6332b97 2457
bd607166
KR
2458 amdgpu_fru_get_product_info(adev);
2459
72d3f592 2460init_failed:
c6332b97 2461
72d3f592 2462 return r;
d38ceaf9
AD
2463}
2464
e3ecdffa
AD
2465/**
2466 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2467 *
2468 * @adev: amdgpu_device pointer
2469 *
2470 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2471 * this function before a GPU reset. If the value is retained after a
2472 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2473 */
06ec9070 2474static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2475{
2476 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2477}
2478
e3ecdffa
AD
2479/**
2480 * amdgpu_device_check_vram_lost - check if vram is valid
2481 *
2482 * @adev: amdgpu_device pointer
2483 *
2484 * Checks the reset magic value written to the gart pointer in VRAM.
2485 * The driver calls this after a GPU reset to see if the contents of
2486 * VRAM is lost or now.
2487 * returns true if vram is lost, false if not.
2488 */
06ec9070 2489static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2490{
dadce777
EQ
2491 if (memcmp(adev->gart.ptr, adev->reset_magic,
2492 AMDGPU_RESET_MAGIC_NUM))
2493 return true;
2494
53b3f8f4 2495 if (!amdgpu_in_reset(adev))
dadce777
EQ
2496 return false;
2497
2498 /*
2499 * For all ASICs with baco/mode1 reset, the VRAM is
2500 * always assumed to be lost.
2501 */
2502 switch (amdgpu_asic_reset_method(adev)) {
2503 case AMD_RESET_METHOD_BACO:
2504 case AMD_RESET_METHOD_MODE1:
2505 return true;
2506 default:
2507 return false;
2508 }
0c49e0b8
CZ
2509}
2510
e3ecdffa 2511/**
1112a46b 2512 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2513 *
2514 * @adev: amdgpu_device pointer
b8b72130 2515 * @state: clockgating state (gate or ungate)
e3ecdffa 2516 *
e3ecdffa 2517 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2518 * set_clockgating_state callbacks are run.
2519 * Late initialization pass enabling clockgating for hardware IPs.
2520 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2521 * Returns 0 on success, negative error code on failure.
2522 */
fdd34271 2523
5d89bb2d
LL
2524int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2525 enum amd_clockgating_state state)
d38ceaf9 2526{
1112a46b 2527 int i, j, r;
d38ceaf9 2528
4a2ba394
SL
2529 if (amdgpu_emu_mode == 1)
2530 return 0;
2531
1112a46b
RZ
2532 for (j = 0; j < adev->num_ip_blocks; j++) {
2533 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2534 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2535 continue;
47198eb7 2536 /* skip CG for GFX, SDMA on S0ix */
5d70a549 2537 if (adev->in_s0ix &&
47198eb7
AD
2538 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
2539 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
5d70a549 2540 continue;
4a446d55 2541 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2542 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2543 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2544 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2545 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2546 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2547 /* enable clockgating to save power */
a1255107 2548 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2549 state);
4a446d55
AD
2550 if (r) {
2551 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2552 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2553 return r;
2554 }
b0b00ff1 2555 }
d38ceaf9 2556 }
06b18f61 2557
c9f96fd5
RZ
2558 return 0;
2559}
2560
5d89bb2d
LL
2561int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2562 enum amd_powergating_state state)
c9f96fd5 2563{
1112a46b 2564 int i, j, r;
06b18f61 2565
c9f96fd5
RZ
2566 if (amdgpu_emu_mode == 1)
2567 return 0;
2568
1112a46b
RZ
2569 for (j = 0; j < adev->num_ip_blocks; j++) {
2570 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2571 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2572 continue;
47198eb7 2573 /* skip PG for GFX, SDMA on S0ix */
5d70a549 2574 if (adev->in_s0ix &&
47198eb7
AD
2575 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
2576 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
5d70a549 2577 continue;
c9f96fd5
RZ
2578 /* skip CG for VCE/UVD, it's handled specially */
2579 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2580 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2581 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2582 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2583 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2584 /* enable powergating to save power */
2585 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2586 state);
c9f96fd5
RZ
2587 if (r) {
2588 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2589 adev->ip_blocks[i].version->funcs->name, r);
2590 return r;
2591 }
2592 }
2593 }
2dc80b00
S
2594 return 0;
2595}
2596
beff74bc
AD
2597static int amdgpu_device_enable_mgpu_fan_boost(void)
2598{
2599 struct amdgpu_gpu_instance *gpu_ins;
2600 struct amdgpu_device *adev;
2601 int i, ret = 0;
2602
2603 mutex_lock(&mgpu_info.mutex);
2604
2605 /*
2606 * MGPU fan boost feature should be enabled
2607 * only when there are two or more dGPUs in
2608 * the system
2609 */
2610 if (mgpu_info.num_dgpu < 2)
2611 goto out;
2612
2613 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2614 gpu_ins = &(mgpu_info.gpu_ins[i]);
2615 adev = gpu_ins->adev;
2616 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2617 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2618 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2619 if (ret)
2620 break;
2621
2622 gpu_ins->mgpu_fan_enabled = 1;
2623 }
2624 }
2625
2626out:
2627 mutex_unlock(&mgpu_info.mutex);
2628
2629 return ret;
2630}
2631
e3ecdffa
AD
2632/**
2633 * amdgpu_device_ip_late_init - run late init for hardware IPs
2634 *
2635 * @adev: amdgpu_device pointer
2636 *
2637 * Late initialization pass for hardware IPs. The list of all the hardware
2638 * IPs that make up the asic is walked and the late_init callbacks are run.
2639 * late_init covers any special initialization that an IP requires
2640 * after all of the have been initialized or something that needs to happen
2641 * late in the init process.
2642 * Returns 0 on success, negative error code on failure.
2643 */
06ec9070 2644static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2645{
60599a03 2646 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2647 int i = 0, r;
2648
2649 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2650 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2651 continue;
2652 if (adev->ip_blocks[i].version->funcs->late_init) {
2653 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2654 if (r) {
2655 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2656 adev->ip_blocks[i].version->funcs->name, r);
2657 return r;
2658 }
2dc80b00 2659 }
73f847db 2660 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2661 }
2662
867e24ca 2663 r = amdgpu_ras_late_init(adev);
2664 if (r) {
2665 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2666 return r;
2667 }
2668
a891d239
DL
2669 amdgpu_ras_set_error_query_ready(adev, true);
2670
1112a46b
RZ
2671 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2672 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2673
06ec9070 2674 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2675
beff74bc
AD
2676 r = amdgpu_device_enable_mgpu_fan_boost();
2677 if (r)
2678 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2679
4da8b639 2680 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
47fc644f
SS
2681 if (amdgpu_passthrough(adev) &&
2682 ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1) ||
2683 adev->asic_type == CHIP_ALDEBARAN))
bc143d8b 2684 amdgpu_dpm_handle_passthrough_sbr(adev, true);
60599a03
EQ
2685
2686 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2687 mutex_lock(&mgpu_info.mutex);
2688
2689 /*
2690 * Reset device p-state to low as this was booted with high.
2691 *
2692 * This should be performed only after all devices from the same
2693 * hive get initialized.
2694 *
2695 * However, it's unknown how many device in the hive in advance.
2696 * As this is counted one by one during devices initializations.
2697 *
2698 * So, we wait for all XGMI interlinked devices initialized.
2699 * This may bring some delays as those devices may come from
2700 * different hives. But that should be OK.
2701 */
2702 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2703 for (i = 0; i < mgpu_info.num_gpu; i++) {
2704 gpu_instance = &(mgpu_info.gpu_ins[i]);
2705 if (gpu_instance->adev->flags & AMD_IS_APU)
2706 continue;
2707
d84a430d
JK
2708 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2709 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2710 if (r) {
2711 DRM_ERROR("pstate setting failed (%d).\n", r);
2712 break;
2713 }
2714 }
2715 }
2716
2717 mutex_unlock(&mgpu_info.mutex);
2718 }
2719
d38ceaf9
AD
2720 return 0;
2721}
2722
613aa3ea
LY
2723/**
2724 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2725 *
2726 * @adev: amdgpu_device pointer
2727 *
2728 * For ASICs need to disable SMC first
2729 */
2730static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2731{
2732 int i, r;
2733
2734 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2735 return;
2736
2737 for (i = 0; i < adev->num_ip_blocks; i++) {
2738 if (!adev->ip_blocks[i].status.hw)
2739 continue;
2740 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2741 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2742 /* XXX handle errors */
2743 if (r) {
2744 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2745 adev->ip_blocks[i].version->funcs->name, r);
2746 }
2747 adev->ip_blocks[i].status.hw = false;
2748 break;
2749 }
2750 }
2751}
2752
e9669fb7 2753static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
d38ceaf9
AD
2754{
2755 int i, r;
2756
e9669fb7
AG
2757 for (i = 0; i < adev->num_ip_blocks; i++) {
2758 if (!adev->ip_blocks[i].version->funcs->early_fini)
2759 continue;
5278a159 2760
e9669fb7
AG
2761 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2762 if (r) {
2763 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2764 adev->ip_blocks[i].version->funcs->name, r);
2765 }
2766 }
c030f2e4 2767
05df1f01 2768 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2769 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2770
7270e895
TY
2771 amdgpu_amdkfd_suspend(adev, false);
2772
613aa3ea
LY
2773 /* Workaroud for ASICs need to disable SMC first */
2774 amdgpu_device_smu_fini_early(adev);
3e96dbfd 2775
d38ceaf9 2776 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2777 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2778 continue;
8201a67a 2779
a1255107 2780 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2781 /* XXX handle errors */
2c1a2784 2782 if (r) {
a1255107
AD
2783 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2784 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2785 }
8201a67a 2786
a1255107 2787 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2788 }
2789
6effad8a
GC
2790 if (amdgpu_sriov_vf(adev)) {
2791 if (amdgpu_virt_release_full_gpu(adev, false))
2792 DRM_ERROR("failed to release exclusive mode on fini\n");
2793 }
2794
e9669fb7
AG
2795 return 0;
2796}
2797
2798/**
2799 * amdgpu_device_ip_fini - run fini for hardware IPs
2800 *
2801 * @adev: amdgpu_device pointer
2802 *
2803 * Main teardown pass for hardware IPs. The list of all the hardware
2804 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2805 * are run. hw_fini tears down the hardware associated with each IP
2806 * and sw_fini tears down any software state associated with each IP.
2807 * Returns 0 on success, negative error code on failure.
2808 */
2809static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2810{
2811 int i, r;
2812
2813 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2814 amdgpu_virt_release_ras_err_handler_data(adev);
2815
e9669fb7
AG
2816 if (adev->gmc.xgmi.num_physical_nodes > 1)
2817 amdgpu_xgmi_remove_device(adev);
2818
c004d44e 2819 amdgpu_amdkfd_device_fini_sw(adev);
9950cda2 2820
d38ceaf9 2821 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2822 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2823 continue;
c12aba3a
ML
2824
2825 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2826 amdgpu_ucode_free_bo(adev);
1e256e27 2827 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a 2828 amdgpu_device_wb_fini(adev);
7ccfd79f 2829 amdgpu_device_mem_scratch_fini(adev);
533aed27 2830 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2831 }
2832
a1255107 2833 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2834 /* XXX handle errors */
2c1a2784 2835 if (r) {
a1255107
AD
2836 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2837 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2838 }
a1255107
AD
2839 adev->ip_blocks[i].status.sw = false;
2840 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2841 }
2842
a6dcfd9c 2843 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2844 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2845 continue;
a1255107
AD
2846 if (adev->ip_blocks[i].version->funcs->late_fini)
2847 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2848 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2849 }
2850
c030f2e4 2851 amdgpu_ras_fini(adev);
2852
d38ceaf9
AD
2853 return 0;
2854}
2855
e3ecdffa 2856/**
beff74bc 2857 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2858 *
1112a46b 2859 * @work: work_struct.
e3ecdffa 2860 */
beff74bc 2861static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2862{
2863 struct amdgpu_device *adev =
beff74bc 2864 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2865 int r;
2866
2867 r = amdgpu_ib_ring_tests(adev);
2868 if (r)
2869 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2870}
2871
1e317b99
RZ
2872static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2873{
2874 struct amdgpu_device *adev =
2875 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2876
90a92662
MD
2877 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2878 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2879
2880 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2881 adev->gfx.gfx_off_state = true;
1e317b99
RZ
2882}
2883
e3ecdffa 2884/**
e7854a03 2885 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2886 *
2887 * @adev: amdgpu_device pointer
2888 *
2889 * Main suspend function for hardware IPs. The list of all the hardware
2890 * IPs that make up the asic is walked, clockgating is disabled and the
2891 * suspend callbacks are run. suspend puts the hardware and software state
2892 * in each IP into a state suitable for suspend.
2893 * Returns 0 on success, negative error code on failure.
2894 */
e7854a03
AD
2895static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2896{
2897 int i, r;
2898
50ec83f0
AD
2899 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2900 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2901
b31d6ada
EQ
2902 /*
2903 * Per PMFW team's suggestion, driver needs to handle gfxoff
2904 * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
2905 * scenario. Add the missing df cstate disablement here.
2906 */
2907 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
2908 dev_warn(adev->dev, "Failed to disallow df cstate");
2909
e7854a03
AD
2910 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2911 if (!adev->ip_blocks[i].status.valid)
2912 continue;
2b9f7848 2913
e7854a03 2914 /* displays are handled separately */
2b9f7848
ND
2915 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2916 continue;
2917
2918 /* XXX handle errors */
2919 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2920 /* XXX handle errors */
2921 if (r) {
2922 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2923 adev->ip_blocks[i].version->funcs->name, r);
2924 return r;
e7854a03 2925 }
2b9f7848
ND
2926
2927 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2928 }
2929
e7854a03
AD
2930 return 0;
2931}
2932
2933/**
2934 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2935 *
2936 * @adev: amdgpu_device pointer
2937 *
2938 * Main suspend function for hardware IPs. The list of all the hardware
2939 * IPs that make up the asic is walked, clockgating is disabled and the
2940 * suspend callbacks are run. suspend puts the hardware and software state
2941 * in each IP into a state suitable for suspend.
2942 * Returns 0 on success, negative error code on failure.
2943 */
2944static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2945{
2946 int i, r;
2947
557f42a2 2948 if (adev->in_s0ix)
bc143d8b 2949 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
34416931 2950
d38ceaf9 2951 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2952 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2953 continue;
e7854a03
AD
2954 /* displays are handled in phase1 */
2955 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2956 continue;
bff77e86
LM
2957 /* PSP lost connection when err_event_athub occurs */
2958 if (amdgpu_ras_intr_triggered() &&
2959 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2960 adev->ip_blocks[i].status.hw = false;
2961 continue;
2962 }
e3c1b071 2963
2964 /* skip unnecessary suspend if we do not initialize them yet */
2965 if (adev->gmc.xgmi.pending_reset &&
2966 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2967 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2968 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2969 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2970 adev->ip_blocks[i].status.hw = false;
2971 continue;
2972 }
557f42a2 2973
afa6646b 2974 /* skip suspend of gfx/mes and psp for S0ix
32ff160d
AD
2975 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2976 * like at runtime. PSP is also part of the always on hardware
2977 * so no need to suspend it.
2978 */
557f42a2 2979 if (adev->in_s0ix &&
32ff160d 2980 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
afa6646b
AD
2981 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
2982 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
557f42a2
AD
2983 continue;
2984
2a7798ea
AD
2985 /* SDMA 5.x+ is part of GFX power domain so it's covered by GFXOFF */
2986 if (adev->in_s0ix &&
2987 (adev->ip_versions[SDMA0_HWIP][0] >= IP_VERSION(5, 0, 0)) &&
2988 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
2989 continue;
2990
e11c7750
TH
2991 /* Once swPSP provides the IMU, RLC FW binaries to TOS during cold-boot.
2992 * These are in TMR, hence are expected to be reused by PSP-TOS to reload
2993 * from this location and RLC Autoload automatically also gets loaded
2994 * from here based on PMFW -> PSP message during re-init sequence.
2995 * Therefore, the psp suspend & resume should be skipped to avoid destroy
2996 * the TMR and reload FWs again for IMU enabled APU ASICs.
2997 */
2998 if (amdgpu_in_reset(adev) &&
2999 (adev->flags & AMD_IS_APU) && adev->gfx.imu.funcs &&
3000 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3001 continue;
3002
d38ceaf9 3003 /* XXX handle errors */
a1255107 3004 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 3005 /* XXX handle errors */
2c1a2784 3006 if (r) {
a1255107
AD
3007 DRM_ERROR("suspend of IP block <%s> failed %d\n",
3008 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 3009 }
876923fb 3010 adev->ip_blocks[i].status.hw = false;
a3a09142 3011 /* handle putting the SMC in the appropriate state */
47fc644f 3012 if (!amdgpu_sriov_vf(adev)) {
86b93fd6
JZ
3013 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3014 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3015 if (r) {
3016 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3017 adev->mp1_state, r);
3018 return r;
3019 }
a3a09142
AD
3020 }
3021 }
d38ceaf9
AD
3022 }
3023
3024 return 0;
3025}
3026
e7854a03
AD
3027/**
3028 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3029 *
3030 * @adev: amdgpu_device pointer
3031 *
3032 * Main suspend function for hardware IPs. The list of all the hardware
3033 * IPs that make up the asic is walked, clockgating is disabled and the
3034 * suspend callbacks are run. suspend puts the hardware and software state
3035 * in each IP into a state suitable for suspend.
3036 * Returns 0 on success, negative error code on failure.
3037 */
3038int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3039{
3040 int r;
3041
3c73683c
JC
3042 if (amdgpu_sriov_vf(adev)) {
3043 amdgpu_virt_fini_data_exchange(adev);
e7819644 3044 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 3045 }
e7819644 3046
e7854a03
AD
3047 r = amdgpu_device_ip_suspend_phase1(adev);
3048 if (r)
3049 return r;
3050 r = amdgpu_device_ip_suspend_phase2(adev);
3051
e7819644
YT
3052 if (amdgpu_sriov_vf(adev))
3053 amdgpu_virt_release_full_gpu(adev, false);
3054
e7854a03
AD
3055 return r;
3056}
3057
06ec9070 3058static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3059{
3060 int i, r;
3061
2cb681b6 3062 static enum amd_ip_block_type ip_order[] = {
2cb681b6 3063 AMD_IP_BLOCK_TYPE_COMMON,
c1c39032 3064 AMD_IP_BLOCK_TYPE_GMC,
39186aef 3065 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
3066 AMD_IP_BLOCK_TYPE_IH,
3067 };
a90ad3c2 3068
95ea3dbc 3069 for (i = 0; i < adev->num_ip_blocks; i++) {
2cb681b6
ML
3070 int j;
3071 struct amdgpu_ip_block *block;
a90ad3c2 3072
4cd2a96d
J
3073 block = &adev->ip_blocks[i];
3074 block->status.hw = false;
2cb681b6 3075
4cd2a96d 3076 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 3077
4cd2a96d 3078 if (block->version->type != ip_order[j] ||
2cb681b6
ML
3079 !block->status.valid)
3080 continue;
3081
3082 r = block->version->funcs->hw_init(adev);
0aaeefcc 3083 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3084 if (r)
3085 return r;
482f0e53 3086 block->status.hw = true;
a90ad3c2
ML
3087 }
3088 }
3089
3090 return 0;
3091}
3092
06ec9070 3093static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3094{
3095 int i, r;
3096
2cb681b6
ML
3097 static enum amd_ip_block_type ip_order[] = {
3098 AMD_IP_BLOCK_TYPE_SMC,
3099 AMD_IP_BLOCK_TYPE_DCE,
3100 AMD_IP_BLOCK_TYPE_GFX,
3101 AMD_IP_BLOCK_TYPE_SDMA,
ec64350d 3102 AMD_IP_BLOCK_TYPE_MES,
257deb8c 3103 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07 3104 AMD_IP_BLOCK_TYPE_VCE,
d2cdc014
YZ
3105 AMD_IP_BLOCK_TYPE_VCN,
3106 AMD_IP_BLOCK_TYPE_JPEG
2cb681b6 3107 };
a90ad3c2 3108
2cb681b6
ML
3109 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3110 int j;
3111 struct amdgpu_ip_block *block;
a90ad3c2 3112
2cb681b6
ML
3113 for (j = 0; j < adev->num_ip_blocks; j++) {
3114 block = &adev->ip_blocks[j];
3115
3116 if (block->version->type != ip_order[i] ||
482f0e53
ML
3117 !block->status.valid ||
3118 block->status.hw)
2cb681b6
ML
3119 continue;
3120
895bd048
JZ
3121 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3122 r = block->version->funcs->resume(adev);
3123 else
3124 r = block->version->funcs->hw_init(adev);
3125
0aaeefcc 3126 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3127 if (r)
3128 return r;
482f0e53 3129 block->status.hw = true;
a90ad3c2
ML
3130 }
3131 }
3132
3133 return 0;
3134}
3135
e3ecdffa
AD
3136/**
3137 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3138 *
3139 * @adev: amdgpu_device pointer
3140 *
3141 * First resume function for hardware IPs. The list of all the hardware
3142 * IPs that make up the asic is walked and the resume callbacks are run for
3143 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3144 * after a suspend and updates the software state as necessary. This
3145 * function is also used for restoring the GPU after a GPU reset.
3146 * Returns 0 on success, negative error code on failure.
3147 */
06ec9070 3148static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
3149{
3150 int i, r;
3151
a90ad3c2 3152 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3153 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 3154 continue;
a90ad3c2 3155 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3156 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
d7274ec7
BZ
3157 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3158 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
482f0e53 3159
fcf0649f
CZ
3160 r = adev->ip_blocks[i].version->funcs->resume(adev);
3161 if (r) {
3162 DRM_ERROR("resume of IP block <%s> failed %d\n",
3163 adev->ip_blocks[i].version->funcs->name, r);
3164 return r;
3165 }
482f0e53 3166 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
3167 }
3168 }
3169
3170 return 0;
3171}
3172
e3ecdffa
AD
3173/**
3174 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3175 *
3176 * @adev: amdgpu_device pointer
3177 *
3178 * First resume function for hardware IPs. The list of all the hardware
3179 * IPs that make up the asic is walked and the resume callbacks are run for
3180 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3181 * functional state after a suspend and updates the software state as
3182 * necessary. This function is also used for restoring the GPU after a GPU
3183 * reset.
3184 * Returns 0 on success, negative error code on failure.
3185 */
06ec9070 3186static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
3187{
3188 int i, r;
3189
3190 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3191 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 3192 continue;
fcf0649f 3193 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3194 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
3195 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3196 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 3197 continue;
a1255107 3198 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 3199 if (r) {
a1255107
AD
3200 DRM_ERROR("resume of IP block <%s> failed %d\n",
3201 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 3202 return r;
2c1a2784 3203 }
482f0e53 3204 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
3205 }
3206
3207 return 0;
3208}
3209
e3ecdffa
AD
3210/**
3211 * amdgpu_device_ip_resume - run resume for hardware IPs
3212 *
3213 * @adev: amdgpu_device pointer
3214 *
3215 * Main resume function for hardware IPs. The hardware IPs
3216 * are split into two resume functions because they are
b8920e1e 3217 * also used in recovering from a GPU reset and some additional
e3ecdffa
AD
3218 * steps need to be take between them. In this case (S3/S4) they are
3219 * run sequentially.
3220 * Returns 0 on success, negative error code on failure.
3221 */
06ec9070 3222static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
3223{
3224 int r;
3225
06ec9070 3226 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
3227 if (r)
3228 return r;
7a3e0bb2
RZ
3229
3230 r = amdgpu_device_fw_loading(adev);
3231 if (r)
3232 return r;
3233
06ec9070 3234 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3235
3236 return r;
3237}
3238
e3ecdffa
AD
3239/**
3240 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3241 *
3242 * @adev: amdgpu_device pointer
3243 *
3244 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3245 */
4e99a44e 3246static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3247{
6867e1b5
ML
3248 if (amdgpu_sriov_vf(adev)) {
3249 if (adev->is_atom_fw) {
58ff791a 3250 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
6867e1b5
ML
3251 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3252 } else {
3253 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3254 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3255 }
3256
3257 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3258 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3259 }
048765ad
AR
3260}
3261
e3ecdffa
AD
3262/**
3263 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3264 *
3265 * @asic_type: AMD asic type
3266 *
3267 * Check if there is DC (new modesetting infrastructre) support for an asic.
3268 * returns true if DC has support, false if not.
3269 */
4562236b
HW
3270bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3271{
3272 switch (asic_type) {
0637d417
AD
3273#ifdef CONFIG_DRM_AMDGPU_SI
3274 case CHIP_HAINAN:
3275#endif
3276 case CHIP_TOPAZ:
3277 /* chips with no display hardware */
3278 return false;
4562236b 3279#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3280 case CHIP_TAHITI:
3281 case CHIP_PITCAIRN:
3282 case CHIP_VERDE:
3283 case CHIP_OLAND:
2d32ffd6
AD
3284 /*
3285 * We have systems in the wild with these ASICs that require
3286 * LVDS and VGA support which is not supported with DC.
3287 *
3288 * Fallback to the non-DC driver here by default so as not to
3289 * cause regressions.
3290 */
3291#if defined(CONFIG_DRM_AMD_DC_SI)
3292 return amdgpu_dc > 0;
3293#else
3294 return false;
64200c46 3295#endif
4562236b 3296 case CHIP_BONAIRE:
0d6fbccb 3297 case CHIP_KAVERI:
367e6687
AD
3298 case CHIP_KABINI:
3299 case CHIP_MULLINS:
d9fda248
HW
3300 /*
3301 * We have systems in the wild with these ASICs that require
b5a0168e 3302 * VGA support which is not supported with DC.
d9fda248
HW
3303 *
3304 * Fallback to the non-DC driver here by default so as not to
3305 * cause regressions.
3306 */
3307 return amdgpu_dc > 0;
f7f12b25 3308 default:
fd187853 3309 return amdgpu_dc != 0;
f7f12b25 3310#else
4562236b 3311 default:
93b09a9a 3312 if (amdgpu_dc > 0)
b8920e1e 3313 DRM_INFO_ONCE("Display Core has been requested via kernel parameter but isn't supported by ASIC, ignoring\n");
4562236b 3314 return false;
f7f12b25 3315#endif
4562236b
HW
3316 }
3317}
3318
3319/**
3320 * amdgpu_device_has_dc_support - check if dc is supported
3321 *
982a820b 3322 * @adev: amdgpu_device pointer
4562236b
HW
3323 *
3324 * Returns true for supported, false for not supported
3325 */
3326bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3327{
25263da3 3328 if (adev->enable_virtual_display ||
abaf210c 3329 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
2555039d
XY
3330 return false;
3331
4562236b
HW
3332 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3333}
3334
d4535e2c
AG
3335static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3336{
3337 struct amdgpu_device *adev =
3338 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3339 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3340
c6a6e2db
AG
3341 /* It's a bug to not have a hive within this function */
3342 if (WARN_ON(!hive))
3343 return;
3344
3345 /*
3346 * Use task barrier to synchronize all xgmi reset works across the
3347 * hive. task_barrier_enter and task_barrier_exit will block
3348 * until all the threads running the xgmi reset works reach
3349 * those points. task_barrier_full will do both blocks.
3350 */
3351 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3352
3353 task_barrier_enter(&hive->tb);
4a580877 3354 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3355
3356 if (adev->asic_reset_res)
3357 goto fail;
3358
3359 task_barrier_exit(&hive->tb);
4a580877 3360 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3361
3362 if (adev->asic_reset_res)
3363 goto fail;
43c4d576 3364
5e67bba3 3365 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3366 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3367 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
c6a6e2db
AG
3368 } else {
3369
3370 task_barrier_full(&hive->tb);
3371 adev->asic_reset_res = amdgpu_asic_reset(adev);
3372 }
ce316fa5 3373
c6a6e2db 3374fail:
d4535e2c 3375 if (adev->asic_reset_res)
fed184e9 3376 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3377 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3378 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3379}
3380
71f98027
AD
3381static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3382{
3383 char *input = amdgpu_lockup_timeout;
3384 char *timeout_setting = NULL;
3385 int index = 0;
3386 long timeout;
3387 int ret = 0;
3388
3389 /*
67387dfe
AD
3390 * By default timeout for non compute jobs is 10000
3391 * and 60000 for compute jobs.
71f98027 3392 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3393 * jobs are 60000 by default.
71f98027
AD
3394 */
3395 adev->gfx_timeout = msecs_to_jiffies(10000);
3396 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3397 if (amdgpu_sriov_vf(adev))
3398 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3399 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
71f98027 3400 else
67387dfe 3401 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027 3402
f440ff44 3403 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3404 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3405 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3406 ret = kstrtol(timeout_setting, 0, &timeout);
3407 if (ret)
3408 return ret;
3409
3410 if (timeout == 0) {
3411 index++;
3412 continue;
3413 } else if (timeout < 0) {
3414 timeout = MAX_SCHEDULE_TIMEOUT;
127aedf9
CK
3415 dev_warn(adev->dev, "lockup timeout disabled");
3416 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
71f98027
AD
3417 } else {
3418 timeout = msecs_to_jiffies(timeout);
3419 }
3420
3421 switch (index++) {
3422 case 0:
3423 adev->gfx_timeout = timeout;
3424 break;
3425 case 1:
3426 adev->compute_timeout = timeout;
3427 break;
3428 case 2:
3429 adev->sdma_timeout = timeout;
3430 break;
3431 case 3:
3432 adev->video_timeout = timeout;
3433 break;
3434 default:
3435 break;
3436 }
3437 }
3438 /*
3439 * There is only one value specified and
3440 * it should apply to all non-compute jobs.
3441 */
bcccee89 3442 if (index == 1) {
71f98027 3443 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3444 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3445 adev->compute_timeout = adev->gfx_timeout;
3446 }
71f98027
AD
3447 }
3448
3449 return ret;
3450}
d4535e2c 3451
4a74c38c
PY
3452/**
3453 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3454 *
3455 * @adev: amdgpu_device pointer
3456 *
3457 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3458 */
3459static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3460{
3461 struct iommu_domain *domain;
3462
3463 domain = iommu_get_domain_for_dev(adev->dev);
3464 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3465 adev->ram_is_direct_mapped = true;
3466}
3467
77f3a5cd 3468static const struct attribute *amdgpu_dev_attributes[] = {
77f3a5cd
ND
3469 &dev_attr_pcie_replay_count.attr,
3470 NULL
3471};
3472
02ff519e
AD
3473static void amdgpu_device_set_mcbp(struct amdgpu_device *adev)
3474{
3475 if (amdgpu_mcbp == 1)
3476 adev->gfx.mcbp = true;
1e9e15dc
JZ
3477 else if (amdgpu_mcbp == 0)
3478 adev->gfx.mcbp = false;
3479 else if ((adev->ip_versions[GC_HWIP][0] >= IP_VERSION(9, 0, 0)) &&
3480 (adev->ip_versions[GC_HWIP][0] < IP_VERSION(10, 0, 0)) &&
3481 adev->gfx.num_gfx_rings)
50a7c876
AD
3482 adev->gfx.mcbp = true;
3483
02ff519e
AD
3484 if (amdgpu_sriov_vf(adev))
3485 adev->gfx.mcbp = true;
3486
3487 if (adev->gfx.mcbp)
3488 DRM_INFO("MCBP is enabled\n");
3489}
3490
d38ceaf9
AD
3491/**
3492 * amdgpu_device_init - initialize the driver
3493 *
3494 * @adev: amdgpu_device pointer
d38ceaf9
AD
3495 * @flags: driver flags
3496 *
3497 * Initializes the driver info and hw (all asics).
3498 * Returns 0 for success or an error on failure.
3499 * Called at driver startup.
3500 */
3501int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3502 uint32_t flags)
3503{
8aba21b7
LT
3504 struct drm_device *ddev = adev_to_drm(adev);
3505 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3506 int r, i;
b98c6299 3507 bool px = false;
95844d20 3508 u32 max_MBps;
59e9fff1 3509 int tmp;
d38ceaf9
AD
3510
3511 adev->shutdown = false;
d38ceaf9 3512 adev->flags = flags;
4e66d7d2
YZ
3513
3514 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3515 adev->asic_type = amdgpu_force_asic_type;
3516 else
3517 adev->asic_type = flags & AMD_ASIC_MASK;
3518
d38ceaf9 3519 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3520 if (amdgpu_emu_mode == 1)
8bdab6bb 3521 adev->usec_timeout *= 10;
770d13b1 3522 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3523 adev->accel_working = false;
3524 adev->num_rings = 0;
68ce8b24 3525 RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
d38ceaf9
AD
3526 adev->mman.buffer_funcs = NULL;
3527 adev->mman.buffer_funcs_ring = NULL;
3528 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3529 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3530 adev->gmc.gmc_funcs = NULL;
7bd939d0 3531 adev->harvest_ip_mask = 0x0;
f54d1867 3532 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3533 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3534
3535 adev->smc_rreg = &amdgpu_invalid_rreg;
3536 adev->smc_wreg = &amdgpu_invalid_wreg;
3537 adev->pcie_rreg = &amdgpu_invalid_rreg;
3538 adev->pcie_wreg = &amdgpu_invalid_wreg;
0c552ed3
LM
3539 adev->pcie_rreg_ext = &amdgpu_invalid_rreg_ext;
3540 adev->pcie_wreg_ext = &amdgpu_invalid_wreg_ext;
36b9a952
HR
3541 adev->pciep_rreg = &amdgpu_invalid_rreg;
3542 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3543 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3544 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3545 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3546 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3547 adev->didt_rreg = &amdgpu_invalid_rreg;
3548 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3549 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3550 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3551 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3552 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3553
3e39ab90
AD
3554 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3555 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3556 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3557
3558 /* mutex initialization are all done here so we
b8920e1e
SS
3559 * can recall function without having locking issues
3560 */
0e5ca0d1 3561 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3562 mutex_init(&adev->pm.mutex);
3563 mutex_init(&adev->gfx.gpu_clock_mutex);
3564 mutex_init(&adev->srbm_mutex);
b8866c26 3565 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3566 mutex_init(&adev->gfx.gfx_off_mutex);
98a54e88 3567 mutex_init(&adev->gfx.partition_mutex);
d38ceaf9 3568 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3569 mutex_init(&adev->mn_lock);
e23b74aa 3570 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3571 hash_init(adev->mn_hash);
32eaeae0 3572 mutex_init(&adev->psp.mutex);
bd052211 3573 mutex_init(&adev->notifier_lock);
8cda7a4f 3574 mutex_init(&adev->pm.stable_pstate_ctx_lock);
f113cc32 3575 mutex_init(&adev->benchmark_mutex);
d38ceaf9 3576
ab3b9de6 3577 amdgpu_device_init_apu_flags(adev);
9f6a7857 3578
912dfc84
EQ
3579 r = amdgpu_device_check_arguments(adev);
3580 if (r)
3581 return r;
d38ceaf9 3582
d38ceaf9
AD
3583 spin_lock_init(&adev->mmio_idx_lock);
3584 spin_lock_init(&adev->smc_idx_lock);
3585 spin_lock_init(&adev->pcie_idx_lock);
3586 spin_lock_init(&adev->uvd_ctx_idx_lock);
3587 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3588 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3589 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3590 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3591 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3592
0c4e7fa5
CZ
3593 INIT_LIST_HEAD(&adev->shadow_list);
3594 mutex_init(&adev->shadow_list_lock);
3595
655ce9cb 3596 INIT_LIST_HEAD(&adev->reset_list);
3597
6492e1b0 3598 INIT_LIST_HEAD(&adev->ras_list);
3599
beff74bc
AD
3600 INIT_DELAYED_WORK(&adev->delayed_init_work,
3601 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3602 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3603 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3604
d4535e2c
AG
3605 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3606
d23ee13f 3607 adev->gfx.gfx_off_req_count = 1;
0ad7347a
AA
3608 adev->gfx.gfx_off_residency = 0;
3609 adev->gfx.gfx_off_entrycount = 0;
b6e79d9a 3610 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3611
b265bdbd
EQ
3612 atomic_set(&adev->throttling_logging_enabled, 1);
3613 /*
3614 * If throttling continues, logging will be performed every minute
3615 * to avoid log flooding. "-1" is subtracted since the thermal
3616 * throttling interrupt comes every second. Thus, the total logging
3617 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3618 * for throttling interrupt) = 60 seconds.
3619 */
3620 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3621 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3622
0fa49558
AX
3623 /* Registers mapping */
3624 /* TODO: block userspace mapping of io register */
da69c161
KW
3625 if (adev->asic_type >= CHIP_BONAIRE) {
3626 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3627 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3628 } else {
3629 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3630 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3631 }
d38ceaf9 3632
6c08e0ef
EQ
3633 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3634 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3635
d38ceaf9 3636 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
b8920e1e 3637 if (!adev->rmmio)
d38ceaf9 3638 return -ENOMEM;
b8920e1e 3639
d38ceaf9 3640 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
b8920e1e 3641 DRM_INFO("register mmio size: %u\n", (unsigned int)adev->rmmio_size);
d38ceaf9 3642
436afdfa
PY
3643 /*
3644 * Reset domain needs to be present early, before XGMI hive discovered
3645 * (if any) and intitialized to use reset sem and in_gpu reset flag
3646 * early on during init and before calling to RREG32.
3647 */
3648 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3649 if (!adev->reset_domain)
3650 return -ENOMEM;
3651
3aa0115d
ML
3652 /* detect hw virtualization here */
3653 amdgpu_detect_virtualization(adev);
3654
04e85958
TL
3655 amdgpu_device_get_pcie_info(adev);
3656
dffa11b4
ML
3657 r = amdgpu_device_get_job_timeout_settings(adev);
3658 if (r) {
3659 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4ef87d8f 3660 return r;
a190d1c7
XY
3661 }
3662
d38ceaf9 3663 /* early init functions */
06ec9070 3664 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3665 if (r)
4ef87d8f 3666 return r;
d38ceaf9 3667
02ff519e
AD
3668 amdgpu_device_set_mcbp(adev);
3669
b7cdb41e
ML
3670 /* Get rid of things like offb */
3671 r = drm_aperture_remove_conflicting_pci_framebuffers(adev->pdev, &amdgpu_kms_driver);
3672 if (r)
3673 return r;
3674
4d33e704
SK
3675 /* Enable TMZ based on IP_VERSION */
3676 amdgpu_gmc_tmz_set(adev);
3677
957b0787 3678 amdgpu_gmc_noretry_set(adev);
4a0165f0
VS
3679 /* Need to get xgmi info early to decide the reset behavior*/
3680 if (adev->gmc.xgmi.supported) {
3681 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3682 if (r)
3683 return r;
3684 }
3685
8e6d0b69 3686 /* enable PCIE atomic ops */
b4520bfd
GW
3687 if (amdgpu_sriov_vf(adev)) {
3688 if (adev->virt.fw_reserve.p_pf2vf)
3689 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3690 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
3691 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
0e768043
YZ
3692 /* APUs w/ gfx9 onwards doesn't reply on PCIe atomics, rather it is a
3693 * internal path natively support atomics, set have_atomics_support to true.
3694 */
b4520bfd
GW
3695 } else if ((adev->flags & AMD_IS_APU) &&
3696 (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))) {
0e768043 3697 adev->have_atomics_support = true;
b4520bfd 3698 } else {
8e6d0b69 3699 adev->have_atomics_support =
3700 !pci_enable_atomic_ops_to_root(adev->pdev,
3701 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3702 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
b4520bfd
GW
3703 }
3704
8e6d0b69 3705 if (!adev->have_atomics_support)
3706 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3707
6585661d 3708 /* doorbell bar mapping and doorbell index init*/
43c064db 3709 amdgpu_doorbell_init(adev);
6585661d 3710
9475a943
SL
3711 if (amdgpu_emu_mode == 1) {
3712 /* post the asic on emulation mode */
3713 emu_soc_asic_init(adev);
bfca0289 3714 goto fence_driver_init;
9475a943 3715 }
bfca0289 3716
04442bf7
LL
3717 amdgpu_reset_init(adev);
3718
4e99a44e 3719 /* detect if we are with an SRIOV vbios */
b4520bfd
GW
3720 if (adev->bios)
3721 amdgpu_device_detect_sriov_bios(adev);
048765ad 3722
95e8e59e
AD
3723 /* check if we need to reset the asic
3724 * E.g., driver was not cleanly unloaded previously, etc.
3725 */
f14899fd 3726 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3727 if (adev->gmc.xgmi.num_physical_nodes) {
3728 dev_info(adev->dev, "Pending hive reset.\n");
3729 adev->gmc.xgmi.pending_reset = true;
3730 /* Only need to init necessary block for SMU to handle the reset */
3731 for (i = 0; i < adev->num_ip_blocks; i++) {
3732 if (!adev->ip_blocks[i].status.valid)
3733 continue;
3734 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3735 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3736 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3737 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3738 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3739 adev->ip_blocks[i].version->funcs->name);
3740 adev->ip_blocks[i].status.hw = true;
3741 }
3742 }
3743 } else {
59e9fff1 3744 tmp = amdgpu_reset_method;
3745 /* It should do a default reset when loading or reloading the driver,
3746 * regardless of the module parameter reset_method.
3747 */
3748 amdgpu_reset_method = AMD_RESET_METHOD_NONE;
e3c1b071 3749 r = amdgpu_asic_reset(adev);
59e9fff1 3750 amdgpu_reset_method = tmp;
e3c1b071 3751 if (r) {
3752 dev_err(adev->dev, "asic reset on init failed\n");
3753 goto failed;
3754 }
95e8e59e
AD
3755 }
3756 }
3757
d38ceaf9 3758 /* Post card if necessary */
39c640c0 3759 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3760 if (!adev->bios) {
bec86378 3761 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3762 r = -EINVAL;
3763 goto failed;
d38ceaf9 3764 }
bec86378 3765 DRM_INFO("GPU posting now...\n");
4d2997ab 3766 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3767 if (r) {
3768 dev_err(adev->dev, "gpu post error!\n");
3769 goto failed;
3770 }
d38ceaf9
AD
3771 }
3772
9535a86a
SZ
3773 if (adev->bios) {
3774 if (adev->is_atom_fw) {
3775 /* Initialize clocks */
3776 r = amdgpu_atomfirmware_get_clock_info(adev);
3777 if (r) {
3778 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
3779 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3780 goto failed;
3781 }
3782 } else {
3783 /* Initialize clocks */
3784 r = amdgpu_atombios_get_clock_info(adev);
3785 if (r) {
3786 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
3787 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3788 goto failed;
3789 }
3790 /* init i2c buses */
3791 if (!amdgpu_device_has_dc_support(adev))
3792 amdgpu_atombios_i2c_init(adev);
a5bde2f9 3793 }
2c1a2784 3794 }
d38ceaf9 3795
bfca0289 3796fence_driver_init:
d38ceaf9 3797 /* Fence driver */
067f44c8 3798 r = amdgpu_fence_driver_sw_init(adev);
2c1a2784 3799 if (r) {
067f44c8 3800 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
e23b74aa 3801 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3802 goto failed;
2c1a2784 3803 }
d38ceaf9
AD
3804
3805 /* init the mode config */
4a580877 3806 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3807
06ec9070 3808 r = amdgpu_device_ip_init(adev);
d38ceaf9 3809 if (r) {
06ec9070 3810 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3811 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3812 goto release_ras_con;
d38ceaf9
AD
3813 }
3814
8d35a259
LG
3815 amdgpu_fence_driver_hw_init(adev);
3816
d69b8971
YZ
3817 dev_info(adev->dev,
3818 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3819 adev->gfx.config.max_shader_engines,
3820 adev->gfx.config.max_sh_per_se,
3821 adev->gfx.config.max_cu_per_sh,
3822 adev->gfx.cu_info.number);
3823
d38ceaf9
AD
3824 adev->accel_working = true;
3825
e59c0205
AX
3826 amdgpu_vm_check_compute_bug(adev);
3827
95844d20
MO
3828 /* Initialize the buffer migration limit. */
3829 if (amdgpu_moverate >= 0)
3830 max_MBps = amdgpu_moverate;
3831 else
3832 max_MBps = 8; /* Allow 8 MB/s. */
3833 /* Get a log2 for easy divisions. */
3834 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3835
184d8384
LL
3836 r = amdgpu_atombios_sysfs_init(adev);
3837 if (r)
3838 drm_err(&adev->ddev,
3839 "registering atombios sysfs failed (%d).\n", r);
3840
d2f52ac8 3841 r = amdgpu_pm_sysfs_init(adev);
53e9d836
GC
3842 if (r)
3843 DRM_ERROR("registering pm sysfs failed (%d).\n", r);
d2f52ac8 3844
5bb23532 3845 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3846 if (r) {
3847 adev->ucode_sysfs_en = false;
5bb23532 3848 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3849 } else
3850 adev->ucode_sysfs_en = true;
5bb23532 3851
b0adca4d
EQ
3852 /*
3853 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3854 * Otherwise the mgpu fan boost feature will be skipped due to the
3855 * gpu instance is counted less.
3856 */
3857 amdgpu_register_gpu_instance(adev);
3858
d38ceaf9
AD
3859 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3860 * explicit gating rather than handling it automatically.
3861 */
e3c1b071 3862 if (!adev->gmc.xgmi.pending_reset) {
3863 r = amdgpu_device_ip_late_init(adev);
3864 if (r) {
3865 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3866 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3867 goto release_ras_con;
e3c1b071 3868 }
3869 /* must succeed. */
3870 amdgpu_ras_resume(adev);
3871 queue_delayed_work(system_wq, &adev->delayed_init_work,
3872 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3873 }
d38ceaf9 3874
38eecbe0
CL
3875 if (amdgpu_sriov_vf(adev)) {
3876 amdgpu_virt_release_full_gpu(adev, true);
2c738637 3877 flush_delayed_work(&adev->delayed_init_work);
38eecbe0 3878 }
2c738637 3879
77f3a5cd 3880 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3881 if (r)
77f3a5cd 3882 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3883
7957ec80
LL
3884 amdgpu_fru_sysfs_init(adev);
3885
d155bef0
AB
3886 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3887 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3888 if (r)
3889 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3890
c1dd4aa6
AG
3891 /* Have stored pci confspace at hand for restore in sudden PCI error */
3892 if (amdgpu_device_cache_pci_state(adev->pdev))
3893 pci_restore_state(pdev);
3894
8c3dd61c
KHF
3895 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3896 /* this will fail for cards that aren't VGA class devices, just
b8920e1e
SS
3897 * ignore it
3898 */
8c3dd61c 3899 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
bf44e8ce 3900 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
8c3dd61c 3901
d37a3929
OC
3902 px = amdgpu_device_supports_px(ddev);
3903
3904 if (px || (!pci_is_thunderbolt_attached(adev->pdev) &&
3905 apple_gmux_detect(NULL, NULL)))
8c3dd61c
KHF
3906 vga_switcheroo_register_client(adev->pdev,
3907 &amdgpu_switcheroo_ops, px);
d37a3929
OC
3908
3909 if (px)
8c3dd61c 3910 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
8c3dd61c 3911
e3c1b071 3912 if (adev->gmc.xgmi.pending_reset)
3913 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3914 msecs_to_jiffies(AMDGPU_RESUME_MS));
3915
4a74c38c
PY
3916 amdgpu_device_check_iommu_direct_map(adev);
3917
d38ceaf9 3918 return 0;
83ba126a 3919
970fd197 3920release_ras_con:
38eecbe0
CL
3921 if (amdgpu_sriov_vf(adev))
3922 amdgpu_virt_release_full_gpu(adev, true);
3923
3924 /* failed in exclusive mode due to timeout */
3925 if (amdgpu_sriov_vf(adev) &&
3926 !amdgpu_sriov_runtime(adev) &&
3927 amdgpu_virt_mmio_blocked(adev) &&
3928 !amdgpu_virt_wait_reset(adev)) {
3929 dev_err(adev->dev, "VF exclusive mode timeout\n");
3930 /* Don't send request since VF is inactive. */
3931 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3932 adev->virt.ops = NULL;
3933 r = -EAGAIN;
3934 }
970fd197
SY
3935 amdgpu_release_ras_context(adev);
3936
83ba126a 3937failed:
89041940 3938 amdgpu_vf_error_trans_all(adev);
8840a387 3939
83ba126a 3940 return r;
d38ceaf9
AD
3941}
3942
07775fc1
AG
3943static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3944{
62d5f9f7 3945
07775fc1
AG
3946 /* Clear all CPU mappings pointing to this device */
3947 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3948
3949 /* Unmap all mapped bars - Doorbell, registers and VRAM */
43c064db 3950 amdgpu_doorbell_fini(adev);
07775fc1
AG
3951
3952 iounmap(adev->rmmio);
3953 adev->rmmio = NULL;
3954 if (adev->mman.aper_base_kaddr)
3955 iounmap(adev->mman.aper_base_kaddr);
3956 adev->mman.aper_base_kaddr = NULL;
3957
3958 /* Memory manager related */
a0ba1279 3959 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
07775fc1
AG
3960 arch_phys_wc_del(adev->gmc.vram_mtrr);
3961 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3962 }
3963}
3964
d38ceaf9 3965/**
bbe04dec 3966 * amdgpu_device_fini_hw - tear down the driver
d38ceaf9
AD
3967 *
3968 * @adev: amdgpu_device pointer
3969 *
3970 * Tear down the driver info (all asics).
3971 * Called at driver shutdown.
3972 */
72c8c97b 3973void amdgpu_device_fini_hw(struct amdgpu_device *adev)
d38ceaf9 3974{
aac89168 3975 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3976 flush_delayed_work(&adev->delayed_init_work);
d0d13fe8 3977 adev->shutdown = true;
9f875167 3978
752c683d
ML
3979 /* make sure IB test finished before entering exclusive mode
3980 * to avoid preemption on IB test
b8920e1e 3981 */
519b8b76 3982 if (amdgpu_sriov_vf(adev)) {
752c683d 3983 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3984 amdgpu_virt_fini_data_exchange(adev);
3985 }
752c683d 3986
e5b03032
ML
3987 /* disable all interrupts */
3988 amdgpu_irq_disable_all(adev);
47fc644f 3989 if (adev->mode_info.mode_config_initialized) {
1053b9c9 3990 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4a580877 3991 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3992 else
4a580877 3993 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3994 }
8d35a259 3995 amdgpu_fence_driver_hw_fini(adev);
72c8c97b 3996
cd3a8a59 3997 if (adev->mman.initialized)
9bff18d1 3998 drain_workqueue(adev->mman.bdev.wq);
98f56188 3999
53e9d836 4000 if (adev->pm.sysfs_initialized)
7c868b59 4001 amdgpu_pm_sysfs_fini(adev);
72c8c97b
AG
4002 if (adev->ucode_sysfs_en)
4003 amdgpu_ucode_sysfs_fini(adev);
4004 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
7957ec80 4005 amdgpu_fru_sysfs_fini(adev);
72c8c97b 4006
232d1d43
SY
4007 /* disable ras feature must before hw fini */
4008 amdgpu_ras_pre_fini(adev);
4009
e9669fb7 4010 amdgpu_device_ip_fini_early(adev);
d10d0daa 4011
a3848df6
YW
4012 amdgpu_irq_fini_hw(adev);
4013
b6fd6e0f
SK
4014 if (adev->mman.initialized)
4015 ttm_device_clear_dma_mappings(&adev->mman.bdev);
894c6890 4016
d10d0daa 4017 amdgpu_gart_dummy_page_fini(adev);
07775fc1 4018
39934d3e
VP
4019 if (drm_dev_is_unplugged(adev_to_drm(adev)))
4020 amdgpu_device_unmap_mmio(adev);
87172e89 4021
72c8c97b
AG
4022}
4023
4024void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4025{
62d5f9f7 4026 int idx;
d37a3929 4027 bool px;
62d5f9f7 4028
8d35a259 4029 amdgpu_fence_driver_sw_fini(adev);
a5c5d8d5 4030 amdgpu_device_ip_fini(adev);
b31d3063 4031 amdgpu_ucode_release(&adev->firmware.gpu_info_fw);
d38ceaf9 4032 adev->accel_working = false;
68ce8b24 4033 dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
04442bf7
LL
4034
4035 amdgpu_reset_fini(adev);
4036
d38ceaf9 4037 /* free i2c buses */
4562236b
HW
4038 if (!amdgpu_device_has_dc_support(adev))
4039 amdgpu_i2c_fini(adev);
bfca0289
SL
4040
4041 if (amdgpu_emu_mode != 1)
4042 amdgpu_atombios_fini(adev);
4043
d38ceaf9
AD
4044 kfree(adev->bios);
4045 adev->bios = NULL;
d37a3929
OC
4046
4047 px = amdgpu_device_supports_px(adev_to_drm(adev));
4048
4049 if (px || (!pci_is_thunderbolt_attached(adev->pdev) &&
4050 apple_gmux_detect(NULL, NULL)))
84c8b22e 4051 vga_switcheroo_unregister_client(adev->pdev);
d37a3929
OC
4052
4053 if (px)
83ba126a 4054 vga_switcheroo_fini_domain_pm_ops(adev->dev);
d37a3929 4055
38d6be81 4056 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
b8779475 4057 vga_client_unregister(adev->pdev);
e9bc1bf7 4058
62d5f9f7
LS
4059 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4060
4061 iounmap(adev->rmmio);
4062 adev->rmmio = NULL;
43c064db 4063 amdgpu_doorbell_fini(adev);
62d5f9f7
LS
4064 drm_dev_exit(idx);
4065 }
4066
d155bef0
AB
4067 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4068 amdgpu_pmu_fini(adev);
72de33f8 4069 if (adev->mman.discovery_bin)
a190d1c7 4070 amdgpu_discovery_fini(adev);
72c8c97b 4071
cfbb6b00
AG
4072 amdgpu_reset_put_reset_domain(adev->reset_domain);
4073 adev->reset_domain = NULL;
4074
72c8c97b
AG
4075 kfree(adev->pci_state);
4076
d38ceaf9
AD
4077}
4078
58144d28
ND
4079/**
4080 * amdgpu_device_evict_resources - evict device resources
4081 * @adev: amdgpu device object
4082 *
4083 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4084 * of the vram memory type. Mainly used for evicting device resources
4085 * at suspend time.
4086 *
4087 */
7863c155 4088static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
58144d28 4089{
7863c155
ML
4090 int ret;
4091
e53d9665
ML
4092 /* No need to evict vram on APUs for suspend to ram or s2idle */
4093 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
7863c155 4094 return 0;
58144d28 4095
7863c155
ML
4096 ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
4097 if (ret)
58144d28 4098 DRM_WARN("evicting device resources failed\n");
7863c155 4099 return ret;
58144d28 4100}
d38ceaf9
AD
4101
4102/*
4103 * Suspend & resume.
4104 */
4105/**
810ddc3a 4106 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 4107 *
87e3f136 4108 * @dev: drm dev pointer
87e3f136 4109 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
4110 *
4111 * Puts the hw in the suspend state (all asics).
4112 * Returns 0 for success or an error on failure.
4113 * Called at driver suspend.
4114 */
de185019 4115int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 4116{
a2e15b0e 4117 struct amdgpu_device *adev = drm_to_adev(dev);
d7274ec7 4118 int r = 0;
d38ceaf9 4119
d38ceaf9
AD
4120 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4121 return 0;
4122
44779b43 4123 adev->in_suspend = true;
3fa8f89d 4124
47ea2076
SF
4125 /* Evict the majority of BOs before grabbing the full access */
4126 r = amdgpu_device_evict_resources(adev);
4127 if (r)
4128 return r;
4129
d7274ec7
BZ
4130 if (amdgpu_sriov_vf(adev)) {
4131 amdgpu_virt_fini_data_exchange(adev);
4132 r = amdgpu_virt_request_full_gpu(adev, false);
4133 if (r)
4134 return r;
4135 }
4136
3fa8f89d
S
4137 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4138 DRM_WARN("smart shift update failed\n");
4139
5f818173 4140 if (fbcon)
087451f3 4141 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5f818173 4142
beff74bc 4143 cancel_delayed_work_sync(&adev->delayed_init_work);
0dee7263 4144 flush_delayed_work(&adev->gfx.gfx_off_delay_work);
a5459475 4145
5e6932fe 4146 amdgpu_ras_suspend(adev);
4147
2196927b 4148 amdgpu_device_ip_suspend_phase1(adev);
fe1053b7 4149
c004d44e 4150 if (!adev->in_s0ix)
5d3a2d95 4151 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 4152
7863c155
ML
4153 r = amdgpu_device_evict_resources(adev);
4154 if (r)
4155 return r;
d38ceaf9 4156
8d35a259 4157 amdgpu_fence_driver_hw_fini(adev);
d38ceaf9 4158
2196927b 4159 amdgpu_device_ip_suspend_phase2(adev);
d38ceaf9 4160
d7274ec7
BZ
4161 if (amdgpu_sriov_vf(adev))
4162 amdgpu_virt_release_full_gpu(adev, false);
4163
d38ceaf9
AD
4164 return 0;
4165}
4166
4167/**
810ddc3a 4168 * amdgpu_device_resume - initiate device resume
d38ceaf9 4169 *
87e3f136 4170 * @dev: drm dev pointer
87e3f136 4171 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
4172 *
4173 * Bring the hw back to operating state (all asics).
4174 * Returns 0 for success or an error on failure.
4175 * Called at driver resume.
4176 */
de185019 4177int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 4178{
1348969a 4179 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 4180 int r = 0;
d38ceaf9 4181
d7274ec7
BZ
4182 if (amdgpu_sriov_vf(adev)) {
4183 r = amdgpu_virt_request_full_gpu(adev, true);
4184 if (r)
4185 return r;
4186 }
4187
d38ceaf9
AD
4188 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4189 return 0;
4190
62498733 4191 if (adev->in_s0ix)
bc143d8b 4192 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
628c36d7 4193
d38ceaf9 4194 /* post card */
39c640c0 4195 if (amdgpu_device_need_post(adev)) {
4d2997ab 4196 r = amdgpu_device_asic_init(adev);
74b0b157 4197 if (r)
aac89168 4198 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 4199 }
d38ceaf9 4200
06ec9070 4201 r = amdgpu_device_ip_resume(adev);
d7274ec7 4202
e6707218 4203 if (r) {
aac89168 4204 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
3c22c1ea 4205 goto exit;
e6707218 4206 }
8d35a259 4207 amdgpu_fence_driver_hw_init(adev);
5ceb54c6 4208
06ec9070 4209 r = amdgpu_device_ip_late_init(adev);
03161a6e 4210 if (r)
3c22c1ea 4211 goto exit;
d38ceaf9 4212
beff74bc
AD
4213 queue_delayed_work(system_wq, &adev->delayed_init_work,
4214 msecs_to_jiffies(AMDGPU_RESUME_MS));
4215
c004d44e 4216 if (!adev->in_s0ix) {
5d3a2d95
AD
4217 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4218 if (r)
3c22c1ea 4219 goto exit;
5d3a2d95 4220 }
756e6880 4221
3c22c1ea
SF
4222exit:
4223 if (amdgpu_sriov_vf(adev)) {
4224 amdgpu_virt_init_data_exchange(adev);
4225 amdgpu_virt_release_full_gpu(adev, true);
4226 }
4227
4228 if (r)
4229 return r;
4230
96a5d8d4 4231 /* Make sure IB tests flushed */
beff74bc 4232 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 4233
a2e15b0e 4234 if (fbcon)
087451f3 4235 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
d38ceaf9 4236
5e6932fe 4237 amdgpu_ras_resume(adev);
4238
d09ef243
AD
4239 if (adev->mode_info.num_crtc) {
4240 /*
4241 * Most of the connector probing functions try to acquire runtime pm
4242 * refs to ensure that the GPU is powered on when connector polling is
4243 * performed. Since we're calling this from a runtime PM callback,
4244 * trying to acquire rpm refs will cause us to deadlock.
4245 *
4246 * Since we're guaranteed to be holding the rpm lock, it's safe to
4247 * temporarily disable the rpm helpers so this doesn't deadlock us.
4248 */
23a1a9e5 4249#ifdef CONFIG_PM
d09ef243 4250 dev->dev->power.disable_depth++;
23a1a9e5 4251#endif
d09ef243
AD
4252 if (!adev->dc_enabled)
4253 drm_helper_hpd_irq_event(dev);
4254 else
4255 drm_kms_helper_hotplug_event(dev);
23a1a9e5 4256#ifdef CONFIG_PM
d09ef243 4257 dev->dev->power.disable_depth--;
23a1a9e5 4258#endif
d09ef243 4259 }
44779b43
RZ
4260 adev->in_suspend = false;
4261
dc907c9d
JX
4262 if (adev->enable_mes)
4263 amdgpu_mes_self_test(adev);
4264
3fa8f89d
S
4265 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4266 DRM_WARN("smart shift update failed\n");
4267
4d3b9ae5 4268 return 0;
d38ceaf9
AD
4269}
4270
e3ecdffa
AD
4271/**
4272 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4273 *
4274 * @adev: amdgpu_device pointer
4275 *
4276 * The list of all the hardware IPs that make up the asic is walked and
4277 * the check_soft_reset callbacks are run. check_soft_reset determines
4278 * if the asic is still hung or not.
4279 * Returns true if any of the IPs are still in a hung state, false if not.
4280 */
06ec9070 4281static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
4282{
4283 int i;
4284 bool asic_hang = false;
4285
f993d628
ML
4286 if (amdgpu_sriov_vf(adev))
4287 return true;
4288
8bc04c29
AD
4289 if (amdgpu_asic_need_full_reset(adev))
4290 return true;
4291
63fbf42f 4292 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4293 if (!adev->ip_blocks[i].status.valid)
63fbf42f 4294 continue;
a1255107
AD
4295 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4296 adev->ip_blocks[i].status.hang =
4297 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4298 if (adev->ip_blocks[i].status.hang) {
aac89168 4299 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
4300 asic_hang = true;
4301 }
4302 }
4303 return asic_hang;
4304}
4305
e3ecdffa
AD
4306/**
4307 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4308 *
4309 * @adev: amdgpu_device pointer
4310 *
4311 * The list of all the hardware IPs that make up the asic is walked and the
4312 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4313 * handles any IP specific hardware or software state changes that are
4314 * necessary for a soft reset to succeed.
4315 * Returns 0 on success, negative error code on failure.
4316 */
06ec9070 4317static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
4318{
4319 int i, r = 0;
4320
4321 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4322 if (!adev->ip_blocks[i].status.valid)
d31a501e 4323 continue;
a1255107
AD
4324 if (adev->ip_blocks[i].status.hang &&
4325 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4326 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
4327 if (r)
4328 return r;
4329 }
4330 }
4331
4332 return 0;
4333}
4334
e3ecdffa
AD
4335/**
4336 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4337 *
4338 * @adev: amdgpu_device pointer
4339 *
4340 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4341 * reset is necessary to recover.
4342 * Returns true if a full asic reset is required, false if not.
4343 */
06ec9070 4344static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 4345{
da146d3b
AD
4346 int i;
4347
8bc04c29
AD
4348 if (amdgpu_asic_need_full_reset(adev))
4349 return true;
4350
da146d3b 4351 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4352 if (!adev->ip_blocks[i].status.valid)
da146d3b 4353 continue;
a1255107
AD
4354 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4355 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4356 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
4357 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4358 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 4359 if (adev->ip_blocks[i].status.hang) {
aac89168 4360 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
4361 return true;
4362 }
4363 }
35d782fe
CZ
4364 }
4365 return false;
4366}
4367
e3ecdffa
AD
4368/**
4369 * amdgpu_device_ip_soft_reset - do a soft reset
4370 *
4371 * @adev: amdgpu_device pointer
4372 *
4373 * The list of all the hardware IPs that make up the asic is walked and the
4374 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4375 * IP specific hardware or software state changes that are necessary to soft
4376 * reset the IP.
4377 * Returns 0 on success, negative error code on failure.
4378 */
06ec9070 4379static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4380{
4381 int i, r = 0;
4382
4383 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4384 if (!adev->ip_blocks[i].status.valid)
35d782fe 4385 continue;
a1255107
AD
4386 if (adev->ip_blocks[i].status.hang &&
4387 adev->ip_blocks[i].version->funcs->soft_reset) {
4388 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
4389 if (r)
4390 return r;
4391 }
4392 }
4393
4394 return 0;
4395}
4396
e3ecdffa
AD
4397/**
4398 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4399 *
4400 * @adev: amdgpu_device pointer
4401 *
4402 * The list of all the hardware IPs that make up the asic is walked and the
4403 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4404 * handles any IP specific hardware or software state changes that are
4405 * necessary after the IP has been soft reset.
4406 * Returns 0 on success, negative error code on failure.
4407 */
06ec9070 4408static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4409{
4410 int i, r = 0;
4411
4412 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4413 if (!adev->ip_blocks[i].status.valid)
35d782fe 4414 continue;
a1255107
AD
4415 if (adev->ip_blocks[i].status.hang &&
4416 adev->ip_blocks[i].version->funcs->post_soft_reset)
4417 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
4418 if (r)
4419 return r;
4420 }
4421
4422 return 0;
4423}
4424
e3ecdffa 4425/**
c33adbc7 4426 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4427 *
4428 * @adev: amdgpu_device pointer
4429 *
4430 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4431 * restore things like GPUVM page tables after a GPU reset where
4432 * the contents of VRAM might be lost.
403009bf
CK
4433 *
4434 * Returns:
4435 * 0 on success, negative error code on failure.
e3ecdffa 4436 */
c33adbc7 4437static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4438{
c41d1cf6 4439 struct dma_fence *fence = NULL, *next = NULL;
403009bf 4440 struct amdgpu_bo *shadow;
e18aaea7 4441 struct amdgpu_bo_vm *vmbo;
403009bf 4442 long r = 1, tmo;
c41d1cf6
ML
4443
4444 if (amdgpu_sriov_runtime(adev))
b045d3af 4445 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4446 else
4447 tmo = msecs_to_jiffies(100);
4448
aac89168 4449 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4450 mutex_lock(&adev->shadow_list_lock);
e18aaea7 4451 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4994d1f0
LC
4452 /* If vm is compute context or adev is APU, shadow will be NULL */
4453 if (!vmbo->shadow)
4454 continue;
4455 shadow = vmbo->shadow;
4456
403009bf 4457 /* No need to recover an evicted BO */
d3116756
CK
4458 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4459 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4460 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
403009bf
CK
4461 continue;
4462
4463 r = amdgpu_bo_restore_shadow(shadow, &next);
4464 if (r)
4465 break;
4466
c41d1cf6 4467 if (fence) {
1712fb1a 4468 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4469 dma_fence_put(fence);
4470 fence = next;
1712fb1a 4471 if (tmo == 0) {
4472 r = -ETIMEDOUT;
c41d1cf6 4473 break;
1712fb1a 4474 } else if (tmo < 0) {
4475 r = tmo;
4476 break;
4477 }
403009bf
CK
4478 } else {
4479 fence = next;
c41d1cf6 4480 }
c41d1cf6
ML
4481 }
4482 mutex_unlock(&adev->shadow_list_lock);
4483
403009bf
CK
4484 if (fence)
4485 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4486 dma_fence_put(fence);
4487
1712fb1a 4488 if (r < 0 || tmo <= 0) {
aac89168 4489 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4490 return -EIO;
4491 }
c41d1cf6 4492
aac89168 4493 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4494 return 0;
c41d1cf6
ML
4495}
4496
a90ad3c2 4497
e3ecdffa 4498/**
06ec9070 4499 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4500 *
982a820b 4501 * @adev: amdgpu_device pointer
87e3f136 4502 * @from_hypervisor: request from hypervisor
5740682e
ML
4503 *
4504 * do VF FLR and reinitialize Asic
3f48c681 4505 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4506 */
4507static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4508 bool from_hypervisor)
5740682e
ML
4509{
4510 int r;
a5f67c93 4511 struct amdgpu_hive_info *hive = NULL;
7258fa31 4512 int retry_limit = 0;
5740682e 4513
7258fa31 4514retry:
c004d44e 4515 amdgpu_amdkfd_pre_reset(adev);
428890a3 4516
5740682e
ML
4517 if (from_hypervisor)
4518 r = amdgpu_virt_request_full_gpu(adev, true);
4519 else
4520 r = amdgpu_virt_reset_gpu(adev);
4521 if (r)
4522 return r;
f734b213 4523 amdgpu_irq_gpu_reset_resume_helper(adev);
a90ad3c2 4524
83f24a8f
HC
4525 /* some sw clean up VF needs to do before recover */
4526 amdgpu_virt_post_reset(adev);
4527
a90ad3c2 4528 /* Resume IP prior to SMC */
06ec9070 4529 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4530 if (r)
4531 goto error;
a90ad3c2 4532
c9ffa427 4533 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4534
7a3e0bb2
RZ
4535 r = amdgpu_device_fw_loading(adev);
4536 if (r)
4537 return r;
4538
a90ad3c2 4539 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4540 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4541 if (r)
4542 goto error;
a90ad3c2 4543
a5f67c93
ZL
4544 hive = amdgpu_get_xgmi_hive(adev);
4545 /* Update PSP FW topology after reset */
4546 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4547 r = amdgpu_xgmi_update_topology(hive, adev);
4548
4549 if (hive)
4550 amdgpu_put_xgmi_hive(hive);
4551
4552 if (!r) {
a5f67c93 4553 r = amdgpu_ib_ring_tests(adev);
9c12f5cd 4554
c004d44e 4555 amdgpu_amdkfd_post_reset(adev);
a5f67c93 4556 }
a90ad3c2 4557
abc34253 4558error:
c41d1cf6 4559 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4560 amdgpu_inc_vram_lost(adev);
c33adbc7 4561 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4562 }
437f3e0b 4563 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2 4564
7258fa31
SK
4565 if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4566 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4567 retry_limit++;
4568 goto retry;
4569 } else
4570 DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4571 }
4572
a90ad3c2
ML
4573 return r;
4574}
4575
9a1cddd6 4576/**
4577 * amdgpu_device_has_job_running - check if there is any job in mirror list
4578 *
982a820b 4579 * @adev: amdgpu_device pointer
9a1cddd6 4580 *
4581 * check if there is any job in mirror list
4582 */
4583bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4584{
4585 int i;
4586 struct drm_sched_job *job;
4587
4588 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4589 struct amdgpu_ring *ring = adev->rings[i];
4590
4591 if (!ring || !ring->sched.thread)
4592 continue;
4593
4594 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4595 job = list_first_entry_or_null(&ring->sched.pending_list,
4596 struct drm_sched_job, list);
9a1cddd6 4597 spin_unlock(&ring->sched.job_list_lock);
4598 if (job)
4599 return true;
4600 }
4601 return false;
4602}
4603
12938fad
CK
4604/**
4605 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4606 *
982a820b 4607 * @adev: amdgpu_device pointer
12938fad
CK
4608 *
4609 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4610 * a hung GPU.
4611 */
4612bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4613{
12938fad 4614
3ba7b418
AG
4615 if (amdgpu_gpu_recovery == 0)
4616 goto disabled;
4617
1a11a65d
YC
4618 /* Skip soft reset check in fatal error mode */
4619 if (!amdgpu_ras_is_poison_mode_supported(adev))
4620 return true;
4621
3ba7b418
AG
4622 if (amdgpu_sriov_vf(adev))
4623 return true;
4624
4625 if (amdgpu_gpu_recovery == -1) {
4626 switch (adev->asic_type) {
b3523c45
AD
4627#ifdef CONFIG_DRM_AMDGPU_SI
4628 case CHIP_VERDE:
4629 case CHIP_TAHITI:
4630 case CHIP_PITCAIRN:
4631 case CHIP_OLAND:
4632 case CHIP_HAINAN:
4633#endif
4634#ifdef CONFIG_DRM_AMDGPU_CIK
4635 case CHIP_KAVERI:
4636 case CHIP_KABINI:
4637 case CHIP_MULLINS:
4638#endif
4639 case CHIP_CARRIZO:
4640 case CHIP_STONEY:
4641 case CHIP_CYAN_SKILLFISH:
3ba7b418 4642 goto disabled;
b3523c45
AD
4643 default:
4644 break;
3ba7b418 4645 }
12938fad
CK
4646 }
4647
4648 return true;
3ba7b418
AG
4649
4650disabled:
aac89168 4651 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4652 return false;
12938fad
CK
4653}
4654
5c03e584
FX
4655int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4656{
47fc644f
SS
4657 u32 i;
4658 int ret = 0;
5c03e584 4659
47fc644f 4660 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
5c03e584 4661
47fc644f 4662 dev_info(adev->dev, "GPU mode1 reset\n");
5c03e584 4663
47fc644f
SS
4664 /* disable BM */
4665 pci_clear_master(adev->pdev);
5c03e584 4666
47fc644f 4667 amdgpu_device_cache_pci_state(adev->pdev);
5c03e584 4668
47fc644f
SS
4669 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4670 dev_info(adev->dev, "GPU smu mode1 reset\n");
4671 ret = amdgpu_dpm_mode1_reset(adev);
4672 } else {
4673 dev_info(adev->dev, "GPU psp mode1 reset\n");
4674 ret = psp_gpu_reset(adev);
4675 }
5c03e584 4676
47fc644f 4677 if (ret)
7d442437 4678 goto mode1_reset_failed;
5c03e584 4679
47fc644f 4680 amdgpu_device_load_pci_state(adev->pdev);
7656168a
LL
4681 ret = amdgpu_psp_wait_for_bootloader(adev);
4682 if (ret)
7d442437 4683 goto mode1_reset_failed;
5c03e584 4684
47fc644f
SS
4685 /* wait for asic to come out of reset */
4686 for (i = 0; i < adev->usec_timeout; i++) {
4687 u32 memsize = adev->nbio.funcs->get_memsize(adev);
5c03e584 4688
47fc644f
SS
4689 if (memsize != 0xffffffff)
4690 break;
4691 udelay(1);
4692 }
5c03e584 4693
7d442437
HZ
4694 if (i >= adev->usec_timeout) {
4695 ret = -ETIMEDOUT;
4696 goto mode1_reset_failed;
4697 }
4698
47fc644f 4699 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
7656168a 4700
7d442437
HZ
4701 return 0;
4702
4703mode1_reset_failed:
4704 dev_err(adev->dev, "GPU mode1 reset failed\n");
47fc644f 4705 return ret;
5c03e584 4706}
5c6dd71e 4707
e3c1b071 4708int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4709 struct amdgpu_reset_context *reset_context)
26bc5340 4710{
5c1e6fa4 4711 int i, r = 0;
04442bf7
LL
4712 struct amdgpu_job *job = NULL;
4713 bool need_full_reset =
4714 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4715
4716 if (reset_context->reset_req_dev == adev)
4717 job = reset_context->job;
71182665 4718
b602ca5f
TZ
4719 if (amdgpu_sriov_vf(adev)) {
4720 /* stop the data exchange thread */
4721 amdgpu_virt_fini_data_exchange(adev);
4722 }
4723
9e225fb9
AG
4724 amdgpu_fence_driver_isr_toggle(adev, true);
4725
71182665 4726 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4727 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4728 struct amdgpu_ring *ring = adev->rings[i];
4729
51687759 4730 if (!ring || !ring->sched.thread)
0875dc9e 4731 continue;
5740682e 4732
b8920e1e
SS
4733 /* Clear job fence from fence drv to avoid force_completion
4734 * leave NULL and vm flush fence in fence drv
4735 */
5c1e6fa4 4736 amdgpu_fence_driver_clear_job_fences(ring);
c530b02f 4737
2f9d4084
ML
4738 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4739 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4740 }
d38ceaf9 4741
9e225fb9
AG
4742 amdgpu_fence_driver_isr_toggle(adev, false);
4743
ff99849b 4744 if (job && job->vm)
222b5f04
AG
4745 drm_sched_increase_karma(&job->base);
4746
04442bf7 4747 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
404b277b 4748 /* If reset handler not implemented, continue; otherwise return */
b8920e1e 4749 if (r == -EOPNOTSUPP)
404b277b
LL
4750 r = 0;
4751 else
04442bf7
LL
4752 return r;
4753
1d721ed6 4754 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4755 if (!amdgpu_sriov_vf(adev)) {
4756
4757 if (!need_full_reset)
4758 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4759
360cd081
LG
4760 if (!need_full_reset && amdgpu_gpu_recovery &&
4761 amdgpu_device_ip_check_soft_reset(adev)) {
26bc5340
AG
4762 amdgpu_device_ip_pre_soft_reset(adev);
4763 r = amdgpu_device_ip_soft_reset(adev);
4764 amdgpu_device_ip_post_soft_reset(adev);
4765 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4766 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4767 need_full_reset = true;
4768 }
4769 }
4770
4771 if (need_full_reset)
4772 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4773 if (need_full_reset)
4774 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4775 else
4776 clear_bit(AMDGPU_NEED_FULL_RESET,
4777 &reset_context->flags);
26bc5340
AG
4778 }
4779
4780 return r;
4781}
4782
15fd09a0
SA
4783static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4784{
15fd09a0
SA
4785 int i;
4786
38a15ad9 4787 lockdep_assert_held(&adev->reset_domain->sem);
15fd09a0
SA
4788
4789 for (i = 0; i < adev->num_regs; i++) {
651d7ee6
SA
4790 adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
4791 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
4792 adev->reset_dump_reg_value[i]);
15fd09a0
SA
4793 }
4794
4795 return 0;
4796}
4797
3d8785f6
SA
4798#ifdef CONFIG_DEV_COREDUMP
4799static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
4800 size_t count, void *data, size_t datalen)
4801{
4802 struct drm_printer p;
4803 struct amdgpu_device *adev = data;
4804 struct drm_print_iterator iter;
4805 int i;
4806
4807 iter.data = buffer;
4808 iter.offset = 0;
4809 iter.start = offset;
4810 iter.remain = count;
4811
4812 p = drm_coredump_printer(&iter);
4813
4814 drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
4815 drm_printf(&p, "kernel: " UTS_RELEASE "\n");
4816 drm_printf(&p, "module: " KBUILD_MODNAME "\n");
4817 drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
4818 if (adev->reset_task_info.pid)
4819 drm_printf(&p, "process_name: %s PID: %d\n",
4820 adev->reset_task_info.process_name,
4821 adev->reset_task_info.pid);
4822
4823 if (adev->reset_vram_lost)
4824 drm_printf(&p, "VRAM is lost due to GPU reset!\n");
4825 if (adev->num_regs) {
4826 drm_printf(&p, "AMDGPU register dumps:\nOffset: Value:\n");
4827
4828 for (i = 0; i < adev->num_regs; i++)
4829 drm_printf(&p, "0x%08x: 0x%08x\n",
4830 adev->reset_dump_reg_list[i],
4831 adev->reset_dump_reg_value[i]);
4832 }
4833
4834 return count - iter.remain;
4835}
4836
4837static void amdgpu_devcoredump_free(void *data)
4838{
4839}
4840
4841static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
4842{
4843 struct drm_device *dev = adev_to_drm(adev);
4844
4845 ktime_get_ts64(&adev->reset_time);
6d1b3455 4846 dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_NOWAIT,
3d8785f6
SA
4847 amdgpu_devcoredump_read, amdgpu_devcoredump_free);
4848}
4849#endif
4850
04442bf7
LL
4851int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4852 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4853{
4854 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4855 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340 4856 int r = 0;
f5c7e779 4857 bool gpu_reset_for_dev_remove = 0;
26bc5340 4858
04442bf7
LL
4859 /* Try reset handler method first */
4860 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4861 reset_list);
15fd09a0 4862 amdgpu_reset_reg_dumps(tmp_adev);
0a83bb35
LL
4863
4864 reset_context->reset_device_list = device_list_handle;
04442bf7 4865 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
404b277b 4866 /* If reset handler not implemented, continue; otherwise return */
b8920e1e 4867 if (r == -EOPNOTSUPP)
404b277b
LL
4868 r = 0;
4869 else
04442bf7
LL
4870 return r;
4871
4872 /* Reset handler not implemented, use the default method */
4873 need_full_reset =
4874 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4875 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4876
f5c7e779
YC
4877 gpu_reset_for_dev_remove =
4878 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
4879 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4880
26bc5340 4881 /*
655ce9cb 4882 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4883 * to allow proper links negotiation in FW (within 1 sec)
4884 */
7ac71382 4885 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4886 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4887 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4888 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4889 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4890 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4891 r = -EALREADY;
4892 } else
4893 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4894
041a62bc 4895 if (r) {
aac89168 4896 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4897 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4898 break;
ce316fa5
LM
4899 }
4900 }
4901
041a62bc
AG
4902 /* For XGMI wait for all resets to complete before proceed */
4903 if (!r) {
655ce9cb 4904 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4905 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4906 flush_work(&tmp_adev->xgmi_reset_work);
4907 r = tmp_adev->asic_reset_res;
4908 if (r)
4909 break;
ce316fa5
LM
4910 }
4911 }
4912 }
ce316fa5 4913 }
26bc5340 4914
43c4d576 4915 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4916 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5e67bba3 4917 if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4918 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4919 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
43c4d576
JC
4920 }
4921
00eaa571 4922 amdgpu_ras_intr_cleared();
43c4d576 4923 }
00eaa571 4924
f5c7e779
YC
4925 /* Since the mode1 reset affects base ip blocks, the
4926 * phase1 ip blocks need to be resumed. Otherwise there
4927 * will be a BIOS signature error and the psp bootloader
4928 * can't load kdb on the next amdgpu install.
4929 */
4930 if (gpu_reset_for_dev_remove) {
4931 list_for_each_entry(tmp_adev, device_list_handle, reset_list)
4932 amdgpu_device_ip_resume_phase1(tmp_adev);
4933
4934 goto end;
4935 }
4936
655ce9cb 4937 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4938 if (need_full_reset) {
4939 /* post card */
e3c1b071 4940 r = amdgpu_device_asic_init(tmp_adev);
4941 if (r) {
aac89168 4942 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4943 } else {
26bc5340 4944 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
9cec53c1 4945
26bc5340
AG
4946 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4947 if (r)
4948 goto out;
4949
4950 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
3d8785f6
SA
4951#ifdef CONFIG_DEV_COREDUMP
4952 tmp_adev->reset_vram_lost = vram_lost;
4953 memset(&tmp_adev->reset_task_info, 0,
4954 sizeof(tmp_adev->reset_task_info));
4955 if (reset_context->job && reset_context->job->vm)
4956 tmp_adev->reset_task_info =
4957 reset_context->job->vm->task_info;
4958 amdgpu_reset_capture_coredumpm(tmp_adev);
4959#endif
26bc5340 4960 if (vram_lost) {
77e7f829 4961 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4962 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4963 }
4964
26bc5340
AG
4965 r = amdgpu_device_fw_loading(tmp_adev);
4966 if (r)
4967 return r;
4968
4969 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4970 if (r)
4971 goto out;
4972
4973 if (vram_lost)
4974 amdgpu_device_fill_reset_magic(tmp_adev);
4975
fdafb359
EQ
4976 /*
4977 * Add this ASIC as tracked as reset was already
4978 * complete successfully.
4979 */
4980 amdgpu_register_gpu_instance(tmp_adev);
4981
04442bf7
LL
4982 if (!reset_context->hive &&
4983 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4984 amdgpu_xgmi_add_device(tmp_adev);
4985
7c04ca50 4986 r = amdgpu_device_ip_late_init(tmp_adev);
4987 if (r)
4988 goto out;
4989
087451f3 4990 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
565d1941 4991
e8fbaf03
GC
4992 /*
4993 * The GPU enters bad state once faulty pages
4994 * by ECC has reached the threshold, and ras
4995 * recovery is scheduled next. So add one check
4996 * here to break recovery if it indeed exceeds
4997 * bad page threshold, and remind user to
4998 * retire this GPU or setting one bigger
4999 * bad_page_threshold value to fix this once
5000 * probing driver again.
5001 */
11003c68 5002 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
5003 /* must succeed. */
5004 amdgpu_ras_resume(tmp_adev);
5005 } else {
5006 r = -EINVAL;
5007 goto out;
5008 }
e79a04d5 5009
26bc5340 5010 /* Update PSP FW topology after reset */
04442bf7
LL
5011 if (reset_context->hive &&
5012 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5013 r = amdgpu_xgmi_update_topology(
5014 reset_context->hive, tmp_adev);
26bc5340
AG
5015 }
5016 }
5017
26bc5340
AG
5018out:
5019 if (!r) {
5020 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
5021 r = amdgpu_ib_ring_tests(tmp_adev);
5022 if (r) {
5023 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
26bc5340
AG
5024 need_full_reset = true;
5025 r = -EAGAIN;
5026 goto end;
5027 }
5028 }
5029
5030 if (!r)
5031 r = amdgpu_device_recover_vram(tmp_adev);
5032 else
5033 tmp_adev->asic_reset_res = r;
5034 }
5035
5036end:
04442bf7
LL
5037 if (need_full_reset)
5038 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5039 else
5040 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
5041 return r;
5042}
5043
e923be99 5044static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
26bc5340 5045{
5740682e 5046
a3a09142
AD
5047 switch (amdgpu_asic_reset_method(adev)) {
5048 case AMD_RESET_METHOD_MODE1:
5049 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
5050 break;
5051 case AMD_RESET_METHOD_MODE2:
5052 adev->mp1_state = PP_MP1_STATE_RESET;
5053 break;
5054 default:
5055 adev->mp1_state = PP_MP1_STATE_NONE;
5056 break;
5057 }
26bc5340 5058}
d38ceaf9 5059
e923be99 5060static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
26bc5340 5061{
89041940 5062 amdgpu_vf_error_trans_all(adev);
a3a09142 5063 adev->mp1_state = PP_MP1_STATE_NONE;
91fb309d
HC
5064}
5065
3f12acc8
EQ
5066static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
5067{
5068 struct pci_dev *p = NULL;
5069
5070 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5071 adev->pdev->bus->number, 1);
5072 if (p) {
5073 pm_runtime_enable(&(p->dev));
5074 pm_runtime_resume(&(p->dev));
5075 }
b85e285e
YY
5076
5077 pci_dev_put(p);
3f12acc8
EQ
5078}
5079
5080static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
5081{
5082 enum amd_reset_method reset_method;
5083 struct pci_dev *p = NULL;
5084 u64 expires;
5085
5086 /*
5087 * For now, only BACO and mode1 reset are confirmed
5088 * to suffer the audio issue without proper suspended.
5089 */
5090 reset_method = amdgpu_asic_reset_method(adev);
5091 if ((reset_method != AMD_RESET_METHOD_BACO) &&
5092 (reset_method != AMD_RESET_METHOD_MODE1))
5093 return -EINVAL;
5094
5095 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5096 adev->pdev->bus->number, 1);
5097 if (!p)
5098 return -ENODEV;
5099
5100 expires = pm_runtime_autosuspend_expiration(&(p->dev));
5101 if (!expires)
5102 /*
5103 * If we cannot get the audio device autosuspend delay,
5104 * a fixed 4S interval will be used. Considering 3S is
5105 * the audio controller default autosuspend delay setting.
5106 * 4S used here is guaranteed to cover that.
5107 */
54b7feb9 5108 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
5109
5110 while (!pm_runtime_status_suspended(&(p->dev))) {
5111 if (!pm_runtime_suspend(&(p->dev)))
5112 break;
5113
5114 if (expires < ktime_get_mono_fast_ns()) {
5115 dev_warn(adev->dev, "failed to suspend display audio\n");
b85e285e 5116 pci_dev_put(p);
3f12acc8
EQ
5117 /* TODO: abort the succeeding gpu reset? */
5118 return -ETIMEDOUT;
5119 }
5120 }
5121
5122 pm_runtime_disable(&(p->dev));
5123
b85e285e 5124 pci_dev_put(p);
3f12acc8
EQ
5125 return 0;
5126}
5127
d193b12b 5128static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
247c7b0d
AG
5129{
5130 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5131
5132#if defined(CONFIG_DEBUG_FS)
5133 if (!amdgpu_sriov_vf(adev))
5134 cancel_work(&adev->reset_work);
5135#endif
5136
5137 if (adev->kfd.dev)
5138 cancel_work(&adev->kfd.reset_work);
5139
5140 if (amdgpu_sriov_vf(adev))
5141 cancel_work(&adev->virt.flr_work);
5142
5143 if (con && adev->ras_enabled)
5144 cancel_work(&con->recovery_work);
5145
5146}
5147
26bc5340 5148/**
6e9c65f7 5149 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
26bc5340 5150 *
982a820b 5151 * @adev: amdgpu_device pointer
26bc5340 5152 * @job: which job trigger hang
80bd2de1 5153 * @reset_context: amdgpu reset context pointer
26bc5340
AG
5154 *
5155 * Attempt to reset the GPU if it has hung (all asics).
5156 * Attempt to do soft-reset or full-reset and reinitialize Asic
5157 * Returns 0 for success or an error on failure.
5158 */
5159
cf727044 5160int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
f1549c09
LG
5161 struct amdgpu_job *job,
5162 struct amdgpu_reset_context *reset_context)
26bc5340 5163{
1d721ed6 5164 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 5165 bool job_signaled = false;
26bc5340 5166 struct amdgpu_hive_info *hive = NULL;
26bc5340 5167 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 5168 int i, r = 0;
bb5c7235 5169 bool need_emergency_restart = false;
3f12acc8 5170 bool audio_suspended = false;
f5c7e779
YC
5171 bool gpu_reset_for_dev_remove = false;
5172
5173 gpu_reset_for_dev_remove =
5174 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
5175 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340 5176
6e3cd2a9 5177 /*
bb5c7235
WS
5178 * Special case: RAS triggered and full reset isn't supported
5179 */
5180 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5181
d5ea093e
AG
5182 /*
5183 * Flush RAM to disk so that after reboot
5184 * the user can read log and see why the system rebooted.
5185 */
bb5c7235 5186 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
5187 DRM_WARN("Emergency reboot.");
5188
5189 ksys_sync_helper();
5190 emergency_restart();
5191 }
5192
b823821f 5193 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 5194 need_emergency_restart ? "jobs stop":"reset");
26bc5340 5195
175ac6ec
ZL
5196 if (!amdgpu_sriov_vf(adev))
5197 hive = amdgpu_get_xgmi_hive(adev);
681260df 5198 if (hive)
53b3f8f4 5199 mutex_lock(&hive->hive_lock);
26bc5340 5200
f1549c09
LG
5201 reset_context->job = job;
5202 reset_context->hive = hive;
9e94d22c
EQ
5203 /*
5204 * Build list of devices to reset.
5205 * In case we are in XGMI hive mode, resort the device list
5206 * to put adev in the 1st position.
5207 */
5208 INIT_LIST_HEAD(&device_list);
175ac6ec 5209 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
83d29a5f 5210 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
655ce9cb 5211 list_add_tail(&tmp_adev->reset_list, &device_list);
83d29a5f
YC
5212 if (gpu_reset_for_dev_remove && adev->shutdown)
5213 tmp_adev->shutdown = true;
5214 }
655ce9cb 5215 if (!list_is_first(&adev->reset_list, &device_list))
5216 list_rotate_to_front(&adev->reset_list, &device_list);
5217 device_list_handle = &device_list;
26bc5340 5218 } else {
655ce9cb 5219 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
5220 device_list_handle = &device_list;
5221 }
5222
e923be99
AG
5223 /* We need to lock reset domain only once both for XGMI and single device */
5224 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5225 reset_list);
3675c2f2 5226 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
e923be99 5227
1d721ed6 5228 /* block all schedulers and reset given job's ring */
655ce9cb 5229 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f287a3c5 5230
e923be99 5231 amdgpu_device_set_mp1_state(tmp_adev);
f287a3c5 5232
3f12acc8
EQ
5233 /*
5234 * Try to put the audio codec into suspend state
5235 * before gpu reset started.
5236 *
5237 * Due to the power domain of the graphics device
5238 * is shared with AZ power domain. Without this,
5239 * we may change the audio hardware from behind
5240 * the audio driver's back. That will trigger
5241 * some audio codec errors.
5242 */
5243 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5244 audio_suspended = true;
5245
9e94d22c
EQ
5246 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5247
52fb44cf
EQ
5248 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5249
c004d44e 5250 if (!amdgpu_sriov_vf(tmp_adev))
428890a3 5251 amdgpu_amdkfd_pre_reset(tmp_adev);
9e94d22c 5252
12ffa55d
AG
5253 /*
5254 * Mark these ASICs to be reseted as untracked first
5255 * And add them back after reset completed
5256 */
5257 amdgpu_unregister_gpu_instance(tmp_adev);
5258
163d4cd2 5259 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
565d1941 5260
f1c1314b 5261 /* disable ras on ALL IPs */
bb5c7235 5262 if (!need_emergency_restart &&
b823821f 5263 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 5264 amdgpu_ras_suspend(tmp_adev);
5265
1d721ed6
AG
5266 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5267 struct amdgpu_ring *ring = tmp_adev->rings[i];
5268
5269 if (!ring || !ring->sched.thread)
5270 continue;
5271
0b2d2c2e 5272 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 5273
bb5c7235 5274 if (need_emergency_restart)
7c6e68c7 5275 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 5276 }
8f8c80f4 5277 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
5278 }
5279
bb5c7235 5280 if (need_emergency_restart)
7c6e68c7
AG
5281 goto skip_sched_resume;
5282
1d721ed6
AG
5283 /*
5284 * Must check guilty signal here since after this point all old
5285 * HW fences are force signaled.
5286 *
5287 * job->base holds a reference to parent fence
5288 */
f6a3f660 5289 if (job && dma_fence_is_signaled(&job->hw_fence)) {
1d721ed6 5290 job_signaled = true;
1d721ed6
AG
5291 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5292 goto skip_hw_reset;
5293 }
5294
26bc5340 5295retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 5296 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f5c7e779
YC
5297 if (gpu_reset_for_dev_remove) {
5298 /* Workaroud for ASICs need to disable SMC first */
5299 amdgpu_device_smu_fini_early(tmp_adev);
5300 }
f1549c09 5301 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
26bc5340
AG
5302 /*TODO Should we stop ?*/
5303 if (r) {
aac89168 5304 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 5305 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
5306 tmp_adev->asic_reset_res = r;
5307 }
247c7b0d
AG
5308
5309 /*
5310 * Drop all pending non scheduler resets. Scheduler resets
5311 * were already dropped during drm_sched_stop
5312 */
d193b12b 5313 amdgpu_device_stop_pending_resets(tmp_adev);
26bc5340
AG
5314 }
5315
5316 /* Actual ASIC resets if needed.*/
4f30d920 5317 /* Host driver will handle XGMI hive reset for SRIOV */
26bc5340
AG
5318 if (amdgpu_sriov_vf(adev)) {
5319 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5320 if (r)
5321 adev->asic_reset_res = r;
950d6425 5322
28606c4e
YC
5323 /* Aldebaran and gfx_11_0_3 support ras in SRIOV, so need resume ras during reset */
5324 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2) ||
5325 adev->ip_versions[GC_HWIP][0] == IP_VERSION(11, 0, 3))
950d6425 5326 amdgpu_ras_resume(adev);
26bc5340 5327 } else {
f1549c09 5328 r = amdgpu_do_asic_reset(device_list_handle, reset_context);
b98a1648 5329 if (r && r == -EAGAIN)
26bc5340 5330 goto retry;
f5c7e779
YC
5331
5332 if (!r && gpu_reset_for_dev_remove)
5333 goto recover_end;
26bc5340
AG
5334 }
5335
1d721ed6
AG
5336skip_hw_reset:
5337
26bc5340 5338 /* Post ASIC reset for all devs .*/
655ce9cb 5339 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 5340
1d721ed6
AG
5341 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5342 struct amdgpu_ring *ring = tmp_adev->rings[i];
5343
5344 if (!ring || !ring->sched.thread)
5345 continue;
5346
6868a2c4 5347 drm_sched_start(&ring->sched, true);
1d721ed6
AG
5348 }
5349
693073a0 5350 if (adev->enable_mes && adev->ip_versions[GC_HWIP][0] != IP_VERSION(11, 0, 3))
ed67f729
JX
5351 amdgpu_mes_self_test(tmp_adev);
5352
b8920e1e 5353 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled)
4a580877 5354 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6 5355
7258fa31
SK
5356 if (tmp_adev->asic_reset_res)
5357 r = tmp_adev->asic_reset_res;
5358
1d721ed6 5359 tmp_adev->asic_reset_res = 0;
26bc5340
AG
5360
5361 if (r) {
5362 /* bad news, how to tell it to userspace ? */
12ffa55d 5363 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
5364 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5365 } else {
12ffa55d 5366 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
3fa8f89d
S
5367 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5368 DRM_WARN("smart shift update failed\n");
26bc5340 5369 }
7c6e68c7 5370 }
26bc5340 5371
7c6e68c7 5372skip_sched_resume:
655ce9cb 5373 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
428890a3 5374 /* unlock kfd: SRIOV would do it separately */
c004d44e 5375 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
428890a3 5376 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 5377
5378 /* kfd_post_reset will do nothing if kfd device is not initialized,
5379 * need to bring up kfd here if it's not be initialized before
5380 */
5381 if (!adev->kfd.init_complete)
5382 amdgpu_amdkfd_device_init(adev);
5383
3f12acc8
EQ
5384 if (audio_suspended)
5385 amdgpu_device_resume_display_audio(tmp_adev);
e923be99
AG
5386
5387 amdgpu_device_unset_mp1_state(tmp_adev);
d293470e
YC
5388
5389 amdgpu_ras_set_error_query_ready(tmp_adev, true);
26bc5340
AG
5390 }
5391
f5c7e779 5392recover_end:
e923be99
AG
5393 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5394 reset_list);
5395 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5396
9e94d22c 5397 if (hive) {
9e94d22c 5398 mutex_unlock(&hive->hive_lock);
d95e8e97 5399 amdgpu_put_xgmi_hive(hive);
9e94d22c 5400 }
26bc5340 5401
f287a3c5 5402 if (r)
26bc5340 5403 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
ab9a0b1f
AG
5404
5405 atomic_set(&adev->reset_domain->reset_res, r);
d38ceaf9
AD
5406 return r;
5407}
5408
e3ecdffa
AD
5409/**
5410 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5411 *
5412 * @adev: amdgpu_device pointer
5413 *
5414 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5415 * and lanes) of the slot the device is in. Handles APUs and
5416 * virtualized environments where PCIE config space may not be available.
5417 */
5494d864 5418static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 5419{
5d9a6330 5420 struct pci_dev *pdev;
c5313457
HK
5421 enum pci_bus_speed speed_cap, platform_speed_cap;
5422 enum pcie_link_width platform_link_width;
d0dd7f0c 5423
cd474ba0
AD
5424 if (amdgpu_pcie_gen_cap)
5425 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 5426
cd474ba0
AD
5427 if (amdgpu_pcie_lane_cap)
5428 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 5429
cd474ba0 5430 /* covers APUs as well */
04e85958 5431 if (pci_is_root_bus(adev->pdev->bus) && !amdgpu_passthrough(adev)) {
cd474ba0
AD
5432 if (adev->pm.pcie_gen_mask == 0)
5433 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5434 if (adev->pm.pcie_mlw_mask == 0)
5435 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 5436 return;
cd474ba0 5437 }
d0dd7f0c 5438
c5313457
HK
5439 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5440 return;
5441
dbaa922b
AD
5442 pcie_bandwidth_available(adev->pdev, NULL,
5443 &platform_speed_cap, &platform_link_width);
c5313457 5444
cd474ba0 5445 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
5446 /* asic caps */
5447 pdev = adev->pdev;
5448 speed_cap = pcie_get_speed_cap(pdev);
5449 if (speed_cap == PCI_SPEED_UNKNOWN) {
5450 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
5451 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5452 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 5453 } else {
2b3a1f51
FX
5454 if (speed_cap == PCIE_SPEED_32_0GT)
5455 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5456 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5457 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5458 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5459 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5460 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5461 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5462 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5463 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5464 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5465 else if (speed_cap == PCIE_SPEED_8_0GT)
5466 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5467 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5468 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5469 else if (speed_cap == PCIE_SPEED_5_0GT)
5470 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5471 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5472 else
5473 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5474 }
5475 /* platform caps */
c5313457 5476 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5477 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5478 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5479 } else {
2b3a1f51
FX
5480 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5481 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5482 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5483 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5484 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5485 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5486 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5487 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5488 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5489 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5490 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5491 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5492 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5493 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5494 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5495 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5496 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5497 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5498 else
5499 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5500
cd474ba0
AD
5501 }
5502 }
5503 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5504 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5505 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5506 } else {
c5313457 5507 switch (platform_link_width) {
5d9a6330 5508 case PCIE_LNK_X32:
cd474ba0
AD
5509 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5510 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5511 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5512 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5513 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5514 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5515 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5516 break;
5d9a6330 5517 case PCIE_LNK_X16:
cd474ba0
AD
5518 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5519 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5520 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5521 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5522 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5523 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5524 break;
5d9a6330 5525 case PCIE_LNK_X12:
cd474ba0
AD
5526 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5527 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5528 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5529 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5530 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5531 break;
5d9a6330 5532 case PCIE_LNK_X8:
cd474ba0
AD
5533 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5534 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5535 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5536 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5537 break;
5d9a6330 5538 case PCIE_LNK_X4:
cd474ba0
AD
5539 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5540 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5541 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5542 break;
5d9a6330 5543 case PCIE_LNK_X2:
cd474ba0
AD
5544 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5545 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5546 break;
5d9a6330 5547 case PCIE_LNK_X1:
cd474ba0
AD
5548 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5549 break;
5550 default:
5551 break;
5552 }
d0dd7f0c
AD
5553 }
5554 }
5555}
d38ceaf9 5556
08a2fd23
RE
5557/**
5558 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
5559 *
5560 * @adev: amdgpu_device pointer
5561 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
5562 *
5563 * Return true if @peer_adev can access (DMA) @adev through the PCIe
5564 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
5565 * @peer_adev.
5566 */
5567bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
5568 struct amdgpu_device *peer_adev)
5569{
5570#ifdef CONFIG_HSA_AMD_P2P
5571 uint64_t address_mask = peer_adev->dev->dma_mask ?
5572 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
5573 resource_size_t aper_limit =
5574 adev->gmc.aper_base + adev->gmc.aper_size - 1;
bb66ecbf
LL
5575 bool p2p_access =
5576 !adev->gmc.xgmi.connected_to_cpu &&
5577 !(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
08a2fd23
RE
5578
5579 return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
5580 adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
5581 !(adev->gmc.aper_base & address_mask ||
5582 aper_limit & address_mask));
5583#else
5584 return false;
5585#endif
5586}
5587
361dbd01
AD
5588int amdgpu_device_baco_enter(struct drm_device *dev)
5589{
1348969a 5590 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5591 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5592
6ab68650 5593 if (!amdgpu_device_supports_baco(dev))
361dbd01
AD
5594 return -ENOTSUPP;
5595
8ab0d6f0 5596 if (ras && adev->ras_enabled &&
acdae216 5597 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5598 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5599
9530273e 5600 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5601}
5602
5603int amdgpu_device_baco_exit(struct drm_device *dev)
5604{
1348969a 5605 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5606 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5607 int ret = 0;
361dbd01 5608
6ab68650 5609 if (!amdgpu_device_supports_baco(dev))
361dbd01
AD
5610 return -ENOTSUPP;
5611
9530273e
EQ
5612 ret = amdgpu_dpm_baco_exit(adev);
5613 if (ret)
5614 return ret;
7a22677b 5615
8ab0d6f0 5616 if (ras && adev->ras_enabled &&
acdae216 5617 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5618 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5619
1bece222
CL
5620 if (amdgpu_passthrough(adev) &&
5621 adev->nbio.funcs->clear_doorbell_interrupt)
5622 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5623
7a22677b 5624 return 0;
361dbd01 5625}
c9a6b82f
AG
5626
5627/**
5628 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5629 * @pdev: PCI device struct
5630 * @state: PCI channel state
5631 *
5632 * Description: Called when a PCI error is detected.
5633 *
5634 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5635 */
5636pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5637{
5638 struct drm_device *dev = pci_get_drvdata(pdev);
5639 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5640 int i;
c9a6b82f
AG
5641
5642 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5643
6894305c
AG
5644 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5645 DRM_WARN("No support for XGMI hive yet...");
5646 return PCI_ERS_RESULT_DISCONNECT;
5647 }
5648
e17e27f9
GC
5649 adev->pci_channel_state = state;
5650
c9a6b82f
AG
5651 switch (state) {
5652 case pci_channel_io_normal:
5653 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5654 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5655 case pci_channel_io_frozen:
5656 /*
d0fb18b5 5657 * Locking adev->reset_domain->sem will prevent any external access
acd89fca
AG
5658 * to GPU during PCI error recovery
5659 */
3675c2f2 5660 amdgpu_device_lock_reset_domain(adev->reset_domain);
e923be99 5661 amdgpu_device_set_mp1_state(adev);
acd89fca
AG
5662
5663 /*
5664 * Block any work scheduling as we do for regular GPU reset
5665 * for the duration of the recovery
5666 */
5667 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5668 struct amdgpu_ring *ring = adev->rings[i];
5669
5670 if (!ring || !ring->sched.thread)
5671 continue;
5672
5673 drm_sched_stop(&ring->sched, NULL);
5674 }
8f8c80f4 5675 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5676 return PCI_ERS_RESULT_NEED_RESET;
5677 case pci_channel_io_perm_failure:
5678 /* Permanent error, prepare for device removal */
5679 return PCI_ERS_RESULT_DISCONNECT;
5680 }
5681
5682 return PCI_ERS_RESULT_NEED_RESET;
5683}
5684
5685/**
5686 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5687 * @pdev: pointer to PCI device
5688 */
5689pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5690{
5691
5692 DRM_INFO("PCI error: mmio enabled callback!!\n");
5693
5694 /* TODO - dump whatever for debugging purposes */
5695
5696 /* This called only if amdgpu_pci_error_detected returns
5697 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5698 * works, no need to reset slot.
5699 */
5700
5701 return PCI_ERS_RESULT_RECOVERED;
5702}
5703
5704/**
5705 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5706 * @pdev: PCI device struct
5707 *
5708 * Description: This routine is called by the pci error recovery
5709 * code after the PCI slot has been reset, just before we
5710 * should resume normal operations.
5711 */
5712pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5713{
5714 struct drm_device *dev = pci_get_drvdata(pdev);
5715 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5716 int r, i;
04442bf7 5717 struct amdgpu_reset_context reset_context;
362c7b91 5718 u32 memsize;
7ac71382 5719 struct list_head device_list;
c9a6b82f
AG
5720
5721 DRM_INFO("PCI error: slot reset callback!!\n");
5722
04442bf7
LL
5723 memset(&reset_context, 0, sizeof(reset_context));
5724
7ac71382 5725 INIT_LIST_HEAD(&device_list);
655ce9cb 5726 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5727
362c7b91
AG
5728 /* wait for asic to come out of reset */
5729 msleep(500);
5730
7ac71382 5731 /* Restore PCI confspace */
c1dd4aa6 5732 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5733
362c7b91
AG
5734 /* confirm ASIC came out of reset */
5735 for (i = 0; i < adev->usec_timeout; i++) {
5736 memsize = amdgpu_asic_get_config_memsize(adev);
5737
5738 if (memsize != 0xffffffff)
5739 break;
5740 udelay(1);
5741 }
5742 if (memsize == 0xffffffff) {
5743 r = -ETIME;
5744 goto out;
5745 }
5746
04442bf7
LL
5747 reset_context.method = AMD_RESET_METHOD_NONE;
5748 reset_context.reset_req_dev = adev;
5749 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5750 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5751
7afefb81 5752 adev->no_hw_access = true;
04442bf7 5753 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
7afefb81 5754 adev->no_hw_access = false;
c9a6b82f
AG
5755 if (r)
5756 goto out;
5757
04442bf7 5758 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5759
5760out:
c9a6b82f 5761 if (!r) {
c1dd4aa6
AG
5762 if (amdgpu_device_cache_pci_state(adev->pdev))
5763 pci_restore_state(adev->pdev);
5764
c9a6b82f
AG
5765 DRM_INFO("PCIe error recovery succeeded\n");
5766 } else {
5767 DRM_ERROR("PCIe error recovery failed, err:%d", r);
e923be99
AG
5768 amdgpu_device_unset_mp1_state(adev);
5769 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f
AG
5770 }
5771
5772 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5773}
5774
5775/**
5776 * amdgpu_pci_resume() - resume normal ops after PCI reset
5777 * @pdev: pointer to PCI device
5778 *
5779 * Called when the error recovery driver tells us that its
505199a3 5780 * OK to resume normal operation.
c9a6b82f
AG
5781 */
5782void amdgpu_pci_resume(struct pci_dev *pdev)
5783{
5784 struct drm_device *dev = pci_get_drvdata(pdev);
5785 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5786 int i;
c9a6b82f 5787
c9a6b82f
AG
5788
5789 DRM_INFO("PCI error: resume callback!!\n");
acd89fca 5790
e17e27f9
GC
5791 /* Only continue execution for the case of pci_channel_io_frozen */
5792 if (adev->pci_channel_state != pci_channel_io_frozen)
5793 return;
5794
acd89fca
AG
5795 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5796 struct amdgpu_ring *ring = adev->rings[i];
5797
5798 if (!ring || !ring->sched.thread)
5799 continue;
5800
acd89fca
AG
5801 drm_sched_start(&ring->sched, true);
5802 }
5803
e923be99
AG
5804 amdgpu_device_unset_mp1_state(adev);
5805 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f 5806}
c1dd4aa6
AG
5807
5808bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5809{
5810 struct drm_device *dev = pci_get_drvdata(pdev);
5811 struct amdgpu_device *adev = drm_to_adev(dev);
5812 int r;
5813
5814 r = pci_save_state(pdev);
5815 if (!r) {
5816 kfree(adev->pci_state);
5817
5818 adev->pci_state = pci_store_saved_state(pdev);
5819
5820 if (!adev->pci_state) {
5821 DRM_ERROR("Failed to store PCI saved state");
5822 return false;
5823 }
5824 } else {
5825 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5826 return false;
5827 }
5828
5829 return true;
5830}
5831
5832bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5833{
5834 struct drm_device *dev = pci_get_drvdata(pdev);
5835 struct amdgpu_device *adev = drm_to_adev(dev);
5836 int r;
5837
5838 if (!adev->pci_state)
5839 return false;
5840
5841 r = pci_load_saved_state(pdev, adev->pci_state);
5842
5843 if (!r) {
5844 pci_restore_state(pdev);
5845 } else {
5846 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5847 return false;
5848 }
5849
5850 return true;
5851}
5852
810085dd
EH
5853void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5854 struct amdgpu_ring *ring)
5855{
5856#ifdef CONFIG_X86_64
b818a5d3 5857 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5858 return;
5859#endif
5860 if (adev->gmc.xgmi.connected_to_cpu)
5861 return;
5862
5863 if (ring && ring->funcs->emit_hdp_flush)
5864 amdgpu_ring_emit_hdp_flush(ring);
5865 else
5866 amdgpu_asic_flush_hdp(adev, ring);
5867}
c1dd4aa6 5868
810085dd
EH
5869void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5870 struct amdgpu_ring *ring)
5871{
5872#ifdef CONFIG_X86_64
b818a5d3 5873 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5874 return;
5875#endif
5876 if (adev->gmc.xgmi.connected_to_cpu)
5877 return;
c1dd4aa6 5878
810085dd
EH
5879 amdgpu_asic_invalidate_hdp(adev, ring);
5880}
34f3a4a9 5881
89a7a870
AG
5882int amdgpu_in_reset(struct amdgpu_device *adev)
5883{
5884 return atomic_read(&adev->reset_domain->in_gpu_reset);
53a17b6b
TZ
5885}
5886
34f3a4a9
LY
5887/**
5888 * amdgpu_device_halt() - bring hardware to some kind of halt state
5889 *
5890 * @adev: amdgpu_device pointer
5891 *
5892 * Bring hardware to some kind of halt state so that no one can touch it
5893 * any more. It will help to maintain error context when error occurred.
5894 * Compare to a simple hang, the system will keep stable at least for SSH
5895 * access. Then it should be trivial to inspect the hardware state and
5896 * see what's going on. Implemented as following:
5897 *
5898 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5899 * clears all CPU mappings to device, disallows remappings through page faults
5900 * 2. amdgpu_irq_disable_all() disables all interrupts
5901 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5902 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5903 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5904 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5905 * flush any in flight DMA operations
5906 */
5907void amdgpu_device_halt(struct amdgpu_device *adev)
5908{
5909 struct pci_dev *pdev = adev->pdev;
e0f943b4 5910 struct drm_device *ddev = adev_to_drm(adev);
34f3a4a9 5911
2c1c7ba4 5912 amdgpu_xcp_dev_unplug(adev);
34f3a4a9
LY
5913 drm_dev_unplug(ddev);
5914
5915 amdgpu_irq_disable_all(adev);
5916
5917 amdgpu_fence_driver_hw_fini(adev);
5918
5919 adev->no_hw_access = true;
5920
5921 amdgpu_device_unmap_mmio(adev);
5922
5923 pci_disable_device(pdev);
5924 pci_wait_for_pending_transaction(pdev);
5925}
86700a40
XD
5926
5927u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5928 u32 reg)
5929{
5930 unsigned long flags, address, data;
5931 u32 r;
5932
5933 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5934 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5935
5936 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5937 WREG32(address, reg * 4);
5938 (void)RREG32(address);
5939 r = RREG32(data);
5940 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5941 return r;
5942}
5943
5944void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5945 u32 reg, u32 v)
5946{
5947 unsigned long flags, address, data;
5948
5949 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5950 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5951
5952 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5953 WREG32(address, reg * 4);
5954 (void)RREG32(address);
5955 WREG32(data, v);
5956 (void)RREG32(data);
5957 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5958}
68ce8b24
CK
5959
5960/**
5961 * amdgpu_device_switch_gang - switch to a new gang
5962 * @adev: amdgpu_device pointer
5963 * @gang: the gang to switch to
5964 *
5965 * Try to switch to a new gang.
5966 * Returns: NULL if we switched to the new gang or a reference to the current
5967 * gang leader.
5968 */
5969struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
5970 struct dma_fence *gang)
5971{
5972 struct dma_fence *old = NULL;
5973
5974 do {
5975 dma_fence_put(old);
5976 rcu_read_lock();
5977 old = dma_fence_get_rcu_safe(&adev->gang_submit);
5978 rcu_read_unlock();
5979
5980 if (old == gang)
5981 break;
5982
5983 if (!dma_fence_is_signaled(old))
5984 return old;
5985
5986 } while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
5987 old, gang) != old);
5988
5989 dma_fence_put(old);
5990 return NULL;
5991}
220c8cc8
AD
5992
5993bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
5994{
5995 switch (adev->asic_type) {
5996#ifdef CONFIG_DRM_AMDGPU_SI
5997 case CHIP_HAINAN:
5998#endif
5999 case CHIP_TOPAZ:
6000 /* chips with no display hardware */
6001 return false;
6002#ifdef CONFIG_DRM_AMDGPU_SI
6003 case CHIP_TAHITI:
6004 case CHIP_PITCAIRN:
6005 case CHIP_VERDE:
6006 case CHIP_OLAND:
6007#endif
6008#ifdef CONFIG_DRM_AMDGPU_CIK
6009 case CHIP_BONAIRE:
6010 case CHIP_HAWAII:
6011 case CHIP_KAVERI:
6012 case CHIP_KABINI:
6013 case CHIP_MULLINS:
6014#endif
6015 case CHIP_TONGA:
6016 case CHIP_FIJI:
6017 case CHIP_POLARIS10:
6018 case CHIP_POLARIS11:
6019 case CHIP_POLARIS12:
6020 case CHIP_VEGAM:
6021 case CHIP_CARRIZO:
6022 case CHIP_STONEY:
6023 /* chips with display hardware */
6024 return true;
6025 default:
6026 /* IP discovery */
6027 if (!adev->ip_versions[DCE_HWIP][0] ||
6028 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
6029 return false;
6030 return true;
6031 }
6032}
81283fee
JZ
6033
6034uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
6035 uint32_t inst, uint32_t reg_addr, char reg_name[],
6036 uint32_t expected_value, uint32_t mask)
6037{
6038 uint32_t ret = 0;
6039 uint32_t old_ = 0;
6040 uint32_t tmp_ = RREG32(reg_addr);
6041 uint32_t loop = adev->usec_timeout;
6042
6043 while ((tmp_ & (mask)) != (expected_value)) {
6044 if (old_ != tmp_) {
6045 loop = adev->usec_timeout;
6046 old_ = tmp_;
6047 } else
6048 udelay(1);
6049 tmp_ = RREG32(reg_addr);
6050 loop--;
6051 if (!loop) {
6052 DRM_WARN("Register(%d) [%s] failed to reach value 0x%08x != 0x%08xn",
6053 inst, reg_name, (uint32_t)expected_value,
6054 (uint32_t)(tmp_ & (mask)));
6055 ret = -ETIMEDOUT;
6056 break;
6057 }
6058 }
6059 return ret;
6060}