drm/amd/display: Enable mem low power control for DCN3.1 sub-IP blocks
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
fdf2f6c5 33
4562236b 34#include <drm/drm_atomic_helper.h>
fcd70cd3 35#include <drm/drm_probe_helper.h>
d38ceaf9
AD
36#include <drm/amdgpu_drm.h>
37#include <linux/vgaarb.h>
38#include <linux/vga_switcheroo.h>
39#include <linux/efi.h>
40#include "amdgpu.h"
f4b373f4 41#include "amdgpu_trace.h"
d38ceaf9
AD
42#include "amdgpu_i2c.h"
43#include "atom.h"
44#include "amdgpu_atombios.h"
a5bde2f9 45#include "amdgpu_atomfirmware.h"
d0dd7f0c 46#include "amd_pcie.h"
33f34802
KW
47#ifdef CONFIG_DRM_AMDGPU_SI
48#include "si.h"
49#endif
a2e73f56
AD
50#ifdef CONFIG_DRM_AMDGPU_CIK
51#include "cik.h"
52#endif
aaa36a97 53#include "vi.h"
460826e6 54#include "soc15.h"
0a5b8c7b 55#include "nv.h"
d38ceaf9 56#include "bif/bif_4_1_d.h"
9accf2fd 57#include <linux/pci.h>
bec86378 58#include <linux/firmware.h>
89041940 59#include "amdgpu_vf_error.h"
d38ceaf9 60
ba997709 61#include "amdgpu_amdkfd.h"
d2f52ac8 62#include "amdgpu_pm.h"
d38ceaf9 63
5183411b 64#include "amdgpu_xgmi.h"
c030f2e4 65#include "amdgpu_ras.h"
9c7c85f7 66#include "amdgpu_pmu.h"
bd607166 67#include "amdgpu_fru_eeprom.h"
04442bf7 68#include "amdgpu_reset.h"
5183411b 69
d5ea093e 70#include <linux/suspend.h>
c6a6e2db 71#include <drm/task_barrier.h>
3f12acc8 72#include <linux/pm_runtime.h>
d5ea093e 73
f89f8c6b
AG
74#include <drm/drm_drv.h>
75
e2a75f88 76MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 77MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 78MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 79MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 80MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 81MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
b51a26a0 82MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
23c6268e 83MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
ed42cfe1 84MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
42b325e5 85MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
4e52a9f8 86MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
8bf84f60 87MODULE_FIRMWARE("amdgpu/yellow_carp_gpu_info.bin");
e2a75f88 88
2dc80b00
S
89#define AMDGPU_RESUME_MS 2000
90
050091ab 91const char *amdgpu_asic_name[] = {
da69c161
KW
92 "TAHITI",
93 "PITCAIRN",
94 "VERDE",
95 "OLAND",
96 "HAINAN",
d38ceaf9
AD
97 "BONAIRE",
98 "KAVERI",
99 "KABINI",
100 "HAWAII",
101 "MULLINS",
102 "TOPAZ",
103 "TONGA",
48299f95 104 "FIJI",
d38ceaf9 105 "CARRIZO",
139f4917 106 "STONEY",
2cc0c0b5
FC
107 "POLARIS10",
108 "POLARIS11",
c4642a47 109 "POLARIS12",
48ff108d 110 "VEGAM",
d4196f01 111 "VEGA10",
8fab806a 112 "VEGA12",
956fcddc 113 "VEGA20",
2ca8a5d2 114 "RAVEN",
d6c3b24e 115 "ARCTURUS",
1eee4228 116 "RENOIR",
d46b417a 117 "ALDEBARAN",
852a6626 118 "NAVI10",
d0f56dc2 119 "CYAN_SKILLFISH",
87dbad02 120 "NAVI14",
9802f5d7 121 "NAVI12",
ccaf72d3 122 "SIENNA_CICHLID",
ddd8fbe7 123 "NAVY_FLOUNDER",
4f1e9a76 124 "VANGOGH",
a2468e04 125 "DIMGREY_CAVEFISH",
6f169591 126 "BEIGE_GOBY",
ee9236b7 127 "YELLOW_CARP",
d38ceaf9
AD
128 "LAST",
129};
130
dcea6e65
KR
131/**
132 * DOC: pcie_replay_count
133 *
134 * The amdgpu driver provides a sysfs API for reporting the total number
135 * of PCIe replays (NAKs)
136 * The file pcie_replay_count is used for this and returns the total
137 * number of replays as a sum of the NAKs generated and NAKs received
138 */
139
140static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
141 struct device_attribute *attr, char *buf)
142{
143 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 144 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
145 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
146
36000c7a 147 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
148}
149
150static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
151 amdgpu_device_get_pcie_replay_count, NULL);
152
5494d864
AD
153static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
154
bd607166
KR
155/**
156 * DOC: product_name
157 *
158 * The amdgpu driver provides a sysfs API for reporting the product name
159 * for the device
160 * The file serial_number is used for this and returns the product name
161 * as returned from the FRU.
162 * NOTE: This is only available for certain server cards
163 */
164
165static ssize_t amdgpu_device_get_product_name(struct device *dev,
166 struct device_attribute *attr, char *buf)
167{
168 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 169 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 170
36000c7a 171 return sysfs_emit(buf, "%s\n", adev->product_name);
bd607166
KR
172}
173
174static DEVICE_ATTR(product_name, S_IRUGO,
175 amdgpu_device_get_product_name, NULL);
176
177/**
178 * DOC: product_number
179 *
180 * The amdgpu driver provides a sysfs API for reporting the part number
181 * for the device
182 * The file serial_number is used for this and returns the part number
183 * as returned from the FRU.
184 * NOTE: This is only available for certain server cards
185 */
186
187static ssize_t amdgpu_device_get_product_number(struct device *dev,
188 struct device_attribute *attr, char *buf)
189{
190 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 191 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 192
36000c7a 193 return sysfs_emit(buf, "%s\n", adev->product_number);
bd607166
KR
194}
195
196static DEVICE_ATTR(product_number, S_IRUGO,
197 amdgpu_device_get_product_number, NULL);
198
199/**
200 * DOC: serial_number
201 *
202 * The amdgpu driver provides a sysfs API for reporting the serial number
203 * for the device
204 * The file serial_number is used for this and returns the serial number
205 * as returned from the FRU.
206 * NOTE: This is only available for certain server cards
207 */
208
209static ssize_t amdgpu_device_get_serial_number(struct device *dev,
210 struct device_attribute *attr, char *buf)
211{
212 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 213 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 214
36000c7a 215 return sysfs_emit(buf, "%s\n", adev->serial);
bd607166
KR
216}
217
218static DEVICE_ATTR(serial_number, S_IRUGO,
219 amdgpu_device_get_serial_number, NULL);
220
fd496ca8 221/**
b98c6299 222 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
223 *
224 * @dev: drm_device pointer
225 *
b98c6299 226 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
227 * otherwise return false.
228 */
b98c6299 229bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
230{
231 struct amdgpu_device *adev = drm_to_adev(dev);
232
b98c6299 233 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
234 return true;
235 return false;
236}
237
e3ecdffa 238/**
0330b848 239 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
240 *
241 * @dev: drm_device pointer
242 *
b98c6299 243 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
244 * otherwise return false.
245 */
31af062a 246bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 247{
1348969a 248 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 249
b98c6299
AD
250 if (adev->has_pr3 ||
251 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
252 return true;
253 return false;
254}
255
a69cba42
AD
256/**
257 * amdgpu_device_supports_baco - Does the device support BACO
258 *
259 * @dev: drm_device pointer
260 *
261 * Returns true if the device supporte BACO,
262 * otherwise return false.
263 */
264bool amdgpu_device_supports_baco(struct drm_device *dev)
265{
1348969a 266 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
267
268 return amdgpu_asic_supports_baco(adev);
269}
270
3fa8f89d
S
271/**
272 * amdgpu_device_supports_smart_shift - Is the device dGPU with
273 * smart shift support
274 *
275 * @dev: drm_device pointer
276 *
277 * Returns true if the device is a dGPU with Smart Shift support,
278 * otherwise returns false.
279 */
280bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
281{
282 return (amdgpu_device_supports_boco(dev) &&
283 amdgpu_acpi_is_power_shift_control_supported());
284}
285
6e3cd2a9
MCC
286/*
287 * VRAM access helper functions
288 */
289
e35e2b11 290/**
048af66b 291 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
e35e2b11
TY
292 *
293 * @adev: amdgpu_device pointer
294 * @pos: offset of the buffer in vram
295 * @buf: virtual address of the buffer in system memory
296 * @size: read/write size, sizeof(@buf) must > @size
297 * @write: true - write to vram, otherwise - read from vram
298 */
048af66b
KW
299void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
300 void *buf, size_t size, bool write)
e35e2b11 301{
e35e2b11 302 unsigned long flags;
048af66b
KW
303 uint32_t hi = ~0, tmp = 0;
304 uint32_t *data = buf;
ce05ac56 305 uint64_t last;
f89f8c6b 306 int idx;
ce05ac56 307
f89f8c6b
AG
308 if (!drm_dev_enter(&adev->ddev, &idx))
309 return;
9d11eb0d 310
048af66b
KW
311 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
312
313 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
314 for (last = pos + size; pos < last; pos += 4) {
315 tmp = pos >> 31;
316
317 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
318 if (tmp != hi) {
319 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
320 hi = tmp;
321 }
322 if (write)
323 WREG32_NO_KIQ(mmMM_DATA, *data++);
324 else
325 *data++ = RREG32_NO_KIQ(mmMM_DATA);
326 }
327
328 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
329 drm_dev_exit(idx);
330}
331
332/**
333 * amdgpu_device_vram_access - access vram by vram aperature
334 *
335 * @adev: amdgpu_device pointer
336 * @pos: offset of the buffer in vram
337 * @buf: virtual address of the buffer in system memory
338 * @size: read/write size, sizeof(@buf) must > @size
339 * @write: true - write to vram, otherwise - read from vram
340 *
341 * The return value means how many bytes have been transferred.
342 */
343size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
344 void *buf, size_t size, bool write)
345{
9d11eb0d 346#ifdef CONFIG_64BIT
048af66b
KW
347 void __iomem *addr;
348 size_t count = 0;
349 uint64_t last;
350
351 if (!adev->mman.aper_base_kaddr)
352 return 0;
353
9d11eb0d
CK
354 last = min(pos + size, adev->gmc.visible_vram_size);
355 if (last > pos) {
048af66b
KW
356 addr = adev->mman.aper_base_kaddr + pos;
357 count = last - pos;
9d11eb0d
CK
358
359 if (write) {
360 memcpy_toio(addr, buf, count);
361 mb();
810085dd 362 amdgpu_device_flush_hdp(adev, NULL);
9d11eb0d 363 } else {
810085dd 364 amdgpu_device_invalidate_hdp(adev, NULL);
9d11eb0d
CK
365 mb();
366 memcpy_fromio(buf, addr, count);
367 }
368
9d11eb0d 369 }
048af66b
KW
370
371 return count;
372#else
373 return 0;
9d11eb0d 374#endif
048af66b 375}
9d11eb0d 376
048af66b
KW
377/**
378 * amdgpu_device_vram_access - read/write a buffer in vram
379 *
380 * @adev: amdgpu_device pointer
381 * @pos: offset of the buffer in vram
382 * @buf: virtual address of the buffer in system memory
383 * @size: read/write size, sizeof(@buf) must > @size
384 * @write: true - write to vram, otherwise - read from vram
385 */
386void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
387 void *buf, size_t size, bool write)
388{
389 size_t count;
e35e2b11 390
048af66b
KW
391 /* try to using vram apreature to access vram first */
392 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
393 size -= count;
394 if (size) {
395 /* using MM to access rest vram */
396 pos += count;
397 buf += count;
398 amdgpu_device_mm_access(adev, pos, buf, size, write);
e35e2b11
TY
399 }
400}
401
d38ceaf9 402/*
f7ee1874 403 * register access helper functions.
d38ceaf9 404 */
56b53c0b
DL
405
406/* Check if hw access should be skipped because of hotplug or device error */
407bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
408{
7afefb81 409 if (adev->no_hw_access)
56b53c0b
DL
410 return true;
411
412#ifdef CONFIG_LOCKDEP
413 /*
414 * This is a bit complicated to understand, so worth a comment. What we assert
415 * here is that the GPU reset is not running on another thread in parallel.
416 *
417 * For this we trylock the read side of the reset semaphore, if that succeeds
418 * we know that the reset is not running in paralell.
419 *
420 * If the trylock fails we assert that we are either already holding the read
421 * side of the lock or are the reset thread itself and hold the write side of
422 * the lock.
423 */
424 if (in_task()) {
425 if (down_read_trylock(&adev->reset_sem))
426 up_read(&adev->reset_sem);
427 else
428 lockdep_assert_held(&adev->reset_sem);
429 }
430#endif
431 return false;
432}
433
e3ecdffa 434/**
f7ee1874 435 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
436 *
437 * @adev: amdgpu_device pointer
438 * @reg: dword aligned register offset
439 * @acc_flags: access flags which require special behavior
440 *
441 * Returns the 32 bit value from the offset specified.
442 */
f7ee1874
HZ
443uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
444 uint32_t reg, uint32_t acc_flags)
d38ceaf9 445{
f4b373f4
TSD
446 uint32_t ret;
447
56b53c0b 448 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
449 return 0;
450
f7ee1874
HZ
451 if ((reg * 4) < adev->rmmio_size) {
452 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
453 amdgpu_sriov_runtime(adev) &&
454 down_read_trylock(&adev->reset_sem)) {
455 ret = amdgpu_kiq_rreg(adev, reg);
456 up_read(&adev->reset_sem);
457 } else {
458 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
459 }
460 } else {
461 ret = adev->pcie_rreg(adev, reg * 4);
81202807 462 }
bc992ba5 463
f7ee1874 464 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 465
f4b373f4 466 return ret;
d38ceaf9
AD
467}
468
421a2a30
ML
469/*
470 * MMIO register read with bytes helper functions
471 * @offset:bytes offset from MMIO start
472 *
473*/
474
e3ecdffa
AD
475/**
476 * amdgpu_mm_rreg8 - read a memory mapped IO register
477 *
478 * @adev: amdgpu_device pointer
479 * @offset: byte aligned register offset
480 *
481 * Returns the 8 bit value from the offset specified.
482 */
7cbbc745
AG
483uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
484{
56b53c0b 485 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
486 return 0;
487
421a2a30
ML
488 if (offset < adev->rmmio_size)
489 return (readb(adev->rmmio + offset));
490 BUG();
491}
492
493/*
494 * MMIO register write with bytes helper functions
495 * @offset:bytes offset from MMIO start
496 * @value: the value want to be written to the register
497 *
498*/
e3ecdffa
AD
499/**
500 * amdgpu_mm_wreg8 - read a memory mapped IO register
501 *
502 * @adev: amdgpu_device pointer
503 * @offset: byte aligned register offset
504 * @value: 8 bit value to write
505 *
506 * Writes the value specified to the offset specified.
507 */
7cbbc745
AG
508void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
509{
56b53c0b 510 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
511 return;
512
421a2a30
ML
513 if (offset < adev->rmmio_size)
514 writeb(value, adev->rmmio + offset);
515 else
516 BUG();
517}
518
e3ecdffa 519/**
f7ee1874 520 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
521 *
522 * @adev: amdgpu_device pointer
523 * @reg: dword aligned register offset
524 * @v: 32 bit value to write to the register
525 * @acc_flags: access flags which require special behavior
526 *
527 * Writes the value specified to the offset specified.
528 */
f7ee1874
HZ
529void amdgpu_device_wreg(struct amdgpu_device *adev,
530 uint32_t reg, uint32_t v,
531 uint32_t acc_flags)
d38ceaf9 532{
56b53c0b 533 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
534 return;
535
f7ee1874
HZ
536 if ((reg * 4) < adev->rmmio_size) {
537 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
538 amdgpu_sriov_runtime(adev) &&
539 down_read_trylock(&adev->reset_sem)) {
540 amdgpu_kiq_wreg(adev, reg, v);
541 up_read(&adev->reset_sem);
542 } else {
543 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
544 }
545 } else {
546 adev->pcie_wreg(adev, reg * 4, v);
81202807 547 }
bc992ba5 548
f7ee1874 549 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 550}
d38ceaf9 551
2e0cc4d4
ML
552/*
553 * amdgpu_mm_wreg_mmio_rlc - write register either with mmio or with RLC path if in range
554 *
555 * this function is invoked only the debugfs register access
556 * */
f7ee1874
HZ
557void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
558 uint32_t reg, uint32_t v)
2e0cc4d4 559{
56b53c0b 560 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
561 return;
562
2e0cc4d4 563 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
564 adev->gfx.rlc.funcs &&
565 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4 566 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
1a4772d9 567 return adev->gfx.rlc.funcs->sriov_wreg(adev, reg, v, 0, 0);
f7ee1874
HZ
568 } else {
569 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 570 }
d38ceaf9
AD
571}
572
d38ceaf9
AD
573/**
574 * amdgpu_mm_rdoorbell - read a doorbell dword
575 *
576 * @adev: amdgpu_device pointer
577 * @index: doorbell index
578 *
579 * Returns the value in the doorbell aperture at the
580 * requested doorbell index (CIK).
581 */
582u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
583{
56b53c0b 584 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
585 return 0;
586
d38ceaf9
AD
587 if (index < adev->doorbell.num_doorbells) {
588 return readl(adev->doorbell.ptr + index);
589 } else {
590 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
591 return 0;
592 }
593}
594
595/**
596 * amdgpu_mm_wdoorbell - write a doorbell dword
597 *
598 * @adev: amdgpu_device pointer
599 * @index: doorbell index
600 * @v: value to write
601 *
602 * Writes @v to the doorbell aperture at the
603 * requested doorbell index (CIK).
604 */
605void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
606{
56b53c0b 607 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
608 return;
609
d38ceaf9
AD
610 if (index < adev->doorbell.num_doorbells) {
611 writel(v, adev->doorbell.ptr + index);
612 } else {
613 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
614 }
615}
616
832be404
KW
617/**
618 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
619 *
620 * @adev: amdgpu_device pointer
621 * @index: doorbell index
622 *
623 * Returns the value in the doorbell aperture at the
624 * requested doorbell index (VEGA10+).
625 */
626u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
627{
56b53c0b 628 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
629 return 0;
630
832be404
KW
631 if (index < adev->doorbell.num_doorbells) {
632 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
633 } else {
634 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
635 return 0;
636 }
637}
638
639/**
640 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
641 *
642 * @adev: amdgpu_device pointer
643 * @index: doorbell index
644 * @v: value to write
645 *
646 * Writes @v to the doorbell aperture at the
647 * requested doorbell index (VEGA10+).
648 */
649void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
650{
56b53c0b 651 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
652 return;
653
832be404
KW
654 if (index < adev->doorbell.num_doorbells) {
655 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
656 } else {
657 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
658 }
659}
660
1bba3683
HZ
661/**
662 * amdgpu_device_indirect_rreg - read an indirect register
663 *
664 * @adev: amdgpu_device pointer
665 * @pcie_index: mmio register offset
666 * @pcie_data: mmio register offset
22f453fb 667 * @reg_addr: indirect register address to read from
1bba3683
HZ
668 *
669 * Returns the value of indirect register @reg_addr
670 */
671u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
672 u32 pcie_index, u32 pcie_data,
673 u32 reg_addr)
674{
675 unsigned long flags;
676 u32 r;
677 void __iomem *pcie_index_offset;
678 void __iomem *pcie_data_offset;
679
680 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
681 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
682 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
683
684 writel(reg_addr, pcie_index_offset);
685 readl(pcie_index_offset);
686 r = readl(pcie_data_offset);
687 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
688
689 return r;
690}
691
692/**
693 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
694 *
695 * @adev: amdgpu_device pointer
696 * @pcie_index: mmio register offset
697 * @pcie_data: mmio register offset
22f453fb 698 * @reg_addr: indirect register address to read from
1bba3683
HZ
699 *
700 * Returns the value of indirect register @reg_addr
701 */
702u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
703 u32 pcie_index, u32 pcie_data,
704 u32 reg_addr)
705{
706 unsigned long flags;
707 u64 r;
708 void __iomem *pcie_index_offset;
709 void __iomem *pcie_data_offset;
710
711 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
712 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
713 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
714
715 /* read low 32 bits */
716 writel(reg_addr, pcie_index_offset);
717 readl(pcie_index_offset);
718 r = readl(pcie_data_offset);
719 /* read high 32 bits */
720 writel(reg_addr + 4, pcie_index_offset);
721 readl(pcie_index_offset);
722 r |= ((u64)readl(pcie_data_offset) << 32);
723 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
724
725 return r;
726}
727
728/**
729 * amdgpu_device_indirect_wreg - write an indirect register address
730 *
731 * @adev: amdgpu_device pointer
732 * @pcie_index: mmio register offset
733 * @pcie_data: mmio register offset
734 * @reg_addr: indirect register offset
735 * @reg_data: indirect register data
736 *
737 */
738void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
739 u32 pcie_index, u32 pcie_data,
740 u32 reg_addr, u32 reg_data)
741{
742 unsigned long flags;
743 void __iomem *pcie_index_offset;
744 void __iomem *pcie_data_offset;
745
746 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
747 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
748 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
749
750 writel(reg_addr, pcie_index_offset);
751 readl(pcie_index_offset);
752 writel(reg_data, pcie_data_offset);
753 readl(pcie_data_offset);
754 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
755}
756
757/**
758 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
759 *
760 * @adev: amdgpu_device pointer
761 * @pcie_index: mmio register offset
762 * @pcie_data: mmio register offset
763 * @reg_addr: indirect register offset
764 * @reg_data: indirect register data
765 *
766 */
767void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
768 u32 pcie_index, u32 pcie_data,
769 u32 reg_addr, u64 reg_data)
770{
771 unsigned long flags;
772 void __iomem *pcie_index_offset;
773 void __iomem *pcie_data_offset;
774
775 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
776 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
777 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
778
779 /* write low 32 bits */
780 writel(reg_addr, pcie_index_offset);
781 readl(pcie_index_offset);
782 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
783 readl(pcie_data_offset);
784 /* write high 32 bits */
785 writel(reg_addr + 4, pcie_index_offset);
786 readl(pcie_index_offset);
787 writel((u32)(reg_data >> 32), pcie_data_offset);
788 readl(pcie_data_offset);
789 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
790}
791
d38ceaf9
AD
792/**
793 * amdgpu_invalid_rreg - dummy reg read function
794 *
982a820b 795 * @adev: amdgpu_device pointer
d38ceaf9
AD
796 * @reg: offset of register
797 *
798 * Dummy register read function. Used for register blocks
799 * that certain asics don't have (all asics).
800 * Returns the value in the register.
801 */
802static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
803{
804 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
805 BUG();
806 return 0;
807}
808
809/**
810 * amdgpu_invalid_wreg - dummy reg write function
811 *
982a820b 812 * @adev: amdgpu_device pointer
d38ceaf9
AD
813 * @reg: offset of register
814 * @v: value to write to the register
815 *
816 * Dummy register read function. Used for register blocks
817 * that certain asics don't have (all asics).
818 */
819static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
820{
821 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
822 reg, v);
823 BUG();
824}
825
4fa1c6a6
TZ
826/**
827 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
828 *
982a820b 829 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
830 * @reg: offset of register
831 *
832 * Dummy register read function. Used for register blocks
833 * that certain asics don't have (all asics).
834 * Returns the value in the register.
835 */
836static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
837{
838 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
839 BUG();
840 return 0;
841}
842
843/**
844 * amdgpu_invalid_wreg64 - dummy reg write function
845 *
982a820b 846 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
847 * @reg: offset of register
848 * @v: value to write to the register
849 *
850 * Dummy register read function. Used for register blocks
851 * that certain asics don't have (all asics).
852 */
853static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
854{
855 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
856 reg, v);
857 BUG();
858}
859
d38ceaf9
AD
860/**
861 * amdgpu_block_invalid_rreg - dummy reg read function
862 *
982a820b 863 * @adev: amdgpu_device pointer
d38ceaf9
AD
864 * @block: offset of instance
865 * @reg: offset of register
866 *
867 * Dummy register read function. Used for register blocks
868 * that certain asics don't have (all asics).
869 * Returns the value in the register.
870 */
871static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
872 uint32_t block, uint32_t reg)
873{
874 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
875 reg, block);
876 BUG();
877 return 0;
878}
879
880/**
881 * amdgpu_block_invalid_wreg - dummy reg write function
882 *
982a820b 883 * @adev: amdgpu_device pointer
d38ceaf9
AD
884 * @block: offset of instance
885 * @reg: offset of register
886 * @v: value to write to the register
887 *
888 * Dummy register read function. Used for register blocks
889 * that certain asics don't have (all asics).
890 */
891static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
892 uint32_t block,
893 uint32_t reg, uint32_t v)
894{
895 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
896 reg, block, v);
897 BUG();
898}
899
4d2997ab
AD
900/**
901 * amdgpu_device_asic_init - Wrapper for atom asic_init
902 *
982a820b 903 * @adev: amdgpu_device pointer
4d2997ab
AD
904 *
905 * Does any asic specific work and then calls atom asic init.
906 */
907static int amdgpu_device_asic_init(struct amdgpu_device *adev)
908{
909 amdgpu_asic_pre_asic_init(adev);
910
911 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
912}
913
e3ecdffa
AD
914/**
915 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
916 *
982a820b 917 * @adev: amdgpu_device pointer
e3ecdffa
AD
918 *
919 * Allocates a scratch page of VRAM for use by various things in the
920 * driver.
921 */
06ec9070 922static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 923{
a4a02777
CK
924 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
925 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
926 &adev->vram_scratch.robj,
927 &adev->vram_scratch.gpu_addr,
928 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
929}
930
e3ecdffa
AD
931/**
932 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
933 *
982a820b 934 * @adev: amdgpu_device pointer
e3ecdffa
AD
935 *
936 * Frees the VRAM scratch page.
937 */
06ec9070 938static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 939{
078af1a3 940 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
941}
942
943/**
9c3f2b54 944 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
945 *
946 * @adev: amdgpu_device pointer
947 * @registers: pointer to the register array
948 * @array_size: size of the register array
949 *
950 * Programs an array or registers with and and or masks.
951 * This is a helper for setting golden registers.
952 */
9c3f2b54
AD
953void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
954 const u32 *registers,
955 const u32 array_size)
d38ceaf9
AD
956{
957 u32 tmp, reg, and_mask, or_mask;
958 int i;
959
960 if (array_size % 3)
961 return;
962
963 for (i = 0; i < array_size; i +=3) {
964 reg = registers[i + 0];
965 and_mask = registers[i + 1];
966 or_mask = registers[i + 2];
967
968 if (and_mask == 0xffffffff) {
969 tmp = or_mask;
970 } else {
971 tmp = RREG32(reg);
972 tmp &= ~and_mask;
e0d07657
HZ
973 if (adev->family >= AMDGPU_FAMILY_AI)
974 tmp |= (or_mask & and_mask);
975 else
976 tmp |= or_mask;
d38ceaf9
AD
977 }
978 WREG32(reg, tmp);
979 }
980}
981
e3ecdffa
AD
982/**
983 * amdgpu_device_pci_config_reset - reset the GPU
984 *
985 * @adev: amdgpu_device pointer
986 *
987 * Resets the GPU using the pci config reset sequence.
988 * Only applicable to asics prior to vega10.
989 */
8111c387 990void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
991{
992 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
993}
994
af484df8
AD
995/**
996 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
997 *
998 * @adev: amdgpu_device pointer
999 *
1000 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1001 */
1002int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1003{
1004 return pci_reset_function(adev->pdev);
1005}
1006
d38ceaf9
AD
1007/*
1008 * GPU doorbell aperture helpers function.
1009 */
1010/**
06ec9070 1011 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
1012 *
1013 * @adev: amdgpu_device pointer
1014 *
1015 * Init doorbell driver information (CIK)
1016 * Returns 0 on success, error on failure.
1017 */
06ec9070 1018static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 1019{
6585661d 1020
705e519e
CK
1021 /* No doorbell on SI hardware generation */
1022 if (adev->asic_type < CHIP_BONAIRE) {
1023 adev->doorbell.base = 0;
1024 adev->doorbell.size = 0;
1025 adev->doorbell.num_doorbells = 0;
1026 adev->doorbell.ptr = NULL;
1027 return 0;
1028 }
1029
d6895ad3
CK
1030 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1031 return -EINVAL;
1032
22357775
AD
1033 amdgpu_asic_init_doorbell_index(adev);
1034
d38ceaf9
AD
1035 /* doorbell bar mapping */
1036 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1037 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1038
edf600da 1039 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
9564f192 1040 adev->doorbell_index.max_assignment+1);
d38ceaf9
AD
1041 if (adev->doorbell.num_doorbells == 0)
1042 return -EINVAL;
1043
ec3db8a6 1044 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
88dc26e4
OZ
1045 * paging queue doorbell use the second page. The
1046 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1047 * doorbells are in the first page. So with paging queue enabled,
1048 * the max num_doorbells should + 1 page (0x400 in dword)
ec3db8a6
PY
1049 */
1050 if (adev->asic_type >= CHIP_VEGA10)
88dc26e4 1051 adev->doorbell.num_doorbells += 0x400;
ec3db8a6 1052
8972e5d2
CK
1053 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1054 adev->doorbell.num_doorbells *
1055 sizeof(u32));
1056 if (adev->doorbell.ptr == NULL)
d38ceaf9 1057 return -ENOMEM;
d38ceaf9
AD
1058
1059 return 0;
1060}
1061
1062/**
06ec9070 1063 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
1064 *
1065 * @adev: amdgpu_device pointer
1066 *
1067 * Tear down doorbell driver information (CIK)
1068 */
06ec9070 1069static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1070{
1071 iounmap(adev->doorbell.ptr);
1072 adev->doorbell.ptr = NULL;
1073}
1074
22cb0164 1075
d38ceaf9
AD
1076
1077/*
06ec9070 1078 * amdgpu_device_wb_*()
455a7bc2 1079 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1080 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1081 */
1082
1083/**
06ec9070 1084 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1085 *
1086 * @adev: amdgpu_device pointer
1087 *
1088 * Disables Writeback and frees the Writeback memory (all asics).
1089 * Used at driver shutdown.
1090 */
06ec9070 1091static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1092{
1093 if (adev->wb.wb_obj) {
a76ed485
AD
1094 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1095 &adev->wb.gpu_addr,
1096 (void **)&adev->wb.wb);
d38ceaf9
AD
1097 adev->wb.wb_obj = NULL;
1098 }
1099}
1100
1101/**
06ec9070 1102 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
d38ceaf9
AD
1103 *
1104 * @adev: amdgpu_device pointer
1105 *
455a7bc2 1106 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1107 * Used at driver startup.
1108 * Returns 0 on success or an -error on failure.
1109 */
06ec9070 1110static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1111{
1112 int r;
1113
1114 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1115 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1116 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1117 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1118 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1119 (void **)&adev->wb.wb);
d38ceaf9
AD
1120 if (r) {
1121 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1122 return r;
1123 }
d38ceaf9
AD
1124
1125 adev->wb.num_wb = AMDGPU_MAX_WB;
1126 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1127
1128 /* clear wb memory */
73469585 1129 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1130 }
1131
1132 return 0;
1133}
1134
1135/**
131b4b36 1136 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1137 *
1138 * @adev: amdgpu_device pointer
1139 * @wb: wb index
1140 *
1141 * Allocate a wb slot for use by the driver (all asics).
1142 * Returns 0 on success or -EINVAL on failure.
1143 */
131b4b36 1144int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1145{
1146 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1147
97407b63 1148 if (offset < adev->wb.num_wb) {
7014285a 1149 __set_bit(offset, adev->wb.used);
63ae07ca 1150 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1151 return 0;
1152 } else {
1153 return -EINVAL;
1154 }
1155}
1156
d38ceaf9 1157/**
131b4b36 1158 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1159 *
1160 * @adev: amdgpu_device pointer
1161 * @wb: wb index
1162 *
1163 * Free a wb slot allocated for use by the driver (all asics)
1164 */
131b4b36 1165void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1166{
73469585 1167 wb >>= 3;
d38ceaf9 1168 if (wb < adev->wb.num_wb)
73469585 1169 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1170}
1171
d6895ad3
CK
1172/**
1173 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1174 *
1175 * @adev: amdgpu_device pointer
1176 *
1177 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1178 * to fail, but if any of the BARs is not accessible after the size we abort
1179 * driver loading by returning -ENODEV.
1180 */
1181int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1182{
453f617a 1183 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1184 struct pci_bus *root;
1185 struct resource *res;
1186 unsigned i;
d6895ad3
CK
1187 u16 cmd;
1188 int r;
1189
0c03b912 1190 /* Bypass for VF */
1191 if (amdgpu_sriov_vf(adev))
1192 return 0;
1193
b7221f2b
AD
1194 /* skip if the bios has already enabled large BAR */
1195 if (adev->gmc.real_vram_size &&
1196 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1197 return 0;
1198
31b8adab
CK
1199 /* Check if the root BUS has 64bit memory resources */
1200 root = adev->pdev->bus;
1201 while (root->parent)
1202 root = root->parent;
1203
1204 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1205 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1206 res->start > 0x100000000ull)
1207 break;
1208 }
1209
1210 /* Trying to resize is pointless without a root hub window above 4GB */
1211 if (!res)
1212 return 0;
1213
453f617a
ND
1214 /* Limit the BAR size to what is available */
1215 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1216 rbar_size);
1217
d6895ad3
CK
1218 /* Disable memory decoding while we change the BAR addresses and size */
1219 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1220 pci_write_config_word(adev->pdev, PCI_COMMAND,
1221 cmd & ~PCI_COMMAND_MEMORY);
1222
1223 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 1224 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
1225 if (adev->asic_type >= CHIP_BONAIRE)
1226 pci_release_resource(adev->pdev, 2);
1227
1228 pci_release_resource(adev->pdev, 0);
1229
1230 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1231 if (r == -ENOSPC)
1232 DRM_INFO("Not enough PCI address space for a large BAR.");
1233 else if (r && r != -ENOTSUPP)
1234 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1235
1236 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1237
1238 /* When the doorbell or fb BAR isn't available we have no chance of
1239 * using the device.
1240 */
06ec9070 1241 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
1242 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1243 return -ENODEV;
1244
1245 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1246
1247 return 0;
1248}
a05502e5 1249
d38ceaf9
AD
1250/*
1251 * GPU helpers function.
1252 */
1253/**
39c640c0 1254 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1255 *
1256 * @adev: amdgpu_device pointer
1257 *
c836fec5
JQ
1258 * Check if the asic has been initialized (all asics) at driver startup
1259 * or post is needed if hw reset is performed.
1260 * Returns true if need or false if not.
d38ceaf9 1261 */
39c640c0 1262bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1263{
1264 uint32_t reg;
1265
bec86378
ML
1266 if (amdgpu_sriov_vf(adev))
1267 return false;
1268
1269 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1270 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1271 * some old smc fw still need driver do vPost otherwise gpu hang, while
1272 * those smc fw version above 22.15 doesn't have this flaw, so we force
1273 * vpost executed for smc version below 22.15
bec86378
ML
1274 */
1275 if (adev->asic_type == CHIP_FIJI) {
1276 int err;
1277 uint32_t fw_ver;
1278 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1279 /* force vPost if error occured */
1280 if (err)
1281 return true;
1282
1283 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1284 if (fw_ver < 0x00160e00)
1285 return true;
bec86378 1286 }
bec86378 1287 }
91fe77eb 1288
e3c1b071 1289 /* Don't post if we need to reset whole hive on init */
1290 if (adev->gmc.xgmi.pending_reset)
1291 return false;
1292
91fe77eb 1293 if (adev->has_hw_reset) {
1294 adev->has_hw_reset = false;
1295 return true;
1296 }
1297
1298 /* bios scratch used on CIK+ */
1299 if (adev->asic_type >= CHIP_BONAIRE)
1300 return amdgpu_atombios_scratch_need_asic_init(adev);
1301
1302 /* check MEM_SIZE for older asics */
1303 reg = amdgpu_asic_get_config_memsize(adev);
1304
1305 if ((reg != 0) && (reg != 0xffffffff))
1306 return false;
1307
1308 return true;
bec86378
ML
1309}
1310
d38ceaf9
AD
1311/* if we get transitioned to only one device, take VGA back */
1312/**
06ec9070 1313 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9 1314 *
bf44e8ce 1315 * @pdev: PCI device pointer
d38ceaf9
AD
1316 * @state: enable/disable vga decode
1317 *
1318 * Enable/disable vga decode (all asics).
1319 * Returns VGA resource flags.
1320 */
bf44e8ce
CH
1321static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1322 bool state)
d38ceaf9 1323{
bf44e8ce 1324 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
d38ceaf9
AD
1325 amdgpu_asic_set_vga_state(adev, state);
1326 if (state)
1327 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1328 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1329 else
1330 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1331}
1332
e3ecdffa
AD
1333/**
1334 * amdgpu_device_check_block_size - validate the vm block size
1335 *
1336 * @adev: amdgpu_device pointer
1337 *
1338 * Validates the vm block size specified via module parameter.
1339 * The vm block size defines number of bits in page table versus page directory,
1340 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1341 * page table and the remaining bits are in the page directory.
1342 */
06ec9070 1343static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1344{
1345 /* defines number of bits in page table versus page directory,
1346 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1347 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
1348 if (amdgpu_vm_block_size == -1)
1349 return;
a1adf8be 1350
bab4fee7 1351 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1352 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1353 amdgpu_vm_block_size);
97489129 1354 amdgpu_vm_block_size = -1;
a1adf8be 1355 }
a1adf8be
CZ
1356}
1357
e3ecdffa
AD
1358/**
1359 * amdgpu_device_check_vm_size - validate the vm size
1360 *
1361 * @adev: amdgpu_device pointer
1362 *
1363 * Validates the vm size in GB specified via module parameter.
1364 * The VM size is the size of the GPU virtual memory space in GB.
1365 */
06ec9070 1366static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1367{
64dab074
AD
1368 /* no need to check the default value */
1369 if (amdgpu_vm_size == -1)
1370 return;
1371
83ca145d
ZJ
1372 if (amdgpu_vm_size < 1) {
1373 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1374 amdgpu_vm_size);
f3368128 1375 amdgpu_vm_size = -1;
83ca145d 1376 }
83ca145d
ZJ
1377}
1378
7951e376
RZ
1379static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1380{
1381 struct sysinfo si;
a9d4fe2f 1382 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1383 uint64_t total_memory;
1384 uint64_t dram_size_seven_GB = 0x1B8000000;
1385 uint64_t dram_size_three_GB = 0xB8000000;
1386
1387 if (amdgpu_smu_memory_pool_size == 0)
1388 return;
1389
1390 if (!is_os_64) {
1391 DRM_WARN("Not 64-bit OS, feature not supported\n");
1392 goto def_value;
1393 }
1394 si_meminfo(&si);
1395 total_memory = (uint64_t)si.totalram * si.mem_unit;
1396
1397 if ((amdgpu_smu_memory_pool_size == 1) ||
1398 (amdgpu_smu_memory_pool_size == 2)) {
1399 if (total_memory < dram_size_three_GB)
1400 goto def_value1;
1401 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1402 (amdgpu_smu_memory_pool_size == 8)) {
1403 if (total_memory < dram_size_seven_GB)
1404 goto def_value1;
1405 } else {
1406 DRM_WARN("Smu memory pool size not supported\n");
1407 goto def_value;
1408 }
1409 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1410
1411 return;
1412
1413def_value1:
1414 DRM_WARN("No enough system memory\n");
1415def_value:
1416 adev->pm.smu_prv_buffer_size = 0;
1417}
1418
9f6a7857
HR
1419static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1420{
1421 if (!(adev->flags & AMD_IS_APU) ||
1422 adev->asic_type < CHIP_RAVEN)
1423 return 0;
1424
1425 switch (adev->asic_type) {
1426 case CHIP_RAVEN:
1427 if (adev->pdev->device == 0x15dd)
1428 adev->apu_flags |= AMD_APU_IS_RAVEN;
1429 if (adev->pdev->device == 0x15d8)
1430 adev->apu_flags |= AMD_APU_IS_PICASSO;
1431 break;
1432 case CHIP_RENOIR:
1433 if ((adev->pdev->device == 0x1636) ||
1434 (adev->pdev->device == 0x164c))
1435 adev->apu_flags |= AMD_APU_IS_RENOIR;
1436 else
1437 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1438 break;
1439 case CHIP_VANGOGH:
1440 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1441 break;
1442 case CHIP_YELLOW_CARP:
1443 break;
d0f56dc2
TZ
1444 case CHIP_CYAN_SKILLFISH:
1445 if (adev->pdev->device == 0x13FE)
1446 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1447 break;
9f6a7857
HR
1448 default:
1449 return -EINVAL;
1450 }
1451
1452 return 0;
1453}
1454
d38ceaf9 1455/**
06ec9070 1456 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1457 *
1458 * @adev: amdgpu_device pointer
1459 *
1460 * Validates certain module parameters and updates
1461 * the associated values used by the driver (all asics).
1462 */
912dfc84 1463static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1464{
5b011235
CZ
1465 if (amdgpu_sched_jobs < 4) {
1466 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1467 amdgpu_sched_jobs);
1468 amdgpu_sched_jobs = 4;
76117507 1469 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
1470 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1471 amdgpu_sched_jobs);
1472 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1473 }
d38ceaf9 1474
83e74db6 1475 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1476 /* gart size must be greater or equal to 32M */
1477 dev_warn(adev->dev, "gart size (%d) too small\n",
1478 amdgpu_gart_size);
83e74db6 1479 amdgpu_gart_size = -1;
d38ceaf9
AD
1480 }
1481
36d38372 1482 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1483 /* gtt size must be greater or equal to 32M */
36d38372
CK
1484 dev_warn(adev->dev, "gtt size (%d) too small\n",
1485 amdgpu_gtt_size);
1486 amdgpu_gtt_size = -1;
d38ceaf9
AD
1487 }
1488
d07f14be
RH
1489 /* valid range is between 4 and 9 inclusive */
1490 if (amdgpu_vm_fragment_size != -1 &&
1491 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1492 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1493 amdgpu_vm_fragment_size = -1;
1494 }
1495
5d5bd5e3
KW
1496 if (amdgpu_sched_hw_submission < 2) {
1497 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1498 amdgpu_sched_hw_submission);
1499 amdgpu_sched_hw_submission = 2;
1500 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1501 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1502 amdgpu_sched_hw_submission);
1503 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1504 }
1505
7951e376
RZ
1506 amdgpu_device_check_smu_prv_buffer_size(adev);
1507
06ec9070 1508 amdgpu_device_check_vm_size(adev);
d38ceaf9 1509
06ec9070 1510 amdgpu_device_check_block_size(adev);
6a7f76e7 1511
19aede77 1512 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1513
c6252390 1514 amdgpu_gmc_tmz_set(adev);
01a8dcec 1515
9b498efa
AD
1516 amdgpu_gmc_noretry_set(adev);
1517
e3c00faa 1518 return 0;
d38ceaf9
AD
1519}
1520
1521/**
1522 * amdgpu_switcheroo_set_state - set switcheroo state
1523 *
1524 * @pdev: pci dev pointer
1694467b 1525 * @state: vga_switcheroo state
d38ceaf9
AD
1526 *
1527 * Callback for the switcheroo driver. Suspends or resumes the
1528 * the asics before or after it is powered up using ACPI methods.
1529 */
8aba21b7
LT
1530static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1531 enum vga_switcheroo_state state)
d38ceaf9
AD
1532{
1533 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1534 int r;
d38ceaf9 1535
b98c6299 1536 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1537 return;
1538
1539 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1540 pr_info("switched on\n");
d38ceaf9
AD
1541 /* don't suspend or resume card normally */
1542 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1543
8f66090b
TZ
1544 pci_set_power_state(pdev, PCI_D0);
1545 amdgpu_device_load_pci_state(pdev);
1546 r = pci_enable_device(pdev);
de185019
AD
1547 if (r)
1548 DRM_WARN("pci_enable_device failed (%d)\n", r);
1549 amdgpu_device_resume(dev, true);
d38ceaf9 1550
d38ceaf9 1551 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1552 } else {
dd4fa6c1 1553 pr_info("switched off\n");
d38ceaf9 1554 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1555 amdgpu_device_suspend(dev, true);
8f66090b 1556 amdgpu_device_cache_pci_state(pdev);
de185019 1557 /* Shut down the device */
8f66090b
TZ
1558 pci_disable_device(pdev);
1559 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1560 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1561 }
1562}
1563
1564/**
1565 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1566 *
1567 * @pdev: pci dev pointer
1568 *
1569 * Callback for the switcheroo driver. Check of the switcheroo
1570 * state can be changed.
1571 * Returns true if the state can be changed, false if not.
1572 */
1573static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1574{
1575 struct drm_device *dev = pci_get_drvdata(pdev);
1576
1577 /*
1578 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1579 * locking inversion with the driver load path. And the access here is
1580 * completely racy anyway. So don't bother with locking for now.
1581 */
7e13ad89 1582 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1583}
1584
1585static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1586 .set_gpu_state = amdgpu_switcheroo_set_state,
1587 .reprobe = NULL,
1588 .can_switch = amdgpu_switcheroo_can_switch,
1589};
1590
e3ecdffa
AD
1591/**
1592 * amdgpu_device_ip_set_clockgating_state - set the CG state
1593 *
87e3f136 1594 * @dev: amdgpu_device pointer
e3ecdffa
AD
1595 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1596 * @state: clockgating state (gate or ungate)
1597 *
1598 * Sets the requested clockgating state for all instances of
1599 * the hardware IP specified.
1600 * Returns the error code from the last instance.
1601 */
43fa561f 1602int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1603 enum amd_ip_block_type block_type,
1604 enum amd_clockgating_state state)
d38ceaf9 1605{
43fa561f 1606 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1607 int i, r = 0;
1608
1609 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1610 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1611 continue;
c722865a
RZ
1612 if (adev->ip_blocks[i].version->type != block_type)
1613 continue;
1614 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1615 continue;
1616 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1617 (void *)adev, state);
1618 if (r)
1619 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1620 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1621 }
1622 return r;
1623}
1624
e3ecdffa
AD
1625/**
1626 * amdgpu_device_ip_set_powergating_state - set the PG state
1627 *
87e3f136 1628 * @dev: amdgpu_device pointer
e3ecdffa
AD
1629 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1630 * @state: powergating state (gate or ungate)
1631 *
1632 * Sets the requested powergating state for all instances of
1633 * the hardware IP specified.
1634 * Returns the error code from the last instance.
1635 */
43fa561f 1636int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1637 enum amd_ip_block_type block_type,
1638 enum amd_powergating_state state)
d38ceaf9 1639{
43fa561f 1640 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1641 int i, r = 0;
1642
1643 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1644 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1645 continue;
c722865a
RZ
1646 if (adev->ip_blocks[i].version->type != block_type)
1647 continue;
1648 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1649 continue;
1650 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1651 (void *)adev, state);
1652 if (r)
1653 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1654 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1655 }
1656 return r;
1657}
1658
e3ecdffa
AD
1659/**
1660 * amdgpu_device_ip_get_clockgating_state - get the CG state
1661 *
1662 * @adev: amdgpu_device pointer
1663 * @flags: clockgating feature flags
1664 *
1665 * Walks the list of IPs on the device and updates the clockgating
1666 * flags for each IP.
1667 * Updates @flags with the feature flags for each hardware IP where
1668 * clockgating is enabled.
1669 */
2990a1fc
AD
1670void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1671 u32 *flags)
6cb2d4e4
HR
1672{
1673 int i;
1674
1675 for (i = 0; i < adev->num_ip_blocks; i++) {
1676 if (!adev->ip_blocks[i].status.valid)
1677 continue;
1678 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1679 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1680 }
1681}
1682
e3ecdffa
AD
1683/**
1684 * amdgpu_device_ip_wait_for_idle - wait for idle
1685 *
1686 * @adev: amdgpu_device pointer
1687 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1688 *
1689 * Waits for the request hardware IP to be idle.
1690 * Returns 0 for success or a negative error code on failure.
1691 */
2990a1fc
AD
1692int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1693 enum amd_ip_block_type block_type)
5dbbb60b
AD
1694{
1695 int i, r;
1696
1697 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1698 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1699 continue;
a1255107
AD
1700 if (adev->ip_blocks[i].version->type == block_type) {
1701 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1702 if (r)
1703 return r;
1704 break;
1705 }
1706 }
1707 return 0;
1708
1709}
1710
e3ecdffa
AD
1711/**
1712 * amdgpu_device_ip_is_idle - is the hardware IP idle
1713 *
1714 * @adev: amdgpu_device pointer
1715 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1716 *
1717 * Check if the hardware IP is idle or not.
1718 * Returns true if it the IP is idle, false if not.
1719 */
2990a1fc
AD
1720bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1721 enum amd_ip_block_type block_type)
5dbbb60b
AD
1722{
1723 int i;
1724
1725 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1726 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1727 continue;
a1255107
AD
1728 if (adev->ip_blocks[i].version->type == block_type)
1729 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1730 }
1731 return true;
1732
1733}
1734
e3ecdffa
AD
1735/**
1736 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1737 *
1738 * @adev: amdgpu_device pointer
87e3f136 1739 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1740 *
1741 * Returns a pointer to the hardware IP block structure
1742 * if it exists for the asic, otherwise NULL.
1743 */
2990a1fc
AD
1744struct amdgpu_ip_block *
1745amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1746 enum amd_ip_block_type type)
d38ceaf9
AD
1747{
1748 int i;
1749
1750 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1751 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1752 return &adev->ip_blocks[i];
1753
1754 return NULL;
1755}
1756
1757/**
2990a1fc 1758 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1759 *
1760 * @adev: amdgpu_device pointer
5fc3aeeb 1761 * @type: enum amd_ip_block_type
d38ceaf9
AD
1762 * @major: major version
1763 * @minor: minor version
1764 *
1765 * return 0 if equal or greater
1766 * return 1 if smaller or the ip_block doesn't exist
1767 */
2990a1fc
AD
1768int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1769 enum amd_ip_block_type type,
1770 u32 major, u32 minor)
d38ceaf9 1771{
2990a1fc 1772 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1773
a1255107
AD
1774 if (ip_block && ((ip_block->version->major > major) ||
1775 ((ip_block->version->major == major) &&
1776 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1777 return 0;
1778
1779 return 1;
1780}
1781
a1255107 1782/**
2990a1fc 1783 * amdgpu_device_ip_block_add
a1255107
AD
1784 *
1785 * @adev: amdgpu_device pointer
1786 * @ip_block_version: pointer to the IP to add
1787 *
1788 * Adds the IP block driver information to the collection of IPs
1789 * on the asic.
1790 */
2990a1fc
AD
1791int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1792 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1793{
1794 if (!ip_block_version)
1795 return -EINVAL;
1796
7bd939d0
LG
1797 switch (ip_block_version->type) {
1798 case AMD_IP_BLOCK_TYPE_VCN:
1799 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1800 return 0;
1801 break;
1802 case AMD_IP_BLOCK_TYPE_JPEG:
1803 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1804 return 0;
1805 break;
1806 default:
1807 break;
1808 }
1809
e966a725 1810 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1811 ip_block_version->funcs->name);
1812
a1255107
AD
1813 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1814
1815 return 0;
1816}
1817
e3ecdffa
AD
1818/**
1819 * amdgpu_device_enable_virtual_display - enable virtual display feature
1820 *
1821 * @adev: amdgpu_device pointer
1822 *
1823 * Enabled the virtual display feature if the user has enabled it via
1824 * the module parameter virtual_display. This feature provides a virtual
1825 * display hardware on headless boards or in virtualized environments.
1826 * This function parses and validates the configuration string specified by
1827 * the user and configues the virtual display configuration (number of
1828 * virtual connectors, crtcs, etc.) specified.
1829 */
483ef985 1830static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1831{
1832 adev->enable_virtual_display = false;
1833
1834 if (amdgpu_virtual_display) {
8f66090b 1835 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1836 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1837
1838 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1839 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1840 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1841 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1842 if (!strcmp("all", pciaddname)
1843 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1844 long num_crtc;
1845 int res = -1;
1846
9accf2fd 1847 adev->enable_virtual_display = true;
0f66356d
ED
1848
1849 if (pciaddname_tmp)
1850 res = kstrtol(pciaddname_tmp, 10,
1851 &num_crtc);
1852
1853 if (!res) {
1854 if (num_crtc < 1)
1855 num_crtc = 1;
1856 if (num_crtc > 6)
1857 num_crtc = 6;
1858 adev->mode_info.num_crtc = num_crtc;
1859 } else {
1860 adev->mode_info.num_crtc = 1;
1861 }
9accf2fd
ED
1862 break;
1863 }
1864 }
1865
0f66356d
ED
1866 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1867 amdgpu_virtual_display, pci_address_name,
1868 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1869
1870 kfree(pciaddstr);
1871 }
1872}
1873
e3ecdffa
AD
1874/**
1875 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1876 *
1877 * @adev: amdgpu_device pointer
1878 *
1879 * Parses the asic configuration parameters specified in the gpu info
1880 * firmware and makes them availale to the driver for use in configuring
1881 * the asic.
1882 * Returns 0 on success, -EINVAL on failure.
1883 */
e2a75f88
AD
1884static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1885{
e2a75f88 1886 const char *chip_name;
c0a43457 1887 char fw_name[40];
e2a75f88
AD
1888 int err;
1889 const struct gpu_info_firmware_header_v1_0 *hdr;
1890
ab4fe3e1
HR
1891 adev->firmware.gpu_info_fw = NULL;
1892
72de33f8 1893 if (adev->mman.discovery_bin) {
258620d0 1894 amdgpu_discovery_get_gfx_info(adev);
cc375d8c
TY
1895
1896 /*
1897 * FIXME: The bounding box is still needed by Navi12, so
1898 * temporarily read it from gpu_info firmware. Should be droped
1899 * when DAL no longer needs it.
1900 */
1901 if (adev->asic_type != CHIP_NAVI12)
1902 return 0;
258620d0
AD
1903 }
1904
e2a75f88 1905 switch (adev->asic_type) {
e2a75f88
AD
1906#ifdef CONFIG_DRM_AMDGPU_SI
1907 case CHIP_VERDE:
1908 case CHIP_TAHITI:
1909 case CHIP_PITCAIRN:
1910 case CHIP_OLAND:
1911 case CHIP_HAINAN:
1912#endif
1913#ifdef CONFIG_DRM_AMDGPU_CIK
1914 case CHIP_BONAIRE:
1915 case CHIP_HAWAII:
1916 case CHIP_KAVERI:
1917 case CHIP_KABINI:
1918 case CHIP_MULLINS:
1919#endif
da87c30b
AD
1920 case CHIP_TOPAZ:
1921 case CHIP_TONGA:
1922 case CHIP_FIJI:
1923 case CHIP_POLARIS10:
1924 case CHIP_POLARIS11:
1925 case CHIP_POLARIS12:
1926 case CHIP_VEGAM:
1927 case CHIP_CARRIZO:
1928 case CHIP_STONEY:
27c0bc71 1929 case CHIP_VEGA20:
44b3253a 1930 case CHIP_ALDEBARAN:
84d244a3
JC
1931 case CHIP_SIENNA_CICHLID:
1932 case CHIP_NAVY_FLOUNDER:
eac88a5f 1933 case CHIP_DIMGREY_CAVEFISH:
0e5f4b09 1934 case CHIP_BEIGE_GOBY:
e2a75f88
AD
1935 default:
1936 return 0;
1937 case CHIP_VEGA10:
1938 chip_name = "vega10";
1939 break;
3f76dced
AD
1940 case CHIP_VEGA12:
1941 chip_name = "vega12";
1942 break;
2d2e5e7e 1943 case CHIP_RAVEN:
54f78a76 1944 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1945 chip_name = "raven2";
54f78a76 1946 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1947 chip_name = "picasso";
54c4d17e
FX
1948 else
1949 chip_name = "raven";
2d2e5e7e 1950 break;
65e60f6e
LM
1951 case CHIP_ARCTURUS:
1952 chip_name = "arcturus";
1953 break;
b51a26a0 1954 case CHIP_RENOIR:
2e62f0b5
PL
1955 if (adev->apu_flags & AMD_APU_IS_RENOIR)
1956 chip_name = "renoir";
1957 else
1958 chip_name = "green_sardine";
b51a26a0 1959 break;
23c6268e
HR
1960 case CHIP_NAVI10:
1961 chip_name = "navi10";
1962 break;
ed42cfe1
XY
1963 case CHIP_NAVI14:
1964 chip_name = "navi14";
1965 break;
42b325e5
XY
1966 case CHIP_NAVI12:
1967 chip_name = "navi12";
1968 break;
4e52a9f8
HR
1969 case CHIP_VANGOGH:
1970 chip_name = "vangogh";
1971 break;
8bf84f60
AL
1972 case CHIP_YELLOW_CARP:
1973 chip_name = "yellow_carp";
1974 break;
e2a75f88
AD
1975 }
1976
1977 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 1978 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
1979 if (err) {
1980 dev_err(adev->dev,
1981 "Failed to load gpu_info firmware \"%s\"\n",
1982 fw_name);
1983 goto out;
1984 }
ab4fe3e1 1985 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
1986 if (err) {
1987 dev_err(adev->dev,
1988 "Failed to validate gpu_info firmware \"%s\"\n",
1989 fw_name);
1990 goto out;
1991 }
1992
ab4fe3e1 1993 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1994 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1995
1996 switch (hdr->version_major) {
1997 case 1:
1998 {
1999 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 2000 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
2001 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2002
cc375d8c
TY
2003 /*
2004 * Should be droped when DAL no longer needs it.
2005 */
2006 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
2007 goto parse_soc_bounding_box;
2008
b5ab16bf
AD
2009 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2010 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2011 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2012 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 2013 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
2014 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2015 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2016 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2017 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2018 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 2019 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
2020 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2021 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
2022 adev->gfx.cu_info.max_waves_per_simd =
2023 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2024 adev->gfx.cu_info.max_scratch_slots_per_cu =
2025 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2026 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 2027 if (hdr->version_minor >= 1) {
35c2e910
HZ
2028 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2029 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2030 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2031 adev->gfx.config.num_sc_per_sh =
2032 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2033 adev->gfx.config.num_packer_per_sc =
2034 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2035 }
ec51d3fa
XY
2036
2037parse_soc_bounding_box:
ec51d3fa
XY
2038 /*
2039 * soc bounding box info is not integrated in disocovery table,
258620d0 2040 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 2041 */
48321c3d
HW
2042 if (hdr->version_minor == 2) {
2043 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2044 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2045 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2046 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2047 }
e2a75f88
AD
2048 break;
2049 }
2050 default:
2051 dev_err(adev->dev,
2052 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2053 err = -EINVAL;
2054 goto out;
2055 }
2056out:
e2a75f88
AD
2057 return err;
2058}
2059
e3ecdffa
AD
2060/**
2061 * amdgpu_device_ip_early_init - run early init for hardware IPs
2062 *
2063 * @adev: amdgpu_device pointer
2064 *
2065 * Early initialization pass for hardware IPs. The hardware IPs that make
2066 * up each asic are discovered each IP's early_init callback is run. This
2067 * is the first stage in initializing the asic.
2068 * Returns 0 on success, negative error code on failure.
2069 */
06ec9070 2070static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 2071{
aaa36a97 2072 int i, r;
d38ceaf9 2073
483ef985 2074 amdgpu_device_enable_virtual_display(adev);
a6be7570 2075
00a979f3 2076 if (amdgpu_sriov_vf(adev)) {
00a979f3 2077 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
2078 if (r)
2079 return r;
00a979f3
WS
2080 }
2081
d38ceaf9 2082 switch (adev->asic_type) {
33f34802
KW
2083#ifdef CONFIG_DRM_AMDGPU_SI
2084 case CHIP_VERDE:
2085 case CHIP_TAHITI:
2086 case CHIP_PITCAIRN:
2087 case CHIP_OLAND:
2088 case CHIP_HAINAN:
295d0daf 2089 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
2090 r = si_set_ip_blocks(adev);
2091 if (r)
2092 return r;
2093 break;
2094#endif
a2e73f56
AD
2095#ifdef CONFIG_DRM_AMDGPU_CIK
2096 case CHIP_BONAIRE:
2097 case CHIP_HAWAII:
2098 case CHIP_KAVERI:
2099 case CHIP_KABINI:
2100 case CHIP_MULLINS:
e1ad2d53 2101 if (adev->flags & AMD_IS_APU)
a2e73f56 2102 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
2103 else
2104 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
2105
2106 r = cik_set_ip_blocks(adev);
2107 if (r)
2108 return r;
2109 break;
2110#endif
da87c30b
AD
2111 case CHIP_TOPAZ:
2112 case CHIP_TONGA:
2113 case CHIP_FIJI:
2114 case CHIP_POLARIS10:
2115 case CHIP_POLARIS11:
2116 case CHIP_POLARIS12:
2117 case CHIP_VEGAM:
2118 case CHIP_CARRIZO:
2119 case CHIP_STONEY:
2120 if (adev->flags & AMD_IS_APU)
2121 adev->family = AMDGPU_FAMILY_CZ;
2122 else
2123 adev->family = AMDGPU_FAMILY_VI;
2124
2125 r = vi_set_ip_blocks(adev);
2126 if (r)
2127 return r;
2128 break;
e48a3cd9
AD
2129 case CHIP_VEGA10:
2130 case CHIP_VEGA12:
e4bd8170 2131 case CHIP_VEGA20:
e48a3cd9 2132 case CHIP_RAVEN:
61cf44c1 2133 case CHIP_ARCTURUS:
b51a26a0 2134 case CHIP_RENOIR:
c00a18ec 2135 case CHIP_ALDEBARAN:
70534d1e 2136 if (adev->flags & AMD_IS_APU)
2ca8a5d2
CZ
2137 adev->family = AMDGPU_FAMILY_RV;
2138 else
2139 adev->family = AMDGPU_FAMILY_AI;
460826e6
KW
2140
2141 r = soc15_set_ip_blocks(adev);
2142 if (r)
2143 return r;
2144 break;
0a5b8c7b 2145 case CHIP_NAVI10:
7ecb5cd4 2146 case CHIP_NAVI14:
4808cf9c 2147 case CHIP_NAVI12:
11e8aef5 2148 case CHIP_SIENNA_CICHLID:
41f446bf 2149 case CHIP_NAVY_FLOUNDER:
144722fa 2150 case CHIP_DIMGREY_CAVEFISH:
b41f5b7a 2151 case CHIP_BEIGE_GOBY:
4e52a9f8 2152 case CHIP_VANGOGH:
8bf84f60 2153 case CHIP_YELLOW_CARP:
6e80eacd 2154 case CHIP_CYAN_SKILLFISH:
4e52a9f8
HR
2155 if (adev->asic_type == CHIP_VANGOGH)
2156 adev->family = AMDGPU_FAMILY_VGH;
8bf84f60
AL
2157 else if (adev->asic_type == CHIP_YELLOW_CARP)
2158 adev->family = AMDGPU_FAMILY_YC;
4e52a9f8
HR
2159 else
2160 adev->family = AMDGPU_FAMILY_NV;
0a5b8c7b
HR
2161
2162 r = nv_set_ip_blocks(adev);
2163 if (r)
2164 return r;
2165 break;
d38ceaf9
AD
2166 default:
2167 /* FIXME: not supported yet */
2168 return -EINVAL;
2169 }
2170
1884734a 2171 amdgpu_amdkfd_device_probe(adev);
2172
3b94fb10 2173 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2174 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2175 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2176 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2177 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2178
d38ceaf9
AD
2179 for (i = 0; i < adev->num_ip_blocks; i++) {
2180 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
2181 DRM_ERROR("disabled ip block: %d <%s>\n",
2182 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2183 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2184 } else {
a1255107
AD
2185 if (adev->ip_blocks[i].version->funcs->early_init) {
2186 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2187 if (r == -ENOENT) {
a1255107 2188 adev->ip_blocks[i].status.valid = false;
2c1a2784 2189 } else if (r) {
a1255107
AD
2190 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2191 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2192 return r;
2c1a2784 2193 } else {
a1255107 2194 adev->ip_blocks[i].status.valid = true;
2c1a2784 2195 }
974e6b64 2196 } else {
a1255107 2197 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2198 }
d38ceaf9 2199 }
21a249ca
AD
2200 /* get the vbios after the asic_funcs are set up */
2201 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2202 r = amdgpu_device_parse_gpu_info_fw(adev);
2203 if (r)
2204 return r;
2205
21a249ca
AD
2206 /* Read BIOS */
2207 if (!amdgpu_get_bios(adev))
2208 return -EINVAL;
2209
2210 r = amdgpu_atombios_init(adev);
2211 if (r) {
2212 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2213 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2214 return r;
2215 }
77eabc6f
PJZ
2216
2217 /*get pf2vf msg info at it's earliest time*/
2218 if (amdgpu_sriov_vf(adev))
2219 amdgpu_virt_init_data_exchange(adev);
2220
21a249ca 2221 }
d38ceaf9
AD
2222 }
2223
395d1fb9
NH
2224 adev->cg_flags &= amdgpu_cg_mask;
2225 adev->pg_flags &= amdgpu_pg_mask;
2226
d38ceaf9
AD
2227 return 0;
2228}
2229
0a4f2520
RZ
2230static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2231{
2232 int i, r;
2233
2234 for (i = 0; i < adev->num_ip_blocks; i++) {
2235 if (!adev->ip_blocks[i].status.sw)
2236 continue;
2237 if (adev->ip_blocks[i].status.hw)
2238 continue;
2239 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2240 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2241 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2242 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2243 if (r) {
2244 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2245 adev->ip_blocks[i].version->funcs->name, r);
2246 return r;
2247 }
2248 adev->ip_blocks[i].status.hw = true;
2249 }
2250 }
2251
2252 return 0;
2253}
2254
2255static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2256{
2257 int i, r;
2258
2259 for (i = 0; i < adev->num_ip_blocks; i++) {
2260 if (!adev->ip_blocks[i].status.sw)
2261 continue;
2262 if (adev->ip_blocks[i].status.hw)
2263 continue;
2264 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2265 if (r) {
2266 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2267 adev->ip_blocks[i].version->funcs->name, r);
2268 return r;
2269 }
2270 adev->ip_blocks[i].status.hw = true;
2271 }
2272
2273 return 0;
2274}
2275
7a3e0bb2
RZ
2276static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2277{
2278 int r = 0;
2279 int i;
80f41f84 2280 uint32_t smu_version;
7a3e0bb2
RZ
2281
2282 if (adev->asic_type >= CHIP_VEGA10) {
2283 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2284 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2285 continue;
2286
e3c1b071 2287 if (!adev->ip_blocks[i].status.sw)
2288 continue;
2289
482f0e53
ML
2290 /* no need to do the fw loading again if already done*/
2291 if (adev->ip_blocks[i].status.hw == true)
2292 break;
2293
53b3f8f4 2294 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2295 r = adev->ip_blocks[i].version->funcs->resume(adev);
2296 if (r) {
2297 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2298 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2299 return r;
2300 }
2301 } else {
2302 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2303 if (r) {
2304 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2305 adev->ip_blocks[i].version->funcs->name, r);
2306 return r;
7a3e0bb2 2307 }
7a3e0bb2 2308 }
482f0e53
ML
2309
2310 adev->ip_blocks[i].status.hw = true;
2311 break;
7a3e0bb2
RZ
2312 }
2313 }
482f0e53 2314
8973d9ec
ED
2315 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2316 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2317
80f41f84 2318 return r;
7a3e0bb2
RZ
2319}
2320
e3ecdffa
AD
2321/**
2322 * amdgpu_device_ip_init - run init for hardware IPs
2323 *
2324 * @adev: amdgpu_device pointer
2325 *
2326 * Main initialization pass for hardware IPs. The list of all the hardware
2327 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2328 * are run. sw_init initializes the software state associated with each IP
2329 * and hw_init initializes the hardware associated with each IP.
2330 * Returns 0 on success, negative error code on failure.
2331 */
06ec9070 2332static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2333{
2334 int i, r;
2335
c030f2e4 2336 r = amdgpu_ras_init(adev);
2337 if (r)
2338 return r;
2339
d38ceaf9 2340 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2341 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2342 continue;
a1255107 2343 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2344 if (r) {
a1255107
AD
2345 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2346 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2347 goto init_failed;
2c1a2784 2348 }
a1255107 2349 adev->ip_blocks[i].status.sw = true;
bfca0289 2350
d38ceaf9 2351 /* need to do gmc hw init early so we can allocate gpu mem */
a1255107 2352 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
06ec9070 2353 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
2354 if (r) {
2355 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 2356 goto init_failed;
2c1a2784 2357 }
a1255107 2358 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2359 if (r) {
2360 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2361 goto init_failed;
2c1a2784 2362 }
06ec9070 2363 r = amdgpu_device_wb_init(adev);
2c1a2784 2364 if (r) {
06ec9070 2365 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2366 goto init_failed;
2c1a2784 2367 }
a1255107 2368 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2369
2370 /* right after GMC hw init, we create CSA */
f92d5c61 2371 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
2372 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2373 AMDGPU_GEM_DOMAIN_VRAM,
2374 AMDGPU_CSA_SIZE);
2493664f
ML
2375 if (r) {
2376 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2377 goto init_failed;
2493664f
ML
2378 }
2379 }
d38ceaf9
AD
2380 }
2381 }
2382
c9ffa427
YT
2383 if (amdgpu_sriov_vf(adev))
2384 amdgpu_virt_init_data_exchange(adev);
2385
533aed27
AG
2386 r = amdgpu_ib_pool_init(adev);
2387 if (r) {
2388 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2389 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2390 goto init_failed;
2391 }
2392
c8963ea4
RZ
2393 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2394 if (r)
72d3f592 2395 goto init_failed;
0a4f2520
RZ
2396
2397 r = amdgpu_device_ip_hw_init_phase1(adev);
2398 if (r)
72d3f592 2399 goto init_failed;
0a4f2520 2400
7a3e0bb2
RZ
2401 r = amdgpu_device_fw_loading(adev);
2402 if (r)
72d3f592 2403 goto init_failed;
7a3e0bb2 2404
0a4f2520
RZ
2405 r = amdgpu_device_ip_hw_init_phase2(adev);
2406 if (r)
72d3f592 2407 goto init_failed;
d38ceaf9 2408
121a2bc6
AG
2409 /*
2410 * retired pages will be loaded from eeprom and reserved here,
2411 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2412 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2413 * for I2C communication which only true at this point.
b82e65a9
GC
2414 *
2415 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2416 * failure from bad gpu situation and stop amdgpu init process
2417 * accordingly. For other failed cases, it will still release all
2418 * the resource and print error message, rather than returning one
2419 * negative value to upper level.
121a2bc6
AG
2420 *
2421 * Note: theoretically, this should be called before all vram allocations
2422 * to protect retired page from abusing
2423 */
b82e65a9
GC
2424 r = amdgpu_ras_recovery_init(adev);
2425 if (r)
2426 goto init_failed;
121a2bc6 2427
3e2e2ab5
HZ
2428 if (adev->gmc.xgmi.num_physical_nodes > 1)
2429 amdgpu_xgmi_add_device(adev);
e3c1b071 2430
2431 /* Don't init kfd if whole hive need to be reset during init */
2432 if (!adev->gmc.xgmi.pending_reset)
2433 amdgpu_amdkfd_device_init(adev);
c6332b97 2434
bd607166
KR
2435 amdgpu_fru_get_product_info(adev);
2436
72d3f592 2437init_failed:
c9ffa427 2438 if (amdgpu_sriov_vf(adev))
c6332b97 2439 amdgpu_virt_release_full_gpu(adev, true);
2440
72d3f592 2441 return r;
d38ceaf9
AD
2442}
2443
e3ecdffa
AD
2444/**
2445 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2446 *
2447 * @adev: amdgpu_device pointer
2448 *
2449 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2450 * this function before a GPU reset. If the value is retained after a
2451 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2452 */
06ec9070 2453static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2454{
2455 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2456}
2457
e3ecdffa
AD
2458/**
2459 * amdgpu_device_check_vram_lost - check if vram is valid
2460 *
2461 * @adev: amdgpu_device pointer
2462 *
2463 * Checks the reset magic value written to the gart pointer in VRAM.
2464 * The driver calls this after a GPU reset to see if the contents of
2465 * VRAM is lost or now.
2466 * returns true if vram is lost, false if not.
2467 */
06ec9070 2468static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2469{
dadce777
EQ
2470 if (memcmp(adev->gart.ptr, adev->reset_magic,
2471 AMDGPU_RESET_MAGIC_NUM))
2472 return true;
2473
53b3f8f4 2474 if (!amdgpu_in_reset(adev))
dadce777
EQ
2475 return false;
2476
2477 /*
2478 * For all ASICs with baco/mode1 reset, the VRAM is
2479 * always assumed to be lost.
2480 */
2481 switch (amdgpu_asic_reset_method(adev)) {
2482 case AMD_RESET_METHOD_BACO:
2483 case AMD_RESET_METHOD_MODE1:
2484 return true;
2485 default:
2486 return false;
2487 }
0c49e0b8
CZ
2488}
2489
e3ecdffa 2490/**
1112a46b 2491 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2492 *
2493 * @adev: amdgpu_device pointer
b8b72130 2494 * @state: clockgating state (gate or ungate)
e3ecdffa 2495 *
e3ecdffa 2496 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2497 * set_clockgating_state callbacks are run.
2498 * Late initialization pass enabling clockgating for hardware IPs.
2499 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2500 * Returns 0 on success, negative error code on failure.
2501 */
fdd34271 2502
5d89bb2d
LL
2503int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2504 enum amd_clockgating_state state)
d38ceaf9 2505{
1112a46b 2506 int i, j, r;
d38ceaf9 2507
4a2ba394
SL
2508 if (amdgpu_emu_mode == 1)
2509 return 0;
2510
1112a46b
RZ
2511 for (j = 0; j < adev->num_ip_blocks; j++) {
2512 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2513 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2514 continue;
5d70a549
PV
2515 /* skip CG for GFX on S0ix */
2516 if (adev->in_s0ix &&
2517 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2518 continue;
4a446d55 2519 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2520 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2521 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2522 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2523 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2524 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2525 /* enable clockgating to save power */
a1255107 2526 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2527 state);
4a446d55
AD
2528 if (r) {
2529 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2530 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2531 return r;
2532 }
b0b00ff1 2533 }
d38ceaf9 2534 }
06b18f61 2535
c9f96fd5
RZ
2536 return 0;
2537}
2538
5d89bb2d
LL
2539int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2540 enum amd_powergating_state state)
c9f96fd5 2541{
1112a46b 2542 int i, j, r;
06b18f61 2543
c9f96fd5
RZ
2544 if (amdgpu_emu_mode == 1)
2545 return 0;
2546
1112a46b
RZ
2547 for (j = 0; j < adev->num_ip_blocks; j++) {
2548 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2549 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2550 continue;
5d70a549
PV
2551 /* skip PG for GFX on S0ix */
2552 if (adev->in_s0ix &&
2553 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2554 continue;
c9f96fd5
RZ
2555 /* skip CG for VCE/UVD, it's handled specially */
2556 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2557 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2558 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2559 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2560 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2561 /* enable powergating to save power */
2562 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2563 state);
c9f96fd5
RZ
2564 if (r) {
2565 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2566 adev->ip_blocks[i].version->funcs->name, r);
2567 return r;
2568 }
2569 }
2570 }
2dc80b00
S
2571 return 0;
2572}
2573
beff74bc
AD
2574static int amdgpu_device_enable_mgpu_fan_boost(void)
2575{
2576 struct amdgpu_gpu_instance *gpu_ins;
2577 struct amdgpu_device *adev;
2578 int i, ret = 0;
2579
2580 mutex_lock(&mgpu_info.mutex);
2581
2582 /*
2583 * MGPU fan boost feature should be enabled
2584 * only when there are two or more dGPUs in
2585 * the system
2586 */
2587 if (mgpu_info.num_dgpu < 2)
2588 goto out;
2589
2590 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2591 gpu_ins = &(mgpu_info.gpu_ins[i]);
2592 adev = gpu_ins->adev;
2593 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2594 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2595 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2596 if (ret)
2597 break;
2598
2599 gpu_ins->mgpu_fan_enabled = 1;
2600 }
2601 }
2602
2603out:
2604 mutex_unlock(&mgpu_info.mutex);
2605
2606 return ret;
2607}
2608
e3ecdffa
AD
2609/**
2610 * amdgpu_device_ip_late_init - run late init for hardware IPs
2611 *
2612 * @adev: amdgpu_device pointer
2613 *
2614 * Late initialization pass for hardware IPs. The list of all the hardware
2615 * IPs that make up the asic is walked and the late_init callbacks are run.
2616 * late_init covers any special initialization that an IP requires
2617 * after all of the have been initialized or something that needs to happen
2618 * late in the init process.
2619 * Returns 0 on success, negative error code on failure.
2620 */
06ec9070 2621static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2622{
60599a03 2623 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2624 int i = 0, r;
2625
2626 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2627 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2628 continue;
2629 if (adev->ip_blocks[i].version->funcs->late_init) {
2630 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2631 if (r) {
2632 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2633 adev->ip_blocks[i].version->funcs->name, r);
2634 return r;
2635 }
2dc80b00 2636 }
73f847db 2637 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2638 }
2639
a891d239
DL
2640 amdgpu_ras_set_error_query_ready(adev, true);
2641
1112a46b
RZ
2642 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2643 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2644
06ec9070 2645 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2646
beff74bc
AD
2647 r = amdgpu_device_enable_mgpu_fan_boost();
2648 if (r)
2649 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2650
2d02893f 2651 /* For XGMI + passthrough configuration on arcturus, enable light SBR */
2652 if (adev->asic_type == CHIP_ARCTURUS &&
2653 amdgpu_passthrough(adev) &&
2654 adev->gmc.xgmi.num_physical_nodes > 1)
2655 smu_set_light_sbr(&adev->smu, true);
60599a03
EQ
2656
2657 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2658 mutex_lock(&mgpu_info.mutex);
2659
2660 /*
2661 * Reset device p-state to low as this was booted with high.
2662 *
2663 * This should be performed only after all devices from the same
2664 * hive get initialized.
2665 *
2666 * However, it's unknown how many device in the hive in advance.
2667 * As this is counted one by one during devices initializations.
2668 *
2669 * So, we wait for all XGMI interlinked devices initialized.
2670 * This may bring some delays as those devices may come from
2671 * different hives. But that should be OK.
2672 */
2673 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2674 for (i = 0; i < mgpu_info.num_gpu; i++) {
2675 gpu_instance = &(mgpu_info.gpu_ins[i]);
2676 if (gpu_instance->adev->flags & AMD_IS_APU)
2677 continue;
2678
d84a430d
JK
2679 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2680 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2681 if (r) {
2682 DRM_ERROR("pstate setting failed (%d).\n", r);
2683 break;
2684 }
2685 }
2686 }
2687
2688 mutex_unlock(&mgpu_info.mutex);
2689 }
2690
d38ceaf9
AD
2691 return 0;
2692}
2693
e9669fb7 2694static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
d38ceaf9
AD
2695{
2696 int i, r;
2697
e9669fb7
AG
2698 for (i = 0; i < adev->num_ip_blocks; i++) {
2699 if (!adev->ip_blocks[i].version->funcs->early_fini)
2700 continue;
5278a159 2701
e9669fb7
AG
2702 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2703 if (r) {
2704 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2705 adev->ip_blocks[i].version->funcs->name, r);
2706 }
2707 }
c030f2e4 2708
e9669fb7 2709 amdgpu_amdkfd_suspend(adev, false);
a82400b5 2710
05df1f01 2711 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2712 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2713
3e96dbfd
AD
2714 /* need to disable SMC first */
2715 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2716 if (!adev->ip_blocks[i].status.hw)
3e96dbfd 2717 continue;
fdd34271 2718 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
a1255107 2719 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
3e96dbfd
AD
2720 /* XXX handle errors */
2721 if (r) {
2722 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
a1255107 2723 adev->ip_blocks[i].version->funcs->name, r);
3e96dbfd 2724 }
a1255107 2725 adev->ip_blocks[i].status.hw = false;
3e96dbfd
AD
2726 break;
2727 }
2728 }
2729
d38ceaf9 2730 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2731 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2732 continue;
8201a67a 2733
a1255107 2734 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2735 /* XXX handle errors */
2c1a2784 2736 if (r) {
a1255107
AD
2737 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2738 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2739 }
8201a67a 2740
a1255107 2741 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2742 }
2743
e9669fb7
AG
2744 return 0;
2745}
2746
2747/**
2748 * amdgpu_device_ip_fini - run fini for hardware IPs
2749 *
2750 * @adev: amdgpu_device pointer
2751 *
2752 * Main teardown pass for hardware IPs. The list of all the hardware
2753 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2754 * are run. hw_fini tears down the hardware associated with each IP
2755 * and sw_fini tears down any software state associated with each IP.
2756 * Returns 0 on success, negative error code on failure.
2757 */
2758static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2759{
2760 int i, r;
2761
2762 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2763 amdgpu_virt_release_ras_err_handler_data(adev);
2764
2765 amdgpu_ras_pre_fini(adev);
2766
2767 if (adev->gmc.xgmi.num_physical_nodes > 1)
2768 amdgpu_xgmi_remove_device(adev);
2769
2770 amdgpu_amdkfd_device_fini_sw(adev);
9950cda2 2771
d38ceaf9 2772 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2773 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2774 continue;
c12aba3a
ML
2775
2776 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2777 amdgpu_ucode_free_bo(adev);
1e256e27 2778 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2779 amdgpu_device_wb_fini(adev);
2780 amdgpu_device_vram_scratch_fini(adev);
533aed27 2781 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2782 }
2783
a1255107 2784 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2785 /* XXX handle errors */
2c1a2784 2786 if (r) {
a1255107
AD
2787 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2788 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2789 }
a1255107
AD
2790 adev->ip_blocks[i].status.sw = false;
2791 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2792 }
2793
a6dcfd9c 2794 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2795 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2796 continue;
a1255107
AD
2797 if (adev->ip_blocks[i].version->funcs->late_fini)
2798 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2799 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2800 }
2801
c030f2e4 2802 amdgpu_ras_fini(adev);
2803
030308fc 2804 if (amdgpu_sriov_vf(adev))
24136135
ML
2805 if (amdgpu_virt_release_full_gpu(adev, false))
2806 DRM_ERROR("failed to release exclusive mode on fini\n");
2493664f 2807
d38ceaf9
AD
2808 return 0;
2809}
2810
e3ecdffa 2811/**
beff74bc 2812 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2813 *
1112a46b 2814 * @work: work_struct.
e3ecdffa 2815 */
beff74bc 2816static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2817{
2818 struct amdgpu_device *adev =
beff74bc 2819 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2820 int r;
2821
2822 r = amdgpu_ib_ring_tests(adev);
2823 if (r)
2824 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2825}
2826
1e317b99
RZ
2827static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2828{
2829 struct amdgpu_device *adev =
2830 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2831
90a92662
MD
2832 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2833 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2834
2835 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2836 adev->gfx.gfx_off_state = true;
1e317b99
RZ
2837}
2838
e3ecdffa 2839/**
e7854a03 2840 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2841 *
2842 * @adev: amdgpu_device pointer
2843 *
2844 * Main suspend function for hardware IPs. The list of all the hardware
2845 * IPs that make up the asic is walked, clockgating is disabled and the
2846 * suspend callbacks are run. suspend puts the hardware and software state
2847 * in each IP into a state suitable for suspend.
2848 * Returns 0 on success, negative error code on failure.
2849 */
e7854a03
AD
2850static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2851{
2852 int i, r;
2853
50ec83f0
AD
2854 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2855 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2856
e7854a03
AD
2857 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2858 if (!adev->ip_blocks[i].status.valid)
2859 continue;
2b9f7848 2860
e7854a03 2861 /* displays are handled separately */
2b9f7848
ND
2862 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2863 continue;
2864
2865 /* XXX handle errors */
2866 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2867 /* XXX handle errors */
2868 if (r) {
2869 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2870 adev->ip_blocks[i].version->funcs->name, r);
2871 return r;
e7854a03 2872 }
2b9f7848
ND
2873
2874 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2875 }
2876
e7854a03
AD
2877 return 0;
2878}
2879
2880/**
2881 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2882 *
2883 * @adev: amdgpu_device pointer
2884 *
2885 * Main suspend function for hardware IPs. The list of all the hardware
2886 * IPs that make up the asic is walked, clockgating is disabled and the
2887 * suspend callbacks are run. suspend puts the hardware and software state
2888 * in each IP into a state suitable for suspend.
2889 * Returns 0 on success, negative error code on failure.
2890 */
2891static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2892{
2893 int i, r;
2894
557f42a2 2895 if (adev->in_s0ix)
34416931 2896 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);
34416931 2897
d38ceaf9 2898 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2899 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2900 continue;
e7854a03
AD
2901 /* displays are handled in phase1 */
2902 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2903 continue;
bff77e86
LM
2904 /* PSP lost connection when err_event_athub occurs */
2905 if (amdgpu_ras_intr_triggered() &&
2906 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2907 adev->ip_blocks[i].status.hw = false;
2908 continue;
2909 }
e3c1b071 2910
2911 /* skip unnecessary suspend if we do not initialize them yet */
2912 if (adev->gmc.xgmi.pending_reset &&
2913 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2914 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2915 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2916 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2917 adev->ip_blocks[i].status.hw = false;
2918 continue;
2919 }
557f42a2 2920
32ff160d
AD
2921 /* skip suspend of gfx and psp for S0ix
2922 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2923 * like at runtime. PSP is also part of the always on hardware
2924 * so no need to suspend it.
2925 */
557f42a2 2926 if (adev->in_s0ix &&
32ff160d
AD
2927 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
2928 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
557f42a2
AD
2929 continue;
2930
d38ceaf9 2931 /* XXX handle errors */
a1255107 2932 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 2933 /* XXX handle errors */
2c1a2784 2934 if (r) {
a1255107
AD
2935 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2936 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2937 }
876923fb 2938 adev->ip_blocks[i].status.hw = false;
a3a09142 2939 /* handle putting the SMC in the appropriate state */
86b93fd6
JZ
2940 if(!amdgpu_sriov_vf(adev)){
2941 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2942 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
2943 if (r) {
2944 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
2945 adev->mp1_state, r);
2946 return r;
2947 }
a3a09142
AD
2948 }
2949 }
d38ceaf9
AD
2950 }
2951
2952 return 0;
2953}
2954
e7854a03
AD
2955/**
2956 * amdgpu_device_ip_suspend - run suspend for hardware IPs
2957 *
2958 * @adev: amdgpu_device pointer
2959 *
2960 * Main suspend function for hardware IPs. The list of all the hardware
2961 * IPs that make up the asic is walked, clockgating is disabled and the
2962 * suspend callbacks are run. suspend puts the hardware and software state
2963 * in each IP into a state suitable for suspend.
2964 * Returns 0 on success, negative error code on failure.
2965 */
2966int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
2967{
2968 int r;
2969
3c73683c
JC
2970 if (amdgpu_sriov_vf(adev)) {
2971 amdgpu_virt_fini_data_exchange(adev);
e7819644 2972 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 2973 }
e7819644 2974
e7854a03
AD
2975 r = amdgpu_device_ip_suspend_phase1(adev);
2976 if (r)
2977 return r;
2978 r = amdgpu_device_ip_suspend_phase2(adev);
2979
e7819644
YT
2980 if (amdgpu_sriov_vf(adev))
2981 amdgpu_virt_release_full_gpu(adev, false);
2982
e7854a03
AD
2983 return r;
2984}
2985
06ec9070 2986static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
2987{
2988 int i, r;
2989
2cb681b6
ML
2990 static enum amd_ip_block_type ip_order[] = {
2991 AMD_IP_BLOCK_TYPE_GMC,
2992 AMD_IP_BLOCK_TYPE_COMMON,
39186aef 2993 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
2994 AMD_IP_BLOCK_TYPE_IH,
2995 };
a90ad3c2 2996
95ea3dbc 2997 for (i = 0; i < adev->num_ip_blocks; i++) {
2cb681b6
ML
2998 int j;
2999 struct amdgpu_ip_block *block;
a90ad3c2 3000
4cd2a96d
J
3001 block = &adev->ip_blocks[i];
3002 block->status.hw = false;
2cb681b6 3003
4cd2a96d 3004 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 3005
4cd2a96d 3006 if (block->version->type != ip_order[j] ||
2cb681b6
ML
3007 !block->status.valid)
3008 continue;
3009
3010 r = block->version->funcs->hw_init(adev);
0aaeefcc 3011 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3012 if (r)
3013 return r;
482f0e53 3014 block->status.hw = true;
a90ad3c2
ML
3015 }
3016 }
3017
3018 return 0;
3019}
3020
06ec9070 3021static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3022{
3023 int i, r;
3024
2cb681b6
ML
3025 static enum amd_ip_block_type ip_order[] = {
3026 AMD_IP_BLOCK_TYPE_SMC,
3027 AMD_IP_BLOCK_TYPE_DCE,
3028 AMD_IP_BLOCK_TYPE_GFX,
3029 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c 3030 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07
JJ
3031 AMD_IP_BLOCK_TYPE_VCE,
3032 AMD_IP_BLOCK_TYPE_VCN
2cb681b6 3033 };
a90ad3c2 3034
2cb681b6
ML
3035 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3036 int j;
3037 struct amdgpu_ip_block *block;
a90ad3c2 3038
2cb681b6
ML
3039 for (j = 0; j < adev->num_ip_blocks; j++) {
3040 block = &adev->ip_blocks[j];
3041
3042 if (block->version->type != ip_order[i] ||
482f0e53
ML
3043 !block->status.valid ||
3044 block->status.hw)
2cb681b6
ML
3045 continue;
3046
895bd048
JZ
3047 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3048 r = block->version->funcs->resume(adev);
3049 else
3050 r = block->version->funcs->hw_init(adev);
3051
0aaeefcc 3052 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3053 if (r)
3054 return r;
482f0e53 3055 block->status.hw = true;
a90ad3c2
ML
3056 }
3057 }
3058
3059 return 0;
3060}
3061
e3ecdffa
AD
3062/**
3063 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3064 *
3065 * @adev: amdgpu_device pointer
3066 *
3067 * First resume function for hardware IPs. The list of all the hardware
3068 * IPs that make up the asic is walked and the resume callbacks are run for
3069 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3070 * after a suspend and updates the software state as necessary. This
3071 * function is also used for restoring the GPU after a GPU reset.
3072 * Returns 0 on success, negative error code on failure.
3073 */
06ec9070 3074static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
3075{
3076 int i, r;
3077
a90ad3c2 3078 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3079 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 3080 continue;
a90ad3c2 3081 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
3082 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3083 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 3084
fcf0649f
CZ
3085 r = adev->ip_blocks[i].version->funcs->resume(adev);
3086 if (r) {
3087 DRM_ERROR("resume of IP block <%s> failed %d\n",
3088 adev->ip_blocks[i].version->funcs->name, r);
3089 return r;
3090 }
482f0e53 3091 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
3092 }
3093 }
3094
3095 return 0;
3096}
3097
e3ecdffa
AD
3098/**
3099 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3100 *
3101 * @adev: amdgpu_device pointer
3102 *
3103 * First resume function for hardware IPs. The list of all the hardware
3104 * IPs that make up the asic is walked and the resume callbacks are run for
3105 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3106 * functional state after a suspend and updates the software state as
3107 * necessary. This function is also used for restoring the GPU after a GPU
3108 * reset.
3109 * Returns 0 on success, negative error code on failure.
3110 */
06ec9070 3111static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
3112{
3113 int i, r;
3114
3115 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3116 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 3117 continue;
fcf0649f 3118 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3119 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
3120 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3121 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 3122 continue;
a1255107 3123 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 3124 if (r) {
a1255107
AD
3125 DRM_ERROR("resume of IP block <%s> failed %d\n",
3126 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 3127 return r;
2c1a2784 3128 }
482f0e53 3129 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
3130 }
3131
3132 return 0;
3133}
3134
e3ecdffa
AD
3135/**
3136 * amdgpu_device_ip_resume - run resume for hardware IPs
3137 *
3138 * @adev: amdgpu_device pointer
3139 *
3140 * Main resume function for hardware IPs. The hardware IPs
3141 * are split into two resume functions because they are
3142 * are also used in in recovering from a GPU reset and some additional
3143 * steps need to be take between them. In this case (S3/S4) they are
3144 * run sequentially.
3145 * Returns 0 on success, negative error code on failure.
3146 */
06ec9070 3147static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
3148{
3149 int r;
3150
06ec9070 3151 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
3152 if (r)
3153 return r;
7a3e0bb2
RZ
3154
3155 r = amdgpu_device_fw_loading(adev);
3156 if (r)
3157 return r;
3158
06ec9070 3159 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3160
3161 return r;
3162}
3163
e3ecdffa
AD
3164/**
3165 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3166 *
3167 * @adev: amdgpu_device pointer
3168 *
3169 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3170 */
4e99a44e 3171static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3172{
6867e1b5
ML
3173 if (amdgpu_sriov_vf(adev)) {
3174 if (adev->is_atom_fw) {
58ff791a 3175 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
6867e1b5
ML
3176 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3177 } else {
3178 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3179 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3180 }
3181
3182 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3183 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3184 }
048765ad
AR
3185}
3186
e3ecdffa
AD
3187/**
3188 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3189 *
3190 * @asic_type: AMD asic type
3191 *
3192 * Check if there is DC (new modesetting infrastructre) support for an asic.
3193 * returns true if DC has support, false if not.
3194 */
4562236b
HW
3195bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3196{
3197 switch (asic_type) {
3198#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3199#if defined(CONFIG_DRM_AMD_DC_SI)
3200 case CHIP_TAHITI:
3201 case CHIP_PITCAIRN:
3202 case CHIP_VERDE:
3203 case CHIP_OLAND:
3204#endif
4562236b 3205 case CHIP_BONAIRE:
0d6fbccb 3206 case CHIP_KAVERI:
367e6687
AD
3207 case CHIP_KABINI:
3208 case CHIP_MULLINS:
d9fda248
HW
3209 /*
3210 * We have systems in the wild with these ASICs that require
3211 * LVDS and VGA support which is not supported with DC.
3212 *
3213 * Fallback to the non-DC driver here by default so as not to
3214 * cause regressions.
3215 */
3216 return amdgpu_dc > 0;
3217 case CHIP_HAWAII:
4562236b
HW
3218 case CHIP_CARRIZO:
3219 case CHIP_STONEY:
4562236b 3220 case CHIP_POLARIS10:
675fd32b 3221 case CHIP_POLARIS11:
2c8ad2d5 3222 case CHIP_POLARIS12:
675fd32b 3223 case CHIP_VEGAM:
4562236b
HW
3224 case CHIP_TONGA:
3225 case CHIP_FIJI:
42f8ffa1 3226 case CHIP_VEGA10:
dca7b401 3227 case CHIP_VEGA12:
c6034aa2 3228 case CHIP_VEGA20:
b86a1aa3 3229#if defined(CONFIG_DRM_AMD_DC_DCN)
fd187853 3230 case CHIP_RAVEN:
b4f199c7 3231 case CHIP_NAVI10:
8fceceb6 3232 case CHIP_NAVI14:
078655d9 3233 case CHIP_NAVI12:
e1c14c43 3234 case CHIP_RENOIR:
81d9bfb8 3235 case CHIP_SIENNA_CICHLID:
a6c5308f 3236 case CHIP_NAVY_FLOUNDER:
7cc656e2 3237 case CHIP_DIMGREY_CAVEFISH:
ddaed58b 3238 case CHIP_BEIGE_GOBY:
84b934bc 3239 case CHIP_VANGOGH:
c8b73f7f 3240 case CHIP_YELLOW_CARP:
42f8ffa1 3241#endif
fd187853 3242 return amdgpu_dc != 0;
4562236b
HW
3243#endif
3244 default:
93b09a9a 3245 if (amdgpu_dc > 0)
044a48f4 3246 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
93b09a9a 3247 "but isn't supported by ASIC, ignoring\n");
4562236b
HW
3248 return false;
3249 }
3250}
3251
3252/**
3253 * amdgpu_device_has_dc_support - check if dc is supported
3254 *
982a820b 3255 * @adev: amdgpu_device pointer
4562236b
HW
3256 *
3257 * Returns true for supported, false for not supported
3258 */
3259bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3260{
abaf210c
AS
3261 if (amdgpu_sriov_vf(adev) ||
3262 adev->enable_virtual_display ||
3263 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
2555039d
XY
3264 return false;
3265
4562236b
HW
3266 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3267}
3268
d4535e2c
AG
3269static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3270{
3271 struct amdgpu_device *adev =
3272 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3273 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3274
c6a6e2db
AG
3275 /* It's a bug to not have a hive within this function */
3276 if (WARN_ON(!hive))
3277 return;
3278
3279 /*
3280 * Use task barrier to synchronize all xgmi reset works across the
3281 * hive. task_barrier_enter and task_barrier_exit will block
3282 * until all the threads running the xgmi reset works reach
3283 * those points. task_barrier_full will do both blocks.
3284 */
3285 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3286
3287 task_barrier_enter(&hive->tb);
4a580877 3288 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3289
3290 if (adev->asic_reset_res)
3291 goto fail;
3292
3293 task_barrier_exit(&hive->tb);
4a580877 3294 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3295
3296 if (adev->asic_reset_res)
3297 goto fail;
43c4d576 3298
8bc7b360
HZ
3299 if (adev->mmhub.ras_funcs &&
3300 adev->mmhub.ras_funcs->reset_ras_error_count)
3301 adev->mmhub.ras_funcs->reset_ras_error_count(adev);
c6a6e2db
AG
3302 } else {
3303
3304 task_barrier_full(&hive->tb);
3305 adev->asic_reset_res = amdgpu_asic_reset(adev);
3306 }
ce316fa5 3307
c6a6e2db 3308fail:
d4535e2c 3309 if (adev->asic_reset_res)
fed184e9 3310 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3311 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3312 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3313}
3314
71f98027
AD
3315static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3316{
3317 char *input = amdgpu_lockup_timeout;
3318 char *timeout_setting = NULL;
3319 int index = 0;
3320 long timeout;
3321 int ret = 0;
3322
3323 /*
67387dfe
AD
3324 * By default timeout for non compute jobs is 10000
3325 * and 60000 for compute jobs.
71f98027 3326 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3327 * jobs are 60000 by default.
71f98027
AD
3328 */
3329 adev->gfx_timeout = msecs_to_jiffies(10000);
3330 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3331 if (amdgpu_sriov_vf(adev))
3332 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3333 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
71f98027 3334 else
67387dfe 3335 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027 3336
f440ff44 3337 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3338 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3339 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3340 ret = kstrtol(timeout_setting, 0, &timeout);
3341 if (ret)
3342 return ret;
3343
3344 if (timeout == 0) {
3345 index++;
3346 continue;
3347 } else if (timeout < 0) {
3348 timeout = MAX_SCHEDULE_TIMEOUT;
3349 } else {
3350 timeout = msecs_to_jiffies(timeout);
3351 }
3352
3353 switch (index++) {
3354 case 0:
3355 adev->gfx_timeout = timeout;
3356 break;
3357 case 1:
3358 adev->compute_timeout = timeout;
3359 break;
3360 case 2:
3361 adev->sdma_timeout = timeout;
3362 break;
3363 case 3:
3364 adev->video_timeout = timeout;
3365 break;
3366 default:
3367 break;
3368 }
3369 }
3370 /*
3371 * There is only one value specified and
3372 * it should apply to all non-compute jobs.
3373 */
bcccee89 3374 if (index == 1) {
71f98027 3375 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3376 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3377 adev->compute_timeout = adev->gfx_timeout;
3378 }
71f98027
AD
3379 }
3380
3381 return ret;
3382}
d4535e2c 3383
77f3a5cd
ND
3384static const struct attribute *amdgpu_dev_attributes[] = {
3385 &dev_attr_product_name.attr,
3386 &dev_attr_product_number.attr,
3387 &dev_attr_serial_number.attr,
3388 &dev_attr_pcie_replay_count.attr,
3389 NULL
3390};
3391
d38ceaf9
AD
3392/**
3393 * amdgpu_device_init - initialize the driver
3394 *
3395 * @adev: amdgpu_device pointer
d38ceaf9
AD
3396 * @flags: driver flags
3397 *
3398 * Initializes the driver info and hw (all asics).
3399 * Returns 0 for success or an error on failure.
3400 * Called at driver startup.
3401 */
3402int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3403 uint32_t flags)
3404{
8aba21b7
LT
3405 struct drm_device *ddev = adev_to_drm(adev);
3406 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3407 int r, i;
b98c6299 3408 bool px = false;
95844d20 3409 u32 max_MBps;
d38ceaf9
AD
3410
3411 adev->shutdown = false;
d38ceaf9 3412 adev->flags = flags;
4e66d7d2
YZ
3413
3414 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3415 adev->asic_type = amdgpu_force_asic_type;
3416 else
3417 adev->asic_type = flags & AMD_ASIC_MASK;
3418
d38ceaf9 3419 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3420 if (amdgpu_emu_mode == 1)
8bdab6bb 3421 adev->usec_timeout *= 10;
770d13b1 3422 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3423 adev->accel_working = false;
3424 adev->num_rings = 0;
3425 adev->mman.buffer_funcs = NULL;
3426 adev->mman.buffer_funcs_ring = NULL;
3427 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3428 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3429 adev->gmc.gmc_funcs = NULL;
7bd939d0 3430 adev->harvest_ip_mask = 0x0;
f54d1867 3431 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3432 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3433
3434 adev->smc_rreg = &amdgpu_invalid_rreg;
3435 adev->smc_wreg = &amdgpu_invalid_wreg;
3436 adev->pcie_rreg = &amdgpu_invalid_rreg;
3437 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
3438 adev->pciep_rreg = &amdgpu_invalid_rreg;
3439 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3440 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3441 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3442 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3443 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3444 adev->didt_rreg = &amdgpu_invalid_rreg;
3445 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3446 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3447 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3448 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3449 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3450
3e39ab90
AD
3451 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3452 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3453 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3454
3455 /* mutex initialization are all done here so we
3456 * can recall function without having locking issues */
0e5ca0d1 3457 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3458 mutex_init(&adev->pm.mutex);
3459 mutex_init(&adev->gfx.gpu_clock_mutex);
3460 mutex_init(&adev->srbm_mutex);
b8866c26 3461 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3462 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 3463 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3464 mutex_init(&adev->mn_lock);
e23b74aa 3465 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3466 hash_init(adev->mn_hash);
53b3f8f4 3467 atomic_set(&adev->in_gpu_reset, 0);
6049db43 3468 init_rwsem(&adev->reset_sem);
32eaeae0 3469 mutex_init(&adev->psp.mutex);
bd052211 3470 mutex_init(&adev->notifier_lock);
d38ceaf9 3471
9f6a7857
HR
3472 r = amdgpu_device_init_apu_flags(adev);
3473 if (r)
3474 return r;
3475
912dfc84
EQ
3476 r = amdgpu_device_check_arguments(adev);
3477 if (r)
3478 return r;
d38ceaf9 3479
d38ceaf9
AD
3480 spin_lock_init(&adev->mmio_idx_lock);
3481 spin_lock_init(&adev->smc_idx_lock);
3482 spin_lock_init(&adev->pcie_idx_lock);
3483 spin_lock_init(&adev->uvd_ctx_idx_lock);
3484 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3485 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3486 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3487 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3488 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3489
0c4e7fa5
CZ
3490 INIT_LIST_HEAD(&adev->shadow_list);
3491 mutex_init(&adev->shadow_list_lock);
3492
655ce9cb 3493 INIT_LIST_HEAD(&adev->reset_list);
3494
beff74bc
AD
3495 INIT_DELAYED_WORK(&adev->delayed_init_work,
3496 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3497 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3498 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3499
d4535e2c
AG
3500 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3501
d23ee13f 3502 adev->gfx.gfx_off_req_count = 1;
b6e79d9a 3503 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3504
b265bdbd
EQ
3505 atomic_set(&adev->throttling_logging_enabled, 1);
3506 /*
3507 * If throttling continues, logging will be performed every minute
3508 * to avoid log flooding. "-1" is subtracted since the thermal
3509 * throttling interrupt comes every second. Thus, the total logging
3510 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3511 * for throttling interrupt) = 60 seconds.
3512 */
3513 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3514 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3515
0fa49558
AX
3516 /* Registers mapping */
3517 /* TODO: block userspace mapping of io register */
da69c161
KW
3518 if (adev->asic_type >= CHIP_BONAIRE) {
3519 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3520 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3521 } else {
3522 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3523 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3524 }
d38ceaf9 3525
d38ceaf9
AD
3526 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3527 if (adev->rmmio == NULL) {
3528 return -ENOMEM;
3529 }
3530 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3531 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3532
b2109d8e
JX
3533 /* enable PCIE atomic ops */
3534 r = pci_enable_atomic_ops_to_root(adev->pdev,
3535 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3536 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3537 if (r) {
3538 adev->have_atomics_support = false;
3539 DRM_INFO("PCIE atomic ops is not supported\n");
3540 } else {
3541 adev->have_atomics_support = true;
3542 }
3543
5494d864
AD
3544 amdgpu_device_get_pcie_info(adev);
3545
b239c017
JX
3546 if (amdgpu_mcbp)
3547 DRM_INFO("MCBP is enabled\n");
3548
5f84cc63
JX
3549 if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
3550 adev->enable_mes = true;
3551
3aa0115d
ML
3552 /* detect hw virtualization here */
3553 amdgpu_detect_virtualization(adev);
3554
dffa11b4
ML
3555 r = amdgpu_device_get_job_timeout_settings(adev);
3556 if (r) {
3557 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4ef87d8f 3558 return r;
a190d1c7
XY
3559 }
3560
d38ceaf9 3561 /* early init functions */
06ec9070 3562 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3563 if (r)
4ef87d8f 3564 return r;
d38ceaf9 3565
6585661d
OZ
3566 /* doorbell bar mapping and doorbell index init*/
3567 amdgpu_device_doorbell_init(adev);
3568
9475a943
SL
3569 if (amdgpu_emu_mode == 1) {
3570 /* post the asic on emulation mode */
3571 emu_soc_asic_init(adev);
bfca0289 3572 goto fence_driver_init;
9475a943 3573 }
bfca0289 3574
04442bf7
LL
3575 amdgpu_reset_init(adev);
3576
4e99a44e
ML
3577 /* detect if we are with an SRIOV vbios */
3578 amdgpu_device_detect_sriov_bios(adev);
048765ad 3579
95e8e59e
AD
3580 /* check if we need to reset the asic
3581 * E.g., driver was not cleanly unloaded previously, etc.
3582 */
f14899fd 3583 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3584 if (adev->gmc.xgmi.num_physical_nodes) {
3585 dev_info(adev->dev, "Pending hive reset.\n");
3586 adev->gmc.xgmi.pending_reset = true;
3587 /* Only need to init necessary block for SMU to handle the reset */
3588 for (i = 0; i < adev->num_ip_blocks; i++) {
3589 if (!adev->ip_blocks[i].status.valid)
3590 continue;
3591 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3592 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3593 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3594 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3595 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3596 adev->ip_blocks[i].version->funcs->name);
3597 adev->ip_blocks[i].status.hw = true;
3598 }
3599 }
3600 } else {
3601 r = amdgpu_asic_reset(adev);
3602 if (r) {
3603 dev_err(adev->dev, "asic reset on init failed\n");
3604 goto failed;
3605 }
95e8e59e
AD
3606 }
3607 }
3608
8f66090b 3609 pci_enable_pcie_error_reporting(adev->pdev);
c9a6b82f 3610
d38ceaf9 3611 /* Post card if necessary */
39c640c0 3612 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3613 if (!adev->bios) {
bec86378 3614 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3615 r = -EINVAL;
3616 goto failed;
d38ceaf9 3617 }
bec86378 3618 DRM_INFO("GPU posting now...\n");
4d2997ab 3619 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3620 if (r) {
3621 dev_err(adev->dev, "gpu post error!\n");
3622 goto failed;
3623 }
d38ceaf9
AD
3624 }
3625
88b64e95
AD
3626 if (adev->is_atom_fw) {
3627 /* Initialize clocks */
3628 r = amdgpu_atomfirmware_get_clock_info(adev);
3629 if (r) {
3630 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 3631 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
3632 goto failed;
3633 }
3634 } else {
a5bde2f9
AD
3635 /* Initialize clocks */
3636 r = amdgpu_atombios_get_clock_info(adev);
3637 if (r) {
3638 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 3639 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 3640 goto failed;
a5bde2f9
AD
3641 }
3642 /* init i2c buses */
4562236b
HW
3643 if (!amdgpu_device_has_dc_support(adev))
3644 amdgpu_atombios_i2c_init(adev);
2c1a2784 3645 }
d38ceaf9 3646
bfca0289 3647fence_driver_init:
d38ceaf9 3648 /* Fence driver */
067f44c8 3649 r = amdgpu_fence_driver_sw_init(adev);
2c1a2784 3650 if (r) {
067f44c8 3651 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
e23b74aa 3652 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3653 goto failed;
2c1a2784 3654 }
d38ceaf9
AD
3655
3656 /* init the mode config */
4a580877 3657 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3658
06ec9070 3659 r = amdgpu_device_ip_init(adev);
d38ceaf9 3660 if (r) {
8840a387 3661 /* failed in exclusive mode due to timeout */
3662 if (amdgpu_sriov_vf(adev) &&
3663 !amdgpu_sriov_runtime(adev) &&
3664 amdgpu_virt_mmio_blocked(adev) &&
3665 !amdgpu_virt_wait_reset(adev)) {
3666 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
3667 /* Don't send request since VF is inactive. */
3668 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3669 adev->virt.ops = NULL;
8840a387 3670 r = -EAGAIN;
970fd197 3671 goto release_ras_con;
8840a387 3672 }
06ec9070 3673 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3674 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3675 goto release_ras_con;
d38ceaf9
AD
3676 }
3677
8d35a259
LG
3678 amdgpu_fence_driver_hw_init(adev);
3679
d69b8971
YZ
3680 dev_info(adev->dev,
3681 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3682 adev->gfx.config.max_shader_engines,
3683 adev->gfx.config.max_sh_per_se,
3684 adev->gfx.config.max_cu_per_sh,
3685 adev->gfx.cu_info.number);
3686
d38ceaf9
AD
3687 adev->accel_working = true;
3688
e59c0205
AX
3689 amdgpu_vm_check_compute_bug(adev);
3690
95844d20
MO
3691 /* Initialize the buffer migration limit. */
3692 if (amdgpu_moverate >= 0)
3693 max_MBps = amdgpu_moverate;
3694 else
3695 max_MBps = 8; /* Allow 8 MB/s. */
3696 /* Get a log2 for easy divisions. */
3697 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3698
9bc92b9c
ML
3699 amdgpu_fbdev_init(adev);
3700
d2f52ac8 3701 r = amdgpu_pm_sysfs_init(adev);
7c868b59
YT
3702 if (r) {
3703 adev->pm_sysfs_en = false;
d2f52ac8 3704 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
7c868b59
YT
3705 } else
3706 adev->pm_sysfs_en = true;
d2f52ac8 3707
5bb23532 3708 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3709 if (r) {
3710 adev->ucode_sysfs_en = false;
5bb23532 3711 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3712 } else
3713 adev->ucode_sysfs_en = true;
5bb23532 3714
d38ceaf9
AD
3715 if ((amdgpu_testing & 1)) {
3716 if (adev->accel_working)
3717 amdgpu_test_moves(adev);
3718 else
3719 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
3720 }
d38ceaf9
AD
3721 if (amdgpu_benchmarking) {
3722 if (adev->accel_working)
3723 amdgpu_benchmark(adev, amdgpu_benchmarking);
3724 else
3725 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
3726 }
3727
b0adca4d
EQ
3728 /*
3729 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3730 * Otherwise the mgpu fan boost feature will be skipped due to the
3731 * gpu instance is counted less.
3732 */
3733 amdgpu_register_gpu_instance(adev);
3734
d38ceaf9
AD
3735 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3736 * explicit gating rather than handling it automatically.
3737 */
e3c1b071 3738 if (!adev->gmc.xgmi.pending_reset) {
3739 r = amdgpu_device_ip_late_init(adev);
3740 if (r) {
3741 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3742 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3743 goto release_ras_con;
e3c1b071 3744 }
3745 /* must succeed. */
3746 amdgpu_ras_resume(adev);
3747 queue_delayed_work(system_wq, &adev->delayed_init_work,
3748 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3749 }
d38ceaf9 3750
2c738637
ML
3751 if (amdgpu_sriov_vf(adev))
3752 flush_delayed_work(&adev->delayed_init_work);
3753
77f3a5cd 3754 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3755 if (r)
77f3a5cd 3756 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3757
d155bef0
AB
3758 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3759 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3760 if (r)
3761 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3762
c1dd4aa6
AG
3763 /* Have stored pci confspace at hand for restore in sudden PCI error */
3764 if (amdgpu_device_cache_pci_state(adev->pdev))
3765 pci_restore_state(pdev);
3766
8c3dd61c
KHF
3767 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3768 /* this will fail for cards that aren't VGA class devices, just
3769 * ignore it */
3770 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
bf44e8ce 3771 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
8c3dd61c
KHF
3772
3773 if (amdgpu_device_supports_px(ddev)) {
3774 px = true;
3775 vga_switcheroo_register_client(adev->pdev,
3776 &amdgpu_switcheroo_ops, px);
3777 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3778 }
3779
e3c1b071 3780 if (adev->gmc.xgmi.pending_reset)
3781 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3782 msecs_to_jiffies(AMDGPU_RESUME_MS));
3783
d38ceaf9 3784 return 0;
83ba126a 3785
970fd197
SY
3786release_ras_con:
3787 amdgpu_release_ras_context(adev);
3788
83ba126a 3789failed:
89041940 3790 amdgpu_vf_error_trans_all(adev);
8840a387 3791
83ba126a 3792 return r;
d38ceaf9
AD
3793}
3794
07775fc1
AG
3795static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3796{
3797 /* Clear all CPU mappings pointing to this device */
3798 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3799
3800 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3801 amdgpu_device_doorbell_fini(adev);
3802
3803 iounmap(adev->rmmio);
3804 adev->rmmio = NULL;
3805 if (adev->mman.aper_base_kaddr)
3806 iounmap(adev->mman.aper_base_kaddr);
3807 adev->mman.aper_base_kaddr = NULL;
3808
3809 /* Memory manager related */
3810 if (!adev->gmc.xgmi.connected_to_cpu) {
3811 arch_phys_wc_del(adev->gmc.vram_mtrr);
3812 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3813 }
3814}
3815
d38ceaf9
AD
3816/**
3817 * amdgpu_device_fini - tear down the driver
3818 *
3819 * @adev: amdgpu_device pointer
3820 *
3821 * Tear down the driver info (all asics).
3822 * Called at driver shutdown.
3823 */
72c8c97b 3824void amdgpu_device_fini_hw(struct amdgpu_device *adev)
d38ceaf9 3825{
aac89168 3826 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3827 flush_delayed_work(&adev->delayed_init_work);
691191a2
YW
3828 if (adev->mman.initialized) {
3829 flush_delayed_work(&adev->mman.bdev.wq);
e78b3197 3830 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
691191a2 3831 }
d0d13fe8 3832 adev->shutdown = true;
9f875167 3833
752c683d
ML
3834 /* make sure IB test finished before entering exclusive mode
3835 * to avoid preemption on IB test
3836 * */
519b8b76 3837 if (amdgpu_sriov_vf(adev)) {
752c683d 3838 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3839 amdgpu_virt_fini_data_exchange(adev);
3840 }
752c683d 3841
e5b03032
ML
3842 /* disable all interrupts */
3843 amdgpu_irq_disable_all(adev);
ff97cba8
ML
3844 if (adev->mode_info.mode_config_initialized){
3845 if (!amdgpu_device_has_dc_support(adev))
4a580877 3846 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3847 else
4a580877 3848 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3849 }
8d35a259 3850 amdgpu_fence_driver_hw_fini(adev);
72c8c97b 3851
7c868b59
YT
3852 if (adev->pm_sysfs_en)
3853 amdgpu_pm_sysfs_fini(adev);
72c8c97b
AG
3854 if (adev->ucode_sysfs_en)
3855 amdgpu_ucode_sysfs_fini(adev);
3856 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3857
d38ceaf9 3858 amdgpu_fbdev_fini(adev);
72c8c97b
AG
3859
3860 amdgpu_irq_fini_hw(adev);
e9669fb7
AG
3861
3862 amdgpu_device_ip_fini_early(adev);
d10d0daa
AG
3863
3864 amdgpu_gart_dummy_page_fini(adev);
07775fc1
AG
3865
3866 amdgpu_device_unmap_mmio(adev);
72c8c97b
AG
3867}
3868
3869void amdgpu_device_fini_sw(struct amdgpu_device *adev)
3870{
e230ac11 3871 amdgpu_device_ip_fini(adev);
8d35a259 3872 amdgpu_fence_driver_sw_fini(adev);
75e1658e
ND
3873 release_firmware(adev->firmware.gpu_info_fw);
3874 adev->firmware.gpu_info_fw = NULL;
d38ceaf9 3875 adev->accel_working = false;
04442bf7
LL
3876
3877 amdgpu_reset_fini(adev);
3878
d38ceaf9 3879 /* free i2c buses */
4562236b
HW
3880 if (!amdgpu_device_has_dc_support(adev))
3881 amdgpu_i2c_fini(adev);
bfca0289
SL
3882
3883 if (amdgpu_emu_mode != 1)
3884 amdgpu_atombios_fini(adev);
3885
d38ceaf9
AD
3886 kfree(adev->bios);
3887 adev->bios = NULL;
b98c6299 3888 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
84c8b22e 3889 vga_switcheroo_unregister_client(adev->pdev);
83ba126a 3890 vga_switcheroo_fini_domain_pm_ops(adev->dev);
b98c6299 3891 }
38d6be81 3892 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
b8779475 3893 vga_client_unregister(adev->pdev);
e9bc1bf7 3894
d155bef0
AB
3895 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3896 amdgpu_pmu_fini(adev);
72de33f8 3897 if (adev->mman.discovery_bin)
a190d1c7 3898 amdgpu_discovery_fini(adev);
72c8c97b
AG
3899
3900 kfree(adev->pci_state);
3901
d38ceaf9
AD
3902}
3903
3904
3905/*
3906 * Suspend & resume.
3907 */
3908/**
810ddc3a 3909 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 3910 *
87e3f136 3911 * @dev: drm dev pointer
87e3f136 3912 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
3913 *
3914 * Puts the hw in the suspend state (all asics).
3915 * Returns 0 for success or an error on failure.
3916 * Called at driver suspend.
3917 */
de185019 3918int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 3919{
a2e15b0e 3920 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 3921
d38ceaf9
AD
3922 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3923 return 0;
3924
44779b43 3925 adev->in_suspend = true;
3fa8f89d
S
3926
3927 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
3928 DRM_WARN("smart shift update failed\n");
3929
d38ceaf9
AD
3930 drm_kms_helper_poll_disable(dev);
3931
5f818173
S
3932 if (fbcon)
3933 amdgpu_fbdev_set_suspend(adev, 1);
3934
beff74bc 3935 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 3936
5e6932fe 3937 amdgpu_ras_suspend(adev);
3938
2196927b 3939 amdgpu_device_ip_suspend_phase1(adev);
fe1053b7 3940
5d3a2d95
AD
3941 if (!adev->in_s0ix)
3942 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 3943
d38ceaf9
AD
3944 /* evict vram memory */
3945 amdgpu_bo_evict_vram(adev);
3946
8d35a259 3947 amdgpu_fence_driver_hw_fini(adev);
d38ceaf9 3948
2196927b 3949 amdgpu_device_ip_suspend_phase2(adev);
a0a71e49
AD
3950 /* evict remaining vram memory
3951 * This second call to evict vram is to evict the gart page table
3952 * using the CPU.
3953 */
d38ceaf9
AD
3954 amdgpu_bo_evict_vram(adev);
3955
d38ceaf9
AD
3956 return 0;
3957}
3958
3959/**
810ddc3a 3960 * amdgpu_device_resume - initiate device resume
d38ceaf9 3961 *
87e3f136 3962 * @dev: drm dev pointer
87e3f136 3963 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
3964 *
3965 * Bring the hw back to operating state (all asics).
3966 * Returns 0 for success or an error on failure.
3967 * Called at driver resume.
3968 */
de185019 3969int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 3970{
1348969a 3971 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 3972 int r = 0;
d38ceaf9
AD
3973
3974 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
3975 return 0;
3976
62498733 3977 if (adev->in_s0ix)
628c36d7
PL
3978 amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);
3979
d38ceaf9 3980 /* post card */
39c640c0 3981 if (amdgpu_device_need_post(adev)) {
4d2997ab 3982 r = amdgpu_device_asic_init(adev);
74b0b157 3983 if (r)
aac89168 3984 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 3985 }
d38ceaf9 3986
06ec9070 3987 r = amdgpu_device_ip_resume(adev);
e6707218 3988 if (r) {
aac89168 3989 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 3990 return r;
e6707218 3991 }
8d35a259 3992 amdgpu_fence_driver_hw_init(adev);
5ceb54c6 3993
06ec9070 3994 r = amdgpu_device_ip_late_init(adev);
03161a6e 3995 if (r)
4d3b9ae5 3996 return r;
d38ceaf9 3997
beff74bc
AD
3998 queue_delayed_work(system_wq, &adev->delayed_init_work,
3999 msecs_to_jiffies(AMDGPU_RESUME_MS));
4000
5d3a2d95
AD
4001 if (!adev->in_s0ix) {
4002 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4003 if (r)
4004 return r;
4005 }
756e6880 4006
96a5d8d4 4007 /* Make sure IB tests flushed */
beff74bc 4008 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 4009
a2e15b0e 4010 if (fbcon)
4d3b9ae5 4011 amdgpu_fbdev_set_suspend(adev, 0);
d38ceaf9
AD
4012
4013 drm_kms_helper_poll_enable(dev);
23a1a9e5 4014
5e6932fe 4015 amdgpu_ras_resume(adev);
4016
23a1a9e5
L
4017 /*
4018 * Most of the connector probing functions try to acquire runtime pm
4019 * refs to ensure that the GPU is powered on when connector polling is
4020 * performed. Since we're calling this from a runtime PM callback,
4021 * trying to acquire rpm refs will cause us to deadlock.
4022 *
4023 * Since we're guaranteed to be holding the rpm lock, it's safe to
4024 * temporarily disable the rpm helpers so this doesn't deadlock us.
4025 */
4026#ifdef CONFIG_PM
4027 dev->dev->power.disable_depth++;
4028#endif
4562236b
HW
4029 if (!amdgpu_device_has_dc_support(adev))
4030 drm_helper_hpd_irq_event(dev);
4031 else
4032 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
4033#ifdef CONFIG_PM
4034 dev->dev->power.disable_depth--;
4035#endif
44779b43
RZ
4036 adev->in_suspend = false;
4037
3fa8f89d
S
4038 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4039 DRM_WARN("smart shift update failed\n");
4040
4d3b9ae5 4041 return 0;
d38ceaf9
AD
4042}
4043
e3ecdffa
AD
4044/**
4045 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4046 *
4047 * @adev: amdgpu_device pointer
4048 *
4049 * The list of all the hardware IPs that make up the asic is walked and
4050 * the check_soft_reset callbacks are run. check_soft_reset determines
4051 * if the asic is still hung or not.
4052 * Returns true if any of the IPs are still in a hung state, false if not.
4053 */
06ec9070 4054static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
4055{
4056 int i;
4057 bool asic_hang = false;
4058
f993d628
ML
4059 if (amdgpu_sriov_vf(adev))
4060 return true;
4061
8bc04c29
AD
4062 if (amdgpu_asic_need_full_reset(adev))
4063 return true;
4064
63fbf42f 4065 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4066 if (!adev->ip_blocks[i].status.valid)
63fbf42f 4067 continue;
a1255107
AD
4068 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4069 adev->ip_blocks[i].status.hang =
4070 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4071 if (adev->ip_blocks[i].status.hang) {
aac89168 4072 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
4073 asic_hang = true;
4074 }
4075 }
4076 return asic_hang;
4077}
4078
e3ecdffa
AD
4079/**
4080 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4081 *
4082 * @adev: amdgpu_device pointer
4083 *
4084 * The list of all the hardware IPs that make up the asic is walked and the
4085 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4086 * handles any IP specific hardware or software state changes that are
4087 * necessary for a soft reset to succeed.
4088 * Returns 0 on success, negative error code on failure.
4089 */
06ec9070 4090static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
4091{
4092 int i, r = 0;
4093
4094 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4095 if (!adev->ip_blocks[i].status.valid)
d31a501e 4096 continue;
a1255107
AD
4097 if (adev->ip_blocks[i].status.hang &&
4098 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4099 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
4100 if (r)
4101 return r;
4102 }
4103 }
4104
4105 return 0;
4106}
4107
e3ecdffa
AD
4108/**
4109 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4110 *
4111 * @adev: amdgpu_device pointer
4112 *
4113 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4114 * reset is necessary to recover.
4115 * Returns true if a full asic reset is required, false if not.
4116 */
06ec9070 4117static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 4118{
da146d3b
AD
4119 int i;
4120
8bc04c29
AD
4121 if (amdgpu_asic_need_full_reset(adev))
4122 return true;
4123
da146d3b 4124 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4125 if (!adev->ip_blocks[i].status.valid)
da146d3b 4126 continue;
a1255107
AD
4127 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4128 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4129 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
4130 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4131 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 4132 if (adev->ip_blocks[i].status.hang) {
aac89168 4133 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
4134 return true;
4135 }
4136 }
35d782fe
CZ
4137 }
4138 return false;
4139}
4140
e3ecdffa
AD
4141/**
4142 * amdgpu_device_ip_soft_reset - do a soft reset
4143 *
4144 * @adev: amdgpu_device pointer
4145 *
4146 * The list of all the hardware IPs that make up the asic is walked and the
4147 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4148 * IP specific hardware or software state changes that are necessary to soft
4149 * reset the IP.
4150 * Returns 0 on success, negative error code on failure.
4151 */
06ec9070 4152static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4153{
4154 int i, r = 0;
4155
4156 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4157 if (!adev->ip_blocks[i].status.valid)
35d782fe 4158 continue;
a1255107
AD
4159 if (adev->ip_blocks[i].status.hang &&
4160 adev->ip_blocks[i].version->funcs->soft_reset) {
4161 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
4162 if (r)
4163 return r;
4164 }
4165 }
4166
4167 return 0;
4168}
4169
e3ecdffa
AD
4170/**
4171 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4172 *
4173 * @adev: amdgpu_device pointer
4174 *
4175 * The list of all the hardware IPs that make up the asic is walked and the
4176 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4177 * handles any IP specific hardware or software state changes that are
4178 * necessary after the IP has been soft reset.
4179 * Returns 0 on success, negative error code on failure.
4180 */
06ec9070 4181static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4182{
4183 int i, r = 0;
4184
4185 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4186 if (!adev->ip_blocks[i].status.valid)
35d782fe 4187 continue;
a1255107
AD
4188 if (adev->ip_blocks[i].status.hang &&
4189 adev->ip_blocks[i].version->funcs->post_soft_reset)
4190 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
4191 if (r)
4192 return r;
4193 }
4194
4195 return 0;
4196}
4197
e3ecdffa 4198/**
c33adbc7 4199 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4200 *
4201 * @adev: amdgpu_device pointer
4202 *
4203 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4204 * restore things like GPUVM page tables after a GPU reset where
4205 * the contents of VRAM might be lost.
403009bf
CK
4206 *
4207 * Returns:
4208 * 0 on success, negative error code on failure.
e3ecdffa 4209 */
c33adbc7 4210static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4211{
c41d1cf6 4212 struct dma_fence *fence = NULL, *next = NULL;
403009bf 4213 struct amdgpu_bo *shadow;
e18aaea7 4214 struct amdgpu_bo_vm *vmbo;
403009bf 4215 long r = 1, tmo;
c41d1cf6
ML
4216
4217 if (amdgpu_sriov_runtime(adev))
b045d3af 4218 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4219 else
4220 tmo = msecs_to_jiffies(100);
4221
aac89168 4222 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4223 mutex_lock(&adev->shadow_list_lock);
e18aaea7
ND
4224 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4225 shadow = &vmbo->bo;
403009bf 4226 /* No need to recover an evicted BO */
d3116756
CK
4227 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4228 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4229 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
403009bf
CK
4230 continue;
4231
4232 r = amdgpu_bo_restore_shadow(shadow, &next);
4233 if (r)
4234 break;
4235
c41d1cf6 4236 if (fence) {
1712fb1a 4237 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4238 dma_fence_put(fence);
4239 fence = next;
1712fb1a 4240 if (tmo == 0) {
4241 r = -ETIMEDOUT;
c41d1cf6 4242 break;
1712fb1a 4243 } else if (tmo < 0) {
4244 r = tmo;
4245 break;
4246 }
403009bf
CK
4247 } else {
4248 fence = next;
c41d1cf6 4249 }
c41d1cf6
ML
4250 }
4251 mutex_unlock(&adev->shadow_list_lock);
4252
403009bf
CK
4253 if (fence)
4254 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4255 dma_fence_put(fence);
4256
1712fb1a 4257 if (r < 0 || tmo <= 0) {
aac89168 4258 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4259 return -EIO;
4260 }
c41d1cf6 4261
aac89168 4262 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4263 return 0;
c41d1cf6
ML
4264}
4265
a90ad3c2 4266
e3ecdffa 4267/**
06ec9070 4268 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4269 *
982a820b 4270 * @adev: amdgpu_device pointer
87e3f136 4271 * @from_hypervisor: request from hypervisor
5740682e
ML
4272 *
4273 * do VF FLR and reinitialize Asic
3f48c681 4274 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4275 */
4276static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4277 bool from_hypervisor)
5740682e
ML
4278{
4279 int r;
4280
4281 if (from_hypervisor)
4282 r = amdgpu_virt_request_full_gpu(adev, true);
4283 else
4284 r = amdgpu_virt_reset_gpu(adev);
4285 if (r)
4286 return r;
a90ad3c2 4287
b639c22c
JZ
4288 amdgpu_amdkfd_pre_reset(adev);
4289
a90ad3c2 4290 /* Resume IP prior to SMC */
06ec9070 4291 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4292 if (r)
4293 goto error;
a90ad3c2 4294
c9ffa427 4295 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4296 /* we need recover gart prior to run SMC/CP/SDMA resume */
6c28aed6 4297 amdgpu_gtt_mgr_recover(ttm_manager_type(&adev->mman.bdev, TTM_PL_TT));
a90ad3c2 4298
7a3e0bb2
RZ
4299 r = amdgpu_device_fw_loading(adev);
4300 if (r)
4301 return r;
4302
a90ad3c2 4303 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4304 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4305 if (r)
4306 goto error;
a90ad3c2
ML
4307
4308 amdgpu_irq_gpu_reset_resume_helper(adev);
5740682e 4309 r = amdgpu_ib_ring_tests(adev);
f81e8d53 4310 amdgpu_amdkfd_post_reset(adev);
a90ad3c2 4311
abc34253 4312error:
c41d1cf6 4313 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4314 amdgpu_inc_vram_lost(adev);
c33adbc7 4315 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4316 }
437f3e0b 4317 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2
ML
4318
4319 return r;
4320}
4321
9a1cddd6 4322/**
4323 * amdgpu_device_has_job_running - check if there is any job in mirror list
4324 *
982a820b 4325 * @adev: amdgpu_device pointer
9a1cddd6 4326 *
4327 * check if there is any job in mirror list
4328 */
4329bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4330{
4331 int i;
4332 struct drm_sched_job *job;
4333
4334 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4335 struct amdgpu_ring *ring = adev->rings[i];
4336
4337 if (!ring || !ring->sched.thread)
4338 continue;
4339
4340 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4341 job = list_first_entry_or_null(&ring->sched.pending_list,
4342 struct drm_sched_job, list);
9a1cddd6 4343 spin_unlock(&ring->sched.job_list_lock);
4344 if (job)
4345 return true;
4346 }
4347 return false;
4348}
4349
12938fad
CK
4350/**
4351 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4352 *
982a820b 4353 * @adev: amdgpu_device pointer
12938fad
CK
4354 *
4355 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4356 * a hung GPU.
4357 */
4358bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4359{
4360 if (!amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4361 dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
12938fad
CK
4362 return false;
4363 }
4364
3ba7b418
AG
4365 if (amdgpu_gpu_recovery == 0)
4366 goto disabled;
4367
4368 if (amdgpu_sriov_vf(adev))
4369 return true;
4370
4371 if (amdgpu_gpu_recovery == -1) {
4372 switch (adev->asic_type) {
fc42d47c
AG
4373 case CHIP_BONAIRE:
4374 case CHIP_HAWAII:
3ba7b418
AG
4375 case CHIP_TOPAZ:
4376 case CHIP_TONGA:
4377 case CHIP_FIJI:
4378 case CHIP_POLARIS10:
4379 case CHIP_POLARIS11:
4380 case CHIP_POLARIS12:
4381 case CHIP_VEGAM:
4382 case CHIP_VEGA20:
4383 case CHIP_VEGA10:
4384 case CHIP_VEGA12:
c43b849f 4385 case CHIP_RAVEN:
e9d4cf91 4386 case CHIP_ARCTURUS:
2cb44fb0 4387 case CHIP_RENOIR:
658c6639
AD
4388 case CHIP_NAVI10:
4389 case CHIP_NAVI14:
4390 case CHIP_NAVI12:
131a3c74 4391 case CHIP_SIENNA_CICHLID:
665fe4dc 4392 case CHIP_NAVY_FLOUNDER:
27859ee3 4393 case CHIP_DIMGREY_CAVEFISH:
a2f55040 4394 case CHIP_BEIGE_GOBY:
fe68ceef 4395 case CHIP_VANGOGH:
ea4e96a7 4396 case CHIP_ALDEBARAN:
3ba7b418
AG
4397 break;
4398 default:
4399 goto disabled;
4400 }
12938fad
CK
4401 }
4402
4403 return true;
3ba7b418
AG
4404
4405disabled:
aac89168 4406 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4407 return false;
12938fad
CK
4408}
4409
5c03e584
FX
4410int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4411{
4412 u32 i;
4413 int ret = 0;
4414
4415 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4416
4417 dev_info(adev->dev, "GPU mode1 reset\n");
4418
4419 /* disable BM */
4420 pci_clear_master(adev->pdev);
4421
4422 amdgpu_device_cache_pci_state(adev->pdev);
4423
4424 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4425 dev_info(adev->dev, "GPU smu mode1 reset\n");
4426 ret = amdgpu_dpm_mode1_reset(adev);
4427 } else {
4428 dev_info(adev->dev, "GPU psp mode1 reset\n");
4429 ret = psp_gpu_reset(adev);
4430 }
4431
4432 if (ret)
4433 dev_err(adev->dev, "GPU mode1 reset failed\n");
4434
4435 amdgpu_device_load_pci_state(adev->pdev);
4436
4437 /* wait for asic to come out of reset */
4438 for (i = 0; i < adev->usec_timeout; i++) {
4439 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4440
4441 if (memsize != 0xffffffff)
4442 break;
4443 udelay(1);
4444 }
4445
4446 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4447 return ret;
4448}
5c6dd71e 4449
e3c1b071 4450int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4451 struct amdgpu_reset_context *reset_context)
26bc5340 4452{
c530b02f 4453 int i, j, r = 0;
04442bf7
LL
4454 struct amdgpu_job *job = NULL;
4455 bool need_full_reset =
4456 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4457
4458 if (reset_context->reset_req_dev == adev)
4459 job = reset_context->job;
71182665 4460
e3c1b071 4461 /* no need to dump if device is not in good state during probe period */
4462 if (!adev->gmc.xgmi.pending_reset)
4463 amdgpu_debugfs_wait_dump(adev);
728e7e0c 4464
b602ca5f
TZ
4465 if (amdgpu_sriov_vf(adev)) {
4466 /* stop the data exchange thread */
4467 amdgpu_virt_fini_data_exchange(adev);
4468 }
4469
71182665 4470 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4471 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4472 struct amdgpu_ring *ring = adev->rings[i];
4473
51687759 4474 if (!ring || !ring->sched.thread)
0875dc9e 4475 continue;
5740682e 4476
c530b02f
JZ
4477 /*clear job fence from fence drv to avoid force_completion
4478 *leave NULL and vm flush fence in fence drv */
4479 for (j = 0; j <= ring->fence_drv.num_fences_mask; j++) {
4480 struct dma_fence *old, **ptr;
4481
4482 ptr = &ring->fence_drv.fences[j];
4483 old = rcu_dereference_protected(*ptr, 1);
4484 if (old && test_bit(AMDGPU_FENCE_FLAG_EMBED_IN_JOB_BIT, &old->flags)) {
4485 RCU_INIT_POINTER(*ptr, NULL);
4486 }
4487 }
2f9d4084
ML
4488 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4489 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4490 }
d38ceaf9 4491
ff99849b 4492 if (job && job->vm)
222b5f04
AG
4493 drm_sched_increase_karma(&job->base);
4494
04442bf7 4495 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
404b277b
LL
4496 /* If reset handler not implemented, continue; otherwise return */
4497 if (r == -ENOSYS)
4498 r = 0;
4499 else
04442bf7
LL
4500 return r;
4501
1d721ed6 4502 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4503 if (!amdgpu_sriov_vf(adev)) {
4504
4505 if (!need_full_reset)
4506 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4507
4508 if (!need_full_reset) {
4509 amdgpu_device_ip_pre_soft_reset(adev);
4510 r = amdgpu_device_ip_soft_reset(adev);
4511 amdgpu_device_ip_post_soft_reset(adev);
4512 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4513 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4514 need_full_reset = true;
4515 }
4516 }
4517
4518 if (need_full_reset)
4519 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4520 if (need_full_reset)
4521 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4522 else
4523 clear_bit(AMDGPU_NEED_FULL_RESET,
4524 &reset_context->flags);
26bc5340
AG
4525 }
4526
4527 return r;
4528}
4529
04442bf7
LL
4530int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4531 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4532{
4533 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4534 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340
AG
4535 int r = 0;
4536
04442bf7
LL
4537 /* Try reset handler method first */
4538 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4539 reset_list);
4540 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
404b277b
LL
4541 /* If reset handler not implemented, continue; otherwise return */
4542 if (r == -ENOSYS)
4543 r = 0;
4544 else
04442bf7
LL
4545 return r;
4546
4547 /* Reset handler not implemented, use the default method */
4548 need_full_reset =
4549 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4550 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4551
26bc5340 4552 /*
655ce9cb 4553 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4554 * to allow proper links negotiation in FW (within 1 sec)
4555 */
7ac71382 4556 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4557 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4558 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4559 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4560 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4561 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4562 r = -EALREADY;
4563 } else
4564 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4565
041a62bc 4566 if (r) {
aac89168 4567 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4568 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4569 break;
ce316fa5
LM
4570 }
4571 }
4572
041a62bc
AG
4573 /* For XGMI wait for all resets to complete before proceed */
4574 if (!r) {
655ce9cb 4575 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4576 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4577 flush_work(&tmp_adev->xgmi_reset_work);
4578 r = tmp_adev->asic_reset_res;
4579 if (r)
4580 break;
ce316fa5
LM
4581 }
4582 }
4583 }
ce316fa5 4584 }
26bc5340 4585
43c4d576 4586 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4587 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
8bc7b360
HZ
4588 if (tmp_adev->mmhub.ras_funcs &&
4589 tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
4590 tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
43c4d576
JC
4591 }
4592
00eaa571 4593 amdgpu_ras_intr_cleared();
43c4d576 4594 }
00eaa571 4595
655ce9cb 4596 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4597 if (need_full_reset) {
4598 /* post card */
e3c1b071 4599 r = amdgpu_device_asic_init(tmp_adev);
4600 if (r) {
aac89168 4601 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4602 } else {
26bc5340
AG
4603 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4604 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4605 if (r)
4606 goto out;
4607
4608 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4609 if (vram_lost) {
77e7f829 4610 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4611 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4612 }
4613
6c28aed6 4614 r = amdgpu_gtt_mgr_recover(ttm_manager_type(&tmp_adev->mman.bdev, TTM_PL_TT));
26bc5340
AG
4615 if (r)
4616 goto out;
4617
4618 r = amdgpu_device_fw_loading(tmp_adev);
4619 if (r)
4620 return r;
4621
4622 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4623 if (r)
4624 goto out;
4625
4626 if (vram_lost)
4627 amdgpu_device_fill_reset_magic(tmp_adev);
4628
fdafb359
EQ
4629 /*
4630 * Add this ASIC as tracked as reset was already
4631 * complete successfully.
4632 */
4633 amdgpu_register_gpu_instance(tmp_adev);
4634
04442bf7
LL
4635 if (!reset_context->hive &&
4636 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4637 amdgpu_xgmi_add_device(tmp_adev);
4638
7c04ca50 4639 r = amdgpu_device_ip_late_init(tmp_adev);
4640 if (r)
4641 goto out;
4642
565d1941
EQ
4643 amdgpu_fbdev_set_suspend(tmp_adev, 0);
4644
e8fbaf03
GC
4645 /*
4646 * The GPU enters bad state once faulty pages
4647 * by ECC has reached the threshold, and ras
4648 * recovery is scheduled next. So add one check
4649 * here to break recovery if it indeed exceeds
4650 * bad page threshold, and remind user to
4651 * retire this GPU or setting one bigger
4652 * bad_page_threshold value to fix this once
4653 * probing driver again.
4654 */
11003c68 4655 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
4656 /* must succeed. */
4657 amdgpu_ras_resume(tmp_adev);
4658 } else {
4659 r = -EINVAL;
4660 goto out;
4661 }
e79a04d5 4662
26bc5340 4663 /* Update PSP FW topology after reset */
04442bf7
LL
4664 if (reset_context->hive &&
4665 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4666 r = amdgpu_xgmi_update_topology(
4667 reset_context->hive, tmp_adev);
26bc5340
AG
4668 }
4669 }
4670
26bc5340
AG
4671out:
4672 if (!r) {
4673 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4674 r = amdgpu_ib_ring_tests(tmp_adev);
4675 if (r) {
4676 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
26bc5340
AG
4677 need_full_reset = true;
4678 r = -EAGAIN;
4679 goto end;
4680 }
4681 }
4682
4683 if (!r)
4684 r = amdgpu_device_recover_vram(tmp_adev);
4685 else
4686 tmp_adev->asic_reset_res = r;
4687 }
4688
4689end:
04442bf7
LL
4690 if (need_full_reset)
4691 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4692 else
4693 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
4694 return r;
4695}
4696
08ebb485
DL
4697static bool amdgpu_device_lock_adev(struct amdgpu_device *adev,
4698 struct amdgpu_hive_info *hive)
26bc5340 4699{
53b3f8f4
DL
4700 if (atomic_cmpxchg(&adev->in_gpu_reset, 0, 1) != 0)
4701 return false;
4702
08ebb485
DL
4703 if (hive) {
4704 down_write_nest_lock(&adev->reset_sem, &hive->hive_lock);
4705 } else {
4706 down_write(&adev->reset_sem);
4707 }
5740682e 4708
a3a09142
AD
4709 switch (amdgpu_asic_reset_method(adev)) {
4710 case AMD_RESET_METHOD_MODE1:
4711 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4712 break;
4713 case AMD_RESET_METHOD_MODE2:
4714 adev->mp1_state = PP_MP1_STATE_RESET;
4715 break;
4716 default:
4717 adev->mp1_state = PP_MP1_STATE_NONE;
4718 break;
4719 }
1d721ed6
AG
4720
4721 return true;
26bc5340 4722}
d38ceaf9 4723
26bc5340
AG
4724static void amdgpu_device_unlock_adev(struct amdgpu_device *adev)
4725{
89041940 4726 amdgpu_vf_error_trans_all(adev);
a3a09142 4727 adev->mp1_state = PP_MP1_STATE_NONE;
53b3f8f4 4728 atomic_set(&adev->in_gpu_reset, 0);
6049db43 4729 up_write(&adev->reset_sem);
26bc5340
AG
4730}
4731
91fb309d
HC
4732/*
4733 * to lockup a list of amdgpu devices in a hive safely, if not a hive
4734 * with multiple nodes, it will be similar as amdgpu_device_lock_adev.
4735 *
4736 * unlock won't require roll back.
4737 */
4738static int amdgpu_device_lock_hive_adev(struct amdgpu_device *adev, struct amdgpu_hive_info *hive)
4739{
4740 struct amdgpu_device *tmp_adev = NULL;
4741
4742 if (adev->gmc.xgmi.num_physical_nodes > 1) {
4743 if (!hive) {
4744 dev_err(adev->dev, "Hive is NULL while device has multiple xgmi nodes");
4745 return -ENODEV;
4746 }
4747 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
4748 if (!amdgpu_device_lock_adev(tmp_adev, hive))
4749 goto roll_back;
4750 }
4751 } else if (!amdgpu_device_lock_adev(adev, hive))
4752 return -EAGAIN;
4753
4754 return 0;
4755roll_back:
4756 if (!list_is_first(&tmp_adev->gmc.xgmi.head, &hive->device_list)) {
4757 /*
4758 * if the lockup iteration break in the middle of a hive,
4759 * it may means there may has a race issue,
4760 * or a hive device locked up independently.
4761 * we may be in trouble and may not, so will try to roll back
4762 * the lock and give out a warnning.
4763 */
4764 dev_warn(tmp_adev->dev, "Hive lock iteration broke in the middle. Rolling back to unlock");
4765 list_for_each_entry_continue_reverse(tmp_adev, &hive->device_list, gmc.xgmi.head) {
4766 amdgpu_device_unlock_adev(tmp_adev);
4767 }
4768 }
4769 return -EAGAIN;
4770}
4771
3f12acc8
EQ
4772static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4773{
4774 struct pci_dev *p = NULL;
4775
4776 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4777 adev->pdev->bus->number, 1);
4778 if (p) {
4779 pm_runtime_enable(&(p->dev));
4780 pm_runtime_resume(&(p->dev));
4781 }
4782}
4783
4784static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4785{
4786 enum amd_reset_method reset_method;
4787 struct pci_dev *p = NULL;
4788 u64 expires;
4789
4790 /*
4791 * For now, only BACO and mode1 reset are confirmed
4792 * to suffer the audio issue without proper suspended.
4793 */
4794 reset_method = amdgpu_asic_reset_method(adev);
4795 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4796 (reset_method != AMD_RESET_METHOD_MODE1))
4797 return -EINVAL;
4798
4799 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4800 adev->pdev->bus->number, 1);
4801 if (!p)
4802 return -ENODEV;
4803
4804 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4805 if (!expires)
4806 /*
4807 * If we cannot get the audio device autosuspend delay,
4808 * a fixed 4S interval will be used. Considering 3S is
4809 * the audio controller default autosuspend delay setting.
4810 * 4S used here is guaranteed to cover that.
4811 */
54b7feb9 4812 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
4813
4814 while (!pm_runtime_status_suspended(&(p->dev))) {
4815 if (!pm_runtime_suspend(&(p->dev)))
4816 break;
4817
4818 if (expires < ktime_get_mono_fast_ns()) {
4819 dev_warn(adev->dev, "failed to suspend display audio\n");
4820 /* TODO: abort the succeeding gpu reset? */
4821 return -ETIMEDOUT;
4822 }
4823 }
4824
4825 pm_runtime_disable(&(p->dev));
4826
4827 return 0;
4828}
4829
9d8d96be 4830static void amdgpu_device_recheck_guilty_jobs(
04442bf7
LL
4831 struct amdgpu_device *adev, struct list_head *device_list_handle,
4832 struct amdgpu_reset_context *reset_context)
e6c6338f
JZ
4833{
4834 int i, r = 0;
4835
4836 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4837 struct amdgpu_ring *ring = adev->rings[i];
4838 int ret = 0;
4839 struct drm_sched_job *s_job;
4840
4841 if (!ring || !ring->sched.thread)
4842 continue;
4843
4844 s_job = list_first_entry_or_null(&ring->sched.pending_list,
4845 struct drm_sched_job, list);
4846 if (s_job == NULL)
4847 continue;
4848
4849 /* clear job's guilty and depend the folowing step to decide the real one */
4850 drm_sched_reset_karma(s_job);
4851 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
4852
4853 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
4854 if (ret == 0) { /* timeout */
4855 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
4856 ring->sched.name, s_job->id);
4857
4858 /* set guilty */
4859 drm_sched_increase_karma(s_job);
4860retry:
4861 /* do hw reset */
4862 if (amdgpu_sriov_vf(adev)) {
4863 amdgpu_virt_fini_data_exchange(adev);
4864 r = amdgpu_device_reset_sriov(adev, false);
4865 if (r)
4866 adev->asic_reset_res = r;
4867 } else {
04442bf7
LL
4868 clear_bit(AMDGPU_SKIP_HW_RESET,
4869 &reset_context->flags);
4870 r = amdgpu_do_asic_reset(device_list_handle,
4871 reset_context);
e6c6338f
JZ
4872 if (r && r == -EAGAIN)
4873 goto retry;
4874 }
4875
4876 /*
4877 * add reset counter so that the following
4878 * resubmitted job could flush vmid
4879 */
4880 atomic_inc(&adev->gpu_reset_counter);
4881 continue;
4882 }
4883
4884 /* got the hw fence, signal finished fence */
4885 atomic_dec(ring->sched.score);
4886 dma_fence_get(&s_job->s_fence->finished);
4887 dma_fence_signal(&s_job->s_fence->finished);
4888 dma_fence_put(&s_job->s_fence->finished);
4889
4890 /* remove node from list and free the job */
4891 spin_lock(&ring->sched.job_list_lock);
4892 list_del_init(&s_job->list);
4893 spin_unlock(&ring->sched.job_list_lock);
4894 ring->sched.ops->free_job(s_job);
4895 }
4896}
4897
26bc5340
AG
4898/**
4899 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
4900 *
982a820b 4901 * @adev: amdgpu_device pointer
26bc5340
AG
4902 * @job: which job trigger hang
4903 *
4904 * Attempt to reset the GPU if it has hung (all asics).
4905 * Attempt to do soft-reset or full-reset and reinitialize Asic
4906 * Returns 0 for success or an error on failure.
4907 */
4908
4909int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
4910 struct amdgpu_job *job)
4911{
1d721ed6 4912 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 4913 bool job_signaled = false;
26bc5340 4914 struct amdgpu_hive_info *hive = NULL;
26bc5340 4915 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 4916 int i, r = 0;
bb5c7235 4917 bool need_emergency_restart = false;
3f12acc8 4918 bool audio_suspended = false;
e6c6338f 4919 int tmp_vram_lost_counter;
04442bf7
LL
4920 struct amdgpu_reset_context reset_context;
4921
4922 memset(&reset_context, 0, sizeof(reset_context));
26bc5340 4923
6e3cd2a9 4924 /*
bb5c7235
WS
4925 * Special case: RAS triggered and full reset isn't supported
4926 */
4927 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
4928
d5ea093e
AG
4929 /*
4930 * Flush RAM to disk so that after reboot
4931 * the user can read log and see why the system rebooted.
4932 */
bb5c7235 4933 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
4934 DRM_WARN("Emergency reboot.");
4935
4936 ksys_sync_helper();
4937 emergency_restart();
4938 }
4939
b823821f 4940 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 4941 need_emergency_restart ? "jobs stop":"reset");
26bc5340
AG
4942
4943 /*
1d721ed6
AG
4944 * Here we trylock to avoid chain of resets executing from
4945 * either trigger by jobs on different adevs in XGMI hive or jobs on
4946 * different schedulers for same device while this TO handler is running.
4947 * We always reset all schedulers for device and all devices for XGMI
4948 * hive so that should take care of them too.
26bc5340 4949 */
d95e8e97 4950 hive = amdgpu_get_xgmi_hive(adev);
53b3f8f4
DL
4951 if (hive) {
4952 if (atomic_cmpxchg(&hive->in_reset, 0, 1) != 0) {
4953 DRM_INFO("Bailing on TDR for s_job:%llx, hive: %llx as another already in progress",
4954 job ? job->base.id : -1, hive->hive_id);
d95e8e97 4955 amdgpu_put_xgmi_hive(hive);
ff99849b 4956 if (job && job->vm)
91fb309d 4957 drm_sched_increase_karma(&job->base);
53b3f8f4
DL
4958 return 0;
4959 }
4960 mutex_lock(&hive->hive_lock);
1d721ed6 4961 }
26bc5340 4962
04442bf7
LL
4963 reset_context.method = AMD_RESET_METHOD_NONE;
4964 reset_context.reset_req_dev = adev;
4965 reset_context.job = job;
4966 reset_context.hive = hive;
4967 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
4968
91fb309d
HC
4969 /*
4970 * lock the device before we try to operate the linked list
4971 * if didn't get the device lock, don't touch the linked list since
4972 * others may iterating it.
4973 */
4974 r = amdgpu_device_lock_hive_adev(adev, hive);
4975 if (r) {
4976 dev_info(adev->dev, "Bailing on TDR for s_job:%llx, as another already in progress",
4977 job ? job->base.id : -1);
4978
4979 /* even we skipped this reset, still need to set the job to guilty */
ff99849b 4980 if (job && job->vm)
91fb309d
HC
4981 drm_sched_increase_karma(&job->base);
4982 goto skip_recovery;
4983 }
4984
9e94d22c
EQ
4985 /*
4986 * Build list of devices to reset.
4987 * In case we are in XGMI hive mode, resort the device list
4988 * to put adev in the 1st position.
4989 */
4990 INIT_LIST_HEAD(&device_list);
4991 if (adev->gmc.xgmi.num_physical_nodes > 1) {
655ce9cb 4992 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
4993 list_add_tail(&tmp_adev->reset_list, &device_list);
4994 if (!list_is_first(&adev->reset_list, &device_list))
4995 list_rotate_to_front(&adev->reset_list, &device_list);
4996 device_list_handle = &device_list;
26bc5340 4997 } else {
655ce9cb 4998 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
4999 device_list_handle = &device_list;
5000 }
5001
1d721ed6 5002 /* block all schedulers and reset given job's ring */
655ce9cb 5003 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
3f12acc8
EQ
5004 /*
5005 * Try to put the audio codec into suspend state
5006 * before gpu reset started.
5007 *
5008 * Due to the power domain of the graphics device
5009 * is shared with AZ power domain. Without this,
5010 * we may change the audio hardware from behind
5011 * the audio driver's back. That will trigger
5012 * some audio codec errors.
5013 */
5014 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5015 audio_suspended = true;
5016
9e94d22c
EQ
5017 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5018
52fb44cf
EQ
5019 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5020
9e94d22c
EQ
5021 if (!amdgpu_sriov_vf(tmp_adev))
5022 amdgpu_amdkfd_pre_reset(tmp_adev);
5023
12ffa55d
AG
5024 /*
5025 * Mark these ASICs to be reseted as untracked first
5026 * And add them back after reset completed
5027 */
5028 amdgpu_unregister_gpu_instance(tmp_adev);
5029
a2f63ee8 5030 amdgpu_fbdev_set_suspend(tmp_adev, 1);
565d1941 5031
f1c1314b 5032 /* disable ras on ALL IPs */
bb5c7235 5033 if (!need_emergency_restart &&
b823821f 5034 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 5035 amdgpu_ras_suspend(tmp_adev);
5036
1d721ed6
AG
5037 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5038 struct amdgpu_ring *ring = tmp_adev->rings[i];
5039
5040 if (!ring || !ring->sched.thread)
5041 continue;
5042
0b2d2c2e 5043 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 5044
bb5c7235 5045 if (need_emergency_restart)
7c6e68c7 5046 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 5047 }
8f8c80f4 5048 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
5049 }
5050
bb5c7235 5051 if (need_emergency_restart)
7c6e68c7
AG
5052 goto skip_sched_resume;
5053
1d721ed6
AG
5054 /*
5055 * Must check guilty signal here since after this point all old
5056 * HW fences are force signaled.
5057 *
5058 * job->base holds a reference to parent fence
5059 */
5060 if (job && job->base.s_fence->parent &&
7dd8c205 5061 dma_fence_is_signaled(job->base.s_fence->parent)) {
1d721ed6 5062 job_signaled = true;
1d721ed6
AG
5063 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5064 goto skip_hw_reset;
5065 }
5066
26bc5340 5067retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 5068 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
04442bf7 5069 r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
26bc5340
AG
5070 /*TODO Should we stop ?*/
5071 if (r) {
aac89168 5072 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 5073 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
5074 tmp_adev->asic_reset_res = r;
5075 }
5076 }
5077
e6c6338f 5078 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
26bc5340
AG
5079 /* Actual ASIC resets if needed.*/
5080 /* TODO Implement XGMI hive reset logic for SRIOV */
5081 if (amdgpu_sriov_vf(adev)) {
5082 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5083 if (r)
5084 adev->asic_reset_res = r;
5085 } else {
04442bf7 5086 r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
26bc5340
AG
5087 if (r && r == -EAGAIN)
5088 goto retry;
5089 }
5090
1d721ed6
AG
5091skip_hw_reset:
5092
26bc5340 5093 /* Post ASIC reset for all devs .*/
655ce9cb 5094 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 5095
e6c6338f
JZ
5096 /*
5097 * Sometimes a later bad compute job can block a good gfx job as gfx
5098 * and compute ring share internal GC HW mutually. We add an additional
5099 * guilty jobs recheck step to find the real guilty job, it synchronously
5100 * submits and pends for the first job being signaled. If it gets timeout,
5101 * we identify it as a real guilty job.
5102 */
5103 if (amdgpu_gpu_recovery == 2 &&
5104 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
04442bf7
LL
5105 amdgpu_device_recheck_guilty_jobs(
5106 tmp_adev, device_list_handle, &reset_context);
e6c6338f 5107
1d721ed6
AG
5108 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5109 struct amdgpu_ring *ring = tmp_adev->rings[i];
5110
5111 if (!ring || !ring->sched.thread)
5112 continue;
5113
5114 /* No point to resubmit jobs if we didn't HW reset*/
5115 if (!tmp_adev->asic_reset_res && !job_signaled)
5116 drm_sched_resubmit_jobs(&ring->sched);
5117
5118 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5119 }
5120
5121 if (!amdgpu_device_has_dc_support(tmp_adev) && !job_signaled) {
4a580877 5122 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6
AG
5123 }
5124
5125 tmp_adev->asic_reset_res = 0;
26bc5340
AG
5126
5127 if (r) {
5128 /* bad news, how to tell it to userspace ? */
12ffa55d 5129 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
5130 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5131 } else {
12ffa55d 5132 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
3fa8f89d
S
5133 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5134 DRM_WARN("smart shift update failed\n");
26bc5340 5135 }
7c6e68c7 5136 }
26bc5340 5137
7c6e68c7 5138skip_sched_resume:
655ce9cb 5139 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
8e2712e7 5140 /* unlock kfd: SRIOV would do it separately */
bb5c7235 5141 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
7c6e68c7 5142 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 5143
5144 /* kfd_post_reset will do nothing if kfd device is not initialized,
5145 * need to bring up kfd here if it's not be initialized before
5146 */
5147 if (!adev->kfd.init_complete)
5148 amdgpu_amdkfd_device_init(adev);
5149
3f12acc8
EQ
5150 if (audio_suspended)
5151 amdgpu_device_resume_display_audio(tmp_adev);
26bc5340
AG
5152 amdgpu_device_unlock_adev(tmp_adev);
5153 }
5154
cbfd17f7 5155skip_recovery:
9e94d22c 5156 if (hive) {
53b3f8f4 5157 atomic_set(&hive->in_reset, 0);
9e94d22c 5158 mutex_unlock(&hive->hive_lock);
d95e8e97 5159 amdgpu_put_xgmi_hive(hive);
9e94d22c 5160 }
26bc5340 5161
91fb309d 5162 if (r && r != -EAGAIN)
26bc5340 5163 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
d38ceaf9
AD
5164 return r;
5165}
5166
e3ecdffa
AD
5167/**
5168 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5169 *
5170 * @adev: amdgpu_device pointer
5171 *
5172 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5173 * and lanes) of the slot the device is in. Handles APUs and
5174 * virtualized environments where PCIE config space may not be available.
5175 */
5494d864 5176static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 5177{
5d9a6330 5178 struct pci_dev *pdev;
c5313457
HK
5179 enum pci_bus_speed speed_cap, platform_speed_cap;
5180 enum pcie_link_width platform_link_width;
d0dd7f0c 5181
cd474ba0
AD
5182 if (amdgpu_pcie_gen_cap)
5183 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 5184
cd474ba0
AD
5185 if (amdgpu_pcie_lane_cap)
5186 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 5187
cd474ba0
AD
5188 /* covers APUs as well */
5189 if (pci_is_root_bus(adev->pdev->bus)) {
5190 if (adev->pm.pcie_gen_mask == 0)
5191 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5192 if (adev->pm.pcie_mlw_mask == 0)
5193 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 5194 return;
cd474ba0 5195 }
d0dd7f0c 5196
c5313457
HK
5197 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5198 return;
5199
dbaa922b
AD
5200 pcie_bandwidth_available(adev->pdev, NULL,
5201 &platform_speed_cap, &platform_link_width);
c5313457 5202
cd474ba0 5203 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
5204 /* asic caps */
5205 pdev = adev->pdev;
5206 speed_cap = pcie_get_speed_cap(pdev);
5207 if (speed_cap == PCI_SPEED_UNKNOWN) {
5208 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
5209 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5210 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 5211 } else {
2b3a1f51
FX
5212 if (speed_cap == PCIE_SPEED_32_0GT)
5213 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5214 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5215 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5216 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5217 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5218 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5219 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5220 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5221 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5222 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5223 else if (speed_cap == PCIE_SPEED_8_0GT)
5224 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5225 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5226 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5227 else if (speed_cap == PCIE_SPEED_5_0GT)
5228 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5229 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5230 else
5231 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5232 }
5233 /* platform caps */
c5313457 5234 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5235 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5236 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5237 } else {
2b3a1f51
FX
5238 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5239 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5240 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5241 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5242 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5243 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5244 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5245 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5246 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5247 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5248 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5249 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5250 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5251 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5252 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5253 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5254 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5255 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5256 else
5257 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5258
cd474ba0
AD
5259 }
5260 }
5261 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5262 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5263 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5264 } else {
c5313457 5265 switch (platform_link_width) {
5d9a6330 5266 case PCIE_LNK_X32:
cd474ba0
AD
5267 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5268 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5269 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5270 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5271 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5272 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5273 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5274 break;
5d9a6330 5275 case PCIE_LNK_X16:
cd474ba0
AD
5276 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5277 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5278 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5279 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5280 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5281 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5282 break;
5d9a6330 5283 case PCIE_LNK_X12:
cd474ba0
AD
5284 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5285 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5286 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5287 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5288 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5289 break;
5d9a6330 5290 case PCIE_LNK_X8:
cd474ba0
AD
5291 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5292 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5293 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5294 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5295 break;
5d9a6330 5296 case PCIE_LNK_X4:
cd474ba0
AD
5297 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5298 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5299 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5300 break;
5d9a6330 5301 case PCIE_LNK_X2:
cd474ba0
AD
5302 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5303 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5304 break;
5d9a6330 5305 case PCIE_LNK_X1:
cd474ba0
AD
5306 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5307 break;
5308 default:
5309 break;
5310 }
d0dd7f0c
AD
5311 }
5312 }
5313}
d38ceaf9 5314
361dbd01
AD
5315int amdgpu_device_baco_enter(struct drm_device *dev)
5316{
1348969a 5317 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5318 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5319
4a580877 5320 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5321 return -ENOTSUPP;
5322
8ab0d6f0 5323 if (ras && adev->ras_enabled &&
acdae216 5324 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5325 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5326
9530273e 5327 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5328}
5329
5330int amdgpu_device_baco_exit(struct drm_device *dev)
5331{
1348969a 5332 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5333 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5334 int ret = 0;
361dbd01 5335
4a580877 5336 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5337 return -ENOTSUPP;
5338
9530273e
EQ
5339 ret = amdgpu_dpm_baco_exit(adev);
5340 if (ret)
5341 return ret;
7a22677b 5342
8ab0d6f0 5343 if (ras && adev->ras_enabled &&
acdae216 5344 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5345 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5346
1bece222
CL
5347 if (amdgpu_passthrough(adev) &&
5348 adev->nbio.funcs->clear_doorbell_interrupt)
5349 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5350
7a22677b 5351 return 0;
361dbd01 5352}
c9a6b82f 5353
acd89fca
AG
5354static void amdgpu_cancel_all_tdr(struct amdgpu_device *adev)
5355{
5356 int i;
5357
5358 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5359 struct amdgpu_ring *ring = adev->rings[i];
5360
5361 if (!ring || !ring->sched.thread)
5362 continue;
5363
5364 cancel_delayed_work_sync(&ring->sched.work_tdr);
5365 }
5366}
5367
c9a6b82f
AG
5368/**
5369 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5370 * @pdev: PCI device struct
5371 * @state: PCI channel state
5372 *
5373 * Description: Called when a PCI error is detected.
5374 *
5375 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5376 */
5377pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5378{
5379 struct drm_device *dev = pci_get_drvdata(pdev);
5380 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5381 int i;
c9a6b82f
AG
5382
5383 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5384
6894305c
AG
5385 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5386 DRM_WARN("No support for XGMI hive yet...");
5387 return PCI_ERS_RESULT_DISCONNECT;
5388 }
5389
c9a6b82f
AG
5390 switch (state) {
5391 case pci_channel_io_normal:
5392 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5393 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5394 case pci_channel_io_frozen:
5395 /*
acd89fca
AG
5396 * Cancel and wait for all TDRs in progress if failing to
5397 * set adev->in_gpu_reset in amdgpu_device_lock_adev
5398 *
5399 * Locking adev->reset_sem will prevent any external access
5400 * to GPU during PCI error recovery
5401 */
5402 while (!amdgpu_device_lock_adev(adev, NULL))
5403 amdgpu_cancel_all_tdr(adev);
5404
5405 /*
5406 * Block any work scheduling as we do for regular GPU reset
5407 * for the duration of the recovery
5408 */
5409 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5410 struct amdgpu_ring *ring = adev->rings[i];
5411
5412 if (!ring || !ring->sched.thread)
5413 continue;
5414
5415 drm_sched_stop(&ring->sched, NULL);
5416 }
8f8c80f4 5417 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5418 return PCI_ERS_RESULT_NEED_RESET;
5419 case pci_channel_io_perm_failure:
5420 /* Permanent error, prepare for device removal */
5421 return PCI_ERS_RESULT_DISCONNECT;
5422 }
5423
5424 return PCI_ERS_RESULT_NEED_RESET;
5425}
5426
5427/**
5428 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5429 * @pdev: pointer to PCI device
5430 */
5431pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5432{
5433
5434 DRM_INFO("PCI error: mmio enabled callback!!\n");
5435
5436 /* TODO - dump whatever for debugging purposes */
5437
5438 /* This called only if amdgpu_pci_error_detected returns
5439 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5440 * works, no need to reset slot.
5441 */
5442
5443 return PCI_ERS_RESULT_RECOVERED;
5444}
5445
5446/**
5447 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5448 * @pdev: PCI device struct
5449 *
5450 * Description: This routine is called by the pci error recovery
5451 * code after the PCI slot has been reset, just before we
5452 * should resume normal operations.
5453 */
5454pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5455{
5456 struct drm_device *dev = pci_get_drvdata(pdev);
5457 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5458 int r, i;
04442bf7 5459 struct amdgpu_reset_context reset_context;
362c7b91 5460 u32 memsize;
7ac71382 5461 struct list_head device_list;
c9a6b82f
AG
5462
5463 DRM_INFO("PCI error: slot reset callback!!\n");
5464
04442bf7
LL
5465 memset(&reset_context, 0, sizeof(reset_context));
5466
7ac71382 5467 INIT_LIST_HEAD(&device_list);
655ce9cb 5468 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5469
362c7b91
AG
5470 /* wait for asic to come out of reset */
5471 msleep(500);
5472
7ac71382 5473 /* Restore PCI confspace */
c1dd4aa6 5474 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5475
362c7b91
AG
5476 /* confirm ASIC came out of reset */
5477 for (i = 0; i < adev->usec_timeout; i++) {
5478 memsize = amdgpu_asic_get_config_memsize(adev);
5479
5480 if (memsize != 0xffffffff)
5481 break;
5482 udelay(1);
5483 }
5484 if (memsize == 0xffffffff) {
5485 r = -ETIME;
5486 goto out;
5487 }
5488
04442bf7
LL
5489 reset_context.method = AMD_RESET_METHOD_NONE;
5490 reset_context.reset_req_dev = adev;
5491 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5492 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5493
7afefb81 5494 adev->no_hw_access = true;
04442bf7 5495 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
7afefb81 5496 adev->no_hw_access = false;
c9a6b82f
AG
5497 if (r)
5498 goto out;
5499
04442bf7 5500 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5501
5502out:
c9a6b82f 5503 if (!r) {
c1dd4aa6
AG
5504 if (amdgpu_device_cache_pci_state(adev->pdev))
5505 pci_restore_state(adev->pdev);
5506
c9a6b82f
AG
5507 DRM_INFO("PCIe error recovery succeeded\n");
5508 } else {
5509 DRM_ERROR("PCIe error recovery failed, err:%d", r);
5510 amdgpu_device_unlock_adev(adev);
5511 }
5512
5513 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5514}
5515
5516/**
5517 * amdgpu_pci_resume() - resume normal ops after PCI reset
5518 * @pdev: pointer to PCI device
5519 *
5520 * Called when the error recovery driver tells us that its
505199a3 5521 * OK to resume normal operation.
c9a6b82f
AG
5522 */
5523void amdgpu_pci_resume(struct pci_dev *pdev)
5524{
5525 struct drm_device *dev = pci_get_drvdata(pdev);
5526 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5527 int i;
c9a6b82f 5528
c9a6b82f
AG
5529
5530 DRM_INFO("PCI error: resume callback!!\n");
acd89fca
AG
5531
5532 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5533 struct amdgpu_ring *ring = adev->rings[i];
5534
5535 if (!ring || !ring->sched.thread)
5536 continue;
5537
5538
5539 drm_sched_resubmit_jobs(&ring->sched);
5540 drm_sched_start(&ring->sched, true);
5541 }
5542
5543 amdgpu_device_unlock_adev(adev);
c9a6b82f 5544}
c1dd4aa6
AG
5545
5546bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5547{
5548 struct drm_device *dev = pci_get_drvdata(pdev);
5549 struct amdgpu_device *adev = drm_to_adev(dev);
5550 int r;
5551
5552 r = pci_save_state(pdev);
5553 if (!r) {
5554 kfree(adev->pci_state);
5555
5556 adev->pci_state = pci_store_saved_state(pdev);
5557
5558 if (!adev->pci_state) {
5559 DRM_ERROR("Failed to store PCI saved state");
5560 return false;
5561 }
5562 } else {
5563 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5564 return false;
5565 }
5566
5567 return true;
5568}
5569
5570bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5571{
5572 struct drm_device *dev = pci_get_drvdata(pdev);
5573 struct amdgpu_device *adev = drm_to_adev(dev);
5574 int r;
5575
5576 if (!adev->pci_state)
5577 return false;
5578
5579 r = pci_load_saved_state(pdev, adev->pci_state);
5580
5581 if (!r) {
5582 pci_restore_state(pdev);
5583 } else {
5584 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5585 return false;
5586 }
5587
5588 return true;
5589}
5590
810085dd
EH
5591void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5592 struct amdgpu_ring *ring)
5593{
5594#ifdef CONFIG_X86_64
5595 if (adev->flags & AMD_IS_APU)
5596 return;
5597#endif
5598 if (adev->gmc.xgmi.connected_to_cpu)
5599 return;
5600
5601 if (ring && ring->funcs->emit_hdp_flush)
5602 amdgpu_ring_emit_hdp_flush(ring);
5603 else
5604 amdgpu_asic_flush_hdp(adev, ring);
5605}
c1dd4aa6 5606
810085dd
EH
5607void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5608 struct amdgpu_ring *ring)
5609{
5610#ifdef CONFIG_X86_64
5611 if (adev->flags & AMD_IS_APU)
5612 return;
5613#endif
5614 if (adev->gmc.xgmi.connected_to_cpu)
5615 return;
c1dd4aa6 5616
810085dd
EH
5617 amdgpu_asic_invalidate_hdp(adev, ring);
5618}