drm/amdkfd: Migrate in CPU page fault use current mm
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
b1ddf548 28#include <linux/power_supply.h>
0875dc9e 29#include <linux/kthread.h>
fdf2f6c5 30#include <linux/module.h>
d38ceaf9
AD
31#include <linux/console.h>
32#include <linux/slab.h>
4a74c38c 33#include <linux/iommu.h>
901e2be2 34#include <linux/pci.h>
3d8785f6
SA
35#include <linux/devcoredump.h>
36#include <generated/utsrelease.h>
08a2fd23 37#include <linux/pci-p2pdma.h>
fdf2f6c5 38
4562236b 39#include <drm/drm_atomic_helper.h>
fcd70cd3 40#include <drm/drm_probe_helper.h>
d38ceaf9
AD
41#include <drm/amdgpu_drm.h>
42#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
44#include <linux/efi.h>
45#include "amdgpu.h"
f4b373f4 46#include "amdgpu_trace.h"
d38ceaf9
AD
47#include "amdgpu_i2c.h"
48#include "atom.h"
49#include "amdgpu_atombios.h"
a5bde2f9 50#include "amdgpu_atomfirmware.h"
d0dd7f0c 51#include "amd_pcie.h"
33f34802
KW
52#ifdef CONFIG_DRM_AMDGPU_SI
53#include "si.h"
54#endif
a2e73f56
AD
55#ifdef CONFIG_DRM_AMDGPU_CIK
56#include "cik.h"
57#endif
aaa36a97 58#include "vi.h"
460826e6 59#include "soc15.h"
0a5b8c7b 60#include "nv.h"
d38ceaf9 61#include "bif/bif_4_1_d.h"
bec86378 62#include <linux/firmware.h>
89041940 63#include "amdgpu_vf_error.h"
d38ceaf9 64
ba997709 65#include "amdgpu_amdkfd.h"
d2f52ac8 66#include "amdgpu_pm.h"
d38ceaf9 67
5183411b 68#include "amdgpu_xgmi.h"
c030f2e4 69#include "amdgpu_ras.h"
9c7c85f7 70#include "amdgpu_pmu.h"
bd607166 71#include "amdgpu_fru_eeprom.h"
04442bf7 72#include "amdgpu_reset.h"
5183411b 73
d5ea093e 74#include <linux/suspend.h>
c6a6e2db 75#include <drm/task_barrier.h>
3f12acc8 76#include <linux/pm_runtime.h>
d5ea093e 77
f89f8c6b
AG
78#include <drm/drm_drv.h>
79
e2a75f88 80MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
3f76dced 81MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
2d2e5e7e 82MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
ad5a67a7 83MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
54c4d17e 84MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
65e60f6e 85MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
42b325e5 86MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
e2a75f88 87
2dc80b00 88#define AMDGPU_RESUME_MS 2000
7258fa31
SK
89#define AMDGPU_MAX_RETRY_LIMIT 2
90#define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
2dc80b00 91
050091ab 92const char *amdgpu_asic_name[] = {
da69c161
KW
93 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
96 "OLAND",
97 "HAINAN",
d38ceaf9
AD
98 "BONAIRE",
99 "KAVERI",
100 "KABINI",
101 "HAWAII",
102 "MULLINS",
103 "TOPAZ",
104 "TONGA",
48299f95 105 "FIJI",
d38ceaf9 106 "CARRIZO",
139f4917 107 "STONEY",
2cc0c0b5
FC
108 "POLARIS10",
109 "POLARIS11",
c4642a47 110 "POLARIS12",
48ff108d 111 "VEGAM",
d4196f01 112 "VEGA10",
8fab806a 113 "VEGA12",
956fcddc 114 "VEGA20",
2ca8a5d2 115 "RAVEN",
d6c3b24e 116 "ARCTURUS",
1eee4228 117 "RENOIR",
d46b417a 118 "ALDEBARAN",
852a6626 119 "NAVI10",
d0f56dc2 120 "CYAN_SKILLFISH",
87dbad02 121 "NAVI14",
9802f5d7 122 "NAVI12",
ccaf72d3 123 "SIENNA_CICHLID",
ddd8fbe7 124 "NAVY_FLOUNDER",
4f1e9a76 125 "VANGOGH",
a2468e04 126 "DIMGREY_CAVEFISH",
6f169591 127 "BEIGE_GOBY",
ee9236b7 128 "YELLOW_CARP",
3ae695d6 129 "IP DISCOVERY",
d38ceaf9
AD
130 "LAST",
131};
132
dcea6e65
KR
133/**
134 * DOC: pcie_replay_count
135 *
136 * The amdgpu driver provides a sysfs API for reporting the total number
137 * of PCIe replays (NAKs)
138 * The file pcie_replay_count is used for this and returns the total
139 * number of replays as a sum of the NAKs generated and NAKs received
140 */
141
142static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
143 struct device_attribute *attr, char *buf)
144{
145 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 146 struct amdgpu_device *adev = drm_to_adev(ddev);
dcea6e65
KR
147 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
148
36000c7a 149 return sysfs_emit(buf, "%llu\n", cnt);
dcea6e65
KR
150}
151
152static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
153 amdgpu_device_get_pcie_replay_count, NULL);
154
5494d864
AD
155static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
156
bd607166
KR
157/**
158 * DOC: product_name
159 *
160 * The amdgpu driver provides a sysfs API for reporting the product name
161 * for the device
162 * The file serial_number is used for this and returns the product name
163 * as returned from the FRU.
164 * NOTE: This is only available for certain server cards
165 */
166
167static ssize_t amdgpu_device_get_product_name(struct device *dev,
168 struct device_attribute *attr, char *buf)
169{
170 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 171 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 172
36000c7a 173 return sysfs_emit(buf, "%s\n", adev->product_name);
bd607166
KR
174}
175
176static DEVICE_ATTR(product_name, S_IRUGO,
177 amdgpu_device_get_product_name, NULL);
178
179/**
180 * DOC: product_number
181 *
182 * The amdgpu driver provides a sysfs API for reporting the part number
183 * for the device
184 * The file serial_number is used for this and returns the part number
185 * as returned from the FRU.
186 * NOTE: This is only available for certain server cards
187 */
188
189static ssize_t amdgpu_device_get_product_number(struct device *dev,
190 struct device_attribute *attr, char *buf)
191{
192 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 193 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 194
36000c7a 195 return sysfs_emit(buf, "%s\n", adev->product_number);
bd607166
KR
196}
197
198static DEVICE_ATTR(product_number, S_IRUGO,
199 amdgpu_device_get_product_number, NULL);
200
201/**
202 * DOC: serial_number
203 *
204 * The amdgpu driver provides a sysfs API for reporting the serial number
205 * for the device
206 * The file serial_number is used for this and returns the serial number
207 * as returned from the FRU.
208 * NOTE: This is only available for certain server cards
209 */
210
211static ssize_t amdgpu_device_get_serial_number(struct device *dev,
212 struct device_attribute *attr, char *buf)
213{
214 struct drm_device *ddev = dev_get_drvdata(dev);
1348969a 215 struct amdgpu_device *adev = drm_to_adev(ddev);
bd607166 216
36000c7a 217 return sysfs_emit(buf, "%s\n", adev->serial);
bd607166
KR
218}
219
220static DEVICE_ATTR(serial_number, S_IRUGO,
221 amdgpu_device_get_serial_number, NULL);
222
fd496ca8 223/**
b98c6299 224 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
fd496ca8
AD
225 *
226 * @dev: drm_device pointer
227 *
b98c6299 228 * Returns true if the device is a dGPU with ATPX power control,
fd496ca8
AD
229 * otherwise return false.
230 */
b98c6299 231bool amdgpu_device_supports_px(struct drm_device *dev)
fd496ca8
AD
232{
233 struct amdgpu_device *adev = drm_to_adev(dev);
234
b98c6299 235 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
fd496ca8
AD
236 return true;
237 return false;
238}
239
e3ecdffa 240/**
0330b848 241 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
e3ecdffa
AD
242 *
243 * @dev: drm_device pointer
244 *
b98c6299 245 * Returns true if the device is a dGPU with ACPI power control,
e3ecdffa
AD
246 * otherwise return false.
247 */
31af062a 248bool amdgpu_device_supports_boco(struct drm_device *dev)
d38ceaf9 249{
1348969a 250 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 251
b98c6299
AD
252 if (adev->has_pr3 ||
253 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
d38ceaf9
AD
254 return true;
255 return false;
256}
257
a69cba42
AD
258/**
259 * amdgpu_device_supports_baco - Does the device support BACO
260 *
261 * @dev: drm_device pointer
262 *
263 * Returns true if the device supporte BACO,
264 * otherwise return false.
265 */
266bool amdgpu_device_supports_baco(struct drm_device *dev)
267{
1348969a 268 struct amdgpu_device *adev = drm_to_adev(dev);
a69cba42
AD
269
270 return amdgpu_asic_supports_baco(adev);
271}
272
3fa8f89d
S
273/**
274 * amdgpu_device_supports_smart_shift - Is the device dGPU with
275 * smart shift support
276 *
277 * @dev: drm_device pointer
278 *
279 * Returns true if the device is a dGPU with Smart Shift support,
280 * otherwise returns false.
281 */
282bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
283{
284 return (amdgpu_device_supports_boco(dev) &&
285 amdgpu_acpi_is_power_shift_control_supported());
286}
287
6e3cd2a9
MCC
288/*
289 * VRAM access helper functions
290 */
291
e35e2b11 292/**
048af66b 293 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
e35e2b11
TY
294 *
295 * @adev: amdgpu_device pointer
296 * @pos: offset of the buffer in vram
297 * @buf: virtual address of the buffer in system memory
298 * @size: read/write size, sizeof(@buf) must > @size
299 * @write: true - write to vram, otherwise - read from vram
300 */
048af66b
KW
301void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
302 void *buf, size_t size, bool write)
e35e2b11 303{
e35e2b11 304 unsigned long flags;
048af66b
KW
305 uint32_t hi = ~0, tmp = 0;
306 uint32_t *data = buf;
ce05ac56 307 uint64_t last;
f89f8c6b 308 int idx;
ce05ac56 309
c58a863b 310 if (!drm_dev_enter(adev_to_drm(adev), &idx))
f89f8c6b 311 return;
9d11eb0d 312
048af66b
KW
313 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
314
315 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
316 for (last = pos + size; pos < last; pos += 4) {
317 tmp = pos >> 31;
318
319 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
320 if (tmp != hi) {
321 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
322 hi = tmp;
323 }
324 if (write)
325 WREG32_NO_KIQ(mmMM_DATA, *data++);
326 else
327 *data++ = RREG32_NO_KIQ(mmMM_DATA);
328 }
329
330 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
331 drm_dev_exit(idx);
332}
333
334/**
bbe04dec 335 * amdgpu_device_aper_access - access vram by vram aperature
048af66b
KW
336 *
337 * @adev: amdgpu_device pointer
338 * @pos: offset of the buffer in vram
339 * @buf: virtual address of the buffer in system memory
340 * @size: read/write size, sizeof(@buf) must > @size
341 * @write: true - write to vram, otherwise - read from vram
342 *
343 * The return value means how many bytes have been transferred.
344 */
345size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
346 void *buf, size_t size, bool write)
347{
9d11eb0d 348#ifdef CONFIG_64BIT
048af66b
KW
349 void __iomem *addr;
350 size_t count = 0;
351 uint64_t last;
352
353 if (!adev->mman.aper_base_kaddr)
354 return 0;
355
9d11eb0d
CK
356 last = min(pos + size, adev->gmc.visible_vram_size);
357 if (last > pos) {
048af66b
KW
358 addr = adev->mman.aper_base_kaddr + pos;
359 count = last - pos;
9d11eb0d
CK
360
361 if (write) {
362 memcpy_toio(addr, buf, count);
363 mb();
810085dd 364 amdgpu_device_flush_hdp(adev, NULL);
9d11eb0d 365 } else {
810085dd 366 amdgpu_device_invalidate_hdp(adev, NULL);
9d11eb0d
CK
367 mb();
368 memcpy_fromio(buf, addr, count);
369 }
370
9d11eb0d 371 }
048af66b
KW
372
373 return count;
374#else
375 return 0;
9d11eb0d 376#endif
048af66b 377}
9d11eb0d 378
048af66b
KW
379/**
380 * amdgpu_device_vram_access - read/write a buffer in vram
381 *
382 * @adev: amdgpu_device pointer
383 * @pos: offset of the buffer in vram
384 * @buf: virtual address of the buffer in system memory
385 * @size: read/write size, sizeof(@buf) must > @size
386 * @write: true - write to vram, otherwise - read from vram
387 */
388void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
389 void *buf, size_t size, bool write)
390{
391 size_t count;
e35e2b11 392
048af66b
KW
393 /* try to using vram apreature to access vram first */
394 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
395 size -= count;
396 if (size) {
397 /* using MM to access rest vram */
398 pos += count;
399 buf += count;
400 amdgpu_device_mm_access(adev, pos, buf, size, write);
e35e2b11
TY
401 }
402}
403
d38ceaf9 404/*
f7ee1874 405 * register access helper functions.
d38ceaf9 406 */
56b53c0b
DL
407
408/* Check if hw access should be skipped because of hotplug or device error */
409bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
410{
7afefb81 411 if (adev->no_hw_access)
56b53c0b
DL
412 return true;
413
414#ifdef CONFIG_LOCKDEP
415 /*
416 * This is a bit complicated to understand, so worth a comment. What we assert
417 * here is that the GPU reset is not running on another thread in parallel.
418 *
419 * For this we trylock the read side of the reset semaphore, if that succeeds
420 * we know that the reset is not running in paralell.
421 *
422 * If the trylock fails we assert that we are either already holding the read
423 * side of the lock or are the reset thread itself and hold the write side of
424 * the lock.
425 */
426 if (in_task()) {
d0fb18b5
AG
427 if (down_read_trylock(&adev->reset_domain->sem))
428 up_read(&adev->reset_domain->sem);
56b53c0b 429 else
d0fb18b5 430 lockdep_assert_held(&adev->reset_domain->sem);
56b53c0b
DL
431 }
432#endif
433 return false;
434}
435
e3ecdffa 436/**
f7ee1874 437 * amdgpu_device_rreg - read a memory mapped IO or indirect register
e3ecdffa
AD
438 *
439 * @adev: amdgpu_device pointer
440 * @reg: dword aligned register offset
441 * @acc_flags: access flags which require special behavior
442 *
443 * Returns the 32 bit value from the offset specified.
444 */
f7ee1874
HZ
445uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
446 uint32_t reg, uint32_t acc_flags)
d38ceaf9 447{
f4b373f4
TSD
448 uint32_t ret;
449
56b53c0b 450 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
451 return 0;
452
f7ee1874
HZ
453 if ((reg * 4) < adev->rmmio_size) {
454 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
455 amdgpu_sriov_runtime(adev) &&
d0fb18b5 456 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 457 ret = amdgpu_kiq_rreg(adev, reg);
d0fb18b5 458 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
459 } else {
460 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
461 }
462 } else {
463 ret = adev->pcie_rreg(adev, reg * 4);
81202807 464 }
bc992ba5 465
f7ee1874 466 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
e78b579d 467
f4b373f4 468 return ret;
d38ceaf9
AD
469}
470
421a2a30
ML
471/*
472 * MMIO register read with bytes helper functions
473 * @offset:bytes offset from MMIO start
474 *
475*/
476
e3ecdffa
AD
477/**
478 * amdgpu_mm_rreg8 - read a memory mapped IO register
479 *
480 * @adev: amdgpu_device pointer
481 * @offset: byte aligned register offset
482 *
483 * Returns the 8 bit value from the offset specified.
484 */
7cbbc745
AG
485uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
486{
56b53c0b 487 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
488 return 0;
489
421a2a30
ML
490 if (offset < adev->rmmio_size)
491 return (readb(adev->rmmio + offset));
492 BUG();
493}
494
495/*
496 * MMIO register write with bytes helper functions
497 * @offset:bytes offset from MMIO start
498 * @value: the value want to be written to the register
499 *
500*/
e3ecdffa
AD
501/**
502 * amdgpu_mm_wreg8 - read a memory mapped IO register
503 *
504 * @adev: amdgpu_device pointer
505 * @offset: byte aligned register offset
506 * @value: 8 bit value to write
507 *
508 * Writes the value specified to the offset specified.
509 */
7cbbc745
AG
510void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
511{
56b53c0b 512 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
513 return;
514
421a2a30
ML
515 if (offset < adev->rmmio_size)
516 writeb(value, adev->rmmio + offset);
517 else
518 BUG();
519}
520
e3ecdffa 521/**
f7ee1874 522 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
e3ecdffa
AD
523 *
524 * @adev: amdgpu_device pointer
525 * @reg: dword aligned register offset
526 * @v: 32 bit value to write to the register
527 * @acc_flags: access flags which require special behavior
528 *
529 * Writes the value specified to the offset specified.
530 */
f7ee1874
HZ
531void amdgpu_device_wreg(struct amdgpu_device *adev,
532 uint32_t reg, uint32_t v,
533 uint32_t acc_flags)
d38ceaf9 534{
56b53c0b 535 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
536 return;
537
f7ee1874
HZ
538 if ((reg * 4) < adev->rmmio_size) {
539 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
540 amdgpu_sriov_runtime(adev) &&
d0fb18b5 541 down_read_trylock(&adev->reset_domain->sem)) {
f7ee1874 542 amdgpu_kiq_wreg(adev, reg, v);
d0fb18b5 543 up_read(&adev->reset_domain->sem);
f7ee1874
HZ
544 } else {
545 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
546 }
547 } else {
548 adev->pcie_wreg(adev, reg * 4, v);
81202807 549 }
bc992ba5 550
f7ee1874 551 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
2e0cc4d4 552}
d38ceaf9 553
03f2abb0 554/**
4cc9f86f 555 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
2e0cc4d4 556 *
71579346
RB
557 * @adev: amdgpu_device pointer
558 * @reg: mmio/rlc register
559 * @v: value to write
560 *
561 * this function is invoked only for the debugfs register access
03f2abb0 562 */
f7ee1874
HZ
563void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
564 uint32_t reg, uint32_t v)
2e0cc4d4 565{
56b53c0b 566 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
567 return;
568
2e0cc4d4 569 if (amdgpu_sriov_fullaccess(adev) &&
f7ee1874
HZ
570 adev->gfx.rlc.funcs &&
571 adev->gfx.rlc.funcs->is_rlcg_access_range) {
2e0cc4d4 572 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
1b2dc99e 573 return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
4cc9f86f
TSD
574 } else if ((reg * 4) >= adev->rmmio_size) {
575 adev->pcie_wreg(adev, reg * 4, v);
f7ee1874
HZ
576 } else {
577 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
47ed4e1c 578 }
d38ceaf9
AD
579}
580
d38ceaf9
AD
581/**
582 * amdgpu_mm_rdoorbell - read a doorbell dword
583 *
584 * @adev: amdgpu_device pointer
585 * @index: doorbell index
586 *
587 * Returns the value in the doorbell aperture at the
588 * requested doorbell index (CIK).
589 */
590u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
591{
56b53c0b 592 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
593 return 0;
594
d38ceaf9
AD
595 if (index < adev->doorbell.num_doorbells) {
596 return readl(adev->doorbell.ptr + index);
597 } else {
598 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
599 return 0;
600 }
601}
602
603/**
604 * amdgpu_mm_wdoorbell - write a doorbell dword
605 *
606 * @adev: amdgpu_device pointer
607 * @index: doorbell index
608 * @v: value to write
609 *
610 * Writes @v to the doorbell aperture at the
611 * requested doorbell index (CIK).
612 */
613void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
614{
56b53c0b 615 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
616 return;
617
d38ceaf9
AD
618 if (index < adev->doorbell.num_doorbells) {
619 writel(v, adev->doorbell.ptr + index);
620 } else {
621 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
622 }
623}
624
832be404
KW
625/**
626 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
627 *
628 * @adev: amdgpu_device pointer
629 * @index: doorbell index
630 *
631 * Returns the value in the doorbell aperture at the
632 * requested doorbell index (VEGA10+).
633 */
634u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
635{
56b53c0b 636 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
637 return 0;
638
832be404
KW
639 if (index < adev->doorbell.num_doorbells) {
640 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
641 } else {
642 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
643 return 0;
644 }
645}
646
647/**
648 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
649 *
650 * @adev: amdgpu_device pointer
651 * @index: doorbell index
652 * @v: value to write
653 *
654 * Writes @v to the doorbell aperture at the
655 * requested doorbell index (VEGA10+).
656 */
657void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
658{
56b53c0b 659 if (amdgpu_device_skip_hw_access(adev))
bf36b52e
AG
660 return;
661
832be404
KW
662 if (index < adev->doorbell.num_doorbells) {
663 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
664 } else {
665 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
666 }
667}
668
1bba3683
HZ
669/**
670 * amdgpu_device_indirect_rreg - read an indirect register
671 *
672 * @adev: amdgpu_device pointer
673 * @pcie_index: mmio register offset
674 * @pcie_data: mmio register offset
22f453fb 675 * @reg_addr: indirect register address to read from
1bba3683
HZ
676 *
677 * Returns the value of indirect register @reg_addr
678 */
679u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
680 u32 pcie_index, u32 pcie_data,
681 u32 reg_addr)
682{
683 unsigned long flags;
684 u32 r;
685 void __iomem *pcie_index_offset;
686 void __iomem *pcie_data_offset;
687
688 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
689 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
690 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
691
692 writel(reg_addr, pcie_index_offset);
693 readl(pcie_index_offset);
694 r = readl(pcie_data_offset);
695 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
696
697 return r;
698}
699
700/**
701 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
702 *
703 * @adev: amdgpu_device pointer
704 * @pcie_index: mmio register offset
705 * @pcie_data: mmio register offset
22f453fb 706 * @reg_addr: indirect register address to read from
1bba3683
HZ
707 *
708 * Returns the value of indirect register @reg_addr
709 */
710u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
711 u32 pcie_index, u32 pcie_data,
712 u32 reg_addr)
713{
714 unsigned long flags;
715 u64 r;
716 void __iomem *pcie_index_offset;
717 void __iomem *pcie_data_offset;
718
719 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
720 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
721 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
722
723 /* read low 32 bits */
724 writel(reg_addr, pcie_index_offset);
725 readl(pcie_index_offset);
726 r = readl(pcie_data_offset);
727 /* read high 32 bits */
728 writel(reg_addr + 4, pcie_index_offset);
729 readl(pcie_index_offset);
730 r |= ((u64)readl(pcie_data_offset) << 32);
731 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
732
733 return r;
734}
735
736/**
737 * amdgpu_device_indirect_wreg - write an indirect register address
738 *
739 * @adev: amdgpu_device pointer
740 * @pcie_index: mmio register offset
741 * @pcie_data: mmio register offset
742 * @reg_addr: indirect register offset
743 * @reg_data: indirect register data
744 *
745 */
746void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
747 u32 pcie_index, u32 pcie_data,
748 u32 reg_addr, u32 reg_data)
749{
750 unsigned long flags;
751 void __iomem *pcie_index_offset;
752 void __iomem *pcie_data_offset;
753
754 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
755 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
756 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
757
758 writel(reg_addr, pcie_index_offset);
759 readl(pcie_index_offset);
760 writel(reg_data, pcie_data_offset);
761 readl(pcie_data_offset);
762 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
763}
764
765/**
766 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
767 *
768 * @adev: amdgpu_device pointer
769 * @pcie_index: mmio register offset
770 * @pcie_data: mmio register offset
771 * @reg_addr: indirect register offset
772 * @reg_data: indirect register data
773 *
774 */
775void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
776 u32 pcie_index, u32 pcie_data,
777 u32 reg_addr, u64 reg_data)
778{
779 unsigned long flags;
780 void __iomem *pcie_index_offset;
781 void __iomem *pcie_data_offset;
782
783 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
784 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
785 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
786
787 /* write low 32 bits */
788 writel(reg_addr, pcie_index_offset);
789 readl(pcie_index_offset);
790 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
791 readl(pcie_data_offset);
792 /* write high 32 bits */
793 writel(reg_addr + 4, pcie_index_offset);
794 readl(pcie_index_offset);
795 writel((u32)(reg_data >> 32), pcie_data_offset);
796 readl(pcie_data_offset);
797 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
798}
799
d38ceaf9
AD
800/**
801 * amdgpu_invalid_rreg - dummy reg read function
802 *
982a820b 803 * @adev: amdgpu_device pointer
d38ceaf9
AD
804 * @reg: offset of register
805 *
806 * Dummy register read function. Used for register blocks
807 * that certain asics don't have (all asics).
808 * Returns the value in the register.
809 */
810static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
811{
812 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
813 BUG();
814 return 0;
815}
816
817/**
818 * amdgpu_invalid_wreg - dummy reg write function
819 *
982a820b 820 * @adev: amdgpu_device pointer
d38ceaf9
AD
821 * @reg: offset of register
822 * @v: value to write to the register
823 *
824 * Dummy register read function. Used for register blocks
825 * that certain asics don't have (all asics).
826 */
827static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
828{
829 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
830 reg, v);
831 BUG();
832}
833
4fa1c6a6
TZ
834/**
835 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
836 *
982a820b 837 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
838 * @reg: offset of register
839 *
840 * Dummy register read function. Used for register blocks
841 * that certain asics don't have (all asics).
842 * Returns the value in the register.
843 */
844static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
845{
846 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
847 BUG();
848 return 0;
849}
850
851/**
852 * amdgpu_invalid_wreg64 - dummy reg write function
853 *
982a820b 854 * @adev: amdgpu_device pointer
4fa1c6a6
TZ
855 * @reg: offset of register
856 * @v: value to write to the register
857 *
858 * Dummy register read function. Used for register blocks
859 * that certain asics don't have (all asics).
860 */
861static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
862{
863 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
864 reg, v);
865 BUG();
866}
867
d38ceaf9
AD
868/**
869 * amdgpu_block_invalid_rreg - dummy reg read function
870 *
982a820b 871 * @adev: amdgpu_device pointer
d38ceaf9
AD
872 * @block: offset of instance
873 * @reg: offset of register
874 *
875 * Dummy register read function. Used for register blocks
876 * that certain asics don't have (all asics).
877 * Returns the value in the register.
878 */
879static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
880 uint32_t block, uint32_t reg)
881{
882 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
883 reg, block);
884 BUG();
885 return 0;
886}
887
888/**
889 * amdgpu_block_invalid_wreg - dummy reg write function
890 *
982a820b 891 * @adev: amdgpu_device pointer
d38ceaf9
AD
892 * @block: offset of instance
893 * @reg: offset of register
894 * @v: value to write to the register
895 *
896 * Dummy register read function. Used for register blocks
897 * that certain asics don't have (all asics).
898 */
899static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
900 uint32_t block,
901 uint32_t reg, uint32_t v)
902{
903 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
904 reg, block, v);
905 BUG();
906}
907
4d2997ab
AD
908/**
909 * amdgpu_device_asic_init - Wrapper for atom asic_init
910 *
982a820b 911 * @adev: amdgpu_device pointer
4d2997ab
AD
912 *
913 * Does any asic specific work and then calls atom asic init.
914 */
915static int amdgpu_device_asic_init(struct amdgpu_device *adev)
916{
917 amdgpu_asic_pre_asic_init(adev);
918
85d1bcc6
HZ
919 if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
920 return amdgpu_atomfirmware_asic_init(adev, true);
921 else
922 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
4d2997ab
AD
923}
924
e3ecdffa
AD
925/**
926 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
927 *
982a820b 928 * @adev: amdgpu_device pointer
e3ecdffa
AD
929 *
930 * Allocates a scratch page of VRAM for use by various things in the
931 * driver.
932 */
06ec9070 933static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
d38ceaf9 934{
a4a02777
CK
935 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
936 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
937 &adev->vram_scratch.robj,
938 &adev->vram_scratch.gpu_addr,
939 (void **)&adev->vram_scratch.ptr);
d38ceaf9
AD
940}
941
e3ecdffa
AD
942/**
943 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
944 *
982a820b 945 * @adev: amdgpu_device pointer
e3ecdffa
AD
946 *
947 * Frees the VRAM scratch page.
948 */
06ec9070 949static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
d38ceaf9 950{
078af1a3 951 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
d38ceaf9
AD
952}
953
954/**
9c3f2b54 955 * amdgpu_device_program_register_sequence - program an array of registers.
d38ceaf9
AD
956 *
957 * @adev: amdgpu_device pointer
958 * @registers: pointer to the register array
959 * @array_size: size of the register array
960 *
961 * Programs an array or registers with and and or masks.
962 * This is a helper for setting golden registers.
963 */
9c3f2b54
AD
964void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
965 const u32 *registers,
966 const u32 array_size)
d38ceaf9
AD
967{
968 u32 tmp, reg, and_mask, or_mask;
969 int i;
970
971 if (array_size % 3)
972 return;
973
974 for (i = 0; i < array_size; i +=3) {
975 reg = registers[i + 0];
976 and_mask = registers[i + 1];
977 or_mask = registers[i + 2];
978
979 if (and_mask == 0xffffffff) {
980 tmp = or_mask;
981 } else {
982 tmp = RREG32(reg);
983 tmp &= ~and_mask;
e0d07657
HZ
984 if (adev->family >= AMDGPU_FAMILY_AI)
985 tmp |= (or_mask & and_mask);
986 else
987 tmp |= or_mask;
d38ceaf9
AD
988 }
989 WREG32(reg, tmp);
990 }
991}
992
e3ecdffa
AD
993/**
994 * amdgpu_device_pci_config_reset - reset the GPU
995 *
996 * @adev: amdgpu_device pointer
997 *
998 * Resets the GPU using the pci config reset sequence.
999 * Only applicable to asics prior to vega10.
1000 */
8111c387 1001void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
d38ceaf9
AD
1002{
1003 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1004}
1005
af484df8
AD
1006/**
1007 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1008 *
1009 * @adev: amdgpu_device pointer
1010 *
1011 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1012 */
1013int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1014{
1015 return pci_reset_function(adev->pdev);
1016}
1017
d38ceaf9
AD
1018/*
1019 * GPU doorbell aperture helpers function.
1020 */
1021/**
06ec9070 1022 * amdgpu_device_doorbell_init - Init doorbell driver information.
d38ceaf9
AD
1023 *
1024 * @adev: amdgpu_device pointer
1025 *
1026 * Init doorbell driver information (CIK)
1027 * Returns 0 on success, error on failure.
1028 */
06ec9070 1029static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
d38ceaf9 1030{
6585661d 1031
705e519e
CK
1032 /* No doorbell on SI hardware generation */
1033 if (adev->asic_type < CHIP_BONAIRE) {
1034 adev->doorbell.base = 0;
1035 adev->doorbell.size = 0;
1036 adev->doorbell.num_doorbells = 0;
1037 adev->doorbell.ptr = NULL;
1038 return 0;
1039 }
1040
d6895ad3
CK
1041 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1042 return -EINVAL;
1043
22357775
AD
1044 amdgpu_asic_init_doorbell_index(adev);
1045
d38ceaf9
AD
1046 /* doorbell bar mapping */
1047 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1048 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1049
de33a329
JX
1050 if (adev->enable_mes) {
1051 adev->doorbell.num_doorbells =
1052 adev->doorbell.size / sizeof(u32);
1053 } else {
1054 adev->doorbell.num_doorbells =
1055 min_t(u32, adev->doorbell.size / sizeof(u32),
1056 adev->doorbell_index.max_assignment+1);
1057 if (adev->doorbell.num_doorbells == 0)
1058 return -EINVAL;
1059
1060 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
1061 * paging queue doorbell use the second page. The
1062 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1063 * doorbells are in the first page. So with paging queue enabled,
1064 * the max num_doorbells should + 1 page (0x400 in dword)
1065 */
1066 if (adev->asic_type >= CHIP_VEGA10)
1067 adev->doorbell.num_doorbells += 0x400;
1068 }
ec3db8a6 1069
8972e5d2
CK
1070 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1071 adev->doorbell.num_doorbells *
1072 sizeof(u32));
1073 if (adev->doorbell.ptr == NULL)
d38ceaf9 1074 return -ENOMEM;
d38ceaf9
AD
1075
1076 return 0;
1077}
1078
1079/**
06ec9070 1080 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
d38ceaf9
AD
1081 *
1082 * @adev: amdgpu_device pointer
1083 *
1084 * Tear down doorbell driver information (CIK)
1085 */
06ec9070 1086static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1087{
1088 iounmap(adev->doorbell.ptr);
1089 adev->doorbell.ptr = NULL;
1090}
1091
22cb0164 1092
d38ceaf9
AD
1093
1094/*
06ec9070 1095 * amdgpu_device_wb_*()
455a7bc2 1096 * Writeback is the method by which the GPU updates special pages in memory
ea81a173 1097 * with the status of certain GPU events (fences, ring pointers,etc.).
d38ceaf9
AD
1098 */
1099
1100/**
06ec9070 1101 * amdgpu_device_wb_fini - Disable Writeback and free memory
d38ceaf9
AD
1102 *
1103 * @adev: amdgpu_device pointer
1104 *
1105 * Disables Writeback and frees the Writeback memory (all asics).
1106 * Used at driver shutdown.
1107 */
06ec9070 1108static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
d38ceaf9
AD
1109{
1110 if (adev->wb.wb_obj) {
a76ed485
AD
1111 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1112 &adev->wb.gpu_addr,
1113 (void **)&adev->wb.wb);
d38ceaf9
AD
1114 adev->wb.wb_obj = NULL;
1115 }
1116}
1117
1118/**
03f2abb0 1119 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
d38ceaf9
AD
1120 *
1121 * @adev: amdgpu_device pointer
1122 *
455a7bc2 1123 * Initializes writeback and allocates writeback memory (all asics).
d38ceaf9
AD
1124 * Used at driver startup.
1125 * Returns 0 on success or an -error on failure.
1126 */
06ec9070 1127static int amdgpu_device_wb_init(struct amdgpu_device *adev)
d38ceaf9
AD
1128{
1129 int r;
1130
1131 if (adev->wb.wb_obj == NULL) {
97407b63
AD
1132 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1133 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
a76ed485
AD
1134 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1135 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1136 (void **)&adev->wb.wb);
d38ceaf9
AD
1137 if (r) {
1138 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1139 return r;
1140 }
d38ceaf9
AD
1141
1142 adev->wb.num_wb = AMDGPU_MAX_WB;
1143 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1144
1145 /* clear wb memory */
73469585 1146 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
d38ceaf9
AD
1147 }
1148
1149 return 0;
1150}
1151
1152/**
131b4b36 1153 * amdgpu_device_wb_get - Allocate a wb entry
d38ceaf9
AD
1154 *
1155 * @adev: amdgpu_device pointer
1156 * @wb: wb index
1157 *
1158 * Allocate a wb slot for use by the driver (all asics).
1159 * Returns 0 on success or -EINVAL on failure.
1160 */
131b4b36 1161int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
d38ceaf9
AD
1162{
1163 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
d38ceaf9 1164
97407b63 1165 if (offset < adev->wb.num_wb) {
7014285a 1166 __set_bit(offset, adev->wb.used);
63ae07ca 1167 *wb = offset << 3; /* convert to dw offset */
0915fdbc
ML
1168 return 0;
1169 } else {
1170 return -EINVAL;
1171 }
1172}
1173
d38ceaf9 1174/**
131b4b36 1175 * amdgpu_device_wb_free - Free a wb entry
d38ceaf9
AD
1176 *
1177 * @adev: amdgpu_device pointer
1178 * @wb: wb index
1179 *
1180 * Free a wb slot allocated for use by the driver (all asics)
1181 */
131b4b36 1182void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
d38ceaf9 1183{
73469585 1184 wb >>= 3;
d38ceaf9 1185 if (wb < adev->wb.num_wb)
73469585 1186 __clear_bit(wb, adev->wb.used);
d38ceaf9
AD
1187}
1188
d6895ad3
CK
1189/**
1190 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1191 *
1192 * @adev: amdgpu_device pointer
1193 *
1194 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1195 * to fail, but if any of the BARs is not accessible after the size we abort
1196 * driver loading by returning -ENODEV.
1197 */
1198int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1199{
453f617a 1200 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
31b8adab
CK
1201 struct pci_bus *root;
1202 struct resource *res;
1203 unsigned i;
d6895ad3
CK
1204 u16 cmd;
1205 int r;
1206
0c03b912 1207 /* Bypass for VF */
1208 if (amdgpu_sriov_vf(adev))
1209 return 0;
1210
b7221f2b
AD
1211 /* skip if the bios has already enabled large BAR */
1212 if (adev->gmc.real_vram_size &&
1213 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1214 return 0;
1215
31b8adab
CK
1216 /* Check if the root BUS has 64bit memory resources */
1217 root = adev->pdev->bus;
1218 while (root->parent)
1219 root = root->parent;
1220
1221 pci_bus_for_each_resource(root, res, i) {
0ebb7c54 1222 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
31b8adab
CK
1223 res->start > 0x100000000ull)
1224 break;
1225 }
1226
1227 /* Trying to resize is pointless without a root hub window above 4GB */
1228 if (!res)
1229 return 0;
1230
453f617a
ND
1231 /* Limit the BAR size to what is available */
1232 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1233 rbar_size);
1234
d6895ad3
CK
1235 /* Disable memory decoding while we change the BAR addresses and size */
1236 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1237 pci_write_config_word(adev->pdev, PCI_COMMAND,
1238 cmd & ~PCI_COMMAND_MEMORY);
1239
1240 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
06ec9070 1241 amdgpu_device_doorbell_fini(adev);
d6895ad3
CK
1242 if (adev->asic_type >= CHIP_BONAIRE)
1243 pci_release_resource(adev->pdev, 2);
1244
1245 pci_release_resource(adev->pdev, 0);
1246
1247 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1248 if (r == -ENOSPC)
1249 DRM_INFO("Not enough PCI address space for a large BAR.");
1250 else if (r && r != -ENOTSUPP)
1251 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1252
1253 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1254
1255 /* When the doorbell or fb BAR isn't available we have no chance of
1256 * using the device.
1257 */
06ec9070 1258 r = amdgpu_device_doorbell_init(adev);
d6895ad3
CK
1259 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1260 return -ENODEV;
1261
1262 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1263
1264 return 0;
1265}
a05502e5 1266
d38ceaf9
AD
1267/*
1268 * GPU helpers function.
1269 */
1270/**
39c640c0 1271 * amdgpu_device_need_post - check if the hw need post or not
d38ceaf9
AD
1272 *
1273 * @adev: amdgpu_device pointer
1274 *
c836fec5
JQ
1275 * Check if the asic has been initialized (all asics) at driver startup
1276 * or post is needed if hw reset is performed.
1277 * Returns true if need or false if not.
d38ceaf9 1278 */
39c640c0 1279bool amdgpu_device_need_post(struct amdgpu_device *adev)
d38ceaf9
AD
1280{
1281 uint32_t reg;
1282
bec86378
ML
1283 if (amdgpu_sriov_vf(adev))
1284 return false;
1285
1286 if (amdgpu_passthrough(adev)) {
1da2c326
ML
1287 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1288 * some old smc fw still need driver do vPost otherwise gpu hang, while
1289 * those smc fw version above 22.15 doesn't have this flaw, so we force
1290 * vpost executed for smc version below 22.15
bec86378
ML
1291 */
1292 if (adev->asic_type == CHIP_FIJI) {
1293 int err;
1294 uint32_t fw_ver;
1295 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1296 /* force vPost if error occured */
1297 if (err)
1298 return true;
1299
1300 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1da2c326
ML
1301 if (fw_ver < 0x00160e00)
1302 return true;
bec86378 1303 }
bec86378 1304 }
91fe77eb 1305
e3c1b071 1306 /* Don't post if we need to reset whole hive on init */
1307 if (adev->gmc.xgmi.pending_reset)
1308 return false;
1309
91fe77eb 1310 if (adev->has_hw_reset) {
1311 adev->has_hw_reset = false;
1312 return true;
1313 }
1314
1315 /* bios scratch used on CIK+ */
1316 if (adev->asic_type >= CHIP_BONAIRE)
1317 return amdgpu_atombios_scratch_need_asic_init(adev);
1318
1319 /* check MEM_SIZE for older asics */
1320 reg = amdgpu_asic_get_config_memsize(adev);
1321
1322 if ((reg != 0) && (reg != 0xffffffff))
1323 return false;
1324
1325 return true;
bec86378
ML
1326}
1327
0ab5d711
ML
1328/**
1329 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1330 *
1331 * @adev: amdgpu_device pointer
1332 *
1333 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1334 * be set for this device.
1335 *
1336 * Returns true if it should be used or false if not.
1337 */
1338bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1339{
1340 switch (amdgpu_aspm) {
1341 case -1:
1342 break;
1343 case 0:
1344 return false;
1345 case 1:
1346 return true;
1347 default:
1348 return false;
1349 }
1350 return pcie_aspm_enabled(adev->pdev);
1351}
1352
d38ceaf9
AD
1353/* if we get transitioned to only one device, take VGA back */
1354/**
06ec9070 1355 * amdgpu_device_vga_set_decode - enable/disable vga decode
d38ceaf9 1356 *
bf44e8ce 1357 * @pdev: PCI device pointer
d38ceaf9
AD
1358 * @state: enable/disable vga decode
1359 *
1360 * Enable/disable vga decode (all asics).
1361 * Returns VGA resource flags.
1362 */
bf44e8ce
CH
1363static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1364 bool state)
d38ceaf9 1365{
bf44e8ce 1366 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
d38ceaf9
AD
1367 amdgpu_asic_set_vga_state(adev, state);
1368 if (state)
1369 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1370 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1371 else
1372 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1373}
1374
e3ecdffa
AD
1375/**
1376 * amdgpu_device_check_block_size - validate the vm block size
1377 *
1378 * @adev: amdgpu_device pointer
1379 *
1380 * Validates the vm block size specified via module parameter.
1381 * The vm block size defines number of bits in page table versus page directory,
1382 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1383 * page table and the remaining bits are in the page directory.
1384 */
06ec9070 1385static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
a1adf8be
CZ
1386{
1387 /* defines number of bits in page table versus page directory,
1388 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1389 * page table and the remaining bits are in the page directory */
bab4fee7
JZ
1390 if (amdgpu_vm_block_size == -1)
1391 return;
a1adf8be 1392
bab4fee7 1393 if (amdgpu_vm_block_size < 9) {
a1adf8be
CZ
1394 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1395 amdgpu_vm_block_size);
97489129 1396 amdgpu_vm_block_size = -1;
a1adf8be 1397 }
a1adf8be
CZ
1398}
1399
e3ecdffa
AD
1400/**
1401 * amdgpu_device_check_vm_size - validate the vm size
1402 *
1403 * @adev: amdgpu_device pointer
1404 *
1405 * Validates the vm size in GB specified via module parameter.
1406 * The VM size is the size of the GPU virtual memory space in GB.
1407 */
06ec9070 1408static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
83ca145d 1409{
64dab074
AD
1410 /* no need to check the default value */
1411 if (amdgpu_vm_size == -1)
1412 return;
1413
83ca145d
ZJ
1414 if (amdgpu_vm_size < 1) {
1415 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1416 amdgpu_vm_size);
f3368128 1417 amdgpu_vm_size = -1;
83ca145d 1418 }
83ca145d
ZJ
1419}
1420
7951e376
RZ
1421static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1422{
1423 struct sysinfo si;
a9d4fe2f 1424 bool is_os_64 = (sizeof(void *) == 8);
7951e376
RZ
1425 uint64_t total_memory;
1426 uint64_t dram_size_seven_GB = 0x1B8000000;
1427 uint64_t dram_size_three_GB = 0xB8000000;
1428
1429 if (amdgpu_smu_memory_pool_size == 0)
1430 return;
1431
1432 if (!is_os_64) {
1433 DRM_WARN("Not 64-bit OS, feature not supported\n");
1434 goto def_value;
1435 }
1436 si_meminfo(&si);
1437 total_memory = (uint64_t)si.totalram * si.mem_unit;
1438
1439 if ((amdgpu_smu_memory_pool_size == 1) ||
1440 (amdgpu_smu_memory_pool_size == 2)) {
1441 if (total_memory < dram_size_three_GB)
1442 goto def_value1;
1443 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1444 (amdgpu_smu_memory_pool_size == 8)) {
1445 if (total_memory < dram_size_seven_GB)
1446 goto def_value1;
1447 } else {
1448 DRM_WARN("Smu memory pool size not supported\n");
1449 goto def_value;
1450 }
1451 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1452
1453 return;
1454
1455def_value1:
1456 DRM_WARN("No enough system memory\n");
1457def_value:
1458 adev->pm.smu_prv_buffer_size = 0;
1459}
1460
9f6a7857
HR
1461static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1462{
1463 if (!(adev->flags & AMD_IS_APU) ||
1464 adev->asic_type < CHIP_RAVEN)
1465 return 0;
1466
1467 switch (adev->asic_type) {
1468 case CHIP_RAVEN:
1469 if (adev->pdev->device == 0x15dd)
1470 adev->apu_flags |= AMD_APU_IS_RAVEN;
1471 if (adev->pdev->device == 0x15d8)
1472 adev->apu_flags |= AMD_APU_IS_PICASSO;
1473 break;
1474 case CHIP_RENOIR:
1475 if ((adev->pdev->device == 0x1636) ||
1476 (adev->pdev->device == 0x164c))
1477 adev->apu_flags |= AMD_APU_IS_RENOIR;
1478 else
1479 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1480 break;
1481 case CHIP_VANGOGH:
1482 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1483 break;
1484 case CHIP_YELLOW_CARP:
1485 break;
d0f56dc2 1486 case CHIP_CYAN_SKILLFISH:
dfcc3e8c
AD
1487 if ((adev->pdev->device == 0x13FE) ||
1488 (adev->pdev->device == 0x143F))
d0f56dc2
TZ
1489 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1490 break;
9f6a7857 1491 default:
4eaf21b7 1492 break;
9f6a7857
HR
1493 }
1494
1495 return 0;
1496}
1497
d38ceaf9 1498/**
06ec9070 1499 * amdgpu_device_check_arguments - validate module params
d38ceaf9
AD
1500 *
1501 * @adev: amdgpu_device pointer
1502 *
1503 * Validates certain module parameters and updates
1504 * the associated values used by the driver (all asics).
1505 */
912dfc84 1506static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
d38ceaf9 1507{
5b011235
CZ
1508 if (amdgpu_sched_jobs < 4) {
1509 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1510 amdgpu_sched_jobs);
1511 amdgpu_sched_jobs = 4;
76117507 1512 } else if (!is_power_of_2(amdgpu_sched_jobs)){
5b011235
CZ
1513 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1514 amdgpu_sched_jobs);
1515 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1516 }
d38ceaf9 1517
83e74db6 1518 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
f9321cc4
CK
1519 /* gart size must be greater or equal to 32M */
1520 dev_warn(adev->dev, "gart size (%d) too small\n",
1521 amdgpu_gart_size);
83e74db6 1522 amdgpu_gart_size = -1;
d38ceaf9
AD
1523 }
1524
36d38372 1525 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
c4e1a13a 1526 /* gtt size must be greater or equal to 32M */
36d38372
CK
1527 dev_warn(adev->dev, "gtt size (%d) too small\n",
1528 amdgpu_gtt_size);
1529 amdgpu_gtt_size = -1;
d38ceaf9
AD
1530 }
1531
d07f14be
RH
1532 /* valid range is between 4 and 9 inclusive */
1533 if (amdgpu_vm_fragment_size != -1 &&
1534 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1535 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1536 amdgpu_vm_fragment_size = -1;
1537 }
1538
5d5bd5e3
KW
1539 if (amdgpu_sched_hw_submission < 2) {
1540 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1541 amdgpu_sched_hw_submission);
1542 amdgpu_sched_hw_submission = 2;
1543 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1544 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1545 amdgpu_sched_hw_submission);
1546 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1547 }
1548
2656fd23
AG
1549 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1550 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1551 amdgpu_reset_method = -1;
1552 }
1553
7951e376
RZ
1554 amdgpu_device_check_smu_prv_buffer_size(adev);
1555
06ec9070 1556 amdgpu_device_check_vm_size(adev);
d38ceaf9 1557
06ec9070 1558 amdgpu_device_check_block_size(adev);
6a7f76e7 1559
19aede77 1560 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
912dfc84 1561
e3c00faa 1562 return 0;
d38ceaf9
AD
1563}
1564
1565/**
1566 * amdgpu_switcheroo_set_state - set switcheroo state
1567 *
1568 * @pdev: pci dev pointer
1694467b 1569 * @state: vga_switcheroo state
d38ceaf9
AD
1570 *
1571 * Callback for the switcheroo driver. Suspends or resumes the
1572 * the asics before or after it is powered up using ACPI methods.
1573 */
8aba21b7
LT
1574static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1575 enum vga_switcheroo_state state)
d38ceaf9
AD
1576{
1577 struct drm_device *dev = pci_get_drvdata(pdev);
de185019 1578 int r;
d38ceaf9 1579
b98c6299 1580 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
d38ceaf9
AD
1581 return;
1582
1583 if (state == VGA_SWITCHEROO_ON) {
dd4fa6c1 1584 pr_info("switched on\n");
d38ceaf9
AD
1585 /* don't suspend or resume card normally */
1586 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1587
8f66090b
TZ
1588 pci_set_power_state(pdev, PCI_D0);
1589 amdgpu_device_load_pci_state(pdev);
1590 r = pci_enable_device(pdev);
de185019
AD
1591 if (r)
1592 DRM_WARN("pci_enable_device failed (%d)\n", r);
1593 amdgpu_device_resume(dev, true);
d38ceaf9 1594
d38ceaf9 1595 dev->switch_power_state = DRM_SWITCH_POWER_ON;
d38ceaf9 1596 } else {
dd4fa6c1 1597 pr_info("switched off\n");
d38ceaf9 1598 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
de185019 1599 amdgpu_device_suspend(dev, true);
8f66090b 1600 amdgpu_device_cache_pci_state(pdev);
de185019 1601 /* Shut down the device */
8f66090b
TZ
1602 pci_disable_device(pdev);
1603 pci_set_power_state(pdev, PCI_D3cold);
d38ceaf9
AD
1604 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1605 }
1606}
1607
1608/**
1609 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1610 *
1611 * @pdev: pci dev pointer
1612 *
1613 * Callback for the switcheroo driver. Check of the switcheroo
1614 * state can be changed.
1615 * Returns true if the state can be changed, false if not.
1616 */
1617static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1618{
1619 struct drm_device *dev = pci_get_drvdata(pdev);
1620
1621 /*
1622 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1623 * locking inversion with the driver load path. And the access here is
1624 * completely racy anyway. So don't bother with locking for now.
1625 */
7e13ad89 1626 return atomic_read(&dev->open_count) == 0;
d38ceaf9
AD
1627}
1628
1629static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1630 .set_gpu_state = amdgpu_switcheroo_set_state,
1631 .reprobe = NULL,
1632 .can_switch = amdgpu_switcheroo_can_switch,
1633};
1634
e3ecdffa
AD
1635/**
1636 * amdgpu_device_ip_set_clockgating_state - set the CG state
1637 *
87e3f136 1638 * @dev: amdgpu_device pointer
e3ecdffa
AD
1639 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1640 * @state: clockgating state (gate or ungate)
1641 *
1642 * Sets the requested clockgating state for all instances of
1643 * the hardware IP specified.
1644 * Returns the error code from the last instance.
1645 */
43fa561f 1646int amdgpu_device_ip_set_clockgating_state(void *dev,
2990a1fc
AD
1647 enum amd_ip_block_type block_type,
1648 enum amd_clockgating_state state)
d38ceaf9 1649{
43fa561f 1650 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1651 int i, r = 0;
1652
1653 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1654 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1655 continue;
c722865a
RZ
1656 if (adev->ip_blocks[i].version->type != block_type)
1657 continue;
1658 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1659 continue;
1660 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1661 (void *)adev, state);
1662 if (r)
1663 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1664 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1665 }
1666 return r;
1667}
1668
e3ecdffa
AD
1669/**
1670 * amdgpu_device_ip_set_powergating_state - set the PG state
1671 *
87e3f136 1672 * @dev: amdgpu_device pointer
e3ecdffa
AD
1673 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1674 * @state: powergating state (gate or ungate)
1675 *
1676 * Sets the requested powergating state for all instances of
1677 * the hardware IP specified.
1678 * Returns the error code from the last instance.
1679 */
43fa561f 1680int amdgpu_device_ip_set_powergating_state(void *dev,
2990a1fc
AD
1681 enum amd_ip_block_type block_type,
1682 enum amd_powergating_state state)
d38ceaf9 1683{
43fa561f 1684 struct amdgpu_device *adev = dev;
d38ceaf9
AD
1685 int i, r = 0;
1686
1687 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1688 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1689 continue;
c722865a
RZ
1690 if (adev->ip_blocks[i].version->type != block_type)
1691 continue;
1692 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1693 continue;
1694 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1695 (void *)adev, state);
1696 if (r)
1697 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1698 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9
AD
1699 }
1700 return r;
1701}
1702
e3ecdffa
AD
1703/**
1704 * amdgpu_device_ip_get_clockgating_state - get the CG state
1705 *
1706 * @adev: amdgpu_device pointer
1707 * @flags: clockgating feature flags
1708 *
1709 * Walks the list of IPs on the device and updates the clockgating
1710 * flags for each IP.
1711 * Updates @flags with the feature flags for each hardware IP where
1712 * clockgating is enabled.
1713 */
2990a1fc 1714void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
25faeddc 1715 u64 *flags)
6cb2d4e4
HR
1716{
1717 int i;
1718
1719 for (i = 0; i < adev->num_ip_blocks; i++) {
1720 if (!adev->ip_blocks[i].status.valid)
1721 continue;
1722 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1723 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1724 }
1725}
1726
e3ecdffa
AD
1727/**
1728 * amdgpu_device_ip_wait_for_idle - wait for idle
1729 *
1730 * @adev: amdgpu_device pointer
1731 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1732 *
1733 * Waits for the request hardware IP to be idle.
1734 * Returns 0 for success or a negative error code on failure.
1735 */
2990a1fc
AD
1736int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1737 enum amd_ip_block_type block_type)
5dbbb60b
AD
1738{
1739 int i, r;
1740
1741 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1742 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1743 continue;
a1255107
AD
1744 if (adev->ip_blocks[i].version->type == block_type) {
1745 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
5dbbb60b
AD
1746 if (r)
1747 return r;
1748 break;
1749 }
1750 }
1751 return 0;
1752
1753}
1754
e3ecdffa
AD
1755/**
1756 * amdgpu_device_ip_is_idle - is the hardware IP idle
1757 *
1758 * @adev: amdgpu_device pointer
1759 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1760 *
1761 * Check if the hardware IP is idle or not.
1762 * Returns true if it the IP is idle, false if not.
1763 */
2990a1fc
AD
1764bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1765 enum amd_ip_block_type block_type)
5dbbb60b
AD
1766{
1767 int i;
1768
1769 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 1770 if (!adev->ip_blocks[i].status.valid)
9ecbe7f5 1771 continue;
a1255107
AD
1772 if (adev->ip_blocks[i].version->type == block_type)
1773 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
5dbbb60b
AD
1774 }
1775 return true;
1776
1777}
1778
e3ecdffa
AD
1779/**
1780 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1781 *
1782 * @adev: amdgpu_device pointer
87e3f136 1783 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
e3ecdffa
AD
1784 *
1785 * Returns a pointer to the hardware IP block structure
1786 * if it exists for the asic, otherwise NULL.
1787 */
2990a1fc
AD
1788struct amdgpu_ip_block *
1789amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1790 enum amd_ip_block_type type)
d38ceaf9
AD
1791{
1792 int i;
1793
1794 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107 1795 if (adev->ip_blocks[i].version->type == type)
d38ceaf9
AD
1796 return &adev->ip_blocks[i];
1797
1798 return NULL;
1799}
1800
1801/**
2990a1fc 1802 * amdgpu_device_ip_block_version_cmp
d38ceaf9
AD
1803 *
1804 * @adev: amdgpu_device pointer
5fc3aeeb 1805 * @type: enum amd_ip_block_type
d38ceaf9
AD
1806 * @major: major version
1807 * @minor: minor version
1808 *
1809 * return 0 if equal or greater
1810 * return 1 if smaller or the ip_block doesn't exist
1811 */
2990a1fc
AD
1812int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1813 enum amd_ip_block_type type,
1814 u32 major, u32 minor)
d38ceaf9 1815{
2990a1fc 1816 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
d38ceaf9 1817
a1255107
AD
1818 if (ip_block && ((ip_block->version->major > major) ||
1819 ((ip_block->version->major == major) &&
1820 (ip_block->version->minor >= minor))))
d38ceaf9
AD
1821 return 0;
1822
1823 return 1;
1824}
1825
a1255107 1826/**
2990a1fc 1827 * amdgpu_device_ip_block_add
a1255107
AD
1828 *
1829 * @adev: amdgpu_device pointer
1830 * @ip_block_version: pointer to the IP to add
1831 *
1832 * Adds the IP block driver information to the collection of IPs
1833 * on the asic.
1834 */
2990a1fc
AD
1835int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1836 const struct amdgpu_ip_block_version *ip_block_version)
a1255107
AD
1837{
1838 if (!ip_block_version)
1839 return -EINVAL;
1840
7bd939d0
LG
1841 switch (ip_block_version->type) {
1842 case AMD_IP_BLOCK_TYPE_VCN:
1843 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1844 return 0;
1845 break;
1846 case AMD_IP_BLOCK_TYPE_JPEG:
1847 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1848 return 0;
1849 break;
1850 default:
1851 break;
1852 }
1853
e966a725 1854 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
a0bae357
HR
1855 ip_block_version->funcs->name);
1856
a1255107
AD
1857 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1858
1859 return 0;
1860}
1861
e3ecdffa
AD
1862/**
1863 * amdgpu_device_enable_virtual_display - enable virtual display feature
1864 *
1865 * @adev: amdgpu_device pointer
1866 *
1867 * Enabled the virtual display feature if the user has enabled it via
1868 * the module parameter virtual_display. This feature provides a virtual
1869 * display hardware on headless boards or in virtualized environments.
1870 * This function parses and validates the configuration string specified by
1871 * the user and configues the virtual display configuration (number of
1872 * virtual connectors, crtcs, etc.) specified.
1873 */
483ef985 1874static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
9accf2fd
ED
1875{
1876 adev->enable_virtual_display = false;
1877
1878 if (amdgpu_virtual_display) {
8f66090b 1879 const char *pci_address_name = pci_name(adev->pdev);
0f66356d 1880 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
9accf2fd
ED
1881
1882 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1883 pciaddstr_tmp = pciaddstr;
0f66356d
ED
1884 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1885 pciaddname = strsep(&pciaddname_tmp, ",");
967de2a9
YT
1886 if (!strcmp("all", pciaddname)
1887 || !strcmp(pci_address_name, pciaddname)) {
0f66356d
ED
1888 long num_crtc;
1889 int res = -1;
1890
9accf2fd 1891 adev->enable_virtual_display = true;
0f66356d
ED
1892
1893 if (pciaddname_tmp)
1894 res = kstrtol(pciaddname_tmp, 10,
1895 &num_crtc);
1896
1897 if (!res) {
1898 if (num_crtc < 1)
1899 num_crtc = 1;
1900 if (num_crtc > 6)
1901 num_crtc = 6;
1902 adev->mode_info.num_crtc = num_crtc;
1903 } else {
1904 adev->mode_info.num_crtc = 1;
1905 }
9accf2fd
ED
1906 break;
1907 }
1908 }
1909
0f66356d
ED
1910 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1911 amdgpu_virtual_display, pci_address_name,
1912 adev->enable_virtual_display, adev->mode_info.num_crtc);
9accf2fd
ED
1913
1914 kfree(pciaddstr);
1915 }
1916}
1917
e3ecdffa
AD
1918/**
1919 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1920 *
1921 * @adev: amdgpu_device pointer
1922 *
1923 * Parses the asic configuration parameters specified in the gpu info
1924 * firmware and makes them availale to the driver for use in configuring
1925 * the asic.
1926 * Returns 0 on success, -EINVAL on failure.
1927 */
e2a75f88
AD
1928static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1929{
e2a75f88 1930 const char *chip_name;
c0a43457 1931 char fw_name[40];
e2a75f88
AD
1932 int err;
1933 const struct gpu_info_firmware_header_v1_0 *hdr;
1934
ab4fe3e1
HR
1935 adev->firmware.gpu_info_fw = NULL;
1936
72de33f8 1937 if (adev->mman.discovery_bin) {
cc375d8c
TY
1938 /*
1939 * FIXME: The bounding box is still needed by Navi12, so
e24d0e91 1940 * temporarily read it from gpu_info firmware. Should be dropped
cc375d8c
TY
1941 * when DAL no longer needs it.
1942 */
1943 if (adev->asic_type != CHIP_NAVI12)
1944 return 0;
258620d0
AD
1945 }
1946
e2a75f88 1947 switch (adev->asic_type) {
e2a75f88
AD
1948 default:
1949 return 0;
1950 case CHIP_VEGA10:
1951 chip_name = "vega10";
1952 break;
3f76dced
AD
1953 case CHIP_VEGA12:
1954 chip_name = "vega12";
1955 break;
2d2e5e7e 1956 case CHIP_RAVEN:
54f78a76 1957 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
54c4d17e 1958 chip_name = "raven2";
54f78a76 1959 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
741deade 1960 chip_name = "picasso";
54c4d17e
FX
1961 else
1962 chip_name = "raven";
2d2e5e7e 1963 break;
65e60f6e
LM
1964 case CHIP_ARCTURUS:
1965 chip_name = "arcturus";
1966 break;
42b325e5
XY
1967 case CHIP_NAVI12:
1968 chip_name = "navi12";
1969 break;
e2a75f88
AD
1970 }
1971
1972 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
ab4fe3e1 1973 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
e2a75f88
AD
1974 if (err) {
1975 dev_err(adev->dev,
1976 "Failed to load gpu_info firmware \"%s\"\n",
1977 fw_name);
1978 goto out;
1979 }
ab4fe3e1 1980 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
e2a75f88
AD
1981 if (err) {
1982 dev_err(adev->dev,
1983 "Failed to validate gpu_info firmware \"%s\"\n",
1984 fw_name);
1985 goto out;
1986 }
1987
ab4fe3e1 1988 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
e2a75f88
AD
1989 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1990
1991 switch (hdr->version_major) {
1992 case 1:
1993 {
1994 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
ab4fe3e1 1995 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
e2a75f88
AD
1996 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1997
cc375d8c
TY
1998 /*
1999 * Should be droped when DAL no longer needs it.
2000 */
2001 if (adev->asic_type == CHIP_NAVI12)
ec51d3fa
XY
2002 goto parse_soc_bounding_box;
2003
b5ab16bf
AD
2004 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2005 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2006 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2007 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
e2a75f88 2008 adev->gfx.config.max_texture_channel_caches =
b5ab16bf
AD
2009 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2010 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2011 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2012 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2013 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
e2a75f88 2014 adev->gfx.config.double_offchip_lds_buf =
b5ab16bf
AD
2015 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2016 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
51fd0370
HZ
2017 adev->gfx.cu_info.max_waves_per_simd =
2018 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2019 adev->gfx.cu_info.max_scratch_slots_per_cu =
2020 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2021 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
48321c3d 2022 if (hdr->version_minor >= 1) {
35c2e910
HZ
2023 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2024 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2025 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2026 adev->gfx.config.num_sc_per_sh =
2027 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2028 adev->gfx.config.num_packer_per_sc =
2029 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2030 }
ec51d3fa
XY
2031
2032parse_soc_bounding_box:
ec51d3fa
XY
2033 /*
2034 * soc bounding box info is not integrated in disocovery table,
258620d0 2035 * we always need to parse it from gpu info firmware if needed.
ec51d3fa 2036 */
48321c3d
HW
2037 if (hdr->version_minor == 2) {
2038 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2039 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2040 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2041 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2042 }
e2a75f88
AD
2043 break;
2044 }
2045 default:
2046 dev_err(adev->dev,
2047 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2048 err = -EINVAL;
2049 goto out;
2050 }
2051out:
e2a75f88
AD
2052 return err;
2053}
2054
e3ecdffa
AD
2055/**
2056 * amdgpu_device_ip_early_init - run early init for hardware IPs
2057 *
2058 * @adev: amdgpu_device pointer
2059 *
2060 * Early initialization pass for hardware IPs. The hardware IPs that make
2061 * up each asic are discovered each IP's early_init callback is run. This
2062 * is the first stage in initializing the asic.
2063 * Returns 0 on success, negative error code on failure.
2064 */
06ec9070 2065static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
d38ceaf9 2066{
901e2be2
AD
2067 struct drm_device *dev = adev_to_drm(adev);
2068 struct pci_dev *parent;
aaa36a97 2069 int i, r;
d38ceaf9 2070
483ef985 2071 amdgpu_device_enable_virtual_display(adev);
a6be7570 2072
00a979f3 2073 if (amdgpu_sriov_vf(adev)) {
00a979f3 2074 r = amdgpu_virt_request_full_gpu(adev, true);
aaa36a97
AD
2075 if (r)
2076 return r;
00a979f3
WS
2077 }
2078
d38ceaf9 2079 switch (adev->asic_type) {
33f34802
KW
2080#ifdef CONFIG_DRM_AMDGPU_SI
2081 case CHIP_VERDE:
2082 case CHIP_TAHITI:
2083 case CHIP_PITCAIRN:
2084 case CHIP_OLAND:
2085 case CHIP_HAINAN:
295d0daf 2086 adev->family = AMDGPU_FAMILY_SI;
33f34802
KW
2087 r = si_set_ip_blocks(adev);
2088 if (r)
2089 return r;
2090 break;
2091#endif
a2e73f56
AD
2092#ifdef CONFIG_DRM_AMDGPU_CIK
2093 case CHIP_BONAIRE:
2094 case CHIP_HAWAII:
2095 case CHIP_KAVERI:
2096 case CHIP_KABINI:
2097 case CHIP_MULLINS:
e1ad2d53 2098 if (adev->flags & AMD_IS_APU)
a2e73f56 2099 adev->family = AMDGPU_FAMILY_KV;
e1ad2d53
AD
2100 else
2101 adev->family = AMDGPU_FAMILY_CI;
a2e73f56
AD
2102
2103 r = cik_set_ip_blocks(adev);
2104 if (r)
2105 return r;
2106 break;
2107#endif
da87c30b
AD
2108 case CHIP_TOPAZ:
2109 case CHIP_TONGA:
2110 case CHIP_FIJI:
2111 case CHIP_POLARIS10:
2112 case CHIP_POLARIS11:
2113 case CHIP_POLARIS12:
2114 case CHIP_VEGAM:
2115 case CHIP_CARRIZO:
2116 case CHIP_STONEY:
2117 if (adev->flags & AMD_IS_APU)
2118 adev->family = AMDGPU_FAMILY_CZ;
2119 else
2120 adev->family = AMDGPU_FAMILY_VI;
2121
2122 r = vi_set_ip_blocks(adev);
2123 if (r)
2124 return r;
2125 break;
d38ceaf9 2126 default:
63352b7f
AD
2127 r = amdgpu_discovery_set_ip_blocks(adev);
2128 if (r)
2129 return r;
2130 break;
d38ceaf9
AD
2131 }
2132
901e2be2
AD
2133 if (amdgpu_has_atpx() &&
2134 (amdgpu_is_atpx_hybrid() ||
2135 amdgpu_has_atpx_dgpu_power_cntl()) &&
2136 ((adev->flags & AMD_IS_APU) == 0) &&
2137 !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2138 adev->flags |= AMD_IS_PX;
2139
85ac2021
AD
2140 if (!(adev->flags & AMD_IS_APU)) {
2141 parent = pci_upstream_bridge(adev->pdev);
2142 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2143 }
901e2be2 2144
c004d44e 2145 amdgpu_amdkfd_device_probe(adev);
1884734a 2146
3b94fb10 2147 adev->pm.pp_feature = amdgpu_pp_feature_mask;
a35ad98b 2148 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
00544006 2149 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
4215a119
HC
2150 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2151 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
00f54b97 2152
d38ceaf9
AD
2153 for (i = 0; i < adev->num_ip_blocks; i++) {
2154 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
ed8cf00c
HR
2155 DRM_ERROR("disabled ip block: %d <%s>\n",
2156 i, adev->ip_blocks[i].version->funcs->name);
a1255107 2157 adev->ip_blocks[i].status.valid = false;
d38ceaf9 2158 } else {
a1255107
AD
2159 if (adev->ip_blocks[i].version->funcs->early_init) {
2160 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2c1a2784 2161 if (r == -ENOENT) {
a1255107 2162 adev->ip_blocks[i].status.valid = false;
2c1a2784 2163 } else if (r) {
a1255107
AD
2164 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2165 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 2166 return r;
2c1a2784 2167 } else {
a1255107 2168 adev->ip_blocks[i].status.valid = true;
2c1a2784 2169 }
974e6b64 2170 } else {
a1255107 2171 adev->ip_blocks[i].status.valid = true;
d38ceaf9 2172 }
d38ceaf9 2173 }
21a249ca
AD
2174 /* get the vbios after the asic_funcs are set up */
2175 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
6e29c227
AD
2176 r = amdgpu_device_parse_gpu_info_fw(adev);
2177 if (r)
2178 return r;
2179
21a249ca
AD
2180 /* Read BIOS */
2181 if (!amdgpu_get_bios(adev))
2182 return -EINVAL;
2183
2184 r = amdgpu_atombios_init(adev);
2185 if (r) {
2186 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2187 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2188 return r;
2189 }
77eabc6f
PJZ
2190
2191 /*get pf2vf msg info at it's earliest time*/
2192 if (amdgpu_sriov_vf(adev))
2193 amdgpu_virt_init_data_exchange(adev);
2194
21a249ca 2195 }
d38ceaf9
AD
2196 }
2197
395d1fb9
NH
2198 adev->cg_flags &= amdgpu_cg_mask;
2199 adev->pg_flags &= amdgpu_pg_mask;
2200
d38ceaf9
AD
2201 return 0;
2202}
2203
0a4f2520
RZ
2204static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2205{
2206 int i, r;
2207
2208 for (i = 0; i < adev->num_ip_blocks; i++) {
2209 if (!adev->ip_blocks[i].status.sw)
2210 continue;
2211 if (adev->ip_blocks[i].status.hw)
2212 continue;
2213 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2d11fd3f 2214 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
0a4f2520
RZ
2215 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2216 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2217 if (r) {
2218 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2219 adev->ip_blocks[i].version->funcs->name, r);
2220 return r;
2221 }
2222 adev->ip_blocks[i].status.hw = true;
2223 }
2224 }
2225
2226 return 0;
2227}
2228
2229static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2230{
2231 int i, r;
2232
2233 for (i = 0; i < adev->num_ip_blocks; i++) {
2234 if (!adev->ip_blocks[i].status.sw)
2235 continue;
2236 if (adev->ip_blocks[i].status.hw)
2237 continue;
2238 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2239 if (r) {
2240 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2241 adev->ip_blocks[i].version->funcs->name, r);
2242 return r;
2243 }
2244 adev->ip_blocks[i].status.hw = true;
2245 }
2246
2247 return 0;
2248}
2249
7a3e0bb2
RZ
2250static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2251{
2252 int r = 0;
2253 int i;
80f41f84 2254 uint32_t smu_version;
7a3e0bb2
RZ
2255
2256 if (adev->asic_type >= CHIP_VEGA10) {
2257 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53
ML
2258 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2259 continue;
2260
e3c1b071 2261 if (!adev->ip_blocks[i].status.sw)
2262 continue;
2263
482f0e53
ML
2264 /* no need to do the fw loading again if already done*/
2265 if (adev->ip_blocks[i].status.hw == true)
2266 break;
2267
53b3f8f4 2268 if (amdgpu_in_reset(adev) || adev->in_suspend) {
482f0e53
ML
2269 r = adev->ip_blocks[i].version->funcs->resume(adev);
2270 if (r) {
2271 DRM_ERROR("resume of IP block <%s> failed %d\n",
7a3e0bb2 2272 adev->ip_blocks[i].version->funcs->name, r);
482f0e53
ML
2273 return r;
2274 }
2275 } else {
2276 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2277 if (r) {
2278 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2279 adev->ip_blocks[i].version->funcs->name, r);
2280 return r;
7a3e0bb2 2281 }
7a3e0bb2 2282 }
482f0e53
ML
2283
2284 adev->ip_blocks[i].status.hw = true;
2285 break;
7a3e0bb2
RZ
2286 }
2287 }
482f0e53 2288
8973d9ec
ED
2289 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2290 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
7a3e0bb2 2291
80f41f84 2292 return r;
7a3e0bb2
RZ
2293}
2294
5fd8518d
AG
2295static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2296{
2297 long timeout;
2298 int r, i;
2299
2300 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2301 struct amdgpu_ring *ring = adev->rings[i];
2302
2303 /* No need to setup the GPU scheduler for rings that don't need it */
2304 if (!ring || ring->no_scheduler)
2305 continue;
2306
2307 switch (ring->funcs->type) {
2308 case AMDGPU_RING_TYPE_GFX:
2309 timeout = adev->gfx_timeout;
2310 break;
2311 case AMDGPU_RING_TYPE_COMPUTE:
2312 timeout = adev->compute_timeout;
2313 break;
2314 case AMDGPU_RING_TYPE_SDMA:
2315 timeout = adev->sdma_timeout;
2316 break;
2317 default:
2318 timeout = adev->video_timeout;
2319 break;
2320 }
2321
2322 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2323 ring->num_hw_submission, amdgpu_job_hang_limit,
8ab62eda
JG
2324 timeout, adev->reset_domain->wq,
2325 ring->sched_score, ring->name,
2326 adev->dev);
5fd8518d
AG
2327 if (r) {
2328 DRM_ERROR("Failed to create scheduler on ring %s.\n",
2329 ring->name);
2330 return r;
2331 }
2332 }
2333
2334 return 0;
2335}
2336
2337
e3ecdffa
AD
2338/**
2339 * amdgpu_device_ip_init - run init for hardware IPs
2340 *
2341 * @adev: amdgpu_device pointer
2342 *
2343 * Main initialization pass for hardware IPs. The list of all the hardware
2344 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2345 * are run. sw_init initializes the software state associated with each IP
2346 * and hw_init initializes the hardware associated with each IP.
2347 * Returns 0 on success, negative error code on failure.
2348 */
06ec9070 2349static int amdgpu_device_ip_init(struct amdgpu_device *adev)
d38ceaf9
AD
2350{
2351 int i, r;
2352
c030f2e4 2353 r = amdgpu_ras_init(adev);
2354 if (r)
2355 return r;
2356
d38ceaf9 2357 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 2358 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2359 continue;
a1255107 2360 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2c1a2784 2361 if (r) {
a1255107
AD
2362 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2363 adev->ip_blocks[i].version->funcs->name, r);
72d3f592 2364 goto init_failed;
2c1a2784 2365 }
a1255107 2366 adev->ip_blocks[i].status.sw = true;
bfca0289 2367
d38ceaf9 2368 /* need to do gmc hw init early so we can allocate gpu mem */
a1255107 2369 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
892deb48
VS
2370 /* Try to reserve bad pages early */
2371 if (amdgpu_sriov_vf(adev))
2372 amdgpu_virt_exchange_data(adev);
2373
06ec9070 2374 r = amdgpu_device_vram_scratch_init(adev);
2c1a2784
AD
2375 if (r) {
2376 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
72d3f592 2377 goto init_failed;
2c1a2784 2378 }
a1255107 2379 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2c1a2784
AD
2380 if (r) {
2381 DRM_ERROR("hw_init %d failed %d\n", i, r);
72d3f592 2382 goto init_failed;
2c1a2784 2383 }
06ec9070 2384 r = amdgpu_device_wb_init(adev);
2c1a2784 2385 if (r) {
06ec9070 2386 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
72d3f592 2387 goto init_failed;
2c1a2784 2388 }
a1255107 2389 adev->ip_blocks[i].status.hw = true;
2493664f
ML
2390
2391 /* right after GMC hw init, we create CSA */
f92d5c61 2392 if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
1e256e27
RZ
2393 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2394 AMDGPU_GEM_DOMAIN_VRAM,
2395 AMDGPU_CSA_SIZE);
2493664f
ML
2396 if (r) {
2397 DRM_ERROR("allocate CSA failed %d\n", r);
72d3f592 2398 goto init_failed;
2493664f
ML
2399 }
2400 }
d38ceaf9
AD
2401 }
2402 }
2403
c9ffa427 2404 if (amdgpu_sriov_vf(adev))
22c16d25 2405 amdgpu_virt_init_data_exchange(adev);
c9ffa427 2406
533aed27
AG
2407 r = amdgpu_ib_pool_init(adev);
2408 if (r) {
2409 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2410 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2411 goto init_failed;
2412 }
2413
c8963ea4
RZ
2414 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2415 if (r)
72d3f592 2416 goto init_failed;
0a4f2520
RZ
2417
2418 r = amdgpu_device_ip_hw_init_phase1(adev);
2419 if (r)
72d3f592 2420 goto init_failed;
0a4f2520 2421
7a3e0bb2
RZ
2422 r = amdgpu_device_fw_loading(adev);
2423 if (r)
72d3f592 2424 goto init_failed;
7a3e0bb2 2425
0a4f2520
RZ
2426 r = amdgpu_device_ip_hw_init_phase2(adev);
2427 if (r)
72d3f592 2428 goto init_failed;
d38ceaf9 2429
121a2bc6
AG
2430 /*
2431 * retired pages will be loaded from eeprom and reserved here,
2432 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2433 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2434 * for I2C communication which only true at this point.
b82e65a9
GC
2435 *
2436 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2437 * failure from bad gpu situation and stop amdgpu init process
2438 * accordingly. For other failed cases, it will still release all
2439 * the resource and print error message, rather than returning one
2440 * negative value to upper level.
121a2bc6
AG
2441 *
2442 * Note: theoretically, this should be called before all vram allocations
2443 * to protect retired page from abusing
2444 */
b82e65a9
GC
2445 r = amdgpu_ras_recovery_init(adev);
2446 if (r)
2447 goto init_failed;
121a2bc6 2448
cfbb6b00
AG
2449 /**
2450 * In case of XGMI grab extra reference for reset domain for this device
2451 */
a4c63caf 2452 if (adev->gmc.xgmi.num_physical_nodes > 1) {
cfbb6b00
AG
2453 if (amdgpu_xgmi_add_device(adev) == 0) {
2454 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
a4c63caf 2455
46c67660 2456 if (!amdgpu_sriov_vf(adev)) {
2457 if (!hive->reset_domain ||
2458 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2459 r = -ENOENT;
2460 amdgpu_put_xgmi_hive(hive);
2461 goto init_failed;
2462 }
2463
2464 /* Drop the early temporary reset domain we created for device */
2465 amdgpu_reset_put_reset_domain(adev->reset_domain);
2466 adev->reset_domain = hive->reset_domain;
9dfa4860 2467 amdgpu_put_xgmi_hive(hive);
cfbb6b00 2468 }
a4c63caf
AG
2469 }
2470 }
2471
5fd8518d
AG
2472 r = amdgpu_device_init_schedulers(adev);
2473 if (r)
2474 goto init_failed;
e3c1b071 2475
2476 /* Don't init kfd if whole hive need to be reset during init */
c004d44e 2477 if (!adev->gmc.xgmi.pending_reset)
e3c1b071 2478 amdgpu_amdkfd_device_init(adev);
c6332b97 2479
bd607166
KR
2480 amdgpu_fru_get_product_info(adev);
2481
72d3f592 2482init_failed:
c9ffa427 2483 if (amdgpu_sriov_vf(adev))
c6332b97 2484 amdgpu_virt_release_full_gpu(adev, true);
2485
72d3f592 2486 return r;
d38ceaf9
AD
2487}
2488
e3ecdffa
AD
2489/**
2490 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2491 *
2492 * @adev: amdgpu_device pointer
2493 *
2494 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2495 * this function before a GPU reset. If the value is retained after a
2496 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2497 */
06ec9070 2498static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
0c49e0b8
CZ
2499{
2500 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2501}
2502
e3ecdffa
AD
2503/**
2504 * amdgpu_device_check_vram_lost - check if vram is valid
2505 *
2506 * @adev: amdgpu_device pointer
2507 *
2508 * Checks the reset magic value written to the gart pointer in VRAM.
2509 * The driver calls this after a GPU reset to see if the contents of
2510 * VRAM is lost or now.
2511 * returns true if vram is lost, false if not.
2512 */
06ec9070 2513static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
0c49e0b8 2514{
dadce777
EQ
2515 if (memcmp(adev->gart.ptr, adev->reset_magic,
2516 AMDGPU_RESET_MAGIC_NUM))
2517 return true;
2518
53b3f8f4 2519 if (!amdgpu_in_reset(adev))
dadce777
EQ
2520 return false;
2521
2522 /*
2523 * For all ASICs with baco/mode1 reset, the VRAM is
2524 * always assumed to be lost.
2525 */
2526 switch (amdgpu_asic_reset_method(adev)) {
2527 case AMD_RESET_METHOD_BACO:
2528 case AMD_RESET_METHOD_MODE1:
2529 return true;
2530 default:
2531 return false;
2532 }
0c49e0b8
CZ
2533}
2534
e3ecdffa 2535/**
1112a46b 2536 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
e3ecdffa
AD
2537 *
2538 * @adev: amdgpu_device pointer
b8b72130 2539 * @state: clockgating state (gate or ungate)
e3ecdffa 2540 *
e3ecdffa 2541 * The list of all the hardware IPs that make up the asic is walked and the
1112a46b
RZ
2542 * set_clockgating_state callbacks are run.
2543 * Late initialization pass enabling clockgating for hardware IPs.
2544 * Fini or suspend, pass disabling clockgating for hardware IPs.
e3ecdffa
AD
2545 * Returns 0 on success, negative error code on failure.
2546 */
fdd34271 2547
5d89bb2d
LL
2548int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2549 enum amd_clockgating_state state)
d38ceaf9 2550{
1112a46b 2551 int i, j, r;
d38ceaf9 2552
4a2ba394
SL
2553 if (amdgpu_emu_mode == 1)
2554 return 0;
2555
1112a46b
RZ
2556 for (j = 0; j < adev->num_ip_blocks; j++) {
2557 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2558 if (!adev->ip_blocks[i].status.late_initialized)
d38ceaf9 2559 continue;
5d70a549
PV
2560 /* skip CG for GFX on S0ix */
2561 if (adev->in_s0ix &&
2562 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2563 continue;
4a446d55 2564 /* skip CG for VCE/UVD, it's handled specially */
a1255107 2565 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
57716327 2566 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
34319b32 2567 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2568 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
57716327 2569 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
4a446d55 2570 /* enable clockgating to save power */
a1255107 2571 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1112a46b 2572 state);
4a446d55
AD
2573 if (r) {
2574 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
a1255107 2575 adev->ip_blocks[i].version->funcs->name, r);
4a446d55
AD
2576 return r;
2577 }
b0b00ff1 2578 }
d38ceaf9 2579 }
06b18f61 2580
c9f96fd5
RZ
2581 return 0;
2582}
2583
5d89bb2d
LL
2584int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2585 enum amd_powergating_state state)
c9f96fd5 2586{
1112a46b 2587 int i, j, r;
06b18f61 2588
c9f96fd5
RZ
2589 if (amdgpu_emu_mode == 1)
2590 return 0;
2591
1112a46b
RZ
2592 for (j = 0; j < adev->num_ip_blocks; j++) {
2593 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
a2d31dc3 2594 if (!adev->ip_blocks[i].status.late_initialized)
c9f96fd5 2595 continue;
5d70a549
PV
2596 /* skip PG for GFX on S0ix */
2597 if (adev->in_s0ix &&
2598 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2599 continue;
c9f96fd5
RZ
2600 /* skip CG for VCE/UVD, it's handled specially */
2601 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2602 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2603 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
52f2e779 2604 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
c9f96fd5
RZ
2605 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2606 /* enable powergating to save power */
2607 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
1112a46b 2608 state);
c9f96fd5
RZ
2609 if (r) {
2610 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2611 adev->ip_blocks[i].version->funcs->name, r);
2612 return r;
2613 }
2614 }
2615 }
2dc80b00
S
2616 return 0;
2617}
2618
beff74bc
AD
2619static int amdgpu_device_enable_mgpu_fan_boost(void)
2620{
2621 struct amdgpu_gpu_instance *gpu_ins;
2622 struct amdgpu_device *adev;
2623 int i, ret = 0;
2624
2625 mutex_lock(&mgpu_info.mutex);
2626
2627 /*
2628 * MGPU fan boost feature should be enabled
2629 * only when there are two or more dGPUs in
2630 * the system
2631 */
2632 if (mgpu_info.num_dgpu < 2)
2633 goto out;
2634
2635 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2636 gpu_ins = &(mgpu_info.gpu_ins[i]);
2637 adev = gpu_ins->adev;
2638 if (!(adev->flags & AMD_IS_APU) &&
f10bb940 2639 !gpu_ins->mgpu_fan_enabled) {
beff74bc
AD
2640 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2641 if (ret)
2642 break;
2643
2644 gpu_ins->mgpu_fan_enabled = 1;
2645 }
2646 }
2647
2648out:
2649 mutex_unlock(&mgpu_info.mutex);
2650
2651 return ret;
2652}
2653
e3ecdffa
AD
2654/**
2655 * amdgpu_device_ip_late_init - run late init for hardware IPs
2656 *
2657 * @adev: amdgpu_device pointer
2658 *
2659 * Late initialization pass for hardware IPs. The list of all the hardware
2660 * IPs that make up the asic is walked and the late_init callbacks are run.
2661 * late_init covers any special initialization that an IP requires
2662 * after all of the have been initialized or something that needs to happen
2663 * late in the init process.
2664 * Returns 0 on success, negative error code on failure.
2665 */
06ec9070 2666static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2dc80b00 2667{
60599a03 2668 struct amdgpu_gpu_instance *gpu_instance;
2dc80b00
S
2669 int i = 0, r;
2670
2671 for (i = 0; i < adev->num_ip_blocks; i++) {
73f847db 2672 if (!adev->ip_blocks[i].status.hw)
2dc80b00
S
2673 continue;
2674 if (adev->ip_blocks[i].version->funcs->late_init) {
2675 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2676 if (r) {
2677 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2678 adev->ip_blocks[i].version->funcs->name, r);
2679 return r;
2680 }
2dc80b00 2681 }
73f847db 2682 adev->ip_blocks[i].status.late_initialized = true;
2dc80b00
S
2683 }
2684
867e24ca 2685 r = amdgpu_ras_late_init(adev);
2686 if (r) {
2687 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2688 return r;
2689 }
2690
a891d239
DL
2691 amdgpu_ras_set_error_query_ready(adev, true);
2692
1112a46b
RZ
2693 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2694 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
916ac57f 2695
06ec9070 2696 amdgpu_device_fill_reset_magic(adev);
d38ceaf9 2697
beff74bc
AD
2698 r = amdgpu_device_enable_mgpu_fan_boost();
2699 if (r)
2700 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2701
4da8b639 2702 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2703 if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2704 adev->asic_type == CHIP_ALDEBARAN ))
bc143d8b 2705 amdgpu_dpm_handle_passthrough_sbr(adev, true);
60599a03
EQ
2706
2707 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2708 mutex_lock(&mgpu_info.mutex);
2709
2710 /*
2711 * Reset device p-state to low as this was booted with high.
2712 *
2713 * This should be performed only after all devices from the same
2714 * hive get initialized.
2715 *
2716 * However, it's unknown how many device in the hive in advance.
2717 * As this is counted one by one during devices initializations.
2718 *
2719 * So, we wait for all XGMI interlinked devices initialized.
2720 * This may bring some delays as those devices may come from
2721 * different hives. But that should be OK.
2722 */
2723 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2724 for (i = 0; i < mgpu_info.num_gpu; i++) {
2725 gpu_instance = &(mgpu_info.gpu_ins[i]);
2726 if (gpu_instance->adev->flags & AMD_IS_APU)
2727 continue;
2728
d84a430d
JK
2729 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2730 AMDGPU_XGMI_PSTATE_MIN);
60599a03
EQ
2731 if (r) {
2732 DRM_ERROR("pstate setting failed (%d).\n", r);
2733 break;
2734 }
2735 }
2736 }
2737
2738 mutex_unlock(&mgpu_info.mutex);
2739 }
2740
d38ceaf9
AD
2741 return 0;
2742}
2743
613aa3ea
LY
2744/**
2745 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2746 *
2747 * @adev: amdgpu_device pointer
2748 *
2749 * For ASICs need to disable SMC first
2750 */
2751static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2752{
2753 int i, r;
2754
2755 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2756 return;
2757
2758 for (i = 0; i < adev->num_ip_blocks; i++) {
2759 if (!adev->ip_blocks[i].status.hw)
2760 continue;
2761 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2762 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2763 /* XXX handle errors */
2764 if (r) {
2765 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2766 adev->ip_blocks[i].version->funcs->name, r);
2767 }
2768 adev->ip_blocks[i].status.hw = false;
2769 break;
2770 }
2771 }
2772}
2773
e9669fb7 2774static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
d38ceaf9
AD
2775{
2776 int i, r;
2777
e9669fb7
AG
2778 for (i = 0; i < adev->num_ip_blocks; i++) {
2779 if (!adev->ip_blocks[i].version->funcs->early_fini)
2780 continue;
5278a159 2781
e9669fb7
AG
2782 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2783 if (r) {
2784 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2785 adev->ip_blocks[i].version->funcs->name, r);
2786 }
2787 }
c030f2e4 2788
05df1f01 2789 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
fdd34271
RZ
2790 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2791
7270e895
TY
2792 amdgpu_amdkfd_suspend(adev, false);
2793
613aa3ea
LY
2794 /* Workaroud for ASICs need to disable SMC first */
2795 amdgpu_device_smu_fini_early(adev);
3e96dbfd 2796
d38ceaf9 2797 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2798 if (!adev->ip_blocks[i].status.hw)
d38ceaf9 2799 continue;
8201a67a 2800
a1255107 2801 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
d38ceaf9 2802 /* XXX handle errors */
2c1a2784 2803 if (r) {
a1255107
AD
2804 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2805 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2806 }
8201a67a 2807
a1255107 2808 adev->ip_blocks[i].status.hw = false;
d38ceaf9
AD
2809 }
2810
6effad8a
GC
2811 if (amdgpu_sriov_vf(adev)) {
2812 if (amdgpu_virt_release_full_gpu(adev, false))
2813 DRM_ERROR("failed to release exclusive mode on fini\n");
2814 }
2815
e9669fb7
AG
2816 return 0;
2817}
2818
2819/**
2820 * amdgpu_device_ip_fini - run fini for hardware IPs
2821 *
2822 * @adev: amdgpu_device pointer
2823 *
2824 * Main teardown pass for hardware IPs. The list of all the hardware
2825 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2826 * are run. hw_fini tears down the hardware associated with each IP
2827 * and sw_fini tears down any software state associated with each IP.
2828 * Returns 0 on success, negative error code on failure.
2829 */
2830static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2831{
2832 int i, r;
2833
2834 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2835 amdgpu_virt_release_ras_err_handler_data(adev);
2836
e9669fb7
AG
2837 if (adev->gmc.xgmi.num_physical_nodes > 1)
2838 amdgpu_xgmi_remove_device(adev);
2839
c004d44e 2840 amdgpu_amdkfd_device_fini_sw(adev);
9950cda2 2841
d38ceaf9 2842 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2843 if (!adev->ip_blocks[i].status.sw)
d38ceaf9 2844 continue;
c12aba3a
ML
2845
2846 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
c8963ea4 2847 amdgpu_ucode_free_bo(adev);
1e256e27 2848 amdgpu_free_static_csa(&adev->virt.csa_obj);
c12aba3a
ML
2849 amdgpu_device_wb_fini(adev);
2850 amdgpu_device_vram_scratch_fini(adev);
533aed27 2851 amdgpu_ib_pool_fini(adev);
c12aba3a
ML
2852 }
2853
a1255107 2854 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
d38ceaf9 2855 /* XXX handle errors */
2c1a2784 2856 if (r) {
a1255107
AD
2857 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2858 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 2859 }
a1255107
AD
2860 adev->ip_blocks[i].status.sw = false;
2861 adev->ip_blocks[i].status.valid = false;
d38ceaf9
AD
2862 }
2863
a6dcfd9c 2864 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2865 if (!adev->ip_blocks[i].status.late_initialized)
8a2eef1d 2866 continue;
a1255107
AD
2867 if (adev->ip_blocks[i].version->funcs->late_fini)
2868 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2869 adev->ip_blocks[i].status.late_initialized = false;
a6dcfd9c
ML
2870 }
2871
c030f2e4 2872 amdgpu_ras_fini(adev);
2873
d38ceaf9
AD
2874 return 0;
2875}
2876
e3ecdffa 2877/**
beff74bc 2878 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
e3ecdffa 2879 *
1112a46b 2880 * @work: work_struct.
e3ecdffa 2881 */
beff74bc 2882static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2dc80b00
S
2883{
2884 struct amdgpu_device *adev =
beff74bc 2885 container_of(work, struct amdgpu_device, delayed_init_work.work);
916ac57f
RZ
2886 int r;
2887
2888 r = amdgpu_ib_ring_tests(adev);
2889 if (r)
2890 DRM_ERROR("ib ring test failed (%d).\n", r);
2dc80b00
S
2891}
2892
1e317b99
RZ
2893static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2894{
2895 struct amdgpu_device *adev =
2896 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2897
90a92662
MD
2898 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2899 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2900
2901 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2902 adev->gfx.gfx_off_state = true;
1e317b99
RZ
2903}
2904
e3ecdffa 2905/**
e7854a03 2906 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
e3ecdffa
AD
2907 *
2908 * @adev: amdgpu_device pointer
2909 *
2910 * Main suspend function for hardware IPs. The list of all the hardware
2911 * IPs that make up the asic is walked, clockgating is disabled and the
2912 * suspend callbacks are run. suspend puts the hardware and software state
2913 * in each IP into a state suitable for suspend.
2914 * Returns 0 on success, negative error code on failure.
2915 */
e7854a03
AD
2916static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2917{
2918 int i, r;
2919
50ec83f0
AD
2920 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2921 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
05df1f01 2922
e7854a03
AD
2923 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2924 if (!adev->ip_blocks[i].status.valid)
2925 continue;
2b9f7848 2926
e7854a03 2927 /* displays are handled separately */
2b9f7848
ND
2928 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2929 continue;
2930
2931 /* XXX handle errors */
2932 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2933 /* XXX handle errors */
2934 if (r) {
2935 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2936 adev->ip_blocks[i].version->funcs->name, r);
2937 return r;
e7854a03 2938 }
2b9f7848
ND
2939
2940 adev->ip_blocks[i].status.hw = false;
e7854a03
AD
2941 }
2942
e7854a03
AD
2943 return 0;
2944}
2945
2946/**
2947 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2948 *
2949 * @adev: amdgpu_device pointer
2950 *
2951 * Main suspend function for hardware IPs. The list of all the hardware
2952 * IPs that make up the asic is walked, clockgating is disabled and the
2953 * suspend callbacks are run. suspend puts the hardware and software state
2954 * in each IP into a state suitable for suspend.
2955 * Returns 0 on success, negative error code on failure.
2956 */
2957static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
2958{
2959 int i, r;
2960
557f42a2 2961 if (adev->in_s0ix)
bc143d8b 2962 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
34416931 2963
d38ceaf9 2964 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
a1255107 2965 if (!adev->ip_blocks[i].status.valid)
d38ceaf9 2966 continue;
e7854a03
AD
2967 /* displays are handled in phase1 */
2968 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2969 continue;
bff77e86
LM
2970 /* PSP lost connection when err_event_athub occurs */
2971 if (amdgpu_ras_intr_triggered() &&
2972 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2973 adev->ip_blocks[i].status.hw = false;
2974 continue;
2975 }
e3c1b071 2976
2977 /* skip unnecessary suspend if we do not initialize them yet */
2978 if (adev->gmc.xgmi.pending_reset &&
2979 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2980 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2981 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2982 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2983 adev->ip_blocks[i].status.hw = false;
2984 continue;
2985 }
557f42a2 2986
32ff160d
AD
2987 /* skip suspend of gfx and psp for S0ix
2988 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2989 * like at runtime. PSP is also part of the always on hardware
2990 * so no need to suspend it.
2991 */
557f42a2 2992 if (adev->in_s0ix &&
32ff160d
AD
2993 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
2994 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
557f42a2
AD
2995 continue;
2996
d38ceaf9 2997 /* XXX handle errors */
a1255107 2998 r = adev->ip_blocks[i].version->funcs->suspend(adev);
d38ceaf9 2999 /* XXX handle errors */
2c1a2784 3000 if (r) {
a1255107
AD
3001 DRM_ERROR("suspend of IP block <%s> failed %d\n",
3002 adev->ip_blocks[i].version->funcs->name, r);
2c1a2784 3003 }
876923fb 3004 adev->ip_blocks[i].status.hw = false;
a3a09142 3005 /* handle putting the SMC in the appropriate state */
86b93fd6
JZ
3006 if(!amdgpu_sriov_vf(adev)){
3007 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3008 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3009 if (r) {
3010 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3011 adev->mp1_state, r);
3012 return r;
3013 }
a3a09142
AD
3014 }
3015 }
d38ceaf9
AD
3016 }
3017
3018 return 0;
3019}
3020
e7854a03
AD
3021/**
3022 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3023 *
3024 * @adev: amdgpu_device pointer
3025 *
3026 * Main suspend function for hardware IPs. The list of all the hardware
3027 * IPs that make up the asic is walked, clockgating is disabled and the
3028 * suspend callbacks are run. suspend puts the hardware and software state
3029 * in each IP into a state suitable for suspend.
3030 * Returns 0 on success, negative error code on failure.
3031 */
3032int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3033{
3034 int r;
3035
3c73683c
JC
3036 if (amdgpu_sriov_vf(adev)) {
3037 amdgpu_virt_fini_data_exchange(adev);
e7819644 3038 amdgpu_virt_request_full_gpu(adev, false);
3c73683c 3039 }
e7819644 3040
e7854a03
AD
3041 r = amdgpu_device_ip_suspend_phase1(adev);
3042 if (r)
3043 return r;
3044 r = amdgpu_device_ip_suspend_phase2(adev);
3045
e7819644
YT
3046 if (amdgpu_sriov_vf(adev))
3047 amdgpu_virt_release_full_gpu(adev, false);
3048
e7854a03
AD
3049 return r;
3050}
3051
06ec9070 3052static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3053{
3054 int i, r;
3055
2cb681b6
ML
3056 static enum amd_ip_block_type ip_order[] = {
3057 AMD_IP_BLOCK_TYPE_GMC,
3058 AMD_IP_BLOCK_TYPE_COMMON,
39186aef 3059 AMD_IP_BLOCK_TYPE_PSP,
2cb681b6
ML
3060 AMD_IP_BLOCK_TYPE_IH,
3061 };
a90ad3c2 3062
95ea3dbc 3063 for (i = 0; i < adev->num_ip_blocks; i++) {
2cb681b6
ML
3064 int j;
3065 struct amdgpu_ip_block *block;
a90ad3c2 3066
4cd2a96d
J
3067 block = &adev->ip_blocks[i];
3068 block->status.hw = false;
2cb681b6 3069
4cd2a96d 3070 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
2cb681b6 3071
4cd2a96d 3072 if (block->version->type != ip_order[j] ||
2cb681b6
ML
3073 !block->status.valid)
3074 continue;
3075
3076 r = block->version->funcs->hw_init(adev);
0aaeefcc 3077 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3078 if (r)
3079 return r;
482f0e53 3080 block->status.hw = true;
a90ad3c2
ML
3081 }
3082 }
3083
3084 return 0;
3085}
3086
06ec9070 3087static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
a90ad3c2
ML
3088{
3089 int i, r;
3090
2cb681b6
ML
3091 static enum amd_ip_block_type ip_order[] = {
3092 AMD_IP_BLOCK_TYPE_SMC,
3093 AMD_IP_BLOCK_TYPE_DCE,
3094 AMD_IP_BLOCK_TYPE_GFX,
3095 AMD_IP_BLOCK_TYPE_SDMA,
257deb8c 3096 AMD_IP_BLOCK_TYPE_UVD,
d83c7a07
JJ
3097 AMD_IP_BLOCK_TYPE_VCE,
3098 AMD_IP_BLOCK_TYPE_VCN
2cb681b6 3099 };
a90ad3c2 3100
2cb681b6
ML
3101 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3102 int j;
3103 struct amdgpu_ip_block *block;
a90ad3c2 3104
2cb681b6
ML
3105 for (j = 0; j < adev->num_ip_blocks; j++) {
3106 block = &adev->ip_blocks[j];
3107
3108 if (block->version->type != ip_order[i] ||
482f0e53
ML
3109 !block->status.valid ||
3110 block->status.hw)
2cb681b6
ML
3111 continue;
3112
895bd048
JZ
3113 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3114 r = block->version->funcs->resume(adev);
3115 else
3116 r = block->version->funcs->hw_init(adev);
3117
0aaeefcc 3118 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
c41d1cf6
ML
3119 if (r)
3120 return r;
482f0e53 3121 block->status.hw = true;
a90ad3c2
ML
3122 }
3123 }
3124
3125 return 0;
3126}
3127
e3ecdffa
AD
3128/**
3129 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3130 *
3131 * @adev: amdgpu_device pointer
3132 *
3133 * First resume function for hardware IPs. The list of all the hardware
3134 * IPs that make up the asic is walked and the resume callbacks are run for
3135 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3136 * after a suspend and updates the software state as necessary. This
3137 * function is also used for restoring the GPU after a GPU reset.
3138 * Returns 0 on success, negative error code on failure.
3139 */
06ec9070 3140static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
d38ceaf9
AD
3141{
3142 int i, r;
3143
a90ad3c2 3144 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3145 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
a90ad3c2 3146 continue;
a90ad3c2 3147 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa
AD
3148 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3149 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
482f0e53 3150
fcf0649f
CZ
3151 r = adev->ip_blocks[i].version->funcs->resume(adev);
3152 if (r) {
3153 DRM_ERROR("resume of IP block <%s> failed %d\n",
3154 adev->ip_blocks[i].version->funcs->name, r);
3155 return r;
3156 }
482f0e53 3157 adev->ip_blocks[i].status.hw = true;
a90ad3c2
ML
3158 }
3159 }
3160
3161 return 0;
3162}
3163
e3ecdffa
AD
3164/**
3165 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3166 *
3167 * @adev: amdgpu_device pointer
3168 *
3169 * First resume function for hardware IPs. The list of all the hardware
3170 * IPs that make up the asic is walked and the resume callbacks are run for
3171 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3172 * functional state after a suspend and updates the software state as
3173 * necessary. This function is also used for restoring the GPU after a GPU
3174 * reset.
3175 * Returns 0 on success, negative error code on failure.
3176 */
06ec9070 3177static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
d38ceaf9
AD
3178{
3179 int i, r;
3180
3181 for (i = 0; i < adev->num_ip_blocks; i++) {
482f0e53 3182 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
d38ceaf9 3183 continue;
fcf0649f 3184 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
e3ecdffa 3185 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
7a3e0bb2
RZ
3186 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3187 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
fcf0649f 3188 continue;
a1255107 3189 r = adev->ip_blocks[i].version->funcs->resume(adev);
2c1a2784 3190 if (r) {
a1255107
AD
3191 DRM_ERROR("resume of IP block <%s> failed %d\n",
3192 adev->ip_blocks[i].version->funcs->name, r);
d38ceaf9 3193 return r;
2c1a2784 3194 }
482f0e53 3195 adev->ip_blocks[i].status.hw = true;
d38ceaf9
AD
3196 }
3197
3198 return 0;
3199}
3200
e3ecdffa
AD
3201/**
3202 * amdgpu_device_ip_resume - run resume for hardware IPs
3203 *
3204 * @adev: amdgpu_device pointer
3205 *
3206 * Main resume function for hardware IPs. The hardware IPs
3207 * are split into two resume functions because they are
3208 * are also used in in recovering from a GPU reset and some additional
3209 * steps need to be take between them. In this case (S3/S4) they are
3210 * run sequentially.
3211 * Returns 0 on success, negative error code on failure.
3212 */
06ec9070 3213static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
fcf0649f
CZ
3214{
3215 int r;
3216
9cec53c1
JZ
3217 r = amdgpu_amdkfd_resume_iommu(adev);
3218 if (r)
3219 return r;
3220
06ec9070 3221 r = amdgpu_device_ip_resume_phase1(adev);
fcf0649f
CZ
3222 if (r)
3223 return r;
7a3e0bb2
RZ
3224
3225 r = amdgpu_device_fw_loading(adev);
3226 if (r)
3227 return r;
3228
06ec9070 3229 r = amdgpu_device_ip_resume_phase2(adev);
fcf0649f
CZ
3230
3231 return r;
3232}
3233
e3ecdffa
AD
3234/**
3235 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3236 *
3237 * @adev: amdgpu_device pointer
3238 *
3239 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3240 */
4e99a44e 3241static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
048765ad 3242{
6867e1b5
ML
3243 if (amdgpu_sriov_vf(adev)) {
3244 if (adev->is_atom_fw) {
58ff791a 3245 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
6867e1b5
ML
3246 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3247 } else {
3248 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3249 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3250 }
3251
3252 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3253 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
a5bde2f9 3254 }
048765ad
AR
3255}
3256
e3ecdffa
AD
3257/**
3258 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3259 *
3260 * @asic_type: AMD asic type
3261 *
3262 * Check if there is DC (new modesetting infrastructre) support for an asic.
3263 * returns true if DC has support, false if not.
3264 */
4562236b
HW
3265bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3266{
3267 switch (asic_type) {
0637d417
AD
3268#ifdef CONFIG_DRM_AMDGPU_SI
3269 case CHIP_HAINAN:
3270#endif
3271 case CHIP_TOPAZ:
3272 /* chips with no display hardware */
3273 return false;
4562236b 3274#if defined(CONFIG_DRM_AMD_DC)
64200c46
MR
3275 case CHIP_TAHITI:
3276 case CHIP_PITCAIRN:
3277 case CHIP_VERDE:
3278 case CHIP_OLAND:
2d32ffd6
AD
3279 /*
3280 * We have systems in the wild with these ASICs that require
3281 * LVDS and VGA support which is not supported with DC.
3282 *
3283 * Fallback to the non-DC driver here by default so as not to
3284 * cause regressions.
3285 */
3286#if defined(CONFIG_DRM_AMD_DC_SI)
3287 return amdgpu_dc > 0;
3288#else
3289 return false;
64200c46 3290#endif
4562236b 3291 case CHIP_BONAIRE:
0d6fbccb 3292 case CHIP_KAVERI:
367e6687
AD
3293 case CHIP_KABINI:
3294 case CHIP_MULLINS:
d9fda248
HW
3295 /*
3296 * We have systems in the wild with these ASICs that require
b5a0168e 3297 * VGA support which is not supported with DC.
d9fda248
HW
3298 *
3299 * Fallback to the non-DC driver here by default so as not to
3300 * cause regressions.
3301 */
3302 return amdgpu_dc > 0;
f7f12b25 3303 default:
fd187853 3304 return amdgpu_dc != 0;
f7f12b25 3305#else
4562236b 3306 default:
93b09a9a 3307 if (amdgpu_dc > 0)
044a48f4 3308 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
93b09a9a 3309 "but isn't supported by ASIC, ignoring\n");
4562236b 3310 return false;
f7f12b25 3311#endif
4562236b
HW
3312 }
3313}
3314
3315/**
3316 * amdgpu_device_has_dc_support - check if dc is supported
3317 *
982a820b 3318 * @adev: amdgpu_device pointer
4562236b
HW
3319 *
3320 * Returns true for supported, false for not supported
3321 */
3322bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3323{
f74e78ca 3324 if (amdgpu_sriov_vf(adev) ||
abaf210c
AS
3325 adev->enable_virtual_display ||
3326 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
2555039d
XY
3327 return false;
3328
4562236b
HW
3329 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3330}
3331
d4535e2c
AG
3332static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3333{
3334 struct amdgpu_device *adev =
3335 container_of(__work, struct amdgpu_device, xgmi_reset_work);
d95e8e97 3336 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
d4535e2c 3337
c6a6e2db
AG
3338 /* It's a bug to not have a hive within this function */
3339 if (WARN_ON(!hive))
3340 return;
3341
3342 /*
3343 * Use task barrier to synchronize all xgmi reset works across the
3344 * hive. task_barrier_enter and task_barrier_exit will block
3345 * until all the threads running the xgmi reset works reach
3346 * those points. task_barrier_full will do both blocks.
3347 */
3348 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3349
3350 task_barrier_enter(&hive->tb);
4a580877 3351 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
c6a6e2db
AG
3352
3353 if (adev->asic_reset_res)
3354 goto fail;
3355
3356 task_barrier_exit(&hive->tb);
4a580877 3357 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
c6a6e2db
AG
3358
3359 if (adev->asic_reset_res)
3360 goto fail;
43c4d576 3361
5e67bba3 3362 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3363 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3364 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
c6a6e2db
AG
3365 } else {
3366
3367 task_barrier_full(&hive->tb);
3368 adev->asic_reset_res = amdgpu_asic_reset(adev);
3369 }
ce316fa5 3370
c6a6e2db 3371fail:
d4535e2c 3372 if (adev->asic_reset_res)
fed184e9 3373 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
4a580877 3374 adev->asic_reset_res, adev_to_drm(adev)->unique);
d95e8e97 3375 amdgpu_put_xgmi_hive(hive);
d4535e2c
AG
3376}
3377
71f98027
AD
3378static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3379{
3380 char *input = amdgpu_lockup_timeout;
3381 char *timeout_setting = NULL;
3382 int index = 0;
3383 long timeout;
3384 int ret = 0;
3385
3386 /*
67387dfe
AD
3387 * By default timeout for non compute jobs is 10000
3388 * and 60000 for compute jobs.
71f98027 3389 * In SR-IOV or passthrough mode, timeout for compute
b7b2a316 3390 * jobs are 60000 by default.
71f98027
AD
3391 */
3392 adev->gfx_timeout = msecs_to_jiffies(10000);
3393 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
9882e278
ED
3394 if (amdgpu_sriov_vf(adev))
3395 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3396 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
71f98027 3397 else
67387dfe 3398 adev->compute_timeout = msecs_to_jiffies(60000);
71f98027 3399
f440ff44 3400 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027 3401 while ((timeout_setting = strsep(&input, ",")) &&
f440ff44 3402 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
71f98027
AD
3403 ret = kstrtol(timeout_setting, 0, &timeout);
3404 if (ret)
3405 return ret;
3406
3407 if (timeout == 0) {
3408 index++;
3409 continue;
3410 } else if (timeout < 0) {
3411 timeout = MAX_SCHEDULE_TIMEOUT;
127aedf9
CK
3412 dev_warn(adev->dev, "lockup timeout disabled");
3413 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
71f98027
AD
3414 } else {
3415 timeout = msecs_to_jiffies(timeout);
3416 }
3417
3418 switch (index++) {
3419 case 0:
3420 adev->gfx_timeout = timeout;
3421 break;
3422 case 1:
3423 adev->compute_timeout = timeout;
3424 break;
3425 case 2:
3426 adev->sdma_timeout = timeout;
3427 break;
3428 case 3:
3429 adev->video_timeout = timeout;
3430 break;
3431 default:
3432 break;
3433 }
3434 }
3435 /*
3436 * There is only one value specified and
3437 * it should apply to all non-compute jobs.
3438 */
bcccee89 3439 if (index == 1) {
71f98027 3440 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
bcccee89
ED
3441 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3442 adev->compute_timeout = adev->gfx_timeout;
3443 }
71f98027
AD
3444 }
3445
3446 return ret;
3447}
d4535e2c 3448
4a74c38c
PY
3449/**
3450 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3451 *
3452 * @adev: amdgpu_device pointer
3453 *
3454 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3455 */
3456static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3457{
3458 struct iommu_domain *domain;
3459
3460 domain = iommu_get_domain_for_dev(adev->dev);
3461 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3462 adev->ram_is_direct_mapped = true;
3463}
3464
77f3a5cd
ND
3465static const struct attribute *amdgpu_dev_attributes[] = {
3466 &dev_attr_product_name.attr,
3467 &dev_attr_product_number.attr,
3468 &dev_attr_serial_number.attr,
3469 &dev_attr_pcie_replay_count.attr,
3470 NULL
3471};
3472
d38ceaf9
AD
3473/**
3474 * amdgpu_device_init - initialize the driver
3475 *
3476 * @adev: amdgpu_device pointer
d38ceaf9
AD
3477 * @flags: driver flags
3478 *
3479 * Initializes the driver info and hw (all asics).
3480 * Returns 0 for success or an error on failure.
3481 * Called at driver startup.
3482 */
3483int amdgpu_device_init(struct amdgpu_device *adev,
d38ceaf9
AD
3484 uint32_t flags)
3485{
8aba21b7
LT
3486 struct drm_device *ddev = adev_to_drm(adev);
3487 struct pci_dev *pdev = adev->pdev;
d38ceaf9 3488 int r, i;
b98c6299 3489 bool px = false;
95844d20 3490 u32 max_MBps;
d38ceaf9
AD
3491
3492 adev->shutdown = false;
d38ceaf9 3493 adev->flags = flags;
4e66d7d2
YZ
3494
3495 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3496 adev->asic_type = amdgpu_force_asic_type;
3497 else
3498 adev->asic_type = flags & AMD_ASIC_MASK;
3499
d38ceaf9 3500 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
593aa2d2 3501 if (amdgpu_emu_mode == 1)
8bdab6bb 3502 adev->usec_timeout *= 10;
770d13b1 3503 adev->gmc.gart_size = 512 * 1024 * 1024;
d38ceaf9
AD
3504 adev->accel_working = false;
3505 adev->num_rings = 0;
3506 adev->mman.buffer_funcs = NULL;
3507 adev->mman.buffer_funcs_ring = NULL;
3508 adev->vm_manager.vm_pte_funcs = NULL;
0c88b430 3509 adev->vm_manager.vm_pte_num_scheds = 0;
132f34e4 3510 adev->gmc.gmc_funcs = NULL;
7bd939d0 3511 adev->harvest_ip_mask = 0x0;
f54d1867 3512 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
b8866c26 3513 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
d38ceaf9
AD
3514
3515 adev->smc_rreg = &amdgpu_invalid_rreg;
3516 adev->smc_wreg = &amdgpu_invalid_wreg;
3517 adev->pcie_rreg = &amdgpu_invalid_rreg;
3518 adev->pcie_wreg = &amdgpu_invalid_wreg;
36b9a952
HR
3519 adev->pciep_rreg = &amdgpu_invalid_rreg;
3520 adev->pciep_wreg = &amdgpu_invalid_wreg;
4fa1c6a6
TZ
3521 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3522 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
d38ceaf9
AD
3523 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3524 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3525 adev->didt_rreg = &amdgpu_invalid_rreg;
3526 adev->didt_wreg = &amdgpu_invalid_wreg;
ccdbb20a
RZ
3527 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3528 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
d38ceaf9
AD
3529 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3530 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3531
3e39ab90
AD
3532 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3533 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3534 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
d38ceaf9
AD
3535
3536 /* mutex initialization are all done here so we
3537 * can recall function without having locking issues */
0e5ca0d1 3538 mutex_init(&adev->firmware.mutex);
d38ceaf9
AD
3539 mutex_init(&adev->pm.mutex);
3540 mutex_init(&adev->gfx.gpu_clock_mutex);
3541 mutex_init(&adev->srbm_mutex);
b8866c26 3542 mutex_init(&adev->gfx.pipe_reserve_mutex);
d23ee13f 3543 mutex_init(&adev->gfx.gfx_off_mutex);
d38ceaf9 3544 mutex_init(&adev->grbm_idx_mutex);
d38ceaf9 3545 mutex_init(&adev->mn_lock);
e23b74aa 3546 mutex_init(&adev->virt.vf_errors.lock);
d38ceaf9 3547 hash_init(adev->mn_hash);
32eaeae0 3548 mutex_init(&adev->psp.mutex);
bd052211 3549 mutex_init(&adev->notifier_lock);
8cda7a4f 3550 mutex_init(&adev->pm.stable_pstate_ctx_lock);
f113cc32 3551 mutex_init(&adev->benchmark_mutex);
d38ceaf9 3552
ab3b9de6 3553 amdgpu_device_init_apu_flags(adev);
9f6a7857 3554
912dfc84
EQ
3555 r = amdgpu_device_check_arguments(adev);
3556 if (r)
3557 return r;
d38ceaf9 3558
d38ceaf9
AD
3559 spin_lock_init(&adev->mmio_idx_lock);
3560 spin_lock_init(&adev->smc_idx_lock);
3561 spin_lock_init(&adev->pcie_idx_lock);
3562 spin_lock_init(&adev->uvd_ctx_idx_lock);
3563 spin_lock_init(&adev->didt_idx_lock);
ccdbb20a 3564 spin_lock_init(&adev->gc_cac_idx_lock);
16abb5d2 3565 spin_lock_init(&adev->se_cac_idx_lock);
d38ceaf9 3566 spin_lock_init(&adev->audio_endpt_idx_lock);
95844d20 3567 spin_lock_init(&adev->mm_stats.lock);
d38ceaf9 3568
0c4e7fa5
CZ
3569 INIT_LIST_HEAD(&adev->shadow_list);
3570 mutex_init(&adev->shadow_list_lock);
3571
655ce9cb 3572 INIT_LIST_HEAD(&adev->reset_list);
3573
6492e1b0 3574 INIT_LIST_HEAD(&adev->ras_list);
3575
beff74bc
AD
3576 INIT_DELAYED_WORK(&adev->delayed_init_work,
3577 amdgpu_device_delayed_init_work_handler);
1e317b99
RZ
3578 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3579 amdgpu_device_delay_enable_gfx_off);
2dc80b00 3580
d4535e2c
AG
3581 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3582
d23ee13f 3583 adev->gfx.gfx_off_req_count = 1;
0ad7347a
AA
3584 adev->gfx.gfx_off_residency = 0;
3585 adev->gfx.gfx_off_entrycount = 0;
b6e79d9a 3586 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
b1ddf548 3587
b265bdbd
EQ
3588 atomic_set(&adev->throttling_logging_enabled, 1);
3589 /*
3590 * If throttling continues, logging will be performed every minute
3591 * to avoid log flooding. "-1" is subtracted since the thermal
3592 * throttling interrupt comes every second. Thus, the total logging
3593 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3594 * for throttling interrupt) = 60 seconds.
3595 */
3596 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3597 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3598
0fa49558
AX
3599 /* Registers mapping */
3600 /* TODO: block userspace mapping of io register */
da69c161
KW
3601 if (adev->asic_type >= CHIP_BONAIRE) {
3602 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3603 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3604 } else {
3605 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3606 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3607 }
d38ceaf9 3608
6c08e0ef
EQ
3609 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3610 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3611
d38ceaf9
AD
3612 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3613 if (adev->rmmio == NULL) {
3614 return -ENOMEM;
3615 }
3616 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3617 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3618
5494d864
AD
3619 amdgpu_device_get_pcie_info(adev);
3620
b239c017
JX
3621 if (amdgpu_mcbp)
3622 DRM_INFO("MCBP is enabled\n");
3623
436afdfa
PY
3624 /*
3625 * Reset domain needs to be present early, before XGMI hive discovered
3626 * (if any) and intitialized to use reset sem and in_gpu reset flag
3627 * early on during init and before calling to RREG32.
3628 */
3629 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3630 if (!adev->reset_domain)
3631 return -ENOMEM;
3632
3aa0115d
ML
3633 /* detect hw virtualization here */
3634 amdgpu_detect_virtualization(adev);
3635
dffa11b4
ML
3636 r = amdgpu_device_get_job_timeout_settings(adev);
3637 if (r) {
3638 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4ef87d8f 3639 return r;
a190d1c7
XY
3640 }
3641
d38ceaf9 3642 /* early init functions */
06ec9070 3643 r = amdgpu_device_ip_early_init(adev);
d38ceaf9 3644 if (r)
4ef87d8f 3645 return r;
d38ceaf9 3646
4d33e704
SK
3647 /* Enable TMZ based on IP_VERSION */
3648 amdgpu_gmc_tmz_set(adev);
3649
957b0787 3650 amdgpu_gmc_noretry_set(adev);
4a0165f0
VS
3651 /* Need to get xgmi info early to decide the reset behavior*/
3652 if (adev->gmc.xgmi.supported) {
3653 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3654 if (r)
3655 return r;
3656 }
3657
8e6d0b69 3658 /* enable PCIE atomic ops */
3659 if (amdgpu_sriov_vf(adev))
3660 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
e15c9d06 3661 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
8e6d0b69 3662 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3663 else
3664 adev->have_atomics_support =
3665 !pci_enable_atomic_ops_to_root(adev->pdev,
3666 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3667 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3668 if (!adev->have_atomics_support)
3669 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3670
6585661d
OZ
3671 /* doorbell bar mapping and doorbell index init*/
3672 amdgpu_device_doorbell_init(adev);
3673
9475a943
SL
3674 if (amdgpu_emu_mode == 1) {
3675 /* post the asic on emulation mode */
3676 emu_soc_asic_init(adev);
bfca0289 3677 goto fence_driver_init;
9475a943 3678 }
bfca0289 3679
04442bf7
LL
3680 amdgpu_reset_init(adev);
3681
4e99a44e
ML
3682 /* detect if we are with an SRIOV vbios */
3683 amdgpu_device_detect_sriov_bios(adev);
048765ad 3684
95e8e59e
AD
3685 /* check if we need to reset the asic
3686 * E.g., driver was not cleanly unloaded previously, etc.
3687 */
f14899fd 3688 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
e3c1b071 3689 if (adev->gmc.xgmi.num_physical_nodes) {
3690 dev_info(adev->dev, "Pending hive reset.\n");
3691 adev->gmc.xgmi.pending_reset = true;
3692 /* Only need to init necessary block for SMU to handle the reset */
3693 for (i = 0; i < adev->num_ip_blocks; i++) {
3694 if (!adev->ip_blocks[i].status.valid)
3695 continue;
3696 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3697 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3698 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3699 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
751f43e7 3700 DRM_DEBUG("IP %s disabled for hw_init.\n",
e3c1b071 3701 adev->ip_blocks[i].version->funcs->name);
3702 adev->ip_blocks[i].status.hw = true;
3703 }
3704 }
3705 } else {
3706 r = amdgpu_asic_reset(adev);
3707 if (r) {
3708 dev_err(adev->dev, "asic reset on init failed\n");
3709 goto failed;
3710 }
95e8e59e
AD
3711 }
3712 }
3713
8f66090b 3714 pci_enable_pcie_error_reporting(adev->pdev);
c9a6b82f 3715
d38ceaf9 3716 /* Post card if necessary */
39c640c0 3717 if (amdgpu_device_need_post(adev)) {
d38ceaf9 3718 if (!adev->bios) {
bec86378 3719 dev_err(adev->dev, "no vBIOS found\n");
83ba126a
AD
3720 r = -EINVAL;
3721 goto failed;
d38ceaf9 3722 }
bec86378 3723 DRM_INFO("GPU posting now...\n");
4d2997ab 3724 r = amdgpu_device_asic_init(adev);
4e99a44e
ML
3725 if (r) {
3726 dev_err(adev->dev, "gpu post error!\n");
3727 goto failed;
3728 }
d38ceaf9
AD
3729 }
3730
88b64e95
AD
3731 if (adev->is_atom_fw) {
3732 /* Initialize clocks */
3733 r = amdgpu_atomfirmware_get_clock_info(adev);
3734 if (r) {
3735 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
e23b74aa 3736 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
88b64e95
AD
3737 goto failed;
3738 }
3739 } else {
a5bde2f9
AD
3740 /* Initialize clocks */
3741 r = amdgpu_atombios_get_clock_info(adev);
3742 if (r) {
3743 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
e23b74aa 3744 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
89041940 3745 goto failed;
a5bde2f9
AD
3746 }
3747 /* init i2c buses */
4562236b
HW
3748 if (!amdgpu_device_has_dc_support(adev))
3749 amdgpu_atombios_i2c_init(adev);
2c1a2784 3750 }
d38ceaf9 3751
bfca0289 3752fence_driver_init:
d38ceaf9 3753 /* Fence driver */
067f44c8 3754 r = amdgpu_fence_driver_sw_init(adev);
2c1a2784 3755 if (r) {
067f44c8 3756 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
e23b74aa 3757 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
83ba126a 3758 goto failed;
2c1a2784 3759 }
d38ceaf9
AD
3760
3761 /* init the mode config */
4a580877 3762 drm_mode_config_init(adev_to_drm(adev));
d38ceaf9 3763
06ec9070 3764 r = amdgpu_device_ip_init(adev);
d38ceaf9 3765 if (r) {
8840a387 3766 /* failed in exclusive mode due to timeout */
3767 if (amdgpu_sriov_vf(adev) &&
3768 !amdgpu_sriov_runtime(adev) &&
3769 amdgpu_virt_mmio_blocked(adev) &&
3770 !amdgpu_virt_wait_reset(adev)) {
3771 dev_err(adev->dev, "VF exclusive mode timeout\n");
1daee8b4
PD
3772 /* Don't send request since VF is inactive. */
3773 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3774 adev->virt.ops = NULL;
8840a387 3775 r = -EAGAIN;
970fd197 3776 goto release_ras_con;
8840a387 3777 }
06ec9070 3778 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
e23b74aa 3779 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
970fd197 3780 goto release_ras_con;
d38ceaf9
AD
3781 }
3782
8d35a259
LG
3783 amdgpu_fence_driver_hw_init(adev);
3784
d69b8971
YZ
3785 dev_info(adev->dev,
3786 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
d7f72fe4
YZ
3787 adev->gfx.config.max_shader_engines,
3788 adev->gfx.config.max_sh_per_se,
3789 adev->gfx.config.max_cu_per_sh,
3790 adev->gfx.cu_info.number);
3791
d38ceaf9
AD
3792 adev->accel_working = true;
3793
e59c0205
AX
3794 amdgpu_vm_check_compute_bug(adev);
3795
95844d20
MO
3796 /* Initialize the buffer migration limit. */
3797 if (amdgpu_moverate >= 0)
3798 max_MBps = amdgpu_moverate;
3799 else
3800 max_MBps = 8; /* Allow 8 MB/s. */
3801 /* Get a log2 for easy divisions. */
3802 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3803
d2f52ac8 3804 r = amdgpu_pm_sysfs_init(adev);
7c868b59
YT
3805 if (r) {
3806 adev->pm_sysfs_en = false;
d2f52ac8 3807 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
7c868b59
YT
3808 } else
3809 adev->pm_sysfs_en = true;
d2f52ac8 3810
5bb23532 3811 r = amdgpu_ucode_sysfs_init(adev);
7c868b59
YT
3812 if (r) {
3813 adev->ucode_sysfs_en = false;
5bb23532 3814 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
7c868b59
YT
3815 } else
3816 adev->ucode_sysfs_en = true;
5bb23532 3817
8424f2cc
LG
3818 r = amdgpu_psp_sysfs_init(adev);
3819 if (r) {
3820 adev->psp_sysfs_en = false;
3821 if (!amdgpu_sriov_vf(adev))
3822 DRM_ERROR("Creating psp sysfs failed\n");
3823 } else
3824 adev->psp_sysfs_en = true;
3825
b0adca4d
EQ
3826 /*
3827 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3828 * Otherwise the mgpu fan boost feature will be skipped due to the
3829 * gpu instance is counted less.
3830 */
3831 amdgpu_register_gpu_instance(adev);
3832
d38ceaf9
AD
3833 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3834 * explicit gating rather than handling it automatically.
3835 */
e3c1b071 3836 if (!adev->gmc.xgmi.pending_reset) {
3837 r = amdgpu_device_ip_late_init(adev);
3838 if (r) {
3839 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3840 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
970fd197 3841 goto release_ras_con;
e3c1b071 3842 }
3843 /* must succeed. */
3844 amdgpu_ras_resume(adev);
3845 queue_delayed_work(system_wq, &adev->delayed_init_work,
3846 msecs_to_jiffies(AMDGPU_RESUME_MS));
2c1a2784 3847 }
d38ceaf9 3848
2c738637
ML
3849 if (amdgpu_sriov_vf(adev))
3850 flush_delayed_work(&adev->delayed_init_work);
3851
77f3a5cd 3852 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
5aea5327 3853 if (r)
77f3a5cd 3854 dev_err(adev->dev, "Could not create amdgpu device attr\n");
bd607166 3855
d155bef0
AB
3856 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3857 r = amdgpu_pmu_init(adev);
9c7c85f7
JK
3858 if (r)
3859 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3860
c1dd4aa6
AG
3861 /* Have stored pci confspace at hand for restore in sudden PCI error */
3862 if (amdgpu_device_cache_pci_state(adev->pdev))
3863 pci_restore_state(pdev);
3864
8c3dd61c
KHF
3865 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3866 /* this will fail for cards that aren't VGA class devices, just
3867 * ignore it */
3868 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
bf44e8ce 3869 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
8c3dd61c
KHF
3870
3871 if (amdgpu_device_supports_px(ddev)) {
3872 px = true;
3873 vga_switcheroo_register_client(adev->pdev,
3874 &amdgpu_switcheroo_ops, px);
3875 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3876 }
3877
e3c1b071 3878 if (adev->gmc.xgmi.pending_reset)
3879 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3880 msecs_to_jiffies(AMDGPU_RESUME_MS));
3881
4a74c38c
PY
3882 amdgpu_device_check_iommu_direct_map(adev);
3883
d38ceaf9 3884 return 0;
83ba126a 3885
970fd197
SY
3886release_ras_con:
3887 amdgpu_release_ras_context(adev);
3888
83ba126a 3889failed:
89041940 3890 amdgpu_vf_error_trans_all(adev);
8840a387 3891
83ba126a 3892 return r;
d38ceaf9
AD
3893}
3894
07775fc1
AG
3895static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3896{
62d5f9f7 3897
07775fc1
AG
3898 /* Clear all CPU mappings pointing to this device */
3899 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3900
3901 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3902 amdgpu_device_doorbell_fini(adev);
3903
3904 iounmap(adev->rmmio);
3905 adev->rmmio = NULL;
3906 if (adev->mman.aper_base_kaddr)
3907 iounmap(adev->mman.aper_base_kaddr);
3908 adev->mman.aper_base_kaddr = NULL;
3909
3910 /* Memory manager related */
3911 if (!adev->gmc.xgmi.connected_to_cpu) {
3912 arch_phys_wc_del(adev->gmc.vram_mtrr);
3913 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3914 }
3915}
3916
d38ceaf9 3917/**
bbe04dec 3918 * amdgpu_device_fini_hw - tear down the driver
d38ceaf9
AD
3919 *
3920 * @adev: amdgpu_device pointer
3921 *
3922 * Tear down the driver info (all asics).
3923 * Called at driver shutdown.
3924 */
72c8c97b 3925void amdgpu_device_fini_hw(struct amdgpu_device *adev)
d38ceaf9 3926{
aac89168 3927 dev_info(adev->dev, "amdgpu: finishing device.\n");
9f875167 3928 flush_delayed_work(&adev->delayed_init_work);
d0d13fe8 3929 adev->shutdown = true;
9f875167 3930
752c683d
ML
3931 /* make sure IB test finished before entering exclusive mode
3932 * to avoid preemption on IB test
3933 * */
519b8b76 3934 if (amdgpu_sriov_vf(adev)) {
752c683d 3935 amdgpu_virt_request_full_gpu(adev, false);
519b8b76
BZ
3936 amdgpu_virt_fini_data_exchange(adev);
3937 }
752c683d 3938
e5b03032
ML
3939 /* disable all interrupts */
3940 amdgpu_irq_disable_all(adev);
ff97cba8 3941 if (adev->mode_info.mode_config_initialized){
1053b9c9 3942 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4a580877 3943 drm_helper_force_disable_all(adev_to_drm(adev));
ff97cba8 3944 else
4a580877 3945 drm_atomic_helper_shutdown(adev_to_drm(adev));
ff97cba8 3946 }
8d35a259 3947 amdgpu_fence_driver_hw_fini(adev);
72c8c97b 3948
98f56188
YY
3949 if (adev->mman.initialized) {
3950 flush_delayed_work(&adev->mman.bdev.wq);
3951 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3952 }
3953
7c868b59
YT
3954 if (adev->pm_sysfs_en)
3955 amdgpu_pm_sysfs_fini(adev);
72c8c97b
AG
3956 if (adev->ucode_sysfs_en)
3957 amdgpu_ucode_sysfs_fini(adev);
8424f2cc
LG
3958 if (adev->psp_sysfs_en)
3959 amdgpu_psp_sysfs_fini(adev);
72c8c97b
AG
3960 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3961
232d1d43
SY
3962 /* disable ras feature must before hw fini */
3963 amdgpu_ras_pre_fini(adev);
3964
e9669fb7 3965 amdgpu_device_ip_fini_early(adev);
d10d0daa 3966
a3848df6
YW
3967 amdgpu_irq_fini_hw(adev);
3968
b6fd6e0f
SK
3969 if (adev->mman.initialized)
3970 ttm_device_clear_dma_mappings(&adev->mman.bdev);
894c6890 3971
d10d0daa 3972 amdgpu_gart_dummy_page_fini(adev);
07775fc1 3973
fac53471 3974 amdgpu_device_unmap_mmio(adev);
87172e89 3975
72c8c97b
AG
3976}
3977
3978void amdgpu_device_fini_sw(struct amdgpu_device *adev)
3979{
62d5f9f7
LS
3980 int idx;
3981
8d35a259 3982 amdgpu_fence_driver_sw_fini(adev);
a5c5d8d5 3983 amdgpu_device_ip_fini(adev);
75e1658e
ND
3984 release_firmware(adev->firmware.gpu_info_fw);
3985 adev->firmware.gpu_info_fw = NULL;
d38ceaf9 3986 adev->accel_working = false;
04442bf7
LL
3987
3988 amdgpu_reset_fini(adev);
3989
d38ceaf9 3990 /* free i2c buses */
4562236b
HW
3991 if (!amdgpu_device_has_dc_support(adev))
3992 amdgpu_i2c_fini(adev);
bfca0289
SL
3993
3994 if (amdgpu_emu_mode != 1)
3995 amdgpu_atombios_fini(adev);
3996
d38ceaf9
AD
3997 kfree(adev->bios);
3998 adev->bios = NULL;
b98c6299 3999 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
84c8b22e 4000 vga_switcheroo_unregister_client(adev->pdev);
83ba126a 4001 vga_switcheroo_fini_domain_pm_ops(adev->dev);
b98c6299 4002 }
38d6be81 4003 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
b8779475 4004 vga_client_unregister(adev->pdev);
e9bc1bf7 4005
62d5f9f7
LS
4006 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4007
4008 iounmap(adev->rmmio);
4009 adev->rmmio = NULL;
4010 amdgpu_device_doorbell_fini(adev);
4011 drm_dev_exit(idx);
4012 }
4013
d155bef0
AB
4014 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4015 amdgpu_pmu_fini(adev);
72de33f8 4016 if (adev->mman.discovery_bin)
a190d1c7 4017 amdgpu_discovery_fini(adev);
72c8c97b 4018
cfbb6b00
AG
4019 amdgpu_reset_put_reset_domain(adev->reset_domain);
4020 adev->reset_domain = NULL;
4021
72c8c97b
AG
4022 kfree(adev->pci_state);
4023
d38ceaf9
AD
4024}
4025
58144d28
ND
4026/**
4027 * amdgpu_device_evict_resources - evict device resources
4028 * @adev: amdgpu device object
4029 *
4030 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4031 * of the vram memory type. Mainly used for evicting device resources
4032 * at suspend time.
4033 *
4034 */
4035static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
4036{
e53d9665
ML
4037 /* No need to evict vram on APUs for suspend to ram or s2idle */
4038 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
58144d28
ND
4039 return;
4040
4041 if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
4042 DRM_WARN("evicting device resources failed\n");
4043
4044}
d38ceaf9
AD
4045
4046/*
4047 * Suspend & resume.
4048 */
4049/**
810ddc3a 4050 * amdgpu_device_suspend - initiate device suspend
d38ceaf9 4051 *
87e3f136 4052 * @dev: drm dev pointer
87e3f136 4053 * @fbcon : notify the fbdev of suspend
d38ceaf9
AD
4054 *
4055 * Puts the hw in the suspend state (all asics).
4056 * Returns 0 for success or an error on failure.
4057 * Called at driver suspend.
4058 */
de185019 4059int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
d38ceaf9 4060{
a2e15b0e 4061 struct amdgpu_device *adev = drm_to_adev(dev);
d38ceaf9 4062
d38ceaf9
AD
4063 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4064 return 0;
4065
44779b43 4066 adev->in_suspend = true;
3fa8f89d
S
4067
4068 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4069 DRM_WARN("smart shift update failed\n");
4070
d38ceaf9
AD
4071 drm_kms_helper_poll_disable(dev);
4072
5f818173 4073 if (fbcon)
087451f3 4074 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5f818173 4075
beff74bc 4076 cancel_delayed_work_sync(&adev->delayed_init_work);
a5459475 4077
5e6932fe 4078 amdgpu_ras_suspend(adev);
4079
2196927b 4080 amdgpu_device_ip_suspend_phase1(adev);
fe1053b7 4081
c004d44e 4082 if (!adev->in_s0ix)
5d3a2d95 4083 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
94fa5660 4084
58144d28 4085 amdgpu_device_evict_resources(adev);
d38ceaf9 4086
8d35a259 4087 amdgpu_fence_driver_hw_fini(adev);
d38ceaf9 4088
2196927b 4089 amdgpu_device_ip_suspend_phase2(adev);
d38ceaf9 4090
d38ceaf9
AD
4091 return 0;
4092}
4093
4094/**
810ddc3a 4095 * amdgpu_device_resume - initiate device resume
d38ceaf9 4096 *
87e3f136 4097 * @dev: drm dev pointer
87e3f136 4098 * @fbcon : notify the fbdev of resume
d38ceaf9
AD
4099 *
4100 * Bring the hw back to operating state (all asics).
4101 * Returns 0 for success or an error on failure.
4102 * Called at driver resume.
4103 */
de185019 4104int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
d38ceaf9 4105{
1348969a 4106 struct amdgpu_device *adev = drm_to_adev(dev);
03161a6e 4107 int r = 0;
d38ceaf9
AD
4108
4109 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4110 return 0;
4111
62498733 4112 if (adev->in_s0ix)
bc143d8b 4113 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
628c36d7 4114
d38ceaf9 4115 /* post card */
39c640c0 4116 if (amdgpu_device_need_post(adev)) {
4d2997ab 4117 r = amdgpu_device_asic_init(adev);
74b0b157 4118 if (r)
aac89168 4119 dev_err(adev->dev, "amdgpu asic init failed\n");
74b0b157 4120 }
d38ceaf9 4121
06ec9070 4122 r = amdgpu_device_ip_resume(adev);
e6707218 4123 if (r) {
aac89168 4124 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4d3b9ae5 4125 return r;
e6707218 4126 }
8d35a259 4127 amdgpu_fence_driver_hw_init(adev);
5ceb54c6 4128
06ec9070 4129 r = amdgpu_device_ip_late_init(adev);
03161a6e 4130 if (r)
4d3b9ae5 4131 return r;
d38ceaf9 4132
beff74bc
AD
4133 queue_delayed_work(system_wq, &adev->delayed_init_work,
4134 msecs_to_jiffies(AMDGPU_RESUME_MS));
4135
c004d44e 4136 if (!adev->in_s0ix) {
5d3a2d95
AD
4137 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4138 if (r)
4139 return r;
4140 }
756e6880 4141
96a5d8d4 4142 /* Make sure IB tests flushed */
beff74bc 4143 flush_delayed_work(&adev->delayed_init_work);
96a5d8d4 4144
a2e15b0e 4145 if (fbcon)
087451f3 4146 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
d38ceaf9
AD
4147
4148 drm_kms_helper_poll_enable(dev);
23a1a9e5 4149
5e6932fe 4150 amdgpu_ras_resume(adev);
4151
23a1a9e5
L
4152 /*
4153 * Most of the connector probing functions try to acquire runtime pm
4154 * refs to ensure that the GPU is powered on when connector polling is
4155 * performed. Since we're calling this from a runtime PM callback,
4156 * trying to acquire rpm refs will cause us to deadlock.
4157 *
4158 * Since we're guaranteed to be holding the rpm lock, it's safe to
4159 * temporarily disable the rpm helpers so this doesn't deadlock us.
4160 */
4161#ifdef CONFIG_PM
4162 dev->dev->power.disable_depth++;
4163#endif
4562236b
HW
4164 if (!amdgpu_device_has_dc_support(adev))
4165 drm_helper_hpd_irq_event(dev);
4166 else
4167 drm_kms_helper_hotplug_event(dev);
23a1a9e5
L
4168#ifdef CONFIG_PM
4169 dev->dev->power.disable_depth--;
4170#endif
44779b43
RZ
4171 adev->in_suspend = false;
4172
3fa8f89d
S
4173 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4174 DRM_WARN("smart shift update failed\n");
4175
4d3b9ae5 4176 return 0;
d38ceaf9
AD
4177}
4178
e3ecdffa
AD
4179/**
4180 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4181 *
4182 * @adev: amdgpu_device pointer
4183 *
4184 * The list of all the hardware IPs that make up the asic is walked and
4185 * the check_soft_reset callbacks are run. check_soft_reset determines
4186 * if the asic is still hung or not.
4187 * Returns true if any of the IPs are still in a hung state, false if not.
4188 */
06ec9070 4189static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
63fbf42f
CZ
4190{
4191 int i;
4192 bool asic_hang = false;
4193
f993d628
ML
4194 if (amdgpu_sriov_vf(adev))
4195 return true;
4196
8bc04c29
AD
4197 if (amdgpu_asic_need_full_reset(adev))
4198 return true;
4199
63fbf42f 4200 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4201 if (!adev->ip_blocks[i].status.valid)
63fbf42f 4202 continue;
a1255107
AD
4203 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4204 adev->ip_blocks[i].status.hang =
4205 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4206 if (adev->ip_blocks[i].status.hang) {
aac89168 4207 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
63fbf42f
CZ
4208 asic_hang = true;
4209 }
4210 }
4211 return asic_hang;
4212}
4213
e3ecdffa
AD
4214/**
4215 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4216 *
4217 * @adev: amdgpu_device pointer
4218 *
4219 * The list of all the hardware IPs that make up the asic is walked and the
4220 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4221 * handles any IP specific hardware or software state changes that are
4222 * necessary for a soft reset to succeed.
4223 * Returns 0 on success, negative error code on failure.
4224 */
06ec9070 4225static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
d31a501e
CZ
4226{
4227 int i, r = 0;
4228
4229 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4230 if (!adev->ip_blocks[i].status.valid)
d31a501e 4231 continue;
a1255107
AD
4232 if (adev->ip_blocks[i].status.hang &&
4233 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4234 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
d31a501e
CZ
4235 if (r)
4236 return r;
4237 }
4238 }
4239
4240 return 0;
4241}
4242
e3ecdffa
AD
4243/**
4244 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4245 *
4246 * @adev: amdgpu_device pointer
4247 *
4248 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4249 * reset is necessary to recover.
4250 * Returns true if a full asic reset is required, false if not.
4251 */
06ec9070 4252static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
35d782fe 4253{
da146d3b
AD
4254 int i;
4255
8bc04c29
AD
4256 if (amdgpu_asic_need_full_reset(adev))
4257 return true;
4258
da146d3b 4259 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4260 if (!adev->ip_blocks[i].status.valid)
da146d3b 4261 continue;
a1255107
AD
4262 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4263 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4264 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
98512bb8
KW
4265 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4266 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
a1255107 4267 if (adev->ip_blocks[i].status.hang) {
aac89168 4268 dev_info(adev->dev, "Some block need full reset!\n");
da146d3b
AD
4269 return true;
4270 }
4271 }
35d782fe
CZ
4272 }
4273 return false;
4274}
4275
e3ecdffa
AD
4276/**
4277 * amdgpu_device_ip_soft_reset - do a soft reset
4278 *
4279 * @adev: amdgpu_device pointer
4280 *
4281 * The list of all the hardware IPs that make up the asic is walked and the
4282 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4283 * IP specific hardware or software state changes that are necessary to soft
4284 * reset the IP.
4285 * Returns 0 on success, negative error code on failure.
4286 */
06ec9070 4287static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4288{
4289 int i, r = 0;
4290
4291 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4292 if (!adev->ip_blocks[i].status.valid)
35d782fe 4293 continue;
a1255107
AD
4294 if (adev->ip_blocks[i].status.hang &&
4295 adev->ip_blocks[i].version->funcs->soft_reset) {
4296 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
35d782fe
CZ
4297 if (r)
4298 return r;
4299 }
4300 }
4301
4302 return 0;
4303}
4304
e3ecdffa
AD
4305/**
4306 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4307 *
4308 * @adev: amdgpu_device pointer
4309 *
4310 * The list of all the hardware IPs that make up the asic is walked and the
4311 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4312 * handles any IP specific hardware or software state changes that are
4313 * necessary after the IP has been soft reset.
4314 * Returns 0 on success, negative error code on failure.
4315 */
06ec9070 4316static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
35d782fe
CZ
4317{
4318 int i, r = 0;
4319
4320 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107 4321 if (!adev->ip_blocks[i].status.valid)
35d782fe 4322 continue;
a1255107
AD
4323 if (adev->ip_blocks[i].status.hang &&
4324 adev->ip_blocks[i].version->funcs->post_soft_reset)
4325 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
35d782fe
CZ
4326 if (r)
4327 return r;
4328 }
4329
4330 return 0;
4331}
4332
e3ecdffa 4333/**
c33adbc7 4334 * amdgpu_device_recover_vram - Recover some VRAM contents
e3ecdffa
AD
4335 *
4336 * @adev: amdgpu_device pointer
4337 *
4338 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4339 * restore things like GPUVM page tables after a GPU reset where
4340 * the contents of VRAM might be lost.
403009bf
CK
4341 *
4342 * Returns:
4343 * 0 on success, negative error code on failure.
e3ecdffa 4344 */
c33adbc7 4345static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
c41d1cf6 4346{
c41d1cf6 4347 struct dma_fence *fence = NULL, *next = NULL;
403009bf 4348 struct amdgpu_bo *shadow;
e18aaea7 4349 struct amdgpu_bo_vm *vmbo;
403009bf 4350 long r = 1, tmo;
c41d1cf6
ML
4351
4352 if (amdgpu_sriov_runtime(adev))
b045d3af 4353 tmo = msecs_to_jiffies(8000);
c41d1cf6
ML
4354 else
4355 tmo = msecs_to_jiffies(100);
4356
aac89168 4357 dev_info(adev->dev, "recover vram bo from shadow start\n");
c41d1cf6 4358 mutex_lock(&adev->shadow_list_lock);
e18aaea7
ND
4359 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4360 shadow = &vmbo->bo;
403009bf 4361 /* No need to recover an evicted BO */
d3116756
CK
4362 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4363 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4364 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
403009bf
CK
4365 continue;
4366
4367 r = amdgpu_bo_restore_shadow(shadow, &next);
4368 if (r)
4369 break;
4370
c41d1cf6 4371 if (fence) {
1712fb1a 4372 tmo = dma_fence_wait_timeout(fence, false, tmo);
403009bf
CK
4373 dma_fence_put(fence);
4374 fence = next;
1712fb1a 4375 if (tmo == 0) {
4376 r = -ETIMEDOUT;
c41d1cf6 4377 break;
1712fb1a 4378 } else if (tmo < 0) {
4379 r = tmo;
4380 break;
4381 }
403009bf
CK
4382 } else {
4383 fence = next;
c41d1cf6 4384 }
c41d1cf6
ML
4385 }
4386 mutex_unlock(&adev->shadow_list_lock);
4387
403009bf
CK
4388 if (fence)
4389 tmo = dma_fence_wait_timeout(fence, false, tmo);
c41d1cf6
ML
4390 dma_fence_put(fence);
4391
1712fb1a 4392 if (r < 0 || tmo <= 0) {
aac89168 4393 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
403009bf
CK
4394 return -EIO;
4395 }
c41d1cf6 4396
aac89168 4397 dev_info(adev->dev, "recover vram bo from shadow done\n");
403009bf 4398 return 0;
c41d1cf6
ML
4399}
4400
a90ad3c2 4401
e3ecdffa 4402/**
06ec9070 4403 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5740682e 4404 *
982a820b 4405 * @adev: amdgpu_device pointer
87e3f136 4406 * @from_hypervisor: request from hypervisor
5740682e
ML
4407 *
4408 * do VF FLR and reinitialize Asic
3f48c681 4409 * return 0 means succeeded otherwise failed
e3ecdffa
AD
4410 */
4411static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4412 bool from_hypervisor)
5740682e
ML
4413{
4414 int r;
a5f67c93 4415 struct amdgpu_hive_info *hive = NULL;
7258fa31 4416 int retry_limit = 0;
5740682e 4417
7258fa31 4418retry:
c004d44e 4419 amdgpu_amdkfd_pre_reset(adev);
428890a3 4420
5740682e
ML
4421 if (from_hypervisor)
4422 r = amdgpu_virt_request_full_gpu(adev, true);
4423 else
4424 r = amdgpu_virt_reset_gpu(adev);
4425 if (r)
4426 return r;
a90ad3c2
ML
4427
4428 /* Resume IP prior to SMC */
06ec9070 4429 r = amdgpu_device_ip_reinit_early_sriov(adev);
5740682e
ML
4430 if (r)
4431 goto error;
a90ad3c2 4432
c9ffa427 4433 amdgpu_virt_init_data_exchange(adev);
a90ad3c2 4434
7a3e0bb2
RZ
4435 r = amdgpu_device_fw_loading(adev);
4436 if (r)
4437 return r;
4438
a90ad3c2 4439 /* now we are okay to resume SMC/CP/SDMA */
06ec9070 4440 r = amdgpu_device_ip_reinit_late_sriov(adev);
5740682e
ML
4441 if (r)
4442 goto error;
a90ad3c2 4443
a5f67c93
ZL
4444 hive = amdgpu_get_xgmi_hive(adev);
4445 /* Update PSP FW topology after reset */
4446 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4447 r = amdgpu_xgmi_update_topology(hive, adev);
4448
4449 if (hive)
4450 amdgpu_put_xgmi_hive(hive);
4451
4452 if (!r) {
4453 amdgpu_irq_gpu_reset_resume_helper(adev);
4454 r = amdgpu_ib_ring_tests(adev);
9c12f5cd 4455
c004d44e 4456 amdgpu_amdkfd_post_reset(adev);
a5f67c93 4457 }
a90ad3c2 4458
abc34253 4459error:
c41d1cf6 4460 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
e3526257 4461 amdgpu_inc_vram_lost(adev);
c33adbc7 4462 r = amdgpu_device_recover_vram(adev);
a90ad3c2 4463 }
437f3e0b 4464 amdgpu_virt_release_full_gpu(adev, true);
a90ad3c2 4465
7258fa31
SK
4466 if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4467 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4468 retry_limit++;
4469 goto retry;
4470 } else
4471 DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4472 }
4473
a90ad3c2
ML
4474 return r;
4475}
4476
9a1cddd6 4477/**
4478 * amdgpu_device_has_job_running - check if there is any job in mirror list
4479 *
982a820b 4480 * @adev: amdgpu_device pointer
9a1cddd6 4481 *
4482 * check if there is any job in mirror list
4483 */
4484bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4485{
4486 int i;
4487 struct drm_sched_job *job;
4488
4489 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4490 struct amdgpu_ring *ring = adev->rings[i];
4491
4492 if (!ring || !ring->sched.thread)
4493 continue;
4494
4495 spin_lock(&ring->sched.job_list_lock);
6efa4b46
LT
4496 job = list_first_entry_or_null(&ring->sched.pending_list,
4497 struct drm_sched_job, list);
9a1cddd6 4498 spin_unlock(&ring->sched.job_list_lock);
4499 if (job)
4500 return true;
4501 }
4502 return false;
4503}
4504
12938fad
CK
4505/**
4506 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4507 *
982a820b 4508 * @adev: amdgpu_device pointer
12938fad
CK
4509 *
4510 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4511 * a hung GPU.
4512 */
4513bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4514{
12938fad 4515
3ba7b418
AG
4516 if (amdgpu_gpu_recovery == 0)
4517 goto disabled;
4518
d3ef9d57
CG
4519 if (!amdgpu_device_ip_check_soft_reset(adev)) {
4520 dev_info(adev->dev,"Timeout, but no hardware hang detected.\n");
4521 return false;
4522 }
4523
3ba7b418
AG
4524 if (amdgpu_sriov_vf(adev))
4525 return true;
4526
4527 if (amdgpu_gpu_recovery == -1) {
4528 switch (adev->asic_type) {
b3523c45
AD
4529#ifdef CONFIG_DRM_AMDGPU_SI
4530 case CHIP_VERDE:
4531 case CHIP_TAHITI:
4532 case CHIP_PITCAIRN:
4533 case CHIP_OLAND:
4534 case CHIP_HAINAN:
4535#endif
4536#ifdef CONFIG_DRM_AMDGPU_CIK
4537 case CHIP_KAVERI:
4538 case CHIP_KABINI:
4539 case CHIP_MULLINS:
4540#endif
4541 case CHIP_CARRIZO:
4542 case CHIP_STONEY:
4543 case CHIP_CYAN_SKILLFISH:
3ba7b418 4544 goto disabled;
b3523c45
AD
4545 default:
4546 break;
3ba7b418 4547 }
12938fad
CK
4548 }
4549
4550 return true;
3ba7b418
AG
4551
4552disabled:
aac89168 4553 dev_info(adev->dev, "GPU recovery disabled.\n");
3ba7b418 4554 return false;
12938fad
CK
4555}
4556
5c03e584
FX
4557int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4558{
4559 u32 i;
4560 int ret = 0;
4561
4562 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4563
4564 dev_info(adev->dev, "GPU mode1 reset\n");
4565
4566 /* disable BM */
4567 pci_clear_master(adev->pdev);
4568
4569 amdgpu_device_cache_pci_state(adev->pdev);
4570
4571 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4572 dev_info(adev->dev, "GPU smu mode1 reset\n");
4573 ret = amdgpu_dpm_mode1_reset(adev);
4574 } else {
4575 dev_info(adev->dev, "GPU psp mode1 reset\n");
4576 ret = psp_gpu_reset(adev);
4577 }
4578
4579 if (ret)
4580 dev_err(adev->dev, "GPU mode1 reset failed\n");
4581
4582 amdgpu_device_load_pci_state(adev->pdev);
4583
4584 /* wait for asic to come out of reset */
4585 for (i = 0; i < adev->usec_timeout; i++) {
4586 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4587
4588 if (memsize != 0xffffffff)
4589 break;
4590 udelay(1);
4591 }
4592
4593 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4594 return ret;
4595}
5c6dd71e 4596
e3c1b071 4597int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
04442bf7 4598 struct amdgpu_reset_context *reset_context)
26bc5340 4599{
5c1e6fa4 4600 int i, r = 0;
04442bf7
LL
4601 struct amdgpu_job *job = NULL;
4602 bool need_full_reset =
4603 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4604
4605 if (reset_context->reset_req_dev == adev)
4606 job = reset_context->job;
71182665 4607
b602ca5f
TZ
4608 if (amdgpu_sriov_vf(adev)) {
4609 /* stop the data exchange thread */
4610 amdgpu_virt_fini_data_exchange(adev);
4611 }
4612
9e225fb9
AG
4613 amdgpu_fence_driver_isr_toggle(adev, true);
4614
71182665 4615 /* block all schedulers and reset given job's ring */
0875dc9e
CZ
4616 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4617 struct amdgpu_ring *ring = adev->rings[i];
4618
51687759 4619 if (!ring || !ring->sched.thread)
0875dc9e 4620 continue;
5740682e 4621
c530b02f
JZ
4622 /*clear job fence from fence drv to avoid force_completion
4623 *leave NULL and vm flush fence in fence drv */
5c1e6fa4 4624 amdgpu_fence_driver_clear_job_fences(ring);
c530b02f 4625
2f9d4084
ML
4626 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4627 amdgpu_fence_driver_force_completion(ring);
0875dc9e 4628 }
d38ceaf9 4629
9e225fb9
AG
4630 amdgpu_fence_driver_isr_toggle(adev, false);
4631
ff99849b 4632 if (job && job->vm)
222b5f04
AG
4633 drm_sched_increase_karma(&job->base);
4634
04442bf7 4635 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
404b277b
LL
4636 /* If reset handler not implemented, continue; otherwise return */
4637 if (r == -ENOSYS)
4638 r = 0;
4639 else
04442bf7
LL
4640 return r;
4641
1d721ed6 4642 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
26bc5340
AG
4643 if (!amdgpu_sriov_vf(adev)) {
4644
4645 if (!need_full_reset)
4646 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4647
d3ef9d57 4648 if (!need_full_reset && amdgpu_gpu_recovery) {
26bc5340
AG
4649 amdgpu_device_ip_pre_soft_reset(adev);
4650 r = amdgpu_device_ip_soft_reset(adev);
4651 amdgpu_device_ip_post_soft_reset(adev);
4652 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
aac89168 4653 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
26bc5340
AG
4654 need_full_reset = true;
4655 }
4656 }
4657
4658 if (need_full_reset)
4659 r = amdgpu_device_ip_suspend(adev);
04442bf7
LL
4660 if (need_full_reset)
4661 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4662 else
4663 clear_bit(AMDGPU_NEED_FULL_RESET,
4664 &reset_context->flags);
26bc5340
AG
4665 }
4666
4667 return r;
4668}
4669
15fd09a0
SA
4670static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4671{
15fd09a0
SA
4672 int i;
4673
38a15ad9 4674 lockdep_assert_held(&adev->reset_domain->sem);
15fd09a0
SA
4675
4676 for (i = 0; i < adev->num_regs; i++) {
651d7ee6
SA
4677 adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
4678 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
4679 adev->reset_dump_reg_value[i]);
15fd09a0
SA
4680 }
4681
4682 return 0;
4683}
4684
3d8785f6
SA
4685#ifdef CONFIG_DEV_COREDUMP
4686static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
4687 size_t count, void *data, size_t datalen)
4688{
4689 struct drm_printer p;
4690 struct amdgpu_device *adev = data;
4691 struct drm_print_iterator iter;
4692 int i;
4693
4694 iter.data = buffer;
4695 iter.offset = 0;
4696 iter.start = offset;
4697 iter.remain = count;
4698
4699 p = drm_coredump_printer(&iter);
4700
4701 drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
4702 drm_printf(&p, "kernel: " UTS_RELEASE "\n");
4703 drm_printf(&p, "module: " KBUILD_MODNAME "\n");
4704 drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
4705 if (adev->reset_task_info.pid)
4706 drm_printf(&p, "process_name: %s PID: %d\n",
4707 adev->reset_task_info.process_name,
4708 adev->reset_task_info.pid);
4709
4710 if (adev->reset_vram_lost)
4711 drm_printf(&p, "VRAM is lost due to GPU reset!\n");
4712 if (adev->num_regs) {
4713 drm_printf(&p, "AMDGPU register dumps:\nOffset: Value:\n");
4714
4715 for (i = 0; i < adev->num_regs; i++)
4716 drm_printf(&p, "0x%08x: 0x%08x\n",
4717 adev->reset_dump_reg_list[i],
4718 adev->reset_dump_reg_value[i]);
4719 }
4720
4721 return count - iter.remain;
4722}
4723
4724static void amdgpu_devcoredump_free(void *data)
4725{
4726}
4727
4728static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
4729{
4730 struct drm_device *dev = adev_to_drm(adev);
4731
4732 ktime_get_ts64(&adev->reset_time);
4733 dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_KERNEL,
4734 amdgpu_devcoredump_read, amdgpu_devcoredump_free);
4735}
4736#endif
4737
04442bf7
LL
4738int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4739 struct amdgpu_reset_context *reset_context)
26bc5340
AG
4740{
4741 struct amdgpu_device *tmp_adev = NULL;
04442bf7 4742 bool need_full_reset, skip_hw_reset, vram_lost = false;
26bc5340
AG
4743 int r = 0;
4744
04442bf7
LL
4745 /* Try reset handler method first */
4746 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4747 reset_list);
15fd09a0 4748 amdgpu_reset_reg_dumps(tmp_adev);
0a83bb35
LL
4749
4750 reset_context->reset_device_list = device_list_handle;
04442bf7 4751 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
404b277b
LL
4752 /* If reset handler not implemented, continue; otherwise return */
4753 if (r == -ENOSYS)
4754 r = 0;
4755 else
04442bf7
LL
4756 return r;
4757
4758 /* Reset handler not implemented, use the default method */
4759 need_full_reset =
4760 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4761 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4762
26bc5340 4763 /*
655ce9cb 4764 * ASIC reset has to be done on all XGMI hive nodes ASAP
26bc5340
AG
4765 * to allow proper links negotiation in FW (within 1 sec)
4766 */
7ac71382 4767 if (!skip_hw_reset && need_full_reset) {
655ce9cb 4768 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
041a62bc 4769 /* For XGMI run all resets in parallel to speed up the process */
d4535e2c 4770 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
e3c1b071 4771 tmp_adev->gmc.xgmi.pending_reset = false;
c96cf282 4772 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
d4535e2c
AG
4773 r = -EALREADY;
4774 } else
4775 r = amdgpu_asic_reset(tmp_adev);
d4535e2c 4776
041a62bc 4777 if (r) {
aac89168 4778 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4a580877 4779 r, adev_to_drm(tmp_adev)->unique);
041a62bc 4780 break;
ce316fa5
LM
4781 }
4782 }
4783
041a62bc
AG
4784 /* For XGMI wait for all resets to complete before proceed */
4785 if (!r) {
655ce9cb 4786 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
ce316fa5
LM
4787 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4788 flush_work(&tmp_adev->xgmi_reset_work);
4789 r = tmp_adev->asic_reset_res;
4790 if (r)
4791 break;
ce316fa5
LM
4792 }
4793 }
4794 }
ce316fa5 4795 }
26bc5340 4796
43c4d576 4797 if (!r && amdgpu_ras_intr_triggered()) {
655ce9cb 4798 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5e67bba3 4799 if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4800 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4801 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
43c4d576
JC
4802 }
4803
00eaa571 4804 amdgpu_ras_intr_cleared();
43c4d576 4805 }
00eaa571 4806
655ce9cb 4807 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
26bc5340
AG
4808 if (need_full_reset) {
4809 /* post card */
e3c1b071 4810 r = amdgpu_device_asic_init(tmp_adev);
4811 if (r) {
aac89168 4812 dev_warn(tmp_adev->dev, "asic atom init failed!");
e3c1b071 4813 } else {
26bc5340 4814 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
9cec53c1
JZ
4815 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4816 if (r)
4817 goto out;
4818
26bc5340
AG
4819 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4820 if (r)
4821 goto out;
4822
4823 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
3d8785f6
SA
4824#ifdef CONFIG_DEV_COREDUMP
4825 tmp_adev->reset_vram_lost = vram_lost;
4826 memset(&tmp_adev->reset_task_info, 0,
4827 sizeof(tmp_adev->reset_task_info));
4828 if (reset_context->job && reset_context->job->vm)
4829 tmp_adev->reset_task_info =
4830 reset_context->job->vm->task_info;
4831 amdgpu_reset_capture_coredumpm(tmp_adev);
4832#endif
26bc5340 4833 if (vram_lost) {
77e7f829 4834 DRM_INFO("VRAM is lost due to GPU reset!\n");
e3526257 4835 amdgpu_inc_vram_lost(tmp_adev);
26bc5340
AG
4836 }
4837
26bc5340
AG
4838 r = amdgpu_device_fw_loading(tmp_adev);
4839 if (r)
4840 return r;
4841
4842 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4843 if (r)
4844 goto out;
4845
4846 if (vram_lost)
4847 amdgpu_device_fill_reset_magic(tmp_adev);
4848
fdafb359
EQ
4849 /*
4850 * Add this ASIC as tracked as reset was already
4851 * complete successfully.
4852 */
4853 amdgpu_register_gpu_instance(tmp_adev);
4854
04442bf7
LL
4855 if (!reset_context->hive &&
4856 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
e3c1b071 4857 amdgpu_xgmi_add_device(tmp_adev);
4858
7c04ca50 4859 r = amdgpu_device_ip_late_init(tmp_adev);
4860 if (r)
4861 goto out;
4862
087451f3 4863 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
565d1941 4864
e8fbaf03
GC
4865 /*
4866 * The GPU enters bad state once faulty pages
4867 * by ECC has reached the threshold, and ras
4868 * recovery is scheduled next. So add one check
4869 * here to break recovery if it indeed exceeds
4870 * bad page threshold, and remind user to
4871 * retire this GPU or setting one bigger
4872 * bad_page_threshold value to fix this once
4873 * probing driver again.
4874 */
11003c68 4875 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
e8fbaf03
GC
4876 /* must succeed. */
4877 amdgpu_ras_resume(tmp_adev);
4878 } else {
4879 r = -EINVAL;
4880 goto out;
4881 }
e79a04d5 4882
26bc5340 4883 /* Update PSP FW topology after reset */
04442bf7
LL
4884 if (reset_context->hive &&
4885 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4886 r = amdgpu_xgmi_update_topology(
4887 reset_context->hive, tmp_adev);
26bc5340
AG
4888 }
4889 }
4890
26bc5340
AG
4891out:
4892 if (!r) {
4893 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4894 r = amdgpu_ib_ring_tests(tmp_adev);
4895 if (r) {
4896 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
26bc5340
AG
4897 need_full_reset = true;
4898 r = -EAGAIN;
4899 goto end;
4900 }
4901 }
4902
4903 if (!r)
4904 r = amdgpu_device_recover_vram(tmp_adev);
4905 else
4906 tmp_adev->asic_reset_res = r;
4907 }
4908
4909end:
04442bf7
LL
4910 if (need_full_reset)
4911 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4912 else
4913 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
26bc5340
AG
4914 return r;
4915}
4916
e923be99 4917static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
26bc5340 4918{
5740682e 4919
a3a09142
AD
4920 switch (amdgpu_asic_reset_method(adev)) {
4921 case AMD_RESET_METHOD_MODE1:
4922 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4923 break;
4924 case AMD_RESET_METHOD_MODE2:
4925 adev->mp1_state = PP_MP1_STATE_RESET;
4926 break;
4927 default:
4928 adev->mp1_state = PP_MP1_STATE_NONE;
4929 break;
4930 }
26bc5340 4931}
d38ceaf9 4932
e923be99 4933static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
26bc5340 4934{
89041940 4935 amdgpu_vf_error_trans_all(adev);
a3a09142 4936 adev->mp1_state = PP_MP1_STATE_NONE;
91fb309d
HC
4937}
4938
3f12acc8
EQ
4939static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4940{
4941 struct pci_dev *p = NULL;
4942
4943 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4944 adev->pdev->bus->number, 1);
4945 if (p) {
4946 pm_runtime_enable(&(p->dev));
4947 pm_runtime_resume(&(p->dev));
4948 }
4949}
4950
4951static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4952{
4953 enum amd_reset_method reset_method;
4954 struct pci_dev *p = NULL;
4955 u64 expires;
4956
4957 /*
4958 * For now, only BACO and mode1 reset are confirmed
4959 * to suffer the audio issue without proper suspended.
4960 */
4961 reset_method = amdgpu_asic_reset_method(adev);
4962 if ((reset_method != AMD_RESET_METHOD_BACO) &&
4963 (reset_method != AMD_RESET_METHOD_MODE1))
4964 return -EINVAL;
4965
4966 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4967 adev->pdev->bus->number, 1);
4968 if (!p)
4969 return -ENODEV;
4970
4971 expires = pm_runtime_autosuspend_expiration(&(p->dev));
4972 if (!expires)
4973 /*
4974 * If we cannot get the audio device autosuspend delay,
4975 * a fixed 4S interval will be used. Considering 3S is
4976 * the audio controller default autosuspend delay setting.
4977 * 4S used here is guaranteed to cover that.
4978 */
54b7feb9 4979 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
3f12acc8
EQ
4980
4981 while (!pm_runtime_status_suspended(&(p->dev))) {
4982 if (!pm_runtime_suspend(&(p->dev)))
4983 break;
4984
4985 if (expires < ktime_get_mono_fast_ns()) {
4986 dev_warn(adev->dev, "failed to suspend display audio\n");
4987 /* TODO: abort the succeeding gpu reset? */
4988 return -ETIMEDOUT;
4989 }
4990 }
4991
4992 pm_runtime_disable(&(p->dev));
4993
4994 return 0;
4995}
4996
9d8d96be 4997static void amdgpu_device_recheck_guilty_jobs(
04442bf7
LL
4998 struct amdgpu_device *adev, struct list_head *device_list_handle,
4999 struct amdgpu_reset_context *reset_context)
e6c6338f
JZ
5000{
5001 int i, r = 0;
5002
5003 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5004 struct amdgpu_ring *ring = adev->rings[i];
5005 int ret = 0;
5006 struct drm_sched_job *s_job;
5007
5008 if (!ring || !ring->sched.thread)
5009 continue;
5010
5011 s_job = list_first_entry_or_null(&ring->sched.pending_list,
5012 struct drm_sched_job, list);
5013 if (s_job == NULL)
5014 continue;
5015
5016 /* clear job's guilty and depend the folowing step to decide the real one */
5017 drm_sched_reset_karma(s_job);
5018 drm_sched_resubmit_jobs_ext(&ring->sched, 1);
5019
9ae55f03
AG
5020 if (!s_job->s_fence->parent) {
5021 DRM_WARN("Failed to get a HW fence for job!");
5022 continue;
5023 }
5024
e6c6338f
JZ
5025 ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
5026 if (ret == 0) { /* timeout */
5027 DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
5028 ring->sched.name, s_job->id);
5029
9ae55f03
AG
5030
5031 amdgpu_fence_driver_isr_toggle(adev, true);
5032
5033 /* Clear this failed job from fence array */
5034 amdgpu_fence_driver_clear_job_fences(ring);
5035
5036 amdgpu_fence_driver_isr_toggle(adev, false);
5037
5038 /* Since the job won't signal and we go for
5039 * another resubmit drop this parent pointer
5040 */
5041 dma_fence_put(s_job->s_fence->parent);
5042 s_job->s_fence->parent = NULL;
5043
e6c6338f
JZ
5044 /* set guilty */
5045 drm_sched_increase_karma(s_job);
72fadb13 5046 amdgpu_reset_prepare_hwcontext(adev, reset_context);
e6c6338f
JZ
5047retry:
5048 /* do hw reset */
5049 if (amdgpu_sriov_vf(adev)) {
5050 amdgpu_virt_fini_data_exchange(adev);
5051 r = amdgpu_device_reset_sriov(adev, false);
5052 if (r)
5053 adev->asic_reset_res = r;
5054 } else {
04442bf7
LL
5055 clear_bit(AMDGPU_SKIP_HW_RESET,
5056 &reset_context->flags);
5057 r = amdgpu_do_asic_reset(device_list_handle,
5058 reset_context);
e6c6338f
JZ
5059 if (r && r == -EAGAIN)
5060 goto retry;
5061 }
5062
5063 /*
5064 * add reset counter so that the following
5065 * resubmitted job could flush vmid
5066 */
5067 atomic_inc(&adev->gpu_reset_counter);
5068 continue;
5069 }
5070
5071 /* got the hw fence, signal finished fence */
5072 atomic_dec(ring->sched.score);
5073 dma_fence_get(&s_job->s_fence->finished);
5074 dma_fence_signal(&s_job->s_fence->finished);
5075 dma_fence_put(&s_job->s_fence->finished);
5076
5077 /* remove node from list and free the job */
5078 spin_lock(&ring->sched.job_list_lock);
5079 list_del_init(&s_job->list);
5080 spin_unlock(&ring->sched.job_list_lock);
5081 ring->sched.ops->free_job(s_job);
5082 }
5083}
5084
d193b12b 5085static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
247c7b0d
AG
5086{
5087 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5088
5089#if defined(CONFIG_DEBUG_FS)
5090 if (!amdgpu_sriov_vf(adev))
5091 cancel_work(&adev->reset_work);
5092#endif
5093
5094 if (adev->kfd.dev)
5095 cancel_work(&adev->kfd.reset_work);
5096
5097 if (amdgpu_sriov_vf(adev))
5098 cancel_work(&adev->virt.flr_work);
5099
5100 if (con && adev->ras_enabled)
5101 cancel_work(&con->recovery_work);
5102
5103}
5104
5105
26bc5340 5106/**
6e9c65f7 5107 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
26bc5340 5108 *
982a820b 5109 * @adev: amdgpu_device pointer
26bc5340
AG
5110 * @job: which job trigger hang
5111 *
5112 * Attempt to reset the GPU if it has hung (all asics).
5113 * Attempt to do soft-reset or full-reset and reinitialize Asic
5114 * Returns 0 for success or an error on failure.
5115 */
5116
cf727044 5117int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
f1549c09
LG
5118 struct amdgpu_job *job,
5119 struct amdgpu_reset_context *reset_context)
26bc5340 5120{
1d721ed6 5121 struct list_head device_list, *device_list_handle = NULL;
7dd8c205 5122 bool job_signaled = false;
26bc5340 5123 struct amdgpu_hive_info *hive = NULL;
26bc5340 5124 struct amdgpu_device *tmp_adev = NULL;
1d721ed6 5125 int i, r = 0;
bb5c7235 5126 bool need_emergency_restart = false;
3f12acc8 5127 bool audio_suspended = false;
e6c6338f 5128 int tmp_vram_lost_counter;
26bc5340 5129
6e3cd2a9 5130 /*
bb5c7235
WS
5131 * Special case: RAS triggered and full reset isn't supported
5132 */
5133 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5134
d5ea093e
AG
5135 /*
5136 * Flush RAM to disk so that after reboot
5137 * the user can read log and see why the system rebooted.
5138 */
bb5c7235 5139 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
d5ea093e
AG
5140 DRM_WARN("Emergency reboot.");
5141
5142 ksys_sync_helper();
5143 emergency_restart();
5144 }
5145
b823821f 5146 dev_info(adev->dev, "GPU %s begin!\n",
bb5c7235 5147 need_emergency_restart ? "jobs stop":"reset");
26bc5340 5148
175ac6ec
ZL
5149 if (!amdgpu_sriov_vf(adev))
5150 hive = amdgpu_get_xgmi_hive(adev);
681260df 5151 if (hive)
53b3f8f4 5152 mutex_lock(&hive->hive_lock);
26bc5340 5153
f1549c09
LG
5154 reset_context->job = job;
5155 reset_context->hive = hive;
dac6b808 5156
9e94d22c
EQ
5157 /*
5158 * Build list of devices to reset.
5159 * In case we are in XGMI hive mode, resort the device list
5160 * to put adev in the 1st position.
5161 */
5162 INIT_LIST_HEAD(&device_list);
175ac6ec 5163 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
655ce9cb 5164 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
5165 list_add_tail(&tmp_adev->reset_list, &device_list);
5166 if (!list_is_first(&adev->reset_list, &device_list))
5167 list_rotate_to_front(&adev->reset_list, &device_list);
5168 device_list_handle = &device_list;
26bc5340 5169 } else {
655ce9cb 5170 list_add_tail(&adev->reset_list, &device_list);
26bc5340
AG
5171 device_list_handle = &device_list;
5172 }
5173
e923be99
AG
5174 /* We need to lock reset domain only once both for XGMI and single device */
5175 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5176 reset_list);
3675c2f2 5177 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
e923be99 5178
1d721ed6 5179 /* block all schedulers and reset given job's ring */
655ce9cb 5180 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f287a3c5 5181
e923be99 5182 amdgpu_device_set_mp1_state(tmp_adev);
f287a3c5 5183
3f12acc8
EQ
5184 /*
5185 * Try to put the audio codec into suspend state
5186 * before gpu reset started.
5187 *
5188 * Due to the power domain of the graphics device
5189 * is shared with AZ power domain. Without this,
5190 * we may change the audio hardware from behind
5191 * the audio driver's back. That will trigger
5192 * some audio codec errors.
5193 */
5194 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5195 audio_suspended = true;
5196
9e94d22c
EQ
5197 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5198
52fb44cf
EQ
5199 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5200
c004d44e 5201 if (!amdgpu_sriov_vf(tmp_adev))
428890a3 5202 amdgpu_amdkfd_pre_reset(tmp_adev);
9e94d22c 5203
12ffa55d
AG
5204 /*
5205 * Mark these ASICs to be reseted as untracked first
5206 * And add them back after reset completed
5207 */
5208 amdgpu_unregister_gpu_instance(tmp_adev);
5209
163d4cd2 5210 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
565d1941 5211
f1c1314b 5212 /* disable ras on ALL IPs */
bb5c7235 5213 if (!need_emergency_restart &&
b823821f 5214 amdgpu_device_ip_need_full_reset(tmp_adev))
f1c1314b 5215 amdgpu_ras_suspend(tmp_adev);
5216
1d721ed6
AG
5217 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5218 struct amdgpu_ring *ring = tmp_adev->rings[i];
5219
5220 if (!ring || !ring->sched.thread)
5221 continue;
5222
0b2d2c2e 5223 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
7c6e68c7 5224
bb5c7235 5225 if (need_emergency_restart)
7c6e68c7 5226 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
1d721ed6 5227 }
8f8c80f4 5228 atomic_inc(&tmp_adev->gpu_reset_counter);
1d721ed6
AG
5229 }
5230
bb5c7235 5231 if (need_emergency_restart)
7c6e68c7
AG
5232 goto skip_sched_resume;
5233
1d721ed6
AG
5234 /*
5235 * Must check guilty signal here since after this point all old
5236 * HW fences are force signaled.
5237 *
5238 * job->base holds a reference to parent fence
5239 */
f6a3f660 5240 if (job && dma_fence_is_signaled(&job->hw_fence)) {
1d721ed6 5241 job_signaled = true;
1d721ed6
AG
5242 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5243 goto skip_hw_reset;
5244 }
5245
26bc5340 5246retry: /* Rest of adevs pre asic reset from XGMI hive. */
655ce9cb 5247 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
f1549c09 5248 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
26bc5340
AG
5249 /*TODO Should we stop ?*/
5250 if (r) {
aac89168 5251 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
4a580877 5252 r, adev_to_drm(tmp_adev)->unique);
26bc5340
AG
5253 tmp_adev->asic_reset_res = r;
5254 }
247c7b0d
AG
5255
5256 /*
5257 * Drop all pending non scheduler resets. Scheduler resets
5258 * were already dropped during drm_sched_stop
5259 */
d193b12b 5260 amdgpu_device_stop_pending_resets(tmp_adev);
26bc5340
AG
5261 }
5262
e6c6338f 5263 tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
26bc5340 5264 /* Actual ASIC resets if needed.*/
4f30d920 5265 /* Host driver will handle XGMI hive reset for SRIOV */
26bc5340
AG
5266 if (amdgpu_sriov_vf(adev)) {
5267 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5268 if (r)
5269 adev->asic_reset_res = r;
950d6425
SY
5270
5271 /* Aldebaran supports ras in SRIOV, so need resume ras during reset */
5272 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2))
5273 amdgpu_ras_resume(adev);
26bc5340 5274 } else {
f1549c09 5275 r = amdgpu_do_asic_reset(device_list_handle, reset_context);
dac6b808
VZ
5276 if (r && r == -EAGAIN) {
5277 set_bit(AMDGPU_SKIP_MODE2_RESET, &reset_context->flags);
5278 adev->asic_reset_res = 0;
26bc5340 5279 goto retry;
dac6b808 5280 }
26bc5340
AG
5281 }
5282
1d721ed6
AG
5283skip_hw_reset:
5284
26bc5340 5285 /* Post ASIC reset for all devs .*/
655ce9cb 5286 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
7c6e68c7 5287
e6c6338f
JZ
5288 /*
5289 * Sometimes a later bad compute job can block a good gfx job as gfx
5290 * and compute ring share internal GC HW mutually. We add an additional
5291 * guilty jobs recheck step to find the real guilty job, it synchronously
5292 * submits and pends for the first job being signaled. If it gets timeout,
5293 * we identify it as a real guilty job.
5294 */
5295 if (amdgpu_gpu_recovery == 2 &&
5296 !(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
04442bf7 5297 amdgpu_device_recheck_guilty_jobs(
f1549c09 5298 tmp_adev, device_list_handle, reset_context);
e6c6338f 5299
1d721ed6
AG
5300 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5301 struct amdgpu_ring *ring = tmp_adev->rings[i];
5302
5303 if (!ring || !ring->sched.thread)
5304 continue;
5305
5306 /* No point to resubmit jobs if we didn't HW reset*/
5307 if (!tmp_adev->asic_reset_res && !job_signaled)
5308 drm_sched_resubmit_jobs(&ring->sched);
5309
5310 drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5311 }
5312
ed67f729
JX
5313 if (adev->enable_mes)
5314 amdgpu_mes_self_test(tmp_adev);
5315
1053b9c9 5316 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
4a580877 5317 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
1d721ed6
AG
5318 }
5319
7258fa31
SK
5320 if (tmp_adev->asic_reset_res)
5321 r = tmp_adev->asic_reset_res;
5322
1d721ed6 5323 tmp_adev->asic_reset_res = 0;
26bc5340
AG
5324
5325 if (r) {
5326 /* bad news, how to tell it to userspace ? */
12ffa55d 5327 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
26bc5340
AG
5328 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5329 } else {
12ffa55d 5330 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
3fa8f89d
S
5331 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5332 DRM_WARN("smart shift update failed\n");
26bc5340 5333 }
7c6e68c7 5334 }
26bc5340 5335
7c6e68c7 5336skip_sched_resume:
655ce9cb 5337 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
428890a3 5338 /* unlock kfd: SRIOV would do it separately */
c004d44e 5339 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
428890a3 5340 amdgpu_amdkfd_post_reset(tmp_adev);
8e2712e7 5341
5342 /* kfd_post_reset will do nothing if kfd device is not initialized,
5343 * need to bring up kfd here if it's not be initialized before
5344 */
5345 if (!adev->kfd.init_complete)
5346 amdgpu_amdkfd_device_init(adev);
5347
3f12acc8
EQ
5348 if (audio_suspended)
5349 amdgpu_device_resume_display_audio(tmp_adev);
e923be99
AG
5350
5351 amdgpu_device_unset_mp1_state(tmp_adev);
26bc5340
AG
5352 }
5353
e923be99
AG
5354 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5355 reset_list);
5356 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5357
9e94d22c 5358 if (hive) {
9e94d22c 5359 mutex_unlock(&hive->hive_lock);
d95e8e97 5360 amdgpu_put_xgmi_hive(hive);
9e94d22c 5361 }
26bc5340 5362
f287a3c5 5363 if (r)
26bc5340 5364 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
ab9a0b1f
AG
5365
5366 atomic_set(&adev->reset_domain->reset_res, r);
d38ceaf9
AD
5367 return r;
5368}
5369
e3ecdffa
AD
5370/**
5371 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5372 *
5373 * @adev: amdgpu_device pointer
5374 *
5375 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5376 * and lanes) of the slot the device is in. Handles APUs and
5377 * virtualized environments where PCIE config space may not be available.
5378 */
5494d864 5379static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
d0dd7f0c 5380{
5d9a6330 5381 struct pci_dev *pdev;
c5313457
HK
5382 enum pci_bus_speed speed_cap, platform_speed_cap;
5383 enum pcie_link_width platform_link_width;
d0dd7f0c 5384
cd474ba0
AD
5385 if (amdgpu_pcie_gen_cap)
5386 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
d0dd7f0c 5387
cd474ba0
AD
5388 if (amdgpu_pcie_lane_cap)
5389 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
d0dd7f0c 5390
cd474ba0
AD
5391 /* covers APUs as well */
5392 if (pci_is_root_bus(adev->pdev->bus)) {
5393 if (adev->pm.pcie_gen_mask == 0)
5394 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5395 if (adev->pm.pcie_mlw_mask == 0)
5396 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
d0dd7f0c 5397 return;
cd474ba0 5398 }
d0dd7f0c 5399
c5313457
HK
5400 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5401 return;
5402
dbaa922b
AD
5403 pcie_bandwidth_available(adev->pdev, NULL,
5404 &platform_speed_cap, &platform_link_width);
c5313457 5405
cd474ba0 5406 if (adev->pm.pcie_gen_mask == 0) {
5d9a6330
AD
5407 /* asic caps */
5408 pdev = adev->pdev;
5409 speed_cap = pcie_get_speed_cap(pdev);
5410 if (speed_cap == PCI_SPEED_UNKNOWN) {
5411 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
cd474ba0
AD
5412 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5413 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
cd474ba0 5414 } else {
2b3a1f51
FX
5415 if (speed_cap == PCIE_SPEED_32_0GT)
5416 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5417 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5418 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5419 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5420 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5421 else if (speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5422 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5423 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5424 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5425 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5426 else if (speed_cap == PCIE_SPEED_8_0GT)
5427 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5428 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5429 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5430 else if (speed_cap == PCIE_SPEED_5_0GT)
5431 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5432 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5433 else
5434 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5435 }
5436 /* platform caps */
c5313457 5437 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5d9a6330
AD
5438 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5439 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5440 } else {
2b3a1f51
FX
5441 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5442 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5443 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5444 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5445 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5446 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5447 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5d9a6330
AD
5448 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5449 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5450 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5451 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
c5313457 5452 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5d9a6330
AD
5453 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5454 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5455 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
c5313457 5456 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5d9a6330
AD
5457 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5458 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5459 else
5460 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5461
cd474ba0
AD
5462 }
5463 }
5464 if (adev->pm.pcie_mlw_mask == 0) {
c5313457 5465 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5d9a6330
AD
5466 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5467 } else {
c5313457 5468 switch (platform_link_width) {
5d9a6330 5469 case PCIE_LNK_X32:
cd474ba0
AD
5470 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5471 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5472 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5473 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5474 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5475 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5476 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5477 break;
5d9a6330 5478 case PCIE_LNK_X16:
cd474ba0
AD
5479 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5480 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5481 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5482 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5483 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5484 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5485 break;
5d9a6330 5486 case PCIE_LNK_X12:
cd474ba0
AD
5487 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5488 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5489 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5490 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5491 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5492 break;
5d9a6330 5493 case PCIE_LNK_X8:
cd474ba0
AD
5494 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5495 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5496 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5497 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5498 break;
5d9a6330 5499 case PCIE_LNK_X4:
cd474ba0
AD
5500 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5501 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5502 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5503 break;
5d9a6330 5504 case PCIE_LNK_X2:
cd474ba0
AD
5505 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5506 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5507 break;
5d9a6330 5508 case PCIE_LNK_X1:
cd474ba0
AD
5509 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5510 break;
5511 default:
5512 break;
5513 }
d0dd7f0c
AD
5514 }
5515 }
5516}
d38ceaf9 5517
08a2fd23
RE
5518/**
5519 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
5520 *
5521 * @adev: amdgpu_device pointer
5522 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
5523 *
5524 * Return true if @peer_adev can access (DMA) @adev through the PCIe
5525 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
5526 * @peer_adev.
5527 */
5528bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
5529 struct amdgpu_device *peer_adev)
5530{
5531#ifdef CONFIG_HSA_AMD_P2P
5532 uint64_t address_mask = peer_adev->dev->dma_mask ?
5533 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
5534 resource_size_t aper_limit =
5535 adev->gmc.aper_base + adev->gmc.aper_size - 1;
ab23c5b9
AS
5536 bool p2p_access = !adev->gmc.xgmi.connected_to_cpu &&
5537 !(pci_p2pdma_distance_many(adev->pdev,
08a2fd23
RE
5538 &peer_adev->dev, 1, true) < 0);
5539
5540 return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
5541 adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
5542 !(adev->gmc.aper_base & address_mask ||
5543 aper_limit & address_mask));
5544#else
5545 return false;
5546#endif
5547}
5548
361dbd01
AD
5549int amdgpu_device_baco_enter(struct drm_device *dev)
5550{
1348969a 5551 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5552 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
361dbd01 5553
4a580877 5554 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5555 return -ENOTSUPP;
5556
8ab0d6f0 5557 if (ras && adev->ras_enabled &&
acdae216 5558 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5559 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5560
9530273e 5561 return amdgpu_dpm_baco_enter(adev);
361dbd01
AD
5562}
5563
5564int amdgpu_device_baco_exit(struct drm_device *dev)
5565{
1348969a 5566 struct amdgpu_device *adev = drm_to_adev(dev);
7a22677b 5567 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
9530273e 5568 int ret = 0;
361dbd01 5569
4a580877 5570 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
361dbd01
AD
5571 return -ENOTSUPP;
5572
9530273e
EQ
5573 ret = amdgpu_dpm_baco_exit(adev);
5574 if (ret)
5575 return ret;
7a22677b 5576
8ab0d6f0 5577 if (ras && adev->ras_enabled &&
acdae216 5578 adev->nbio.funcs->enable_doorbell_interrupt)
7a22677b
LM
5579 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5580
1bece222
CL
5581 if (amdgpu_passthrough(adev) &&
5582 adev->nbio.funcs->clear_doorbell_interrupt)
5583 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5584
7a22677b 5585 return 0;
361dbd01 5586}
c9a6b82f
AG
5587
5588/**
5589 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5590 * @pdev: PCI device struct
5591 * @state: PCI channel state
5592 *
5593 * Description: Called when a PCI error is detected.
5594 *
5595 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5596 */
5597pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5598{
5599 struct drm_device *dev = pci_get_drvdata(pdev);
5600 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5601 int i;
c9a6b82f
AG
5602
5603 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5604
6894305c
AG
5605 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5606 DRM_WARN("No support for XGMI hive yet...");
5607 return PCI_ERS_RESULT_DISCONNECT;
5608 }
5609
e17e27f9
GC
5610 adev->pci_channel_state = state;
5611
c9a6b82f
AG
5612 switch (state) {
5613 case pci_channel_io_normal:
5614 return PCI_ERS_RESULT_CAN_RECOVER;
acd89fca 5615 /* Fatal error, prepare for slot reset */
8a11d283
TZ
5616 case pci_channel_io_frozen:
5617 /*
d0fb18b5 5618 * Locking adev->reset_domain->sem will prevent any external access
acd89fca
AG
5619 * to GPU during PCI error recovery
5620 */
3675c2f2 5621 amdgpu_device_lock_reset_domain(adev->reset_domain);
e923be99 5622 amdgpu_device_set_mp1_state(adev);
acd89fca
AG
5623
5624 /*
5625 * Block any work scheduling as we do for regular GPU reset
5626 * for the duration of the recovery
5627 */
5628 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5629 struct amdgpu_ring *ring = adev->rings[i];
5630
5631 if (!ring || !ring->sched.thread)
5632 continue;
5633
5634 drm_sched_stop(&ring->sched, NULL);
5635 }
8f8c80f4 5636 atomic_inc(&adev->gpu_reset_counter);
c9a6b82f
AG
5637 return PCI_ERS_RESULT_NEED_RESET;
5638 case pci_channel_io_perm_failure:
5639 /* Permanent error, prepare for device removal */
5640 return PCI_ERS_RESULT_DISCONNECT;
5641 }
5642
5643 return PCI_ERS_RESULT_NEED_RESET;
5644}
5645
5646/**
5647 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5648 * @pdev: pointer to PCI device
5649 */
5650pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5651{
5652
5653 DRM_INFO("PCI error: mmio enabled callback!!\n");
5654
5655 /* TODO - dump whatever for debugging purposes */
5656
5657 /* This called only if amdgpu_pci_error_detected returns
5658 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5659 * works, no need to reset slot.
5660 */
5661
5662 return PCI_ERS_RESULT_RECOVERED;
5663}
5664
5665/**
5666 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5667 * @pdev: PCI device struct
5668 *
5669 * Description: This routine is called by the pci error recovery
5670 * code after the PCI slot has been reset, just before we
5671 * should resume normal operations.
5672 */
5673pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5674{
5675 struct drm_device *dev = pci_get_drvdata(pdev);
5676 struct amdgpu_device *adev = drm_to_adev(dev);
362c7b91 5677 int r, i;
04442bf7 5678 struct amdgpu_reset_context reset_context;
362c7b91 5679 u32 memsize;
7ac71382 5680 struct list_head device_list;
c9a6b82f
AG
5681
5682 DRM_INFO("PCI error: slot reset callback!!\n");
5683
04442bf7
LL
5684 memset(&reset_context, 0, sizeof(reset_context));
5685
7ac71382 5686 INIT_LIST_HEAD(&device_list);
655ce9cb 5687 list_add_tail(&adev->reset_list, &device_list);
7ac71382 5688
362c7b91
AG
5689 /* wait for asic to come out of reset */
5690 msleep(500);
5691
7ac71382 5692 /* Restore PCI confspace */
c1dd4aa6 5693 amdgpu_device_load_pci_state(pdev);
c9a6b82f 5694
362c7b91
AG
5695 /* confirm ASIC came out of reset */
5696 for (i = 0; i < adev->usec_timeout; i++) {
5697 memsize = amdgpu_asic_get_config_memsize(adev);
5698
5699 if (memsize != 0xffffffff)
5700 break;
5701 udelay(1);
5702 }
5703 if (memsize == 0xffffffff) {
5704 r = -ETIME;
5705 goto out;
5706 }
5707
04442bf7
LL
5708 reset_context.method = AMD_RESET_METHOD_NONE;
5709 reset_context.reset_req_dev = adev;
5710 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5711 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
dac6b808 5712 set_bit(AMDGPU_SKIP_MODE2_RESET, &reset_context.flags);
04442bf7 5713
7afefb81 5714 adev->no_hw_access = true;
04442bf7 5715 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
7afefb81 5716 adev->no_hw_access = false;
c9a6b82f
AG
5717 if (r)
5718 goto out;
5719
04442bf7 5720 r = amdgpu_do_asic_reset(&device_list, &reset_context);
c9a6b82f
AG
5721
5722out:
c9a6b82f 5723 if (!r) {
c1dd4aa6
AG
5724 if (amdgpu_device_cache_pci_state(adev->pdev))
5725 pci_restore_state(adev->pdev);
5726
c9a6b82f
AG
5727 DRM_INFO("PCIe error recovery succeeded\n");
5728 } else {
5729 DRM_ERROR("PCIe error recovery failed, err:%d", r);
e923be99
AG
5730 amdgpu_device_unset_mp1_state(adev);
5731 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f
AG
5732 }
5733
5734 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5735}
5736
5737/**
5738 * amdgpu_pci_resume() - resume normal ops after PCI reset
5739 * @pdev: pointer to PCI device
5740 *
5741 * Called when the error recovery driver tells us that its
505199a3 5742 * OK to resume normal operation.
c9a6b82f
AG
5743 */
5744void amdgpu_pci_resume(struct pci_dev *pdev)
5745{
5746 struct drm_device *dev = pci_get_drvdata(pdev);
5747 struct amdgpu_device *adev = drm_to_adev(dev);
acd89fca 5748 int i;
c9a6b82f 5749
c9a6b82f
AG
5750
5751 DRM_INFO("PCI error: resume callback!!\n");
acd89fca 5752
e17e27f9
GC
5753 /* Only continue execution for the case of pci_channel_io_frozen */
5754 if (adev->pci_channel_state != pci_channel_io_frozen)
5755 return;
5756
acd89fca
AG
5757 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5758 struct amdgpu_ring *ring = adev->rings[i];
5759
5760 if (!ring || !ring->sched.thread)
5761 continue;
5762
5763
5764 drm_sched_resubmit_jobs(&ring->sched);
5765 drm_sched_start(&ring->sched, true);
5766 }
5767
e923be99
AG
5768 amdgpu_device_unset_mp1_state(adev);
5769 amdgpu_device_unlock_reset_domain(adev->reset_domain);
c9a6b82f 5770}
c1dd4aa6
AG
5771
5772bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5773{
5774 struct drm_device *dev = pci_get_drvdata(pdev);
5775 struct amdgpu_device *adev = drm_to_adev(dev);
5776 int r;
5777
5778 r = pci_save_state(pdev);
5779 if (!r) {
5780 kfree(adev->pci_state);
5781
5782 adev->pci_state = pci_store_saved_state(pdev);
5783
5784 if (!adev->pci_state) {
5785 DRM_ERROR("Failed to store PCI saved state");
5786 return false;
5787 }
5788 } else {
5789 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5790 return false;
5791 }
5792
5793 return true;
5794}
5795
5796bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5797{
5798 struct drm_device *dev = pci_get_drvdata(pdev);
5799 struct amdgpu_device *adev = drm_to_adev(dev);
5800 int r;
5801
5802 if (!adev->pci_state)
5803 return false;
5804
5805 r = pci_load_saved_state(pdev, adev->pci_state);
5806
5807 if (!r) {
5808 pci_restore_state(pdev);
5809 } else {
5810 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5811 return false;
5812 }
5813
5814 return true;
5815}
5816
810085dd
EH
5817void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5818 struct amdgpu_ring *ring)
5819{
5820#ifdef CONFIG_X86_64
b818a5d3 5821 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5822 return;
5823#endif
5824 if (adev->gmc.xgmi.connected_to_cpu)
5825 return;
5826
5827 if (ring && ring->funcs->emit_hdp_flush)
5828 amdgpu_ring_emit_hdp_flush(ring);
5829 else
5830 amdgpu_asic_flush_hdp(adev, ring);
5831}
c1dd4aa6 5832
810085dd
EH
5833void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5834 struct amdgpu_ring *ring)
5835{
5836#ifdef CONFIG_X86_64
b818a5d3 5837 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
810085dd
EH
5838 return;
5839#endif
5840 if (adev->gmc.xgmi.connected_to_cpu)
5841 return;
c1dd4aa6 5842
810085dd
EH
5843 amdgpu_asic_invalidate_hdp(adev, ring);
5844}
34f3a4a9 5845
89a7a870
AG
5846int amdgpu_in_reset(struct amdgpu_device *adev)
5847{
5848 return atomic_read(&adev->reset_domain->in_gpu_reset);
5849 }
5850
34f3a4a9
LY
5851/**
5852 * amdgpu_device_halt() - bring hardware to some kind of halt state
5853 *
5854 * @adev: amdgpu_device pointer
5855 *
5856 * Bring hardware to some kind of halt state so that no one can touch it
5857 * any more. It will help to maintain error context when error occurred.
5858 * Compare to a simple hang, the system will keep stable at least for SSH
5859 * access. Then it should be trivial to inspect the hardware state and
5860 * see what's going on. Implemented as following:
5861 *
5862 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5863 * clears all CPU mappings to device, disallows remappings through page faults
5864 * 2. amdgpu_irq_disable_all() disables all interrupts
5865 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5866 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5867 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5868 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5869 * flush any in flight DMA operations
5870 */
5871void amdgpu_device_halt(struct amdgpu_device *adev)
5872{
5873 struct pci_dev *pdev = adev->pdev;
e0f943b4 5874 struct drm_device *ddev = adev_to_drm(adev);
34f3a4a9
LY
5875
5876 drm_dev_unplug(ddev);
5877
5878 amdgpu_irq_disable_all(adev);
5879
5880 amdgpu_fence_driver_hw_fini(adev);
5881
5882 adev->no_hw_access = true;
5883
5884 amdgpu_device_unmap_mmio(adev);
5885
5886 pci_disable_device(pdev);
5887 pci_wait_for_pending_transaction(pdev);
5888}
86700a40
XD
5889
5890u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5891 u32 reg)
5892{
5893 unsigned long flags, address, data;
5894 u32 r;
5895
5896 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5897 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5898
5899 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5900 WREG32(address, reg * 4);
5901 (void)RREG32(address);
5902 r = RREG32(data);
5903 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5904 return r;
5905}
5906
5907void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5908 u32 reg, u32 v)
5909{
5910 unsigned long flags, address, data;
5911
5912 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5913 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5914
5915 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5916 WREG32(address, reg * 4);
5917 (void)RREG32(address);
5918 WREG32(data, v);
5919 (void)RREG32(data);
5920 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5921}