gpio: omap: drop 'gpio' param from omap_gpio_init_irq()
[linux-block.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
4b25408f 27#include <linux/gpio.h>
9370084e 28#include <linux/bitops.h>
4b25408f 29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
2dc983c5
TKD
31#define OFF_MODE 1
32
03e128ca
C
33static LIST_HEAD(omap_gpio_list);
34
6d62e216
C
35struct gpio_regs {
36 u32 irqenable1;
37 u32 irqenable2;
38 u32 wake_en;
39 u32 ctrl;
40 u32 oe;
41 u32 leveldetect0;
42 u32 leveldetect1;
43 u32 risingdetect;
44 u32 fallingdetect;
45 u32 dataout;
ae547354
NM
46 u32 debounce;
47 u32 debounce_en;
6d62e216
C
48};
49
5e1c5ff4 50struct gpio_bank {
03e128ca 51 struct list_head node;
92105bb7 52 void __iomem *base;
5e1c5ff4 53 u16 irq;
3ac4fa99
JY
54 u32 non_wakeup_gpios;
55 u32 enabled_non_wakeup_gpios;
6d62e216 56 struct gpio_regs context;
3ac4fa99 57 u32 saved_datain;
b144ff6f 58 u32 level_mask;
4318f36b 59 u32 toggle_mask;
5e1c5ff4 60 spinlock_t lock;
52e31344 61 struct gpio_chip chip;
89db9482 62 struct clk *dbck;
058af1ea 63 u32 mod_usage;
fa365e4d 64 u32 irq_usage;
8865b9b6 65 u32 dbck_enable_mask;
72f83af9 66 bool dbck_enabled;
77640aab 67 struct device *dev;
d0d665a8 68 bool is_mpuio;
77640aab 69 bool dbck_flag;
0cde8d03 70 bool loses_context;
352a2d5b 71 bool context_valid;
5de62b86 72 int stride;
d5f46247 73 u32 width;
60a3437d 74 int context_loss_count;
2dc983c5
TKD
75 int power_mode;
76 bool workaround_enabled;
fa87931a 77
04ebcbd8 78 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
60a3437d 79 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
80
81 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
82};
83
129fd223 84#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
b1e9fec2 85#define GPIO_BIT(bank, gpio) (BIT(GPIO_INDEX(bank, gpio)))
c8eef65a 86#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 87
fa365e4d 88#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 89#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 90
3d009c8c
TL
91static void omap_gpio_unmask_irq(struct irq_data *d);
92
a0e827c6 93static int omap_irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
25db711d 94{
ede4d7a5
JH
95 return bank->chip.base + gpio_irq;
96}
97
a0e827c6 98static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 99{
fb655f57
JMC
100 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
101 return container_of(chip, struct gpio_bank, chip);
25db711d
BC
102}
103
a0e827c6
JMC
104static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
105 int is_input)
5e1c5ff4 106{
92105bb7 107 void __iomem *reg = bank->base;
5e1c5ff4
TL
108 u32 l;
109
fa87931a 110 reg += bank->regs->direction;
661553b9 111 l = readl_relaxed(reg);
5e1c5ff4 112 if (is_input)
b1e9fec2 113 l |= BIT(gpio);
5e1c5ff4 114 else
b1e9fec2 115 l &= ~(BIT(gpio));
661553b9 116 writel_relaxed(l, reg);
41d87cbd 117 bank->context.oe = l;
5e1c5ff4
TL
118}
119
fa87931a
KH
120
121/* set data out value using dedicate set/clear register */
04ebcbd8 122static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
a0e827c6 123 int enable)
5e1c5ff4 124{
92105bb7 125 void __iomem *reg = bank->base;
04ebcbd8 126 u32 l = BIT(offset);
5e1c5ff4 127
2c836f7e 128 if (enable) {
fa87931a 129 reg += bank->regs->set_dataout;
2c836f7e
TKD
130 bank->context.dataout |= l;
131 } else {
fa87931a 132 reg += bank->regs->clr_dataout;
2c836f7e
TKD
133 bank->context.dataout &= ~l;
134 }
5e1c5ff4 135
661553b9 136 writel_relaxed(l, reg);
5e1c5ff4
TL
137}
138
fa87931a 139/* set data out value using mask register */
04ebcbd8 140static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
a0e827c6 141 int enable)
5e1c5ff4 142{
fa87931a 143 void __iomem *reg = bank->base + bank->regs->dataout;
04ebcbd8 144 u32 gpio_bit = BIT(offset);
fa87931a 145 u32 l;
5e1c5ff4 146
661553b9 147 l = readl_relaxed(reg);
fa87931a
KH
148 if (enable)
149 l |= gpio_bit;
150 else
151 l &= ~gpio_bit;
661553b9 152 writel_relaxed(l, reg);
41d87cbd 153 bank->context.dataout = l;
5e1c5ff4
TL
154}
155
a0e827c6 156static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 157{
fa87931a 158 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 159
b1e9fec2 160 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 161}
b37c45b8 162
a0e827c6 163static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 164{
fa87931a 165 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 166
b1e9fec2 167 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
168}
169
a0e827c6 170static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 171{
661553b9 172 int l = readl_relaxed(base + reg);
ece9528e 173
862ff640 174 if (set)
ece9528e
KH
175 l |= mask;
176 else
177 l &= ~mask;
178
661553b9 179 writel_relaxed(l, base + reg);
ece9528e 180}
92105bb7 181
a0e827c6 182static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
183{
184 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
345477ff 185 clk_prepare_enable(bank->dbck);
72f83af9 186 bank->dbck_enabled = true;
9e303f22 187
661553b9 188 writel_relaxed(bank->dbck_enable_mask,
9e303f22 189 bank->base + bank->regs->debounce_en);
72f83af9
TKD
190 }
191}
192
a0e827c6 193static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
194{
195 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
196 /*
197 * Disable debounce before cutting it's clock. If debounce is
198 * enabled but the clock is not, GPIO module seems to be unable
199 * to detect events and generate interrupts at least on OMAP3.
200 */
661553b9 201 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 202
345477ff 203 clk_disable_unprepare(bank->dbck);
72f83af9
TKD
204 bank->dbck_enabled = false;
205 }
206}
207
168ef3d9 208/**
a0e827c6 209 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9 210 * @bank: the gpio bank we're acting upon
4a58d229 211 * @offset: the gpio number on this @bank
168ef3d9
FB
212 * @debounce: debounce time to use
213 *
214 * OMAP's debounce time is in 31us steps so we need
215 * to convert and round up to the closest unit.
216 */
4a58d229 217static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
a0e827c6 218 unsigned debounce)
168ef3d9 219{
9942da0e 220 void __iomem *reg;
168ef3d9
FB
221 u32 val;
222 u32 l;
223
77640aab
VC
224 if (!bank->dbck_flag)
225 return;
226
168ef3d9
FB
227 if (debounce < 32)
228 debounce = 0x01;
229 else if (debounce > 7936)
230 debounce = 0xff;
231 else
232 debounce = (debounce / 0x1f) - 1;
233
4a58d229 234 l = BIT(offset);
168ef3d9 235
345477ff 236 clk_prepare_enable(bank->dbck);
9942da0e 237 reg = bank->base + bank->regs->debounce;
661553b9 238 writel_relaxed(debounce, reg);
168ef3d9 239
9942da0e 240 reg = bank->base + bank->regs->debounce_en;
661553b9 241 val = readl_relaxed(reg);
168ef3d9 242
6fd9c421 243 if (debounce)
168ef3d9 244 val |= l;
6fd9c421 245 else
168ef3d9 246 val &= ~l;
f7ec0b0b 247 bank->dbck_enable_mask = val;
168ef3d9 248
661553b9 249 writel_relaxed(val, reg);
345477ff 250 clk_disable_unprepare(bank->dbck);
6fd9c421
TKD
251 /*
252 * Enable debounce clock per module.
253 * This call is mandatory because in omap_gpio_request() when
254 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
255 * runtime callbck fails to turn on dbck because dbck_enable_mask
256 * used within _gpio_dbck_enable() is still not initialized at
257 * that point. Therefore we have to enable dbck here.
258 */
a0e827c6 259 omap_gpio_dbck_enable(bank);
ae547354
NM
260 if (bank->dbck_enable_mask) {
261 bank->context.debounce = debounce;
262 bank->context.debounce_en = val;
263 }
168ef3d9
FB
264}
265
c9c55d92 266/**
a0e827c6 267 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92 268 * @bank: the gpio bank we're acting upon
4a58d229 269 * @offset: the gpio number on this @bank
c9c55d92
JH
270 *
271 * If a gpio is using debounce, then clear the debounce enable bit and if
272 * this is the only gpio in this bank using debounce, then clear the debounce
273 * time too. The debounce clock will also be disabled when calling this function
274 * if this is the only gpio in the bank using debounce.
275 */
4a58d229 276static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
c9c55d92 277{
4a58d229 278 u32 gpio_bit = BIT(offset);
c9c55d92
JH
279
280 if (!bank->dbck_flag)
281 return;
282
283 if (!(bank->dbck_enable_mask & gpio_bit))
284 return;
285
286 bank->dbck_enable_mask &= ~gpio_bit;
287 bank->context.debounce_en &= ~gpio_bit;
661553b9 288 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
289 bank->base + bank->regs->debounce_en);
290
291 if (!bank->dbck_enable_mask) {
292 bank->context.debounce = 0;
661553b9 293 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 294 bank->regs->debounce);
345477ff 295 clk_disable_unprepare(bank->dbck);
c9c55d92
JH
296 bank->dbck_enabled = false;
297 }
298}
299
a0e827c6 300static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 301 unsigned trigger)
5e1c5ff4 302{
3ac4fa99 303 void __iomem *base = bank->base;
b1e9fec2 304 u32 gpio_bit = BIT(gpio);
92105bb7 305
a0e827c6
JMC
306 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
307 trigger & IRQ_TYPE_LEVEL_LOW);
308 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
309 trigger & IRQ_TYPE_LEVEL_HIGH);
310 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
311 trigger & IRQ_TYPE_EDGE_RISING);
312 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
313 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 314
41d87cbd 315 bank->context.leveldetect0 =
661553b9 316 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 317 bank->context.leveldetect1 =
661553b9 318 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 319 bank->context.risingdetect =
661553b9 320 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 321 bank->context.fallingdetect =
661553b9 322 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
323
324 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
a0e827c6 325 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd 326 bank->context.wake_en =
661553b9 327 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 328 }
5e571f38 329
55b220ca 330 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
331 if (!bank->regs->irqctrl) {
332 /* On omap24xx proceed only when valid GPIO bit is set */
333 if (bank->non_wakeup_gpios) {
334 if (!(bank->non_wakeup_gpios & gpio_bit))
335 goto exit;
336 }
337
699117a6
CW
338 /*
339 * Log the edge gpio and manually trigger the IRQ
340 * after resume if the input level changes
341 * to avoid irq lost during PER RET/OFF mode
342 * Applies for omap2 non-wakeup gpio and all omap3 gpios
343 */
344 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
345 bank->enabled_non_wakeup_gpios |= gpio_bit;
346 else
347 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
348 }
5eb3bb9c 349
5e571f38 350exit:
9ea14d8c 351 bank->level_mask =
661553b9
VK
352 readl_relaxed(bank->base + bank->regs->leveldetect0) |
353 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
354}
355
9198bcd3 356#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
357/*
358 * This only applies to chips that can't do both rising and falling edge
359 * detection at once. For all other chips, this function is a noop.
360 */
a0e827c6 361static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
362{
363 void __iomem *reg = bank->base;
364 u32 l = 0;
365
5e571f38 366 if (!bank->regs->irqctrl)
4318f36b 367 return;
5e571f38
TKD
368
369 reg += bank->regs->irqctrl;
4318f36b 370
661553b9 371 l = readl_relaxed(reg);
4318f36b 372 if ((l >> gpio) & 1)
b1e9fec2 373 l &= ~(BIT(gpio));
4318f36b 374 else
b1e9fec2 375 l |= BIT(gpio);
4318f36b 376
661553b9 377 writel_relaxed(l, reg);
4318f36b 378}
5e571f38 379#else
a0e827c6 380static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 381#endif
4318f36b 382
a0e827c6
JMC
383static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
384 unsigned trigger)
92105bb7
TL
385{
386 void __iomem *reg = bank->base;
5e571f38 387 void __iomem *base = bank->base;
92105bb7 388 u32 l = 0;
5e1c5ff4 389
5e571f38 390 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 391 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
392 } else if (bank->regs->irqctrl) {
393 reg += bank->regs->irqctrl;
394
661553b9 395 l = readl_relaxed(reg);
29501577 396 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 397 bank->toggle_mask |= BIT(gpio);
6cab4860 398 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 399 l |= BIT(gpio);
6cab4860 400 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 401 l &= ~(BIT(gpio));
92105bb7 402 else
5e571f38
TKD
403 return -EINVAL;
404
661553b9 405 writel_relaxed(l, reg);
5e571f38 406 } else if (bank->regs->edgectrl1) {
5e1c5ff4 407 if (gpio & 0x08)
5e571f38 408 reg += bank->regs->edgectrl2;
5e1c5ff4 409 else
5e571f38
TKD
410 reg += bank->regs->edgectrl1;
411
5e1c5ff4 412 gpio &= 0x07;
661553b9 413 l = readl_relaxed(reg);
5e1c5ff4 414 l &= ~(3 << (gpio << 1));
6cab4860 415 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 416 l |= 2 << (gpio << 1);
6cab4860 417 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 418 l |= BIT(gpio << 1);
5e571f38
TKD
419
420 /* Enable wake-up during idle for dynamic tick */
a0e827c6 421 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 422 bank->context.wake_en =
661553b9
VK
423 readl_relaxed(bank->base + bank->regs->wkup_en);
424 writel_relaxed(l, reg);
5e1c5ff4 425 }
92105bb7 426 return 0;
5e1c5ff4
TL
427}
428
a0e827c6 429static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
430{
431 if (bank->regs->pinctrl) {
432 void __iomem *reg = bank->base + bank->regs->pinctrl;
433
434 /* Claim the pin for MPU */
b1e9fec2 435 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
436 }
437
438 if (bank->regs->ctrl && !BANK_USED(bank)) {
439 void __iomem *reg = bank->base + bank->regs->ctrl;
440 u32 ctrl;
441
661553b9 442 ctrl = readl_relaxed(reg);
fac7fa16
JMC
443 /* Module is enabled, clocks are not gated */
444 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 445 writel_relaxed(ctrl, reg);
fac7fa16
JMC
446 bank->context.ctrl = ctrl;
447 }
448}
449
a0e827c6 450static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
451{
452 void __iomem *base = bank->base;
453
454 if (bank->regs->wkup_en &&
455 !LINE_USED(bank->mod_usage, offset) &&
456 !LINE_USED(bank->irq_usage, offset)) {
457 /* Disable wake-up during idle for dynamic tick */
a0e827c6 458 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 459 bank->context.wake_en =
661553b9 460 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
461 }
462
463 if (bank->regs->ctrl && !BANK_USED(bank)) {
464 void __iomem *reg = bank->base + bank->regs->ctrl;
465 u32 ctrl;
466
661553b9 467 ctrl = readl_relaxed(reg);
fac7fa16
JMC
468 /* Module is disabled, clocks are gated */
469 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 470 writel_relaxed(ctrl, reg);
fac7fa16
JMC
471 bank->context.ctrl = ctrl;
472 }
473}
474
b2b20045 475static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
fa365e4d
JMC
476{
477 void __iomem *reg = bank->base + bank->regs->direction;
478
b2b20045 479 return readl_relaxed(reg) & BIT(offset);
fa365e4d
JMC
480}
481
37e14ecf 482static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
3d009c8c
TL
483{
484 if (!LINE_USED(bank->mod_usage, offset)) {
485 omap_enable_gpio_module(bank, offset);
486 omap_set_gpio_direction(bank, offset, 1);
487 }
37e14ecf 488 bank->irq_usage |= BIT(offset);
3d009c8c
TL
489}
490
a0e827c6 491static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 492{
a0e827c6 493 struct gpio_bank *bank = omap_irq_data_get_bank(d);
4b25408f 494 unsigned gpio = 0;
92105bb7 495 int retval;
a6472533 496 unsigned long flags;
fac7fa16 497 unsigned offset;
92105bb7 498
fac7fa16
JMC
499 if (!BANK_USED(bank))
500 pm_runtime_get_sync(bank->dev);
8d4c277e 501
4b25408f
TL
502#ifdef CONFIG_ARCH_OMAP1
503 if (d->irq > IH_MPUIO_BASE)
e9191028 504 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
4b25408f
TL
505#endif
506
507 if (!gpio)
a0e827c6 508 gpio = omap_irq_to_gpio(bank, d->hwirq);
5e1c5ff4 509
e5c56ed3 510 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 511 return -EINVAL;
e5c56ed3 512
9ea14d8c
TKD
513 if (!bank->regs->leveldetect0 &&
514 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
515 return -EINVAL;
516
a6472533 517 spin_lock_irqsave(&bank->lock, flags);
fac7fa16 518 offset = GPIO_INDEX(bank, gpio);
a0e827c6 519 retval = omap_set_gpio_triggering(bank, offset, type);
37e14ecf 520 omap_gpio_init_irq(bank, offset);
b2b20045 521 if (!omap_gpio_is_input(bank, offset)) {
fac7fa16
JMC
522 spin_unlock_irqrestore(&bank->lock, flags);
523 return -EINVAL;
524 }
a6472533 525 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
526
527 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 528 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 529 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 530 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 531
92105bb7 532 return retval;
5e1c5ff4
TL
533}
534
a0e827c6 535static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 536{
92105bb7 537 void __iomem *reg = bank->base;
5e1c5ff4 538
eef4bec7 539 reg += bank->regs->irqstatus;
661553b9 540 writel_relaxed(gpio_mask, reg);
bee7930f
HD
541
542 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
543 if (bank->regs->irqstatus2) {
544 reg = bank->base + bank->regs->irqstatus2;
661553b9 545 writel_relaxed(gpio_mask, reg);
eef4bec7 546 }
bedfd154
RQ
547
548 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 549 readl_relaxed(reg);
5e1c5ff4
TL
550}
551
a0e827c6 552static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
5e1c5ff4 553{
a0e827c6 554 omap_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
555}
556
a0e827c6 557static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
558{
559 void __iomem *reg = bank->base;
99c47707 560 u32 l;
b1e9fec2 561 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 562
28f3b5a0 563 reg += bank->regs->irqenable;
661553b9 564 l = readl_relaxed(reg);
28f3b5a0 565 if (bank->regs->irqenable_inv)
99c47707
ID
566 l = ~l;
567 l &= mask;
568 return l;
ea6dedd7
ID
569}
570
a0e827c6 571static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 572{
92105bb7 573 void __iomem *reg = bank->base;
5e1c5ff4
TL
574 u32 l;
575
28f3b5a0
KH
576 if (bank->regs->set_irqenable) {
577 reg += bank->regs->set_irqenable;
578 l = gpio_mask;
2a900eb7 579 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
580 } else {
581 reg += bank->regs->irqenable;
661553b9 582 l = readl_relaxed(reg);
28f3b5a0
KH
583 if (bank->regs->irqenable_inv)
584 l &= ~gpio_mask;
5e1c5ff4
TL
585 else
586 l |= gpio_mask;
2a900eb7 587 bank->context.irqenable1 = l;
28f3b5a0
KH
588 }
589
661553b9 590 writel_relaxed(l, reg);
28f3b5a0
KH
591}
592
a0e827c6 593static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
594{
595 void __iomem *reg = bank->base;
596 u32 l;
597
598 if (bank->regs->clr_irqenable) {
599 reg += bank->regs->clr_irqenable;
5e1c5ff4 600 l = gpio_mask;
2a900eb7 601 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
602 } else {
603 reg += bank->regs->irqenable;
661553b9 604 l = readl_relaxed(reg);
28f3b5a0 605 if (bank->regs->irqenable_inv)
56739a69 606 l |= gpio_mask;
92105bb7 607 else
28f3b5a0 608 l &= ~gpio_mask;
2a900eb7 609 bank->context.irqenable1 = l;
5e1c5ff4 610 }
28f3b5a0 611
661553b9 612 writel_relaxed(l, reg);
5e1c5ff4
TL
613}
614
a0e827c6
JMC
615static inline void omap_set_gpio_irqenable(struct gpio_bank *bank, int gpio,
616 int enable)
5e1c5ff4 617{
8276536c 618 if (enable)
a0e827c6 619 omap_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
8276536c 620 else
a0e827c6 621 omap_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
622}
623
92105bb7
TL
624/*
625 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
626 * 1510 does not seem to have a wake-up register. If JTAG is connected
627 * to the target, system will wake up always on GPIO events. While
628 * system is running all registered GPIO interrupts need to have wake-up
629 * enabled. When system is suspended, only selected GPIO interrupts need
630 * to have wake-up enabled.
631 */
a0e827c6 632static int omap_set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
92105bb7 633{
f64ad1a0
KH
634 u32 gpio_bit = GPIO_BIT(bank, gpio);
635 unsigned long flags;
a6472533 636
f64ad1a0 637 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 638 dev_err(bank->dev,
f64ad1a0 639 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
92105bb7
TL
640 return -EINVAL;
641 }
f64ad1a0
KH
642
643 spin_lock_irqsave(&bank->lock, flags);
644 if (enable)
0aa27273 645 bank->context.wake_en |= gpio_bit;
f64ad1a0 646 else
0aa27273 647 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 648
661553b9 649 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
f64ad1a0
KH
650 spin_unlock_irqrestore(&bank->lock, flags);
651
652 return 0;
92105bb7
TL
653}
654
a0e827c6 655static void omap_reset_gpio(struct gpio_bank *bank, int gpio)
4196dd6b 656{
a0e827c6
JMC
657 omap_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
658 omap_set_gpio_irqenable(bank, gpio, 0);
659 omap_clear_gpio_irqstatus(bank, gpio);
660 omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
4a58d229 661 omap_clear_gpio_debounce(bank, GPIO_INDEX(bank, gpio));
4196dd6b
TL
662}
663
92105bb7 664/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 665static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 666{
a0e827c6
JMC
667 struct gpio_bank *bank = omap_irq_data_get_bank(d);
668 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
92105bb7 669
a0e827c6 670 return omap_set_gpio_wakeup(bank, gpio, enable);
92105bb7
TL
671}
672
3ff164e1 673static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 674{
3ff164e1 675 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 676 unsigned long flags;
52e31344 677
55b93c32
TKD
678 /*
679 * If this is the first gpio_request for the bank,
680 * enable the bank module.
681 */
fa365e4d 682 if (!BANK_USED(bank))
55b93c32 683 pm_runtime_get_sync(bank->dev);
92105bb7 684
55b93c32 685 spin_lock_irqsave(&bank->lock, flags);
4196dd6b 686 /* Set trigger to none. You need to enable the desired trigger with
fac7fa16
JMC
687 * request_irq() or set_irq_type(). Only do this if the IRQ line has
688 * not already been requested.
4196dd6b 689 */
fac7fa16 690 if (!LINE_USED(bank->irq_usage, offset)) {
a0e827c6
JMC
691 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
692 omap_enable_gpio_module(bank, offset);
5e1c5ff4 693 }
b1e9fec2 694 bank->mod_usage |= BIT(offset);
a6472533 695 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
696
697 return 0;
698}
699
3ff164e1 700static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 701{
3ff164e1 702 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 703 unsigned long flags;
5e1c5ff4 704
a6472533 705 spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 706 bank->mod_usage &= ~(BIT(offset));
a0e827c6
JMC
707 omap_disable_gpio_module(bank, offset);
708 omap_reset_gpio(bank, bank->chip.base + offset);
a6472533 709 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
710
711 /*
712 * If this is the last gpio to be freed in the bank,
713 * disable the bank module.
714 */
fa365e4d 715 if (!BANK_USED(bank))
55b93c32 716 pm_runtime_put(bank->dev);
5e1c5ff4
TL
717}
718
719/*
720 * We need to unmask the GPIO bank interrupt as soon as possible to
721 * avoid missing GPIO interrupts for other lines in the bank.
722 * Then we need to mask-read-clear-unmask the triggered GPIO lines
723 * in the bank to avoid missing nested interrupts for a GPIO line.
724 * If we wait to unmask individual GPIO lines in the bank after the
725 * line's interrupt handler has been run, we may miss some nested
726 * interrupts.
727 */
a0e827c6 728static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 729{
92105bb7 730 void __iomem *isr_reg = NULL;
5e1c5ff4 731 u32 isr;
3513cdec 732 unsigned int bit;
5e1c5ff4 733 struct gpio_bank *bank;
ea6dedd7 734 int unmasked = 0;
fb655f57
JMC
735 struct irq_chip *irqchip = irq_desc_get_chip(desc);
736 struct gpio_chip *chip = irq_get_handler_data(irq);
5e1c5ff4 737
fb655f57 738 chained_irq_enter(irqchip, desc);
5e1c5ff4 739
fb655f57 740 bank = container_of(chip, struct gpio_bank, chip);
eef4bec7 741 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 742 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
743
744 if (WARN_ON(!isr_reg))
745 goto exit;
746
e83507b7 747 while (1) {
6e60e79a 748 u32 isr_saved, level_mask = 0;
ea6dedd7 749 u32 enabled;
6e60e79a 750
a0e827c6 751 enabled = omap_get_gpio_irqbank_mask(bank);
661553b9 752 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 753
9ea14d8c 754 if (bank->level_mask)
b144ff6f 755 level_mask = bank->level_mask & enabled;
6e60e79a
TL
756
757 /* clear edge sensitive interrupts before handler(s) are
758 called so that we don't miss any interrupt occurred while
759 executing them */
a0e827c6
JMC
760 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
761 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
762 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
763
764 /* if there is only edge sensitive GPIO pin interrupts
765 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
766 if (!level_mask && !unmasked) {
767 unmasked = 1;
fb655f57 768 chained_irq_exit(irqchip, desc);
ea6dedd7 769 }
92105bb7
TL
770
771 if (!isr)
772 break;
773
3513cdec
JH
774 while (isr) {
775 bit = __ffs(isr);
b1e9fec2 776 isr &= ~(BIT(bit));
25db711d 777
4318f36b
CM
778 /*
779 * Some chips can't respond to both rising and falling
780 * at the same time. If this irq was requested with
781 * both flags, we need to flip the ICR data for the IRQ
782 * to respond to the IRQ for the opposite direction.
783 * This will be indicated in the bank toggle_mask.
784 */
b1e9fec2 785 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 786 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 787
fb655f57
JMC
788 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
789 bit));
92105bb7 790 }
1a8bfa1e 791 }
ea6dedd7
ID
792 /* if bank has any level sensitive GPIO pin interrupt
793 configured, we must unmask the bank interrupt only after
794 handler(s) are executed in order to avoid spurious bank
795 interrupt */
b1cc4c55 796exit:
ea6dedd7 797 if (!unmasked)
fb655f57 798 chained_irq_exit(irqchip, desc);
55b93c32 799 pm_runtime_put(bank->dev);
5e1c5ff4
TL
800}
801
3d009c8c
TL
802static unsigned int omap_gpio_irq_startup(struct irq_data *d)
803{
804 struct gpio_bank *bank = omap_irq_data_get_bank(d);
3d009c8c 805 unsigned long flags;
37e14ecf 806 unsigned offset = d->hwirq;
3d009c8c
TL
807
808 if (!BANK_USED(bank))
809 pm_runtime_get_sync(bank->dev);
810
811 spin_lock_irqsave(&bank->lock, flags);
37e14ecf 812 omap_gpio_init_irq(bank, offset);
3d009c8c
TL
813 spin_unlock_irqrestore(&bank->lock, flags);
814 omap_gpio_unmask_irq(d);
815
816 return 0;
817}
818
a0e827c6 819static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 820{
a0e827c6
JMC
821 struct gpio_bank *bank = omap_irq_data_get_bank(d);
822 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
85ec7b97 823 unsigned long flags;
fa365e4d 824 unsigned offset = GPIO_INDEX(bank, gpio);
4196dd6b 825
85ec7b97 826 spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 827 bank->irq_usage &= ~(BIT(offset));
a0e827c6
JMC
828 omap_disable_gpio_module(bank, offset);
829 omap_reset_gpio(bank, gpio);
85ec7b97 830 spin_unlock_irqrestore(&bank->lock, flags);
fac7fa16
JMC
831
832 /*
833 * If this is the last IRQ to be freed in the bank,
834 * disable the bank module.
835 */
836 if (!BANK_USED(bank))
837 pm_runtime_put(bank->dev);
4196dd6b
TL
838}
839
a0e827c6 840static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 841{
a0e827c6
JMC
842 struct gpio_bank *bank = omap_irq_data_get_bank(d);
843 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
5e1c5ff4 844
a0e827c6 845 omap_clear_gpio_irqstatus(bank, gpio);
5e1c5ff4
TL
846}
847
a0e827c6 848static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 849{
a0e827c6
JMC
850 struct gpio_bank *bank = omap_irq_data_get_bank(d);
851 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
85ec7b97 852 unsigned long flags;
5e1c5ff4 853
85ec7b97 854 spin_lock_irqsave(&bank->lock, flags);
a0e827c6
JMC
855 omap_set_gpio_irqenable(bank, gpio, 0);
856 omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
85ec7b97 857 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
858}
859
a0e827c6 860static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 861{
a0e827c6
JMC
862 struct gpio_bank *bank = omap_irq_data_get_bank(d);
863 unsigned int gpio = omap_irq_to_gpio(bank, d->hwirq);
129fd223 864 unsigned int irq_mask = GPIO_BIT(bank, gpio);
8c04a176 865 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 866 unsigned long flags;
55b6019a 867
85ec7b97 868 spin_lock_irqsave(&bank->lock, flags);
55b6019a 869 if (trigger)
a0e827c6 870 omap_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
b144ff6f
KH
871
872 /* For level-triggered GPIOs, the clearing must be done after
873 * the HW source is cleared, thus after the handler has run */
874 if (bank->level_mask & irq_mask) {
a0e827c6
JMC
875 omap_set_gpio_irqenable(bank, gpio, 0);
876 omap_clear_gpio_irqstatus(bank, gpio);
b144ff6f 877 }
5e1c5ff4 878
a0e827c6 879 omap_set_gpio_irqenable(bank, gpio, 1);
85ec7b97 880 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
881}
882
e5c56ed3
DB
883/*---------------------------------------------------------------------*/
884
79ee031f 885static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 886{
79ee031f 887 struct platform_device *pdev = to_platform_device(dev);
11a78b79 888 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
889 void __iomem *mask_reg = bank->base +
890 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 891 unsigned long flags;
11a78b79 892
a6472533 893 spin_lock_irqsave(&bank->lock, flags);
661553b9 894 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
a6472533 895 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
896
897 return 0;
898}
899
79ee031f 900static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 901{
79ee031f 902 struct platform_device *pdev = to_platform_device(dev);
11a78b79 903 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
904 void __iomem *mask_reg = bank->base +
905 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 906 unsigned long flags;
11a78b79 907
a6472533 908 spin_lock_irqsave(&bank->lock, flags);
661553b9 909 writel_relaxed(bank->context.wake_en, mask_reg);
a6472533 910 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
911
912 return 0;
913}
914
47145210 915static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
916 .suspend_noirq = omap_mpuio_suspend_noirq,
917 .resume_noirq = omap_mpuio_resume_noirq,
918};
919
3c437ffd 920/* use platform_driver for this. */
11a78b79 921static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
922 .driver = {
923 .name = "mpuio",
79ee031f 924 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
925 },
926};
927
928static struct platform_device omap_mpuio_device = {
929 .name = "mpuio",
930 .id = -1,
931 .dev = {
932 .driver = &omap_mpuio_driver.driver,
933 }
934 /* could list the /proc/iomem resources */
935};
936
a0e827c6 937static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 938{
77640aab 939 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 940
11a78b79
DB
941 if (platform_driver_register(&omap_mpuio_driver) == 0)
942 (void) platform_device_register(&omap_mpuio_device);
943}
944
e5c56ed3 945/*---------------------------------------------------------------------*/
5e1c5ff4 946
a0e827c6 947static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
948{
949 struct gpio_bank *bank;
950 unsigned long flags;
951 void __iomem *reg;
952 int dir;
953
954 bank = container_of(chip, struct gpio_bank, chip);
955 reg = bank->base + bank->regs->direction;
956 spin_lock_irqsave(&bank->lock, flags);
957 dir = !!(readl_relaxed(reg) & BIT(offset));
958 spin_unlock_irqrestore(&bank->lock, flags);
959 return dir;
960}
961
a0e827c6 962static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
963{
964 struct gpio_bank *bank;
965 unsigned long flags;
966
967 bank = container_of(chip, struct gpio_bank, chip);
968 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 969 omap_set_gpio_direction(bank, offset, 1);
52e31344
DB
970 spin_unlock_irqrestore(&bank->lock, flags);
971 return 0;
972}
973
a0e827c6 974static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 975{
b37c45b8 976 struct gpio_bank *bank;
b37c45b8 977
a8be8daf 978 bank = container_of(chip, struct gpio_bank, chip);
b37c45b8 979
b2b20045 980 if (omap_gpio_is_input(bank, offset))
a0e827c6 981 return omap_get_gpio_datain(bank, offset);
b37c45b8 982 else
a0e827c6 983 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
984}
985
a0e827c6 986static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
987{
988 struct gpio_bank *bank;
989 unsigned long flags;
990
991 bank = container_of(chip, struct gpio_bank, chip);
992 spin_lock_irqsave(&bank->lock, flags);
fa87931a 993 bank->set_dataout(bank, offset, value);
a0e827c6 994 omap_set_gpio_direction(bank, offset, 0);
52e31344 995 spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 996 return 0;
52e31344
DB
997}
998
a0e827c6
JMC
999static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1000 unsigned debounce)
168ef3d9
FB
1001{
1002 struct gpio_bank *bank;
1003 unsigned long flags;
1004
1005 bank = container_of(chip, struct gpio_bank, chip);
77640aab 1006
168ef3d9 1007 spin_lock_irqsave(&bank->lock, flags);
a0e827c6 1008 omap2_set_gpio_debounce(bank, offset, debounce);
168ef3d9
FB
1009 spin_unlock_irqrestore(&bank->lock, flags);
1010
1011 return 0;
1012}
1013
a0e827c6 1014static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1015{
1016 struct gpio_bank *bank;
1017 unsigned long flags;
1018
1019 bank = container_of(chip, struct gpio_bank, chip);
1020 spin_lock_irqsave(&bank->lock, flags);
fa87931a 1021 bank->set_dataout(bank, offset, value);
52e31344
DB
1022 spin_unlock_irqrestore(&bank->lock, flags);
1023}
1024
1025/*---------------------------------------------------------------------*/
1026
9a748053 1027static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1028{
e5ff4440 1029 static bool called;
9f7065da
TL
1030 u32 rev;
1031
e5ff4440 1032 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1033 return;
1034
661553b9 1035 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1036 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1037 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1038
1039 called = true;
9f7065da
TL
1040}
1041
03e128ca 1042static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1043{
ab985f0f
TKD
1044 void __iomem *base = bank->base;
1045 u32 l = 0xffffffff;
2fae7fbe 1046
ab985f0f
TKD
1047 if (bank->width == 16)
1048 l = 0xffff;
1049
d0d665a8 1050 if (bank->is_mpuio) {
661553b9 1051 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1052 return;
2fae7fbe 1053 }
ab985f0f 1054
a0e827c6
JMC
1055 omap_gpio_rmw(base, bank->regs->irqenable, l,
1056 bank->regs->irqenable_inv);
1057 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1058 !bank->regs->irqenable_inv);
ab985f0f 1059 if (bank->regs->debounce_en)
661553b9 1060 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1061
2dc983c5 1062 /* Save OE default value (0xffffffff) in the context */
661553b9 1063 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1064 /* Initialize interface clk ungated, module enabled */
1065 if (bank->regs->ctrl)
661553b9 1066 writel_relaxed(0, base + bank->regs->ctrl);
34672013
TKD
1067
1068 bank->dbck = clk_get(bank->dev, "dbclk");
1069 if (IS_ERR(bank->dbck))
1070 dev_err(bank->dev, "Could not get gpio dbck\n");
2fae7fbe
VC
1071}
1072
3836309d 1073static void
f8b46b58
KH
1074omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
1075 unsigned int num)
1076{
1077 struct irq_chip_generic *gc;
1078 struct irq_chip_type *ct;
1079
1080 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
1081 handle_simple_irq);
83233749
TP
1082 if (!gc) {
1083 dev_err(bank->dev, "Memory alloc failed for gc\n");
1084 return;
1085 }
1086
f8b46b58
KH
1087 ct = gc->chip_types;
1088
1089 /* NOTE: No ack required, reading IRQ status clears it. */
1090 ct->chip.irq_mask = irq_gc_mask_set_bit;
1091 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
a0e827c6 1092 ct->chip.irq_set_type = omap_gpio_irq_type;
6ed87c5b
TKD
1093
1094 if (bank->regs->wkup_en)
a0e827c6 1095 ct->chip.irq_set_wake = omap_gpio_wake_enable;
f8b46b58
KH
1096
1097 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1098 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1099 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1100}
1101
46824e22 1102static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
2fae7fbe 1103{
77640aab 1104 int j;
2fae7fbe 1105 static int gpio;
fb655f57 1106 int irq_base = 0;
6ef7f385 1107 int ret;
2fae7fbe 1108
2fae7fbe
VC
1109 /*
1110 * REVISIT eventually switch from OMAP-specific gpio structs
1111 * over to the generic ones
1112 */
1113 bank->chip.request = omap_gpio_request;
1114 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1115 bank->chip.get_direction = omap_gpio_get_direction;
1116 bank->chip.direction_input = omap_gpio_input;
1117 bank->chip.get = omap_gpio_get;
1118 bank->chip.direction_output = omap_gpio_output;
1119 bank->chip.set_debounce = omap_gpio_debounce;
1120 bank->chip.set = omap_gpio_set;
d0d665a8 1121 if (bank->is_mpuio) {
2fae7fbe 1122 bank->chip.label = "mpuio";
6ed87c5b
TKD
1123 if (bank->regs->wkup_en)
1124 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1125 bank->chip.base = OMAP_MPUIO(0);
1126 } else {
1127 bank->chip.label = "gpio";
1128 bank->chip.base = gpio;
d5f46247 1129 gpio += bank->width;
2fae7fbe 1130 }
d5f46247 1131 bank->chip.ngpio = bank->width;
2fae7fbe 1132
6ef7f385
JMC
1133 ret = gpiochip_add(&bank->chip);
1134 if (ret) {
fb655f57 1135 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
6ef7f385
JMC
1136 return ret;
1137 }
2fae7fbe 1138
fb655f57
JMC
1139#ifdef CONFIG_ARCH_OMAP1
1140 /*
1141 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1142 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1143 */
1144 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1145 if (irq_base < 0) {
1146 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1147 return -ENODEV;
1148 }
1149#endif
1150
46824e22 1151 ret = gpiochip_irqchip_add(&bank->chip, irqc,
a0e827c6 1152 irq_base, omap_gpio_irq_handler,
fb655f57
JMC
1153 IRQ_TYPE_NONE);
1154
1155 if (ret) {
1156 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
da26d5d8 1157 gpiochip_remove(&bank->chip);
fb655f57
JMC
1158 return -ENODEV;
1159 }
1160
46824e22 1161 gpiochip_set_chained_irqchip(&bank->chip, irqc,
a0e827c6 1162 bank->irq, omap_gpio_irq_handler);
fb655f57 1163
ede4d7a5 1164 for (j = 0; j < bank->width; j++) {
fb655f57 1165 int irq = irq_find_mapping(bank->chip.irqdomain, j);
d0d665a8 1166 if (bank->is_mpuio) {
ede4d7a5 1167 omap_mpuio_alloc_gc(bank, irq, bank->width);
fb655f57
JMC
1168 irq_set_chip_and_handler(irq, NULL, NULL);
1169 set_irq_flags(irq, 0);
f8b46b58 1170 }
2fae7fbe 1171 }
fb655f57
JMC
1172
1173 return 0;
2fae7fbe
VC
1174}
1175
384ebe1c
BC
1176static const struct of_device_id omap_gpio_match[];
1177
3836309d 1178static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1179{
862ff640 1180 struct device *dev = &pdev->dev;
384ebe1c
BC
1181 struct device_node *node = dev->of_node;
1182 const struct of_device_id *match;
f6817a2c 1183 const struct omap_gpio_platform_data *pdata;
77640aab 1184 struct resource *res;
5e1c5ff4 1185 struct gpio_bank *bank;
46824e22 1186 struct irq_chip *irqc;
6ef7f385 1187 int ret;
5e1c5ff4 1188
384ebe1c
BC
1189 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1190
e56aee18 1191 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1192 if (!pdata)
96751fcb 1193 return -EINVAL;
5492fb1a 1194
086d585f 1195 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1196 if (!bank) {
862ff640 1197 dev_err(dev, "Memory alloc failed\n");
96751fcb 1198 return -ENOMEM;
03e128ca 1199 }
92105bb7 1200
46824e22
NM
1201 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1202 if (!irqc)
1203 return -ENOMEM;
1204
3d009c8c 1205 irqc->irq_startup = omap_gpio_irq_startup,
46824e22
NM
1206 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1207 irqc->irq_ack = omap_gpio_ack_irq,
1208 irqc->irq_mask = omap_gpio_mask_irq,
1209 irqc->irq_unmask = omap_gpio_unmask_irq,
1210 irqc->irq_set_type = omap_gpio_irq_type,
1211 irqc->irq_set_wake = omap_gpio_wake_enable,
1212 irqc->name = dev_name(&pdev->dev);
1213
77640aab
VC
1214 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1215 if (unlikely(!res)) {
862ff640 1216 dev_err(dev, "Invalid IRQ resource\n");
96751fcb 1217 return -ENODEV;
44169075 1218 }
5e1c5ff4 1219
77640aab 1220 bank->irq = res->start;
862ff640 1221 bank->dev = dev;
fb655f57 1222 bank->chip.dev = dev;
77640aab 1223 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1224 bank->stride = pdata->bank_stride;
d5f46247 1225 bank->width = pdata->bank_width;
d0d665a8 1226 bank->is_mpuio = pdata->is_mpuio;
803a2434 1227 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1228 bank->regs = pdata->regs;
384ebe1c
BC
1229#ifdef CONFIG_OF_GPIO
1230 bank->chip.of_node = of_node_get(node);
1231#endif
a2797bea
JH
1232 if (node) {
1233 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1234 bank->loses_context = true;
1235 } else {
1236 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1237
1238 if (bank->loses_context)
1239 bank->get_context_loss_count =
1240 pdata->get_context_loss_count;
384ebe1c
BC
1241 }
1242
fa87931a 1243 if (bank->regs->set_dataout && bank->regs->clr_dataout)
a0e827c6 1244 bank->set_dataout = omap_set_gpio_dataout_reg;
fa87931a 1245 else
a0e827c6 1246 bank->set_dataout = omap_set_gpio_dataout_mask;
9f7065da 1247
77640aab 1248 spin_lock_init(&bank->lock);
9f7065da 1249
77640aab
VC
1250 /* Static mapping, never released */
1251 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1252 bank->base = devm_ioremap_resource(dev, res);
1253 if (IS_ERR(bank->base)) {
fb655f57 1254 irq_domain_remove(bank->chip.irqdomain);
717f70e3 1255 return PTR_ERR(bank->base);
5e1c5ff4
TL
1256 }
1257
065cd795
TKD
1258 platform_set_drvdata(pdev, bank);
1259
77640aab 1260 pm_runtime_enable(bank->dev);
55b93c32 1261 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1262 pm_runtime_get_sync(bank->dev);
1263
d0d665a8 1264 if (bank->is_mpuio)
a0e827c6 1265 omap_mpuio_init(bank);
ab985f0f 1266
03e128ca 1267 omap_gpio_mod_init(bank);
6ef7f385 1268
46824e22 1269 ret = omap_gpio_chip_init(bank, irqc);
6ef7f385
JMC
1270 if (ret)
1271 return ret;
1272
9a748053 1273 omap_gpio_show_rev(bank);
9f7065da 1274
55b93c32
TKD
1275 pm_runtime_put(bank->dev);
1276
03e128ca 1277 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1278
879fe324 1279 return 0;
5e1c5ff4
TL
1280}
1281
55b93c32
TKD
1282#ifdef CONFIG_ARCH_OMAP2PLUS
1283
ecb2312f 1284#if defined(CONFIG_PM)
60a3437d 1285static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1286
2dc983c5 1287static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1288{
2dc983c5
TKD
1289 struct platform_device *pdev = to_platform_device(dev);
1290 struct gpio_bank *bank = platform_get_drvdata(pdev);
1291 u32 l1 = 0, l2 = 0;
1292 unsigned long flags;
68942edb 1293 u32 wake_low, wake_hi;
8865b9b6 1294
2dc983c5 1295 spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1296
1297 /*
1298 * Only edges can generate a wakeup event to the PRCM.
1299 *
1300 * Therefore, ensure any wake-up capable GPIOs have
1301 * edge-detection enabled before going idle to ensure a wakeup
1302 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1303 * NDA TRM 25.5.3.1)
1304 *
1305 * The normal values will be restored upon ->runtime_resume()
1306 * by writing back the values saved in bank->context.
1307 */
1308 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1309 if (wake_low)
661553b9 1310 writel_relaxed(wake_low | bank->context.fallingdetect,
68942edb
KH
1311 bank->base + bank->regs->fallingdetect);
1312 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1313 if (wake_hi)
661553b9 1314 writel_relaxed(wake_hi | bank->context.risingdetect,
68942edb
KH
1315 bank->base + bank->regs->risingdetect);
1316
b3c64bc3
KH
1317 if (!bank->enabled_non_wakeup_gpios)
1318 goto update_gpio_context_count;
1319
2dc983c5
TKD
1320 if (bank->power_mode != OFF_MODE) {
1321 bank->power_mode = 0;
41d87cbd 1322 goto update_gpio_context_count;
2dc983c5
TKD
1323 }
1324 /*
1325 * If going to OFF, remove triggering for all
1326 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1327 * generated. See OMAP2420 Errata item 1.101.
1328 */
661553b9 1329 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1330 bank->regs->datain);
c6f31c9e
TKD
1331 l1 = bank->context.fallingdetect;
1332 l2 = bank->context.risingdetect;
3f1686a9 1333
2dc983c5
TKD
1334 l1 &= ~bank->enabled_non_wakeup_gpios;
1335 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1336
661553b9
VK
1337 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1338 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1339
2dc983c5 1340 bank->workaround_enabled = true;
3f1686a9 1341
41d87cbd 1342update_gpio_context_count:
2dc983c5
TKD
1343 if (bank->get_context_loss_count)
1344 bank->context_loss_count =
60a3437d
TKD
1345 bank->get_context_loss_count(bank->dev);
1346
a0e827c6 1347 omap_gpio_dbck_disable(bank);
2dc983c5 1348 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1349
2dc983c5 1350 return 0;
3ac4fa99
JY
1351}
1352
352a2d5b
JH
1353static void omap_gpio_init_context(struct gpio_bank *p);
1354
2dc983c5 1355static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1356{
2dc983c5
TKD
1357 struct platform_device *pdev = to_platform_device(dev);
1358 struct gpio_bank *bank = platform_get_drvdata(pdev);
2dc983c5
TKD
1359 u32 l = 0, gen, gen0, gen1;
1360 unsigned long flags;
a2797bea 1361 int c;
8865b9b6 1362
2dc983c5 1363 spin_lock_irqsave(&bank->lock, flags);
352a2d5b
JH
1364
1365 /*
1366 * On the first resume during the probe, the context has not
1367 * been initialised and so initialise it now. Also initialise
1368 * the context loss count.
1369 */
1370 if (bank->loses_context && !bank->context_valid) {
1371 omap_gpio_init_context(bank);
1372
1373 if (bank->get_context_loss_count)
1374 bank->context_loss_count =
1375 bank->get_context_loss_count(bank->dev);
1376 }
1377
a0e827c6 1378 omap_gpio_dbck_enable(bank);
68942edb
KH
1379
1380 /*
1381 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1382 * GPIOs were set to edge trigger also in order to be able to
1383 * generate a PRCM wakeup. Here we restore the
1384 * pre-runtime_suspend() values for edge triggering.
1385 */
661553b9 1386 writel_relaxed(bank->context.fallingdetect,
68942edb 1387 bank->base + bank->regs->fallingdetect);
661553b9 1388 writel_relaxed(bank->context.risingdetect,
68942edb
KH
1389 bank->base + bank->regs->risingdetect);
1390
a2797bea
JH
1391 if (bank->loses_context) {
1392 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1393 omap_gpio_restore_context(bank);
1394 } else {
a2797bea
JH
1395 c = bank->get_context_loss_count(bank->dev);
1396 if (c != bank->context_loss_count) {
1397 omap_gpio_restore_context(bank);
1398 } else {
1399 spin_unlock_irqrestore(&bank->lock, flags);
1400 return 0;
1401 }
60a3437d 1402 }
2dc983c5 1403 }
43ffcd9a 1404
1b128703
TKD
1405 if (!bank->workaround_enabled) {
1406 spin_unlock_irqrestore(&bank->lock, flags);
1407 return 0;
1408 }
1409
661553b9 1410 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1411
2dc983c5
TKD
1412 /*
1413 * Check if any of the non-wakeup interrupt GPIOs have changed
1414 * state. If so, generate an IRQ by software. This is
1415 * horribly racy, but it's the best we can do to work around
1416 * this silicon bug.
1417 */
1418 l ^= bank->saved_datain;
1419 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1420
2dc983c5
TKD
1421 /*
1422 * No need to generate IRQs for the rising edge for gpio IRQs
1423 * configured with falling edge only; and vice versa.
1424 */
c6f31c9e 1425 gen0 = l & bank->context.fallingdetect;
2dc983c5 1426 gen0 &= bank->saved_datain;
82dbb9d3 1427
c6f31c9e 1428 gen1 = l & bank->context.risingdetect;
2dc983c5 1429 gen1 &= ~(bank->saved_datain);
82dbb9d3 1430
2dc983c5 1431 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1432 gen = l & (~(bank->context.fallingdetect) &
1433 ~(bank->context.risingdetect));
2dc983c5
TKD
1434 /* Consider all GPIO IRQs needed to be updated */
1435 gen |= gen0 | gen1;
82dbb9d3 1436
2dc983c5
TKD
1437 if (gen) {
1438 u32 old0, old1;
82dbb9d3 1439
661553b9
VK
1440 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1441 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1442
4e962e89 1443 if (!bank->regs->irqstatus_raw0) {
661553b9 1444 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1445 bank->regs->leveldetect0);
661553b9 1446 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1447 bank->regs->leveldetect1);
2dc983c5 1448 }
9ea14d8c 1449
4e962e89 1450 if (bank->regs->irqstatus_raw0) {
661553b9 1451 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1452 bank->regs->leveldetect0);
661553b9 1453 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1454 bank->regs->leveldetect1);
3ac4fa99 1455 }
661553b9
VK
1456 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1457 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1458 }
1459
1460 bank->workaround_enabled = false;
1461 spin_unlock_irqrestore(&bank->lock, flags);
1462
1463 return 0;
1464}
ecb2312f 1465#endif /* CONFIG_PM */
2dc983c5
TKD
1466
1467void omap2_gpio_prepare_for_idle(int pwr_mode)
1468{
1469 struct gpio_bank *bank;
1470
1471 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1472 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1473 continue;
1474
1475 bank->power_mode = pwr_mode;
1476
2dc983c5
TKD
1477 pm_runtime_put_sync_suspend(bank->dev);
1478 }
1479}
1480
1481void omap2_gpio_resume_after_idle(void)
1482{
1483 struct gpio_bank *bank;
1484
1485 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1486 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1487 continue;
1488
2dc983c5 1489 pm_runtime_get_sync(bank->dev);
3ac4fa99 1490 }
3ac4fa99
JY
1491}
1492
ecb2312f 1493#if defined(CONFIG_PM)
352a2d5b
JH
1494static void omap_gpio_init_context(struct gpio_bank *p)
1495{
1496 struct omap_gpio_reg_offs *regs = p->regs;
1497 void __iomem *base = p->base;
1498
661553b9
VK
1499 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1500 p->context.oe = readl_relaxed(base + regs->direction);
1501 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1502 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1503 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1504 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1505 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1506 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1507 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1508
1509 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1510 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1511 else
661553b9 1512 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1513
1514 p->context_valid = true;
1515}
1516
60a3437d 1517static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1518{
661553b9 1519 writel_relaxed(bank->context.wake_en,
ae10f233 1520 bank->base + bank->regs->wkup_en);
661553b9
VK
1521 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1522 writel_relaxed(bank->context.leveldetect0,
ae10f233 1523 bank->base + bank->regs->leveldetect0);
661553b9 1524 writel_relaxed(bank->context.leveldetect1,
ae10f233 1525 bank->base + bank->regs->leveldetect1);
661553b9 1526 writel_relaxed(bank->context.risingdetect,
ae10f233 1527 bank->base + bank->regs->risingdetect);
661553b9 1528 writel_relaxed(bank->context.fallingdetect,
ae10f233 1529 bank->base + bank->regs->fallingdetect);
f86bcc30 1530 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1531 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1532 bank->base + bank->regs->set_dataout);
1533 else
661553b9 1534 writel_relaxed(bank->context.dataout,
f86bcc30 1535 bank->base + bank->regs->dataout);
661553b9 1536 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1537
ae547354 1538 if (bank->dbck_enable_mask) {
661553b9 1539 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1540 bank->regs->debounce);
661553b9 1541 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1542 bank->base + bank->regs->debounce_en);
1543 }
ba805be5 1544
661553b9 1545 writel_relaxed(bank->context.irqenable1,
ba805be5 1546 bank->base + bank->regs->irqenable);
661553b9 1547 writel_relaxed(bank->context.irqenable2,
ba805be5 1548 bank->base + bank->regs->irqenable2);
40c670f0 1549}
ecb2312f 1550#endif /* CONFIG_PM */
55b93c32 1551#else
2dc983c5
TKD
1552#define omap_gpio_runtime_suspend NULL
1553#define omap_gpio_runtime_resume NULL
ea4a21a2 1554static inline void omap_gpio_init_context(struct gpio_bank *p) {}
40c670f0
RN
1555#endif
1556
55b93c32 1557static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1558 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1559 NULL)
55b93c32
TKD
1560};
1561
384ebe1c
BC
1562#if defined(CONFIG_OF)
1563static struct omap_gpio_reg_offs omap2_gpio_regs = {
1564 .revision = OMAP24XX_GPIO_REVISION,
1565 .direction = OMAP24XX_GPIO_OE,
1566 .datain = OMAP24XX_GPIO_DATAIN,
1567 .dataout = OMAP24XX_GPIO_DATAOUT,
1568 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1569 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1570 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1571 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1572 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1573 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1574 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1575 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1576 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1577 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1578 .ctrl = OMAP24XX_GPIO_CTRL,
1579 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1580 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1581 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1582 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1583 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1584};
1585
1586static struct omap_gpio_reg_offs omap4_gpio_regs = {
1587 .revision = OMAP4_GPIO_REVISION,
1588 .direction = OMAP4_GPIO_OE,
1589 .datain = OMAP4_GPIO_DATAIN,
1590 .dataout = OMAP4_GPIO_DATAOUT,
1591 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1592 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1593 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1594 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1595 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1596 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1597 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1598 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1599 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1600 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1601 .ctrl = OMAP4_GPIO_CTRL,
1602 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1603 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1604 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1605 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1606 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1607};
1608
e9a65bb6 1609static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1610 .regs = &omap2_gpio_regs,
1611 .bank_width = 32,
1612 .dbck_flag = false,
1613};
1614
e9a65bb6 1615static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1616 .regs = &omap2_gpio_regs,
1617 .bank_width = 32,
1618 .dbck_flag = true,
1619};
1620
e9a65bb6 1621static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1622 .regs = &omap4_gpio_regs,
1623 .bank_width = 32,
1624 .dbck_flag = true,
1625};
1626
1627static const struct of_device_id omap_gpio_match[] = {
1628 {
1629 .compatible = "ti,omap4-gpio",
1630 .data = &omap4_pdata,
1631 },
1632 {
1633 .compatible = "ti,omap3-gpio",
1634 .data = &omap3_pdata,
1635 },
1636 {
1637 .compatible = "ti,omap2-gpio",
1638 .data = &omap2_pdata,
1639 },
1640 { },
1641};
1642MODULE_DEVICE_TABLE(of, omap_gpio_match);
1643#endif
1644
77640aab
VC
1645static struct platform_driver omap_gpio_driver = {
1646 .probe = omap_gpio_probe,
1647 .driver = {
1648 .name = "omap_gpio",
55b93c32 1649 .pm = &gpio_pm_ops,
384ebe1c 1650 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1651 },
1652};
1653
5e1c5ff4 1654/*
77640aab
VC
1655 * gpio driver register needs to be done before
1656 * machine_init functions access gpio APIs.
1657 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1658 */
77640aab 1659static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1660{
77640aab 1661 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1662}
77640aab 1663postcore_initcall(omap_gpio_drv_reg);