Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/ebiederm...
[linux-2.6-block.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
b764a586 22#include <linux/cpu_pm.h>
96751fcb 23#include <linux/device.h>
77640aab 24#include <linux/pm_runtime.h>
55b93c32 25#include <linux/pm.h>
384ebe1c
BC
26#include <linux/of.h>
27#include <linux/of_device.h>
b7351b07 28#include <linux/gpio/driver.h>
9370084e 29#include <linux/bitops.h>
4b25408f 30#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 31
e85ec6c3 32#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
2dc983c5 33
b764a586 34#define OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER BIT(2)
ec0daae6 35
6d62e216
C
36struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
ae547354
NM
47 u32 debounce;
48 u32 debounce_en;
6d62e216
C
49};
50
ec0daae6
TL
51struct gpio_bank;
52
53struct gpio_omap_funcs {
54 void (*idle_enable_level_quirk)(struct gpio_bank *bank);
55 void (*idle_disable_level_quirk)(struct gpio_bank *bank);
56};
57
5e1c5ff4 58struct gpio_bank {
03e128ca 59 struct list_head node;
92105bb7 60 void __iomem *base;
30cefeac 61 int irq;
3ac4fa99
JY
62 u32 non_wakeup_gpios;
63 u32 enabled_non_wakeup_gpios;
6d62e216 64 struct gpio_regs context;
ec0daae6 65 struct gpio_omap_funcs funcs;
3ac4fa99 66 u32 saved_datain;
b144ff6f 67 u32 level_mask;
4318f36b 68 u32 toggle_mask;
4dbada2b 69 raw_spinlock_t lock;
450fa54c 70 raw_spinlock_t wa_lock;
52e31344 71 struct gpio_chip chip;
89db9482 72 struct clk *dbck;
b764a586
TL
73 struct notifier_block nb;
74 unsigned int is_suspended:1;
058af1ea 75 u32 mod_usage;
fa365e4d 76 u32 irq_usage;
8865b9b6 77 u32 dbck_enable_mask;
72f83af9 78 bool dbck_enabled;
d0d665a8 79 bool is_mpuio;
77640aab 80 bool dbck_flag;
0cde8d03 81 bool loses_context;
352a2d5b 82 bool context_valid;
5de62b86 83 int stride;
d5f46247 84 u32 width;
60a3437d 85 int context_loss_count;
2dc983c5 86 bool workaround_enabled;
ec0daae6 87 u32 quirks;
fa87931a 88
04ebcbd8 89 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
442af140
JK
90 void (*set_dataout_multiple)(struct gpio_bank *bank,
91 unsigned long *mask, unsigned long *bits);
60a3437d 92 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
93
94 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
95};
96
c8eef65a 97#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 98
fa365e4d 99#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 100#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 101
3d009c8c
TL
102static void omap_gpio_unmask_irq(struct irq_data *d);
103
a0e827c6 104static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 105{
fb655f57 106 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
d99f7aec 107 return gpiochip_get_data(chip);
25db711d
BC
108}
109
a0e827c6
JMC
110static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
111 int is_input)
5e1c5ff4 112{
92105bb7 113 void __iomem *reg = bank->base;
5e1c5ff4
TL
114 u32 l;
115
fa87931a 116 reg += bank->regs->direction;
661553b9 117 l = readl_relaxed(reg);
5e1c5ff4 118 if (is_input)
b1e9fec2 119 l |= BIT(gpio);
5e1c5ff4 120 else
b1e9fec2 121 l &= ~(BIT(gpio));
661553b9 122 writel_relaxed(l, reg);
41d87cbd 123 bank->context.oe = l;
5e1c5ff4
TL
124}
125
fa87931a
KH
126
127/* set data out value using dedicate set/clear register */
04ebcbd8 128static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
a0e827c6 129 int enable)
5e1c5ff4 130{
92105bb7 131 void __iomem *reg = bank->base;
04ebcbd8 132 u32 l = BIT(offset);
5e1c5ff4 133
2c836f7e 134 if (enable) {
fa87931a 135 reg += bank->regs->set_dataout;
2c836f7e
TKD
136 bank->context.dataout |= l;
137 } else {
fa87931a 138 reg += bank->regs->clr_dataout;
2c836f7e
TKD
139 bank->context.dataout &= ~l;
140 }
5e1c5ff4 141
661553b9 142 writel_relaxed(l, reg);
5e1c5ff4
TL
143}
144
fa87931a 145/* set data out value using mask register */
04ebcbd8 146static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
a0e827c6 147 int enable)
5e1c5ff4 148{
fa87931a 149 void __iomem *reg = bank->base + bank->regs->dataout;
04ebcbd8 150 u32 gpio_bit = BIT(offset);
fa87931a 151 u32 l;
5e1c5ff4 152
661553b9 153 l = readl_relaxed(reg);
fa87931a
KH
154 if (enable)
155 l |= gpio_bit;
156 else
157 l &= ~gpio_bit;
661553b9 158 writel_relaxed(l, reg);
41d87cbd 159 bank->context.dataout = l;
5e1c5ff4
TL
160}
161
a0e827c6 162static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 163{
fa87931a 164 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 165
b1e9fec2 166 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 167}
b37c45b8 168
a0e827c6 169static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 170{
fa87931a 171 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 172
b1e9fec2 173 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
174}
175
442af140
JK
176/* set multiple data out values using dedicate set/clear register */
177static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
178 unsigned long *mask,
179 unsigned long *bits)
180{
181 void __iomem *reg = bank->base;
182 u32 l;
183
184 l = *bits & *mask;
185 writel_relaxed(l, reg + bank->regs->set_dataout);
186 bank->context.dataout |= l;
187
188 l = ~*bits & *mask;
189 writel_relaxed(l, reg + bank->regs->clr_dataout);
190 bank->context.dataout &= ~l;
191}
192
193/* set multiple data out values using mask register */
194static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
195 unsigned long *mask,
196 unsigned long *bits)
197{
198 void __iomem *reg = bank->base + bank->regs->dataout;
199 u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
200
201 writel_relaxed(l, reg);
202 bank->context.dataout = l;
203}
204
205static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
206 unsigned long *mask)
207{
208 void __iomem *reg = bank->base + bank->regs->datain;
209
210 return readl_relaxed(reg) & *mask;
211}
212
213static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
214 unsigned long *mask)
215{
216 void __iomem *reg = bank->base + bank->regs->dataout;
217
218 return readl_relaxed(reg) & *mask;
219}
220
a0e827c6 221static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 222{
661553b9 223 int l = readl_relaxed(base + reg);
ece9528e 224
862ff640 225 if (set)
ece9528e
KH
226 l |= mask;
227 else
228 l &= ~mask;
229
661553b9 230 writel_relaxed(l, base + reg);
ece9528e 231}
92105bb7 232
a0e827c6 233static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
234{
235 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
5d9452e7 236 clk_enable(bank->dbck);
72f83af9 237 bank->dbck_enabled = true;
9e303f22 238
661553b9 239 writel_relaxed(bank->dbck_enable_mask,
9e303f22 240 bank->base + bank->regs->debounce_en);
72f83af9
TKD
241 }
242}
243
a0e827c6 244static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
245{
246 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
247 /*
248 * Disable debounce before cutting it's clock. If debounce is
249 * enabled but the clock is not, GPIO module seems to be unable
250 * to detect events and generate interrupts at least on OMAP3.
251 */
661553b9 252 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 253
5d9452e7 254 clk_disable(bank->dbck);
72f83af9
TKD
255 bank->dbck_enabled = false;
256 }
257}
258
168ef3d9 259/**
a0e827c6 260 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9 261 * @bank: the gpio bank we're acting upon
4a58d229 262 * @offset: the gpio number on this @bank
168ef3d9
FB
263 * @debounce: debounce time to use
264 *
e85ec6c3
GS
265 * OMAP's debounce time is in 31us steps
266 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
267 * so we need to convert and round up to the closest unit.
83977443
DR
268 *
269 * Return: 0 on success, negative error otherwise.
168ef3d9 270 */
83977443
DR
271static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
272 unsigned debounce)
168ef3d9 273{
9942da0e 274 void __iomem *reg;
168ef3d9
FB
275 u32 val;
276 u32 l;
e85ec6c3 277 bool enable = !!debounce;
168ef3d9 278
77640aab 279 if (!bank->dbck_flag)
83977443 280 return -ENOTSUPP;
77640aab 281
e85ec6c3
GS
282 if (enable) {
283 debounce = DIV_ROUND_UP(debounce, 31) - 1;
83977443
DR
284 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
285 return -EINVAL;
e85ec6c3 286 }
168ef3d9 287
4a58d229 288 l = BIT(offset);
168ef3d9 289
5d9452e7 290 clk_enable(bank->dbck);
9942da0e 291 reg = bank->base + bank->regs->debounce;
661553b9 292 writel_relaxed(debounce, reg);
168ef3d9 293
9942da0e 294 reg = bank->base + bank->regs->debounce_en;
661553b9 295 val = readl_relaxed(reg);
168ef3d9 296
e85ec6c3 297 if (enable)
168ef3d9 298 val |= l;
6fd9c421 299 else
168ef3d9 300 val &= ~l;
f7ec0b0b 301 bank->dbck_enable_mask = val;
168ef3d9 302
661553b9 303 writel_relaxed(val, reg);
5d9452e7 304 clk_disable(bank->dbck);
6fd9c421
TKD
305 /*
306 * Enable debounce clock per module.
307 * This call is mandatory because in omap_gpio_request() when
308 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
309 * runtime callbck fails to turn on dbck because dbck_enable_mask
310 * used within _gpio_dbck_enable() is still not initialized at
311 * that point. Therefore we have to enable dbck here.
312 */
a0e827c6 313 omap_gpio_dbck_enable(bank);
ae547354
NM
314 if (bank->dbck_enable_mask) {
315 bank->context.debounce = debounce;
316 bank->context.debounce_en = val;
317 }
83977443
DR
318
319 return 0;
168ef3d9
FB
320}
321
c9c55d92 322/**
a0e827c6 323 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92 324 * @bank: the gpio bank we're acting upon
4a58d229 325 * @offset: the gpio number on this @bank
c9c55d92
JH
326 *
327 * If a gpio is using debounce, then clear the debounce enable bit and if
328 * this is the only gpio in this bank using debounce, then clear the debounce
329 * time too. The debounce clock will also be disabled when calling this function
330 * if this is the only gpio in the bank using debounce.
331 */
4a58d229 332static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
c9c55d92 333{
4a58d229 334 u32 gpio_bit = BIT(offset);
c9c55d92
JH
335
336 if (!bank->dbck_flag)
337 return;
338
339 if (!(bank->dbck_enable_mask & gpio_bit))
340 return;
341
342 bank->dbck_enable_mask &= ~gpio_bit;
343 bank->context.debounce_en &= ~gpio_bit;
661553b9 344 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
345 bank->base + bank->regs->debounce_en);
346
347 if (!bank->dbck_enable_mask) {
348 bank->context.debounce = 0;
661553b9 349 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 350 bank->regs->debounce);
5d9452e7 351 clk_disable(bank->dbck);
c9c55d92
JH
352 bank->dbck_enabled = false;
353 }
354}
355
a0e827c6 356static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 357 unsigned trigger)
5e1c5ff4 358{
3ac4fa99 359 void __iomem *base = bank->base;
b1e9fec2 360 u32 gpio_bit = BIT(gpio);
92105bb7 361
a0e827c6
JMC
362 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
363 trigger & IRQ_TYPE_LEVEL_LOW);
364 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
365 trigger & IRQ_TYPE_LEVEL_HIGH);
366 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
367 trigger & IRQ_TYPE_EDGE_RISING);
368 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
369 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 370
41d87cbd 371 bank->context.leveldetect0 =
661553b9 372 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 373 bank->context.leveldetect1 =
661553b9 374 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 375 bank->context.risingdetect =
661553b9 376 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 377 bank->context.fallingdetect =
661553b9 378 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
379
380 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
00ded24c
TL
381 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
382 bank->context.wake_en =
383 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 384 }
5e571f38 385
55b220ca 386 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
387 if (!bank->regs->irqctrl) {
388 /* On omap24xx proceed only when valid GPIO bit is set */
389 if (bank->non_wakeup_gpios) {
390 if (!(bank->non_wakeup_gpios & gpio_bit))
391 goto exit;
392 }
393
699117a6
CW
394 /*
395 * Log the edge gpio and manually trigger the IRQ
396 * after resume if the input level changes
397 * to avoid irq lost during PER RET/OFF mode
398 * Applies for omap2 non-wakeup gpio and all omap3 gpios
399 */
400 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
401 bank->enabled_non_wakeup_gpios |= gpio_bit;
402 else
403 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
404 }
5eb3bb9c 405
5e571f38 406exit:
9ea14d8c 407 bank->level_mask =
661553b9
VK
408 readl_relaxed(bank->base + bank->regs->leveldetect0) |
409 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
410}
411
9198bcd3 412#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
413/*
414 * This only applies to chips that can't do both rising and falling edge
415 * detection at once. For all other chips, this function is a noop.
416 */
a0e827c6 417static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
418{
419 void __iomem *reg = bank->base;
420 u32 l = 0;
421
5e571f38 422 if (!bank->regs->irqctrl)
4318f36b 423 return;
5e571f38
TKD
424
425 reg += bank->regs->irqctrl;
4318f36b 426
661553b9 427 l = readl_relaxed(reg);
4318f36b 428 if ((l >> gpio) & 1)
b1e9fec2 429 l &= ~(BIT(gpio));
4318f36b 430 else
b1e9fec2 431 l |= BIT(gpio);
4318f36b 432
661553b9 433 writel_relaxed(l, reg);
4318f36b 434}
5e571f38 435#else
a0e827c6 436static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 437#endif
4318f36b 438
a0e827c6
JMC
439static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
440 unsigned trigger)
92105bb7
TL
441{
442 void __iomem *reg = bank->base;
5e571f38 443 void __iomem *base = bank->base;
92105bb7 444 u32 l = 0;
5e1c5ff4 445
5e571f38 446 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 447 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
448 } else if (bank->regs->irqctrl) {
449 reg += bank->regs->irqctrl;
450
661553b9 451 l = readl_relaxed(reg);
29501577 452 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 453 bank->toggle_mask |= BIT(gpio);
6cab4860 454 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 455 l |= BIT(gpio);
6cab4860 456 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 457 l &= ~(BIT(gpio));
92105bb7 458 else
5e571f38
TKD
459 return -EINVAL;
460
661553b9 461 writel_relaxed(l, reg);
5e571f38 462 } else if (bank->regs->edgectrl1) {
5e1c5ff4 463 if (gpio & 0x08)
5e571f38 464 reg += bank->regs->edgectrl2;
5e1c5ff4 465 else
5e571f38
TKD
466 reg += bank->regs->edgectrl1;
467
5e1c5ff4 468 gpio &= 0x07;
661553b9 469 l = readl_relaxed(reg);
5e1c5ff4 470 l &= ~(3 << (gpio << 1));
6cab4860 471 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 472 l |= 2 << (gpio << 1);
6cab4860 473 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 474 l |= BIT(gpio << 1);
5e571f38
TKD
475
476 /* Enable wake-up during idle for dynamic tick */
a0e827c6 477 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 478 bank->context.wake_en =
661553b9
VK
479 readl_relaxed(bank->base + bank->regs->wkup_en);
480 writel_relaxed(l, reg);
5e1c5ff4 481 }
92105bb7 482 return 0;
5e1c5ff4
TL
483}
484
a0e827c6 485static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
486{
487 if (bank->regs->pinctrl) {
488 void __iomem *reg = bank->base + bank->regs->pinctrl;
489
490 /* Claim the pin for MPU */
b1e9fec2 491 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
492 }
493
494 if (bank->regs->ctrl && !BANK_USED(bank)) {
495 void __iomem *reg = bank->base + bank->regs->ctrl;
496 u32 ctrl;
497
661553b9 498 ctrl = readl_relaxed(reg);
fac7fa16
JMC
499 /* Module is enabled, clocks are not gated */
500 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 501 writel_relaxed(ctrl, reg);
fac7fa16
JMC
502 bank->context.ctrl = ctrl;
503 }
504}
505
a0e827c6 506static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
507{
508 void __iomem *base = bank->base;
509
510 if (bank->regs->wkup_en &&
511 !LINE_USED(bank->mod_usage, offset) &&
512 !LINE_USED(bank->irq_usage, offset)) {
513 /* Disable wake-up during idle for dynamic tick */
a0e827c6 514 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 515 bank->context.wake_en =
661553b9 516 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
517 }
518
519 if (bank->regs->ctrl && !BANK_USED(bank)) {
520 void __iomem *reg = bank->base + bank->regs->ctrl;
521 u32 ctrl;
522
661553b9 523 ctrl = readl_relaxed(reg);
fac7fa16
JMC
524 /* Module is disabled, clocks are gated */
525 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 526 writel_relaxed(ctrl, reg);
fac7fa16
JMC
527 bank->context.ctrl = ctrl;
528 }
529}
530
b2b20045 531static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
fa365e4d
JMC
532{
533 void __iomem *reg = bank->base + bank->regs->direction;
534
b2b20045 535 return readl_relaxed(reg) & BIT(offset);
fa365e4d
JMC
536}
537
37e14ecf 538static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
3d009c8c
TL
539{
540 if (!LINE_USED(bank->mod_usage, offset)) {
541 omap_enable_gpio_module(bank, offset);
542 omap_set_gpio_direction(bank, offset, 1);
543 }
37e14ecf 544 bank->irq_usage |= BIT(offset);
3d009c8c
TL
545}
546
a0e827c6 547static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 548{
a0e827c6 549 struct gpio_bank *bank = omap_irq_data_get_bank(d);
92105bb7 550 int retval;
a6472533 551 unsigned long flags;
ea5fbe8d 552 unsigned offset = d->hwirq;
92105bb7 553
e5c56ed3 554 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 555 return -EINVAL;
e5c56ed3 556
9ea14d8c
TKD
557 if (!bank->regs->leveldetect0 &&
558 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
559 return -EINVAL;
560
4dbada2b 561 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 562 retval = omap_set_gpio_triggering(bank, offset, type);
977bd8a9 563 if (retval) {
627c89b4 564 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461 565 goto error;
977bd8a9 566 }
37e14ecf 567 omap_gpio_init_irq(bank, offset);
b2b20045 568 if (!omap_gpio_is_input(bank, offset)) {
4dbada2b 569 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461
GS
570 retval = -EINVAL;
571 goto error;
fac7fa16 572 }
4dbada2b 573 raw_spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
574
575 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
43ec2e43 576 irq_set_handler_locked(d, handle_level_irq);
672e302e 577 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
80ac93c2
GS
578 /*
579 * Edge IRQs are already cleared/acked in irq_handler and
580 * not need to be masked, as result handle_edge_irq()
581 * logic is excessed here and may cause lose of interrupts.
582 * So just use handle_simple_irq.
583 */
584 irq_set_handler_locked(d, handle_simple_irq);
672e302e 585
1562e461
GS
586 return 0;
587
588error:
92105bb7 589 return retval;
5e1c5ff4
TL
590}
591
a0e827c6 592static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 593{
92105bb7 594 void __iomem *reg = bank->base;
5e1c5ff4 595
eef4bec7 596 reg += bank->regs->irqstatus;
661553b9 597 writel_relaxed(gpio_mask, reg);
bee7930f
HD
598
599 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
600 if (bank->regs->irqstatus2) {
601 reg = bank->base + bank->regs->irqstatus2;
661553b9 602 writel_relaxed(gpio_mask, reg);
eef4bec7 603 }
bedfd154
RQ
604
605 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 606 readl_relaxed(reg);
5e1c5ff4
TL
607}
608
9943f261
GS
609static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
610 unsigned offset)
5e1c5ff4 611{
9943f261 612 omap_clear_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
613}
614
a0e827c6 615static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
616{
617 void __iomem *reg = bank->base;
99c47707 618 u32 l;
b1e9fec2 619 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 620
28f3b5a0 621 reg += bank->regs->irqenable;
661553b9 622 l = readl_relaxed(reg);
28f3b5a0 623 if (bank->regs->irqenable_inv)
99c47707
ID
624 l = ~l;
625 l &= mask;
626 return l;
ea6dedd7
ID
627}
628
a0e827c6 629static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 630{
92105bb7 631 void __iomem *reg = bank->base;
5e1c5ff4
TL
632 u32 l;
633
28f3b5a0
KH
634 if (bank->regs->set_irqenable) {
635 reg += bank->regs->set_irqenable;
636 l = gpio_mask;
2a900eb7 637 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
638 } else {
639 reg += bank->regs->irqenable;
661553b9 640 l = readl_relaxed(reg);
28f3b5a0
KH
641 if (bank->regs->irqenable_inv)
642 l &= ~gpio_mask;
5e1c5ff4
TL
643 else
644 l |= gpio_mask;
2a900eb7 645 bank->context.irqenable1 = l;
28f3b5a0
KH
646 }
647
661553b9 648 writel_relaxed(l, reg);
28f3b5a0
KH
649}
650
a0e827c6 651static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
652{
653 void __iomem *reg = bank->base;
654 u32 l;
655
656 if (bank->regs->clr_irqenable) {
657 reg += bank->regs->clr_irqenable;
5e1c5ff4 658 l = gpio_mask;
2a900eb7 659 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
660 } else {
661 reg += bank->regs->irqenable;
661553b9 662 l = readl_relaxed(reg);
28f3b5a0 663 if (bank->regs->irqenable_inv)
56739a69 664 l |= gpio_mask;
92105bb7 665 else
28f3b5a0 666 l &= ~gpio_mask;
2a900eb7 667 bank->context.irqenable1 = l;
5e1c5ff4 668 }
28f3b5a0 669
661553b9 670 writel_relaxed(l, reg);
5e1c5ff4
TL
671}
672
9943f261
GS
673static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
674 unsigned offset, int enable)
5e1c5ff4 675{
8276536c 676 if (enable)
9943f261 677 omap_enable_gpio_irqbank(bank, BIT(offset));
8276536c 678 else
9943f261 679 omap_disable_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
680}
681
92105bb7 682/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 683static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 684{
a0e827c6 685 struct gpio_bank *bank = omap_irq_data_get_bank(d);
450fa54c 686
0c0451e7 687 return irq_set_irq_wake(bank->irq, enable);
92105bb7
TL
688}
689
3ff164e1 690static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 691{
d99f7aec 692 struct gpio_bank *bank = gpiochip_get_data(chip);
a6472533 693 unsigned long flags;
52e31344 694
46748073 695 pm_runtime_get_sync(chip->parent);
92105bb7 696
4dbada2b 697 raw_spin_lock_irqsave(&bank->lock, flags);
c3518172 698 omap_enable_gpio_module(bank, offset);
b1e9fec2 699 bank->mod_usage |= BIT(offset);
4dbada2b 700 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
701
702 return 0;
703}
704
3ff164e1 705static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 706{
d99f7aec 707 struct gpio_bank *bank = gpiochip_get_data(chip);
a6472533 708 unsigned long flags;
5e1c5ff4 709
4dbada2b 710 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 711 bank->mod_usage &= ~(BIT(offset));
5f982c70
GS
712 if (!LINE_USED(bank->irq_usage, offset)) {
713 omap_set_gpio_direction(bank, offset, 1);
714 omap_clear_gpio_debounce(bank, offset);
715 }
a0e827c6 716 omap_disable_gpio_module(bank, offset);
4dbada2b 717 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 718
46748073 719 pm_runtime_put(chip->parent);
5e1c5ff4
TL
720}
721
722/*
723 * We need to unmask the GPIO bank interrupt as soon as possible to
724 * avoid missing GPIO interrupts for other lines in the bank.
725 * Then we need to mask-read-clear-unmask the triggered GPIO lines
726 * in the bank to avoid missing nested interrupts for a GPIO line.
727 * If we wait to unmask individual GPIO lines in the bank after the
728 * line's interrupt handler has been run, we may miss some nested
729 * interrupts.
730 */
450fa54c 731static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
5e1c5ff4 732{
92105bb7 733 void __iomem *isr_reg = NULL;
80ac93c2 734 u32 enabled, isr, level_mask;
3513cdec 735 unsigned int bit;
450fa54c
GS
736 struct gpio_bank *bank = gpiobank;
737 unsigned long wa_lock_flags;
235f1eb1 738 unsigned long lock_flags;
5e1c5ff4 739
eef4bec7 740 isr_reg = bank->base + bank->regs->irqstatus;
b1cc4c55
EK
741 if (WARN_ON(!isr_reg))
742 goto exit;
743
5284521a
TL
744 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
745 "gpio irq%i while runtime suspended?\n", irq))
746 return IRQ_NONE;
450fa54c 747
e83507b7 748 while (1) {
235f1eb1
GS
749 raw_spin_lock_irqsave(&bank->lock, lock_flags);
750
a0e827c6 751 enabled = omap_get_gpio_irqbank_mask(bank);
80ac93c2 752 isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 753
9ea14d8c 754 if (bank->level_mask)
b144ff6f 755 level_mask = bank->level_mask & enabled;
80ac93c2
GS
756 else
757 level_mask = 0;
6e60e79a
TL
758
759 /* clear edge sensitive interrupts before handler(s) are
760 called so that we don't miss any interrupt occurred while
761 executing them */
80ac93c2
GS
762 if (isr & ~level_mask)
763 omap_clear_gpio_irqbank(bank, isr & ~level_mask);
6e60e79a 764
235f1eb1
GS
765 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
766
92105bb7
TL
767 if (!isr)
768 break;
769
3513cdec
JH
770 while (isr) {
771 bit = __ffs(isr);
b1e9fec2 772 isr &= ~(BIT(bit));
25db711d 773
235f1eb1 774 raw_spin_lock_irqsave(&bank->lock, lock_flags);
4318f36b
CM
775 /*
776 * Some chips can't respond to both rising and falling
777 * at the same time. If this irq was requested with
778 * both flags, we need to flip the ICR data for the IRQ
779 * to respond to the IRQ for the opposite direction.
780 * This will be indicated in the bank toggle_mask.
781 */
b1e9fec2 782 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 783 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 784
235f1eb1
GS
785 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
786
450fa54c
GS
787 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
788
f0fbe7bc 789 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
fb655f57 790 bit));
450fa54c
GS
791
792 raw_spin_unlock_irqrestore(&bank->wa_lock,
793 wa_lock_flags);
92105bb7 794 }
1a8bfa1e 795 }
b1cc4c55 796exit:
450fa54c 797 return IRQ_HANDLED;
5e1c5ff4
TL
798}
799
3d009c8c
TL
800static unsigned int omap_gpio_irq_startup(struct irq_data *d)
801{
802 struct gpio_bank *bank = omap_irq_data_get_bank(d);
3d009c8c 803 unsigned long flags;
37e14ecf 804 unsigned offset = d->hwirq;
3d009c8c 805
4dbada2b 806 raw_spin_lock_irqsave(&bank->lock, flags);
121dcb76
GS
807
808 if (!LINE_USED(bank->mod_usage, offset))
809 omap_set_gpio_direction(bank, offset, 1);
810 else if (!omap_gpio_is_input(bank, offset))
811 goto err;
812 omap_enable_gpio_module(bank, offset);
813 bank->irq_usage |= BIT(offset);
814
4dbada2b 815 raw_spin_unlock_irqrestore(&bank->lock, flags);
3d009c8c
TL
816 omap_gpio_unmask_irq(d);
817
818 return 0;
121dcb76 819err:
4dbada2b 820 raw_spin_unlock_irqrestore(&bank->lock, flags);
121dcb76 821 return -EINVAL;
3d009c8c
TL
822}
823
a0e827c6 824static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 825{
a0e827c6 826 struct gpio_bank *bank = omap_irq_data_get_bank(d);
85ec7b97 827 unsigned long flags;
9943f261 828 unsigned offset = d->hwirq;
4196dd6b 829
4dbada2b 830 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 831 bank->irq_usage &= ~(BIT(offset));
6e96c1b5
GS
832 omap_set_gpio_irqenable(bank, offset, 0);
833 omap_clear_gpio_irqstatus(bank, offset);
834 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
835 if (!LINE_USED(bank->mod_usage, offset))
836 omap_clear_gpio_debounce(bank, offset);
a0e827c6 837 omap_disable_gpio_module(bank, offset);
4dbada2b 838 raw_spin_unlock_irqrestore(&bank->lock, flags);
aca82d1c
GS
839}
840
841static void omap_gpio_irq_bus_lock(struct irq_data *data)
842{
843 struct gpio_bank *bank = omap_irq_data_get_bank(data);
844
46748073 845 pm_runtime_get_sync(bank->chip.parent);
aca82d1c
GS
846}
847
848static void gpio_irq_bus_sync_unlock(struct irq_data *data)
849{
850 struct gpio_bank *bank = omap_irq_data_get_bank(data);
fac7fa16 851
46748073 852 pm_runtime_put(bank->chip.parent);
4196dd6b
TL
853}
854
a0e827c6 855static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 856{
a0e827c6 857 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 858 unsigned offset = d->hwirq;
5e1c5ff4 859
9943f261 860 omap_clear_gpio_irqstatus(bank, offset);
5e1c5ff4
TL
861}
862
a0e827c6 863static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 864{
a0e827c6 865 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 866 unsigned offset = d->hwirq;
85ec7b97 867 unsigned long flags;
5e1c5ff4 868
4dbada2b 869 raw_spin_lock_irqsave(&bank->lock, flags);
9943f261
GS
870 omap_set_gpio_irqenable(bank, offset, 0);
871 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
4dbada2b 872 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
873}
874
a0e827c6 875static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 876{
a0e827c6 877 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 878 unsigned offset = d->hwirq;
8c04a176 879 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 880 unsigned long flags;
55b6019a 881
4dbada2b 882 raw_spin_lock_irqsave(&bank->lock, flags);
55b6019a 883 if (trigger)
9943f261 884 omap_set_gpio_triggering(bank, offset, trigger);
b144ff6f
KH
885
886 /* For level-triggered GPIOs, the clearing must be done after
887 * the HW source is cleared, thus after the handler has run */
9943f261
GS
888 if (bank->level_mask & BIT(offset)) {
889 omap_set_gpio_irqenable(bank, offset, 0);
890 omap_clear_gpio_irqstatus(bank, offset);
b144ff6f 891 }
5e1c5ff4 892
9943f261 893 omap_set_gpio_irqenable(bank, offset, 1);
4dbada2b 894 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
895}
896
ec0daae6
TL
897/*
898 * Only edges can generate a wakeup event to the PRCM.
899 *
900 * Therefore, ensure any wake-up capable GPIOs have
901 * edge-detection enabled before going idle to ensure a wakeup
902 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
903 * NDA TRM 25.5.3.1)
904 *
905 * The normal values will be restored upon ->runtime_resume()
906 * by writing back the values saved in bank->context.
907 */
908static void __maybe_unused
909omap2_gpio_enable_level_quirk(struct gpio_bank *bank)
910{
911 u32 wake_low, wake_hi;
912
913 /* Enable additional edge detection for level gpios for idle */
914 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
915 if (wake_low)
916 writel_relaxed(wake_low | bank->context.fallingdetect,
917 bank->base + bank->regs->fallingdetect);
918
919 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
920 if (wake_hi)
921 writel_relaxed(wake_hi | bank->context.risingdetect,
922 bank->base + bank->regs->risingdetect);
923}
924
925static void __maybe_unused
926omap2_gpio_disable_level_quirk(struct gpio_bank *bank)
927{
928 /* Disable edge detection for level gpios after idle */
929 writel_relaxed(bank->context.fallingdetect,
930 bank->base + bank->regs->fallingdetect);
931 writel_relaxed(bank->context.risingdetect,
932 bank->base + bank->regs->risingdetect);
933}
934
e5c56ed3
DB
935/*---------------------------------------------------------------------*/
936
79ee031f 937static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 938{
a3f4f728 939 struct gpio_bank *bank = dev_get_drvdata(dev);
5de62b86
TL
940 void __iomem *mask_reg = bank->base +
941 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 942 unsigned long flags;
11a78b79 943
4dbada2b 944 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 945 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
4dbada2b 946 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
947
948 return 0;
949}
950
79ee031f 951static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 952{
a3f4f728 953 struct gpio_bank *bank = dev_get_drvdata(dev);
5de62b86
TL
954 void __iomem *mask_reg = bank->base +
955 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 956 unsigned long flags;
11a78b79 957
4dbada2b 958 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 959 writel_relaxed(bank->context.wake_en, mask_reg);
4dbada2b 960 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
961
962 return 0;
963}
964
47145210 965static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
966 .suspend_noirq = omap_mpuio_suspend_noirq,
967 .resume_noirq = omap_mpuio_resume_noirq,
968};
969
3c437ffd 970/* use platform_driver for this. */
11a78b79 971static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
972 .driver = {
973 .name = "mpuio",
79ee031f 974 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
975 },
976};
977
978static struct platform_device omap_mpuio_device = {
979 .name = "mpuio",
980 .id = -1,
981 .dev = {
982 .driver = &omap_mpuio_driver.driver,
983 }
984 /* could list the /proc/iomem resources */
985};
986
a0e827c6 987static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 988{
77640aab 989 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 990
11a78b79
DB
991 if (platform_driver_register(&omap_mpuio_driver) == 0)
992 (void) platform_device_register(&omap_mpuio_device);
993}
994
e5c56ed3 995/*---------------------------------------------------------------------*/
5e1c5ff4 996
a0e827c6 997static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
998{
999 struct gpio_bank *bank;
1000 unsigned long flags;
1001 void __iomem *reg;
1002 int dir;
1003
d99f7aec 1004 bank = gpiochip_get_data(chip);
9370084e 1005 reg = bank->base + bank->regs->direction;
4dbada2b 1006 raw_spin_lock_irqsave(&bank->lock, flags);
9370084e 1007 dir = !!(readl_relaxed(reg) & BIT(offset));
4dbada2b 1008 raw_spin_unlock_irqrestore(&bank->lock, flags);
9370084e
YY
1009 return dir;
1010}
1011
a0e827c6 1012static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
1013{
1014 struct gpio_bank *bank;
1015 unsigned long flags;
1016
d99f7aec 1017 bank = gpiochip_get_data(chip);
4dbada2b 1018 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 1019 omap_set_gpio_direction(bank, offset, 1);
4dbada2b 1020 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
1021 return 0;
1022}
1023
a0e827c6 1024static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 1025{
b37c45b8 1026 struct gpio_bank *bank;
b37c45b8 1027
d99f7aec 1028 bank = gpiochip_get_data(chip);
b37c45b8 1029
b2b20045 1030 if (omap_gpio_is_input(bank, offset))
a0e827c6 1031 return omap_get_gpio_datain(bank, offset);
b37c45b8 1032 else
a0e827c6 1033 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
1034}
1035
a0e827c6 1036static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1037{
1038 struct gpio_bank *bank;
1039 unsigned long flags;
1040
d99f7aec 1041 bank = gpiochip_get_data(chip);
4dbada2b 1042 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 1043 bank->set_dataout(bank, offset, value);
a0e827c6 1044 omap_set_gpio_direction(bank, offset, 0);
4dbada2b 1045 raw_spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 1046 return 0;
52e31344
DB
1047}
1048
442af140
JK
1049static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
1050 unsigned long *bits)
1051{
1052 struct gpio_bank *bank = gpiochip_get_data(chip);
1053 void __iomem *reg = bank->base + bank->regs->direction;
1054 unsigned long in = readl_relaxed(reg), l;
1055
1056 *bits = 0;
1057
1058 l = in & *mask;
1059 if (l)
1060 *bits |= omap_get_gpio_datain_multiple(bank, &l);
1061
1062 l = ~in & *mask;
1063 if (l)
1064 *bits |= omap_get_gpio_dataout_multiple(bank, &l);
1065
1066 return 0;
1067}
1068
a0e827c6
JMC
1069static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1070 unsigned debounce)
168ef3d9
FB
1071{
1072 struct gpio_bank *bank;
1073 unsigned long flags;
83977443 1074 int ret;
168ef3d9 1075
d99f7aec 1076 bank = gpiochip_get_data(chip);
77640aab 1077
4dbada2b 1078 raw_spin_lock_irqsave(&bank->lock, flags);
83977443 1079 ret = omap2_set_gpio_debounce(bank, offset, debounce);
4dbada2b 1080 raw_spin_unlock_irqrestore(&bank->lock, flags);
168ef3d9 1081
83977443
DR
1082 if (ret)
1083 dev_info(chip->parent,
1084 "Could not set line %u debounce to %u microseconds (%d)",
1085 offset, debounce, ret);
1086
1087 return ret;
168ef3d9
FB
1088}
1089
2956b5d9
MW
1090static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
1091 unsigned long config)
1092{
1093 u32 debounce;
1094
1095 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1096 return -ENOTSUPP;
1097
1098 debounce = pinconf_to_config_argument(config);
1099 return omap_gpio_debounce(chip, offset, debounce);
1100}
1101
a0e827c6 1102static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1103{
1104 struct gpio_bank *bank;
1105 unsigned long flags;
1106
d99f7aec 1107 bank = gpiochip_get_data(chip);
4dbada2b 1108 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 1109 bank->set_dataout(bank, offset, value);
4dbada2b 1110 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
1111}
1112
442af140
JK
1113static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
1114 unsigned long *bits)
1115{
1116 struct gpio_bank *bank = gpiochip_get_data(chip);
1117 unsigned long flags;
1118
1119 raw_spin_lock_irqsave(&bank->lock, flags);
1120 bank->set_dataout_multiple(bank, mask, bits);
1121 raw_spin_unlock_irqrestore(&bank->lock, flags);
1122}
1123
52e31344
DB
1124/*---------------------------------------------------------------------*/
1125
e4b2ae7a 1126static void omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1127{
e5ff4440 1128 static bool called;
9f7065da
TL
1129 u32 rev;
1130
e5ff4440 1131 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1132 return;
1133
661553b9 1134 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1135 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1136 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1137
1138 called = true;
9f7065da
TL
1139}
1140
03e128ca 1141static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1142{
ab985f0f
TKD
1143 void __iomem *base = bank->base;
1144 u32 l = 0xffffffff;
2fae7fbe 1145
ab985f0f
TKD
1146 if (bank->width == 16)
1147 l = 0xffff;
1148
d0d665a8 1149 if (bank->is_mpuio) {
661553b9 1150 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1151 return;
2fae7fbe 1152 }
ab985f0f 1153
a0e827c6
JMC
1154 omap_gpio_rmw(base, bank->regs->irqenable, l,
1155 bank->regs->irqenable_inv);
1156 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1157 !bank->regs->irqenable_inv);
ab985f0f 1158 if (bank->regs->debounce_en)
661553b9 1159 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1160
2dc983c5 1161 /* Save OE default value (0xffffffff) in the context */
661553b9 1162 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1163 /* Initialize interface clk ungated, module enabled */
1164 if (bank->regs->ctrl)
661553b9 1165 writel_relaxed(0, base + bank->regs->ctrl);
2fae7fbe
VC
1166}
1167
46824e22 1168static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
2fae7fbe 1169{
81930328 1170 struct gpio_irq_chip *irq;
2fae7fbe 1171 static int gpio;
088413bc 1172 const char *label;
fb655f57 1173 int irq_base = 0;
6ef7f385 1174 int ret;
2fae7fbe 1175
2fae7fbe
VC
1176 /*
1177 * REVISIT eventually switch from OMAP-specific gpio structs
1178 * over to the generic ones
1179 */
1180 bank->chip.request = omap_gpio_request;
1181 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1182 bank->chip.get_direction = omap_gpio_get_direction;
1183 bank->chip.direction_input = omap_gpio_input;
1184 bank->chip.get = omap_gpio_get;
442af140 1185 bank->chip.get_multiple = omap_gpio_get_multiple;
a0e827c6 1186 bank->chip.direction_output = omap_gpio_output;
2956b5d9 1187 bank->chip.set_config = omap_gpio_set_config;
a0e827c6 1188 bank->chip.set = omap_gpio_set;
442af140 1189 bank->chip.set_multiple = omap_gpio_set_multiple;
d0d665a8 1190 if (bank->is_mpuio) {
2fae7fbe 1191 bank->chip.label = "mpuio";
6ed87c5b 1192 if (bank->regs->wkup_en)
58383c78 1193 bank->chip.parent = &omap_mpuio_device.dev;
2fae7fbe
VC
1194 bank->chip.base = OMAP_MPUIO(0);
1195 } else {
088413bc
LW
1196 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1197 gpio, gpio + bank->width - 1);
1198 if (!label)
1199 return -ENOMEM;
1200 bank->chip.label = label;
2fae7fbe 1201 bank->chip.base = gpio;
2fae7fbe 1202 }
d5f46247 1203 bank->chip.ngpio = bank->width;
2fae7fbe 1204
fb655f57
JMC
1205#ifdef CONFIG_ARCH_OMAP1
1206 /*
1207 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1208 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1209 */
2ed36f30
BG
1210 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1211 -1, 0, bank->width, 0);
fb655f57 1212 if (irq_base < 0) {
7b1e5dc8 1213 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
fb655f57
JMC
1214 return -ENODEV;
1215 }
1216#endif
1217
d2d05c65
TL
1218 /* MPUIO is a bit different, reading IRQ status clears it */
1219 if (bank->is_mpuio) {
1220 irqc->irq_ack = dummy_irq_chip.irq_ack;
d2d05c65
TL
1221 if (!bank->regs->wkup_en)
1222 irqc->irq_set_wake = NULL;
1223 }
1224
81930328
GS
1225 irq = &bank->chip.irq;
1226 irq->chip = irqc;
1227 irq->handler = handle_bad_irq;
1228 irq->default_type = IRQ_TYPE_NONE;
1229 irq->num_parents = 1;
1230 irq->parents = &bank->irq;
1231 irq->first = irq_base;
fb655f57 1232
81930328 1233 ret = gpiochip_add_data(&bank->chip, bank);
fb655f57 1234 if (ret) {
7b1e5dc8 1235 dev_err(bank->chip.parent,
81930328
GS
1236 "Could not register gpio chip %d\n", ret);
1237 return ret;
fb655f57
JMC
1238 }
1239
7b1e5dc8
GS
1240 ret = devm_request_irq(bank->chip.parent, bank->irq,
1241 omap_gpio_irq_handler,
1242 0, dev_name(bank->chip.parent), bank);
450fa54c
GS
1243 if (ret)
1244 gpiochip_remove(&bank->chip);
1245
81930328
GS
1246 if (!bank->is_mpuio)
1247 gpio += bank->width;
1248
450fa54c 1249 return ret;
2fae7fbe
VC
1250}
1251
b764a586
TL
1252static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context);
1253static void omap_gpio_unidle(struct gpio_bank *bank);
1254
1255static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1256 unsigned long cmd, void *v)
1257{
1258 struct gpio_bank *bank;
b764a586
TL
1259 unsigned long flags;
1260
1261 bank = container_of(nb, struct gpio_bank, nb);
b764a586
TL
1262
1263 raw_spin_lock_irqsave(&bank->lock, flags);
1264 switch (cmd) {
1265 case CPU_CLUSTER_PM_ENTER:
1266 if (bank->is_suspended)
1267 break;
1268 omap_gpio_idle(bank, true);
1269 break;
1270 case CPU_CLUSTER_PM_ENTER_FAILED:
1271 case CPU_CLUSTER_PM_EXIT:
1272 if (bank->is_suspended)
1273 break;
1274 omap_gpio_unidle(bank);
1275 break;
1276 }
1277 raw_spin_unlock_irqrestore(&bank->lock, flags);
1278
1279 return NOTIFY_OK;
1280}
1281
384ebe1c
BC
1282static const struct of_device_id omap_gpio_match[];
1283
3836309d 1284static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1285{
862ff640 1286 struct device *dev = &pdev->dev;
384ebe1c
BC
1287 struct device_node *node = dev->of_node;
1288 const struct of_device_id *match;
f6817a2c 1289 const struct omap_gpio_platform_data *pdata;
77640aab 1290 struct resource *res;
5e1c5ff4 1291 struct gpio_bank *bank;
46824e22 1292 struct irq_chip *irqc;
6ef7f385 1293 int ret;
5e1c5ff4 1294
384ebe1c
BC
1295 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1296
e56aee18 1297 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1298 if (!pdata)
96751fcb 1299 return -EINVAL;
5492fb1a 1300
f97364c9 1301 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
9117d40b 1302 if (!bank)
96751fcb 1303 return -ENOMEM;
92105bb7 1304
46824e22
NM
1305 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1306 if (!irqc)
1307 return -ENOMEM;
1308
3d009c8c 1309 irqc->irq_startup = omap_gpio_irq_startup,
46824e22
NM
1310 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1311 irqc->irq_ack = omap_gpio_ack_irq,
1312 irqc->irq_mask = omap_gpio_mask_irq,
1313 irqc->irq_unmask = omap_gpio_unmask_irq,
1314 irqc->irq_set_type = omap_gpio_irq_type,
1315 irqc->irq_set_wake = omap_gpio_wake_enable,
aca82d1c
GS
1316 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1317 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
46824e22 1318 irqc->name = dev_name(&pdev->dev);
0c0451e7 1319 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
46748073 1320 irqc->parent_device = dev;
46824e22 1321
89d18e3a
GS
1322 bank->irq = platform_get_irq(pdev, 0);
1323 if (bank->irq <= 0) {
1324 if (!bank->irq)
1325 bank->irq = -ENXIO;
1326 if (bank->irq != -EPROBE_DEFER)
1327 dev_err(dev,
1328 "can't get irq resource ret=%d\n", bank->irq);
1329 return bank->irq;
44169075 1330 }
5e1c5ff4 1331
58383c78 1332 bank->chip.parent = dev;
c23837ce 1333 bank->chip.owner = THIS_MODULE;
77640aab 1334 bank->dbck_flag = pdata->dbck_flag;
ec0daae6 1335 bank->quirks = pdata->quirks;
5de62b86 1336 bank->stride = pdata->bank_stride;
d5f46247 1337 bank->width = pdata->bank_width;
d0d665a8 1338 bank->is_mpuio = pdata->is_mpuio;
803a2434 1339 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1340 bank->regs = pdata->regs;
384ebe1c
BC
1341#ifdef CONFIG_OF_GPIO
1342 bank->chip.of_node = of_node_get(node);
1343#endif
ec0daae6 1344
a2797bea
JH
1345 if (node) {
1346 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1347 bank->loses_context = true;
1348 } else {
1349 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1350
1351 if (bank->loses_context)
1352 bank->get_context_loss_count =
1353 pdata->get_context_loss_count;
384ebe1c
BC
1354 }
1355
442af140 1356 if (bank->regs->set_dataout && bank->regs->clr_dataout) {
a0e827c6 1357 bank->set_dataout = omap_set_gpio_dataout_reg;
442af140
JK
1358 bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
1359 } else {
a0e827c6 1360 bank->set_dataout = omap_set_gpio_dataout_mask;
442af140
JK
1361 bank->set_dataout_multiple =
1362 omap_set_gpio_dataout_mask_multiple;
1363 }
9f7065da 1364
00ded24c 1365 if (bank->quirks & OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER) {
ec0daae6
TL
1366 bank->funcs.idle_enable_level_quirk =
1367 omap2_gpio_enable_level_quirk;
1368 bank->funcs.idle_disable_level_quirk =
1369 omap2_gpio_disable_level_quirk;
1370 }
1371
4dbada2b 1372 raw_spin_lock_init(&bank->lock);
450fa54c 1373 raw_spin_lock_init(&bank->wa_lock);
9f7065da 1374
77640aab
VC
1375 /* Static mapping, never released */
1376 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1377 bank->base = devm_ioremap_resource(dev, res);
1378 if (IS_ERR(bank->base)) {
717f70e3 1379 return PTR_ERR(bank->base);
5e1c5ff4
TL
1380 }
1381
5d9452e7 1382 if (bank->dbck_flag) {
7b1e5dc8 1383 bank->dbck = devm_clk_get(dev, "dbclk");
5d9452e7 1384 if (IS_ERR(bank->dbck)) {
7b1e5dc8 1385 dev_err(dev,
5d9452e7
GS
1386 "Could not get gpio dbck. Disable debounce\n");
1387 bank->dbck_flag = false;
1388 } else {
1389 clk_prepare(bank->dbck);
1390 }
1391 }
1392
065cd795
TKD
1393 platform_set_drvdata(pdev, bank);
1394
7b1e5dc8 1395 pm_runtime_enable(dev);
7b1e5dc8 1396 pm_runtime_get_sync(dev);
77640aab 1397
d0d665a8 1398 if (bank->is_mpuio)
a0e827c6 1399 omap_mpuio_init(bank);
ab985f0f 1400
03e128ca 1401 omap_gpio_mod_init(bank);
6ef7f385 1402
46824e22 1403 ret = omap_gpio_chip_init(bank, irqc);
5e606abe 1404 if (ret) {
7b1e5dc8
GS
1405 pm_runtime_put_sync(dev);
1406 pm_runtime_disable(dev);
e2c3c196
AY
1407 if (bank->dbck_flag)
1408 clk_unprepare(bank->dbck);
6ef7f385 1409 return ret;
5e606abe 1410 }
6ef7f385 1411
9a748053 1412 omap_gpio_show_rev(bank);
9f7065da 1413
b764a586
TL
1414 if (bank->funcs.idle_enable_level_quirk &&
1415 bank->funcs.idle_disable_level_quirk) {
1416 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1417 cpu_pm_register_notifier(&bank->nb);
1418 }
1419
7b1e5dc8 1420 pm_runtime_put(dev);
55b93c32 1421
879fe324 1422 return 0;
5e1c5ff4
TL
1423}
1424
cac089f9
TL
1425static int omap_gpio_remove(struct platform_device *pdev)
1426{
1427 struct gpio_bank *bank = platform_get_drvdata(pdev);
1428
b764a586
TL
1429 if (bank->nb.notifier_call)
1430 cpu_pm_unregister_notifier(&bank->nb);
cac089f9
TL
1431 list_del(&bank->node);
1432 gpiochip_remove(&bank->chip);
7b1e5dc8 1433 pm_runtime_disable(&pdev->dev);
5d9452e7
GS
1434 if (bank->dbck_flag)
1435 clk_unprepare(bank->dbck);
cac089f9
TL
1436
1437 return 0;
1438}
1439
60a3437d 1440static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1441
b764a586 1442static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
3ac4fa99 1443{
b764a586 1444 struct device *dev = bank->chip.parent;
2dc983c5 1445 u32 l1 = 0, l2 = 0;
68942edb 1446
ec0daae6
TL
1447 if (bank->funcs.idle_enable_level_quirk)
1448 bank->funcs.idle_enable_level_quirk(bank);
68942edb 1449
b3c64bc3
KH
1450 if (!bank->enabled_non_wakeup_gpios)
1451 goto update_gpio_context_count;
1452
b764a586 1453 if (!may_lose_context)
41d87cbd 1454 goto update_gpio_context_count;
b764a586 1455
2dc983c5
TKD
1456 /*
1457 * If going to OFF, remove triggering for all
1458 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1459 * generated. See OMAP2420 Errata item 1.101.
1460 */
661553b9 1461 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1462 bank->regs->datain);
c6f31c9e
TKD
1463 l1 = bank->context.fallingdetect;
1464 l2 = bank->context.risingdetect;
3f1686a9 1465
2dc983c5
TKD
1466 l1 &= ~bank->enabled_non_wakeup_gpios;
1467 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1468
661553b9
VK
1469 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1470 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1471
2dc983c5 1472 bank->workaround_enabled = true;
3f1686a9 1473
41d87cbd 1474update_gpio_context_count:
2dc983c5
TKD
1475 if (bank->get_context_loss_count)
1476 bank->context_loss_count =
7b1e5dc8 1477 bank->get_context_loss_count(dev);
60a3437d 1478
a0e827c6 1479 omap_gpio_dbck_disable(bank);
3ac4fa99
JY
1480}
1481
352a2d5b
JH
1482static void omap_gpio_init_context(struct gpio_bank *p);
1483
b764a586 1484static void omap_gpio_unidle(struct gpio_bank *bank)
3ac4fa99 1485{
b764a586 1486 struct device *dev = bank->chip.parent;
2dc983c5 1487 u32 l = 0, gen, gen0, gen1;
a2797bea 1488 int c;
8865b9b6 1489
352a2d5b
JH
1490 /*
1491 * On the first resume during the probe, the context has not
1492 * been initialised and so initialise it now. Also initialise
1493 * the context loss count.
1494 */
1495 if (bank->loses_context && !bank->context_valid) {
1496 omap_gpio_init_context(bank);
1497
1498 if (bank->get_context_loss_count)
1499 bank->context_loss_count =
7b1e5dc8 1500 bank->get_context_loss_count(dev);
352a2d5b
JH
1501 }
1502
a0e827c6 1503 omap_gpio_dbck_enable(bank);
68942edb 1504
ec0daae6
TL
1505 if (bank->funcs.idle_disable_level_quirk)
1506 bank->funcs.idle_disable_level_quirk(bank);
68942edb 1507
a2797bea
JH
1508 if (bank->loses_context) {
1509 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1510 omap_gpio_restore_context(bank);
1511 } else {
7b1e5dc8 1512 c = bank->get_context_loss_count(dev);
a2797bea
JH
1513 if (c != bank->context_loss_count) {
1514 omap_gpio_restore_context(bank);
1515 } else {
b764a586 1516 return;
a2797bea 1517 }
60a3437d 1518 }
2dc983c5 1519 }
43ffcd9a 1520
b764a586
TL
1521 if (!bank->workaround_enabled)
1522 return;
1b128703 1523
661553b9 1524 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1525
2dc983c5
TKD
1526 /*
1527 * Check if any of the non-wakeup interrupt GPIOs have changed
1528 * state. If so, generate an IRQ by software. This is
1529 * horribly racy, but it's the best we can do to work around
1530 * this silicon bug.
1531 */
1532 l ^= bank->saved_datain;
1533 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1534
2dc983c5
TKD
1535 /*
1536 * No need to generate IRQs for the rising edge for gpio IRQs
1537 * configured with falling edge only; and vice versa.
1538 */
c6f31c9e 1539 gen0 = l & bank->context.fallingdetect;
2dc983c5 1540 gen0 &= bank->saved_datain;
82dbb9d3 1541
c6f31c9e 1542 gen1 = l & bank->context.risingdetect;
2dc983c5 1543 gen1 &= ~(bank->saved_datain);
82dbb9d3 1544
2dc983c5 1545 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1546 gen = l & (~(bank->context.fallingdetect) &
1547 ~(bank->context.risingdetect));
2dc983c5
TKD
1548 /* Consider all GPIO IRQs needed to be updated */
1549 gen |= gen0 | gen1;
82dbb9d3 1550
2dc983c5
TKD
1551 if (gen) {
1552 u32 old0, old1;
82dbb9d3 1553
661553b9
VK
1554 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1555 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1556
4e962e89 1557 if (!bank->regs->irqstatus_raw0) {
661553b9 1558 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1559 bank->regs->leveldetect0);
661553b9 1560 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1561 bank->regs->leveldetect1);
2dc983c5 1562 }
9ea14d8c 1563
4e962e89 1564 if (bank->regs->irqstatus_raw0) {
661553b9 1565 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1566 bank->regs->leveldetect0);
661553b9 1567 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1568 bank->regs->leveldetect1);
3ac4fa99 1569 }
661553b9
VK
1570 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1571 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1572 }
1573
1574 bank->workaround_enabled = false;
2dc983c5 1575}
2dc983c5 1576
352a2d5b
JH
1577static void omap_gpio_init_context(struct gpio_bank *p)
1578{
1579 struct omap_gpio_reg_offs *regs = p->regs;
1580 void __iomem *base = p->base;
1581
661553b9
VK
1582 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1583 p->context.oe = readl_relaxed(base + regs->direction);
1584 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1585 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1586 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1587 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1588 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1589 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1590 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1591
1592 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1593 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1594 else
661553b9 1595 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1596
1597 p->context_valid = true;
1598}
1599
60a3437d 1600static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1601{
661553b9 1602 writel_relaxed(bank->context.wake_en,
ae10f233 1603 bank->base + bank->regs->wkup_en);
661553b9
VK
1604 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1605 writel_relaxed(bank->context.leveldetect0,
ae10f233 1606 bank->base + bank->regs->leveldetect0);
661553b9 1607 writel_relaxed(bank->context.leveldetect1,
ae10f233 1608 bank->base + bank->regs->leveldetect1);
661553b9 1609 writel_relaxed(bank->context.risingdetect,
ae10f233 1610 bank->base + bank->regs->risingdetect);
661553b9 1611 writel_relaxed(bank->context.fallingdetect,
ae10f233 1612 bank->base + bank->regs->fallingdetect);
f86bcc30 1613 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1614 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1615 bank->base + bank->regs->set_dataout);
1616 else
661553b9 1617 writel_relaxed(bank->context.dataout,
f86bcc30 1618 bank->base + bank->regs->dataout);
661553b9 1619 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1620
ae547354 1621 if (bank->dbck_enable_mask) {
661553b9 1622 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1623 bank->regs->debounce);
661553b9 1624 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1625 bank->base + bank->regs->debounce_en);
1626 }
ba805be5 1627
661553b9 1628 writel_relaxed(bank->context.irqenable1,
ba805be5 1629 bank->base + bank->regs->irqenable);
661553b9 1630 writel_relaxed(bank->context.irqenable2,
ba805be5 1631 bank->base + bank->regs->irqenable2);
40c670f0 1632}
40c670f0 1633
b764a586
TL
1634static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1635{
a3f4f728 1636 struct gpio_bank *bank = dev_get_drvdata(dev);
b764a586
TL
1637 unsigned long flags;
1638 int error = 0;
1639
1640 raw_spin_lock_irqsave(&bank->lock, flags);
1641 /* Must be idled only by CPU_CLUSTER_PM_ENTER? */
1642 if (bank->irq_usage) {
1643 error = -EBUSY;
1644 goto unlock;
1645 }
1646 omap_gpio_idle(bank, true);
1647 bank->is_suspended = true;
1648unlock:
1649 raw_spin_unlock_irqrestore(&bank->lock, flags);
1650
1651 return error;
1652}
1653
1654static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1655{
a3f4f728 1656 struct gpio_bank *bank = dev_get_drvdata(dev);
b764a586
TL
1657 unsigned long flags;
1658 int error = 0;
1659
1660 raw_spin_lock_irqsave(&bank->lock, flags);
1661 /* Must be unidled only by CPU_CLUSTER_PM_ENTER? */
1662 if (bank->irq_usage) {
1663 error = -EBUSY;
1664 goto unlock;
1665 }
1666 omap_gpio_unidle(bank);
1667 bank->is_suspended = false;
1668unlock:
1669 raw_spin_unlock_irqrestore(&bank->lock, flags);
1670
1671 return error;
1672}
1673
1674#ifdef CONFIG_ARCH_OMAP2PLUS
55b93c32 1675static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1676 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1677 NULL)
55b93c32 1678};
b764a586
TL
1679#else
1680static const struct dev_pm_ops gpio_pm_ops;
1681#endif /* CONFIG_ARCH_OMAP2PLUS */
55b93c32 1682
384ebe1c
BC
1683#if defined(CONFIG_OF)
1684static struct omap_gpio_reg_offs omap2_gpio_regs = {
1685 .revision = OMAP24XX_GPIO_REVISION,
1686 .direction = OMAP24XX_GPIO_OE,
1687 .datain = OMAP24XX_GPIO_DATAIN,
1688 .dataout = OMAP24XX_GPIO_DATAOUT,
1689 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1690 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1691 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1692 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1693 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1694 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1695 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1696 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1697 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1698 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1699 .ctrl = OMAP24XX_GPIO_CTRL,
1700 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1701 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1702 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1703 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1704 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1705};
1706
1707static struct omap_gpio_reg_offs omap4_gpio_regs = {
1708 .revision = OMAP4_GPIO_REVISION,
1709 .direction = OMAP4_GPIO_OE,
1710 .datain = OMAP4_GPIO_DATAIN,
1711 .dataout = OMAP4_GPIO_DATAOUT,
1712 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1713 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1714 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1715 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1716 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1717 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1718 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1719 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1720 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1721 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1722 .ctrl = OMAP4_GPIO_CTRL,
1723 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1724 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1725 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1726 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1727 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1728};
1729
b764a586
TL
1730/*
1731 * Note that omap2 does not currently support idle modes with context loss so
1732 * no need to add OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER quirk flag to save
1733 * and restore context.
1734 */
e9a65bb6 1735static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1736 .regs = &omap2_gpio_regs,
1737 .bank_width = 32,
1738 .dbck_flag = false,
1739};
1740
e9a65bb6 1741static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1742 .regs = &omap2_gpio_regs,
1743 .bank_width = 32,
1744 .dbck_flag = true,
b764a586 1745 .quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
384ebe1c
BC
1746};
1747
e9a65bb6 1748static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1749 .regs = &omap4_gpio_regs,
1750 .bank_width = 32,
1751 .dbck_flag = true,
00ded24c 1752 .quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
384ebe1c
BC
1753};
1754
1755static const struct of_device_id omap_gpio_match[] = {
1756 {
1757 .compatible = "ti,omap4-gpio",
1758 .data = &omap4_pdata,
1759 },
1760 {
1761 .compatible = "ti,omap3-gpio",
1762 .data = &omap3_pdata,
1763 },
1764 {
1765 .compatible = "ti,omap2-gpio",
1766 .data = &omap2_pdata,
1767 },
1768 { },
1769};
1770MODULE_DEVICE_TABLE(of, omap_gpio_match);
1771#endif
1772
77640aab
VC
1773static struct platform_driver omap_gpio_driver = {
1774 .probe = omap_gpio_probe,
cac089f9 1775 .remove = omap_gpio_remove,
77640aab
VC
1776 .driver = {
1777 .name = "omap_gpio",
55b93c32 1778 .pm = &gpio_pm_ops,
384ebe1c 1779 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1780 },
1781};
1782
5e1c5ff4 1783/*
77640aab
VC
1784 * gpio driver register needs to be done before
1785 * machine_init functions access gpio APIs.
1786 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1787 */
77640aab 1788static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1789{
77640aab 1790 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1791}
77640aab 1792postcore_initcall(omap_gpio_drv_reg);
cac089f9
TL
1793
1794static void __exit omap_gpio_exit(void)
1795{
1796 platform_driver_unregister(&omap_gpio_driver);
1797}
1798module_exit(omap_gpio_exit);
1799
1800MODULE_DESCRIPTION("omap gpio driver");
1801MODULE_ALIAS("platform:gpio-omap");
1802MODULE_LICENSE("GPL v2");