Merge tag 'probes-fixes-v6.16-rc6' of git://git.kernel.org/pub/scm/linux/kernel/git...
[linux-2.6-block.git] / drivers / gpio / gpio-davinci.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
3d9edf09
VB
2/*
3 * TI DaVinci GPIO Support
4 *
dce1115b 5 * Copyright (c) 2006-2007 David Brownell
3d9edf09 6 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
3d9edf09 7 */
79b73ff9 8
7220c43a 9#include <linux/gpio/driver.h>
3d9edf09
VB
10#include <linux/errno.h>
11#include <linux/kernel.h>
3d9edf09
VB
12#include <linux/clk.h>
13#include <linux/err.h>
14#include <linux/io.h>
118150f2 15#include <linux/irq.h>
9211ff31 16#include <linux/irqdomain.h>
c770844c 17#include <linux/module.h>
3c87d7c8 18#include <linux/pinctrl/consumer.h>
118150f2 19#include <linux/platform_device.h>
03a975cb 20#include <linux/property.h>
0d978eb7 21#include <linux/irqchip/chained_irq.h>
79b73ff9 22#include <linux/spinlock.h>
0651a730 23#include <linux/pm_runtime.h>
79b73ff9 24
79b73ff9
AD
25#define MAX_REGS_BANKS 5
26#define MAX_INT_PER_BANK 32
3d9edf09 27
c12f415a
CC
28struct davinci_gpio_regs {
29 u32 dir;
30 u32 out_data;
31 u32 set_data;
32 u32 clr_data;
33 u32 in_data;
34 u32 set_rising;
35 u32 clr_rising;
36 u32 set_falling;
37 u32 clr_falling;
38 u32 intstat;
39};
40
0c6feb07
GS
41typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
42
131a10a3
PA
43#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
44
b8d44293 45static void __iomem *gpio_base;
8f7cf8c6 46static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
3d9edf09 47
79b73ff9
AD
48struct davinci_gpio_irq_data {
49 void __iomem *regs;
50 struct davinci_gpio_controller *chip;
51 int bank_num;
52};
53
54struct davinci_gpio_controller {
55 struct gpio_chip chip;
56 struct irq_domain *irq_domain;
57 /* Serialize access to GPIO registers */
58 spinlock_t lock;
59 void __iomem *regs[MAX_REGS_BANKS];
60 int gpio_unbanked;
61 int irqs[MAX_INT_PER_BANK];
0651a730
DT
62 struct davinci_gpio_regs context[MAX_REGS_BANKS];
63 u32 binten_context;
79b73ff9
AD
64};
65
66static inline u32 __gpio_mask(unsigned gpio)
67{
68 return 1 << (gpio % 32);
69}
70
eb3744a2 71static int davinci_gpio_irq_setup(struct platform_device *pdev);
dce1115b
DB
72
73/*--------------------------------------------------------------------------*/
74
5b3a05ca 75/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
ba4a984e
CC
76static inline int __davinci_direction(struct gpio_chip *chip,
77 unsigned offset, bool out, int value)
3d9edf09 78{
72a1ca2c 79 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
b5cf3fd8 80 struct davinci_gpio_regs __iomem *g;
b27b6d03 81 unsigned long flags;
dce1115b 82 u32 temp;
b5cf3fd8
K
83 int bank = offset / 32;
84 u32 mask = __gpio_mask(offset);
3d9edf09 85
b5cf3fd8 86 g = d->regs[bank];
b27b6d03 87 spin_lock_irqsave(&d->lock, flags);
388291c3 88 temp = readl_relaxed(&g->dir);
ba4a984e
CC
89 if (out) {
90 temp &= ~mask;
388291c3 91 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
ba4a984e
CC
92 } else {
93 temp |= mask;
94 }
388291c3 95 writel_relaxed(temp, &g->dir);
b27b6d03 96 spin_unlock_irqrestore(&d->lock, flags);
3d9edf09 97
dce1115b
DB
98 return 0;
99}
3d9edf09 100
ba4a984e
CC
101static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
102{
103 return __davinci_direction(chip, offset, false, 0);
104}
105
106static int
107davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
108{
109 return __davinci_direction(chip, offset, true, value);
110}
111
3d9edf09
VB
112/*
113 * Read the pin's value (works even if it's set up as output);
114 * returns zero/nonzero.
115 *
116 * Note that changes are synched to the GPIO clock, so reading values back
117 * right after you've set them may give old values.
118 */
dce1115b 119static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
3d9edf09 120{
72a1ca2c 121 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
b5cf3fd8
K
122 struct davinci_gpio_regs __iomem *g;
123 int bank = offset / 32;
3d9edf09 124
b5cf3fd8
K
125 g = d->regs[bank];
126
127 return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
3d9edf09 128}
3d9edf09 129
dce1115b
DB
130/*
131 * Assuming the pin is muxed as a gpio output, set its output value.
132 */
f01436c2 133static int
dce1115b 134davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
3d9edf09 135{
72a1ca2c 136 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
b5cf3fd8
K
137 struct davinci_gpio_regs __iomem *g;
138 int bank = offset / 32;
3d9edf09 139
b5cf3fd8
K
140 g = d->regs[bank];
141
142 writel_relaxed(__gpio_mask(offset),
143 value ? &g->set_data : &g->clr_data);
f01436c2
BG
144
145 return 0;
dce1115b
DB
146}
147
118150f2 148static int davinci_gpio_probe(struct platform_device *pdev)
dce1115b 149{
c809e37a 150 int bank, i, ret = 0;
d29e741c 151 unsigned int ngpio, nbank, nirq, gpio_unbanked;
118150f2 152 struct davinci_gpio_controller *chips;
118150f2 153 struct device *dev = &pdev->dev;
c770844c 154
a994955c
MG
155 /*
156 * The gpio banks conceptually expose a segmented bitmap,
474dad54
DB
157 * and "ngpio" is one more than the largest zero-based
158 * bit index that's valid.
159 */
5dfdcd9e 160 ret = device_property_read_u32(dev, "ti,ngpio", &ngpio);
d29e741c
BG
161 if (ret)
162 return dev_err_probe(dev, ret, "Failed to get the number of GPIOs\n");
163 if (ngpio == 0)
164 return dev_err_probe(dev, -EINVAL, "How many GPIOs?\n");
474dad54 165
eb3744a2
K
166 /*
167 * If there are unbanked interrupts then the number of
168 * interrupts is equal to number of gpios else all are banked so
169 * number of interrupts is equal to number of banks(each with 16 gpios)
170 */
5dfdcd9e
BG
171 ret = device_property_read_u32(dev, "ti,davinci-gpio-unbanked",
172 &gpio_unbanked);
d29e741c
BG
173 if (ret)
174 return dev_err_probe(dev, ret, "Failed to get the unbanked GPIOs property\n");
175
176 if (gpio_unbanked)
177 nirq = gpio_unbanked;
eb3744a2
K
178 else
179 nirq = DIV_ROUND_UP(ngpio, 16);
180
7aa9b96e
AM
181 if (nirq > MAX_INT_PER_BANK) {
182 dev_err(dev, "Too many IRQs!\n");
183 return -EINVAL;
184 }
185
c809e37a 186 chips = devm_kzalloc(dev, sizeof(*chips), GFP_KERNEL);
9ea9363c 187 if (!chips)
b8d44293 188 return -ENOMEM;
118150f2 189
fa7569c8 190 gpio_base = devm_platform_ioremap_resource(pdev, 0);
118150f2
KS
191 if (IS_ERR(gpio_base))
192 return PTR_ERR(gpio_base);
b8d44293 193
eb3744a2
K
194 for (i = 0; i < nirq; i++) {
195 chips->irqs[i] = platform_get_irq(pdev, i);
33b78b5f 196 if (chips->irqs[i] < 0)
73561d28 197 return chips->irqs[i];
c1d013a7
K
198 }
199
587f7a69 200 chips->chip.label = dev_name(dev);
dce1115b 201
b5cf3fd8
K
202 chips->chip.direction_input = davinci_direction_in;
203 chips->chip.get = davinci_gpio_get;
204 chips->chip.direction_output = davinci_direction_out;
f01436c2 205 chips->chip.set_rv = davinci_gpio_set;
dce1115b 206
b5cf3fd8 207 chips->chip.ngpio = ngpio;
d29e741c 208 chips->chip.base = -1;
dce1115b 209
c770844c 210#ifdef CONFIG_OF_GPIO
b5cf3fd8 211 chips->chip.parent = dev;
f0254b51
TR
212 chips->chip.request = gpiochip_generic_request;
213 chips->chip.free = gpiochip_generic_free;
c770844c 214#endif
b5cf3fd8 215 spin_lock_init(&chips->lock);
dce1115b 216
d29e741c
BG
217 chips->gpio_unbanked = gpio_unbanked;
218
c809e37a
AD
219 nbank = DIV_ROUND_UP(ngpio, 32);
220 for (bank = 0; bank < nbank; bank++)
b5cf3fd8 221 chips->regs[bank] = gpio_base + offset_array[bank];
3d9edf09 222
8327e1ba
K
223 ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
224 if (ret)
587f7a69 225 return ret;
8327e1ba 226
118150f2 227 platform_set_drvdata(pdev, chips);
eb3744a2 228 ret = davinci_gpio_irq_setup(pdev);
5e7a0ce7 229 if (ret)
587f7a69 230 return ret;
5e7a0ce7 231
3d9edf09
VB
232 return 0;
233}
3d9edf09 234
dce1115b 235/*--------------------------------------------------------------------------*/
3d9edf09
VB
236/*
237 * We expect irqs will normally be set up as input pins, but they can also be
238 * used as output pins ... which is convenient for testing.
239 *
474dad54 240 * NOTE: The first few GPIOs also have direct INTC hookups in addition
7a36071e 241 * to their GPIOBNK0 irq, with a bit less overhead.
3d9edf09 242 *
474dad54 243 * All those INTC hookups (direct, plus several IRQ banks) can also
3d9edf09
VB
244 * serve as EDMA event triggers.
245 */
246
3360d41f 247static void gpio_irq_mask(struct irq_data *d)
3d9edf09 248{
62be72bd
PF
249 struct davinci_gpio_controller *chips = irq_data_get_irq_chip_data(d);
250 irq_hw_number_t hwirq = irqd_to_hwirq(d);
251 struct davinci_gpio_regs __iomem *g = chips->regs[hwirq / 32];
36c05519 252 uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
3d9edf09 253
388291c3
LP
254 writel_relaxed(mask, &g->clr_falling);
255 writel_relaxed(mask, &g->clr_rising);
3f50bb31
PF
256
257 gpiochip_disable_irq(&chips->chip, hwirq);
3d9edf09
VB
258}
259
3360d41f 260static void gpio_irq_unmask(struct irq_data *d)
3d9edf09 261{
62be72bd
PF
262 struct davinci_gpio_controller *chips = irq_data_get_irq_chip_data(d);
263 irq_hw_number_t hwirq = irqd_to_hwirq(d);
264 struct davinci_gpio_regs __iomem *g = chips->regs[hwirq / 32];
36c05519 265 uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
5093aec8 266 unsigned status = irqd_get_trigger_type(d);
3d9edf09 267
3f50bb31
PF
268 gpiochip_enable_irq(&chips->chip, hwirq);
269
df4aab46
DB
270 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
271 if (!status)
272 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
273
274 if (status & IRQ_TYPE_EDGE_FALLING)
388291c3 275 writel_relaxed(mask, &g->set_falling);
df4aab46 276 if (status & IRQ_TYPE_EDGE_RISING)
388291c3 277 writel_relaxed(mask, &g->set_rising);
3d9edf09
VB
278}
279
23265442 280static int gpio_irq_type(struct irq_data *d, unsigned trigger)
3d9edf09 281{
3d9edf09
VB
282 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
283 return -EINVAL;
284
3d9edf09
VB
285 return 0;
286}
287
3f50bb31 288static const struct irq_chip gpio_irqchip = {
3d9edf09 289 .name = "GPIO",
3360d41f
EG
290 .irq_unmask = gpio_irq_unmask,
291 .irq_mask = gpio_irq_mask,
23265442 292 .irq_set_type = gpio_irq_type,
3f50bb31
PF
293 .flags = IRQCHIP_IMMUTABLE | IRQCHIP_SET_TYPE_MASKED | IRQCHIP_SKIP_SET_WAKE,
294 GPIOCHIP_IRQ_RESOURCE_HELPERS,
3d9edf09
VB
295};
296
bd0b9ac4 297static void gpio_irq_handler(struct irq_desc *desc)
3d9edf09 298{
74164016 299 struct davinci_gpio_regs __iomem *g;
3d9edf09 300 u32 mask = 0xffff;
b5cf3fd8 301 int bank_num;
f299bb95 302 struct davinci_gpio_controller *d;
b5cf3fd8 303 struct davinci_gpio_irq_data *irqdata;
3d9edf09 304
b5cf3fd8
K
305 irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
306 bank_num = irqdata->bank_num;
307 g = irqdata->regs;
308 d = irqdata->chip;
74164016 309
3d9edf09 310 /* we only care about one bank */
b5cf3fd8 311 if ((bank_num % 2) == 1)
3d9edf09
VB
312 mask <<= 16;
313
314 /* temporarily mask (level sensitive) parent IRQ */
0d978eb7 315 chained_irq_enter(irq_desc_get_chip(desc), desc);
3d9edf09
VB
316 while (1) {
317 u32 status;
9211ff31 318 int bit;
b5cf3fd8 319 irq_hw_number_t hw_irq;
3d9edf09
VB
320
321 /* ack any irqs */
388291c3 322 status = readl_relaxed(&g->intstat) & mask;
3d9edf09
VB
323 if (!status)
324 break;
388291c3 325 writel_relaxed(status, &g->intstat);
3d9edf09
VB
326
327 /* now demux them to the right lowlevel handler */
f299bb95 328
3d9edf09 329 while (status) {
9211ff31
LP
330 bit = __ffs(status);
331 status &= ~BIT(bit);
b5cf3fd8
K
332 /* Max number of gpios per controller is 144 so
333 * hw_irq will be in [0..143]
334 */
335 hw_irq = (bank_num / 2) * 32 + bit;
336
dbd1c54f 337 generic_handle_domain_irq(d->irq_domain, hw_irq);
3d9edf09
VB
338 }
339 }
0d978eb7 340 chained_irq_exit(irq_desc_get_chip(desc), desc);
3d9edf09
VB
341 /* now it may re-trigger */
342}
343
7a36071e
DB
344static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
345{
72a1ca2c 346 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
7a36071e 347
6075a8b2 348 if (d->irq_domain)
b5cf3fd8 349 return irq_create_mapping(d->irq_domain, offset);
6075a8b2
GS
350 else
351 return -ENXIO;
7a36071e
DB
352}
353
354static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
355{
72a1ca2c 356 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
7a36071e 357
131a10a3
PA
358 /*
359 * NOTE: we assume for now that only irqs in the first gpio_chip
7a36071e
DB
360 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
361 */
34af1ab4 362 if (offset < d->gpio_unbanked)
eb3744a2 363 return d->irqs[offset];
7a36071e
DB
364 else
365 return -ENODEV;
366}
367
ab2dde99 368static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
7a36071e 369{
ab2dde99
SN
370 struct davinci_gpio_controller *d;
371 struct davinci_gpio_regs __iomem *g;
eb3744a2 372 u32 mask, i;
ab2dde99 373
c16edb8b 374 d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
7f8e2a85 375 g = (struct davinci_gpio_regs __iomem *)d->regs[0];
eb3744a2
K
376 for (i = 0; i < MAX_INT_PER_BANK; i++)
377 if (data->irq == d->irqs[i])
378 break;
379
380 if (i == MAX_INT_PER_BANK)
381 return -EINVAL;
382
383 mask = __gpio_mask(i);
7a36071e
DB
384
385 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
386 return -EINVAL;
387
388291c3 388 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
7a36071e 389 ? &g->set_falling : &g->clr_falling);
388291c3 390 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
7a36071e
DB
391 ? &g->set_rising : &g->clr_rising);
392
393 return 0;
394}
395
9211ff31
LP
396static int
397davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
398 irq_hw_number_t hw)
399{
8f7cf8c6
K
400 struct davinci_gpio_controller *chips =
401 (struct davinci_gpio_controller *)d->host_data;
9211ff31
LP
402
403 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
404 "davinci_gpio");
405 irq_set_irq_type(irq, IRQ_TYPE_NONE);
62be72bd 406 irq_set_chip_data(irq, (__force void *)chips);
36c05519 407 irq_set_handler_data(irq, (void *)(uintptr_t)__gpio_mask(hw));
9211ff31
LP
408
409 return 0;
410}
411
412static const struct irq_domain_ops davinci_gpio_irq_ops = {
413 .map = davinci_gpio_irq_map,
414 .xlate = irq_domain_xlate_onetwocell,
415};
416
0c6feb07
GS
417static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
418{
419 static struct irq_chip_type gpio_unbanked;
420
ccdbddfe 421 gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
0c6feb07
GS
422
423 return &gpio_unbanked.chip;
424};
425
426static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
427{
428 static struct irq_chip gpio_unbanked;
429
430 gpio_unbanked = *irq_get_chip(irq);
431 return &gpio_unbanked;
432};
433
434static const struct of_device_id davinci_gpio_ids[];
435
3d9edf09 436/*
474dad54
DB
437 * NOTE: for suspend/resume, probably best to make a platform_device with
438 * suspend_late/resume_resume calls hooking into results of the set_wake()
3d9edf09
VB
439 * calls ... so if no gpios are wakeup events the clock can be disabled,
440 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
474dad54 441 * (dm6446) can be set appropriately for GPIOV33 pins.
3d9edf09
VB
442 */
443
eb3744a2 444static int davinci_gpio_irq_setup(struct platform_device *pdev)
3d9edf09 445{
58c0f5aa
AS
446 unsigned gpio, bank;
447 int irq;
3d9edf09 448 struct clk *clk;
474dad54 449 u32 binten = 0;
c1d013a7 450 unsigned ngpio;
118150f2 451 struct device *dev = &pdev->dev;
118150f2 452 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
118150f2 453 struct davinci_gpio_regs __iomem *g;
6075a8b2 454 struct irq_domain *irq_domain = NULL;
0c6feb07 455 struct irq_chip *irq_chip;
b5cf3fd8 456 struct davinci_gpio_irq_data *irqdata;
0c6feb07
GS
457 gpio_get_irq_chip_cb_t gpio_get_irq_chip;
458
459 /*
460 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
461 */
462 gpio_get_irq_chip = davinci_gpio_get_irq_chip;
03a975cb
RH
463 if (dev->of_node)
464 gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)device_get_match_data(dev);
a994955c 465
d29e741c 466 ngpio = chips->chip.ngpio;
3d9edf09 467
d14f6f40 468 clk = devm_clk_get_enabled(dev, "gpio");
3d9edf09 469 if (IS_ERR(clk)) {
1a9ef909 470 dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
474dad54 471 return PTR_ERR(clk);
3d9edf09 472 }
eb3744a2 473
5a431e50 474 if (!chips->gpio_unbanked) {
a1a3c2d5 475 irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
6075a8b2
GS
476 if (irq < 0) {
477 dev_err(dev, "Couldn't allocate IRQ numbers\n");
478 return irq;
479 }
9211ff31 480
9cf19f06
JSS
481 irq_domain = irq_domain_create_legacy(of_fwnode_handle(dev->of_node), ngpio, irq, 0,
482 &davinci_gpio_irq_ops, chips);
6075a8b2
GS
483 if (!irq_domain) {
484 dev_err(dev, "Couldn't register an IRQ domain\n");
485 return -ENODEV;
486 }
9211ff31
LP
487 }
488
131a10a3 489 /*
029d14e9 490 * Arrange gpiod_to_irq() support, handling either direct IRQs or
7a36071e
DB
491 * banked IRQs. Having GPIOs in the first GPIO bank use direct
492 * IRQs, while the others use banked IRQs, would need some setup
493 * tweaks to recognize hardware which can do that.
494 */
b5cf3fd8
K
495 chips->chip.to_irq = gpio_to_irq_banked;
496 chips->irq_domain = irq_domain;
7a36071e
DB
497
498 /*
499 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
500 * controller only handling trigger modes. We currently assume no
501 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
502 */
d29e741c 503 if (chips->gpio_unbanked) {
7a36071e 504 /* pass "bank 0" GPIO IRQs to AINTC */
b5cf3fd8 505 chips->chip.to_irq = gpio_to_irq_unbanked;
d29e741c
BG
506
507 binten = GENMASK(chips->gpio_unbanked / 16, 0);
7a36071e
DB
508
509 /* AINTC handles mask/unmask; GPIO handles triggering */
eb3744a2 510 irq = chips->irqs[0];
0c6feb07
GS
511 irq_chip = gpio_get_irq_chip(irq);
512 irq_chip->name = "GPIO-AINTC";
513 irq_chip->irq_set_type = gpio_irq_type_unbanked;
7a36071e
DB
514
515 /* default trigger: both edges */
b5cf3fd8 516 g = chips->regs[0];
388291c3
LP
517 writel_relaxed(~0, &g->set_falling);
518 writel_relaxed(~0, &g->set_rising);
7a36071e
DB
519
520 /* set the direct IRQs up to use that irqchip */
d29e741c 521 for (gpio = 0; gpio < chips->gpio_unbanked; gpio++) {
eb3744a2
K
522 irq_set_chip(chips->irqs[gpio], irq_chip);
523 irq_set_handler_data(chips->irqs[gpio], chips);
524 irq_set_status_flags(chips->irqs[gpio],
525 IRQ_TYPE_EDGE_BOTH);
7a36071e
DB
526 }
527
528 goto done;
529 }
530
531 /*
532 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
533 * then chain through our own handler.
534 */
eb3744a2 535 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
8f7cf8c6
K
536 /* disabled by default, enabled only as needed
537 * There are register sets for 32 GPIOs. 2 banks of 16
538 * GPIOs are covered by each set of registers hence divide by 2
539 */
b5cf3fd8 540 g = chips->regs[bank / 2];
388291c3
LP
541 writel_relaxed(~0, &g->clr_falling);
542 writel_relaxed(~0, &g->clr_rising);
3d9edf09 543
f299bb95
IY
544 /*
545 * Each chip handles 32 gpios, and each irq bank consists of 16
546 * gpio irqs. Pass the irq bank's corresponding controller to
547 * the chained irq handler.
548 */
b5cf3fd8
K
549 irqdata = devm_kzalloc(&pdev->dev,
550 sizeof(struct
551 davinci_gpio_irq_data),
552 GFP_KERNEL);
d14f6f40 553 if (!irqdata)
b5cf3fd8
K
554 return -ENOMEM;
555
556 irqdata->regs = g;
557 irqdata->bank_num = bank;
558 irqdata->chip = chips;
559
eb3744a2
K
560 irq_set_chained_handler_and_data(chips->irqs[bank],
561 gpio_irq_handler, irqdata);
3d9edf09 562
474dad54 563 binten |= BIT(bank);
3d9edf09
VB
564 }
565
7a36071e 566done:
131a10a3
PA
567 /*
568 * BINTEN -- per-bank interrupt enable. genirq would also let these
3d9edf09
VB
569 * bits be set/cleared dynamically.
570 */
388291c3 571 writel_relaxed(binten, gpio_base + BINTEN);
3d9edf09 572
3d9edf09
VB
573 return 0;
574}
118150f2 575
0651a730
DT
576static void davinci_gpio_save_context(struct davinci_gpio_controller *chips,
577 u32 nbank)
578{
579 struct davinci_gpio_regs __iomem *g;
580 struct davinci_gpio_regs *context;
581 u32 bank;
582 void __iomem *base;
583
584 base = chips->regs[0] - offset_array[0];
585 chips->binten_context = readl_relaxed(base + BINTEN);
586
587 for (bank = 0; bank < nbank; bank++) {
588 g = chips->regs[bank];
589 context = &chips->context[bank];
590 context->dir = readl_relaxed(&g->dir);
591 context->set_data = readl_relaxed(&g->set_data);
592 context->set_rising = readl_relaxed(&g->set_rising);
593 context->set_falling = readl_relaxed(&g->set_falling);
594 }
595
0651a730
DT
596 /* Clear all interrupt status registers */
597 writel_relaxed(GENMASK(31, 0), &g->intstat);
598}
599
600static void davinci_gpio_restore_context(struct davinci_gpio_controller *chips,
601 u32 nbank)
602{
603 struct davinci_gpio_regs __iomem *g;
604 struct davinci_gpio_regs *context;
605 u32 bank;
606 void __iomem *base;
607
608 base = chips->regs[0] - offset_array[0];
609
610 if (readl_relaxed(base + BINTEN) != chips->binten_context)
611 writel_relaxed(chips->binten_context, base + BINTEN);
612
613 for (bank = 0; bank < nbank; bank++) {
614 g = chips->regs[bank];
615 context = &chips->context[bank];
616 if (readl_relaxed(&g->dir) != context->dir)
617 writel_relaxed(context->dir, &g->dir);
618 if (readl_relaxed(&g->set_data) != context->set_data)
619 writel_relaxed(context->set_data, &g->set_data);
620 if (readl_relaxed(&g->set_rising) != context->set_rising)
621 writel_relaxed(context->set_rising, &g->set_rising);
622 if (readl_relaxed(&g->set_falling) != context->set_falling)
623 writel_relaxed(context->set_falling, &g->set_falling);
624 }
625}
626
627static int davinci_gpio_suspend(struct device *dev)
628{
629 struct davinci_gpio_controller *chips = dev_get_drvdata(dev);
d29e741c 630 u32 nbank = DIV_ROUND_UP(chips->chip.ngpio, 32);
0651a730
DT
631
632 davinci_gpio_save_context(chips, nbank);
633
634 return 0;
635}
636
637static int davinci_gpio_resume(struct device *dev)
638{
639 struct davinci_gpio_controller *chips = dev_get_drvdata(dev);
d29e741c 640 u32 nbank = DIV_ROUND_UP(chips->chip.ngpio, 32);
0651a730
DT
641
642 davinci_gpio_restore_context(chips, nbank);
643
644 return 0;
645}
646
8507f354 647static DEFINE_SIMPLE_DEV_PM_OPS(davinci_gpio_dev_pm_ops, davinci_gpio_suspend,
0651a730
DT
648 davinci_gpio_resume);
649
c770844c 650static const struct of_device_id davinci_gpio_ids[] = {
0c6feb07 651 { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
6a4d8b6b 652 { .compatible = "ti,am654-gpio", keystone_gpio_get_irq_chip},
0c6feb07 653 { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
c770844c
KS
654 { /* sentinel */ },
655};
656MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
c770844c 657
118150f2
KS
658static struct platform_driver davinci_gpio_driver = {
659 .probe = davinci_gpio_probe,
660 .driver = {
c770844c 661 .name = "davinci_gpio",
0651a730 662 .pm = pm_sleep_ptr(&davinci_gpio_dev_pm_ops),
56d6ff4b 663 .of_match_table = davinci_gpio_ids,
118150f2
KS
664 },
665};
666
8e84a8e6 667/*
118150f2
KS
668 * GPIO driver registration needs to be done before machine_init functions
669 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
670 */
671static int __init davinci_gpio_drv_reg(void)
672{
673 return platform_driver_register(&davinci_gpio_driver);
674}
675postcore_initcall(davinci_gpio_drv_reg);
8dab99c9
GLR
676
677static void __exit davinci_gpio_exit(void)
678{
679 platform_driver_unregister(&davinci_gpio_driver);
680}
681module_exit(davinci_gpio_exit);
682
683MODULE_AUTHOR("Jan Kotas <jank@cadence.com>");
684MODULE_DESCRIPTION("DAVINCI GPIO driver");
685MODULE_LICENSE("GPL");
686MODULE_ALIAS("platform:gpio-davinci");