gpio: Remove unused asm/gpio.h files
[linux-2.6-block.git] / drivers / gpio / gpio-davinci.c
CommitLineData
3d9edf09
VB
1/*
2 * TI DaVinci GPIO Support
3 *
dce1115b 4 * Copyright (c) 2006-2007 David Brownell
3d9edf09
VB
5 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
2f8163ba 12#include <linux/gpio.h>
3d9edf09
VB
13#include <linux/errno.h>
14#include <linux/kernel.h>
3d9edf09
VB
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
118150f2 18#include <linux/irq.h>
9211ff31 19#include <linux/irqdomain.h>
c770844c
KS
20#include <linux/module.h>
21#include <linux/of.h>
22#include <linux/of_device.h>
118150f2
KS
23#include <linux/platform_device.h>
24#include <linux/platform_data/gpio-davinci.h>
0d978eb7 25#include <linux/irqchip/chained_irq.h>
3d9edf09 26
c12f415a
CC
27struct davinci_gpio_regs {
28 u32 dir;
29 u32 out_data;
30 u32 set_data;
31 u32 clr_data;
32 u32 in_data;
33 u32 set_rising;
34 u32 clr_rising;
35 u32 set_falling;
36 u32 clr_falling;
37 u32 intstat;
38};
39
0c6feb07
GS
40typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
41
131a10a3
PA
42#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
43
b8d44293 44static void __iomem *gpio_base;
3d9edf09 45
118150f2 46static struct davinci_gpio_regs __iomem *gpio2regs(unsigned gpio)
3d9edf09 47{
c12f415a 48 void __iomem *ptr;
c12f415a
CC
49
50 if (gpio < 32 * 1)
b8d44293 51 ptr = gpio_base + 0x10;
c12f415a 52 else if (gpio < 32 * 2)
b8d44293 53 ptr = gpio_base + 0x38;
c12f415a 54 else if (gpio < 32 * 3)
b8d44293 55 ptr = gpio_base + 0x60;
c12f415a 56 else if (gpio < 32 * 4)
b8d44293 57 ptr = gpio_base + 0x88;
c12f415a 58 else if (gpio < 32 * 5)
b8d44293 59 ptr = gpio_base + 0xb0;
c12f415a
CC
60 else
61 ptr = NULL;
62 return ptr;
3d9edf09
VB
63}
64
1765d671 65static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
21ce873d 66{
99e9e52d 67 struct davinci_gpio_regs __iomem *g;
21ce873d 68
1765d671 69 g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
21ce873d
KH
70
71 return g;
72}
73
118150f2 74static int davinci_gpio_irq_setup(struct platform_device *pdev);
dce1115b
DB
75
76/*--------------------------------------------------------------------------*/
77
5b3a05ca 78/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
ba4a984e
CC
79static inline int __davinci_direction(struct gpio_chip *chip,
80 unsigned offset, bool out, int value)
3d9edf09 81{
72a1ca2c 82 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
99e9e52d 83 struct davinci_gpio_regs __iomem *g = d->regs;
b27b6d03 84 unsigned long flags;
dce1115b 85 u32 temp;
ba4a984e 86 u32 mask = 1 << offset;
3d9edf09 87
b27b6d03 88 spin_lock_irqsave(&d->lock, flags);
388291c3 89 temp = readl_relaxed(&g->dir);
ba4a984e
CC
90 if (out) {
91 temp &= ~mask;
388291c3 92 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
ba4a984e
CC
93 } else {
94 temp |= mask;
95 }
388291c3 96 writel_relaxed(temp, &g->dir);
b27b6d03 97 spin_unlock_irqrestore(&d->lock, flags);
3d9edf09 98
dce1115b
DB
99 return 0;
100}
3d9edf09 101
ba4a984e
CC
102static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
103{
104 return __davinci_direction(chip, offset, false, 0);
105}
106
107static int
108davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
109{
110 return __davinci_direction(chip, offset, true, value);
111}
112
3d9edf09
VB
113/*
114 * Read the pin's value (works even if it's set up as output);
115 * returns zero/nonzero.
116 *
117 * Note that changes are synched to the GPIO clock, so reading values back
118 * right after you've set them may give old values.
119 */
dce1115b 120static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
3d9edf09 121{
72a1ca2c 122 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
99e9e52d 123 struct davinci_gpio_regs __iomem *g = d->regs;
3d9edf09 124
5b8d8fb0 125 return !!((1 << offset) & readl_relaxed(&g->in_data));
3d9edf09 126}
3d9edf09 127
dce1115b
DB
128/*
129 * Assuming the pin is muxed as a gpio output, set its output value.
130 */
131static void
132davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
3d9edf09 133{
72a1ca2c 134 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
99e9e52d 135 struct davinci_gpio_regs __iomem *g = d->regs;
3d9edf09 136
388291c3 137 writel_relaxed((1 << offset), value ? &g->set_data : &g->clr_data);
dce1115b
DB
138}
139
c770844c
KS
140static struct davinci_gpio_platform_data *
141davinci_gpio_get_pdata(struct platform_device *pdev)
142{
143 struct device_node *dn = pdev->dev.of_node;
144 struct davinci_gpio_platform_data *pdata;
145 int ret;
146 u32 val;
147
148 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
ab128afc 149 return dev_get_platdata(&pdev->dev);
c770844c
KS
150
151 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
152 if (!pdata)
153 return NULL;
154
155 ret = of_property_read_u32(dn, "ti,ngpio", &val);
156 if (ret)
157 goto of_err;
158
159 pdata->ngpio = val;
160
161 ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
162 if (ret)
163 goto of_err;
164
165 pdata->gpio_unbanked = val;
166
167 return pdata;
168
169of_err:
170 dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
171 return NULL;
172}
173
758afe42
AH
174#ifdef CONFIG_OF_GPIO
175static int davinci_gpio_of_xlate(struct gpio_chip *gc,
176 const struct of_phandle_args *gpiospec,
177 u32 *flags)
178{
58383c78
LW
179 struct davinci_gpio_controller *chips = dev_get_drvdata(gc->parent);
180 struct davinci_gpio_platform_data *pdata = dev_get_platdata(gc->parent);
758afe42
AH
181
182 if (gpiospec->args[0] > pdata->ngpio)
183 return -EINVAL;
184
185 if (gc != &chips[gpiospec->args[0] / 32].chip)
186 return -EINVAL;
187
188 if (flags)
189 *flags = gpiospec->args[1];
190
191 return gpiospec->args[0] % 32;
192}
193#endif
194
118150f2 195static int davinci_gpio_probe(struct platform_device *pdev)
dce1115b
DB
196{
197 int i, base;
a994955c 198 unsigned ngpio;
118150f2
KS
199 struct davinci_gpio_controller *chips;
200 struct davinci_gpio_platform_data *pdata;
201 struct davinci_gpio_regs __iomem *regs;
202 struct device *dev = &pdev->dev;
203 struct resource *res;
204
c770844c 205 pdata = davinci_gpio_get_pdata(pdev);
118150f2
KS
206 if (!pdata) {
207 dev_err(dev, "No platform data found\n");
208 return -EINVAL;
209 }
686b634a 210
c770844c
KS
211 dev->platform_data = pdata;
212
a994955c
MG
213 /*
214 * The gpio banks conceptually expose a segmented bitmap,
474dad54
DB
215 * and "ngpio" is one more than the largest zero-based
216 * bit index that's valid.
217 */
118150f2 218 ngpio = pdata->ngpio;
a994955c 219 if (ngpio == 0) {
118150f2 220 dev_err(dev, "How many GPIOs?\n");
474dad54
DB
221 return -EINVAL;
222 }
223
c21d500b
GS
224 if (WARN_ON(ARCH_NR_GPIOS < ngpio))
225 ngpio = ARCH_NR_GPIOS;
474dad54 226
118150f2
KS
227 chips = devm_kzalloc(dev,
228 ngpio * sizeof(struct davinci_gpio_controller),
229 GFP_KERNEL);
9ea9363c 230 if (!chips)
b8d44293 231 return -ENOMEM;
118150f2
KS
232
233 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
118150f2
KS
234 gpio_base = devm_ioremap_resource(dev, res);
235 if (IS_ERR(gpio_base))
236 return PTR_ERR(gpio_base);
b8d44293 237
474dad54 238 for (i = 0, base = 0; base < ngpio; i++, base += 32) {
dce1115b
DB
239 chips[i].chip.label = "DaVinci";
240
241 chips[i].chip.direction_input = davinci_direction_in;
242 chips[i].chip.get = davinci_gpio_get;
243 chips[i].chip.direction_output = davinci_direction_out;
244 chips[i].chip.set = davinci_gpio_set;
245
246 chips[i].chip.base = base;
474dad54 247 chips[i].chip.ngpio = ngpio - base;
dce1115b
DB
248 if (chips[i].chip.ngpio > 32)
249 chips[i].chip.ngpio = 32;
250
c770844c 251#ifdef CONFIG_OF_GPIO
758afe42
AH
252 chips[i].chip.of_gpio_n_cells = 2;
253 chips[i].chip.of_xlate = davinci_gpio_of_xlate;
6ddbaed3 254 chips[i].chip.parent = dev;
c770844c
KS
255 chips[i].chip.of_node = dev->of_node;
256#endif
b27b6d03
CC
257 spin_lock_init(&chips[i].lock);
258
c12f415a
CC
259 regs = gpio2regs(base);
260 chips[i].regs = regs;
261 chips[i].set_data = &regs->set_data;
262 chips[i].clr_data = &regs->clr_data;
263 chips[i].in_data = &regs->in_data;
dce1115b 264
72a1ca2c 265 gpiochip_add_data(&chips[i].chip, &chips[i]);
dce1115b 266 }
3d9edf09 267
118150f2
KS
268 platform_set_drvdata(pdev, chips);
269 davinci_gpio_irq_setup(pdev);
3d9edf09
VB
270 return 0;
271}
3d9edf09 272
dce1115b 273/*--------------------------------------------------------------------------*/
3d9edf09
VB
274/*
275 * We expect irqs will normally be set up as input pins, but they can also be
276 * used as output pins ... which is convenient for testing.
277 *
474dad54 278 * NOTE: The first few GPIOs also have direct INTC hookups in addition
7a36071e 279 * to their GPIOBNK0 irq, with a bit less overhead.
3d9edf09 280 *
474dad54 281 * All those INTC hookups (direct, plus several IRQ banks) can also
3d9edf09
VB
282 * serve as EDMA event triggers.
283 */
284
23265442 285static void gpio_irq_disable(struct irq_data *d)
3d9edf09 286{
1765d671 287 struct davinci_gpio_regs __iomem *g = irq2regs(d);
6845664a 288 u32 mask = (u32) irq_data_get_irq_handler_data(d);
3d9edf09 289
388291c3
LP
290 writel_relaxed(mask, &g->clr_falling);
291 writel_relaxed(mask, &g->clr_rising);
3d9edf09
VB
292}
293
23265442 294static void gpio_irq_enable(struct irq_data *d)
3d9edf09 295{
1765d671 296 struct davinci_gpio_regs __iomem *g = irq2regs(d);
6845664a 297 u32 mask = (u32) irq_data_get_irq_handler_data(d);
5093aec8 298 unsigned status = irqd_get_trigger_type(d);
3d9edf09 299
df4aab46
DB
300 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
301 if (!status)
302 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
303
304 if (status & IRQ_TYPE_EDGE_FALLING)
388291c3 305 writel_relaxed(mask, &g->set_falling);
df4aab46 306 if (status & IRQ_TYPE_EDGE_RISING)
388291c3 307 writel_relaxed(mask, &g->set_rising);
3d9edf09
VB
308}
309
23265442 310static int gpio_irq_type(struct irq_data *d, unsigned trigger)
3d9edf09 311{
3d9edf09
VB
312 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
313 return -EINVAL;
314
3d9edf09
VB
315 return 0;
316}
317
318static struct irq_chip gpio_irqchip = {
319 .name = "GPIO",
23265442
LB
320 .irq_enable = gpio_irq_enable,
321 .irq_disable = gpio_irq_disable,
322 .irq_set_type = gpio_irq_type,
5093aec8 323 .flags = IRQCHIP_SET_TYPE_MASKED,
3d9edf09
VB
324};
325
bd0b9ac4 326static void gpio_irq_handler(struct irq_desc *desc)
3d9edf09 327{
c3ca1e6f 328 unsigned int irq = irq_desc_get_irq(desc);
74164016 329 struct davinci_gpio_regs __iomem *g;
3d9edf09 330 u32 mask = 0xffff;
f299bb95 331 struct davinci_gpio_controller *d;
3d9edf09 332
f299bb95
IY
333 d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
334 g = (struct davinci_gpio_regs __iomem *)d->regs;
74164016 335
3d9edf09
VB
336 /* we only care about one bank */
337 if (irq & 1)
338 mask <<= 16;
339
340 /* temporarily mask (level sensitive) parent IRQ */
0d978eb7 341 chained_irq_enter(irq_desc_get_chip(desc), desc);
3d9edf09
VB
342 while (1) {
343 u32 status;
9211ff31 344 int bit;
3d9edf09
VB
345
346 /* ack any irqs */
388291c3 347 status = readl_relaxed(&g->intstat) & mask;
3d9edf09
VB
348 if (!status)
349 break;
388291c3 350 writel_relaxed(status, &g->intstat);
3d9edf09
VB
351
352 /* now demux them to the right lowlevel handler */
f299bb95 353
3d9edf09 354 while (status) {
9211ff31
LP
355 bit = __ffs(status);
356 status &= ~BIT(bit);
357 generic_handle_irq(
358 irq_find_mapping(d->irq_domain,
359 d->chip.base + bit));
3d9edf09
VB
360 }
361 }
0d978eb7 362 chained_irq_exit(irq_desc_get_chip(desc), desc);
3d9edf09
VB
363 /* now it may re-trigger */
364}
365
7a36071e
DB
366static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
367{
72a1ca2c 368 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
7a36071e 369
6075a8b2
GS
370 if (d->irq_domain)
371 return irq_create_mapping(d->irq_domain, d->chip.base + offset);
372 else
373 return -ENXIO;
7a36071e
DB
374}
375
376static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
377{
72a1ca2c 378 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
7a36071e 379
131a10a3
PA
380 /*
381 * NOTE: we assume for now that only irqs in the first gpio_chip
7a36071e
DB
382 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
383 */
34af1ab4 384 if (offset < d->gpio_unbanked)
118150f2 385 return d->gpio_irq + offset;
7a36071e
DB
386 else
387 return -ENODEV;
388}
389
ab2dde99 390static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
7a36071e 391{
ab2dde99
SN
392 struct davinci_gpio_controller *d;
393 struct davinci_gpio_regs __iomem *g;
ab2dde99
SN
394 u32 mask;
395
c16edb8b 396 d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
ab2dde99 397 g = (struct davinci_gpio_regs __iomem *)d->regs;
118150f2 398 mask = __gpio_mask(data->irq - d->gpio_irq);
7a36071e
DB
399
400 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
401 return -EINVAL;
402
388291c3 403 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
7a36071e 404 ? &g->set_falling : &g->clr_falling);
388291c3 405 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
7a36071e
DB
406 ? &g->set_rising : &g->clr_rising);
407
408 return 0;
409}
410
9211ff31
LP
411static int
412davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
413 irq_hw_number_t hw)
414{
415 struct davinci_gpio_regs __iomem *g = gpio2regs(hw);
416
417 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
418 "davinci_gpio");
419 irq_set_irq_type(irq, IRQ_TYPE_NONE);
420 irq_set_chip_data(irq, (__force void *)g);
421 irq_set_handler_data(irq, (void *)__gpio_mask(hw));
9211ff31
LP
422
423 return 0;
424}
425
426static const struct irq_domain_ops davinci_gpio_irq_ops = {
427 .map = davinci_gpio_irq_map,
428 .xlate = irq_domain_xlate_onetwocell,
429};
430
0c6feb07
GS
431static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
432{
433 static struct irq_chip_type gpio_unbanked;
434
ccdbddfe 435 gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
0c6feb07
GS
436
437 return &gpio_unbanked.chip;
438};
439
440static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
441{
442 static struct irq_chip gpio_unbanked;
443
444 gpio_unbanked = *irq_get_chip(irq);
445 return &gpio_unbanked;
446};
447
448static const struct of_device_id davinci_gpio_ids[];
449
3d9edf09 450/*
474dad54
DB
451 * NOTE: for suspend/resume, probably best to make a platform_device with
452 * suspend_late/resume_resume calls hooking into results of the set_wake()
3d9edf09
VB
453 * calls ... so if no gpios are wakeup events the clock can be disabled,
454 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
474dad54 455 * (dm6446) can be set appropriately for GPIOV33 pins.
3d9edf09
VB
456 */
457
118150f2 458static int davinci_gpio_irq_setup(struct platform_device *pdev)
3d9edf09 459{
58c0f5aa
AS
460 unsigned gpio, bank;
461 int irq;
3d9edf09 462 struct clk *clk;
474dad54 463 u32 binten = 0;
a994955c 464 unsigned ngpio, bank_irq;
118150f2
KS
465 struct device *dev = &pdev->dev;
466 struct resource *res;
467 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
468 struct davinci_gpio_platform_data *pdata = dev->platform_data;
469 struct davinci_gpio_regs __iomem *g;
6075a8b2 470 struct irq_domain *irq_domain = NULL;
0c6feb07
GS
471 const struct of_device_id *match;
472 struct irq_chip *irq_chip;
473 gpio_get_irq_chip_cb_t gpio_get_irq_chip;
474
475 /*
476 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
477 */
478 gpio_get_irq_chip = davinci_gpio_get_irq_chip;
479 match = of_match_device(of_match_ptr(davinci_gpio_ids),
480 dev);
481 if (match)
482 gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
a994955c 483
118150f2
KS
484 ngpio = pdata->ngpio;
485 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
486 if (!res) {
487 dev_err(dev, "Invalid IRQ resource\n");
488 return -EBUSY;
489 }
474dad54 490
118150f2
KS
491 bank_irq = res->start;
492
493 if (!bank_irq) {
494 dev_err(dev, "Invalid IRQ resource\n");
495 return -ENODEV;
474dad54 496 }
3d9edf09 497
118150f2 498 clk = devm_clk_get(dev, "gpio");
3d9edf09
VB
499 if (IS_ERR(clk)) {
500 printk(KERN_ERR "Error %ld getting gpio clock?\n",
501 PTR_ERR(clk));
474dad54 502 return PTR_ERR(clk);
3d9edf09 503 }
ce6b658d 504 clk_prepare_enable(clk);
3d9edf09 505
6075a8b2
GS
506 if (!pdata->gpio_unbanked) {
507 irq = irq_alloc_descs(-1, 0, ngpio, 0);
508 if (irq < 0) {
509 dev_err(dev, "Couldn't allocate IRQ numbers\n");
510 return irq;
511 }
9211ff31 512
6075a8b2
GS
513 irq_domain = irq_domain_add_legacy(NULL, ngpio, irq, 0,
514 &davinci_gpio_irq_ops,
515 chips);
516 if (!irq_domain) {
517 dev_err(dev, "Couldn't register an IRQ domain\n");
518 return -ENODEV;
519 }
9211ff31
LP
520 }
521
131a10a3
PA
522 /*
523 * Arrange gpio_to_irq() support, handling either direct IRQs or
7a36071e
DB
524 * banked IRQs. Having GPIOs in the first GPIO bank use direct
525 * IRQs, while the others use banked IRQs, would need some setup
526 * tweaks to recognize hardware which can do that.
527 */
528 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
529 chips[bank].chip.to_irq = gpio_to_irq_banked;
6075a8b2 530 chips[bank].irq_domain = irq_domain;
7a36071e
DB
531 }
532
533 /*
534 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
535 * controller only handling trigger modes. We currently assume no
536 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
537 */
118150f2 538 if (pdata->gpio_unbanked) {
7a36071e
DB
539 /* pass "bank 0" GPIO IRQs to AINTC */
540 chips[0].chip.to_irq = gpio_to_irq_unbanked;
34af1ab4
LP
541 chips[0].gpio_irq = bank_irq;
542 chips[0].gpio_unbanked = pdata->gpio_unbanked;
3685bbce 543 binten = GENMASK(pdata->gpio_unbanked / 16, 0);
7a36071e
DB
544
545 /* AINTC handles mask/unmask; GPIO handles triggering */
546 irq = bank_irq;
0c6feb07
GS
547 irq_chip = gpio_get_irq_chip(irq);
548 irq_chip->name = "GPIO-AINTC";
549 irq_chip->irq_set_type = gpio_irq_type_unbanked;
7a36071e
DB
550
551 /* default trigger: both edges */
99e9e52d 552 g = gpio2regs(0);
388291c3
LP
553 writel_relaxed(~0, &g->set_falling);
554 writel_relaxed(~0, &g->set_rising);
7a36071e
DB
555
556 /* set the direct IRQs up to use that irqchip */
118150f2 557 for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
0c6feb07 558 irq_set_chip(irq, irq_chip);
ab2dde99 559 irq_set_handler_data(irq, &chips[gpio / 32]);
5093aec8 560 irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
7a36071e
DB
561 }
562
563 goto done;
564 }
565
566 /*
567 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
568 * then chain through our own handler.
569 */
9211ff31 570 for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
7a36071e 571 /* disabled by default, enabled only as needed */
99e9e52d 572 g = gpio2regs(gpio);
388291c3
LP
573 writel_relaxed(~0, &g->clr_falling);
574 writel_relaxed(~0, &g->clr_rising);
3d9edf09 575
f299bb95
IY
576 /*
577 * Each chip handles 32 gpios, and each irq bank consists of 16
578 * gpio irqs. Pass the irq bank's corresponding controller to
579 * the chained irq handler.
580 */
bdac2b6d
TG
581 irq_set_chained_handler_and_data(bank_irq, gpio_irq_handler,
582 &chips[gpio / 32]);
3d9edf09 583
474dad54 584 binten |= BIT(bank);
3d9edf09
VB
585 }
586
7a36071e 587done:
131a10a3
PA
588 /*
589 * BINTEN -- per-bank interrupt enable. genirq would also let these
3d9edf09
VB
590 * bits be set/cleared dynamically.
591 */
388291c3 592 writel_relaxed(binten, gpio_base + BINTEN);
3d9edf09 593
3d9edf09
VB
594 return 0;
595}
118150f2 596
c770844c
KS
597#if IS_ENABLED(CONFIG_OF)
598static const struct of_device_id davinci_gpio_ids[] = {
0c6feb07
GS
599 { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
600 { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
c770844c
KS
601 { /* sentinel */ },
602};
603MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
604#endif
605
118150f2
KS
606static struct platform_driver davinci_gpio_driver = {
607 .probe = davinci_gpio_probe,
608 .driver = {
c770844c 609 .name = "davinci_gpio",
c770844c 610 .of_match_table = of_match_ptr(davinci_gpio_ids),
118150f2
KS
611 },
612};
613
614/**
615 * GPIO driver registration needs to be done before machine_init functions
616 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
617 */
618static int __init davinci_gpio_drv_reg(void)
619{
620 return platform_driver_register(&davinci_gpio_driver);
621}
622postcore_initcall(davinci_gpio_drv_reg);