mm: update get_user_pages_longterm to migrate pages allocated from CMA region
[linux-2.6-block.git] / drivers / gpio / gpio-davinci.c
CommitLineData
3d9edf09
VB
1/*
2 * TI DaVinci GPIO Support
3 *
dce1115b 4 * Copyright (c) 2006-2007 David Brownell
3d9edf09
VB
5 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
79b73ff9 12
7220c43a 13#include <linux/gpio/driver.h>
3d9edf09
VB
14#include <linux/errno.h>
15#include <linux/kernel.h>
3d9edf09
VB
16#include <linux/clk.h>
17#include <linux/err.h>
18#include <linux/io.h>
118150f2 19#include <linux/irq.h>
9211ff31 20#include <linux/irqdomain.h>
c770844c
KS
21#include <linux/module.h>
22#include <linux/of.h>
23#include <linux/of_device.h>
3c87d7c8 24#include <linux/pinctrl/consumer.h>
118150f2
KS
25#include <linux/platform_device.h>
26#include <linux/platform_data/gpio-davinci.h>
0d978eb7 27#include <linux/irqchip/chained_irq.h>
79b73ff9
AD
28#include <linux/spinlock.h>
29
30#include <asm-generic/gpio.h>
31
32#define MAX_REGS_BANKS 5
33#define MAX_INT_PER_BANK 32
3d9edf09 34
c12f415a
CC
35struct davinci_gpio_regs {
36 u32 dir;
37 u32 out_data;
38 u32 set_data;
39 u32 clr_data;
40 u32 in_data;
41 u32 set_rising;
42 u32 clr_rising;
43 u32 set_falling;
44 u32 clr_falling;
45 u32 intstat;
46};
47
0c6feb07
GS
48typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
49
131a10a3
PA
50#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
51
b8d44293 52static void __iomem *gpio_base;
8f7cf8c6 53static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
3d9edf09 54
79b73ff9
AD
55struct davinci_gpio_irq_data {
56 void __iomem *regs;
57 struct davinci_gpio_controller *chip;
58 int bank_num;
59};
60
61struct davinci_gpio_controller {
62 struct gpio_chip chip;
63 struct irq_domain *irq_domain;
64 /* Serialize access to GPIO registers */
65 spinlock_t lock;
66 void __iomem *regs[MAX_REGS_BANKS];
67 int gpio_unbanked;
68 int irqs[MAX_INT_PER_BANK];
69};
70
71static inline u32 __gpio_mask(unsigned gpio)
72{
73 return 1 << (gpio % 32);
74}
75
1765d671 76static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
21ce873d 77{
99e9e52d 78 struct davinci_gpio_regs __iomem *g;
21ce873d 79
1765d671 80 g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
21ce873d
KH
81
82 return g;
83}
84
eb3744a2 85static int davinci_gpio_irq_setup(struct platform_device *pdev);
dce1115b
DB
86
87/*--------------------------------------------------------------------------*/
88
5b3a05ca 89/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
ba4a984e
CC
90static inline int __davinci_direction(struct gpio_chip *chip,
91 unsigned offset, bool out, int value)
3d9edf09 92{
72a1ca2c 93 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
b5cf3fd8 94 struct davinci_gpio_regs __iomem *g;
b27b6d03 95 unsigned long flags;
dce1115b 96 u32 temp;
b5cf3fd8
K
97 int bank = offset / 32;
98 u32 mask = __gpio_mask(offset);
3d9edf09 99
b5cf3fd8 100 g = d->regs[bank];
b27b6d03 101 spin_lock_irqsave(&d->lock, flags);
388291c3 102 temp = readl_relaxed(&g->dir);
ba4a984e
CC
103 if (out) {
104 temp &= ~mask;
388291c3 105 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
ba4a984e
CC
106 } else {
107 temp |= mask;
108 }
388291c3 109 writel_relaxed(temp, &g->dir);
b27b6d03 110 spin_unlock_irqrestore(&d->lock, flags);
3d9edf09 111
dce1115b
DB
112 return 0;
113}
3d9edf09 114
ba4a984e
CC
115static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
116{
117 return __davinci_direction(chip, offset, false, 0);
118}
119
120static int
121davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
122{
123 return __davinci_direction(chip, offset, true, value);
124}
125
3d9edf09
VB
126/*
127 * Read the pin's value (works even if it's set up as output);
128 * returns zero/nonzero.
129 *
130 * Note that changes are synched to the GPIO clock, so reading values back
131 * right after you've set them may give old values.
132 */
dce1115b 133static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
3d9edf09 134{
72a1ca2c 135 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
b5cf3fd8
K
136 struct davinci_gpio_regs __iomem *g;
137 int bank = offset / 32;
3d9edf09 138
b5cf3fd8
K
139 g = d->regs[bank];
140
141 return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
3d9edf09 142}
3d9edf09 143
dce1115b
DB
144/*
145 * Assuming the pin is muxed as a gpio output, set its output value.
146 */
147static void
148davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
3d9edf09 149{
72a1ca2c 150 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
b5cf3fd8
K
151 struct davinci_gpio_regs __iomem *g;
152 int bank = offset / 32;
3d9edf09 153
b5cf3fd8
K
154 g = d->regs[bank];
155
156 writel_relaxed(__gpio_mask(offset),
157 value ? &g->set_data : &g->clr_data);
dce1115b
DB
158}
159
c770844c
KS
160static struct davinci_gpio_platform_data *
161davinci_gpio_get_pdata(struct platform_device *pdev)
162{
163 struct device_node *dn = pdev->dev.of_node;
164 struct davinci_gpio_platform_data *pdata;
165 int ret;
166 u32 val;
167
168 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
ab128afc 169 return dev_get_platdata(&pdev->dev);
c770844c
KS
170
171 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
172 if (!pdata)
173 return NULL;
174
175 ret = of_property_read_u32(dn, "ti,ngpio", &val);
176 if (ret)
177 goto of_err;
178
179 pdata->ngpio = val;
180
181 ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
182 if (ret)
183 goto of_err;
184
185 pdata->gpio_unbanked = val;
186
187 return pdata;
188
189of_err:
190 dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
191 return NULL;
192}
193
118150f2 194static int davinci_gpio_probe(struct platform_device *pdev)
dce1115b 195{
c809e37a 196 int bank, i, ret = 0;
eb3744a2 197 unsigned int ngpio, nbank, nirq;
118150f2
KS
198 struct davinci_gpio_controller *chips;
199 struct davinci_gpio_platform_data *pdata;
118150f2
KS
200 struct device *dev = &pdev->dev;
201 struct resource *res;
202
c770844c 203 pdata = davinci_gpio_get_pdata(pdev);
118150f2
KS
204 if (!pdata) {
205 dev_err(dev, "No platform data found\n");
206 return -EINVAL;
207 }
686b634a 208
c770844c
KS
209 dev->platform_data = pdata;
210
a994955c
MG
211 /*
212 * The gpio banks conceptually expose a segmented bitmap,
474dad54
DB
213 * and "ngpio" is one more than the largest zero-based
214 * bit index that's valid.
215 */
118150f2 216 ngpio = pdata->ngpio;
a994955c 217 if (ngpio == 0) {
118150f2 218 dev_err(dev, "How many GPIOs?\n");
474dad54
DB
219 return -EINVAL;
220 }
221
c21d500b
GS
222 if (WARN_ON(ARCH_NR_GPIOS < ngpio))
223 ngpio = ARCH_NR_GPIOS;
474dad54 224
eb3744a2
K
225 /*
226 * If there are unbanked interrupts then the number of
227 * interrupts is equal to number of gpios else all are banked so
228 * number of interrupts is equal to number of banks(each with 16 gpios)
229 */
230 if (pdata->gpio_unbanked)
231 nirq = pdata->gpio_unbanked;
232 else
233 nirq = DIV_ROUND_UP(ngpio, 16);
234
c809e37a 235 chips = devm_kzalloc(dev, sizeof(*chips), GFP_KERNEL);
9ea9363c 236 if (!chips)
b8d44293 237 return -ENOMEM;
118150f2
KS
238
239 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
118150f2
KS
240 gpio_base = devm_ioremap_resource(dev, res);
241 if (IS_ERR(gpio_base))
242 return PTR_ERR(gpio_base);
b8d44293 243
eb3744a2
K
244 for (i = 0; i < nirq; i++) {
245 chips->irqs[i] = platform_get_irq(pdev, i);
246 if (chips->irqs[i] < 0) {
247 dev_info(dev, "IRQ not populated, err = %d\n",
248 chips->irqs[i]);
249 return chips->irqs[i];
250 }
c1d013a7
K
251 }
252
587f7a69 253 chips->chip.label = dev_name(dev);
dce1115b 254
b5cf3fd8
K
255 chips->chip.direction_input = davinci_direction_in;
256 chips->chip.get = davinci_gpio_get;
257 chips->chip.direction_output = davinci_direction_out;
258 chips->chip.set = davinci_gpio_set;
dce1115b 259
b5cf3fd8 260 chips->chip.ngpio = ngpio;
786a9ab1 261 chips->chip.base = pdata->no_auto_base ? pdata->base : -1;
dce1115b 262
c770844c 263#ifdef CONFIG_OF_GPIO
b5cf3fd8 264 chips->chip.of_gpio_n_cells = 2;
b5cf3fd8
K
265 chips->chip.parent = dev;
266 chips->chip.of_node = dev->of_node;
3c87d7c8
DL
267
268 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
269 chips->chip.request = gpiochip_generic_request;
270 chips->chip.free = gpiochip_generic_free;
271 }
c770844c 272#endif
b5cf3fd8 273 spin_lock_init(&chips->lock);
dce1115b 274
c809e37a
AD
275 nbank = DIV_ROUND_UP(ngpio, 32);
276 for (bank = 0; bank < nbank; bank++)
b5cf3fd8 277 chips->regs[bank] = gpio_base + offset_array[bank];
3d9edf09 278
8327e1ba
K
279 ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
280 if (ret)
587f7a69 281 return ret;
8327e1ba 282
118150f2 283 platform_set_drvdata(pdev, chips);
eb3744a2 284 ret = davinci_gpio_irq_setup(pdev);
5e7a0ce7 285 if (ret)
587f7a69 286 return ret;
5e7a0ce7 287
3d9edf09
VB
288 return 0;
289}
3d9edf09 290
dce1115b 291/*--------------------------------------------------------------------------*/
3d9edf09
VB
292/*
293 * We expect irqs will normally be set up as input pins, but they can also be
294 * used as output pins ... which is convenient for testing.
295 *
474dad54 296 * NOTE: The first few GPIOs also have direct INTC hookups in addition
7a36071e 297 * to their GPIOBNK0 irq, with a bit less overhead.
3d9edf09 298 *
474dad54 299 * All those INTC hookups (direct, plus several IRQ banks) can also
3d9edf09
VB
300 * serve as EDMA event triggers.
301 */
302
23265442 303static void gpio_irq_disable(struct irq_data *d)
3d9edf09 304{
1765d671 305 struct davinci_gpio_regs __iomem *g = irq2regs(d);
6845664a 306 u32 mask = (u32) irq_data_get_irq_handler_data(d);
3d9edf09 307
388291c3
LP
308 writel_relaxed(mask, &g->clr_falling);
309 writel_relaxed(mask, &g->clr_rising);
3d9edf09
VB
310}
311
23265442 312static void gpio_irq_enable(struct irq_data *d)
3d9edf09 313{
1765d671 314 struct davinci_gpio_regs __iomem *g = irq2regs(d);
6845664a 315 u32 mask = (u32) irq_data_get_irq_handler_data(d);
5093aec8 316 unsigned status = irqd_get_trigger_type(d);
3d9edf09 317
df4aab46
DB
318 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
319 if (!status)
320 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
321
322 if (status & IRQ_TYPE_EDGE_FALLING)
388291c3 323 writel_relaxed(mask, &g->set_falling);
df4aab46 324 if (status & IRQ_TYPE_EDGE_RISING)
388291c3 325 writel_relaxed(mask, &g->set_rising);
3d9edf09
VB
326}
327
23265442 328static int gpio_irq_type(struct irq_data *d, unsigned trigger)
3d9edf09 329{
3d9edf09
VB
330 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
331 return -EINVAL;
332
3d9edf09
VB
333 return 0;
334}
335
336static struct irq_chip gpio_irqchip = {
337 .name = "GPIO",
23265442
LB
338 .irq_enable = gpio_irq_enable,
339 .irq_disable = gpio_irq_disable,
340 .irq_set_type = gpio_irq_type,
5093aec8 341 .flags = IRQCHIP_SET_TYPE_MASKED,
3d9edf09
VB
342};
343
bd0b9ac4 344static void gpio_irq_handler(struct irq_desc *desc)
3d9edf09 345{
74164016 346 struct davinci_gpio_regs __iomem *g;
3d9edf09 347 u32 mask = 0xffff;
b5cf3fd8 348 int bank_num;
f299bb95 349 struct davinci_gpio_controller *d;
b5cf3fd8 350 struct davinci_gpio_irq_data *irqdata;
3d9edf09 351
b5cf3fd8
K
352 irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
353 bank_num = irqdata->bank_num;
354 g = irqdata->regs;
355 d = irqdata->chip;
74164016 356
3d9edf09 357 /* we only care about one bank */
b5cf3fd8 358 if ((bank_num % 2) == 1)
3d9edf09
VB
359 mask <<= 16;
360
361 /* temporarily mask (level sensitive) parent IRQ */
0d978eb7 362 chained_irq_enter(irq_desc_get_chip(desc), desc);
3d9edf09
VB
363 while (1) {
364 u32 status;
9211ff31 365 int bit;
b5cf3fd8 366 irq_hw_number_t hw_irq;
3d9edf09
VB
367
368 /* ack any irqs */
388291c3 369 status = readl_relaxed(&g->intstat) & mask;
3d9edf09
VB
370 if (!status)
371 break;
388291c3 372 writel_relaxed(status, &g->intstat);
3d9edf09
VB
373
374 /* now demux them to the right lowlevel handler */
f299bb95 375
3d9edf09 376 while (status) {
9211ff31
LP
377 bit = __ffs(status);
378 status &= ~BIT(bit);
b5cf3fd8
K
379 /* Max number of gpios per controller is 144 so
380 * hw_irq will be in [0..143]
381 */
382 hw_irq = (bank_num / 2) * 32 + bit;
383
9211ff31 384 generic_handle_irq(
b5cf3fd8 385 irq_find_mapping(d->irq_domain, hw_irq));
3d9edf09
VB
386 }
387 }
0d978eb7 388 chained_irq_exit(irq_desc_get_chip(desc), desc);
3d9edf09
VB
389 /* now it may re-trigger */
390}
391
7a36071e
DB
392static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
393{
72a1ca2c 394 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
7a36071e 395
6075a8b2 396 if (d->irq_domain)
b5cf3fd8 397 return irq_create_mapping(d->irq_domain, offset);
6075a8b2
GS
398 else
399 return -ENXIO;
7a36071e
DB
400}
401
402static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
403{
72a1ca2c 404 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
7a36071e 405
131a10a3
PA
406 /*
407 * NOTE: we assume for now that only irqs in the first gpio_chip
7a36071e
DB
408 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
409 */
34af1ab4 410 if (offset < d->gpio_unbanked)
eb3744a2 411 return d->irqs[offset];
7a36071e
DB
412 else
413 return -ENODEV;
414}
415
ab2dde99 416static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
7a36071e 417{
ab2dde99
SN
418 struct davinci_gpio_controller *d;
419 struct davinci_gpio_regs __iomem *g;
eb3744a2 420 u32 mask, i;
ab2dde99 421
c16edb8b 422 d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
7f8e2a85 423 g = (struct davinci_gpio_regs __iomem *)d->regs[0];
eb3744a2
K
424 for (i = 0; i < MAX_INT_PER_BANK; i++)
425 if (data->irq == d->irqs[i])
426 break;
427
428 if (i == MAX_INT_PER_BANK)
429 return -EINVAL;
430
431 mask = __gpio_mask(i);
7a36071e
DB
432
433 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
434 return -EINVAL;
435
388291c3 436 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
7a36071e 437 ? &g->set_falling : &g->clr_falling);
388291c3 438 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
7a36071e
DB
439 ? &g->set_rising : &g->clr_rising);
440
441 return 0;
442}
443
9211ff31
LP
444static int
445davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
446 irq_hw_number_t hw)
447{
8f7cf8c6
K
448 struct davinci_gpio_controller *chips =
449 (struct davinci_gpio_controller *)d->host_data;
b5cf3fd8 450 struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
9211ff31
LP
451
452 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
453 "davinci_gpio");
454 irq_set_irq_type(irq, IRQ_TYPE_NONE);
455 irq_set_chip_data(irq, (__force void *)g);
456 irq_set_handler_data(irq, (void *)__gpio_mask(hw));
9211ff31
LP
457
458 return 0;
459}
460
461static const struct irq_domain_ops davinci_gpio_irq_ops = {
462 .map = davinci_gpio_irq_map,
463 .xlate = irq_domain_xlate_onetwocell,
464};
465
0c6feb07
GS
466static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
467{
468 static struct irq_chip_type gpio_unbanked;
469
ccdbddfe 470 gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
0c6feb07
GS
471
472 return &gpio_unbanked.chip;
473};
474
475static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
476{
477 static struct irq_chip gpio_unbanked;
478
479 gpio_unbanked = *irq_get_chip(irq);
480 return &gpio_unbanked;
481};
482
483static const struct of_device_id davinci_gpio_ids[];
484
3d9edf09 485/*
474dad54
DB
486 * NOTE: for suspend/resume, probably best to make a platform_device with
487 * suspend_late/resume_resume calls hooking into results of the set_wake()
3d9edf09
VB
488 * calls ... so if no gpios are wakeup events the clock can be disabled,
489 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
474dad54 490 * (dm6446) can be set appropriately for GPIOV33 pins.
3d9edf09
VB
491 */
492
eb3744a2 493static int davinci_gpio_irq_setup(struct platform_device *pdev)
3d9edf09 494{
58c0f5aa
AS
495 unsigned gpio, bank;
496 int irq;
6dc0048c 497 int ret;
3d9edf09 498 struct clk *clk;
474dad54 499 u32 binten = 0;
c1d013a7 500 unsigned ngpio;
118150f2 501 struct device *dev = &pdev->dev;
118150f2
KS
502 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
503 struct davinci_gpio_platform_data *pdata = dev->platform_data;
504 struct davinci_gpio_regs __iomem *g;
6075a8b2 505 struct irq_domain *irq_domain = NULL;
0c6feb07
GS
506 const struct of_device_id *match;
507 struct irq_chip *irq_chip;
b5cf3fd8 508 struct davinci_gpio_irq_data *irqdata;
0c6feb07
GS
509 gpio_get_irq_chip_cb_t gpio_get_irq_chip;
510
511 /*
512 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
513 */
514 gpio_get_irq_chip = davinci_gpio_get_irq_chip;
515 match = of_match_device(of_match_ptr(davinci_gpio_ids),
516 dev);
517 if (match)
518 gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
a994955c 519
118150f2 520 ngpio = pdata->ngpio;
3d9edf09 521
118150f2 522 clk = devm_clk_get(dev, "gpio");
3d9edf09 523 if (IS_ERR(clk)) {
1a9ef909 524 dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
474dad54 525 return PTR_ERR(clk);
3d9edf09 526 }
eb3744a2 527
6dc0048c
AY
528 ret = clk_prepare_enable(clk);
529 if (ret)
530 return ret;
3d9edf09 531
6075a8b2 532 if (!pdata->gpio_unbanked) {
a1a3c2d5 533 irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
6075a8b2
GS
534 if (irq < 0) {
535 dev_err(dev, "Couldn't allocate IRQ numbers\n");
6dc0048c 536 clk_disable_unprepare(clk);
6075a8b2
GS
537 return irq;
538 }
9211ff31 539
310a7e60 540 irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
6075a8b2
GS
541 &davinci_gpio_irq_ops,
542 chips);
543 if (!irq_domain) {
544 dev_err(dev, "Couldn't register an IRQ domain\n");
6dc0048c 545 clk_disable_unprepare(clk);
6075a8b2
GS
546 return -ENODEV;
547 }
9211ff31
LP
548 }
549
131a10a3
PA
550 /*
551 * Arrange gpio_to_irq() support, handling either direct IRQs or
7a36071e
DB
552 * banked IRQs. Having GPIOs in the first GPIO bank use direct
553 * IRQs, while the others use banked IRQs, would need some setup
554 * tweaks to recognize hardware which can do that.
555 */
b5cf3fd8
K
556 chips->chip.to_irq = gpio_to_irq_banked;
557 chips->irq_domain = irq_domain;
7a36071e
DB
558
559 /*
560 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
561 * controller only handling trigger modes. We currently assume no
562 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
563 */
118150f2 564 if (pdata->gpio_unbanked) {
7a36071e 565 /* pass "bank 0" GPIO IRQs to AINTC */
b5cf3fd8 566 chips->chip.to_irq = gpio_to_irq_unbanked;
b5cf3fd8 567 chips->gpio_unbanked = pdata->gpio_unbanked;
3685bbce 568 binten = GENMASK(pdata->gpio_unbanked / 16, 0);
7a36071e
DB
569
570 /* AINTC handles mask/unmask; GPIO handles triggering */
eb3744a2 571 irq = chips->irqs[0];
0c6feb07
GS
572 irq_chip = gpio_get_irq_chip(irq);
573 irq_chip->name = "GPIO-AINTC";
574 irq_chip->irq_set_type = gpio_irq_type_unbanked;
7a36071e
DB
575
576 /* default trigger: both edges */
b5cf3fd8 577 g = chips->regs[0];
388291c3
LP
578 writel_relaxed(~0, &g->set_falling);
579 writel_relaxed(~0, &g->set_rising);
7a36071e
DB
580
581 /* set the direct IRQs up to use that irqchip */
eb3744a2
K
582 for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
583 irq_set_chip(chips->irqs[gpio], irq_chip);
584 irq_set_handler_data(chips->irqs[gpio], chips);
585 irq_set_status_flags(chips->irqs[gpio],
586 IRQ_TYPE_EDGE_BOTH);
7a36071e
DB
587 }
588
589 goto done;
590 }
591
592 /*
593 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
594 * then chain through our own handler.
595 */
eb3744a2 596 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
8f7cf8c6
K
597 /* disabled by default, enabled only as needed
598 * There are register sets for 32 GPIOs. 2 banks of 16
599 * GPIOs are covered by each set of registers hence divide by 2
600 */
b5cf3fd8 601 g = chips->regs[bank / 2];
388291c3
LP
602 writel_relaxed(~0, &g->clr_falling);
603 writel_relaxed(~0, &g->clr_rising);
3d9edf09 604
f299bb95
IY
605 /*
606 * Each chip handles 32 gpios, and each irq bank consists of 16
607 * gpio irqs. Pass the irq bank's corresponding controller to
608 * the chained irq handler.
609 */
b5cf3fd8
K
610 irqdata = devm_kzalloc(&pdev->dev,
611 sizeof(struct
612 davinci_gpio_irq_data),
613 GFP_KERNEL);
6dc0048c
AY
614 if (!irqdata) {
615 clk_disable_unprepare(clk);
b5cf3fd8 616 return -ENOMEM;
6dc0048c 617 }
b5cf3fd8
K
618
619 irqdata->regs = g;
620 irqdata->bank_num = bank;
621 irqdata->chip = chips;
622
eb3744a2
K
623 irq_set_chained_handler_and_data(chips->irqs[bank],
624 gpio_irq_handler, irqdata);
3d9edf09 625
474dad54 626 binten |= BIT(bank);
3d9edf09
VB
627 }
628
7a36071e 629done:
131a10a3
PA
630 /*
631 * BINTEN -- per-bank interrupt enable. genirq would also let these
3d9edf09
VB
632 * bits be set/cleared dynamically.
633 */
388291c3 634 writel_relaxed(binten, gpio_base + BINTEN);
3d9edf09 635
3d9edf09
VB
636 return 0;
637}
118150f2 638
c770844c 639static const struct of_device_id davinci_gpio_ids[] = {
0c6feb07
GS
640 { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
641 { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
c770844c
KS
642 { /* sentinel */ },
643};
644MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
c770844c 645
118150f2
KS
646static struct platform_driver davinci_gpio_driver = {
647 .probe = davinci_gpio_probe,
648 .driver = {
c770844c 649 .name = "davinci_gpio",
c770844c 650 .of_match_table = of_match_ptr(davinci_gpio_ids),
118150f2
KS
651 },
652};
653
654/**
655 * GPIO driver registration needs to be done before machine_init functions
656 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
657 */
658static int __init davinci_gpio_drv_reg(void)
659{
660 return platform_driver_register(&davinci_gpio_driver);
661}
662postcore_initcall(davinci_gpio_drv_reg);