libnvdimm/altmap: Track namespace boundaries in altmap
[linux-2.6-block.git] / drivers / gpio / gpio-74x164.c
CommitLineData
9a9982d4 1// SPDX-License-Identifier: GPL-2.0-only
ead6db08
MG
2/*
3 * 74Hx164 - Generic serial-in/parallel-out 8-bits shift register GPIO driver
4 *
5 * Copyright (C) 2010 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2010 Miguel Gaio <miguel.gaio@efixo.com>
ead6db08
MG
7 */
8
91f6a4af 9#include <linux/gpio/consumer.h>
517ec439
AS
10#include <linux/gpio/driver.h>
11#include <linux/module.h>
12#include <linux/mutex.h>
3c746951 13#include <linux/property.h>
ead6db08 14#include <linux/slab.h>
517ec439 15#include <linux/spi/spi.h>
ead6db08 16
20bc4d5d
MR
17#define GEN_74X164_NUMBER_GPIOS 8
18
ead6db08 19struct gen_74x164_chip {
ead6db08
MG
20 struct gpio_chip gpio_chip;
21 struct mutex lock;
a158531f 22 struct gpio_desc *gpiod_oe;
20bc4d5d 23 u32 registers;
902e7e60
GU
24 /*
25 * Since the registers are chained, every byte sent will make
26 * the previous byte shift to the next register in the
27 * chain. Thus, the first byte sent will end up in the last
28 * register at the end of the transfer. So, to have a logical
29 * numbering, store the bytes in reverse order.
30 */
a158531f 31 u8 buffer[];
ead6db08
MG
32};
33
ead6db08
MG
34static int __gen_74x164_write_config(struct gen_74x164_chip *chip)
35{
771d899a
GU
36 return spi_write(to_spi_device(chip->gpio_chip.parent), chip->buffer,
37 chip->registers);
ead6db08
MG
38}
39
ead6db08
MG
40static int gen_74x164_get_value(struct gpio_chip *gc, unsigned offset)
41{
b2afc6f3 42 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
902e7e60 43 u8 bank = chip->registers - 1 - offset / 8;
20bc4d5d 44 u8 pin = offset % 8;
ead6db08
MG
45 int ret;
46
47 mutex_lock(&chip->lock);
20bc4d5d 48 ret = (chip->buffer[bank] >> pin) & 0x1;
ead6db08
MG
49 mutex_unlock(&chip->lock);
50
51 return ret;
52}
53
54static void gen_74x164_set_value(struct gpio_chip *gc,
55 unsigned offset, int val)
56{
b2afc6f3 57 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
902e7e60 58 u8 bank = chip->registers - 1 - offset / 8;
20bc4d5d 59 u8 pin = offset % 8;
ead6db08
MG
60
61 mutex_lock(&chip->lock);
62 if (val)
20bc4d5d 63 chip->buffer[bank] |= (1 << pin);
ead6db08 64 else
20bc4d5d 65 chip->buffer[bank] &= ~(1 << pin);
ead6db08
MG
66
67 __gen_74x164_write_config(chip);
68 mutex_unlock(&chip->lock);
69}
70
d46ab682
GU
71static void gen_74x164_set_multiple(struct gpio_chip *gc, unsigned long *mask,
72 unsigned long *bits)
73{
74 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
75 unsigned int i, idx, shift;
76 u8 bank, bankmask;
77
78 mutex_lock(&chip->lock);
79 for (i = 0, bank = chip->registers - 1; i < chip->registers;
80 i++, bank--) {
81 idx = i / sizeof(*mask);
82 shift = i % sizeof(*mask) * BITS_PER_BYTE;
83 bankmask = mask[idx] >> shift;
84 if (!bankmask)
85 continue;
86
87 chip->buffer[bank] &= ~bankmask;
88 chip->buffer[bank] |= bankmask & (bits[idx] >> shift);
89 }
90 __gen_74x164_write_config(chip);
91 mutex_unlock(&chip->lock);
92}
93
a3cc68c3
HS
94static int gen_74x164_direction_output(struct gpio_chip *gc,
95 unsigned offset, int val)
96{
97 gen_74x164_set_value(gc, offset, val);
98 return 0;
99}
100
3836309d 101static int gen_74x164_probe(struct spi_device *spi)
ead6db08
MG
102{
103 struct gen_74x164_chip *chip;
410f4574 104 u32 nregs;
ead6db08
MG
105 int ret;
106
ead6db08
MG
107 /*
108 * bits_per_word cannot be configured in platform data
109 */
110 spi->bits_per_word = 8;
111
112 ret = spi_setup(spi);
113 if (ret < 0)
114 return ret;
115
3c746951
AS
116 ret = device_property_read_u32(&spi->dev, "registers-number", &nregs);
117 if (ret) {
118 dev_err(&spi->dev, "Missing 'registers-number' property.\n");
410f4574
GU
119 return -EINVAL;
120 }
121
122 chip = devm_kzalloc(&spi->dev, sizeof(*chip) + nregs, GFP_KERNEL);
ead6db08
MG
123 if (!chip)
124 return -ENOMEM;
125
7ebc194d
FE
126 chip->gpiod_oe = devm_gpiod_get_optional(&spi->dev, "enable",
127 GPIOD_OUT_LOW);
128 if (IS_ERR(chip->gpiod_oe))
129 return PTR_ERR(chip->gpiod_oe);
130
131 gpiod_set_value_cansleep(chip->gpiod_oe, 1);
132
6c0cf42b 133 spi_set_drvdata(spi, chip);
ead6db08 134
a3cc68c3
HS
135 chip->gpio_chip.label = spi->modalias;
136 chip->gpio_chip.direction_output = gen_74x164_direction_output;
ead6db08
MG
137 chip->gpio_chip.get = gen_74x164_get_value;
138 chip->gpio_chip.set = gen_74x164_set_value;
d46ab682 139 chip->gpio_chip.set_multiple = gen_74x164_set_multiple;
61e73804 140 chip->gpio_chip.base = -1;
20bc4d5d 141
410f4574 142 chip->registers = nregs;
20bc4d5d 143 chip->gpio_chip.ngpio = GEN_74X164_NUMBER_GPIOS * chip->registers;
20bc4d5d 144
9fb1f39e 145 chip->gpio_chip.can_sleep = true;
58383c78 146 chip->gpio_chip.parent = &spi->dev;
ead6db08
MG
147 chip->gpio_chip.owner = THIS_MODULE;
148
bcc0562c
AS
149 mutex_init(&chip->lock);
150
ead6db08
MG
151 ret = __gen_74x164_write_config(chip);
152 if (ret) {
153 dev_err(&spi->dev, "Failed writing: %d\n", ret);
154 goto exit_destroy;
155 }
156
b2afc6f3 157 ret = gpiochip_add_data(&chip->gpio_chip, chip);
bcc0562c
AS
158 if (!ret)
159 return 0;
ead6db08
MG
160
161exit_destroy:
ead6db08 162 mutex_destroy(&chip->lock);
bcc0562c 163
ead6db08
MG
164 return ret;
165}
166
206210ce 167static int gen_74x164_remove(struct spi_device *spi)
ead6db08 168{
bcc0562c 169 struct gen_74x164_chip *chip = spi_get_drvdata(spi);
ead6db08 170
7ebc194d 171 gpiod_set_value_cansleep(chip->gpiod_oe, 0);
9f5132ae 172 gpiochip_remove(&chip->gpio_chip);
173 mutex_destroy(&chip->lock);
ead6db08 174
9f5132ae 175 return 0;
ead6db08
MG
176}
177
0a90a9fb
MR
178static const struct of_device_id gen_74x164_dt_ids[] = {
179 { .compatible = "fairchild,74hc595" },
80018bd9 180 { .compatible = "nxp,74lvc594" },
0a90a9fb
MR
181 {},
182};
183MODULE_DEVICE_TABLE(of, gen_74x164_dt_ids);
184
ead6db08
MG
185static struct spi_driver gen_74x164_driver = {
186 .driver = {
a3cc68c3 187 .name = "74x164",
187a53a5 188 .of_match_table = gen_74x164_dt_ids,
ead6db08
MG
189 },
190 .probe = gen_74x164_probe,
8283c4ff 191 .remove = gen_74x164_remove,
ead6db08 192};
ab3b8782 193module_spi_driver(gen_74x164_driver);
ead6db08
MG
194
195MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
196MODULE_AUTHOR("Miguel Gaio <miguel.gaio@efixo.com>");
197MODULE_DESCRIPTION("GPIO expander driver for 74X164 8-bits shift register");
198MODULE_LICENSE("GPL v2");