Merge tag 'dmaengine-fix-6.3' of git://git.kernel.org/pub/scm/linux/kernel/git/vkoul...
[linux-block.git] / drivers / firmware / qcom_scm.h
CommitLineData
97fb5e8d 1/* SPDX-License-Identifier: GPL-2.0-only */
5443cc5f 2/* Copyright (c) 2010-2015,2019 The Linux Foundation. All rights reserved.
b6a1dfbc
KG
3 */
4#ifndef __QCOM_SCM_INT_H
5#define __QCOM_SCM_INT_H
9a434cee
EB
6
7enum qcom_scm_convention {
8 SMC_CONVENTION_UNKNOWN,
9 SMC_CONVENTION_LEGACY,
10 SMC_CONVENTION_ARM_32,
11 SMC_CONVENTION_ARM_64,
12};
13
14extern enum qcom_scm_convention qcom_scm_convention;
15
57d3b816
EB
16#define MAX_QCOM_SCM_ARGS 10
17#define MAX_QCOM_SCM_RETS 3
18
19enum qcom_scm_arg_types {
20 QCOM_SCM_VAL,
21 QCOM_SCM_RO,
22 QCOM_SCM_RW,
23 QCOM_SCM_BUFVAL,
24};
25
26#define QCOM_SCM_ARGS_IMPL(num, a, b, c, d, e, f, g, h, i, j, ...) (\
27 (((a) & 0x3) << 4) | \
28 (((b) & 0x3) << 6) | \
29 (((c) & 0x3) << 8) | \
30 (((d) & 0x3) << 10) | \
31 (((e) & 0x3) << 12) | \
32 (((f) & 0x3) << 14) | \
33 (((g) & 0x3) << 16) | \
34 (((h) & 0x3) << 18) | \
35 (((i) & 0x3) << 20) | \
36 (((j) & 0x3) << 22) | \
37 ((num) & 0xf))
38
39#define QCOM_SCM_ARGS(...) QCOM_SCM_ARGS_IMPL(__VA_ARGS__, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0)
40
41
42/**
43 * struct qcom_scm_desc
44 * @arginfo: Metadata describing the arguments in args[]
45 * @args: The array of arguments for the secure syscall
46 */
47struct qcom_scm_desc {
48 u32 svc;
49 u32 cmd;
50 u32 arginfo;
51 u64 args[MAX_QCOM_SCM_ARGS];
52 u32 owner;
53};
54
55/**
56 * struct qcom_scm_res
57 * @result: The values returned by the secure syscall
58 */
59struct qcom_scm_res {
60 u64 result[MAX_QCOM_SCM_RETS];
61};
62
6bf32599
GDS
63int qcom_scm_wait_for_wq_completion(u32 wq_ctx);
64int scm_get_wq_ctx(u32 *wq_ctx, u32 *flags, u32 *more_pending);
65
9a434cee 66#define SCM_SMC_FNID(s, c) ((((s) & 0xFF) << 8) | ((c) & 0xFF))
f6ea568f
SB
67extern int __scm_smc_call(struct device *dev, const struct qcom_scm_desc *desc,
68 enum qcom_scm_convention qcom_convention,
69 struct qcom_scm_res *res, bool atomic);
70#define scm_smc_call(dev, desc, res, atomic) \
71 __scm_smc_call((dev), (desc), qcom_scm_convention, (res), (atomic))
9a434cee
EB
72
73#define SCM_LEGACY_FNID(s, c) (((s) << 10) | ((c) & 0x3ff))
74extern int scm_legacy_call_atomic(struct device *dev,
75 const struct qcom_scm_desc *desc,
76 struct qcom_scm_res *res);
77extern int scm_legacy_call(struct device *dev, const struct qcom_scm_desc *desc,
78 struct qcom_scm_res *res);
b6a1dfbc 79
65f0c90b
EB
80#define QCOM_SCM_SVC_BOOT 0x01
81#define QCOM_SCM_BOOT_SET_ADDR 0x01
82#define QCOM_SCM_BOOT_TERMINATE_PC 0x02
83#define QCOM_SCM_BOOT_SET_DLOAD_MODE 0x10
f60a317b 84#define QCOM_SCM_BOOT_SET_ADDR_MC 0x11
65f0c90b 85#define QCOM_SCM_BOOT_SET_REMOTE_STATE 0x0a
65f0c90b 86#define QCOM_SCM_FLUSH_FLAG_MASK 0x3
7734c4b5 87#define QCOM_SCM_BOOT_MAX_CPUS 4
f60a317b
SG
88#define QCOM_SCM_BOOT_MC_FLAG_AARCH64 BIT(0)
89#define QCOM_SCM_BOOT_MC_FLAG_COLDBOOT BIT(1)
90#define QCOM_SCM_BOOT_MC_FLAG_WARMBOOT BIT(2)
65f0c90b
EB
91
92#define QCOM_SCM_SVC_PIL 0x02
93#define QCOM_SCM_PIL_PAS_INIT_IMAGE 0x01
94#define QCOM_SCM_PIL_PAS_MEM_SETUP 0x02
95#define QCOM_SCM_PIL_PAS_AUTH_AND_RESET 0x05
96#define QCOM_SCM_PIL_PAS_SHUTDOWN 0x06
97#define QCOM_SCM_PIL_PAS_IS_SUPPORTED 0x07
98#define QCOM_SCM_PIL_PAS_MSS_RESET 0x0a
b6a1dfbc 99
65f0c90b
EB
100#define QCOM_SCM_SVC_IO 0x05
101#define QCOM_SCM_IO_READ 0x01
102#define QCOM_SCM_IO_WRITE 0x02
4e659dbe 103
65f0c90b
EB
104#define QCOM_SCM_SVC_INFO 0x06
105#define QCOM_SCM_INFO_IS_CALL_AVAIL 0x01
9626b699 106
65f0c90b
EB
107#define QCOM_SCM_SVC_MP 0x0c
108#define QCOM_SCM_MP_RESTORE_SEC_CFG 0x02
109#define QCOM_SCM_MP_IOMMU_SECURE_PTBL_SIZE 0x03
110#define QCOM_SCM_MP_IOMMU_SECURE_PTBL_INIT 0x04
94351509 111#define QCOM_SCM_MP_IOMMU_SET_CP_POOL_SIZE 0x05
6d885330 112#define QCOM_SCM_MP_VIDEO_VAR 0x08
65f0c90b 113#define QCOM_SCM_MP_ASSIGN 0x16
b0a1614f 114
65f0c90b
EB
115#define QCOM_SCM_SVC_OCMEM 0x0f
116#define QCOM_SCM_OCMEM_LOCK_CMD 0x01
117#define QCOM_SCM_OCMEM_UNLOCK_CMD 0x02
b0a1614f 118
0f206514
EB
119#define QCOM_SCM_SVC_ES 0x10 /* Enterprise Security */
120#define QCOM_SCM_ES_INVALIDATE_ICE_KEY 0x03
121#define QCOM_SCM_ES_CONFIG_SET_ICE_KEY 0x04
122
65f0c90b
EB
123#define QCOM_SCM_SVC_HDCP 0x11
124#define QCOM_SCM_HDCP_INVOKE 0x01
65f0c90b 125
de3438c4
TG
126#define QCOM_SCM_SVC_LMH 0x13
127#define QCOM_SCM_LMH_LIMIT_PROFILE_CHANGE 0x01
128#define QCOM_SCM_LMH_LIMIT_DCVSH 0x10
129
65f0c90b 130#define QCOM_SCM_SVC_SMMU_PROGRAM 0x15
071a1333 131#define QCOM_SCM_SMMU_PT_FORMAT 0x01
65f0c90b
EB
132#define QCOM_SCM_SMMU_CONFIG_ERRATA1 0x03
133#define QCOM_SCM_SMMU_CONFIG_ERRATA1_CLIENT_ALL 0x02
65f0c90b 134
6bf32599
GDS
135#define QCOM_SCM_SVC_WAITQ 0x24
136#define QCOM_SCM_WAITQ_RESUME 0x02
137#define QCOM_SCM_WAITQ_GET_WQ_CTX 0x03
138
b6a1dfbc 139/* common error codes */
6b1751a8 140#define QCOM_SCM_V2_EBUSY -12
b6a1dfbc
KG
141#define QCOM_SCM_ENOMEM -5
142#define QCOM_SCM_EOPNOTSUPP -4
143#define QCOM_SCM_EINVAL_ADDR -3
144#define QCOM_SCM_EINVAL_ARG -2
145#define QCOM_SCM_ERROR -1
146#define QCOM_SCM_INTERRUPTED 1
6bf32599 147#define QCOM_SCM_WAITQ_SLEEP 2
b6a1dfbc 148
11bdcee4
AG
149static inline int qcom_scm_remap_error(int err)
150{
151 switch (err) {
152 case QCOM_SCM_ERROR:
153 return -EIO;
154 case QCOM_SCM_EINVAL_ADDR:
155 case QCOM_SCM_EINVAL_ARG:
156 return -EINVAL;
157 case QCOM_SCM_EOPNOTSUPP:
158 return -EOPNOTSUPP;
159 case QCOM_SCM_ENOMEM:
160 return -ENOMEM;
6b1751a8
KG
161 case QCOM_SCM_V2_EBUSY:
162 return -EBUSY;
11bdcee4
AG
163 }
164 return -EINVAL;
165}
166
b6a1dfbc 167#endif