Merge branch 'linus' of git://git.kernel.org/pub/scm/linux/kernel/git/herbert/crypto-2.6
[linux-2.6-block.git] / drivers / firmware / qcom_scm.h
CommitLineData
9626b699 1/* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
b6a1dfbc
KG
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#ifndef __QCOM_SCM_INT_H
13#define __QCOM_SCM_INT_H
14
15#define QCOM_SCM_SVC_BOOT 0x1
16#define QCOM_SCM_BOOT_ADDR 0x1
17#define QCOM_SCM_BOOT_ADDR_MC 0x11
a811b420
AG
18#define QCOM_SCM_SET_REMOTE_STATE 0xa
19extern int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id);
b6a1dfbc
KG
20
21#define QCOM_SCM_FLAG_HLOS 0x01
22#define QCOM_SCM_FLAG_COLDBOOT_MC 0x02
23#define QCOM_SCM_FLAG_WARMBOOT_MC 0x04
16e59467
AG
24extern int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
25 const cpumask_t *cpus);
b6a1dfbc
KG
26extern int __qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
27
28#define QCOM_SCM_CMD_TERMINATE_PC 0x2
29#define QCOM_SCM_FLUSH_FLAG_MASK 0x3
30#define QCOM_SCM_CMD_CORE_HOTPLUGGED 0x10
31extern void __qcom_scm_cpu_power_down(u32 flags);
32
9626b699 33#define QCOM_SCM_SVC_INFO 0x6
34#define QCOM_IS_CALL_AVAIL_CMD 0x1
16e59467
AG
35extern int __qcom_scm_is_call_available(struct device *dev, u32 svc_id,
36 u32 cmd_id);
9626b699 37
38#define QCOM_SCM_SVC_HDCP 0x11
39#define QCOM_SCM_CMD_HDCP 0x01
16e59467
AG
40extern int __qcom_scm_hdcp_req(struct device *dev,
41 struct qcom_scm_hdcp_req *req, u32 req_cnt, u32 *resp);
9626b699 42
6b1751a8
KG
43extern void __qcom_scm_init(void);
44
f01e90fe
BA
45#define QCOM_SCM_SVC_PIL 0x2
46#define QCOM_SCM_PAS_INIT_IMAGE_CMD 0x1
47#define QCOM_SCM_PAS_MEM_SETUP_CMD 0x2
48#define QCOM_SCM_PAS_AUTH_AND_RESET_CMD 0x5
49#define QCOM_SCM_PAS_SHUTDOWN_CMD 0x6
50#define QCOM_SCM_PAS_IS_SUPPORTED_CMD 0x7
dd4fe5b2 51#define QCOM_SCM_PAS_MSS_RESET 0xa
f01e90fe
BA
52extern bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral);
53extern int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral,
54 dma_addr_t metadata_phys);
55extern int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral,
56 phys_addr_t addr, phys_addr_t size);
57extern int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral);
58extern int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral);
dd4fe5b2 59extern int __qcom_scm_pas_mss_reset(struct device *dev, bool reset);
f01e90fe 60
b6a1dfbc 61/* common error codes */
6b1751a8 62#define QCOM_SCM_V2_EBUSY -12
b6a1dfbc
KG
63#define QCOM_SCM_ENOMEM -5
64#define QCOM_SCM_EOPNOTSUPP -4
65#define QCOM_SCM_EINVAL_ADDR -3
66#define QCOM_SCM_EINVAL_ARG -2
67#define QCOM_SCM_ERROR -1
68#define QCOM_SCM_INTERRUPTED 1
69
11bdcee4
AG
70static inline int qcom_scm_remap_error(int err)
71{
72 switch (err) {
73 case QCOM_SCM_ERROR:
74 return -EIO;
75 case QCOM_SCM_EINVAL_ADDR:
76 case QCOM_SCM_EINVAL_ARG:
77 return -EINVAL;
78 case QCOM_SCM_EOPNOTSUPP:
79 return -EOPNOTSUPP;
80 case QCOM_SCM_ENOMEM:
81 return -ENOMEM;
6b1751a8
KG
82 case QCOM_SCM_V2_EBUSY:
83 return -EBUSY;
11bdcee4
AG
84 }
85 return -EINVAL;
86}
87
b6a1dfbc 88#endif