i5100_edac: probe for device 19 function 0
[linux-block.git] / drivers / edac / i5100_edac.c
CommitLineData
8f421c59
AJ
1/*
2 * Intel 5100 Memory Controllers kernel module
3 *
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
6 *
7 * This module is based on the following document:
8 *
9 * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
10 * http://download.intel.com/design/chipsets/datashts/318378.pdf
11 *
bbead210
NC
12 * The intel 5100 has two independent channels. EDAC core currently
13 * can not reflect this configuration so instead the chip-select
25985edc 14 * rows for each respective channel are laid out one after another,
bbead210
NC
15 * the first half belonging to channel 0, the second half belonging
16 * to channel 1.
d1afaa0a
MCC
17 *
18 * This driver is for DDR2 DIMMs, and it uses chip select to select among the
19 * several ranks. However, instead of showing memories as ranks, it outputs
20 * them as DIMM's. An internal table creates the association between ranks
21 * and DIMM's.
8f421c59
AJ
22 */
23#include <linux/module.h>
24#include <linux/init.h>
25#include <linux/pci.h>
26#include <linux/pci_ids.h>
8f421c59
AJ
27#include <linux/edac.h>
28#include <linux/delay.h>
29#include <linux/mmzone.h>
30
31#include "edac_core.h"
32
b238e577 33/* register addresses */
8f421c59
AJ
34
35/* device 16, func 1 */
43920a59 36#define I5100_MC 0x40 /* Memory Control Register */
295439f2
NC
37#define I5100_MC_SCRBEN_MASK (1 << 7)
38#define I5100_MC_SCRBDONE_MASK (1 << 4)
8f421c59
AJ
39#define I5100_MS 0x44 /* Memory Status Register */
40#define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
8f421c59 41#define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
8f421c59 42#define I5100_TOLM 0x6c /* Top of Low Memory */
8f421c59
AJ
43#define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
44#define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
45#define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
46#define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
8f421c59 47#define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
8f421c59
AJ
48#define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
49#define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
50#define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
f7952ffc
AJ
51#define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
52#define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
53#define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
54#define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
55#define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
56#define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
b6378cb3 57#define I5100_FERR_NF_MEM_M1ERR_MASK (1 << 1)
8f421c59
AJ
58#define I5100_FERR_NF_MEM_ANY_MASK \
59 (I5100_FERR_NF_MEM_M16ERR_MASK | \
60 I5100_FERR_NF_MEM_M15ERR_MASK | \
f7952ffc
AJ
61 I5100_FERR_NF_MEM_M14ERR_MASK | \
62 I5100_FERR_NF_MEM_M12ERR_MASK | \
63 I5100_FERR_NF_MEM_M11ERR_MASK | \
64 I5100_FERR_NF_MEM_M10ERR_MASK | \
65 I5100_FERR_NF_MEM_M6ERR_MASK | \
66 I5100_FERR_NF_MEM_M5ERR_MASK | \
67 I5100_FERR_NF_MEM_M4ERR_MASK | \
68 I5100_FERR_NF_MEM_M1ERR_MASK)
8f421c59 69#define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
178d5a74 70#define I5100_EMASK_MEM 0xa8 /* MC Error Mask Register */
8f421c59
AJ
71
72/* device 21 and 22, func 0 */
73#define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
74#define I5100_DMIR 0x15c /* DIMM Interleave Range */
8f421c59 75#define I5100_VALIDLOG 0x18c /* Valid Log Markers */
8f421c59 76#define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
8f421c59 77#define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
8f421c59 78#define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
8f421c59 79#define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
8f421c59 80#define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
8f421c59 81#define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
b238e577
AJ
82#define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
83
84/* bit field accessors */
85
295439f2
NC
86static inline u32 i5100_mc_scrben(u32 mc)
87{
88 return mc >> 7 & 1;
89}
90
b238e577
AJ
91static inline u32 i5100_mc_errdeten(u32 mc)
92{
93 return mc >> 5 & 1;
94}
95
295439f2
NC
96static inline u32 i5100_mc_scrbdone(u32 mc)
97{
98 return mc >> 4 & 1;
99}
100
b238e577
AJ
101static inline u16 i5100_spddata_rdo(u16 a)
102{
103 return a >> 15 & 1;
104}
105
106static inline u16 i5100_spddata_sbe(u16 a)
107{
108 return a >> 13 & 1;
109}
110
111static inline u16 i5100_spddata_busy(u16 a)
112{
113 return a >> 12 & 1;
114}
115
116static inline u16 i5100_spddata_data(u16 a)
117{
118 return a & ((1 << 8) - 1);
119}
120
121static inline u32 i5100_spdcmd_create(u32 dti, u32 ckovrd, u32 sa, u32 ba,
122 u32 data, u32 cmd)
123{
124 return ((dti & ((1 << 4) - 1)) << 28) |
125 ((ckovrd & 1) << 27) |
126 ((sa & ((1 << 3) - 1)) << 24) |
127 ((ba & ((1 << 8) - 1)) << 16) |
128 ((data & ((1 << 8) - 1)) << 8) |
129 (cmd & 1);
130}
131
132static inline u16 i5100_tolm_tolm(u16 a)
133{
134 return a >> 12 & ((1 << 4) - 1);
135}
136
137static inline u16 i5100_mir_limit(u16 a)
138{
139 return a >> 4 & ((1 << 12) - 1);
140}
141
142static inline u16 i5100_mir_way1(u16 a)
143{
144 return a >> 1 & 1;
145}
146
147static inline u16 i5100_mir_way0(u16 a)
148{
149 return a & 1;
150}
151
152static inline u32 i5100_ferr_nf_mem_chan_indx(u32 a)
153{
154 return a >> 28 & 1;
155}
156
157static inline u32 i5100_ferr_nf_mem_any(u32 a)
158{
159 return a & I5100_FERR_NF_MEM_ANY_MASK;
160}
161
162static inline u32 i5100_nerr_nf_mem_any(u32 a)
163{
164 return i5100_ferr_nf_mem_any(a);
165}
166
167static inline u32 i5100_dmir_limit(u32 a)
168{
169 return a >> 16 & ((1 << 11) - 1);
170}
171
172static inline u32 i5100_dmir_rank(u32 a, u32 i)
173{
174 return a >> (4 * i) & ((1 << 2) - 1);
175}
176
177static inline u16 i5100_mtr_present(u16 a)
178{
179 return a >> 10 & 1;
180}
181
182static inline u16 i5100_mtr_ethrottle(u16 a)
183{
184 return a >> 9 & 1;
185}
186
187static inline u16 i5100_mtr_width(u16 a)
188{
189 return a >> 8 & 1;
190}
191
192static inline u16 i5100_mtr_numbank(u16 a)
193{
194 return a >> 6 & 1;
195}
196
197static inline u16 i5100_mtr_numrow(u16 a)
198{
199 return a >> 2 & ((1 << 2) - 1);
200}
201
202static inline u16 i5100_mtr_numcol(u16 a)
203{
204 return a & ((1 << 2) - 1);
205}
206
207
208static inline u32 i5100_validlog_redmemvalid(u32 a)
209{
210 return a >> 2 & 1;
211}
212
213static inline u32 i5100_validlog_recmemvalid(u32 a)
214{
215 return a >> 1 & 1;
216}
217
218static inline u32 i5100_validlog_nrecmemvalid(u32 a)
219{
220 return a & 1;
221}
222
223static inline u32 i5100_nrecmema_merr(u32 a)
224{
225 return a >> 15 & ((1 << 5) - 1);
226}
227
228static inline u32 i5100_nrecmema_bank(u32 a)
229{
230 return a >> 12 & ((1 << 3) - 1);
231}
232
233static inline u32 i5100_nrecmema_rank(u32 a)
234{
235 return a >> 8 & ((1 << 3) - 1);
236}
237
238static inline u32 i5100_nrecmema_dm_buf_id(u32 a)
239{
240 return a & ((1 << 8) - 1);
241}
242
243static inline u32 i5100_nrecmemb_cas(u32 a)
244{
245 return a >> 16 & ((1 << 13) - 1);
246}
247
248static inline u32 i5100_nrecmemb_ras(u32 a)
249{
250 return a & ((1 << 16) - 1);
251}
252
253static inline u32 i5100_redmemb_ecc_locator(u32 a)
254{
255 return a & ((1 << 18) - 1);
256}
257
258static inline u32 i5100_recmema_merr(u32 a)
259{
260 return i5100_nrecmema_merr(a);
261}
262
263static inline u32 i5100_recmema_bank(u32 a)
264{
265 return i5100_nrecmema_bank(a);
266}
267
268static inline u32 i5100_recmema_rank(u32 a)
269{
270 return i5100_nrecmema_rank(a);
271}
272
273static inline u32 i5100_recmema_dm_buf_id(u32 a)
274{
275 return i5100_nrecmema_dm_buf_id(a);
276}
277
278static inline u32 i5100_recmemb_cas(u32 a)
279{
280 return i5100_nrecmemb_cas(a);
281}
282
283static inline u32 i5100_recmemb_ras(u32 a)
284{
285 return i5100_nrecmemb_ras(a);
286}
8f421c59
AJ
287
288/* some generic limits */
b18dfd05
NC
289#define I5100_MAX_RANKS_PER_CHAN 6
290#define I5100_CHANNELS 2
8f421c59
AJ
291#define I5100_MAX_RANKS_PER_DIMM 4
292#define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
b18dfd05 293#define I5100_MAX_DIMM_SLOTS_PER_CHAN 4
8f421c59
AJ
294#define I5100_MAX_RANK_INTERLEAVE 4
295#define I5100_MAX_DMIRS 5
295439f2 296#define I5100_SCRUB_REFRESH_RATE (5 * 60 * HZ)
8f421c59
AJ
297
298struct i5100_priv {
299 /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
b18dfd05 300 int dimm_numrank[I5100_CHANNELS][I5100_MAX_DIMM_SLOTS_PER_CHAN];
8f421c59
AJ
301
302 /*
303 * mainboard chip select map -- maps i5100 chip selects to
304 * DIMM slot chip selects. In the case of only 4 ranks per
b18dfd05
NC
305 * channel, the mapping is fairly obvious but not unique.
306 * we map -1 -> NC and assume both channels use the same
8f421c59
AJ
307 * map...
308 *
309 */
b18dfd05 310 int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CHAN][I5100_MAX_RANKS_PER_DIMM];
8f421c59
AJ
311
312 /* memory interleave range */
313 struct {
314 u64 limit;
315 unsigned way[2];
b18dfd05 316 } mir[I5100_CHANNELS];
8f421c59
AJ
317
318 /* adjusted memory interleave range register */
b18dfd05 319 unsigned amir[I5100_CHANNELS];
8f421c59
AJ
320
321 /* dimm interleave range */
322 struct {
323 unsigned rank[I5100_MAX_RANK_INTERLEAVE];
324 u64 limit;
b18dfd05 325 } dmir[I5100_CHANNELS][I5100_MAX_DMIRS];
8f421c59
AJ
326
327 /* memory technology registers... */
328 struct {
329 unsigned present; /* 0 or 1 */
330 unsigned ethrottle; /* 0 or 1 */
331 unsigned width; /* 4 or 8 bits */
332 unsigned numbank; /* 2 or 3 lines */
333 unsigned numrow; /* 13 .. 16 lines */
334 unsigned numcol; /* 11 .. 12 lines */
b18dfd05 335 } mtr[I5100_CHANNELS][I5100_MAX_RANKS_PER_CHAN];
8f421c59
AJ
336
337 u64 tolm; /* top of low memory in bytes */
b18dfd05 338 unsigned ranksperchan; /* number of ranks per channel */
8f421c59
AJ
339
340 struct pci_dev *mc; /* device 16 func 1 */
52608ba2 341 struct pci_dev *einj; /* device 19 func 0 */
8f421c59
AJ
342 struct pci_dev *ch0mm; /* device 21 func 0 */
343 struct pci_dev *ch1mm; /* device 22 func 0 */
295439f2
NC
344
345 struct delayed_work i5100_scrubbing;
346 int scrub_enable;
8f421c59
AJ
347};
348
b18dfd05 349/* map a rank/chan to a slot number on the mainboard */
8f421c59 350static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
b18dfd05 351 int chan, int rank)
8f421c59
AJ
352{
353 const struct i5100_priv *priv = mci->pvt_info;
354 int i;
355
b18dfd05 356 for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
8f421c59 357 int j;
b18dfd05 358 const int numrank = priv->dimm_numrank[chan][i];
8f421c59
AJ
359
360 for (j = 0; j < numrank; j++)
361 if (priv->dimm_csmap[i][j] == rank)
b18dfd05 362 return i * 2 + chan;
8f421c59
AJ
363 }
364
365 return -1;
366}
367
8f421c59
AJ
368static const char *i5100_err_msg(unsigned err)
369{
b238e577 370 static const char *merrs[] = {
8f421c59
AJ
371 "unknown", /* 0 */
372 "uncorrectable data ECC on replay", /* 1 */
373 "unknown", /* 2 */
374 "unknown", /* 3 */
375 "aliased uncorrectable demand data ECC", /* 4 */
376 "aliased uncorrectable spare-copy data ECC", /* 5 */
377 "aliased uncorrectable patrol data ECC", /* 6 */
378 "unknown", /* 7 */
379 "unknown", /* 8 */
380 "unknown", /* 9 */
381 "non-aliased uncorrectable demand data ECC", /* 10 */
382 "non-aliased uncorrectable spare-copy data ECC", /* 11 */
383 "non-aliased uncorrectable patrol data ECC", /* 12 */
384 "unknown", /* 13 */
385 "correctable demand data ECC", /* 14 */
386 "correctable spare-copy data ECC", /* 15 */
387 "correctable patrol data ECC", /* 16 */
388 "unknown", /* 17 */
389 "SPD protocol error", /* 18 */
390 "unknown", /* 19 */
391 "spare copy initiated", /* 20 */
392 "spare copy completed", /* 21 */
393 };
394 unsigned i;
395
396 for (i = 0; i < ARRAY_SIZE(merrs); i++)
397 if (1 << i & err)
398 return merrs[i];
399
400 return "none";
401}
402
b18dfd05 403/* convert csrow index into a rank (per channel -- 0..5) */
8f421c59
AJ
404static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
405{
406 const struct i5100_priv *priv = mci->pvt_info;
407
b18dfd05 408 return csrow % priv->ranksperchan;
8f421c59
AJ
409}
410
b18dfd05
NC
411/* convert csrow index into a channel (0..1) */
412static int i5100_csrow_to_chan(const struct mem_ctl_info *mci, int csrow)
8f421c59
AJ
413{
414 const struct i5100_priv *priv = mci->pvt_info;
415
b18dfd05 416 return csrow / priv->ranksperchan;
8f421c59
AJ
417}
418
8f421c59 419static void i5100_handle_ce(struct mem_ctl_info *mci,
b18dfd05 420 int chan,
8f421c59
AJ
421 unsigned bank,
422 unsigned rank,
423 unsigned long syndrome,
424 unsigned cas,
425 unsigned ras,
426 const char *msg)
427{
d1afaa0a 428 char detail[80];
084a4fcc 429
d1afaa0a
MCC
430 /* Form out message */
431 snprintf(detail, sizeof(detail),
432 "bank %u, cas %u, ras %u\n",
433 bank, cas, ras);
8f421c59 434
9eb07a7f 435 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
d1afaa0a
MCC
436 0, 0, syndrome,
437 chan, rank, -1,
03f7eae8 438 msg, detail);
8f421c59
AJ
439}
440
441static void i5100_handle_ue(struct mem_ctl_info *mci,
b18dfd05 442 int chan,
8f421c59
AJ
443 unsigned bank,
444 unsigned rank,
445 unsigned long syndrome,
446 unsigned cas,
447 unsigned ras,
448 const char *msg)
449{
d1afaa0a 450 char detail[80];
8f421c59 451
d1afaa0a
MCC
452 /* Form out message */
453 snprintf(detail, sizeof(detail),
454 "bank %u, cas %u, ras %u\n",
455 bank, cas, ras);
8f421c59 456
9eb07a7f 457 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
d1afaa0a
MCC
458 0, 0, syndrome,
459 chan, rank, -1,
03f7eae8 460 msg, detail);
8f421c59
AJ
461}
462
b18dfd05 463static void i5100_read_log(struct mem_ctl_info *mci, int chan,
8f421c59
AJ
464 u32 ferr, u32 nerr)
465{
466 struct i5100_priv *priv = mci->pvt_info;
b18dfd05 467 struct pci_dev *pdev = (chan) ? priv->ch1mm : priv->ch0mm;
8f421c59
AJ
468 u32 dw;
469 u32 dw2;
470 unsigned syndrome = 0;
471 unsigned ecc_loc = 0;
472 unsigned merr;
473 unsigned bank;
474 unsigned rank;
475 unsigned cas;
476 unsigned ras;
477
478 pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
479
b238e577 480 if (i5100_validlog_redmemvalid(dw)) {
8f421c59 481 pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
b238e577 482 syndrome = dw2;
8f421c59 483 pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
b238e577 484 ecc_loc = i5100_redmemb_ecc_locator(dw2);
8f421c59
AJ
485 }
486
b238e577 487 if (i5100_validlog_recmemvalid(dw)) {
8f421c59
AJ
488 const char *msg;
489
490 pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
b238e577
AJ
491 merr = i5100_recmema_merr(dw2);
492 bank = i5100_recmema_bank(dw2);
493 rank = i5100_recmema_rank(dw2);
8f421c59
AJ
494
495 pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
b238e577
AJ
496 cas = i5100_recmemb_cas(dw2);
497 ras = i5100_recmemb_ras(dw2);
8f421c59
AJ
498
499 /* FIXME: not really sure if this is what merr is...
500 */
501 if (!merr)
502 msg = i5100_err_msg(ferr);
503 else
504 msg = i5100_err_msg(nerr);
505
b18dfd05 506 i5100_handle_ce(mci, chan, bank, rank, syndrome, cas, ras, msg);
8f421c59
AJ
507 }
508
b238e577 509 if (i5100_validlog_nrecmemvalid(dw)) {
8f421c59
AJ
510 const char *msg;
511
512 pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
b238e577
AJ
513 merr = i5100_nrecmema_merr(dw2);
514 bank = i5100_nrecmema_bank(dw2);
515 rank = i5100_nrecmema_rank(dw2);
8f421c59
AJ
516
517 pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
b238e577
AJ
518 cas = i5100_nrecmemb_cas(dw2);
519 ras = i5100_nrecmemb_ras(dw2);
8f421c59
AJ
520
521 /* FIXME: not really sure if this is what merr is...
522 */
523 if (!merr)
524 msg = i5100_err_msg(ferr);
525 else
526 msg = i5100_err_msg(nerr);
527
b18dfd05 528 i5100_handle_ue(mci, chan, bank, rank, syndrome, cas, ras, msg);
8f421c59
AJ
529 }
530
531 pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
532}
533
534static void i5100_check_error(struct mem_ctl_info *mci)
535{
536 struct i5100_priv *priv = mci->pvt_info;
df95e42e 537 u32 dw, dw2;
8f421c59
AJ
538
539 pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
b238e577 540 if (i5100_ferr_nf_mem_any(dw)) {
8f421c59
AJ
541
542 pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
8f421c59 543
b238e577
AJ
544 i5100_read_log(mci, i5100_ferr_nf_mem_chan_indx(dw),
545 i5100_ferr_nf_mem_any(dw),
546 i5100_nerr_nf_mem_any(dw2));
df95e42e
NS
547
548 pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM, dw2);
8f421c59 549 }
df95e42e 550 pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
8f421c59
AJ
551}
552
295439f2
NC
553/* The i5100 chipset will scrub the entire memory once, then
554 * set a done bit. Continuous scrubbing is achieved by enqueing
555 * delayed work to a workqueue, checking every few minutes if
556 * the scrubbing has completed and if so reinitiating it.
557 */
558
559static void i5100_refresh_scrubbing(struct work_struct *work)
560{
561 struct delayed_work *i5100_scrubbing = container_of(work,
562 struct delayed_work,
563 work);
564 struct i5100_priv *priv = container_of(i5100_scrubbing,
565 struct i5100_priv,
566 i5100_scrubbing);
567 u32 dw;
568
569 pci_read_config_dword(priv->mc, I5100_MC, &dw);
570
571 if (priv->scrub_enable) {
572
573 pci_read_config_dword(priv->mc, I5100_MC, &dw);
574
575 if (i5100_mc_scrbdone(dw)) {
576 dw |= I5100_MC_SCRBEN_MASK;
577 pci_write_config_dword(priv->mc, I5100_MC, dw);
578 pci_read_config_dword(priv->mc, I5100_MC, &dw);
579 }
580
581 schedule_delayed_work(&(priv->i5100_scrubbing),
582 I5100_SCRUB_REFRESH_RATE);
583 }
584}
585/*
586 * The bandwidth is based on experimentation, feel free to refine it.
587 */
eba042a8 588static int i5100_set_scrub_rate(struct mem_ctl_info *mci, u32 bandwidth)
295439f2
NC
589{
590 struct i5100_priv *priv = mci->pvt_info;
591 u32 dw;
592
593 pci_read_config_dword(priv->mc, I5100_MC, &dw);
eba042a8 594 if (bandwidth) {
295439f2
NC
595 priv->scrub_enable = 1;
596 dw |= I5100_MC_SCRBEN_MASK;
597 schedule_delayed_work(&(priv->i5100_scrubbing),
598 I5100_SCRUB_REFRESH_RATE);
599 } else {
600 priv->scrub_enable = 0;
601 dw &= ~I5100_MC_SCRBEN_MASK;
602 cancel_delayed_work(&(priv->i5100_scrubbing));
603 }
604 pci_write_config_dword(priv->mc, I5100_MC, dw);
605
606 pci_read_config_dword(priv->mc, I5100_MC, &dw);
607
eba042a8 608 bandwidth = 5900000 * i5100_mc_scrben(dw);
295439f2 609
39094443 610 return bandwidth;
295439f2
NC
611}
612
39094443 613static int i5100_get_scrub_rate(struct mem_ctl_info *mci)
295439f2
NC
614{
615 struct i5100_priv *priv = mci->pvt_info;
616 u32 dw;
617
618 pci_read_config_dword(priv->mc, I5100_MC, &dw);
619
39094443 620 return 5900000 * i5100_mc_scrben(dw);
295439f2
NC
621}
622
8f421c59
AJ
623static struct pci_dev *pci_get_device_func(unsigned vendor,
624 unsigned device,
625 unsigned func)
626{
627 struct pci_dev *ret = NULL;
628
629 while (1) {
630 ret = pci_get_device(vendor, device, ret);
631
632 if (!ret)
633 break;
634
635 if (PCI_FUNC(ret->devfn) == func)
636 break;
637 }
638
639 return ret;
640}
641
9b3c6e85 642static unsigned long i5100_npages(struct mem_ctl_info *mci, int csrow)
8f421c59
AJ
643{
644 struct i5100_priv *priv = mci->pvt_info;
b18dfd05
NC
645 const unsigned chan_rank = i5100_csrow_to_rank(mci, csrow);
646 const unsigned chan = i5100_csrow_to_chan(mci, csrow);
8f421c59
AJ
647 unsigned addr_lines;
648
649 /* dimm present? */
b18dfd05 650 if (!priv->mtr[chan][chan_rank].present)
8f421c59
AJ
651 return 0ULL;
652
653 addr_lines =
654 I5100_DIMM_ADDR_LINES +
b18dfd05
NC
655 priv->mtr[chan][chan_rank].numcol +
656 priv->mtr[chan][chan_rank].numrow +
657 priv->mtr[chan][chan_rank].numbank;
8f421c59
AJ
658
659 return (unsigned long)
660 ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
661}
662
9b3c6e85 663static void i5100_init_mtr(struct mem_ctl_info *mci)
8f421c59
AJ
664{
665 struct i5100_priv *priv = mci->pvt_info;
666 struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
667 int i;
668
b18dfd05 669 for (i = 0; i < I5100_CHANNELS; i++) {
8f421c59
AJ
670 int j;
671 struct pci_dev *pdev = mms[i];
672
b18dfd05 673 for (j = 0; j < I5100_MAX_RANKS_PER_CHAN; j++) {
8f421c59
AJ
674 const unsigned addr =
675 (j < 4) ? I5100_MTR_0 + j * 2 :
676 I5100_MTR_4 + (j - 4) * 2;
677 u16 w;
678
679 pci_read_config_word(pdev, addr, &w);
680
b238e577
AJ
681 priv->mtr[i][j].present = i5100_mtr_present(w);
682 priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w);
683 priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w);
684 priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w);
685 priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w);
686 priv->mtr[i][j].numcol = 10 + i5100_mtr_numcol(w);
8f421c59
AJ
687 }
688 }
689}
690
691/*
692 * FIXME: make this into a real i2c adapter (so that dimm-decode
693 * will work)?
694 */
695static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
696 u8 ch, u8 slot, u8 addr, u8 *byte)
697{
698 struct i5100_priv *priv = mci->pvt_info;
699 u16 w;
8f421c59
AJ
700 unsigned long et;
701
702 pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
b238e577 703 if (i5100_spddata_busy(w))
8f421c59
AJ
704 return -1;
705
b238e577
AJ
706 pci_write_config_dword(priv->mc, I5100_SPDCMD,
707 i5100_spdcmd_create(0xa, 1, ch * 4 + slot, addr,
708 0, 0));
8f421c59
AJ
709
710 /* wait up to 100ms */
711 et = jiffies + HZ / 10;
712 udelay(100);
713 while (1) {
714 pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
b238e577 715 if (!i5100_spddata_busy(w))
8f421c59
AJ
716 break;
717 udelay(100);
718 }
719
b238e577 720 if (!i5100_spddata_rdo(w) || i5100_spddata_sbe(w))
8f421c59
AJ
721 return -1;
722
b238e577 723 *byte = i5100_spddata_data(w);
8f421c59
AJ
724
725 return 0;
726}
727
728/*
729 * fill dimm chip select map
730 *
731 * FIXME:
8f421c59
AJ
732 * o not the only way to may chip selects to dimm slots
733 * o investigate if there is some way to obtain this map from the bios
734 */
9b3c6e85 735static void i5100_init_dimm_csmap(struct mem_ctl_info *mci)
8f421c59
AJ
736{
737 struct i5100_priv *priv = mci->pvt_info;
738 int i;
739
b18dfd05 740 for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
8f421c59
AJ
741 int j;
742
743 for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
744 priv->dimm_csmap[i][j] = -1; /* default NC */
745 }
746
747 /* only 2 chip selects per slot... */
bbead210
NC
748 if (priv->ranksperchan == 4) {
749 priv->dimm_csmap[0][0] = 0;
750 priv->dimm_csmap[0][1] = 3;
751 priv->dimm_csmap[1][0] = 1;
752 priv->dimm_csmap[1][1] = 2;
753 priv->dimm_csmap[2][0] = 2;
754 priv->dimm_csmap[3][0] = 3;
755 } else {
756 priv->dimm_csmap[0][0] = 0;
757 priv->dimm_csmap[0][1] = 1;
758 priv->dimm_csmap[1][0] = 2;
759 priv->dimm_csmap[1][1] = 3;
760 priv->dimm_csmap[2][0] = 4;
761 priv->dimm_csmap[2][1] = 5;
762 }
8f421c59
AJ
763}
764
9b3c6e85
GKH
765static void i5100_init_dimm_layout(struct pci_dev *pdev,
766 struct mem_ctl_info *mci)
8f421c59
AJ
767{
768 struct i5100_priv *priv = mci->pvt_info;
769 int i;
770
b18dfd05 771 for (i = 0; i < I5100_CHANNELS; i++) {
8f421c59
AJ
772 int j;
773
b18dfd05 774 for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CHAN; j++) {
8f421c59
AJ
775 u8 rank;
776
777 if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
778 priv->dimm_numrank[i][j] = 0;
779 else
780 priv->dimm_numrank[i][j] = (rank & 3) + 1;
781 }
782 }
783
784 i5100_init_dimm_csmap(mci);
785}
786
9b3c6e85
GKH
787static void i5100_init_interleaving(struct pci_dev *pdev,
788 struct mem_ctl_info *mci)
8f421c59
AJ
789{
790 u16 w;
791 u32 dw;
792 struct i5100_priv *priv = mci->pvt_info;
793 struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
794 int i;
795
796 pci_read_config_word(pdev, I5100_TOLM, &w);
b238e577 797 priv->tolm = (u64) i5100_tolm_tolm(w) * 256 * 1024 * 1024;
8f421c59
AJ
798
799 pci_read_config_word(pdev, I5100_MIR0, &w);
b238e577
AJ
800 priv->mir[0].limit = (u64) i5100_mir_limit(w) << 28;
801 priv->mir[0].way[1] = i5100_mir_way1(w);
802 priv->mir[0].way[0] = i5100_mir_way0(w);
8f421c59
AJ
803
804 pci_read_config_word(pdev, I5100_MIR1, &w);
b238e577
AJ
805 priv->mir[1].limit = (u64) i5100_mir_limit(w) << 28;
806 priv->mir[1].way[1] = i5100_mir_way1(w);
807 priv->mir[1].way[0] = i5100_mir_way0(w);
8f421c59
AJ
808
809 pci_read_config_word(pdev, I5100_AMIR_0, &w);
810 priv->amir[0] = w;
811 pci_read_config_word(pdev, I5100_AMIR_1, &w);
812 priv->amir[1] = w;
813
b18dfd05 814 for (i = 0; i < I5100_CHANNELS; i++) {
8f421c59
AJ
815 int j;
816
817 for (j = 0; j < 5; j++) {
818 int k;
819
820 pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
821
822 priv->dmir[i][j].limit =
b238e577 823 (u64) i5100_dmir_limit(dw) << 28;
8f421c59
AJ
824 for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
825 priv->dmir[i][j].rank[k] =
b238e577 826 i5100_dmir_rank(dw, k);
8f421c59
AJ
827 }
828 }
829
830 i5100_init_mtr(mci);
831}
832
9b3c6e85 833static void i5100_init_csrows(struct mem_ctl_info *mci)
8f421c59
AJ
834{
835 int i;
8f421c59
AJ
836 struct i5100_priv *priv = mci->pvt_info;
837
d1afaa0a
MCC
838 for (i = 0; i < mci->tot_dimms; i++) {
839 struct dimm_info *dimm;
8f421c59 840 const unsigned long npages = i5100_npages(mci, i);
b18dfd05 841 const unsigned chan = i5100_csrow_to_chan(mci, i);
8f421c59
AJ
842 const unsigned rank = i5100_csrow_to_rank(mci, i);
843
844 if (!npages)
845 continue;
846
d1afaa0a
MCC
847 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, mci->n_layers,
848 chan, rank, 0);
084a4fcc 849
a895bf8b
MCC
850 dimm->nr_pages = npages;
851 if (npages) {
a895bf8b
MCC
852 dimm->grain = 32;
853 dimm->dtype = (priv->mtr[chan][rank].width == 4) ?
d1afaa0a 854 DEV_X4 : DEV_X8;
a895bf8b
MCC
855 dimm->mtype = MEM_RDDR2;
856 dimm->edac_mode = EDAC_SECDED;
857 snprintf(dimm->label, sizeof(dimm->label),
858 "DIMM%u",
859 i5100_rank_to_slot(mci, chan, rank));
860 }
d1afaa0a 861
956b9ba1
JP
862 edac_dbg(2, "dimm channel %d, rank %d, size %ld\n",
863 chan, rank, (long)PAGES_TO_MiB(npages));
8f421c59
AJ
864 }
865}
866
9b3c6e85 867static int i5100_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
8f421c59
AJ
868{
869 int rc;
870 struct mem_ctl_info *mci;
d1afaa0a 871 struct edac_mc_layer layers[2];
8f421c59 872 struct i5100_priv *priv;
52608ba2 873 struct pci_dev *ch0mm, *ch1mm, *einj;
8f421c59
AJ
874 int ret = 0;
875 u32 dw;
876 int ranksperch;
877
878 if (PCI_FUNC(pdev->devfn) != 1)
879 return -ENODEV;
880
881 rc = pci_enable_device(pdev);
882 if (rc < 0) {
883 ret = rc;
884 goto bail;
885 }
886
43920a59
AJ
887 /* ECC enabled? */
888 pci_read_config_dword(pdev, I5100_MC, &dw);
b238e577 889 if (!i5100_mc_errdeten(dw)) {
43920a59
AJ
890 printk(KERN_INFO "i5100_edac: ECC not enabled.\n");
891 ret = -ENODEV;
b238e577 892 goto bail_pdev;
43920a59
AJ
893 }
894
8f421c59
AJ
895 /* figure out how many ranks, from strapped state of 48GB_Mode input */
896 pci_read_config_dword(pdev, I5100_MS, &dw);
897 ranksperch = !!(dw & (1 << 8)) * 2 + 4;
898
178d5a74
AJ
899 /* enable error reporting... */
900 pci_read_config_dword(pdev, I5100_EMASK_MEM, &dw);
901 dw &= ~I5100_FERR_NF_MEM_ANY_MASK;
902 pci_write_config_dword(pdev, I5100_EMASK_MEM, dw);
903
8f421c59
AJ
904 /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
905 ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
906 PCI_DEVICE_ID_INTEL_5100_21, 0);
b238e577
AJ
907 if (!ch0mm) {
908 ret = -ENODEV;
909 goto bail_pdev;
910 }
8f421c59
AJ
911
912 rc = pci_enable_device(ch0mm);
913 if (rc < 0) {
914 ret = rc;
915 goto bail_ch0;
916 }
917
918 /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
919 ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
920 PCI_DEVICE_ID_INTEL_5100_22, 0);
921 if (!ch1mm) {
922 ret = -ENODEV;
b238e577 923 goto bail_disable_ch0;
8f421c59
AJ
924 }
925
926 rc = pci_enable_device(ch1mm);
927 if (rc < 0) {
928 ret = rc;
929 goto bail_ch1;
930 }
931
d1afaa0a
MCC
932 layers[0].type = EDAC_MC_LAYER_CHANNEL;
933 layers[0].size = 2;
934 layers[0].is_virt_csrow = false;
935 layers[1].type = EDAC_MC_LAYER_SLOT;
936 layers[1].size = ranksperch;
937 layers[1].is_virt_csrow = true;
ca0907b9 938 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
d1afaa0a 939 sizeof(*priv));
8f421c59
AJ
940 if (!mci) {
941 ret = -ENOMEM;
b238e577 942 goto bail_disable_ch1;
8f421c59
AJ
943 }
944
52608ba2
NS
945
946 /* device 19, func 0, Error injection */
947 einj = pci_get_device_func(PCI_VENDOR_ID_INTEL,
948 PCI_DEVICE_ID_INTEL_5100_19, 0);
949 if (!einj) {
950 ret = -ENODEV;
951 goto bail_einj;
952 }
953
954 rc = pci_enable_device(einj);
955 if (rc < 0) {
956 ret = rc;
957 goto bail_disable_einj;
958 }
959
960
fd687502 961 mci->pdev = &pdev->dev;
8f421c59
AJ
962
963 priv = mci->pvt_info;
b18dfd05 964 priv->ranksperchan = ranksperch;
8f421c59
AJ
965 priv->mc = pdev;
966 priv->ch0mm = ch0mm;
967 priv->ch1mm = ch1mm;
52608ba2 968 priv->einj = einj;
8f421c59 969
295439f2
NC
970 INIT_DELAYED_WORK(&(priv->i5100_scrubbing), i5100_refresh_scrubbing);
971
972 /* If scrubbing was already enabled by the bios, start maintaining it */
973 pci_read_config_dword(pdev, I5100_MC, &dw);
974 if (i5100_mc_scrben(dw)) {
975 priv->scrub_enable = 1;
976 schedule_delayed_work(&(priv->i5100_scrubbing),
977 I5100_SCRUB_REFRESH_RATE);
978 }
979
8f421c59
AJ
980 i5100_init_dimm_layout(pdev, mci);
981 i5100_init_interleaving(pdev, mci);
982
983 mci->mtype_cap = MEM_FLAG_FB_DDR2;
984 mci->edac_ctl_cap = EDAC_FLAG_SECDED;
985 mci->edac_cap = EDAC_FLAG_SECDED;
986 mci->mod_name = "i5100_edac.c";
987 mci->mod_ver = "not versioned";
988 mci->ctl_name = "i5100";
989 mci->dev_name = pci_name(pdev);
b238e577 990 mci->ctl_page_to_phys = NULL;
8f421c59
AJ
991
992 mci->edac_check = i5100_check_error;
295439f2
NC
993 mci->set_sdram_scrub_rate = i5100_set_scrub_rate;
994 mci->get_sdram_scrub_rate = i5100_get_scrub_rate;
8f421c59
AJ
995
996 i5100_init_csrows(mci);
997
998 /* this strange construction seems to be in every driver, dunno why */
999 switch (edac_op_state) {
1000 case EDAC_OPSTATE_POLL:
1001 case EDAC_OPSTATE_NMI:
1002 break;
1003 default:
1004 edac_op_state = EDAC_OPSTATE_POLL;
1005 break;
1006 }
1007
1008 if (edac_mc_add_mc(mci)) {
1009 ret = -ENODEV;
295439f2 1010 goto bail_scrub;
8f421c59
AJ
1011 }
1012
b238e577 1013 return ret;
8f421c59 1014
295439f2
NC
1015bail_scrub:
1016 priv->scrub_enable = 0;
1017 cancel_delayed_work_sync(&(priv->i5100_scrubbing));
8f421c59
AJ
1018 edac_mc_free(mci);
1019
52608ba2
NS
1020bail_disable_einj:
1021 pci_disable_device(einj);
1022
1023bail_einj:
1024 pci_dev_put(einj);
1025
b238e577
AJ
1026bail_disable_ch1:
1027 pci_disable_device(ch1mm);
1028
8f421c59
AJ
1029bail_ch1:
1030 pci_dev_put(ch1mm);
1031
b238e577
AJ
1032bail_disable_ch0:
1033 pci_disable_device(ch0mm);
1034
8f421c59
AJ
1035bail_ch0:
1036 pci_dev_put(ch0mm);
1037
b238e577
AJ
1038bail_pdev:
1039 pci_disable_device(pdev);
1040
8f421c59
AJ
1041bail:
1042 return ret;
1043}
1044
9b3c6e85 1045static void i5100_remove_one(struct pci_dev *pdev)
8f421c59
AJ
1046{
1047 struct mem_ctl_info *mci;
1048 struct i5100_priv *priv;
1049
1050 mci = edac_mc_del_mc(&pdev->dev);
1051
1052 if (!mci)
1053 return;
1054
1055 priv = mci->pvt_info;
295439f2
NC
1056
1057 priv->scrub_enable = 0;
1058 cancel_delayed_work_sync(&(priv->i5100_scrubbing));
1059
b238e577
AJ
1060 pci_disable_device(pdev);
1061 pci_disable_device(priv->ch0mm);
1062 pci_disable_device(priv->ch1mm);
52608ba2 1063 pci_disable_device(priv->einj);
8f421c59
AJ
1064 pci_dev_put(priv->ch0mm);
1065 pci_dev_put(priv->ch1mm);
52608ba2 1066 pci_dev_put(priv->einj);
8f421c59
AJ
1067
1068 edac_mc_free(mci);
1069}
1070
36c46f31 1071static DEFINE_PCI_DEVICE_TABLE(i5100_pci_tbl) = {
8f421c59
AJ
1072 /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
1073 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
1074 { 0, }
1075};
1076MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
1077
1078static struct pci_driver i5100_driver = {
1079 .name = KBUILD_BASENAME,
1080 .probe = i5100_init_one,
9b3c6e85 1081 .remove = i5100_remove_one,
8f421c59
AJ
1082 .id_table = i5100_pci_tbl,
1083};
1084
1085static int __init i5100_init(void)
1086{
1087 int pci_rc;
1088
1089 pci_rc = pci_register_driver(&i5100_driver);
1090
1091 return (pci_rc < 0) ? pci_rc : 0;
1092}
1093
1094static void __exit i5100_exit(void)
1095{
1096 pci_unregister_driver(&i5100_driver);
1097}
1098
1099module_init(i5100_init);
1100module_exit(i5100_exit);
1101
1102MODULE_LICENSE("GPL");
1103MODULE_AUTHOR
1104 ("Arthur Jones <ajones@riverbed.com>");
1105MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");