Merge branch 'for-3.11' of git://git.kernel.org/pub/scm/linux/kernel/git/geert/linux...
[linux-2.6-block.git] / drivers / edac / e752x_edac.c
CommitLineData
806c35f5
AC
1/*
2 * Intel e752x Memory Controller kernel module
3 * (C) 2004 Linux Networx (http://lnxi.com)
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
6 *
805afb69 7 * Implement support for the e7520, E7525, e7320 and i3100 memory controllers.
806c35f5 8 *
805afb69 9 * Datasheets:
ce11ce17 10 * http://www.intel.in/content/www/in/en/chipsets/e7525-memory-controller-hub-datasheet.html
805afb69 11 * ftp://download.intel.com/design/intarch/datashts/31345803.pdf
ce11ce17 12 *
806c35f5
AC
13 * Written by Tom Zimmerman
14 *
15 * Contributors:
16 * Thayne Harbaugh at realmsys.com (?)
17 * Wang Zhenyu at intel.com
18 * Dave Jiang at mvista.com
19 *
806c35f5
AC
20 */
21
806c35f5
AC
22#include <linux/module.h>
23#include <linux/init.h>
806c35f5
AC
24#include <linux/pci.h>
25#include <linux/pci_ids.h>
c0d12172 26#include <linux/edac.h>
20bcb7a8 27#include "edac_core.h"
806c35f5 28
152ba394 29#define E752X_REVISION " Ver: 2.0.2"
929a40ec 30#define EDAC_MOD_STR "e752x_edac"
37f04581 31
10d33e9c 32static int report_non_memory_errors;
96941026 33static int force_function_unhide;
94ee1cf5 34static int sysbus_parity = -1;
96941026 35
91b99041
DJ
36static struct edac_pci_ctl_info *e752x_pci;
37
537fba28 38#define e752x_printk(level, fmt, arg...) \
e7ecd891 39 edac_printk(level, "e752x", fmt, ##arg)
537fba28
DP
40
41#define e752x_mc_printk(mci, level, fmt, arg...) \
e7ecd891 42 edac_mc_chipset_printk(mci, level, "e752x", fmt, ##arg)
537fba28 43
806c35f5
AC
44#ifndef PCI_DEVICE_ID_INTEL_7520_0
45#define PCI_DEVICE_ID_INTEL_7520_0 0x3590
46#endif /* PCI_DEVICE_ID_INTEL_7520_0 */
47
48#ifndef PCI_DEVICE_ID_INTEL_7520_1_ERR
49#define PCI_DEVICE_ID_INTEL_7520_1_ERR 0x3591
50#endif /* PCI_DEVICE_ID_INTEL_7520_1_ERR */
51
52#ifndef PCI_DEVICE_ID_INTEL_7525_0
53#define PCI_DEVICE_ID_INTEL_7525_0 0x359E
54#endif /* PCI_DEVICE_ID_INTEL_7525_0 */
55
56#ifndef PCI_DEVICE_ID_INTEL_7525_1_ERR
57#define PCI_DEVICE_ID_INTEL_7525_1_ERR 0x3593
58#endif /* PCI_DEVICE_ID_INTEL_7525_1_ERR */
59
60#ifndef PCI_DEVICE_ID_INTEL_7320_0
61#define PCI_DEVICE_ID_INTEL_7320_0 0x3592
62#endif /* PCI_DEVICE_ID_INTEL_7320_0 */
63
64#ifndef PCI_DEVICE_ID_INTEL_7320_1_ERR
65#define PCI_DEVICE_ID_INTEL_7320_1_ERR 0x3593
66#endif /* PCI_DEVICE_ID_INTEL_7320_1_ERR */
67
5135b797
AK
68#ifndef PCI_DEVICE_ID_INTEL_3100_0
69#define PCI_DEVICE_ID_INTEL_3100_0 0x35B0
70#endif /* PCI_DEVICE_ID_INTEL_3100_0 */
71
72#ifndef PCI_DEVICE_ID_INTEL_3100_1_ERR
73#define PCI_DEVICE_ID_INTEL_3100_1_ERR 0x35B1
74#endif /* PCI_DEVICE_ID_INTEL_3100_1_ERR */
75
806c35f5
AC
76#define E752X_NR_CSROWS 8 /* number of csrows */
77
806c35f5 78/* E752X register addresses - device 0 function 0 */
8004fd2a
PT
79#define E752X_MCHSCRB 0x52 /* Memory Scrub register (16b) */
80 /*
81 * 6:5 Scrub Completion Count
82 * 3:2 Scrub Rate (i3100 only)
83 * 01=fast 10=normal
84 * 1:0 Scrub Mode enable
85 * 00=off 10=on
86 */
806c35f5
AC
87#define E752X_DRB 0x60 /* DRAM row boundary register (8b) */
88#define E752X_DRA 0x70 /* DRAM row attribute register (8b) */
89 /*
90 * 31:30 Device width row 7
91 * 01=x8 10=x4 11=x8 DDR2
92 * 27:26 Device width row 6
93 * 23:22 Device width row 5
94 * 19:20 Device width row 4
95 * 15:14 Device width row 3
96 * 11:10 Device width row 2
97 * 7:6 Device width row 1
98 * 3:2 Device width row 0
99 */
100#define E752X_DRC 0x7C /* DRAM controller mode reg (32b) */
101 /* FIXME:IS THIS RIGHT? */
102 /*
103 * 22 Number channels 0=1,1=2
104 * 19:18 DRB Granularity 32/64MB
105 */
106#define E752X_DRM 0x80 /* Dimm mapping register */
107#define E752X_DDRCSR 0x9A /* DDR control and status reg (16b) */
108 /*
109 * 14:12 1 single A, 2 single B, 3 dual
110 */
111#define E752X_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
112#define E752X_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
113#define E752X_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
114#define E752X_REMAPOFFSET 0xCA /* DRAM remap limit offset reg (16b) */
115
116/* E752X register addresses - device 0 function 1 */
117#define E752X_FERR_GLOBAL 0x40 /* Global first error register (32b) */
118#define E752X_NERR_GLOBAL 0x44 /* Global next error register (32b) */
119#define E752X_HI_FERR 0x50 /* Hub interface first error reg (8b) */
120#define E752X_HI_NERR 0x52 /* Hub interface next error reg (8b) */
121#define E752X_HI_ERRMASK 0x54 /* Hub interface error mask reg (8b) */
122#define E752X_HI_SMICMD 0x5A /* Hub interface SMI command reg (8b) */
123#define E752X_SYSBUS_FERR 0x60 /* System buss first error reg (16b) */
124#define E752X_SYSBUS_NERR 0x62 /* System buss next error reg (16b) */
125#define E752X_SYSBUS_ERRMASK 0x64 /* System buss error mask reg (16b) */
126#define E752X_SYSBUS_SMICMD 0x6A /* System buss SMI command reg (16b) */
127#define E752X_BUF_FERR 0x70 /* Memory buffer first error reg (8b) */
128#define E752X_BUF_NERR 0x72 /* Memory buffer next error reg (8b) */
129#define E752X_BUF_ERRMASK 0x74 /* Memory buffer error mask reg (8b) */
10d33e9c 130#define E752X_BUF_SMICMD 0x7A /* Memory buffer SMI cmd reg (8b) */
806c35f5
AC
131#define E752X_DRAM_FERR 0x80 /* DRAM first error register (16b) */
132#define E752X_DRAM_NERR 0x82 /* DRAM next error register (16b) */
133#define E752X_DRAM_ERRMASK 0x84 /* DRAM error mask register (8b) */
134#define E752X_DRAM_SMICMD 0x8A /* DRAM SMI command register (8b) */
135#define E752X_DRAM_RETR_ADD 0xAC /* DRAM Retry address register (32b) */
136#define E752X_DRAM_SEC1_ADD 0xA0 /* DRAM first correctable memory */
137 /* error address register (32b) */
138 /*
139 * 31 Reserved
10d33e9c 140 * 30:2 CE address (64 byte block 34:6
806c35f5
AC
141 * 1 Reserved
142 * 0 HiLoCS
143 */
144#define E752X_DRAM_SEC2_ADD 0xC8 /* DRAM first correctable memory */
145 /* error address register (32b) */
146 /*
147 * 31 Reserved
148 * 30:2 CE address (64 byte block 34:6)
149 * 1 Reserved
150 * 0 HiLoCS
151 */
152#define E752X_DRAM_DED_ADD 0xA4 /* DRAM first uncorrectable memory */
153 /* error address register (32b) */
154 /*
155 * 31 Reserved
156 * 30:2 CE address (64 byte block 34:6)
157 * 1 Reserved
158 * 0 HiLoCS
159 */
10d33e9c 160#define E752X_DRAM_SCRB_ADD 0xA8 /* DRAM 1st uncorrectable scrub mem */
806c35f5
AC
161 /* error address register (32b) */
162 /*
163 * 31 Reserved
10d33e9c 164 * 30:2 CE address (64 byte block 34:6
806c35f5
AC
165 * 1 Reserved
166 * 0 HiLoCS
167 */
168#define E752X_DRAM_SEC1_SYNDROME 0xC4 /* DRAM first correctable memory */
169 /* error syndrome register (16b) */
170#define E752X_DRAM_SEC2_SYNDROME 0xC6 /* DRAM second correctable memory */
171 /* error syndrome register (16b) */
172#define E752X_DEVPRES1 0xF4 /* Device Present 1 register (8b) */
173
5135b797
AK
174/* 3100 IMCH specific register addresses - device 0 function 1 */
175#define I3100_NSI_FERR 0x48 /* NSI first error reg (32b) */
176#define I3100_NSI_NERR 0x4C /* NSI next error reg (32b) */
177#define I3100_NSI_SMICMD 0x54 /* NSI SMI command register (32b) */
178#define I3100_NSI_EMASK 0x90 /* NSI error mask register (32b) */
179
806c35f5
AC
180/* ICH5R register addresses - device 30 function 0 */
181#define ICH5R_PCI_STAT 0x06 /* PCI status register (16b) */
182#define ICH5R_PCI_2ND_STAT 0x1E /* PCI status secondary reg (16b) */
183#define ICH5R_PCI_BRIDGE_CTL 0x3E /* PCI bridge control register (16b) */
184
185enum e752x_chips {
186 E7520 = 0,
187 E7525 = 1,
5135b797
AK
188 E7320 = 2,
189 I3100 = 3
806c35f5
AC
190};
191
805afb69
MCC
192/*
193 * Those chips Support single-rank and dual-rank memories only.
194 *
195 * On e752x chips, the odd rows are present only on dual-rank memories.
196 * Dividing the rank by two will provide the dimm#
197 *
198 * i3100 MC has a different mapping: it supports only 4 ranks.
199 *
200 * The mapping is (from 1 to n):
201 * slot single-ranked double-ranked
202 * dimm #1 -> rank #4 NA
203 * dimm #2 -> rank #3 NA
204 * dimm #3 -> rank #2 Ranks 2 and 3
205 * dimm #4 -> rank $1 Ranks 1 and 4
206 *
207 * FIXME: The current mapping for i3100 considers that it supports up to 8
208 * ranks/chanel, but datasheet says that the MC supports only 4 ranks.
209 */
210
806c35f5
AC
211struct e752x_pvt {
212 struct pci_dev *bridge_ck;
213 struct pci_dev *dev_d0f0;
214 struct pci_dev *dev_d0f1;
215 u32 tolm;
216 u32 remapbase;
217 u32 remaplimit;
218 int mc_symmetric;
219 u8 map[8];
220 int map_type;
221 const struct e752x_dev_info *dev_info;
222};
223
806c35f5
AC
224struct e752x_dev_info {
225 u16 err_dev;
3847bccc 226 u16 ctl_dev;
806c35f5
AC
227 const char *ctl_name;
228};
229
230struct e752x_error_info {
231 u32 ferr_global;
232 u32 nerr_global;
5135b797
AK
233 u32 nsi_ferr; /* 3100 only */
234 u32 nsi_nerr; /* 3100 only */
235 u8 hi_ferr; /* all but 3100 */
236 u8 hi_nerr; /* all but 3100 */
806c35f5
AC
237 u16 sysbus_ferr;
238 u16 sysbus_nerr;
239 u8 buf_ferr;
240 u8 buf_nerr;
241 u16 dram_ferr;
242 u16 dram_nerr;
243 u32 dram_sec1_add;
244 u32 dram_sec2_add;
245 u16 dram_sec1_syndrome;
246 u16 dram_sec2_syndrome;
247 u32 dram_ded_add;
248 u32 dram_scrb_add;
249 u32 dram_retr_add;
250};
251
252static const struct e752x_dev_info e752x_devs[] = {
253 [E7520] = {
052dfb45
DT
254 .err_dev = PCI_DEVICE_ID_INTEL_7520_1_ERR,
255 .ctl_dev = PCI_DEVICE_ID_INTEL_7520_0,
256 .ctl_name = "E7520"},
806c35f5 257 [E7525] = {
052dfb45
DT
258 .err_dev = PCI_DEVICE_ID_INTEL_7525_1_ERR,
259 .ctl_dev = PCI_DEVICE_ID_INTEL_7525_0,
260 .ctl_name = "E7525"},
806c35f5 261 [E7320] = {
052dfb45
DT
262 .err_dev = PCI_DEVICE_ID_INTEL_7320_1_ERR,
263 .ctl_dev = PCI_DEVICE_ID_INTEL_7320_0,
264 .ctl_name = "E7320"},
5135b797
AK
265 [I3100] = {
266 .err_dev = PCI_DEVICE_ID_INTEL_3100_1_ERR,
267 .ctl_dev = PCI_DEVICE_ID_INTEL_3100_0,
268 .ctl_name = "3100"},
806c35f5
AC
269};
270
8004fd2a
PT
271/* Valid scrub rates for the e752x/3100 hardware memory scrubber. We
272 * map the scrubbing bandwidth to a hardware register value. The 'set'
273 * operation finds the 'matching or higher value'. Note that scrubbing
274 * on the e752x can only be enabled/disabled. The 3100 supports
275 * a normal and fast mode.
276 */
277
278#define SDRATE_EOT 0xFFFFFFFF
279
280struct scrubrate {
281 u32 bandwidth; /* bandwidth consumed by scrubbing in bytes/sec */
282 u16 scrubval; /* register value for scrub rate */
283};
284
285/* Rate below assumes same performance as i3100 using PC3200 DDR2 in
286 * normal mode. e752x bridges don't support choosing normal or fast mode,
287 * so the scrubbing bandwidth value isn't all that important - scrubbing is
288 * either on or off.
289 */
290static const struct scrubrate scrubrates_e752x[] = {
291 {0, 0x00}, /* Scrubbing Off */
292 {500000, 0x02}, /* Scrubbing On */
293 {SDRATE_EOT, 0x00} /* End of Table */
294};
295
296/* Fast mode: 2 GByte PC3200 DDR2 scrubbed in 33s = 63161283 bytes/s
297 * Normal mode: 125 (32000 / 256) times slower than fast mode.
298 */
299static const struct scrubrate scrubrates_i3100[] = {
300 {0, 0x00}, /* Scrubbing Off */
301 {500000, 0x0a}, /* Normal mode - 32k clocks */
302 {62500000, 0x06}, /* Fast mode - 256 clocks */
303 {SDRATE_EOT, 0x00} /* End of Table */
304};
305
806c35f5 306static unsigned long ctl_page_to_phys(struct mem_ctl_info *mci,
052dfb45 307 unsigned long page)
806c35f5
AC
308{
309 u32 remap;
203333cb 310 struct e752x_pvt *pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5 311
956b9ba1 312 edac_dbg(3, "\n");
806c35f5
AC
313
314 if (page < pvt->tolm)
315 return page;
e7ecd891 316
806c35f5
AC
317 if ((page >= 0x100000) && (page < pvt->remapbase))
318 return page;
e7ecd891 319
806c35f5 320 remap = (page - pvt->tolm) + pvt->remapbase;
e7ecd891 321
806c35f5
AC
322 if (remap < pvt->remaplimit)
323 return remap;
e7ecd891 324
537fba28 325 e752x_printk(KERN_ERR, "Invalid page %lx - out of range\n", page);
806c35f5
AC
326 return pvt->tolm - 1;
327}
328
329static void do_process_ce(struct mem_ctl_info *mci, u16 error_one,
052dfb45 330 u32 sec1_add, u16 sec1_syndrome)
806c35f5
AC
331{
332 u32 page;
333 int row;
334 int channel;
335 int i;
203333cb 336 struct e752x_pvt *pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5 337
956b9ba1 338 edac_dbg(3, "\n");
806c35f5
AC
339
340 /* convert the addr to 4k page */
341 page = sec1_add >> (PAGE_SHIFT - 4);
342
343 /* FIXME - check for -1 */
344 if (pvt->mc_symmetric) {
345 /* chip select are bits 14 & 13 */
346 row = ((page >> 1) & 3);
537fba28 347 e752x_printk(KERN_WARNING,
052dfb45
DT
348 "Test row %d Table %d %d %d %d %d %d %d %d\n", row,
349 pvt->map[0], pvt->map[1], pvt->map[2], pvt->map[3],
350 pvt->map[4], pvt->map[5], pvt->map[6],
351 pvt->map[7]);
806c35f5
AC
352
353 /* test for channel remapping */
354 for (i = 0; i < 8; i++) {
355 if (pvt->map[i] == row)
356 break;
357 }
e7ecd891 358
537fba28 359 e752x_printk(KERN_WARNING, "Test computed row %d\n", i);
e7ecd891 360
806c35f5
AC
361 if (i < 8)
362 row = i;
363 else
537fba28 364 e752x_mc_printk(mci, KERN_WARNING,
203333cb
DJ
365 "row %d not found in remap table\n",
366 row);
806c35f5
AC
367 } else
368 row = edac_mc_find_csrow_by_page(mci, page);
e7ecd891 369
806c35f5
AC
370 /* 0 = channel A, 1 = channel B */
371 channel = !(error_one & 1);
372
84db003f 373 /* e752x mc reads 34:6 of the DRAM linear address */
9eb07a7f 374 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
ce11ce17
MCC
375 page, offset_in_page(sec1_add << 4), sec1_syndrome,
376 row, channel, -1,
03f7eae8 377 "e752x CE", "");
806c35f5
AC
378}
379
806c35f5 380static inline void process_ce(struct mem_ctl_info *mci, u16 error_one,
052dfb45
DT
381 u32 sec1_add, u16 sec1_syndrome, int *error_found,
382 int handle_error)
806c35f5
AC
383{
384 *error_found = 1;
385
386 if (handle_error)
387 do_process_ce(mci, error_one, sec1_add, sec1_syndrome);
388}
389
e7ecd891 390static void do_process_ue(struct mem_ctl_info *mci, u16 error_one,
052dfb45 391 u32 ded_add, u32 scrb_add)
806c35f5
AC
392{
393 u32 error_2b, block_page;
394 int row;
203333cb 395 struct e752x_pvt *pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5 396
956b9ba1 397 edac_dbg(3, "\n");
806c35f5
AC
398
399 if (error_one & 0x0202) {
400 error_2b = ded_add;
e7ecd891 401
806c35f5
AC
402 /* convert to 4k address */
403 block_page = error_2b >> (PAGE_SHIFT - 4);
e7ecd891 404
806c35f5 405 row = pvt->mc_symmetric ?
052dfb45
DT
406 /* chip select are bits 14 & 13 */
407 ((block_page >> 1) & 3) :
408 edac_mc_find_csrow_by_page(mci, block_page);
e7ecd891 409
84db003f 410 /* e752x mc reads 34:6 of the DRAM linear address */
9eb07a7f 411 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
ce11ce17
MCC
412 block_page,
413 offset_in_page(error_2b << 4), 0,
414 row, -1, -1,
03f7eae8 415 "e752x UE from Read", "");
ce11ce17 416
806c35f5
AC
417 }
418 if (error_one & 0x0404) {
419 error_2b = scrb_add;
e7ecd891 420
806c35f5
AC
421 /* convert to 4k address */
422 block_page = error_2b >> (PAGE_SHIFT - 4);
e7ecd891 423
806c35f5 424 row = pvt->mc_symmetric ?
052dfb45
DT
425 /* chip select are bits 14 & 13 */
426 ((block_page >> 1) & 3) :
427 edac_mc_find_csrow_by_page(mci, block_page);
e7ecd891 428
84db003f 429 /* e752x mc reads 34:6 of the DRAM linear address */
9eb07a7f 430 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
ce11ce17
MCC
431 block_page,
432 offset_in_page(error_2b << 4), 0,
433 row, -1, -1,
03f7eae8 434 "e752x UE from Scruber", "");
806c35f5
AC
435 }
436}
437
438static inline void process_ue(struct mem_ctl_info *mci, u16 error_one,
052dfb45
DT
439 u32 ded_add, u32 scrb_add, int *error_found,
440 int handle_error)
806c35f5
AC
441{
442 *error_found = 1;
443
444 if (handle_error)
445 do_process_ue(mci, error_one, ded_add, scrb_add);
446}
447
448static inline void process_ue_no_info_wr(struct mem_ctl_info *mci,
203333cb 449 int *error_found, int handle_error)
806c35f5
AC
450{
451 *error_found = 1;
452
453 if (!handle_error)
454 return;
455
956b9ba1 456 edac_dbg(3, "\n");
9eb07a7f 457 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
ce11ce17 458 -1, -1, -1,
03f7eae8 459 "e752x UE log memory write", "");
806c35f5
AC
460}
461
462static void do_process_ded_retry(struct mem_ctl_info *mci, u16 error,
203333cb 463 u32 retry_add)
806c35f5
AC
464{
465 u32 error_1b, page;
466 int row;
203333cb 467 struct e752x_pvt *pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5
AC
468
469 error_1b = retry_add;
10d33e9c
DT
470 page = error_1b >> (PAGE_SHIFT - 4); /* convert the addr to 4k page */
471
472 /* chip select are bits 14 & 13 */
473 row = pvt->mc_symmetric ? ((page >> 1) & 3) :
052dfb45 474 edac_mc_find_csrow_by_page(mci, page);
10d33e9c 475
537fba28 476 e752x_mc_printk(mci, KERN_WARNING,
203333cb
DJ
477 "CE page 0x%lx, row %d : Memory read retry\n",
478 (long unsigned int)page, row);
806c35f5
AC
479}
480
481static inline void process_ded_retry(struct mem_ctl_info *mci, u16 error,
052dfb45
DT
482 u32 retry_add, int *error_found,
483 int handle_error)
806c35f5
AC
484{
485 *error_found = 1;
486
487 if (handle_error)
488 do_process_ded_retry(mci, error, retry_add);
489}
490
491static inline void process_threshold_ce(struct mem_ctl_info *mci, u16 error,
203333cb 492 int *error_found, int handle_error)
806c35f5
AC
493{
494 *error_found = 1;
495
496 if (handle_error)
537fba28 497 e752x_mc_printk(mci, KERN_WARNING, "Memory threshold CE\n");
806c35f5
AC
498}
499
da9bb1d2 500static char *global_message[11] = {
10d33e9c
DT
501 "PCI Express C1",
502 "PCI Express C",
503 "PCI Express B1",
504 "PCI Express B",
505 "PCI Express A1",
506 "PCI Express A",
507 "DMA Controller",
508 "HUB or NS Interface",
509 "System Bus",
510 "DRAM Controller", /* 9th entry */
511 "Internal Buffer"
806c35f5
AC
512};
513
10d33e9c
DT
514#define DRAM_ENTRY 9
515
da9bb1d2 516static char *fatal_message[2] = { "Non-Fatal ", "Fatal " };
806c35f5
AC
517
518static void do_global_error(int fatal, u32 errors)
519{
520 int i;
521
522 for (i = 0; i < 11; i++) {
10d33e9c
DT
523 if (errors & (1 << i)) {
524 /* If the error is from DRAM Controller OR
525 * we are to report ALL errors, then
526 * report the error
527 */
528 if ((i == DRAM_ENTRY) || report_non_memory_errors)
529 e752x_printk(KERN_WARNING, "%sError %s\n",
530 fatal_message[fatal],
531 global_message[i]);
532 }
806c35f5
AC
533 }
534}
535
536static inline void global_error(int fatal, u32 errors, int *error_found,
203333cb 537 int handle_error)
806c35f5
AC
538{
539 *error_found = 1;
540
541 if (handle_error)
542 do_global_error(fatal, errors);
543}
544
da9bb1d2 545static char *hub_message[7] = {
806c35f5
AC
546 "HI Address or Command Parity", "HI Illegal Access",
547 "HI Internal Parity", "Out of Range Access",
548 "HI Data Parity", "Enhanced Config Access",
549 "Hub Interface Target Abort"
550};
551
552static void do_hub_error(int fatal, u8 errors)
553{
554 int i;
555
556 for (i = 0; i < 7; i++) {
557 if (errors & (1 << i))
537fba28 558 e752x_printk(KERN_WARNING, "%sError %s\n",
052dfb45 559 fatal_message[fatal], hub_message[i]);
806c35f5
AC
560 }
561}
562
563static inline void hub_error(int fatal, u8 errors, int *error_found,
052dfb45 564 int handle_error)
806c35f5
AC
565{
566 *error_found = 1;
567
568 if (handle_error)
569 do_hub_error(fatal, errors);
570}
571
5135b797
AK
572#define NSI_FATAL_MASK 0x0c080081
573#define NSI_NON_FATAL_MASK 0x23a0ba64
574#define NSI_ERR_MASK (NSI_FATAL_MASK | NSI_NON_FATAL_MASK)
575
576static char *nsi_message[30] = {
577 "NSI Link Down", /* NSI_FERR/NSI_NERR bit 0, fatal error */
578 "", /* reserved */
579 "NSI Parity Error", /* bit 2, non-fatal */
580 "", /* reserved */
581 "", /* reserved */
582 "Correctable Error Message", /* bit 5, non-fatal */
583 "Non-Fatal Error Message", /* bit 6, non-fatal */
584 "Fatal Error Message", /* bit 7, fatal */
585 "", /* reserved */
586 "Receiver Error", /* bit 9, non-fatal */
587 "", /* reserved */
588 "Bad TLP", /* bit 11, non-fatal */
589 "Bad DLLP", /* bit 12, non-fatal */
590 "REPLAY_NUM Rollover", /* bit 13, non-fatal */
591 "", /* reserved */
592 "Replay Timer Timeout", /* bit 15, non-fatal */
593 "", /* reserved */
594 "", /* reserved */
595 "", /* reserved */
596 "Data Link Protocol Error", /* bit 19, fatal */
597 "", /* reserved */
598 "Poisoned TLP", /* bit 21, non-fatal */
599 "", /* reserved */
600 "Completion Timeout", /* bit 23, non-fatal */
601 "Completer Abort", /* bit 24, non-fatal */
602 "Unexpected Completion", /* bit 25, non-fatal */
603 "Receiver Overflow", /* bit 26, fatal */
604 "Malformed TLP", /* bit 27, fatal */
605 "", /* reserved */
606 "Unsupported Request" /* bit 29, non-fatal */
607};
608
609static void do_nsi_error(int fatal, u32 errors)
610{
611 int i;
612
613 for (i = 0; i < 30; i++) {
614 if (errors & (1 << i))
615 printk(KERN_WARNING "%sError %s\n",
616 fatal_message[fatal], nsi_message[i]);
617 }
618}
619
620static inline void nsi_error(int fatal, u32 errors, int *error_found,
621 int handle_error)
622{
623 *error_found = 1;
624
625 if (handle_error)
626 do_nsi_error(fatal, errors);
627}
628
da9bb1d2 629static char *membuf_message[4] = {
806c35f5
AC
630 "Internal PMWB to DRAM parity",
631 "Internal PMWB to System Bus Parity",
632 "Internal System Bus or IO to PMWB Parity",
633 "Internal DRAM to PMWB Parity"
634};
635
636static void do_membuf_error(u8 errors)
637{
638 int i;
639
640 for (i = 0; i < 4; i++) {
641 if (errors & (1 << i))
537fba28 642 e752x_printk(KERN_WARNING, "Non-Fatal Error %s\n",
052dfb45 643 membuf_message[i]);
806c35f5
AC
644 }
645}
646
647static inline void membuf_error(u8 errors, int *error_found, int handle_error)
648{
649 *error_found = 1;
650
651 if (handle_error)
652 do_membuf_error(errors);
653}
654
e009356f 655static char *sysbus_message[10] = {
806c35f5
AC
656 "Addr or Request Parity",
657 "Data Strobe Glitch",
658 "Addr Strobe Glitch",
659 "Data Parity",
660 "Addr Above TOM",
661 "Non DRAM Lock Error",
662 "MCERR", "BINIT",
663 "Memory Parity",
664 "IO Subsystem Parity"
665};
666
667static void do_sysbus_error(int fatal, u32 errors)
668{
669 int i;
670
671 for (i = 0; i < 10; i++) {
672 if (errors & (1 << i))
537fba28 673 e752x_printk(KERN_WARNING, "%sError System Bus %s\n",
052dfb45 674 fatal_message[fatal], sysbus_message[i]);
806c35f5
AC
675 }
676}
677
678static inline void sysbus_error(int fatal, u32 errors, int *error_found,
203333cb 679 int handle_error)
806c35f5
AC
680{
681 *error_found = 1;
682
683 if (handle_error)
684 do_sysbus_error(fatal, errors);
685}
686
e7ecd891 687static void e752x_check_hub_interface(struct e752x_error_info *info,
052dfb45 688 int *error_found, int handle_error)
806c35f5
AC
689{
690 u8 stat8;
691
692 //pci_read_config_byte(dev,E752X_HI_FERR,&stat8);
e7ecd891 693
806c35f5 694 stat8 = info->hi_ferr;
e7ecd891 695
203333cb 696 if (stat8 & 0x7f) { /* Error, so process */
806c35f5 697 stat8 &= 0x7f;
e7ecd891 698
203333cb 699 if (stat8 & 0x2b)
806c35f5 700 hub_error(1, stat8 & 0x2b, error_found, handle_error);
e7ecd891 701
203333cb 702 if (stat8 & 0x54)
806c35f5
AC
703 hub_error(0, stat8 & 0x54, error_found, handle_error);
704 }
705 //pci_read_config_byte(dev,E752X_HI_NERR,&stat8);
e7ecd891 706
806c35f5 707 stat8 = info->hi_nerr;
e7ecd891 708
203333cb 709 if (stat8 & 0x7f) { /* Error, so process */
806c35f5 710 stat8 &= 0x7f;
e7ecd891 711
806c35f5
AC
712 if (stat8 & 0x2b)
713 hub_error(1, stat8 & 0x2b, error_found, handle_error);
e7ecd891 714
203333cb 715 if (stat8 & 0x54)
806c35f5
AC
716 hub_error(0, stat8 & 0x54, error_found, handle_error);
717 }
718}
719
5135b797
AK
720static void e752x_check_ns_interface(struct e752x_error_info *info,
721 int *error_found, int handle_error)
722{
723 u32 stat32;
724
725 stat32 = info->nsi_ferr;
726 if (stat32 & NSI_ERR_MASK) { /* Error, so process */
727 if (stat32 & NSI_FATAL_MASK) /* check for fatal errors */
728 nsi_error(1, stat32 & NSI_FATAL_MASK, error_found,
729 handle_error);
730 if (stat32 & NSI_NON_FATAL_MASK) /* check for non-fatal ones */
731 nsi_error(0, stat32 & NSI_NON_FATAL_MASK, error_found,
732 handle_error);
733 }
734 stat32 = info->nsi_nerr;
735 if (stat32 & NSI_ERR_MASK) {
736 if (stat32 & NSI_FATAL_MASK)
737 nsi_error(1, stat32 & NSI_FATAL_MASK, error_found,
738 handle_error);
739 if (stat32 & NSI_NON_FATAL_MASK)
740 nsi_error(0, stat32 & NSI_NON_FATAL_MASK, error_found,
741 handle_error);
742 }
743}
744
e7ecd891 745static void e752x_check_sysbus(struct e752x_error_info *info,
052dfb45 746 int *error_found, int handle_error)
806c35f5
AC
747{
748 u32 stat32, error32;
749
750 //pci_read_config_dword(dev,E752X_SYSBUS_FERR,&stat32);
751 stat32 = info->sysbus_ferr + (info->sysbus_nerr << 16);
752
753 if (stat32 == 0)
203333cb 754 return; /* no errors */
806c35f5
AC
755
756 error32 = (stat32 >> 16) & 0x3ff;
757 stat32 = stat32 & 0x3ff;
e7ecd891 758
203333cb 759 if (stat32 & 0x087)
dfb2a763 760 sysbus_error(1, stat32 & 0x087, error_found, handle_error);
e7ecd891 761
203333cb 762 if (stat32 & 0x378)
dfb2a763 763 sysbus_error(0, stat32 & 0x378, error_found, handle_error);
e7ecd891 764
203333cb 765 if (error32 & 0x087)
dfb2a763 766 sysbus_error(1, error32 & 0x087, error_found, handle_error);
e7ecd891 767
203333cb 768 if (error32 & 0x378)
dfb2a763 769 sysbus_error(0, error32 & 0x378, error_found, handle_error);
806c35f5
AC
770}
771
203333cb 772static void e752x_check_membuf(struct e752x_error_info *info,
052dfb45 773 int *error_found, int handle_error)
806c35f5
AC
774{
775 u8 stat8;
776
777 stat8 = info->buf_ferr;
e7ecd891 778
203333cb 779 if (stat8 & 0x0f) { /* Error, so process */
806c35f5
AC
780 stat8 &= 0x0f;
781 membuf_error(stat8, error_found, handle_error);
782 }
e7ecd891 783
806c35f5 784 stat8 = info->buf_nerr;
e7ecd891 785
203333cb 786 if (stat8 & 0x0f) { /* Error, so process */
806c35f5
AC
787 stat8 &= 0x0f;
788 membuf_error(stat8, error_found, handle_error);
789 }
790}
791
203333cb 792static void e752x_check_dram(struct mem_ctl_info *mci,
052dfb45
DT
793 struct e752x_error_info *info, int *error_found,
794 int handle_error)
806c35f5
AC
795{
796 u16 error_one, error_next;
797
798 error_one = info->dram_ferr;
799 error_next = info->dram_nerr;
800
801 /* decode and report errors */
203333cb 802 if (error_one & 0x0101) /* check first error correctable */
806c35f5 803 process_ce(mci, error_one, info->dram_sec1_add,
052dfb45 804 info->dram_sec1_syndrome, error_found, handle_error);
806c35f5 805
203333cb 806 if (error_next & 0x0101) /* check next error correctable */
806c35f5 807 process_ce(mci, error_next, info->dram_sec2_add,
052dfb45 808 info->dram_sec2_syndrome, error_found, handle_error);
806c35f5 809
203333cb 810 if (error_one & 0x4040)
806c35f5
AC
811 process_ue_no_info_wr(mci, error_found, handle_error);
812
203333cb 813 if (error_next & 0x4040)
806c35f5
AC
814 process_ue_no_info_wr(mci, error_found, handle_error);
815
203333cb 816 if (error_one & 0x2020)
806c35f5 817 process_ded_retry(mci, error_one, info->dram_retr_add,
052dfb45 818 error_found, handle_error);
806c35f5 819
203333cb 820 if (error_next & 0x2020)
806c35f5 821 process_ded_retry(mci, error_next, info->dram_retr_add,
052dfb45 822 error_found, handle_error);
806c35f5 823
203333cb
DJ
824 if (error_one & 0x0808)
825 process_threshold_ce(mci, error_one, error_found, handle_error);
806c35f5 826
203333cb 827 if (error_next & 0x0808)
806c35f5 828 process_threshold_ce(mci, error_next, error_found,
052dfb45 829 handle_error);
806c35f5 830
203333cb 831 if (error_one & 0x0606)
806c35f5 832 process_ue(mci, error_one, info->dram_ded_add,
052dfb45 833 info->dram_scrb_add, error_found, handle_error);
806c35f5 834
203333cb 835 if (error_next & 0x0606)
806c35f5 836 process_ue(mci, error_next, info->dram_ded_add,
052dfb45 837 info->dram_scrb_add, error_found, handle_error);
806c35f5
AC
838}
839
203333cb
DJ
840static void e752x_get_error_info(struct mem_ctl_info *mci,
841 struct e752x_error_info *info)
806c35f5
AC
842{
843 struct pci_dev *dev;
844 struct e752x_pvt *pvt;
845
846 memset(info, 0, sizeof(*info));
203333cb 847 pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5 848 dev = pvt->dev_d0f1;
806c35f5
AC
849 pci_read_config_dword(dev, E752X_FERR_GLOBAL, &info->ferr_global);
850
851 if (info->ferr_global) {
5135b797
AK
852 if (pvt->dev_info->err_dev == PCI_DEVICE_ID_INTEL_3100_1_ERR) {
853 pci_read_config_dword(dev, I3100_NSI_FERR,
854 &info->nsi_ferr);
855 info->hi_ferr = 0;
856 } else {
857 pci_read_config_byte(dev, E752X_HI_FERR,
858 &info->hi_ferr);
859 info->nsi_ferr = 0;
860 }
806c35f5 861 pci_read_config_word(dev, E752X_SYSBUS_FERR,
052dfb45 862 &info->sysbus_ferr);
806c35f5 863 pci_read_config_byte(dev, E752X_BUF_FERR, &info->buf_ferr);
203333cb 864 pci_read_config_word(dev, E752X_DRAM_FERR, &info->dram_ferr);
806c35f5 865 pci_read_config_dword(dev, E752X_DRAM_SEC1_ADD,
052dfb45 866 &info->dram_sec1_add);
806c35f5 867 pci_read_config_word(dev, E752X_DRAM_SEC1_SYNDROME,
052dfb45 868 &info->dram_sec1_syndrome);
806c35f5 869 pci_read_config_dword(dev, E752X_DRAM_DED_ADD,
052dfb45 870 &info->dram_ded_add);
806c35f5 871 pci_read_config_dword(dev, E752X_DRAM_SCRB_ADD,
052dfb45 872 &info->dram_scrb_add);
806c35f5 873 pci_read_config_dword(dev, E752X_DRAM_RETR_ADD,
052dfb45 874 &info->dram_retr_add);
806c35f5 875
5135b797 876 /* ignore the reserved bits just in case */
806c35f5
AC
877 if (info->hi_ferr & 0x7f)
878 pci_write_config_byte(dev, E752X_HI_FERR,
052dfb45 879 info->hi_ferr);
806c35f5 880
5135b797
AK
881 if (info->nsi_ferr & NSI_ERR_MASK)
882 pci_write_config_dword(dev, I3100_NSI_FERR,
883 info->nsi_ferr);
884
806c35f5
AC
885 if (info->sysbus_ferr)
886 pci_write_config_word(dev, E752X_SYSBUS_FERR,
052dfb45 887 info->sysbus_ferr);
806c35f5
AC
888
889 if (info->buf_ferr & 0x0f)
890 pci_write_config_byte(dev, E752X_BUF_FERR,
052dfb45 891 info->buf_ferr);
806c35f5
AC
892
893 if (info->dram_ferr)
894 pci_write_bits16(pvt->bridge_ck, E752X_DRAM_FERR,
203333cb 895 info->dram_ferr, info->dram_ferr);
806c35f5
AC
896
897 pci_write_config_dword(dev, E752X_FERR_GLOBAL,
052dfb45 898 info->ferr_global);
806c35f5
AC
899 }
900
901 pci_read_config_dword(dev, E752X_NERR_GLOBAL, &info->nerr_global);
902
903 if (info->nerr_global) {
5135b797
AK
904 if (pvt->dev_info->err_dev == PCI_DEVICE_ID_INTEL_3100_1_ERR) {
905 pci_read_config_dword(dev, I3100_NSI_NERR,
906 &info->nsi_nerr);
907 info->hi_nerr = 0;
908 } else {
909 pci_read_config_byte(dev, E752X_HI_NERR,
910 &info->hi_nerr);
911 info->nsi_nerr = 0;
912 }
806c35f5 913 pci_read_config_word(dev, E752X_SYSBUS_NERR,
052dfb45 914 &info->sysbus_nerr);
806c35f5 915 pci_read_config_byte(dev, E752X_BUF_NERR, &info->buf_nerr);
203333cb 916 pci_read_config_word(dev, E752X_DRAM_NERR, &info->dram_nerr);
806c35f5 917 pci_read_config_dword(dev, E752X_DRAM_SEC2_ADD,
052dfb45 918 &info->dram_sec2_add);
806c35f5 919 pci_read_config_word(dev, E752X_DRAM_SEC2_SYNDROME,
052dfb45 920 &info->dram_sec2_syndrome);
806c35f5
AC
921
922 if (info->hi_nerr & 0x7f)
923 pci_write_config_byte(dev, E752X_HI_NERR,
052dfb45 924 info->hi_nerr);
806c35f5 925
5135b797
AK
926 if (info->nsi_nerr & NSI_ERR_MASK)
927 pci_write_config_dword(dev, I3100_NSI_NERR,
928 info->nsi_nerr);
929
806c35f5
AC
930 if (info->sysbus_nerr)
931 pci_write_config_word(dev, E752X_SYSBUS_NERR,
052dfb45 932 info->sysbus_nerr);
806c35f5
AC
933
934 if (info->buf_nerr & 0x0f)
935 pci_write_config_byte(dev, E752X_BUF_NERR,
052dfb45 936 info->buf_nerr);
806c35f5
AC
937
938 if (info->dram_nerr)
939 pci_write_bits16(pvt->bridge_ck, E752X_DRAM_NERR,
203333cb 940 info->dram_nerr, info->dram_nerr);
806c35f5
AC
941
942 pci_write_config_dword(dev, E752X_NERR_GLOBAL,
052dfb45 943 info->nerr_global);
806c35f5
AC
944 }
945}
946
203333cb 947static int e752x_process_error_info(struct mem_ctl_info *mci,
052dfb45
DT
948 struct e752x_error_info *info,
949 int handle_errors)
806c35f5
AC
950{
951 u32 error32, stat32;
952 int error_found;
953
954 error_found = 0;
955 error32 = (info->ferr_global >> 18) & 0x3ff;
956 stat32 = (info->ferr_global >> 4) & 0x7ff;
957
958 if (error32)
959 global_error(1, error32, &error_found, handle_errors);
960
961 if (stat32)
962 global_error(0, stat32, &error_found, handle_errors);
963
964 error32 = (info->nerr_global >> 18) & 0x3ff;
965 stat32 = (info->nerr_global >> 4) & 0x7ff;
966
967 if (error32)
968 global_error(1, error32, &error_found, handle_errors);
969
970 if (stat32)
971 global_error(0, stat32, &error_found, handle_errors);
972
973 e752x_check_hub_interface(info, &error_found, handle_errors);
5135b797 974 e752x_check_ns_interface(info, &error_found, handle_errors);
806c35f5
AC
975 e752x_check_sysbus(info, &error_found, handle_errors);
976 e752x_check_membuf(info, &error_found, handle_errors);
977 e752x_check_dram(mci, info, &error_found, handle_errors);
978 return error_found;
979}
980
981static void e752x_check(struct mem_ctl_info *mci)
982{
983 struct e752x_error_info info;
e7ecd891 984
956b9ba1 985 edac_dbg(3, "\n");
806c35f5
AC
986 e752x_get_error_info(mci, &info);
987 e752x_process_error_info(mci, &info, 1);
988}
989
8004fd2a 990/* Program byte/sec bandwidth scrub rate to hardware */
eba042a8 991static int set_sdram_scrub_rate(struct mem_ctl_info *mci, u32 new_bw)
8004fd2a
PT
992{
993 const struct scrubrate *scrubrates;
994 struct e752x_pvt *pvt = (struct e752x_pvt *) mci->pvt_info;
995 struct pci_dev *pdev = pvt->dev_d0f0;
996 int i;
997
998 if (pvt->dev_info->ctl_dev == PCI_DEVICE_ID_INTEL_3100_0)
999 scrubrates = scrubrates_i3100;
1000 else
1001 scrubrates = scrubrates_e752x;
1002
1003 /* Translate the desired scrub rate to a e752x/3100 register value.
1004 * Search for the bandwidth that is equal or greater than the
1005 * desired rate and program the cooresponding register value.
1006 */
1007 for (i = 0; scrubrates[i].bandwidth != SDRATE_EOT; i++)
eba042a8 1008 if (scrubrates[i].bandwidth >= new_bw)
8004fd2a
PT
1009 break;
1010
1011 if (scrubrates[i].bandwidth == SDRATE_EOT)
1012 return -1;
1013
1014 pci_write_config_word(pdev, E752X_MCHSCRB, scrubrates[i].scrubval);
1015
39094443 1016 return scrubrates[i].bandwidth;
8004fd2a
PT
1017}
1018
1019/* Convert current scrub rate value into byte/sec bandwidth */
39094443 1020static int get_sdram_scrub_rate(struct mem_ctl_info *mci)
8004fd2a
PT
1021{
1022 const struct scrubrate *scrubrates;
1023 struct e752x_pvt *pvt = (struct e752x_pvt *) mci->pvt_info;
1024 struct pci_dev *pdev = pvt->dev_d0f0;
1025 u16 scrubval;
1026 int i;
1027
1028 if (pvt->dev_info->ctl_dev == PCI_DEVICE_ID_INTEL_3100_0)
1029 scrubrates = scrubrates_i3100;
1030 else
1031 scrubrates = scrubrates_e752x;
1032
1033 /* Find the bandwidth matching the memory scrubber configuration */
1034 pci_read_config_word(pdev, E752X_MCHSCRB, &scrubval);
1035 scrubval = scrubval & 0x0f;
1036
1037 for (i = 0; scrubrates[i].bandwidth != SDRATE_EOT; i++)
1038 if (scrubrates[i].scrubval == scrubval)
1039 break;
1040
1041 if (scrubrates[i].bandwidth == SDRATE_EOT) {
1042 e752x_printk(KERN_WARNING,
1043 "Invalid sdram scrub control value: 0x%x\n", scrubval);
1044 return -1;
1045 }
39094443 1046 return scrubrates[i].bandwidth;
8004fd2a 1047
8004fd2a
PT
1048}
1049
13189525
DT
1050/* Return 1 if dual channel mode is active. Else return 0. */
1051static inline int dual_channel_active(u16 ddrcsr)
1052{
1053 return (((ddrcsr >> 12) & 3) == 3);
1054}
1055
7297c261
MG
1056/* Remap csrow index numbers if map_type is "reverse"
1057 */
1058static inline int remap_csrow_index(struct mem_ctl_info *mci, int index)
1059{
1060 struct e752x_pvt *pvt = mci->pvt_info;
1061
1062 if (!pvt->map_type)
1063 return (7 - index);
1064
1065 return (index);
1066}
1067
13189525 1068static void e752x_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
052dfb45 1069 u16 ddrcsr)
13189525
DT
1070{
1071 struct csrow_info *csrow;
fd63312d 1072 enum edac_type edac_mode;
13189525
DT
1073 unsigned long last_cumul_size;
1074 int index, mem_dev, drc_chan;
203333cb
DJ
1075 int drc_drbg; /* DRB granularity 0=64mb, 1=128mb */
1076 int drc_ddim; /* DRAM Data Integrity Mode 0=none, 2=edac */
13189525 1077 u8 value;
a895bf8b 1078 u32 dra, drc, cumul_size, i, nr_pages;
13189525 1079
9962fd01 1080 dra = 0;
203333cb 1081 for (index = 0; index < 4; index++) {
9962fd01 1082 u8 dra_reg;
203333cb 1083 pci_read_config_byte(pdev, E752X_DRA + index, &dra_reg);
9962fd01
BP
1084 dra |= dra_reg << (index * 8);
1085 }
13189525 1086 pci_read_config_dword(pdev, E752X_DRC, &drc);
084a4fcc 1087 drc_chan = dual_channel_active(ddrcsr) ? 1 : 0;
203333cb 1088 drc_drbg = drc_chan + 1; /* 128 in dual mode, 64 in single */
13189525
DT
1089 drc_ddim = (drc >> 20) & 0x3;
1090
1091 /* The dram row boundary (DRB) reg values are boundary address for
1092 * each DRAM row with a granularity of 64 or 128MB (single/dual
1093 * channel operation). DRB regs are cumulative; therefore DRB7 will
1094 * contain the total memory contained in all eight rows.
1095 */
1096 for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
1097 /* mem_dev 0=x8, 1=x4 */
1098 mem_dev = (dra >> (index * 4 + 2)) & 0x3;
de3910eb 1099 csrow = mci->csrows[remap_csrow_index(mci, index)];
13189525
DT
1100
1101 mem_dev = (mem_dev == 2);
1102 pci_read_config_byte(pdev, E752X_DRB + index, &value);
1103 /* convert a 128 or 64 MiB DRB to a page size. */
1104 cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
956b9ba1 1105 edac_dbg(3, "(%d) cumul_size 0x%x\n", index, cumul_size);
13189525
DT
1106 if (cumul_size == last_cumul_size)
1107 continue; /* not populated */
1108
1109 csrow->first_page = last_cumul_size;
1110 csrow->last_page = cumul_size - 1;
a895bf8b 1111 nr_pages = cumul_size - last_cumul_size;
13189525 1112 last_cumul_size = cumul_size;
084a4fcc 1113
fd63312d
MCC
1114 /*
1115 * if single channel or x8 devices then SECDED
1116 * if dual channel and x4 then S4ECD4ED
1117 */
1118 if (drc_ddim) {
1119 if (drc_chan && mem_dev) {
1120 edac_mode = EDAC_S4ECD4ED;
1121 mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
1122 } else {
1123 edac_mode = EDAC_SECDED;
1124 mci->edac_cap |= EDAC_FLAG_SECDED;
1125 }
1126 } else
1127 edac_mode = EDAC_NONE;
ce11ce17 1128 for (i = 0; i < csrow->nr_channels; i++) {
de3910eb 1129 struct dimm_info *dimm = csrow->channels[i]->dimm;
a895bf8b 1130
956b9ba1 1131 edac_dbg(3, "Initializing rank at (%i,%i)\n", index, i);
ce11ce17 1132 dimm->nr_pages = nr_pages / csrow->nr_channels;
084a4fcc
MCC
1133 dimm->grain = 1 << 12; /* 4KiB - resolution of CELOG */
1134 dimm->mtype = MEM_RDDR; /* only one type supported */
1135 dimm->dtype = mem_dev ? DEV_X4 : DEV_X8;
fd63312d 1136 dimm->edac_mode = edac_mode;
084a4fcc 1137 }
13189525
DT
1138 }
1139}
1140
1141static void e752x_init_mem_map_table(struct pci_dev *pdev,
052dfb45 1142 struct e752x_pvt *pvt)
806c35f5 1143{
806c35f5 1144 int index;
7297c261 1145 u8 value, last, row;
13189525
DT
1146
1147 last = 0;
1148 row = 0;
1149
1150 for (index = 0; index < 8; index += 2) {
1151 pci_read_config_byte(pdev, E752X_DRB + index, &value);
1152 /* test if there is a dimm in this slot */
1153 if (value == last) {
1154 /* no dimm in the slot, so flag it as empty */
1155 pvt->map[index] = 0xff;
1156 pvt->map[index + 1] = 0xff;
203333cb 1157 } else { /* there is a dimm in the slot */
13189525
DT
1158 pvt->map[index] = row;
1159 row++;
1160 last = value;
1161 /* test the next value to see if the dimm is double
1162 * sided
1163 */
1164 pci_read_config_byte(pdev, E752X_DRB + index + 1,
052dfb45
DT
1165 &value);
1166
1167 /* the dimm is single sided, so flag as empty */
1168 /* this is a double sided dimm to save the next row #*/
1169 pvt->map[index + 1] = (value == last) ? 0xff : row;
13189525
DT
1170 row++;
1171 last = value;
1172 }
1173 }
13189525
DT
1174}
1175
1176/* Return 0 on success or 1 on failure. */
1177static int e752x_get_devs(struct pci_dev *pdev, int dev_idx,
052dfb45 1178 struct e752x_pvt *pvt)
13189525
DT
1179{
1180 struct pci_dev *dev;
1181
1182 pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
10d33e9c 1183 pvt->dev_info->err_dev, pvt->bridge_ck);
13189525
DT
1184
1185 if (pvt->bridge_ck == NULL)
1186 pvt->bridge_ck = pci_scan_single_device(pdev->bus,
1187 PCI_DEVFN(0, 1));
1188
1189 if (pvt->bridge_ck == NULL) {
1190 e752x_printk(KERN_ERR, "error reporting device not found:"
052dfb45
DT
1191 "vendor %x device 0x%x (broken BIOS?)\n",
1192 PCI_VENDOR_ID_INTEL, e752x_devs[dev_idx].err_dev);
13189525
DT
1193 return 1;
1194 }
1195
10d33e9c
DT
1196 dev = pci_get_device(PCI_VENDOR_ID_INTEL,
1197 e752x_devs[dev_idx].ctl_dev,
1198 NULL);
13189525
DT
1199
1200 if (dev == NULL)
1201 goto fail;
1202
1203 pvt->dev_d0f0 = dev;
1204 pvt->dev_d0f1 = pci_dev_get(pvt->bridge_ck);
1205
1206 return 0;
1207
052dfb45 1208fail:
13189525
DT
1209 pci_dev_put(pvt->bridge_ck);
1210 return 1;
1211}
1212
94ee1cf5
PT
1213/* Setup system bus parity mask register.
1214 * Sysbus parity supported on:
8de5c1a1 1215 * e7320/e7520/e7525 + Xeon
94ee1cf5
PT
1216 */
1217static void e752x_init_sysbus_parity_mask(struct e752x_pvt *pvt)
1218{
1219 char *cpu_id = cpu_data(0).x86_model_id;
1220 struct pci_dev *dev = pvt->dev_d0f1;
1221 int enable = 1;
1222
98a1708d 1223 /* Allow module parameter override, else see if CPU supports parity */
94ee1cf5
PT
1224 if (sysbus_parity != -1) {
1225 enable = sysbus_parity;
8de5c1a1 1226 } else if (cpu_id[0] && !strstr(cpu_id, "Xeon")) {
94ee1cf5
PT
1227 e752x_printk(KERN_INFO, "System Bus Parity not "
1228 "supported by CPU, disabling\n");
1229 enable = 0;
1230 }
1231
1232 if (enable)
1233 pci_write_config_word(dev, E752X_SYSBUS_ERRMASK, 0x0000);
1234 else
1235 pci_write_config_word(dev, E752X_SYSBUS_ERRMASK, 0x0309);
1236}
1237
13189525
DT
1238static void e752x_init_error_reporting_regs(struct e752x_pvt *pvt)
1239{
1240 struct pci_dev *dev;
1241
1242 dev = pvt->dev_d0f1;
1243 /* Turn off error disable & SMI in case the BIOS turned it on */
5135b797
AK
1244 if (pvt->dev_info->err_dev == PCI_DEVICE_ID_INTEL_3100_1_ERR) {
1245 pci_write_config_dword(dev, I3100_NSI_EMASK, 0);
1246 pci_write_config_dword(dev, I3100_NSI_SMICMD, 0);
1247 } else {
1248 pci_write_config_byte(dev, E752X_HI_ERRMASK, 0x00);
1249 pci_write_config_byte(dev, E752X_HI_SMICMD, 0x00);
1250 }
94ee1cf5
PT
1251
1252 e752x_init_sysbus_parity_mask(pvt);
1253
13189525
DT
1254 pci_write_config_word(dev, E752X_SYSBUS_SMICMD, 0x00);
1255 pci_write_config_byte(dev, E752X_BUF_ERRMASK, 0x00);
1256 pci_write_config_byte(dev, E752X_BUF_SMICMD, 0x00);
1257 pci_write_config_byte(dev, E752X_DRAM_ERRMASK, 0x00);
1258 pci_write_config_byte(dev, E752X_DRAM_SMICMD, 0x00);
1259}
1260
1261static int e752x_probe1(struct pci_dev *pdev, int dev_idx)
1262{
3847bccc 1263 u16 pci_data;
806c35f5 1264 u8 stat8;
13189525 1265 struct mem_ctl_info *mci;
ce11ce17 1266 struct edac_mc_layer layers[2];
13189525 1267 struct e752x_pvt *pvt;
806c35f5 1268 u16 ddrcsr;
203333cb 1269 int drc_chan; /* Number of channels 0=1chan,1=2chan */
749ede57 1270 struct e752x_error_info discard;
806c35f5 1271
956b9ba1
JP
1272 edac_dbg(0, "mci\n");
1273 edac_dbg(0, "Starting Probe1\n");
806c35f5 1274
96941026 1275 /* check to see if device 0 function 1 is enabled; if it isn't, we
1276 * assume the BIOS has reserved it for a reason and is expecting
1277 * exclusive access, we take care not to violate that assumption and
1278 * fail the probe. */
806c35f5 1279 pci_read_config_byte(pdev, E752X_DEVPRES1, &stat8);
96941026 1280 if (!force_function_unhide && !(stat8 & (1 << 5))) {
1281 printk(KERN_INFO "Contact your BIOS vendor to see if the "
052dfb45 1282 "E752x error registers can be safely un-hidden\n");
f9b5a5d1 1283 return -ENODEV;
96941026 1284 }
806c35f5
AC
1285 stat8 |= (1 << 5);
1286 pci_write_config_byte(pdev, E752X_DEVPRES1, stat8);
1287
806c35f5
AC
1288 pci_read_config_word(pdev, E752X_DDRCSR, &ddrcsr);
1289 /* FIXME: should check >>12 or 0xf, true for all? */
1290 /* Dual channel = 1, Single channel = 0 */
13189525 1291 drc_chan = dual_channel_active(ddrcsr);
806c35f5 1292
ce11ce17
MCC
1293 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
1294 layers[0].size = E752X_NR_CSROWS;
1295 layers[0].is_virt_csrow = true;
1296 layers[1].type = EDAC_MC_LAYER_CHANNEL;
1297 layers[1].size = drc_chan + 1;
1298 layers[1].is_virt_csrow = false;
ca0907b9 1299 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
ce11ce17 1300 if (mci == NULL)
13189525 1301 return -ENOMEM;
806c35f5 1302
956b9ba1 1303 edac_dbg(3, "init mci\n");
806c35f5 1304 mci->mtype_cap = MEM_FLAG_RDDR;
5135b797
AK
1305 /* 3100 IMCH supports SECDEC only */
1306 mci->edac_ctl_cap = (dev_idx == I3100) ? EDAC_FLAG_SECDED :
1307 (EDAC_FLAG_NONE | EDAC_FLAG_SECDED | EDAC_FLAG_S4ECD4ED);
806c35f5 1308 /* FIXME - what if different memory types are in different csrows? */
680cbbbb 1309 mci->mod_name = EDAC_MOD_STR;
37f04581 1310 mci->mod_ver = E752X_REVISION;
fd687502 1311 mci->pdev = &pdev->dev;
806c35f5 1312
956b9ba1 1313 edac_dbg(3, "init pvt\n");
203333cb 1314 pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5 1315 pvt->dev_info = &e752x_devs[dev_idx];
13189525 1316 pvt->mc_symmetric = ((ddrcsr & 0x10) != 0);
e7ecd891 1317
13189525
DT
1318 if (e752x_get_devs(pdev, dev_idx, pvt)) {
1319 edac_mc_free(mci);
1320 return -ENODEV;
806c35f5 1321 }
806c35f5 1322
956b9ba1 1323 edac_dbg(3, "more mci init\n");
806c35f5 1324 mci->ctl_name = pvt->dev_info->ctl_name;
c4192705 1325 mci->dev_name = pci_name(pdev);
806c35f5
AC
1326 mci->edac_check = e752x_check;
1327 mci->ctl_page_to_phys = ctl_page_to_phys;
8004fd2a
PT
1328 mci->set_sdram_scrub_rate = set_sdram_scrub_rate;
1329 mci->get_sdram_scrub_rate = get_sdram_scrub_rate;
806c35f5 1330
7297c261
MG
1331 /* set the map type. 1 = normal, 0 = reversed
1332 * Must be set before e752x_init_csrows in case csrow mapping
1333 * is reversed.
1334 */
37f04581 1335 pci_read_config_byte(pdev, E752X_DRM, &stat8);
806c35f5
AC
1336 pvt->map_type = ((stat8 & 0x0f) > ((stat8 >> 4) & 0x0f));
1337
7297c261
MG
1338 e752x_init_csrows(mci, pdev, ddrcsr);
1339 e752x_init_mem_map_table(pdev, pvt);
1340
5135b797
AK
1341 if (dev_idx == I3100)
1342 mci->edac_cap = EDAC_FLAG_SECDED; /* the only mode supported */
1343 else
1344 mci->edac_cap |= EDAC_FLAG_NONE;
956b9ba1 1345 edac_dbg(3, "tolm, remapbase, remaplimit\n");
e7ecd891 1346
806c35f5 1347 /* load the top of low memory, remap base, and remap limit vars */
37f04581 1348 pci_read_config_word(pdev, E752X_TOLM, &pci_data);
806c35f5 1349 pvt->tolm = ((u32) pci_data) << 4;
37f04581 1350 pci_read_config_word(pdev, E752X_REMAPBASE, &pci_data);
806c35f5 1351 pvt->remapbase = ((u32) pci_data) << 14;
37f04581 1352 pci_read_config_word(pdev, E752X_REMAPLIMIT, &pci_data);
806c35f5 1353 pvt->remaplimit = ((u32) pci_data) << 14;
537fba28 1354 e752x_printk(KERN_INFO,
052dfb45
DT
1355 "tolm = %x, remapbase = %x, remaplimit = %x\n",
1356 pvt->tolm, pvt->remapbase, pvt->remaplimit);
806c35f5 1357
2d7bbb91
DT
1358 /* Here we assume that we will never see multiple instances of this
1359 * type of memory controller. The ID is therefore hardcoded to 0.
1360 */
b8f6f975 1361 if (edac_mc_add_mc(mci)) {
956b9ba1 1362 edac_dbg(3, "failed edac_mc_add_mc()\n");
806c35f5
AC
1363 goto fail;
1364 }
1365
13189525 1366 e752x_init_error_reporting_regs(pvt);
203333cb 1367 e752x_get_error_info(mci, &discard); /* clear other MCH errors */
806c35f5 1368
91b99041
DJ
1369 /* allocating generic PCI control info */
1370 e752x_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
1371 if (!e752x_pci) {
1372 printk(KERN_WARNING
052dfb45 1373 "%s(): Unable to create PCI control\n", __func__);
91b99041 1374 printk(KERN_WARNING
052dfb45
DT
1375 "%s(): PCI error report via EDAC not setup\n",
1376 __func__);
91b99041
DJ
1377 }
1378
806c35f5 1379 /* get this far and it's successful */
956b9ba1 1380 edac_dbg(3, "success\n");
806c35f5
AC
1381 return 0;
1382
052dfb45 1383fail:
13189525
DT
1384 pci_dev_put(pvt->dev_d0f0);
1385 pci_dev_put(pvt->dev_d0f1);
1386 pci_dev_put(pvt->bridge_ck);
1387 edac_mc_free(mci);
e7ecd891 1388
13189525 1389 return -ENODEV;
806c35f5
AC
1390}
1391
1392/* returns count (>= 0), or negative on error */
9b3c6e85 1393static int e752x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
806c35f5 1394{
956b9ba1 1395 edac_dbg(0, "\n");
806c35f5
AC
1396
1397 /* wake up and enable device */
203333cb 1398 if (pci_enable_device(pdev) < 0)
806c35f5 1399 return -EIO;
e7ecd891 1400
806c35f5
AC
1401 return e752x_probe1(pdev, ent->driver_data);
1402}
1403
9b3c6e85 1404static void e752x_remove_one(struct pci_dev *pdev)
806c35f5
AC
1405{
1406 struct mem_ctl_info *mci;
1407 struct e752x_pvt *pvt;
1408
956b9ba1 1409 edac_dbg(0, "\n");
806c35f5 1410
91b99041
DJ
1411 if (e752x_pci)
1412 edac_pci_release_generic_ctl(e752x_pci);
1413
37f04581 1414 if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
806c35f5
AC
1415 return;
1416
203333cb 1417 pvt = (struct e752x_pvt *)mci->pvt_info;
806c35f5
AC
1418 pci_dev_put(pvt->dev_d0f0);
1419 pci_dev_put(pvt->dev_d0f1);
1420 pci_dev_put(pvt->bridge_ck);
1421 edac_mc_free(mci);
1422}
1423
36c46f31 1424static DEFINE_PCI_DEVICE_TABLE(e752x_pci_tbl) = {
e7ecd891 1425 {
203333cb
DJ
1426 PCI_VEND_DEV(INTEL, 7520_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1427 E7520},
e7ecd891 1428 {
203333cb
DJ
1429 PCI_VEND_DEV(INTEL, 7525_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1430 E7525},
e7ecd891 1431 {
203333cb
DJ
1432 PCI_VEND_DEV(INTEL, 7320_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1433 E7320},
5135b797
AK
1434 {
1435 PCI_VEND_DEV(INTEL, 3100_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1436 I3100},
e7ecd891 1437 {
203333cb
DJ
1438 0,
1439 } /* 0 terminated list. */
806c35f5
AC
1440};
1441
1442MODULE_DEVICE_TABLE(pci, e752x_pci_tbl);
1443
806c35f5 1444static struct pci_driver e752x_driver = {
680cbbbb 1445 .name = EDAC_MOD_STR,
0d38b049 1446 .probe = e752x_init_one,
9b3c6e85 1447 .remove = e752x_remove_one,
0d38b049 1448 .id_table = e752x_pci_tbl,
806c35f5
AC
1449};
1450
da9bb1d2 1451static int __init e752x_init(void)
806c35f5
AC
1452{
1453 int pci_rc;
1454
956b9ba1 1455 edac_dbg(3, "\n");
c3c52bce
HM
1456
1457 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
1458 opstate_init();
1459
806c35f5
AC
1460 pci_rc = pci_register_driver(&e752x_driver);
1461 return (pci_rc < 0) ? pci_rc : 0;
1462}
1463
806c35f5
AC
1464static void __exit e752x_exit(void)
1465{
956b9ba1 1466 edac_dbg(3, "\n");
806c35f5
AC
1467 pci_unregister_driver(&e752x_driver);
1468}
1469
806c35f5
AC
1470module_init(e752x_init);
1471module_exit(e752x_exit);
1472
1473MODULE_LICENSE("GPL");
1474MODULE_AUTHOR("Linux Networx (http://lnxi.com) Tom Zimmerman\n");
5135b797 1475MODULE_DESCRIPTION("MC support for Intel e752x/3100 memory controllers");
96941026 1476
1477module_param(force_function_unhide, int, 0444);
1478MODULE_PARM_DESC(force_function_unhide, "if BIOS sets Dev0:Fun1 up as hidden:"
10d33e9c
DT
1479 " 1=force unhide and hope BIOS doesn't fight driver for "
1480 "Dev0:Fun1 access");
c3c52bce 1481
c0d12172
DJ
1482module_param(edac_op_state, int, 0444);
1483MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
94ee1cf5
PT
1484
1485module_param(sysbus_parity, int, 0444);
1486MODULE_PARM_DESC(sysbus_parity, "0=disable system bus parity checking,"
1487 " 1=enable system bus parity checking, default=auto-detect");
10d33e9c
DT
1488module_param(report_non_memory_errors, int, 0644);
1489MODULE_PARM_DESC(report_non_memory_errors, "0=disable non-memory error "
1490 "reporting, 1=enable non-memory error reporting");