Merge branches 'pm-devfreq', 'pm-qos', 'pm-tools' and 'pm-docs'
[linux-2.6-block.git] / drivers / dma / pl330.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
b7d861d9
BK
2/*
3 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
b3040e40
JB
5 *
6 * Copyright (C) 2010 Samsung Electronics Co. Ltd.
7 * Jaswinder Singh <jassi.brar@samsung.com>
b3040e40
JB
8 */
9
b45aef3a 10#include <linux/debugfs.h>
b7d861d9 11#include <linux/kernel.h>
b3040e40
JB
12#include <linux/io.h>
13#include <linux/init.h>
14#include <linux/slab.h>
15#include <linux/module.h>
b7d861d9
BK
16#include <linux/string.h>
17#include <linux/delay.h>
18#include <linux/interrupt.h>
19#include <linux/dma-mapping.h>
b3040e40 20#include <linux/dmaengine.h>
b3040e40 21#include <linux/amba/bus.h>
1b9bb715 22#include <linux/scatterlist.h>
93ed5544 23#include <linux/of.h>
a80258f9 24#include <linux/of_dma.h>
bcc7fa95 25#include <linux/err.h>
ae43b328 26#include <linux/pm_runtime.h>
1d48745b 27#include <linux/bug.h>
0eaab70a 28#include <linux/reset.h>
b3040e40 29
d2ebfb33 30#include "dmaengine.h"
b7d861d9
BK
31#define PL330_MAX_CHAN 8
32#define PL330_MAX_IRQS 32
33#define PL330_MAX_PERI 32
86a8ce7d 34#define PL330_MAX_BURST 16
b7d861d9 35
5fb9e3a3
SZ
36#define PL330_QUIRK_BROKEN_NO_FLUSHP BIT(0)
37#define PL330_QUIRK_PERIPH_BURST BIT(1)
271e1b86 38
f0564c7e
LPC
39enum pl330_cachectrl {
40 CCTRL0, /* Noncacheable and nonbufferable */
41 CCTRL1, /* Bufferable only */
42 CCTRL2, /* Cacheable, but do not allocate */
43 CCTRL3, /* Cacheable and bufferable, but do not allocate */
44 INVALID1, /* AWCACHE = 0x1000 */
45 INVALID2,
46 CCTRL6, /* Cacheable write-through, allocate on writes only */
47 CCTRL7, /* Cacheable write-back, allocate on writes only */
b7d861d9
BK
48};
49
50enum pl330_byteswap {
51 SWAP_NO,
52 SWAP_2,
53 SWAP_4,
54 SWAP_8,
55 SWAP_16,
56};
57
b7d861d9
BK
58/* Register and Bit field Definitions */
59#define DS 0x0
60#define DS_ST_STOP 0x0
61#define DS_ST_EXEC 0x1
62#define DS_ST_CMISS 0x2
63#define DS_ST_UPDTPC 0x3
64#define DS_ST_WFE 0x4
65#define DS_ST_ATBRR 0x5
66#define DS_ST_QBUSY 0x6
67#define DS_ST_WFP 0x7
68#define DS_ST_KILL 0x8
69#define DS_ST_CMPLT 0x9
70#define DS_ST_FLTCMP 0xe
71#define DS_ST_FAULT 0xf
72
73#define DPC 0x4
74#define INTEN 0x20
75#define ES 0x24
76#define INTSTATUS 0x28
77#define INTCLR 0x2c
78#define FSM 0x30
79#define FSC 0x34
80#define FTM 0x38
81
82#define _FTC 0x40
83#define FTC(n) (_FTC + (n)*0x4)
84
85#define _CS 0x100
86#define CS(n) (_CS + (n)*0x8)
87#define CS_CNS (1 << 21)
88
89#define _CPC 0x104
90#define CPC(n) (_CPC + (n)*0x8)
91
92#define _SA 0x400
93#define SA(n) (_SA + (n)*0x20)
94
95#define _DA 0x404
96#define DA(n) (_DA + (n)*0x20)
97
98#define _CC 0x408
99#define CC(n) (_CC + (n)*0x20)
100
101#define CC_SRCINC (1 << 0)
102#define CC_DSTINC (1 << 14)
103#define CC_SRCPRI (1 << 8)
104#define CC_DSTPRI (1 << 22)
105#define CC_SRCNS (1 << 9)
106#define CC_DSTNS (1 << 23)
107#define CC_SRCIA (1 << 10)
108#define CC_DSTIA (1 << 24)
109#define CC_SRCBRSTLEN_SHFT 4
110#define CC_DSTBRSTLEN_SHFT 18
111#define CC_SRCBRSTSIZE_SHFT 1
112#define CC_DSTBRSTSIZE_SHFT 15
113#define CC_SRCCCTRL_SHFT 11
114#define CC_SRCCCTRL_MASK 0x7
115#define CC_DSTCCTRL_SHFT 25
116#define CC_DRCCCTRL_MASK 0x7
117#define CC_SWAP_SHFT 28
118
119#define _LC0 0x40c
120#define LC0(n) (_LC0 + (n)*0x20)
121
122#define _LC1 0x410
123#define LC1(n) (_LC1 + (n)*0x20)
124
125#define DBGSTATUS 0xd00
126#define DBG_BUSY (1 << 0)
127
128#define DBGCMD 0xd04
129#define DBGINST0 0xd08
130#define DBGINST1 0xd0c
131
132#define CR0 0xe00
133#define CR1 0xe04
134#define CR2 0xe08
135#define CR3 0xe0c
136#define CR4 0xe10
137#define CRD 0xe14
138
139#define PERIPH_ID 0xfe0
3ecf51a4
BK
140#define PERIPH_REV_SHIFT 20
141#define PERIPH_REV_MASK 0xf
142#define PERIPH_REV_R0P0 0
143#define PERIPH_REV_R1P0 1
144#define PERIPH_REV_R1P1 2
b7d861d9
BK
145
146#define CR0_PERIPH_REQ_SET (1 << 0)
147#define CR0_BOOT_EN_SET (1 << 1)
148#define CR0_BOOT_MAN_NS (1 << 2)
149#define CR0_NUM_CHANS_SHIFT 4
150#define CR0_NUM_CHANS_MASK 0x7
151#define CR0_NUM_PERIPH_SHIFT 12
152#define CR0_NUM_PERIPH_MASK 0x1f
153#define CR0_NUM_EVENTS_SHIFT 17
154#define CR0_NUM_EVENTS_MASK 0x1f
155
156#define CR1_ICACHE_LEN_SHIFT 0
157#define CR1_ICACHE_LEN_MASK 0x7
158#define CR1_NUM_ICACHELINES_SHIFT 4
159#define CR1_NUM_ICACHELINES_MASK 0xf
160
161#define CRD_DATA_WIDTH_SHIFT 0
162#define CRD_DATA_WIDTH_MASK 0x7
163#define CRD_WR_CAP_SHIFT 4
164#define CRD_WR_CAP_MASK 0x7
165#define CRD_WR_Q_DEP_SHIFT 8
166#define CRD_WR_Q_DEP_MASK 0xf
167#define CRD_RD_CAP_SHIFT 12
168#define CRD_RD_CAP_MASK 0x7
169#define CRD_RD_Q_DEP_SHIFT 16
170#define CRD_RD_Q_DEP_MASK 0xf
171#define CRD_DATA_BUFF_SHIFT 20
172#define CRD_DATA_BUFF_MASK 0x3ff
173
174#define PART 0x330
175#define DESIGNER 0x41
176#define REVISION 0x0
177#define INTEG_CFG 0x0
178#define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
179
b7d861d9
BK
180#define PL330_STATE_STOPPED (1 << 0)
181#define PL330_STATE_EXECUTING (1 << 1)
182#define PL330_STATE_WFE (1 << 2)
183#define PL330_STATE_FAULTING (1 << 3)
184#define PL330_STATE_COMPLETING (1 << 4)
185#define PL330_STATE_WFP (1 << 5)
186#define PL330_STATE_KILLING (1 << 6)
187#define PL330_STATE_FAULT_COMPLETING (1 << 7)
188#define PL330_STATE_CACHEMISS (1 << 8)
189#define PL330_STATE_UPDTPC (1 << 9)
190#define PL330_STATE_ATBARRIER (1 << 10)
191#define PL330_STATE_QUEUEBUSY (1 << 11)
192#define PL330_STATE_INVALID (1 << 15)
193
194#define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
195 | PL330_STATE_WFE | PL330_STATE_FAULTING)
196
197#define CMD_DMAADDH 0x54
198#define CMD_DMAEND 0x00
199#define CMD_DMAFLUSHP 0x35
200#define CMD_DMAGO 0xa0
201#define CMD_DMALD 0x04
202#define CMD_DMALDP 0x25
203#define CMD_DMALP 0x20
204#define CMD_DMALPEND 0x28
205#define CMD_DMAKILL 0x01
206#define CMD_DMAMOV 0xbc
207#define CMD_DMANOP 0x18
208#define CMD_DMARMB 0x12
209#define CMD_DMASEV 0x34
210#define CMD_DMAST 0x08
211#define CMD_DMASTP 0x29
212#define CMD_DMASTZ 0x0c
213#define CMD_DMAWFE 0x36
214#define CMD_DMAWFP 0x30
215#define CMD_DMAWMB 0x13
216
217#define SZ_DMAADDH 3
218#define SZ_DMAEND 1
219#define SZ_DMAFLUSHP 2
220#define SZ_DMALD 1
221#define SZ_DMALDP 2
222#define SZ_DMALP 2
223#define SZ_DMALPEND 2
224#define SZ_DMAKILL 1
225#define SZ_DMAMOV 6
226#define SZ_DMANOP 1
227#define SZ_DMARMB 1
228#define SZ_DMASEV 2
229#define SZ_DMAST 1
230#define SZ_DMASTP 2
231#define SZ_DMASTZ 1
232#define SZ_DMAWFE 2
233#define SZ_DMAWFP 2
234#define SZ_DMAWMB 1
235#define SZ_DMAGO 6
236
237#define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
238#define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
239
240#define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
241#define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
242
243/*
244 * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
245 * at 1byte/burst for P<->M and M<->M respectively.
246 * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
247 * should be enough for P<->M and M<->M respectively.
248 */
249#define MCODE_BUFF_PER_REQ 256
250
b7d861d9
BK
251/* Use this _only_ to wait on transient states */
252#define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
253
254#ifdef PL330_DEBUG_MCGEN
255static unsigned cmd_line;
256#define PL330_DBGCMD_DUMP(off, x...) do { \
257 printk("%x:", cmd_line); \
112ec61b 258 printk(KERN_CONT x); \
b7d861d9
BK
259 cmd_line += off; \
260 } while (0)
261#define PL330_DBGMC_START(addr) (cmd_line = addr)
262#else
263#define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
264#define PL330_DBGMC_START(addr) do {} while (0)
265#endif
266
267/* The number of default descriptors */
d2ebfb33 268
b3040e40
JB
269#define NR_DEFAULT_DESC 16
270
ae43b328
KK
271/* Delay for runtime PM autosuspend, ms */
272#define PL330_AUTOSUSPEND_DELAY 20
273
b7d861d9
BK
274/* Populated by the PL330 core driver for DMA API driver's info */
275struct pl330_config {
276 u32 periph_id;
b7d861d9
BK
277#define DMAC_MODE_NS (1 << 0)
278 unsigned int mode;
279 unsigned int data_bus_width:10; /* In number of bits */
1f0a5cbf 280 unsigned int data_buf_dep:11;
b7d861d9
BK
281 unsigned int num_chan:4;
282 unsigned int num_peri:6;
283 u32 peri_ns;
284 unsigned int num_events:6;
285 u32 irq_ns;
286};
287
f9e036df 288/*
b7d861d9
BK
289 * Request Configuration.
290 * The PL330 core does not modify this and uses the last
291 * working configuration if the request doesn't provide any.
292 *
293 * The Client may want to provide this info only for the
294 * first request and a request with new settings.
295 */
296struct pl330_reqcfg {
297 /* Address Incrementing */
298 unsigned dst_inc:1;
299 unsigned src_inc:1;
300
301 /*
302 * For now, the SRC & DST protection levels
303 * and burst size/length are assumed same.
304 */
305 bool nonsecure;
306 bool privileged;
307 bool insnaccess;
308 unsigned brst_len:5;
309 unsigned brst_size:3; /* in power of 2 */
310
f0564c7e
LPC
311 enum pl330_cachectrl dcctl;
312 enum pl330_cachectrl scctl;
b7d861d9 313 enum pl330_byteswap swap;
3ecf51a4 314 struct pl330_config *pcfg;
b7d861d9
BK
315};
316
317/*
318 * One cycle of DMAC operation.
319 * There may be more than one xfer in a request.
320 */
321struct pl330_xfer {
322 u32 src_addr;
323 u32 dst_addr;
324 /* Size to xfer */
325 u32 bytes;
b7d861d9
BK
326};
327
328/* The xfer callbacks are made with one of these arguments. */
329enum pl330_op_err {
330 /* The all xfers in the request were success. */
331 PL330_ERR_NONE,
332 /* If req aborted due to global error. */
333 PL330_ERR_ABORT,
334 /* If req failed due to problem with Channel. */
335 PL330_ERR_FAIL,
336};
337
b7d861d9
BK
338enum dmamov_dst {
339 SAR = 0,
340 CCR,
341 DAR,
342};
343
344enum pl330_dst {
345 SRC = 0,
346 DST,
347};
348
349enum pl330_cond {
350 SINGLE,
351 BURST,
352 ALWAYS,
353};
354
9dc5a315
LPC
355struct dma_pl330_desc;
356
b7d861d9
BK
357struct _pl330_req {
358 u32 mc_bus;
359 void *mc_cpu;
9dc5a315 360 struct dma_pl330_desc *desc;
b7d861d9
BK
361};
362
363/* ToBeDone for tasklet */
364struct _pl330_tbd {
365 bool reset_dmac;
366 bool reset_mngr;
367 u8 reset_chan;
368};
369
370/* A DMAC Thread */
371struct pl330_thread {
372 u8 id;
373 int ev;
374 /* If the channel is not yet acquired by any client */
375 bool free;
376 /* Parent DMAC */
377 struct pl330_dmac *dmac;
378 /* Only two at a time */
379 struct _pl330_req req[2];
380 /* Index of the last enqueued request */
381 unsigned lstenq;
382 /* Index of the last submitted request or -1 if the DMA is stopped */
383 int req_running;
384};
385
386enum pl330_dmac_state {
387 UNINIT,
388 INIT,
389 DYING,
390};
391
b3040e40
JB
392enum desc_status {
393 /* In the DMAC pool */
394 FREE,
395 /*
d73111c6 396 * Allocated to some channel during prep_xxx
b3040e40
JB
397 * Also may be sitting on the work_list.
398 */
399 PREP,
400 /*
401 * Sitting on the work_list and already submitted
402 * to the PL330 core. Not more than two descriptors
403 * of a channel can be BUSY at any time.
404 */
405 BUSY,
406 /*
407 * Sitting on the channel work_list but xfer done
408 * by PL330 core
409 */
410 DONE,
411};
412
413struct dma_pl330_chan {
414 /* Schedule desc completion */
415 struct tasklet_struct task;
416
417 /* DMA-Engine Channel */
418 struct dma_chan chan;
419
04abf5da
LPC
420 /* List of submitted descriptors */
421 struct list_head submitted_list;
422 /* List of issued descriptors */
b3040e40 423 struct list_head work_list;
39ff8613
LPC
424 /* List of completed descriptors */
425 struct list_head completed_list;
b3040e40
JB
426
427 /* Pointer to the DMAC that manages this channel,
428 * NULL if the channel is available to be acquired.
429 * As the parent, this DMAC also provides descriptors
430 * to the channel.
431 */
f6f2421c 432 struct pl330_dmac *dmac;
b3040e40
JB
433
434 /* To protect channel manipulation */
435 spinlock_t lock;
436
65ad6060
LPC
437 /*
438 * Hardware channel thread of PL330 DMAC. NULL if the channel is
439 * available.
b3040e40 440 */
65ad6060 441 struct pl330_thread *thread;
1b9bb715
BK
442
443 /* For D-to-M and M-to-D channels */
444 int burst_sz; /* the peripheral fifo width */
1d0c1d60 445 int burst_len; /* the number of burst */
4d6d74e2
RM
446 phys_addr_t fifo_addr;
447 /* DMA-mapped view of the FIFO; may differ if an IOMMU is present */
448 dma_addr_t fifo_dma;
449 enum dma_data_direction dir;
445897cb 450 struct dma_slave_config slave_config;
42bc9cf4
BK
451
452 /* for cyclic capability */
453 bool cyclic;
5c9e6c2b
MS
454
455 /* for runtime pm tracking */
456 bool active;
b3040e40
JB
457};
458
f6f2421c 459struct pl330_dmac {
b3040e40
JB
460 /* DMA-Engine Device */
461 struct dma_device ddma;
462
463 /* Pool of descriptors available for the DMAC's channels */
464 struct list_head desc_pool;
465 /* To protect desc_pool manipulation */
466 spinlock_t pool_lock;
467
f6f2421c
LPC
468 /* Size of MicroCode buffers for each channel. */
469 unsigned mcbufsz;
470 /* ioremap'ed address of PL330 registers. */
471 void __iomem *base;
472 /* Populated by the PL330 core driver during pl330_add */
473 struct pl330_config pcfg;
474
475 spinlock_t lock;
476 /* Maximum possible events/irqs */
477 int events[32];
478 /* BUS address of MicroCode buffer */
479 dma_addr_t mcode_bus;
480 /* CPU address of MicroCode buffer */
481 void *mcode_cpu;
482 /* List of all Channel threads */
483 struct pl330_thread *channels;
484 /* Pointer to the MANAGER thread */
485 struct pl330_thread *manager;
486 /* To handle bad news in interrupt */
487 struct tasklet_struct tasks;
488 struct _pl330_tbd dmac_tbd;
489 /* State of DMAC operation */
490 enum pl330_dmac_state state;
491 /* Holds list of reqs with due callbacks */
492 struct list_head req_done;
493
b3040e40 494 /* Peripheral channels connected to this DMAC */
70cbb163 495 unsigned int num_peripherals;
4e0e6109 496 struct dma_pl330_chan *peripherals; /* keep at end */
271e1b86 497 int quirks;
0eaab70a
DN
498
499 struct reset_control *rstc;
500 struct reset_control *rstc_ocp;
271e1b86
AK
501};
502
503static struct pl330_of_quirks {
504 char *quirk;
505 int id;
506} of_quirks[] = {
507 {
508 .quirk = "arm,pl330-broken-no-flushp",
509 .id = PL330_QUIRK_BROKEN_NO_FLUSHP,
5fb9e3a3
SZ
510 },
511 {
512 .quirk = "arm,pl330-periph-burst",
513 .id = PL330_QUIRK_PERIPH_BURST,
271e1b86 514 }
b3040e40
JB
515};
516
517struct dma_pl330_desc {
518 /* To attach to a queue as child */
519 struct list_head node;
520
521 /* Descriptor for the DMA Engine API */
522 struct dma_async_tx_descriptor txd;
523
524 /* Xfer for PL330 core */
525 struct pl330_xfer px;
526
527 struct pl330_reqcfg rqcfg;
b3040e40
JB
528
529 enum desc_status status;
530
aee4d1fa
RB
531 int bytes_requested;
532 bool last;
533
b3040e40
JB
534 /* The channel which currently holds this desc */
535 struct dma_pl330_chan *pchan;
9dc5a315
LPC
536
537 enum dma_transfer_direction rqtype;
538 /* Index of peripheral for the xfer. */
539 unsigned peri:5;
540 /* Hook to attach to DMAC's list of reqs with due callback */
541 struct list_head rqd;
542};
543
544struct _xfer_spec {
545 u32 ccr;
546 struct dma_pl330_desc *desc;
b3040e40
JB
547};
548
445897cb
VK
549static int pl330_config_write(struct dma_chan *chan,
550 struct dma_slave_config *slave_config,
551 enum dma_transfer_direction direction);
552
b7d861d9
BK
553static inline bool _queue_full(struct pl330_thread *thrd)
554{
8ed30a14 555 return thrd->req[0].desc != NULL && thrd->req[1].desc != NULL;
b7d861d9
BK
556}
557
558static inline bool is_manager(struct pl330_thread *thrd)
559{
fbbcd9be 560 return thrd->dmac->manager == thrd;
b7d861d9
BK
561}
562
563/* If manager of the thread is in Non-Secure mode */
564static inline bool _manager_ns(struct pl330_thread *thrd)
565{
f6f2421c 566 return (thrd->dmac->pcfg.mode & DMAC_MODE_NS) ? true : false;
b7d861d9
BK
567}
568
3ecf51a4
BK
569static inline u32 get_revision(u32 periph_id)
570{
571 return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
572}
573
b7d861d9
BK
574static inline u32 _emit_END(unsigned dry_run, u8 buf[])
575{
576 if (dry_run)
577 return SZ_DMAEND;
578
579 buf[0] = CMD_DMAEND;
580
581 PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
582
583 return SZ_DMAEND;
584}
585
586static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
587{
588 if (dry_run)
589 return SZ_DMAFLUSHP;
590
591 buf[0] = CMD_DMAFLUSHP;
592
593 peri &= 0x1f;
594 peri <<= 3;
595 buf[1] = peri;
596
597 PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
598
599 return SZ_DMAFLUSHP;
600}
601
602static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
603{
604 if (dry_run)
605 return SZ_DMALD;
606
607 buf[0] = CMD_DMALD;
608
609 if (cond == SINGLE)
610 buf[0] |= (0 << 1) | (1 << 0);
611 else if (cond == BURST)
612 buf[0] |= (1 << 1) | (1 << 0);
613
614 PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
615 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
616
617 return SZ_DMALD;
618}
619
620static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
621 enum pl330_cond cond, u8 peri)
622{
623 if (dry_run)
624 return SZ_DMALDP;
625
626 buf[0] = CMD_DMALDP;
627
628 if (cond == BURST)
629 buf[0] |= (1 << 1);
630
631 peri &= 0x1f;
632 peri <<= 3;
633 buf[1] = peri;
634
635 PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
636 cond == SINGLE ? 'S' : 'B', peri >> 3);
637
638 return SZ_DMALDP;
639}
640
641static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
642 unsigned loop, u8 cnt)
643{
644 if (dry_run)
645 return SZ_DMALP;
646
647 buf[0] = CMD_DMALP;
648
649 if (loop)
650 buf[0] |= (1 << 1);
651
652 cnt--; /* DMAC increments by 1 internally */
653 buf[1] = cnt;
654
655 PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
656
657 return SZ_DMALP;
658}
659
660struct _arg_LPEND {
661 enum pl330_cond cond;
662 bool forever;
663 unsigned loop;
664 u8 bjump;
665};
666
667static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
668 const struct _arg_LPEND *arg)
669{
670 enum pl330_cond cond = arg->cond;
671 bool forever = arg->forever;
672 unsigned loop = arg->loop;
673 u8 bjump = arg->bjump;
674
675 if (dry_run)
676 return SZ_DMALPEND;
677
678 buf[0] = CMD_DMALPEND;
679
680 if (loop)
681 buf[0] |= (1 << 2);
682
683 if (!forever)
684 buf[0] |= (1 << 4);
685
686 if (cond == SINGLE)
687 buf[0] |= (0 << 1) | (1 << 0);
688 else if (cond == BURST)
689 buf[0] |= (1 << 1) | (1 << 0);
690
691 buf[1] = bjump;
692
693 PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
694 forever ? "FE" : "END",
695 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
696 loop ? '1' : '0',
697 bjump);
698
699 return SZ_DMALPEND;
700}
701
702static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
703{
704 if (dry_run)
705 return SZ_DMAKILL;
706
707 buf[0] = CMD_DMAKILL;
708
709 return SZ_DMAKILL;
710}
711
712static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
713 enum dmamov_dst dst, u32 val)
714{
715 if (dry_run)
716 return SZ_DMAMOV;
717
718 buf[0] = CMD_DMAMOV;
719 buf[1] = dst;
d07c9e1e
VM
720 buf[2] = val;
721 buf[3] = val >> 8;
722 buf[4] = val >> 16;
723 buf[5] = val >> 24;
b7d861d9
BK
724
725 PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
726 dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
727
728 return SZ_DMAMOV;
729}
730
b7d861d9
BK
731static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
732{
733 if (dry_run)
734 return SZ_DMARMB;
735
736 buf[0] = CMD_DMARMB;
737
738 PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
739
740 return SZ_DMARMB;
741}
742
743static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
744{
745 if (dry_run)
746 return SZ_DMASEV;
747
748 buf[0] = CMD_DMASEV;
749
750 ev &= 0x1f;
751 ev <<= 3;
752 buf[1] = ev;
753
754 PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
755
756 return SZ_DMASEV;
757}
758
759static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
760{
761 if (dry_run)
762 return SZ_DMAST;
763
764 buf[0] = CMD_DMAST;
765
766 if (cond == SINGLE)
767 buf[0] |= (0 << 1) | (1 << 0);
768 else if (cond == BURST)
769 buf[0] |= (1 << 1) | (1 << 0);
770
771 PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
772 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
773
774 return SZ_DMAST;
775}
776
777static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
778 enum pl330_cond cond, u8 peri)
779{
780 if (dry_run)
781 return SZ_DMASTP;
782
783 buf[0] = CMD_DMASTP;
784
785 if (cond == BURST)
786 buf[0] |= (1 << 1);
787
788 peri &= 0x1f;
789 peri <<= 3;
790 buf[1] = peri;
791
792 PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
793 cond == SINGLE ? 'S' : 'B', peri >> 3);
794
795 return SZ_DMASTP;
796}
797
b7d861d9
BK
798static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
799 enum pl330_cond cond, u8 peri)
800{
801 if (dry_run)
802 return SZ_DMAWFP;
803
804 buf[0] = CMD_DMAWFP;
805
806 if (cond == SINGLE)
807 buf[0] |= (0 << 1) | (0 << 0);
808 else if (cond == BURST)
809 buf[0] |= (1 << 1) | (0 << 0);
810 else
811 buf[0] |= (0 << 1) | (1 << 0);
812
813 peri &= 0x1f;
814 peri <<= 3;
815 buf[1] = peri;
816
817 PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
818 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
819
820 return SZ_DMAWFP;
821}
822
823static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
824{
825 if (dry_run)
826 return SZ_DMAWMB;
827
828 buf[0] = CMD_DMAWMB;
829
830 PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
831
832 return SZ_DMAWMB;
833}
834
835struct _arg_GO {
836 u8 chan;
837 u32 addr;
838 unsigned ns;
839};
840
841static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
842 const struct _arg_GO *arg)
843{
844 u8 chan = arg->chan;
845 u32 addr = arg->addr;
846 unsigned ns = arg->ns;
847
848 if (dry_run)
849 return SZ_DMAGO;
850
851 buf[0] = CMD_DMAGO;
852 buf[0] |= (ns << 1);
b7d861d9 853 buf[1] = chan & 0x7;
d07c9e1e
VM
854 buf[2] = addr;
855 buf[3] = addr >> 8;
856 buf[4] = addr >> 16;
857 buf[5] = addr >> 24;
b7d861d9
BK
858
859 return SZ_DMAGO;
860}
861
862#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
863
864/* Returns Time-Out */
865static bool _until_dmac_idle(struct pl330_thread *thrd)
866{
f6f2421c 867 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
868 unsigned long loops = msecs_to_loops(5);
869
870 do {
871 /* Until Manager is Idle */
872 if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
873 break;
874
875 cpu_relax();
876 } while (--loops);
877
878 if (!loops)
879 return true;
880
881 return false;
882}
883
884static inline void _execute_DBGINSN(struct pl330_thread *thrd,
885 u8 insn[], bool as_manager)
886{
f6f2421c 887 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
888 u32 val;
889
d12ea559
SZ
890 /* If timed out due to halted state-machine */
891 if (_until_dmac_idle(thrd)) {
892 dev_err(thrd->dmac->ddma.dev, "DMAC halted!\n");
893 return;
894 }
895
b7d861d9
BK
896 val = (insn[0] << 16) | (insn[1] << 24);
897 if (!as_manager) {
898 val |= (1 << 0);
899 val |= (thrd->id << 8); /* Channel Number */
900 }
901 writel(val, regs + DBGINST0);
902
3a2307f7 903 val = le32_to_cpu(*((__le32 *)&insn[2]));
b7d861d9
BK
904 writel(val, regs + DBGINST1);
905
b7d861d9
BK
906 /* Get going */
907 writel(0, regs + DBGCMD);
908}
909
b7d861d9
BK
910static inline u32 _state(struct pl330_thread *thrd)
911{
f6f2421c 912 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
913 u32 val;
914
915 if (is_manager(thrd))
916 val = readl(regs + DS) & 0xf;
917 else
918 val = readl(regs + CS(thrd->id)) & 0xf;
919
920 switch (val) {
921 case DS_ST_STOP:
922 return PL330_STATE_STOPPED;
923 case DS_ST_EXEC:
924 return PL330_STATE_EXECUTING;
925 case DS_ST_CMISS:
926 return PL330_STATE_CACHEMISS;
927 case DS_ST_UPDTPC:
928 return PL330_STATE_UPDTPC;
929 case DS_ST_WFE:
930 return PL330_STATE_WFE;
931 case DS_ST_FAULT:
932 return PL330_STATE_FAULTING;
933 case DS_ST_ATBRR:
934 if (is_manager(thrd))
935 return PL330_STATE_INVALID;
936 else
937 return PL330_STATE_ATBARRIER;
938 case DS_ST_QBUSY:
939 if (is_manager(thrd))
940 return PL330_STATE_INVALID;
941 else
942 return PL330_STATE_QUEUEBUSY;
943 case DS_ST_WFP:
944 if (is_manager(thrd))
945 return PL330_STATE_INVALID;
946 else
947 return PL330_STATE_WFP;
948 case DS_ST_KILL:
949 if (is_manager(thrd))
950 return PL330_STATE_INVALID;
951 else
952 return PL330_STATE_KILLING;
953 case DS_ST_CMPLT:
954 if (is_manager(thrd))
955 return PL330_STATE_INVALID;
956 else
957 return PL330_STATE_COMPLETING;
958 case DS_ST_FLTCMP:
959 if (is_manager(thrd))
960 return PL330_STATE_INVALID;
961 else
962 return PL330_STATE_FAULT_COMPLETING;
963 default:
964 return PL330_STATE_INVALID;
965 }
966}
967
968static void _stop(struct pl330_thread *thrd)
969{
f6f2421c 970 void __iomem *regs = thrd->dmac->base;
b7d861d9 971 u8 insn[6] = {0, 0, 0, 0, 0, 0};
2da254cc 972 u32 inten = readl(regs + INTEN);
b7d861d9
BK
973
974 if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
975 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
976
977 /* Return if nothing needs to be done */
978 if (_state(thrd) == PL330_STATE_COMPLETING
979 || _state(thrd) == PL330_STATE_KILLING
980 || _state(thrd) == PL330_STATE_STOPPED)
981 return;
982
983 _emit_KILL(0, insn);
984
b7d861d9 985 _execute_DBGINSN(thrd, insn, is_manager(thrd));
2da254cc
SZ
986
987 /* clear the event */
988 if (inten & (1 << thrd->ev))
989 writel(1 << thrd->ev, regs + INTCLR);
990 /* Stop generating interrupts for SEV */
991 writel(inten & ~(1 << thrd->ev), regs + INTEN);
b7d861d9
BK
992}
993
994/* Start doing req 'idx' of thread 'thrd' */
995static bool _trigger(struct pl330_thread *thrd)
996{
f6f2421c 997 void __iomem *regs = thrd->dmac->base;
b7d861d9 998 struct _pl330_req *req;
9dc5a315 999 struct dma_pl330_desc *desc;
b7d861d9
BK
1000 struct _arg_GO go;
1001 unsigned ns;
1002 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1003 int idx;
1004
1005 /* Return if already ACTIVE */
1006 if (_state(thrd) != PL330_STATE_STOPPED)
1007 return true;
1008
1009 idx = 1 - thrd->lstenq;
8ed30a14 1010 if (thrd->req[idx].desc != NULL) {
b7d861d9 1011 req = &thrd->req[idx];
8ed30a14 1012 } else {
b7d861d9 1013 idx = thrd->lstenq;
8ed30a14 1014 if (thrd->req[idx].desc != NULL)
b7d861d9
BK
1015 req = &thrd->req[idx];
1016 else
1017 req = NULL;
1018 }
1019
1020 /* Return if no request */
8ed30a14 1021 if (!req)
b7d861d9
BK
1022 return true;
1023
0091b9d6
AK
1024 /* Return if req is running */
1025 if (idx == thrd->req_running)
1026 return true;
1027
9dc5a315 1028 desc = req->desc;
b7d861d9 1029
9dc5a315 1030 ns = desc->rqcfg.nonsecure ? 1 : 0;
b7d861d9
BK
1031
1032 /* See 'Abort Sources' point-4 at Page 2-25 */
1033 if (_manager_ns(thrd) && !ns)
f6f2421c 1034 dev_info(thrd->dmac->ddma.dev, "%s:%d Recipe for ABORT!\n",
b7d861d9
BK
1035 __func__, __LINE__);
1036
1037 go.chan = thrd->id;
1038 go.addr = req->mc_bus;
1039 go.ns = ns;
1040 _emit_GO(0, insn, &go);
1041
1042 /* Set to generate interrupts for SEV */
1043 writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1044
1045 /* Only manager can execute GO */
1046 _execute_DBGINSN(thrd, insn, true);
1047
1048 thrd->req_running = idx;
1049
1050 return true;
1051}
1052
1053static bool _start(struct pl330_thread *thrd)
1054{
1055 switch (_state(thrd)) {
1056 case PL330_STATE_FAULT_COMPLETING:
1057 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1058
1059 if (_state(thrd) == PL330_STATE_KILLING)
1060 UNTIL(thrd, PL330_STATE_STOPPED)
df561f66 1061 fallthrough;
b7d861d9
BK
1062
1063 case PL330_STATE_FAULTING:
1064 _stop(thrd);
df561f66 1065 fallthrough;
b7d861d9
BK
1066
1067 case PL330_STATE_KILLING:
1068 case PL330_STATE_COMPLETING:
1069 UNTIL(thrd, PL330_STATE_STOPPED)
df561f66 1070 fallthrough;
b7d861d9
BK
1071
1072 case PL330_STATE_STOPPED:
1073 return _trigger(thrd);
1074
1075 case PL330_STATE_WFP:
1076 case PL330_STATE_QUEUEBUSY:
1077 case PL330_STATE_ATBARRIER:
1078 case PL330_STATE_UPDTPC:
1079 case PL330_STATE_CACHEMISS:
1080 case PL330_STATE_EXECUTING:
1081 return true;
1082
1083 case PL330_STATE_WFE: /* For RESUME, nothing yet */
1084 default:
1085 return false;
1086 }
1087}
1088
1089static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1090 const struct _xfer_spec *pxs, int cyc)
1091{
1092 int off = 0;
9dc5a315 1093 struct pl330_config *pcfg = pxs->desc->rqcfg.pcfg;
b7d861d9 1094
3ecf51a4
BK
1095 /* check lock-up free version */
1096 if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1097 while (cyc--) {
1098 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1099 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1100 }
1101 } else {
1102 while (cyc--) {
1103 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1104 off += _emit_RMB(dry_run, &buf[off]);
1105 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1106 off += _emit_WMB(dry_run, &buf[off]);
1107 }
b7d861d9
BK
1108 }
1109
1110 return off;
1111}
1112
1d48745b
FMH
1113static u32 _emit_load(unsigned int dry_run, u8 buf[],
1114 enum pl330_cond cond, enum dma_transfer_direction direction,
1115 u8 peri)
b7d861d9
BK
1116{
1117 int off = 0;
848e9776 1118
1d48745b
FMH
1119 switch (direction) {
1120 case DMA_MEM_TO_MEM:
1d48745b
FMH
1121 case DMA_MEM_TO_DEV:
1122 off += _emit_LD(dry_run, &buf[off], cond);
1123 break;
b7d861d9 1124
1d48745b
FMH
1125 case DMA_DEV_TO_MEM:
1126 if (cond == ALWAYS) {
1127 off += _emit_LDP(dry_run, &buf[off], SINGLE,
1128 peri);
1129 off += _emit_LDP(dry_run, &buf[off], BURST,
1130 peri);
1131 } else {
1132 off += _emit_LDP(dry_run, &buf[off], cond,
1133 peri);
1134 }
1135 break;
271e1b86 1136
1d48745b
FMH
1137 default:
1138 /* this code should be unreachable */
1139 WARN_ON(1);
1140 break;
b7d861d9
BK
1141 }
1142
1143 return off;
1144}
1145
1d48745b
FMH
1146static inline u32 _emit_store(unsigned int dry_run, u8 buf[],
1147 enum pl330_cond cond, enum dma_transfer_direction direction,
1148 u8 peri)
1149{
1150 int off = 0;
1151
1152 switch (direction) {
1153 case DMA_MEM_TO_MEM:
1d48745b
FMH
1154 case DMA_DEV_TO_MEM:
1155 off += _emit_ST(dry_run, &buf[off], cond);
1156 break;
1157
1158 case DMA_MEM_TO_DEV:
1159 if (cond == ALWAYS) {
1160 off += _emit_STP(dry_run, &buf[off], SINGLE,
1161 peri);
1162 off += _emit_STP(dry_run, &buf[off], BURST,
1163 peri);
1164 } else {
1165 off += _emit_STP(dry_run, &buf[off], cond,
1166 peri);
1167 }
1168 break;
1169
1170 default:
1171 /* this code should be unreachable */
1172 WARN_ON(1);
1173 break;
1174 }
1175
1176 return off;
1177}
1178
1179static inline int _ldst_peripheral(struct pl330_dmac *pl330,
271e1b86 1180 unsigned dry_run, u8 buf[],
1d48745b
FMH
1181 const struct _xfer_spec *pxs, int cyc,
1182 enum pl330_cond cond)
b7d861d9
BK
1183{
1184 int off = 0;
848e9776 1185
1d48745b
FMH
1186 /*
1187 * do FLUSHP at beginning to clear any stale dma requests before the
1188 * first WFP.
1189 */
1190 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1191 off += _emit_FLUSHP(dry_run, &buf[off], pxs->desc->peri);
b7d861d9 1192 while (cyc--) {
848e9776 1193 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
1d48745b
FMH
1194 off += _emit_load(dry_run, &buf[off], cond, pxs->desc->rqtype,
1195 pxs->desc->peri);
1196 off += _emit_store(dry_run, &buf[off], cond, pxs->desc->rqtype,
1197 pxs->desc->peri);
b7d861d9
BK
1198 }
1199
1200 return off;
1201}
1202
271e1b86 1203static int _bursts(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
b7d861d9
BK
1204 const struct _xfer_spec *pxs, int cyc)
1205{
1206 int off = 0;
1d48745b 1207 enum pl330_cond cond = BRST_LEN(pxs->ccr) > 1 ? BURST : SINGLE;
b7d861d9 1208
5fb9e3a3
SZ
1209 if (pl330->quirks & PL330_QUIRK_PERIPH_BURST)
1210 cond = BURST;
1211
9dc5a315 1212 switch (pxs->desc->rqtype) {
585a9d0b 1213 case DMA_MEM_TO_DEV:
585a9d0b 1214 case DMA_DEV_TO_MEM:
1d48745b
FMH
1215 off += _ldst_peripheral(pl330, dry_run, &buf[off], pxs, cyc,
1216 cond);
b7d861d9 1217 break;
1d48745b 1218
585a9d0b 1219 case DMA_MEM_TO_MEM:
b7d861d9
BK
1220 off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1221 break;
1d48745b
FMH
1222
1223 default:
1224 /* this code should be unreachable */
1225 WARN_ON(1);
1226 break;
1227 }
1228
1229 return off;
1230}
1231
1232/*
3e7f0bd8
SZ
1233 * only the unaligned burst transfers have the dregs.
1234 * so, still transfer dregs with a reduced size burst
1235 * for mem-to-mem, mem-to-dev or dev-to-mem.
1d48745b
FMH
1236 */
1237static int _dregs(struct pl330_dmac *pl330, unsigned int dry_run, u8 buf[],
1238 const struct _xfer_spec *pxs, int transfer_length)
1239{
1240 int off = 0;
1241 int dregs_ccr;
1242
1243 if (transfer_length == 0)
1244 return off;
1245
3e7f0bd8
SZ
1246 /*
1247 * dregs_len = (total bytes - BURST_TO_BYTE(bursts, ccr)) /
1248 * BRST_SIZE(ccr)
1249 * the dregs len must be smaller than burst len,
1250 * so, for higher efficiency, we can modify CCR
1251 * to use a reduced size burst len for the dregs.
1252 */
1253 dregs_ccr = pxs->ccr;
1254 dregs_ccr &= ~((0xf << CC_SRCBRSTLEN_SHFT) |
1255 (0xf << CC_DSTBRSTLEN_SHFT));
1256 dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1257 CC_SRCBRSTLEN_SHFT);
1258 dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1259 CC_DSTBRSTLEN_SHFT);
1260
1d48745b
FMH
1261 switch (pxs->desc->rqtype) {
1262 case DMA_MEM_TO_DEV:
1d48745b 1263 case DMA_DEV_TO_MEM:
3e7f0bd8
SZ
1264 off += _emit_MOV(dry_run, &buf[off], CCR, dregs_ccr);
1265 off += _ldst_peripheral(pl330, dry_run, &buf[off], pxs, 1,
1266 BURST);
1d48745b
FMH
1267 break;
1268
1269 case DMA_MEM_TO_MEM:
1d48745b
FMH
1270 off += _emit_MOV(dry_run, &buf[off], CCR, dregs_ccr);
1271 off += _ldst_memtomem(dry_run, &buf[off], pxs, 1);
1272 break;
1273
b7d861d9 1274 default:
1d48745b
FMH
1275 /* this code should be unreachable */
1276 WARN_ON(1);
b7d861d9
BK
1277 break;
1278 }
1279
1280 return off;
1281}
1282
1283/* Returns bytes consumed and updates bursts */
271e1b86 1284static inline int _loop(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
b7d861d9
BK
1285 unsigned long *bursts, const struct _xfer_spec *pxs)
1286{
1287 int cyc, cycmax, szlp, szlpend, szbrst, off;
1288 unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1289 struct _arg_LPEND lpend;
1290
31495d60 1291 if (*bursts == 1)
848e9776 1292 return _bursts(pl330, dry_run, buf, pxs, 1);
31495d60 1293
b7d861d9
BK
1294 /* Max iterations possible in DMALP is 256 */
1295 if (*bursts >= 256*256) {
1296 lcnt1 = 256;
1297 lcnt0 = 256;
1298 cyc = *bursts / lcnt1 / lcnt0;
1299 } else if (*bursts > 256) {
1300 lcnt1 = 256;
1301 lcnt0 = *bursts / lcnt1;
1302 cyc = 1;
1303 } else {
1304 lcnt1 = *bursts;
1305 lcnt0 = 0;
1306 cyc = 1;
1307 }
1308
1309 szlp = _emit_LP(1, buf, 0, 0);
271e1b86 1310 szbrst = _bursts(pl330, 1, buf, pxs, 1);
b7d861d9
BK
1311
1312 lpend.cond = ALWAYS;
1313 lpend.forever = false;
1314 lpend.loop = 0;
1315 lpend.bjump = 0;
1316 szlpend = _emit_LPEND(1, buf, &lpend);
1317
1318 if (lcnt0) {
1319 szlp *= 2;
1320 szlpend *= 2;
1321 }
1322
1323 /*
1324 * Max bursts that we can unroll due to limit on the
1325 * size of backward jump that can be encoded in DMALPEND
1326 * which is 8-bits and hence 255
1327 */
1328 cycmax = (255 - (szlp + szlpend)) / szbrst;
1329
1330 cyc = (cycmax < cyc) ? cycmax : cyc;
1331
1332 off = 0;
1333
1334 if (lcnt0) {
1335 off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1336 ljmp0 = off;
1337 }
1338
1339 off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1340 ljmp1 = off;
1341
271e1b86 1342 off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
b7d861d9
BK
1343
1344 lpend.cond = ALWAYS;
1345 lpend.forever = false;
1346 lpend.loop = 1;
1347 lpend.bjump = off - ljmp1;
1348 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1349
1350 if (lcnt0) {
1351 lpend.cond = ALWAYS;
1352 lpend.forever = false;
1353 lpend.loop = 0;
1354 lpend.bjump = off - ljmp0;
1355 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1356 }
1357
1358 *bursts = lcnt1 * cyc;
1359 if (lcnt0)
1360 *bursts *= lcnt0;
1361
1362 return off;
1363}
1364
271e1b86
AK
1365static inline int _setup_loops(struct pl330_dmac *pl330,
1366 unsigned dry_run, u8 buf[],
1367 const struct _xfer_spec *pxs)
b7d861d9 1368{
9dc5a315 1369 struct pl330_xfer *x = &pxs->desc->px;
b7d861d9
BK
1370 u32 ccr = pxs->ccr;
1371 unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1d48745b
FMH
1372 int num_dregs = (x->bytes - BURST_TO_BYTE(bursts, ccr)) /
1373 BRST_SIZE(ccr);
b7d861d9
BK
1374 int off = 0;
1375
1376 while (bursts) {
1377 c = bursts;
271e1b86 1378 off += _loop(pl330, dry_run, &buf[off], &c, pxs);
b7d861d9
BK
1379 bursts -= c;
1380 }
1d48745b 1381 off += _dregs(pl330, dry_run, &buf[off], pxs, num_dregs);
b7d861d9
BK
1382
1383 return off;
1384}
1385
271e1b86
AK
1386static inline int _setup_xfer(struct pl330_dmac *pl330,
1387 unsigned dry_run, u8 buf[],
1388 const struct _xfer_spec *pxs)
b7d861d9 1389{
9dc5a315 1390 struct pl330_xfer *x = &pxs->desc->px;
b7d861d9
BK
1391 int off = 0;
1392
1393 /* DMAMOV SAR, x->src_addr */
1394 off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1395 /* DMAMOV DAR, x->dst_addr */
1396 off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1397
1398 /* Setup Loop(s) */
271e1b86 1399 off += _setup_loops(pl330, dry_run, &buf[off], pxs);
b7d861d9
BK
1400
1401 return off;
1402}
1403
1404/*
1405 * A req is a sequence of one or more xfer units.
1406 * Returns the number of bytes taken to setup the MC for the req.
1407 */
271e1b86
AK
1408static int _setup_req(struct pl330_dmac *pl330, unsigned dry_run,
1409 struct pl330_thread *thrd, unsigned index,
1410 struct _xfer_spec *pxs)
b7d861d9
BK
1411{
1412 struct _pl330_req *req = &thrd->req[index];
b7d861d9
BK
1413 u8 *buf = req->mc_cpu;
1414 int off = 0;
1415
1416 PL330_DBGMC_START(req->mc_bus);
1417
1418 /* DMAMOV CCR, ccr */
1419 off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1420
271e1b86 1421 off += _setup_xfer(pl330, dry_run, &buf[off], pxs);
b7d861d9
BK
1422
1423 /* DMASEV peripheral/event */
1424 off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1425 /* DMAEND */
1426 off += _emit_END(dry_run, &buf[off]);
1427
1428 return off;
1429}
1430
1431static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1432{
1433 u32 ccr = 0;
1434
1435 if (rqc->src_inc)
1436 ccr |= CC_SRCINC;
1437
1438 if (rqc->dst_inc)
1439 ccr |= CC_DSTINC;
1440
1441 /* We set same protection levels for Src and DST for now */
1442 if (rqc->privileged)
1443 ccr |= CC_SRCPRI | CC_DSTPRI;
1444 if (rqc->nonsecure)
1445 ccr |= CC_SRCNS | CC_DSTNS;
1446 if (rqc->insnaccess)
1447 ccr |= CC_SRCIA | CC_DSTIA;
1448
1449 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1450 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1451
1452 ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1453 ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1454
1455 ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1456 ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1457
1458 ccr |= (rqc->swap << CC_SWAP_SHFT);
1459
1460 return ccr;
1461}
1462
b7d861d9
BK
1463/*
1464 * Submit a list of xfers after which the client wants notification.
1465 * Client is not notified after each xfer unit, just once after all
1466 * xfer units are done or some error occurs.
1467 */
9dc5a315
LPC
1468static int pl330_submit_req(struct pl330_thread *thrd,
1469 struct dma_pl330_desc *desc)
b7d861d9 1470{
f6f2421c 1471 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1472 struct _xfer_spec xs;
1473 unsigned long flags;
b7d861d9
BK
1474 unsigned idx;
1475 u32 ccr;
1476 int ret = 0;
1477
1d48745b
FMH
1478 switch (desc->rqtype) {
1479 case DMA_MEM_TO_DEV:
1480 break;
1481
1482 case DMA_DEV_TO_MEM:
1483 break;
1484
1485 case DMA_MEM_TO_MEM:
1486 break;
1487
1488 default:
1489 return -ENOTSUPP;
1490 }
1491
b7d861d9
BK
1492 if (pl330->state == DYING
1493 || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
f6f2421c 1494 dev_info(thrd->dmac->ddma.dev, "%s:%d\n",
b7d861d9
BK
1495 __func__, __LINE__);
1496 return -EAGAIN;
1497 }
1498
1499 /* If request for non-existing peripheral */
9dc5a315
LPC
1500 if (desc->rqtype != DMA_MEM_TO_MEM &&
1501 desc->peri >= pl330->pcfg.num_peri) {
f6f2421c 1502 dev_info(thrd->dmac->ddma.dev,
b7d861d9 1503 "%s:%d Invalid peripheral(%u)!\n",
9dc5a315 1504 __func__, __LINE__, desc->peri);
b7d861d9
BK
1505 return -EINVAL;
1506 }
1507
1508 spin_lock_irqsave(&pl330->lock, flags);
1509
1510 if (_queue_full(thrd)) {
1511 ret = -EAGAIN;
1512 goto xfer_exit;
1513 }
1514
9dc5a315
LPC
1515 /* Prefer Secure Channel */
1516 if (!_manager_ns(thrd))
1517 desc->rqcfg.nonsecure = 0;
1518 else
1519 desc->rqcfg.nonsecure = 1;
b7d861d9 1520
9dc5a315 1521 ccr = _prepare_ccr(&desc->rqcfg);
b7d861d9 1522
8ed30a14 1523 idx = thrd->req[0].desc == NULL ? 0 : 1;
b7d861d9
BK
1524
1525 xs.ccr = ccr;
9dc5a315 1526 xs.desc = desc;
b7d861d9
BK
1527
1528 /* First dry run to check if req is acceptable */
271e1b86 1529 ret = _setup_req(pl330, 1, thrd, idx, &xs);
b7d861d9 1530
f6f2421c 1531 if (ret > pl330->mcbufsz / 2) {
e5489d5e
MS
1532 dev_info(pl330->ddma.dev, "%s:%d Try increasing mcbufsz (%i/%i)\n",
1533 __func__, __LINE__, ret, pl330->mcbufsz / 2);
b7d861d9
BK
1534 ret = -ENOMEM;
1535 goto xfer_exit;
1536 }
1537
1538 /* Hook the request */
1539 thrd->lstenq = idx;
9dc5a315 1540 thrd->req[idx].desc = desc;
271e1b86 1541 _setup_req(pl330, 0, thrd, idx, &xs);
b7d861d9
BK
1542
1543 ret = 0;
1544
1545xfer_exit:
1546 spin_unlock_irqrestore(&pl330->lock, flags);
1547
1548 return ret;
1549}
1550
9dc5a315 1551static void dma_pl330_rqcb(struct dma_pl330_desc *desc, enum pl330_op_err err)
6079d38c 1552{
b1e51d77 1553 struct dma_pl330_chan *pch;
6079d38c
LPC
1554 unsigned long flags;
1555
b1e51d77
JMC
1556 if (!desc)
1557 return;
1558
1559 pch = desc->pchan;
1560
6079d38c
LPC
1561 /* If desc aborted */
1562 if (!pch)
1563 return;
1564
1565 spin_lock_irqsave(&pch->lock, flags);
1566
1567 desc->status = DONE;
1568
1569 spin_unlock_irqrestore(&pch->lock, flags);
1570
1571 tasklet_schedule(&pch->task);
1572}
1573
ab2a98ae 1574static void pl330_dotask(struct tasklet_struct *t)
b7d861d9 1575{
ab2a98ae 1576 struct pl330_dmac *pl330 = from_tasklet(pl330, t, tasks);
b7d861d9
BK
1577 unsigned long flags;
1578 int i;
1579
1580 spin_lock_irqsave(&pl330->lock, flags);
1581
1582 /* The DMAC itself gone nuts */
1583 if (pl330->dmac_tbd.reset_dmac) {
1584 pl330->state = DYING;
1585 /* Reset the manager too */
1586 pl330->dmac_tbd.reset_mngr = true;
1587 /* Clear the reset flag */
1588 pl330->dmac_tbd.reset_dmac = false;
1589 }
1590
1591 if (pl330->dmac_tbd.reset_mngr) {
1592 _stop(pl330->manager);
1593 /* Reset all channels */
f6f2421c 1594 pl330->dmac_tbd.reset_chan = (1 << pl330->pcfg.num_chan) - 1;
b7d861d9
BK
1595 /* Clear the reset flag */
1596 pl330->dmac_tbd.reset_mngr = false;
1597 }
1598
f6f2421c 1599 for (i = 0; i < pl330->pcfg.num_chan; i++) {
b7d861d9
BK
1600
1601 if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1602 struct pl330_thread *thrd = &pl330->channels[i];
f6f2421c 1603 void __iomem *regs = pl330->base;
b7d861d9
BK
1604 enum pl330_op_err err;
1605
1606 _stop(thrd);
1607
1608 if (readl(regs + FSC) & (1 << thrd->id))
1609 err = PL330_ERR_FAIL;
1610 else
1611 err = PL330_ERR_ABORT;
1612
1613 spin_unlock_irqrestore(&pl330->lock, flags);
9dc5a315
LPC
1614 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, err);
1615 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, err);
b7d861d9
BK
1616 spin_lock_irqsave(&pl330->lock, flags);
1617
9dc5a315
LPC
1618 thrd->req[0].desc = NULL;
1619 thrd->req[1].desc = NULL;
8ed30a14 1620 thrd->req_running = -1;
b7d861d9
BK
1621
1622 /* Clear the reset flag */
1623 pl330->dmac_tbd.reset_chan &= ~(1 << i);
1624 }
1625 }
1626
1627 spin_unlock_irqrestore(&pl330->lock, flags);
1628
1629 return;
1630}
1631
1632/* Returns 1 if state was updated, 0 otherwise */
f6f2421c 1633static int pl330_update(struct pl330_dmac *pl330)
b7d861d9 1634{
a3ca8312 1635 struct dma_pl330_desc *descdone;
b7d861d9
BK
1636 unsigned long flags;
1637 void __iomem *regs;
1638 u32 val;
1639 int id, ev, ret = 0;
1640
f6f2421c 1641 regs = pl330->base;
b7d861d9
BK
1642
1643 spin_lock_irqsave(&pl330->lock, flags);
1644
1645 val = readl(regs + FSM) & 0x1;
1646 if (val)
1647 pl330->dmac_tbd.reset_mngr = true;
1648 else
1649 pl330->dmac_tbd.reset_mngr = false;
1650
f6f2421c 1651 val = readl(regs + FSC) & ((1 << pl330->pcfg.num_chan) - 1);
b7d861d9
BK
1652 pl330->dmac_tbd.reset_chan |= val;
1653 if (val) {
1654 int i = 0;
f6f2421c 1655 while (i < pl330->pcfg.num_chan) {
b7d861d9 1656 if (val & (1 << i)) {
f6f2421c 1657 dev_info(pl330->ddma.dev,
b7d861d9
BK
1658 "Reset Channel-%d\t CS-%x FTC-%x\n",
1659 i, readl(regs + CS(i)),
1660 readl(regs + FTC(i)));
1661 _stop(&pl330->channels[i]);
1662 }
1663 i++;
1664 }
1665 }
1666
1667 /* Check which event happened i.e, thread notified */
1668 val = readl(regs + ES);
f6f2421c
LPC
1669 if (pl330->pcfg.num_events < 32
1670 && val & ~((1 << pl330->pcfg.num_events) - 1)) {
b7d861d9 1671 pl330->dmac_tbd.reset_dmac = true;
f6f2421c
LPC
1672 dev_err(pl330->ddma.dev, "%s:%d Unexpected!\n", __func__,
1673 __LINE__);
b7d861d9
BK
1674 ret = 1;
1675 goto updt_exit;
1676 }
1677
f6f2421c 1678 for (ev = 0; ev < pl330->pcfg.num_events; ev++) {
b7d861d9
BK
1679 if (val & (1 << ev)) { /* Event occurred */
1680 struct pl330_thread *thrd;
1681 u32 inten = readl(regs + INTEN);
1682 int active;
1683
1684 /* Clear the event */
1685 if (inten & (1 << ev))
1686 writel(1 << ev, regs + INTCLR);
1687
1688 ret = 1;
1689
1690 id = pl330->events[ev];
1691
1692 thrd = &pl330->channels[id];
1693
1694 active = thrd->req_running;
1695 if (active == -1) /* Aborted */
1696 continue;
1697
fdec53d5 1698 /* Detach the req */
9dc5a315
LPC
1699 descdone = thrd->req[active].desc;
1700 thrd->req[active].desc = NULL;
fdec53d5 1701
0091b9d6
AK
1702 thrd->req_running = -1;
1703
b7d861d9
BK
1704 /* Get going again ASAP */
1705 _start(thrd);
1706
1707 /* For now, just make a list of callbacks to be done */
9dc5a315 1708 list_add_tail(&descdone->rqd, &pl330->req_done);
b7d861d9
BK
1709 }
1710 }
1711
1712 /* Now that we are in no hurry, do the callbacks */
a3ca8312
QH
1713 while (!list_empty(&pl330->req_done)) {
1714 descdone = list_first_entry(&pl330->req_done,
1715 struct dma_pl330_desc, rqd);
9dc5a315 1716 list_del(&descdone->rqd);
b7d861d9 1717 spin_unlock_irqrestore(&pl330->lock, flags);
9dc5a315 1718 dma_pl330_rqcb(descdone, PL330_ERR_NONE);
b7d861d9
BK
1719 spin_lock_irqsave(&pl330->lock, flags);
1720 }
1721
1722updt_exit:
1723 spin_unlock_irqrestore(&pl330->lock, flags);
1724
1725 if (pl330->dmac_tbd.reset_dmac
1726 || pl330->dmac_tbd.reset_mngr
1727 || pl330->dmac_tbd.reset_chan) {
1728 ret = 1;
1729 tasklet_schedule(&pl330->tasks);
1730 }
1731
1732 return ret;
1733}
1734
b7d861d9
BK
1735/* Reserve an event */
1736static inline int _alloc_event(struct pl330_thread *thrd)
1737{
1738 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1739 int ev;
1740
f6f2421c 1741 for (ev = 0; ev < pl330->pcfg.num_events; ev++)
b7d861d9
BK
1742 if (pl330->events[ev] == -1) {
1743 pl330->events[ev] = thrd->id;
1744 return ev;
1745 }
1746
1747 return -1;
1748}
1749
f6f2421c 1750static bool _chan_ns(const struct pl330_dmac *pl330, int i)
b7d861d9 1751{
f6f2421c 1752 return pl330->pcfg.irq_ns & (1 << i);
b7d861d9
BK
1753}
1754
1755/* Upon success, returns IdentityToken for the
1756 * allocated channel, NULL otherwise.
1757 */
f6f2421c 1758static struct pl330_thread *pl330_request_channel(struct pl330_dmac *pl330)
b7d861d9
BK
1759{
1760 struct pl330_thread *thrd = NULL;
b7d861d9
BK
1761 int chans, i;
1762
b7d861d9
BK
1763 if (pl330->state == DYING)
1764 return NULL;
1765
f6f2421c 1766 chans = pl330->pcfg.num_chan;
b7d861d9 1767
b7d861d9
BK
1768 for (i = 0; i < chans; i++) {
1769 thrd = &pl330->channels[i];
1770 if ((thrd->free) && (!_manager_ns(thrd) ||
f6f2421c 1771 _chan_ns(pl330, i))) {
b7d861d9
BK
1772 thrd->ev = _alloc_event(thrd);
1773 if (thrd->ev >= 0) {
1774 thrd->free = false;
1775 thrd->lstenq = 1;
9dc5a315 1776 thrd->req[0].desc = NULL;
9dc5a315 1777 thrd->req[1].desc = NULL;
8ed30a14 1778 thrd->req_running = -1;
b7d861d9
BK
1779 break;
1780 }
1781 }
1782 thrd = NULL;
1783 }
1784
b7d861d9
BK
1785 return thrd;
1786}
1787
1788/* Release an event */
1789static inline void _free_event(struct pl330_thread *thrd, int ev)
1790{
1791 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1792
1793 /* If the event is valid and was held by the thread */
f6f2421c 1794 if (ev >= 0 && ev < pl330->pcfg.num_events
b7d861d9
BK
1795 && pl330->events[ev] == thrd->id)
1796 pl330->events[ev] = -1;
1797}
1798
65ad6060 1799static void pl330_release_channel(struct pl330_thread *thrd)
b7d861d9 1800{
b7d861d9
BK
1801 if (!thrd || thrd->free)
1802 return;
1803
1804 _stop(thrd);
1805
9dc5a315
LPC
1806 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, PL330_ERR_ABORT);
1807 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, PL330_ERR_ABORT);
b7d861d9 1808
b7d861d9
BK
1809 _free_event(thrd, thrd->ev);
1810 thrd->free = true;
b7d861d9
BK
1811}
1812
1813/* Initialize the structure for PL330 configuration, that can be used
1814 * by the client driver the make best use of the DMAC
1815 */
f6f2421c 1816static void read_dmac_config(struct pl330_dmac *pl330)
b7d861d9 1817{
f6f2421c 1818 void __iomem *regs = pl330->base;
b7d861d9
BK
1819 u32 val;
1820
1821 val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
1822 val &= CRD_DATA_WIDTH_MASK;
f6f2421c 1823 pl330->pcfg.data_bus_width = 8 * (1 << val);
b7d861d9
BK
1824
1825 val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
1826 val &= CRD_DATA_BUFF_MASK;
f6f2421c 1827 pl330->pcfg.data_buf_dep = val + 1;
b7d861d9
BK
1828
1829 val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
1830 val &= CR0_NUM_CHANS_MASK;
1831 val += 1;
f6f2421c 1832 pl330->pcfg.num_chan = val;
b7d861d9
BK
1833
1834 val = readl(regs + CR0);
1835 if (val & CR0_PERIPH_REQ_SET) {
1836 val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
1837 val += 1;
f6f2421c
LPC
1838 pl330->pcfg.num_peri = val;
1839 pl330->pcfg.peri_ns = readl(regs + CR4);
b7d861d9 1840 } else {
f6f2421c 1841 pl330->pcfg.num_peri = 0;
b7d861d9
BK
1842 }
1843
1844 val = readl(regs + CR0);
1845 if (val & CR0_BOOT_MAN_NS)
f6f2421c 1846 pl330->pcfg.mode |= DMAC_MODE_NS;
b7d861d9 1847 else
f6f2421c 1848 pl330->pcfg.mode &= ~DMAC_MODE_NS;
b7d861d9
BK
1849
1850 val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
1851 val &= CR0_NUM_EVENTS_MASK;
1852 val += 1;
f6f2421c 1853 pl330->pcfg.num_events = val;
b7d861d9 1854
f6f2421c 1855 pl330->pcfg.irq_ns = readl(regs + CR3);
b7d861d9
BK
1856}
1857
1858static inline void _reset_thread(struct pl330_thread *thrd)
1859{
1860 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1861
1862 thrd->req[0].mc_cpu = pl330->mcode_cpu
f6f2421c 1863 + (thrd->id * pl330->mcbufsz);
b7d861d9 1864 thrd->req[0].mc_bus = pl330->mcode_bus
f6f2421c 1865 + (thrd->id * pl330->mcbufsz);
9dc5a315 1866 thrd->req[0].desc = NULL;
b7d861d9
BK
1867
1868 thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
f6f2421c 1869 + pl330->mcbufsz / 2;
b7d861d9 1870 thrd->req[1].mc_bus = thrd->req[0].mc_bus
f6f2421c 1871 + pl330->mcbufsz / 2;
9dc5a315 1872 thrd->req[1].desc = NULL;
8ed30a14
LPC
1873
1874 thrd->req_running = -1;
b7d861d9
BK
1875}
1876
1877static int dmac_alloc_threads(struct pl330_dmac *pl330)
1878{
f6f2421c 1879 int chans = pl330->pcfg.num_chan;
b7d861d9
BK
1880 struct pl330_thread *thrd;
1881 int i;
1882
1883 /* Allocate 1 Manager and 'chans' Channel threads */
6396bb22 1884 pl330->channels = kcalloc(1 + chans, sizeof(*thrd),
b7d861d9
BK
1885 GFP_KERNEL);
1886 if (!pl330->channels)
1887 return -ENOMEM;
1888
1889 /* Init Channel threads */
1890 for (i = 0; i < chans; i++) {
1891 thrd = &pl330->channels[i];
1892 thrd->id = i;
1893 thrd->dmac = pl330;
1894 _reset_thread(thrd);
1895 thrd->free = true;
1896 }
1897
1898 /* MANAGER is indexed at the end */
1899 thrd = &pl330->channels[chans];
1900 thrd->id = chans;
1901 thrd->dmac = pl330;
1902 thrd->free = false;
1903 pl330->manager = thrd;
1904
1905 return 0;
1906}
1907
1908static int dmac_alloc_resources(struct pl330_dmac *pl330)
1909{
f6f2421c 1910 int chans = pl330->pcfg.num_chan;
b7d861d9 1911 int ret;
b3040e40 1912
b3040e40 1913 /*
b7d861d9
BK
1914 * Alloc MicroCode buffer for 'chans' Channel threads.
1915 * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
b3040e40 1916 */
1b2354db 1917 pl330->mcode_cpu = dma_alloc_attrs(pl330->ddma.dev,
f6f2421c 1918 chans * pl330->mcbufsz,
1b2354db
MH
1919 &pl330->mcode_bus, GFP_KERNEL,
1920 DMA_ATTR_PRIVILEGED);
b7d861d9 1921 if (!pl330->mcode_cpu) {
f6f2421c 1922 dev_err(pl330->ddma.dev, "%s:%d Can't allocate memory!\n",
b7d861d9
BK
1923 __func__, __LINE__);
1924 return -ENOMEM;
1925 }
1926
1927 ret = dmac_alloc_threads(pl330);
1928 if (ret) {
f6f2421c 1929 dev_err(pl330->ddma.dev, "%s:%d Can't to create channels for DMAC!\n",
b7d861d9 1930 __func__, __LINE__);
d1b622f6 1931 dma_free_attrs(pl330->ddma.dev,
f6f2421c 1932 chans * pl330->mcbufsz,
d1b622f6
FH
1933 pl330->mcode_cpu, pl330->mcode_bus,
1934 DMA_ATTR_PRIVILEGED);
b7d861d9
BK
1935 return ret;
1936 }
1937
1938 return 0;
1939}
1940
f6f2421c 1941static int pl330_add(struct pl330_dmac *pl330)
b7d861d9 1942{
b7d861d9
BK
1943 int i, ret;
1944
b7d861d9 1945 /* Check if we can handle this DMAC */
f6f2421c
LPC
1946 if ((pl330->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
1947 dev_err(pl330->ddma.dev, "PERIPH_ID 0x%x !\n",
1948 pl330->pcfg.periph_id);
b7d861d9
BK
1949 return -EINVAL;
1950 }
b3040e40 1951
b7d861d9 1952 /* Read the configuration of the DMAC */
f6f2421c 1953 read_dmac_config(pl330);
b3040e40 1954
f6f2421c
LPC
1955 if (pl330->pcfg.num_events == 0) {
1956 dev_err(pl330->ddma.dev, "%s:%d Can't work without events!\n",
b7d861d9
BK
1957 __func__, __LINE__);
1958 return -EINVAL;
1959 }
b3040e40 1960
b7d861d9 1961 spin_lock_init(&pl330->lock);
1b9bb715 1962
b7d861d9 1963 INIT_LIST_HEAD(&pl330->req_done);
42bc9cf4 1964
b7d861d9 1965 /* Use default MC buffer size if not provided */
f6f2421c
LPC
1966 if (!pl330->mcbufsz)
1967 pl330->mcbufsz = MCODE_BUFF_PER_REQ * 2;
b3040e40 1968
b7d861d9 1969 /* Mark all events as free */
f6f2421c 1970 for (i = 0; i < pl330->pcfg.num_events; i++)
b7d861d9 1971 pl330->events[i] = -1;
b3040e40 1972
b7d861d9
BK
1973 /* Allocate resources needed by the DMAC */
1974 ret = dmac_alloc_resources(pl330);
1975 if (ret) {
f6f2421c 1976 dev_err(pl330->ddma.dev, "Unable to create channels for DMAC\n");
b7d861d9
BK
1977 return ret;
1978 }
b3040e40 1979
ab2a98ae 1980 tasklet_setup(&pl330->tasks, pl330_dotask);
b3040e40 1981
b7d861d9 1982 pl330->state = INIT;
a2f5203f 1983
b7d861d9
BK
1984 return 0;
1985}
b3040e40 1986
b7d861d9
BK
1987static int dmac_free_threads(struct pl330_dmac *pl330)
1988{
b7d861d9
BK
1989 struct pl330_thread *thrd;
1990 int i;
b3040e40 1991
b7d861d9 1992 /* Release Channel threads */
f6f2421c 1993 for (i = 0; i < pl330->pcfg.num_chan; i++) {
b7d861d9 1994 thrd = &pl330->channels[i];
65ad6060 1995 pl330_release_channel(thrd);
b7d861d9 1996 }
b3040e40 1997
b7d861d9
BK
1998 /* Free memory */
1999 kfree(pl330->channels);
b3040e40 2000
b7d861d9
BK
2001 return 0;
2002}
b3040e40 2003
f6f2421c 2004static void pl330_del(struct pl330_dmac *pl330)
b7d861d9 2005{
b7d861d9
BK
2006 pl330->state = UNINIT;
2007
2008 tasklet_kill(&pl330->tasks);
2009
2010 /* Free DMAC resources */
f6f2421c 2011 dmac_free_threads(pl330);
b7d861d9 2012
d1b622f6 2013 dma_free_attrs(pl330->ddma.dev,
f6f2421c 2014 pl330->pcfg.num_chan * pl330->mcbufsz, pl330->mcode_cpu,
d1b622f6 2015 pl330->mcode_bus, DMA_ATTR_PRIVILEGED);
b7d861d9 2016}
b3040e40 2017
3e2ec13a
TA
2018/* forward declaration */
2019static struct amba_driver pl330_driver;
2020
b3040e40
JB
2021static inline struct dma_pl330_chan *
2022to_pchan(struct dma_chan *ch)
2023{
2024 if (!ch)
2025 return NULL;
2026
2027 return container_of(ch, struct dma_pl330_chan, chan);
2028}
2029
2030static inline struct dma_pl330_desc *
2031to_desc(struct dma_async_tx_descriptor *tx)
2032{
2033 return container_of(tx, struct dma_pl330_desc, txd);
2034}
2035
b3040e40
JB
2036static inline void fill_queue(struct dma_pl330_chan *pch)
2037{
2038 struct dma_pl330_desc *desc;
2039 int ret;
2040
2041 list_for_each_entry(desc, &pch->work_list, node) {
2042
2043 /* If already submitted */
2044 if (desc->status == BUSY)
30fb980b 2045 continue;
b3040e40 2046
9dc5a315 2047 ret = pl330_submit_req(pch->thread, desc);
b3040e40
JB
2048 if (!ret) {
2049 desc->status = BUSY;
b3040e40
JB
2050 } else if (ret == -EAGAIN) {
2051 /* QFull or DMAC Dying */
2052 break;
2053 } else {
2054 /* Unacceptable request */
2055 desc->status = DONE;
f6f2421c 2056 dev_err(pch->dmac->ddma.dev, "%s:%d Bad Desc(%d)\n",
b3040e40
JB
2057 __func__, __LINE__, desc->txd.cookie);
2058 tasklet_schedule(&pch->task);
2059 }
2060 }
2061}
2062
ab2a98ae 2063static void pl330_tasklet(struct tasklet_struct *t)
b3040e40 2064{
ab2a98ae 2065 struct dma_pl330_chan *pch = from_tasklet(pch, t, task);
b3040e40
JB
2066 struct dma_pl330_desc *desc, *_dt;
2067 unsigned long flags;
ae43b328 2068 bool power_down = false;
b3040e40
JB
2069
2070 spin_lock_irqsave(&pch->lock, flags);
2071
2072 /* Pick up ripe tomatoes */
2073 list_for_each_entry_safe(desc, _dt, &pch->work_list, node)
2074 if (desc->status == DONE) {
30c1dc0f 2075 if (!pch->cyclic)
eab21585 2076 dma_cookie_complete(&desc->txd);
39ff8613 2077 list_move_tail(&desc->node, &pch->completed_list);
b3040e40
JB
2078 }
2079
2080 /* Try to submit a req imm. next to the last completed cookie */
2081 fill_queue(pch);
2082
ae43b328
KK
2083 if (list_empty(&pch->work_list)) {
2084 spin_lock(&pch->thread->dmac->lock);
2085 _stop(pch->thread);
2086 spin_unlock(&pch->thread->dmac->lock);
2087 power_down = true;
5c9e6c2b 2088 pch->active = false;
ae43b328
KK
2089 } else {
2090 /* Make sure the PL330 Channel thread is active */
2091 spin_lock(&pch->thread->dmac->lock);
2092 _start(pch->thread);
2093 spin_unlock(&pch->thread->dmac->lock);
2094 }
b3040e40 2095
39ff8613 2096 while (!list_empty(&pch->completed_list)) {
f08462c6 2097 struct dmaengine_desc_callback cb;
b3040e40 2098
39ff8613
LPC
2099 desc = list_first_entry(&pch->completed_list,
2100 struct dma_pl330_desc, node);
2101
f08462c6 2102 dmaengine_desc_get_callback(&desc->txd, &cb);
39ff8613
LPC
2103
2104 if (pch->cyclic) {
2105 desc->status = PREP;
2106 list_move_tail(&desc->node, &pch->work_list);
ae43b328 2107 if (power_down) {
5c9e6c2b 2108 pch->active = true;
ae43b328
KK
2109 spin_lock(&pch->thread->dmac->lock);
2110 _start(pch->thread);
2111 spin_unlock(&pch->thread->dmac->lock);
2112 power_down = false;
2113 }
39ff8613
LPC
2114 } else {
2115 desc->status = FREE;
2116 list_move_tail(&desc->node, &pch->dmac->desc_pool);
2117 }
2118
d38a8c62
DW
2119 dma_descriptor_unmap(&desc->txd);
2120
f08462c6 2121 if (dmaengine_desc_callback_valid(&cb)) {
39ff8613 2122 spin_unlock_irqrestore(&pch->lock, flags);
f08462c6 2123 dmaengine_desc_callback_invoke(&cb, NULL);
39ff8613
LPC
2124 spin_lock_irqsave(&pch->lock, flags);
2125 }
2126 }
2127 spin_unlock_irqrestore(&pch->lock, flags);
ae43b328
KK
2128
2129 /* If work list empty, power down */
2130 if (power_down) {
2131 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2132 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2133 }
b3040e40
JB
2134}
2135
a80258f9
PV
2136static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2137 struct of_dma *ofdma)
2138{
2139 int count = dma_spec->args_count;
f6f2421c 2140 struct pl330_dmac *pl330 = ofdma->of_dma_data;
70cbb163 2141 unsigned int chan_id;
a80258f9 2142
f6f2421c
LPC
2143 if (!pl330)
2144 return NULL;
2145
a80258f9
PV
2146 if (count != 1)
2147 return NULL;
2148
70cbb163 2149 chan_id = dma_spec->args[0];
f6f2421c 2150 if (chan_id >= pl330->num_peripherals)
70cbb163 2151 return NULL;
a80258f9 2152
f6f2421c 2153 return dma_get_slave_channel(&pl330->peripherals[chan_id].chan);
a80258f9
PV
2154}
2155
b3040e40
JB
2156static int pl330_alloc_chan_resources(struct dma_chan *chan)
2157{
2158 struct dma_pl330_chan *pch = to_pchan(chan);
f6f2421c 2159 struct pl330_dmac *pl330 = pch->dmac;
b3040e40
JB
2160 unsigned long flags;
2161
91539eb1 2162 spin_lock_irqsave(&pl330->lock, flags);
b3040e40 2163
d3ee98cd 2164 dma_cookie_init(chan);
42bc9cf4 2165 pch->cyclic = false;
b3040e40 2166
f6f2421c 2167 pch->thread = pl330_request_channel(pl330);
65ad6060 2168 if (!pch->thread) {
91539eb1 2169 spin_unlock_irqrestore(&pl330->lock, flags);
02747885 2170 return -ENOMEM;
b3040e40
JB
2171 }
2172
ab2a98ae 2173 tasklet_setup(&pch->task, pl330_tasklet);
b3040e40 2174
91539eb1 2175 spin_unlock_irqrestore(&pl330->lock, flags);
b3040e40
JB
2176
2177 return 1;
2178}
2179
4d6d74e2
RM
2180/*
2181 * We need the data direction between the DMAC (the dma-mapping "device") and
2182 * the FIFO (the dmaengine "dev"), from the FIFO's point of view. Confusing!
2183 */
2184static enum dma_data_direction
2185pl330_dma_slave_map_dir(enum dma_transfer_direction dir)
2186{
2187 switch (dir) {
2188 case DMA_MEM_TO_DEV:
2189 return DMA_FROM_DEVICE;
2190 case DMA_DEV_TO_MEM:
2191 return DMA_TO_DEVICE;
2192 case DMA_DEV_TO_DEV:
2193 return DMA_BIDIRECTIONAL;
2194 default:
2195 return DMA_NONE;
2196 }
2197}
2198
2199static void pl330_unprep_slave_fifo(struct dma_pl330_chan *pch)
2200{
2201 if (pch->dir != DMA_NONE)
2202 dma_unmap_resource(pch->chan.device->dev, pch->fifo_dma,
2203 1 << pch->burst_sz, pch->dir, 0);
2204 pch->dir = DMA_NONE;
2205}
2206
2207
2208static bool pl330_prep_slave_fifo(struct dma_pl330_chan *pch,
2209 enum dma_transfer_direction dir)
2210{
2211 struct device *dev = pch->chan.device->dev;
2212 enum dma_data_direction dma_dir = pl330_dma_slave_map_dir(dir);
2213
2214 /* Already mapped for this config? */
2215 if (pch->dir == dma_dir)
2216 return true;
2217
2218 pl330_unprep_slave_fifo(pch);
2219 pch->fifo_dma = dma_map_resource(dev, pch->fifo_addr,
2220 1 << pch->burst_sz, dma_dir, 0);
2221 if (dma_mapping_error(dev, pch->fifo_dma))
2222 return false;
2223
2224 pch->dir = dma_dir;
2225 return true;
2226}
2227
1d48745b
FMH
2228static int fixup_burst_len(int max_burst_len, int quirks)
2229{
05611a93 2230 if (max_burst_len > PL330_MAX_BURST)
1d48745b
FMH
2231 return PL330_MAX_BURST;
2232 else if (max_burst_len < 1)
2233 return 1;
2234 else
2235 return max_burst_len;
2236}
2237
445897cb
VK
2238static int pl330_config_write(struct dma_chan *chan,
2239 struct dma_slave_config *slave_config,
2240 enum dma_transfer_direction direction)
740aa957
MR
2241{
2242 struct dma_pl330_chan *pch = to_pchan(chan);
2243
4d6d74e2 2244 pl330_unprep_slave_fifo(pch);
445897cb 2245 if (direction == DMA_MEM_TO_DEV) {
740aa957
MR
2246 if (slave_config->dst_addr)
2247 pch->fifo_addr = slave_config->dst_addr;
2248 if (slave_config->dst_addr_width)
2249 pch->burst_sz = __ffs(slave_config->dst_addr_width);
1d48745b
FMH
2250 pch->burst_len = fixup_burst_len(slave_config->dst_maxburst,
2251 pch->dmac->quirks);
445897cb 2252 } else if (direction == DMA_DEV_TO_MEM) {
740aa957
MR
2253 if (slave_config->src_addr)
2254 pch->fifo_addr = slave_config->src_addr;
2255 if (slave_config->src_addr_width)
2256 pch->burst_sz = __ffs(slave_config->src_addr_width);
1d48745b
FMH
2257 pch->burst_len = fixup_burst_len(slave_config->src_maxburst,
2258 pch->dmac->quirks);
740aa957
MR
2259 }
2260
2261 return 0;
2262}
2263
445897cb
VK
2264static int pl330_config(struct dma_chan *chan,
2265 struct dma_slave_config *slave_config)
2266{
2267 struct dma_pl330_chan *pch = to_pchan(chan);
2268
2269 memcpy(&pch->slave_config, slave_config, sizeof(*slave_config));
2270
2271 return 0;
2272}
2273
740aa957 2274static int pl330_terminate_all(struct dma_chan *chan)
b3040e40
JB
2275{
2276 struct dma_pl330_chan *pch = to_pchan(chan);
39ff8613 2277 struct dma_pl330_desc *desc;
b3040e40 2278 unsigned long flags;
f6f2421c 2279 struct pl330_dmac *pl330 = pch->dmac;
5c9e6c2b 2280 bool power_down = false;
b3040e40 2281
81cc6edc 2282 pm_runtime_get_sync(pl330->ddma.dev);
740aa957 2283 spin_lock_irqsave(&pch->lock, flags);
e4975654 2284
740aa957
MR
2285 spin_lock(&pl330->lock);
2286 _stop(pch->thread);
740aa957
MR
2287 pch->thread->req[0].desc = NULL;
2288 pch->thread->req[1].desc = NULL;
2289 pch->thread->req_running = -1;
e4975654
JK
2290 spin_unlock(&pl330->lock);
2291
5c9e6c2b
MS
2292 power_down = pch->active;
2293 pch->active = false;
740aa957
MR
2294
2295 /* Mark all desc done */
2296 list_for_each_entry(desc, &pch->submitted_list, node) {
2297 desc->status = FREE;
2298 dma_cookie_complete(&desc->txd);
2299 }
ae43b328 2300
740aa957
MR
2301 list_for_each_entry(desc, &pch->work_list , node) {
2302 desc->status = FREE;
2303 dma_cookie_complete(&desc->txd);
1d0c1d60 2304 }
b3040e40 2305
740aa957
MR
2306 list_splice_tail_init(&pch->submitted_list, &pl330->desc_pool);
2307 list_splice_tail_init(&pch->work_list, &pl330->desc_pool);
2308 list_splice_tail_init(&pch->completed_list, &pl330->desc_pool);
2309 spin_unlock_irqrestore(&pch->lock, flags);
81cc6edc 2310 pm_runtime_mark_last_busy(pl330->ddma.dev);
5c9e6c2b
MS
2311 if (power_down)
2312 pm_runtime_put_autosuspend(pl330->ddma.dev);
81cc6edc 2313 pm_runtime_put_autosuspend(pl330->ddma.dev);
740aa957 2314
b3040e40
JB
2315 return 0;
2316}
2317
88987d2c
RB
2318/*
2319 * We don't support DMA_RESUME command because of hardware
2320 * limitations, so after pausing the channel we cannot restore
2321 * it to active state. We have to terminate channel and setup
2322 * DMA transfer again. This pause feature was implemented to
2323 * allow safely read residue before channel termination.
2324 */
5503aed8 2325static int pl330_pause(struct dma_chan *chan)
88987d2c
RB
2326{
2327 struct dma_pl330_chan *pch = to_pchan(chan);
2328 struct pl330_dmac *pl330 = pch->dmac;
2329 unsigned long flags;
2330
2331 pm_runtime_get_sync(pl330->ddma.dev);
2332 spin_lock_irqsave(&pch->lock, flags);
2333
2334 spin_lock(&pl330->lock);
2335 _stop(pch->thread);
2336 spin_unlock(&pl330->lock);
2337
2338 spin_unlock_irqrestore(&pch->lock, flags);
2339 pm_runtime_mark_last_busy(pl330->ddma.dev);
2340 pm_runtime_put_autosuspend(pl330->ddma.dev);
2341
2342 return 0;
2343}
2344
b3040e40
JB
2345static void pl330_free_chan_resources(struct dma_chan *chan)
2346{
2347 struct dma_pl330_chan *pch = to_pchan(chan);
91539eb1 2348 struct pl330_dmac *pl330 = pch->dmac;
b3040e40
JB
2349 unsigned long flags;
2350
b3040e40
JB
2351 tasklet_kill(&pch->task);
2352
ae43b328 2353 pm_runtime_get_sync(pch->dmac->ddma.dev);
91539eb1 2354 spin_lock_irqsave(&pl330->lock, flags);
da331ba8 2355
65ad6060
LPC
2356 pl330_release_channel(pch->thread);
2357 pch->thread = NULL;
b3040e40 2358
42bc9cf4
BK
2359 if (pch->cyclic)
2360 list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2361
91539eb1 2362 spin_unlock_irqrestore(&pl330->lock, flags);
ae43b328
KK
2363 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2364 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
4d6d74e2 2365 pl330_unprep_slave_fifo(pch);
b3040e40
JB
2366}
2367
5503aed8
BD
2368static int pl330_get_current_xferred_count(struct dma_pl330_chan *pch,
2369 struct dma_pl330_desc *desc)
aee4d1fa
RB
2370{
2371 struct pl330_thread *thrd = pch->thread;
2372 struct pl330_dmac *pl330 = pch->dmac;
2373 void __iomem *regs = thrd->dmac->base;
2374 u32 val, addr;
2375
2376 pm_runtime_get_sync(pl330->ddma.dev);
2377 val = addr = 0;
2378 if (desc->rqcfg.src_inc) {
2379 val = readl(regs + SA(thrd->id));
2380 addr = desc->px.src_addr;
2381 } else {
2382 val = readl(regs + DA(thrd->id));
2383 addr = desc->px.dst_addr;
2384 }
2385 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2386 pm_runtime_put_autosuspend(pl330->ddma.dev);
c44da03d
SB
2387
2388 /* If DMAMOV hasn't finished yet, SAR/DAR can be zero */
2389 if (!val)
2390 return 0;
2391
aee4d1fa
RB
2392 return val - addr;
2393}
2394
b3040e40
JB
2395static enum dma_status
2396pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2397 struct dma_tx_state *txstate)
2398{
aee4d1fa
RB
2399 enum dma_status ret;
2400 unsigned long flags;
d64e9a2c 2401 struct dma_pl330_desc *desc, *running = NULL, *last_enq = NULL;
aee4d1fa
RB
2402 struct dma_pl330_chan *pch = to_pchan(chan);
2403 unsigned int transferred, residual = 0;
2404
2405 ret = dma_cookie_status(chan, cookie, txstate);
2406
2407 if (!txstate)
2408 return ret;
2409
2410 if (ret == DMA_COMPLETE)
2411 goto out;
2412
2413 spin_lock_irqsave(&pch->lock, flags);
a40235a2 2414 spin_lock(&pch->thread->dmac->lock);
aee4d1fa
RB
2415
2416 if (pch->thread->req_running != -1)
2417 running = pch->thread->req[pch->thread->req_running].desc;
2418
d64e9a2c
SB
2419 last_enq = pch->thread->req[pch->thread->lstenq].desc;
2420
aee4d1fa
RB
2421 /* Check in pending list */
2422 list_for_each_entry(desc, &pch->work_list, node) {
2423 if (desc->status == DONE)
2424 transferred = desc->bytes_requested;
2425 else if (running && desc == running)
2426 transferred =
2427 pl330_get_current_xferred_count(pch, desc);
d64e9a2c
SB
2428 else if (desc->status == BUSY)
2429 /*
2430 * Busy but not running means either just enqueued,
2431 * or finished and not yet marked done
2432 */
2433 if (desc == last_enq)
2434 transferred = 0;
2435 else
2436 transferred = desc->bytes_requested;
aee4d1fa
RB
2437 else
2438 transferred = 0;
2439 residual += desc->bytes_requested - transferred;
2440 if (desc->txd.cookie == cookie) {
75967b78
BD
2441 switch (desc->status) {
2442 case DONE:
2443 ret = DMA_COMPLETE;
2444 break;
2445 case PREP:
2446 case BUSY:
2447 ret = DMA_IN_PROGRESS;
2448 break;
2449 default:
2450 WARN_ON(1);
2451 }
aee4d1fa
RB
2452 break;
2453 }
2454 if (desc->last)
2455 residual = 0;
2456 }
a40235a2 2457 spin_unlock(&pch->thread->dmac->lock);
aee4d1fa
RB
2458 spin_unlock_irqrestore(&pch->lock, flags);
2459
2460out:
2461 dma_set_residue(txstate, residual);
2462
2463 return ret;
b3040e40
JB
2464}
2465
2466static void pl330_issue_pending(struct dma_chan *chan)
2467{
04abf5da
LPC
2468 struct dma_pl330_chan *pch = to_pchan(chan);
2469 unsigned long flags;
2470
2471 spin_lock_irqsave(&pch->lock, flags);
ae43b328
KK
2472 if (list_empty(&pch->work_list)) {
2473 /*
2474 * Warn on nothing pending. Empty submitted_list may
2475 * break our pm_runtime usage counter as it is
2476 * updated on work_list emptiness status.
2477 */
2478 WARN_ON(list_empty(&pch->submitted_list));
5c9e6c2b 2479 pch->active = true;
ae43b328
KK
2480 pm_runtime_get_sync(pch->dmac->ddma.dev);
2481 }
04abf5da
LPC
2482 list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2483 spin_unlock_irqrestore(&pch->lock, flags);
2484
86ae924a 2485 pl330_tasklet(&pch->task);
b3040e40
JB
2486}
2487
2488/*
2489 * We returned the last one of the circular list of descriptor(s)
2490 * from prep_xxx, so the argument to submit corresponds to the last
2491 * descriptor of the list.
2492 */
2493static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2494{
2495 struct dma_pl330_desc *desc, *last = to_desc(tx);
2496 struct dma_pl330_chan *pch = to_pchan(tx->chan);
2497 dma_cookie_t cookie;
2498 unsigned long flags;
2499
2500 spin_lock_irqsave(&pch->lock, flags);
2501
2502 /* Assign cookies to all nodes */
b3040e40
JB
2503 while (!list_empty(&last->node)) {
2504 desc = list_entry(last->node.next, struct dma_pl330_desc, node);
fc514460
LPC
2505 if (pch->cyclic) {
2506 desc->txd.callback = last->txd.callback;
2507 desc->txd.callback_param = last->txd.callback_param;
2508 }
5dd90e5b 2509 desc->last = false;
b3040e40 2510
884485e1 2511 dma_cookie_assign(&desc->txd);
b3040e40 2512
04abf5da 2513 list_move_tail(&desc->node, &pch->submitted_list);
b3040e40
JB
2514 }
2515
aee4d1fa 2516 last->last = true;
884485e1 2517 cookie = dma_cookie_assign(&last->txd);
04abf5da 2518 list_add_tail(&last->node, &pch->submitted_list);
b3040e40
JB
2519 spin_unlock_irqrestore(&pch->lock, flags);
2520
2521 return cookie;
2522}
2523
2524static inline void _init_desc(struct dma_pl330_desc *desc)
2525{
b3040e40 2526 desc->rqcfg.swap = SWAP_NO;
f0564c7e
LPC
2527 desc->rqcfg.scctl = CCTRL0;
2528 desc->rqcfg.dcctl = CCTRL0;
b3040e40
JB
2529 desc->txd.tx_submit = pl330_tx_submit;
2530
2531 INIT_LIST_HEAD(&desc->node);
2532}
2533
2534/* Returns the number of descriptors added to the DMAC pool */
e5887103
AK
2535static int add_desc(struct list_head *pool, spinlock_t *lock,
2536 gfp_t flg, int count)
b3040e40
JB
2537{
2538 struct dma_pl330_desc *desc;
2539 unsigned long flags;
2540 int i;
2541
0baf8f6a 2542 desc = kcalloc(count, sizeof(*desc), flg);
b3040e40
JB
2543 if (!desc)
2544 return 0;
2545
e5887103 2546 spin_lock_irqsave(lock, flags);
b3040e40
JB
2547
2548 for (i = 0; i < count; i++) {
2549 _init_desc(&desc[i]);
e5887103 2550 list_add_tail(&desc[i].node, pool);
b3040e40
JB
2551 }
2552
e5887103 2553 spin_unlock_irqrestore(lock, flags);
b3040e40
JB
2554
2555 return count;
2556}
2557
e5887103
AK
2558static struct dma_pl330_desc *pluck_desc(struct list_head *pool,
2559 spinlock_t *lock)
b3040e40
JB
2560{
2561 struct dma_pl330_desc *desc = NULL;
2562 unsigned long flags;
2563
e5887103 2564 spin_lock_irqsave(lock, flags);
b3040e40 2565
e5887103
AK
2566 if (!list_empty(pool)) {
2567 desc = list_entry(pool->next,
b3040e40
JB
2568 struct dma_pl330_desc, node);
2569
2570 list_del_init(&desc->node);
2571
2572 desc->status = PREP;
2573 desc->txd.callback = NULL;
2574 }
2575
e5887103 2576 spin_unlock_irqrestore(lock, flags);
b3040e40
JB
2577
2578 return desc;
2579}
2580
2581static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2582{
f6f2421c 2583 struct pl330_dmac *pl330 = pch->dmac;
cd072515 2584 u8 *peri_id = pch->chan.private;
b3040e40
JB
2585 struct dma_pl330_desc *desc;
2586
2587 /* Pluck one desc from the pool of DMAC */
e5887103 2588 desc = pluck_desc(&pl330->desc_pool, &pl330->pool_lock);
b3040e40
JB
2589
2590 /* If the DMAC pool is empty, alloc new */
2591 if (!desc) {
b64b3b2f 2592 static DEFINE_SPINLOCK(lock);
e5887103 2593 LIST_HEAD(pool);
b3040e40 2594
e5887103 2595 if (!add_desc(&pool, &lock, GFP_ATOMIC, 1))
b3040e40 2596 return NULL;
e5887103
AK
2597
2598 desc = pluck_desc(&pool, &lock);
2599 WARN_ON(!desc || !list_empty(&pool));
b3040e40
JB
2600 }
2601
2602 /* Initialize the descriptor */
2603 desc->pchan = pch;
2604 desc->txd.cookie = 0;
2605 async_tx_ack(&desc->txd);
2606
9dc5a315 2607 desc->peri = peri_id ? pch->chan.chan_id : 0;
f6f2421c 2608 desc->rqcfg.pcfg = &pch->dmac->pcfg;
b3040e40
JB
2609
2610 dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2611
2612 return desc;
2613}
2614
2615static inline void fill_px(struct pl330_xfer *px,
2616 dma_addr_t dst, dma_addr_t src, size_t len)
2617{
b3040e40
JB
2618 px->bytes = len;
2619 px->dst_addr = dst;
2620 px->src_addr = src;
2621}
2622
2623static struct dma_pl330_desc *
2624__pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2625 dma_addr_t src, size_t len)
2626{
2627 struct dma_pl330_desc *desc = pl330_get_desc(pch);
2628
2629 if (!desc) {
f6f2421c 2630 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
b3040e40
JB
2631 __func__, __LINE__);
2632 return NULL;
2633 }
2634
2635 /*
2636 * Ideally we should lookout for reqs bigger than
2637 * those that can be programmed with 256 bytes of
2638 * MC buffer, but considering a req size is seldom
2639 * going to be word-unaligned and more than 200MB,
2640 * we take it easy.
2641 * Also, should the limit is reached we'd rather
2642 * have the platform increase MC buffer size than
2643 * complicating this API driver.
2644 */
2645 fill_px(&desc->px, dst, src, len);
2646
2647 return desc;
2648}
2649
2650/* Call after fixing burst size */
2651static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2652{
2653 struct dma_pl330_chan *pch = desc->pchan;
f6f2421c 2654 struct pl330_dmac *pl330 = pch->dmac;
b3040e40
JB
2655 int burst_len;
2656
f6f2421c 2657 burst_len = pl330->pcfg.data_bus_width / 8;
c27f9556 2658 burst_len *= pl330->pcfg.data_buf_dep / pl330->pcfg.num_chan;
b3040e40
JB
2659 burst_len >>= desc->rqcfg.brst_size;
2660
2661 /* src/dst_burst_len can't be more than 16 */
1d48745b
FMH
2662 if (burst_len > PL330_MAX_BURST)
2663 burst_len = PL330_MAX_BURST;
b3040e40
JB
2664
2665 return burst_len;
2666}
2667
42bc9cf4
BK
2668static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2669 struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
185ecb5f 2670 size_t period_len, enum dma_transfer_direction direction,
31c1e5a1 2671 unsigned long flags)
42bc9cf4 2672{
fc514460 2673 struct dma_pl330_desc *desc = NULL, *first = NULL;
42bc9cf4 2674 struct dma_pl330_chan *pch = to_pchan(chan);
f6f2421c 2675 struct pl330_dmac *pl330 = pch->dmac;
fc514460 2676 unsigned int i;
42bc9cf4
BK
2677 dma_addr_t dst;
2678 dma_addr_t src;
2679
fc514460 2680 if (len % period_len != 0)
42bc9cf4 2681 return NULL;
42bc9cf4 2682
fc514460 2683 if (!is_slave_direction(direction)) {
f6f2421c 2684 dev_err(pch->dmac->ddma.dev, "%s:%d Invalid dma direction\n",
42bc9cf4
BK
2685 __func__, __LINE__);
2686 return NULL;
2687 }
2688
445897cb
VK
2689 pl330_config_write(chan, &pch->slave_config, direction);
2690
4d6d74e2
RM
2691 if (!pl330_prep_slave_fifo(pch, direction))
2692 return NULL;
2693
fc514460
LPC
2694 for (i = 0; i < len / period_len; i++) {
2695 desc = pl330_get_desc(pch);
2696 if (!desc) {
4ad5dd2d
BL
2697 unsigned long iflags;
2698
f6f2421c 2699 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
fc514460 2700 __func__, __LINE__);
42bc9cf4 2701
fc514460
LPC
2702 if (!first)
2703 return NULL;
2704
4ad5dd2d 2705 spin_lock_irqsave(&pl330->pool_lock, iflags);
fc514460
LPC
2706
2707 while (!list_empty(&first->node)) {
2708 desc = list_entry(first->node.next,
2709 struct dma_pl330_desc, node);
f6f2421c 2710 list_move_tail(&desc->node, &pl330->desc_pool);
fc514460
LPC
2711 }
2712
f6f2421c 2713 list_move_tail(&first->node, &pl330->desc_pool);
fc514460 2714
4ad5dd2d 2715 spin_unlock_irqrestore(&pl330->pool_lock, iflags);
42bc9cf4 2716
fc514460
LPC
2717 return NULL;
2718 }
2719
2720 switch (direction) {
2721 case DMA_MEM_TO_DEV:
2722 desc->rqcfg.src_inc = 1;
2723 desc->rqcfg.dst_inc = 0;
fc514460 2724 src = dma_addr;
4d6d74e2 2725 dst = pch->fifo_dma;
fc514460
LPC
2726 break;
2727 case DMA_DEV_TO_MEM:
2728 desc->rqcfg.src_inc = 0;
2729 desc->rqcfg.dst_inc = 1;
4d6d74e2 2730 src = pch->fifo_dma;
fc514460
LPC
2731 dst = dma_addr;
2732 break;
2733 default:
2734 break;
2735 }
2736
9dc5a315 2737 desc->rqtype = direction;
fc514460 2738 desc->rqcfg.brst_size = pch->burst_sz;
1d48745b 2739 desc->rqcfg.brst_len = pch->burst_len;
aee4d1fa 2740 desc->bytes_requested = period_len;
fc514460
LPC
2741 fill_px(&desc->px, dst, src, period_len);
2742
2743 if (!first)
2744 first = desc;
2745 else
2746 list_add_tail(&desc->node, &first->node);
2747
2748 dma_addr += period_len;
2749 }
2750
2751 if (!desc)
2752 return NULL;
2753
2754 pch->cyclic = true;
2755 desc->txd.flags = flags;
42bc9cf4
BK
2756
2757 return &desc->txd;
2758}
2759
b3040e40
JB
2760static struct dma_async_tx_descriptor *
2761pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2762 dma_addr_t src, size_t len, unsigned long flags)
2763{
2764 struct dma_pl330_desc *desc;
2765 struct dma_pl330_chan *pch = to_pchan(chan);
f5636854 2766 struct pl330_dmac *pl330;
b3040e40
JB
2767 int burst;
2768
4e0e6109 2769 if (unlikely(!pch || !len))
b3040e40
JB
2770 return NULL;
2771
f5636854
MS
2772 pl330 = pch->dmac;
2773
b3040e40
JB
2774 desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2775 if (!desc)
2776 return NULL;
2777
2778 desc->rqcfg.src_inc = 1;
2779 desc->rqcfg.dst_inc = 1;
9dc5a315 2780 desc->rqtype = DMA_MEM_TO_MEM;
b3040e40
JB
2781
2782 /* Select max possible burst size */
f6f2421c 2783 burst = pl330->pcfg.data_bus_width / 8;
b3040e40 2784
137bd110
JM
2785 /*
2786 * Make sure we use a burst size that aligns with all the memcpy
2787 * parameters because our DMA programming algorithm doesn't cope with
2788 * transfers which straddle an entry in the DMA device's MFIFO.
2789 */
2790 while ((src | dst | len) & (burst - 1))
b3040e40 2791 burst /= 2;
b3040e40
JB
2792
2793 desc->rqcfg.brst_size = 0;
2794 while (burst != (1 << desc->rqcfg.brst_size))
2795 desc->rqcfg.brst_size++;
2796
0661cef6 2797 desc->rqcfg.brst_len = get_burst_len(desc, len);
137bd110
JM
2798 /*
2799 * If burst size is smaller than bus width then make sure we only
2800 * transfer one at a time to avoid a burst stradling an MFIFO entry.
2801 */
e773ca7d 2802 if (burst * 8 < pl330->pcfg.data_bus_width)
137bd110
JM
2803 desc->rqcfg.brst_len = 1;
2804
ae128293 2805 desc->bytes_requested = len;
b3040e40
JB
2806
2807 desc->txd.flags = flags;
2808
2809 return &desc->txd;
2810}
2811
f6f2421c 2812static void __pl330_giveback_desc(struct pl330_dmac *pl330,
52a9d179
CP
2813 struct dma_pl330_desc *first)
2814{
2815 unsigned long flags;
2816 struct dma_pl330_desc *desc;
2817
2818 if (!first)
2819 return;
2820
f6f2421c 2821 spin_lock_irqsave(&pl330->pool_lock, flags);
52a9d179
CP
2822
2823 while (!list_empty(&first->node)) {
2824 desc = list_entry(first->node.next,
2825 struct dma_pl330_desc, node);
f6f2421c 2826 list_move_tail(&desc->node, &pl330->desc_pool);
52a9d179
CP
2827 }
2828
f6f2421c 2829 list_move_tail(&first->node, &pl330->desc_pool);
52a9d179 2830
f6f2421c 2831 spin_unlock_irqrestore(&pl330->pool_lock, flags);
52a9d179
CP
2832}
2833
b3040e40
JB
2834static struct dma_async_tx_descriptor *
2835pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
db8196df 2836 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 2837 unsigned long flg, void *context)
b3040e40
JB
2838{
2839 struct dma_pl330_desc *first, *desc = NULL;
2840 struct dma_pl330_chan *pch = to_pchan(chan);
b3040e40 2841 struct scatterlist *sg;
1b9bb715 2842 int i;
b3040e40 2843
cd072515 2844 if (unlikely(!pch || !sgl || !sg_len))
b3040e40
JB
2845 return NULL;
2846
445897cb
VK
2847 pl330_config_write(chan, &pch->slave_config, direction);
2848
4d6d74e2
RM
2849 if (!pl330_prep_slave_fifo(pch, direction))
2850 return NULL;
b3040e40
JB
2851
2852 first = NULL;
2853
2854 for_each_sg(sgl, sg, sg_len, i) {
2855
2856 desc = pl330_get_desc(pch);
2857 if (!desc) {
f6f2421c 2858 struct pl330_dmac *pl330 = pch->dmac;
b3040e40 2859
f6f2421c 2860 dev_err(pch->dmac->ddma.dev,
b3040e40
JB
2861 "%s:%d Unable to fetch desc\n",
2862 __func__, __LINE__);
f6f2421c 2863 __pl330_giveback_desc(pl330, first);
b3040e40
JB
2864
2865 return NULL;
2866 }
2867
2868 if (!first)
2869 first = desc;
2870 else
2871 list_add_tail(&desc->node, &first->node);
2872
db8196df 2873 if (direction == DMA_MEM_TO_DEV) {
b3040e40
JB
2874 desc->rqcfg.src_inc = 1;
2875 desc->rqcfg.dst_inc = 0;
4d6d74e2
RM
2876 fill_px(&desc->px, pch->fifo_dma, sg_dma_address(sg),
2877 sg_dma_len(sg));
b3040e40
JB
2878 } else {
2879 desc->rqcfg.src_inc = 0;
2880 desc->rqcfg.dst_inc = 1;
4d6d74e2
RM
2881 fill_px(&desc->px, sg_dma_address(sg), pch->fifo_dma,
2882 sg_dma_len(sg));
b3040e40
JB
2883 }
2884
1b9bb715 2885 desc->rqcfg.brst_size = pch->burst_sz;
1d48745b 2886 desc->rqcfg.brst_len = pch->burst_len;
9dc5a315 2887 desc->rqtype = direction;
aee4d1fa 2888 desc->bytes_requested = sg_dma_len(sg);
b3040e40
JB
2889 }
2890
2891 /* Return the last desc in the chain */
2892 desc->txd.flags = flg;
2893 return &desc->txd;
2894}
2895
2896static irqreturn_t pl330_irq_handler(int irq, void *data)
2897{
2898 if (pl330_update(data))
2899 return IRQ_HANDLED;
2900 else
2901 return IRQ_NONE;
2902}
2903
ca38ff13
LPC
2904#define PL330_DMA_BUSWIDTHS \
2905 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
2906 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
2907 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
2908 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
2909 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
2910
b45aef3a
KS
2911#ifdef CONFIG_DEBUG_FS
2912static int pl330_debugfs_show(struct seq_file *s, void *data)
2913{
2914 struct pl330_dmac *pl330 = s->private;
2915 int chans, pchs, ch, pr;
2916
2917 chans = pl330->pcfg.num_chan;
2918 pchs = pl330->num_peripherals;
2919
2920 seq_puts(s, "PL330 physical channels:\n");
2921 seq_puts(s, "THREAD:\t\tCHANNEL:\n");
2922 seq_puts(s, "--------\t-----\n");
2923 for (ch = 0; ch < chans; ch++) {
2924 struct pl330_thread *thrd = &pl330->channels[ch];
2925 int found = -1;
2926
2927 for (pr = 0; pr < pchs; pr++) {
2928 struct dma_pl330_chan *pch = &pl330->peripherals[pr];
2929
2930 if (!pch->thread || thrd->id != pch->thread->id)
2931 continue;
2932
2933 found = pr;
2934 }
2935
2936 seq_printf(s, "%d\t\t", thrd->id);
2937 if (found == -1)
2938 seq_puts(s, "--\n");
2939 else
2940 seq_printf(s, "%d\n", found);
2941 }
2942
2943 return 0;
2944}
2945
2946DEFINE_SHOW_ATTRIBUTE(pl330_debugfs);
2947
2948static inline void init_pl330_debugfs(struct pl330_dmac *pl330)
2949{
2950 debugfs_create_file(dev_name(pl330->ddma.dev),
2951 S_IFREG | 0444, NULL, pl330,
2952 &pl330_debugfs_fops);
2953}
2954#else
2955static inline void init_pl330_debugfs(struct pl330_dmac *pl330)
2956{
2957}
2958#endif
2959
b816ccc5
KK
2960/*
2961 * Runtime PM callbacks are provided by amba/bus.c driver.
2962 *
2963 * It is assumed here that IRQ safe runtime PM is chosen in probe and amba
2964 * bus driver will only disable/enable the clock in runtime PM callbacks.
2965 */
2966static int __maybe_unused pl330_suspend(struct device *dev)
2967{
2968 struct amba_device *pcdev = to_amba_device(dev);
2969
a39cddc9 2970 pm_runtime_force_suspend(dev);
25d490eb 2971 clk_unprepare(pcdev->pclk);
b816ccc5
KK
2972
2973 return 0;
2974}
2975
2976static int __maybe_unused pl330_resume(struct device *dev)
2977{
2978 struct amba_device *pcdev = to_amba_device(dev);
2979 int ret;
2980
25d490eb 2981 ret = clk_prepare(pcdev->pclk);
b816ccc5
KK
2982 if (ret)
2983 return ret;
2984
a39cddc9 2985 pm_runtime_force_resume(dev);
b816ccc5
KK
2986
2987 return ret;
2988}
2989
f68190c8
UH
2990static const struct dev_pm_ops pl330_pm = {
2991 SET_LATE_SYSTEM_SLEEP_PM_OPS(pl330_suspend, pl330_resume)
2992};
b816ccc5 2993
463a1f8b 2994static int
aa25afad 2995pl330_probe(struct amba_device *adev, const struct amba_id *id)
b3040e40 2996{
f6f2421c
LPC
2997 struct pl330_config *pcfg;
2998 struct pl330_dmac *pl330;
0b94c577 2999 struct dma_pl330_chan *pch, *_p;
b3040e40
JB
3000 struct dma_device *pd;
3001 struct resource *res;
3002 int i, ret, irq;
4e0e6109 3003 int num_chan;
271e1b86 3004 struct device_node *np = adev->dev.of_node;
b3040e40 3005
64113016
RK
3006 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
3007 if (ret)
3008 return ret;
3009
b3040e40 3010 /* Allocate a new DMAC and its Channels */
f6f2421c 3011 pl330 = devm_kzalloc(&adev->dev, sizeof(*pl330), GFP_KERNEL);
aef94fea 3012 if (!pl330)
b3040e40 3013 return -ENOMEM;
b3040e40 3014
cee42392
AJ
3015 pd = &pl330->ddma;
3016 pd->dev = &adev->dev;
3017
e8bb4673 3018 pl330->mcbufsz = 0;
b3040e40 3019
271e1b86
AK
3020 /* get quirk */
3021 for (i = 0; i < ARRAY_SIZE(of_quirks); i++)
3022 if (of_property_read_bool(np, of_quirks[i].quirk))
3023 pl330->quirks |= of_quirks[i].id;
3024
b3040e40 3025 res = &adev->res;
f6f2421c
LPC
3026 pl330->base = devm_ioremap_resource(&adev->dev, res);
3027 if (IS_ERR(pl330->base))
3028 return PTR_ERR(pl330->base);
b3040e40 3029
f6f2421c 3030 amba_set_drvdata(adev, pl330);
a2f5203f 3031
0eaab70a
DN
3032 pl330->rstc = devm_reset_control_get_optional(&adev->dev, "dma");
3033 if (IS_ERR(pl330->rstc)) {
af53bef5 3034 return dev_err_probe(&adev->dev, PTR_ERR(pl330->rstc), "Failed to get reset!\n");
0eaab70a
DN
3035 } else {
3036 ret = reset_control_deassert(pl330->rstc);
3037 if (ret) {
3038 dev_err(&adev->dev, "Couldn't deassert the device from reset!\n");
3039 return ret;
3040 }
3041 }
3042
3043 pl330->rstc_ocp = devm_reset_control_get_optional(&adev->dev, "dma-ocp");
3044 if (IS_ERR(pl330->rstc_ocp)) {
af53bef5
KK
3045 return dev_err_probe(&adev->dev, PTR_ERR(pl330->rstc_ocp),
3046 "Failed to get OCP reset!\n");
0eaab70a
DN
3047 } else {
3048 ret = reset_control_deassert(pl330->rstc_ocp);
3049 if (ret) {
3050 dev_err(&adev->dev, "Couldn't deassert the device from OCP reset!\n");
3051 return ret;
3052 }
3053 }
3054
02808b42 3055 for (i = 0; i < AMBA_NR_IRQS; i++) {
e98b3caf
MS
3056 irq = adev->irq[i];
3057 if (irq) {
3058 ret = devm_request_irq(&adev->dev, irq,
3059 pl330_irq_handler, 0,
f6f2421c 3060 dev_name(&adev->dev), pl330);
e98b3caf
MS
3061 if (ret)
3062 return ret;
3063 } else {
3064 break;
3065 }
3066 }
b3040e40 3067
f6f2421c
LPC
3068 pcfg = &pl330->pcfg;
3069
3070 pcfg->periph_id = adev->periphid;
3071 ret = pl330_add(pl330);
b3040e40 3072 if (ret)
173e838c 3073 return ret;
b3040e40 3074
f6f2421c
LPC
3075 INIT_LIST_HEAD(&pl330->desc_pool);
3076 spin_lock_init(&pl330->pool_lock);
b3040e40
JB
3077
3078 /* Create a descriptor pool of default size */
e5887103
AK
3079 if (!add_desc(&pl330->desc_pool, &pl330->pool_lock,
3080 GFP_KERNEL, NR_DEFAULT_DESC))
b3040e40
JB
3081 dev_warn(&adev->dev, "unable to allocate desc\n");
3082
b3040e40
JB
3083 INIT_LIST_HEAD(&pd->channels);
3084
3085 /* Initialize channel parameters */
e8bb4673 3086 num_chan = max_t(int, pcfg->num_peri, pcfg->num_chan);
c8473828 3087
f6f2421c 3088 pl330->num_peripherals = num_chan;
70cbb163 3089
6396bb22 3090 pl330->peripherals = kcalloc(num_chan, sizeof(*pch), GFP_KERNEL);
f6f2421c 3091 if (!pl330->peripherals) {
61c6e753 3092 ret = -ENOMEM;
e4d43c17 3093 goto probe_err2;
61c6e753 3094 }
b3040e40 3095
4e0e6109 3096 for (i = 0; i < num_chan; i++) {
f6f2421c 3097 pch = &pl330->peripherals[i];
b3040e40 3098
e8bb4673 3099 pch->chan.private = adev->dev.of_node;
04abf5da 3100 INIT_LIST_HEAD(&pch->submitted_list);
b3040e40 3101 INIT_LIST_HEAD(&pch->work_list);
39ff8613 3102 INIT_LIST_HEAD(&pch->completed_list);
b3040e40 3103 spin_lock_init(&pch->lock);
65ad6060 3104 pch->thread = NULL;
b3040e40 3105 pch->chan.device = pd;
f6f2421c 3106 pch->dmac = pl330;
4d6d74e2 3107 pch->dir = DMA_NONE;
b3040e40
JB
3108
3109 /* Add the channel to the DMAC list */
b3040e40
JB
3110 list_add_tail(&pch->chan.device_node, &pd->channels);
3111 }
3112
e8bb4673
MS
3113 dma_cap_set(DMA_MEMCPY, pd->cap_mask);
3114 if (pcfg->num_peri) {
3115 dma_cap_set(DMA_SLAVE, pd->cap_mask);
3116 dma_cap_set(DMA_CYCLIC, pd->cap_mask);
3117 dma_cap_set(DMA_PRIVATE, pd->cap_mask);
93ed5544 3118 }
b3040e40
JB
3119
3120 pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
3121 pd->device_free_chan_resources = pl330_free_chan_resources;
3122 pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
42bc9cf4 3123 pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
b3040e40
JB
3124 pd->device_tx_status = pl330_tx_status;
3125 pd->device_prep_slave_sg = pl330_prep_slave_sg;
740aa957 3126 pd->device_config = pl330_config;
88987d2c 3127 pd->device_pause = pl330_pause;
740aa957 3128 pd->device_terminate_all = pl330_terminate_all;
b3040e40 3129 pd->device_issue_pending = pl330_issue_pending;
dcabe456
MR
3130 pd->src_addr_widths = PL330_DMA_BUSWIDTHS;
3131 pd->dst_addr_widths = PL330_DMA_BUSWIDTHS;
3132 pd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
e3f329c6 3133 pd->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
05611a93 3134 pd->max_burst = PL330_MAX_BURST;
b3040e40
JB
3135
3136 ret = dma_async_device_register(pd);
3137 if (ret) {
3138 dev_err(&adev->dev, "unable to register DMAC\n");
0b94c577
PV
3139 goto probe_err3;
3140 }
3141
3142 if (adev->dev.of_node) {
3143 ret = of_dma_controller_register(adev->dev.of_node,
f6f2421c 3144 of_dma_pl330_xlate, pl330);
0b94c577
PV
3145 if (ret) {
3146 dev_err(&adev->dev,
3147 "unable to register DMA to the generic DT DMA helpers\n");
3148 }
b3040e40 3149 }
b714b84e 3150
dbaf6d85
VK
3151 /*
3152 * This is the limit for transfers with a buswidth of 1, larger
3153 * buswidths will have larger limits.
3154 */
3155 ret = dma_set_max_seg_size(&adev->dev, 1900800);
3156 if (ret)
3157 dev_err(&adev->dev, "unable to set the seg size\n");
3158
b3040e40 3159
b45aef3a 3160 init_pl330_debugfs(pl330);
b3040e40 3161 dev_info(&adev->dev,
1f0a5cbf 3162 "Loaded driver for PL330 DMAC-%x\n", adev->periphid);
b3040e40
JB
3163 dev_info(&adev->dev,
3164 "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
f6f2421c
LPC
3165 pcfg->data_buf_dep, pcfg->data_bus_width / 8, pcfg->num_chan,
3166 pcfg->num_peri, pcfg->num_events);
b3040e40 3167
ae43b328
KK
3168 pm_runtime_irq_safe(&adev->dev);
3169 pm_runtime_use_autosuspend(&adev->dev);
3170 pm_runtime_set_autosuspend_delay(&adev->dev, PL330_AUTOSUSPEND_DELAY);
3171 pm_runtime_mark_last_busy(&adev->dev);
3172 pm_runtime_put_autosuspend(&adev->dev);
3173
b3040e40 3174 return 0;
0b94c577 3175probe_err3:
0b94c577 3176 /* Idle the DMAC */
f6f2421c 3177 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
0b94c577
PV
3178 chan.device_node) {
3179
3180 /* Remove the channel */
3181 list_del(&pch->chan.device_node);
3182
3183 /* Flush the channel */
0f5ebabd 3184 if (pch->thread) {
740aa957 3185 pl330_terminate_all(&pch->chan);
0f5ebabd
KK
3186 pl330_free_chan_resources(&pch->chan);
3187 }
0b94c577 3188 }
b3040e40 3189probe_err2:
f6f2421c 3190 pl330_del(pl330);
b3040e40 3191
0eaab70a
DN
3192 if (pl330->rstc_ocp)
3193 reset_control_assert(pl330->rstc_ocp);
3194
3195 if (pl330->rstc)
3196 reset_control_assert(pl330->rstc);
b3040e40
JB
3197 return ret;
3198}
3199
3fd269e7 3200static void pl330_remove(struct amba_device *adev)
b3040e40 3201{
f6f2421c 3202 struct pl330_dmac *pl330 = amba_get_drvdata(adev);
b3040e40 3203 struct dma_pl330_chan *pch, *_p;
46cf94d6 3204 int i, irq;
b3040e40 3205
ae43b328
KK
3206 pm_runtime_get_noresume(pl330->ddma.dev);
3207
0b94c577
PV
3208 if (adev->dev.of_node)
3209 of_dma_controller_free(adev->dev.of_node);
421da89a 3210
46cf94d6
VK
3211 for (i = 0; i < AMBA_NR_IRQS; i++) {
3212 irq = adev->irq[i];
ebcdaee4
JPB
3213 if (irq)
3214 devm_free_irq(&adev->dev, irq, pl330);
46cf94d6
VK
3215 }
3216
f6f2421c 3217 dma_async_device_unregister(&pl330->ddma);
b3040e40
JB
3218
3219 /* Idle the DMAC */
f6f2421c 3220 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
b3040e40
JB
3221 chan.device_node) {
3222
3223 /* Remove the channel */
3224 list_del(&pch->chan.device_node);
3225
3226 /* Flush the channel */
6e4a2a83 3227 if (pch->thread) {
740aa957 3228 pl330_terminate_all(&pch->chan);
6e4a2a83
KK
3229 pl330_free_chan_resources(&pch->chan);
3230 }
b3040e40
JB
3231 }
3232
f6f2421c 3233 pl330_del(pl330);
b3040e40 3234
0eaab70a
DN
3235 if (pl330->rstc_ocp)
3236 reset_control_assert(pl330->rstc_ocp);
3237
3238 if (pl330->rstc)
3239 reset_control_assert(pl330->rstc);
b3040e40
JB
3240}
3241
b753351e 3242static const struct amba_id pl330_ids[] = {
b3040e40
JB
3243 {
3244 .id = 0x00041330,
3245 .mask = 0x000fffff,
3246 },
3247 { 0, 0 },
3248};
3249
e8fa516a
DM
3250MODULE_DEVICE_TABLE(amba, pl330_ids);
3251
b3040e40
JB
3252static struct amba_driver pl330_driver = {
3253 .drv = {
3254 .owner = THIS_MODULE,
3255 .name = "dma-pl330",
b816ccc5 3256 .pm = &pl330_pm,
b3040e40
JB
3257 },
3258 .id_table = pl330_ids,
3259 .probe = pl330_probe,
3260 .remove = pl330_remove,
3261};
3262
9e5ed094 3263module_amba_driver(pl330_driver);
b3040e40 3264
046209f6 3265MODULE_AUTHOR("Jaswinder Singh <jassisinghbrar@gmail.com>");
b3040e40
JB
3266MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3267MODULE_LICENSE("GPL");